blob: 49bd3d1c09f25a9559cffc4f5a434f0af1a9e10c [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +000019#include "ARMArchExtName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000028#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000031#include "llvm/IR/Constants.h"
32#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000033#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000034#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/Module.h"
36#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000038#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000039#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000040#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000041#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000042#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000043#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000044#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000045#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000046#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000047#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000048#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000050#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000051#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000052#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000053#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000054#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000055#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000057using namespace llvm;
58
Chandler Carruth84e68b22014-04-22 02:41:26 +000059#define DEBUG_TYPE "asm-printer"
60
David Blaikie94598322015-01-18 20:29:04 +000061ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
62 std::unique_ptr<MCStreamer> Streamer)
63 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Eric Christophera49d68e2015-02-17 20:02:32 +000064 InConstantPool(false) {}
David Blaikie94598322015-01-18 20:29:04 +000065
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000066void ARMAsmPrinter::EmitFunctionBodyEnd() {
67 // Make sure to terminate any constant pools that were at the end
68 // of the function.
69 if (!InConstantPool)
70 return;
71 InConstantPool = false;
72 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
73}
Owen Anderson0ca562e2011-10-04 23:26:17 +000074
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000075void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000076 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000077 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000078 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000079 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000080
Chris Lattner56db8c32010-01-27 23:58:11 +000081 OutStreamer.EmitLabel(CurrentFnSym);
82}
83
James Molloy6685c082012-01-26 09:25:43 +000084void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Eric Christopher8b770652015-01-26 19:03:15 +000085 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000086 assert(Size && "C++ constructor pointer had zero size!");
87
Bill Wendlingdfb45f42012-02-15 09:14:08 +000088 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000089 assert(GV && "C++ constructor pointer was not a GlobalValue!");
90
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000091 const MCExpr *E = MCSymbolRefExpr::Create(GetARMGVSymbol(GV,
92 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000093 (Subtarget->isTargetELF()
94 ? MCSymbolRefExpr::VK_ARM_TARGET1
95 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000096 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000097
James Molloy6685c082012-01-26 09:25:43 +000098 OutStreamer.EmitValue(E, Size);
99}
100
Jim Grosbach080fdf42010-09-30 01:57:53 +0000101/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000102/// method to print assembly for each instruction.
103///
104bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000105 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000106 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000107 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000108
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000109 SetupMachineFunction(MF);
110
111 if (Subtarget->isTargetCOFF()) {
112 bool Internal = MF.getFunction()->hasInternalLinkage();
113 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
114 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
115 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
116
117 OutStreamer.BeginCOFFSymbolDef(CurrentFnSym);
118 OutStreamer.EmitCOFFSymbolStorageClass(Scl);
119 OutStreamer.EmitCOFFSymbolType(Type);
120 OutStreamer.EndCOFFSymbolDef();
121 }
122
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000123 // Emit the rest of the function body.
124 EmitFunctionBody();
125
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000126 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
127 // These are created per function, rather than per TU, since it's
128 // relatively easy to exceed the thumb branch range within a TU.
129 if (! ThumbIndirectPads.empty()) {
130 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
131 EmitAlignment(1);
132 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
133 OutStreamer.EmitLabel(ThumbIndirectPads[i].second);
134 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
135 .addReg(ThumbIndirectPads[i].first)
136 // Add predicate operands.
137 .addImm(ARMCC::AL)
138 .addReg(0));
139 }
140 ThumbIndirectPads.clear();
141 }
142
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000143 // We didn't modify anything.
144 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000145}
146
Evan Chengb23b50d2009-06-29 07:51:04 +0000147void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000148 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000149 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000150 unsigned TF = MO.getTargetFlags();
151
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000152 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000153 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000154 case MachineOperand::MO_Register: {
155 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000156 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000157 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000158 if(ARM::GPRPairRegClass.contains(Reg)) {
159 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000160 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000161 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
162 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000163 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000164 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000165 }
Evan Cheng10043e22007-01-19 07:51:42 +0000166 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000167 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000168 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000169 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000170 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000171 O << ":lower16:";
172 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000173 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000174 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000175 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000176 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000177 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000178 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000179 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000180 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000181 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000182 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000183 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
184 (TF & ARMII::MO_LO16))
185 O << ":lower16:";
186 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
187 (TF & ARMII::MO_HI16))
188 O << ":upper16:";
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000189 O << *GetARMGVSymbol(GV, TF);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000190
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000191 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000192 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000193 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000194 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000195 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000196 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000197 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000198 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000199 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000200}
201
Evan Chengb23b50d2009-06-29 07:51:04 +0000202//===--------------------------------------------------------------------===//
203
Chris Lattner68d64aa2010-01-25 19:51:38 +0000204MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000205GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Eric Christopher8b770652015-01-26 19:03:15 +0000206 const DataLayout *DL = TM.getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000207 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000208 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000209 << getFunctionNumber() << '_' << uid << '_' << uid2;
Yaron Keren075759a2015-03-30 15:42:36 +0000210 return OutContext.GetOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000211}
212
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000213
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000214MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Eric Christopher8b770652015-01-26 19:03:15 +0000215 const DataLayout *DL = TM.getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000216 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000217 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000218 << getFunctionNumber();
Yaron Keren075759a2015-03-30 15:42:36 +0000219 return OutContext.GetOrCreateSymbol(Name);
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000220}
221
Evan Chengb23b50d2009-06-29 07:51:04 +0000222bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000223 unsigned AsmVariant, const char *ExtraCode,
224 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000225 // Does this asm operand have a single letter operand modifier?
226 if (ExtraCode && ExtraCode[0]) {
227 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000228
Evan Cheng10043e22007-01-19 07:51:42 +0000229 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000230 default:
231 // See if this is a generic print operand
232 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000233 case 'a': // Print as a memory address.
234 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000235 O << "["
236 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
237 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000238 return false;
239 }
240 // Fallthrough
241 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000242 if (!MI->getOperand(OpNum).isImm())
243 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000244 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000245 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000246 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000247 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000248 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000249 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000250 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000251 if (MI->getOperand(OpNum).isReg()) {
252 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000253 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000254 // Find the 'd' register that has this 's' register as a sub-register,
255 // and determine the lane number.
256 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
257 if (!ARM::DPRRegClass.contains(*SR))
258 continue;
259 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
260 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
261 return false;
262 }
Eric Christopher76178832011-05-24 22:10:34 +0000263 }
Eric Christopher1b724942011-05-24 23:27:13 +0000264 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000265 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000266 if (!MI->getOperand(OpNum).isImm())
267 return true;
268 O << ~(MI->getOperand(OpNum).getImm());
269 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000270 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000271 if (!MI->getOperand(OpNum).isImm())
272 return true;
273 O << (MI->getOperand(OpNum).getImm() & 0xffff);
274 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000275 case 'M': { // A register range suitable for LDM/STM.
276 if (!MI->getOperand(OpNum).isReg())
277 return true;
278 const MachineOperand &MO = MI->getOperand(OpNum);
279 unsigned RegBegin = MO.getReg();
280 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
281 // already got the operands in registers that are operands to the
282 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000283 O << "{";
284 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000285 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000286 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000287 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000288 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
289 }
290 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000291
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000292 // FIXME: The register allocator not only may not have given us the
293 // registers in sequence, but may not be in ascending registers. This
294 // will require changes in the register allocator that'll need to be
295 // propagated down here if the operands change.
296 unsigned RegOps = OpNum + 1;
297 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000298 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000299 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
300 RegOps++;
301 }
302
303 O << "}";
304
305 return false;
306 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000307 case 'R': // The most significant register of a pair.
308 case 'Q': { // The least significant register of a pair.
309 if (OpNum == 0)
310 return true;
311 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
312 if (!FlagsOP.isImm())
313 return true;
314 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000315
316 // This operand may not be the one that actually provides the register. If
317 // it's tied to a previous one then we should refer instead to that one
318 // for registers and their classes.
319 unsigned TiedIdx;
320 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
321 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
322 unsigned OpFlags = MI->getOperand(OpNum).getImm();
323 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
324 }
325 Flags = MI->getOperand(OpNum).getImm();
326
327 // Later code expects OpNum to be pointing at the register rather than
328 // the flags.
329 OpNum += 1;
330 }
331
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000332 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000333 unsigned RC;
334 InlineAsm::hasRegClassConstraint(Flags, RC);
335 if (RC == ARM::GPRPairRegClassID) {
336 if (NumVals != 1)
337 return true;
338 const MachineOperand &MO = MI->getOperand(OpNum);
339 if (!MO.isReg())
340 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000341 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000342 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
343 ARM::gsub_0 : ARM::gsub_1);
344 O << ARMInstPrinter::getRegisterName(Reg);
345 return false;
346 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000347 if (NumVals != 2)
348 return true;
349 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
350 if (RegOp >= MI->getNumOperands())
351 return true;
352 const MachineOperand &MO = MI->getOperand(RegOp);
353 if (!MO.isReg())
354 return true;
355 unsigned Reg = MO.getReg();
356 O << ARMInstPrinter::getRegisterName(Reg);
357 return false;
358 }
359
Eric Christopherd4562562011-05-24 22:27:43 +0000360 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000361 case 'f': { // The high doubleword register of a NEON quad register.
362 if (!MI->getOperand(OpNum).isReg())
363 return true;
364 unsigned Reg = MI->getOperand(OpNum).getReg();
365 if (!ARM::QPRRegClass.contains(Reg))
366 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000367 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000368 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
369 ARM::dsub_0 : ARM::dsub_1);
370 O << ARMInstPrinter::getRegisterName(SubReg);
371 return false;
372 }
373
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000374 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000375 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000376 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000377 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000378 const MachineOperand &MO = MI->getOperand(OpNum);
379 if (!MO.isReg())
380 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000381 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000382 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000383 unsigned Reg = MO.getReg();
384 if(!ARM::GPRPairRegClass.contains(Reg))
385 return false;
386 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000387 O << ARMInstPrinter::getRegisterName(Reg);
388 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000389 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000390 }
Evan Cheng10043e22007-01-19 07:51:42 +0000391 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000392
Chris Lattner76c564b2010-04-04 04:47:45 +0000393 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000394 return false;
395}
396
Bob Wilsona2c462b2009-05-19 05:53:42 +0000397bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000398 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000399 const char *ExtraCode,
400 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000401 // Does this asm operand have a single letter operand modifier?
402 if (ExtraCode && ExtraCode[0]) {
403 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000404
Eric Christopher8c5e4192011-05-25 20:51:58 +0000405 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000406 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000407 default: return true; // Unknown modifier.
408 case 'm': // The base register of a memory operand.
409 if (!MI->getOperand(OpNum).isReg())
410 return true;
411 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
412 return false;
413 }
414 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000415
Bob Wilson3b515602009-10-13 20:50:28 +0000416 const MachineOperand &MO = MI->getOperand(OpNum);
417 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000418 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000419 return false;
420}
421
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000422static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kuperstein29704e72015-03-24 12:56:59 +0000423 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000424}
425
426void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000427 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000428 // If either end mode is unknown (EndInfo == NULL) or different than
429 // the start mode, then restore the start mode.
430 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000431 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000432 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000433 }
434}
435
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000436void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000437 Triple TT(TM.getTargetTriple());
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000438 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000439 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000440
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000441 // Emit ARM Build Attributes
Eric Christophera49d68e2015-02-17 20:02:32 +0000442 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000443 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000444
Eric Christophera49d68e2015-02-17 20:02:32 +0000445 // Use the triple's architecture and subarchitecture to determine
446 // if we're thumb for the purposes of the top level code16 assembler
447 // flag.
448 bool isThumb = TT.getArch() == Triple::thumb ||
449 TT.getArch() == Triple::thumbeb ||
450 TT.getSubArch() == Triple::ARMSubArch_v7m ||
451 TT.getSubArch() == Triple::ARMSubArch_v6m;
452 if (!M.getModuleInlineAsm().empty() && isThumb)
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000453 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000454}
455
Tim Northover23723012014-04-29 10:06:05 +0000456static void
457emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
458 MachineModuleInfoImpl::StubValueTy &MCSym) {
459 // L_foo$stub:
460 OutStreamer.EmitLabel(StubLabel);
461 // .indirect_symbol _foo
462 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
463
464 if (MCSym.getInt())
465 // External to current translation unit.
466 OutStreamer.EmitIntValue(0, 4/*size*/);
467 else
468 // Internal to current translation unit.
469 //
470 // When we place the LSDA into the TEXT section, the type info
471 // pointers need to be indirect and pc-rel. We accomplish this by
472 // using NLPs; however, sometimes the types are local to the file.
473 // We need to fill in the value for the NLP in those cases.
474 OutStreamer.EmitValue(
475 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
476 4 /*size*/);
477}
478
Anton Korobeynikov04083522008-08-07 09:54:23 +0000479
Chris Lattneree9399a2009-10-19 17:59:19 +0000480void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000481 Triple TT(TM.getTargetTriple());
482 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000483 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000484 const TargetLoweringObjectFileMachO &TLOFMacho =
485 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000486 MachineModuleInfoMachO &MMIMacho =
487 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000488
Evan Cheng10043e22007-01-19 07:51:42 +0000489 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000490 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000491
Chris Lattner6462adc2009-10-19 18:38:33 +0000492 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000493 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000494 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000495 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000496
Tim Northover23723012014-04-29 10:06:05 +0000497 for (auto &Stub : Stubs)
498 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000499
500 Stubs.clear();
501 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000502 }
503
Chris Lattner3334deb2009-10-19 18:44:38 +0000504 Stubs = MMIMacho.GetHiddenGVStubList();
505 if (!Stubs.empty()) {
Tim Northover23723012014-04-29 10:06:05 +0000506 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000507 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000508
509 for (auto &Stub : Stubs)
510 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000511
512 Stubs.clear();
513 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000514 }
515
Evan Cheng10043e22007-01-19 07:51:42 +0000516 // Funny Darwin hack: This flag tells the linker that no global symbols
517 // contain code that falls through to other global symbols (e.g. the obvious
518 // implementation of multiple entry points). If this doesn't occur, the
519 // linker can safely perform dead code stripping. Since LLVM never
520 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000521 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000522 }
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000523
524 // Emit a .data.rel section containing any stubs that were created.
Eric Christophera49d68e2015-02-17 20:02:32 +0000525 if (TT.isOSBinFormatELF()) {
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000526 const TargetLoweringObjectFileELF &TLOFELF =
527 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
528
529 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
530
531 // Output stubs for external and common global variables.
532 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
533 if (!Stubs.empty()) {
534 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
Eric Christopher8b770652015-01-26 19:03:15 +0000535 const DataLayout *TD = TM.getDataLayout();
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000536
537 for (auto &stub: Stubs) {
538 OutStreamer.EmitLabel(stub.first);
539 OutStreamer.EmitSymbolValue(stub.second.getPointer(),
540 TD->getPointerSize(0));
541 }
542 Stubs.clear();
543 }
544 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000545}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000546
Chris Lattner71eb0772009-10-19 20:20:46 +0000547//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000548// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
549// FIXME:
550// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000551// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000552// Instead of subclassing the MCELFStreamer, we do the work here.
553
Amara Emerson5035ee02013-10-07 16:55:23 +0000554static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
555 const ARMSubtarget *Subtarget) {
556 if (CPU == "xscale")
557 return ARMBuildAttrs::v5TEJ;
558
559 if (Subtarget->hasV8Ops())
560 return ARMBuildAttrs::v8;
561 else if (Subtarget->hasV7Ops()) {
562 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
563 return ARMBuildAttrs::v7E_M;
564 return ARMBuildAttrs::v7;
565 } else if (Subtarget->hasV6T2Ops())
566 return ARMBuildAttrs::v6T2;
567 else if (Subtarget->hasV6MOps())
568 return ARMBuildAttrs::v6S_M;
569 else if (Subtarget->hasV6Ops())
570 return ARMBuildAttrs::v6;
571 else if (Subtarget->hasV5TEOps())
572 return ARMBuildAttrs::v5TE;
573 else if (Subtarget->hasV5TOps())
574 return ARMBuildAttrs::v5T;
575 else if (Subtarget->hasV4TOps())
576 return ARMBuildAttrs::v4T;
577 else
578 return ARMBuildAttrs::v4;
579}
580
Jason W Kimbff84d42010-10-06 22:36:46 +0000581void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000582 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000583 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000584
Charlie Turner8b2caa42015-01-05 13:12:17 +0000585 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
586
Logan Chien8cbb80d2013-10-28 17:51:12 +0000587 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000588
Eric Christophera49d68e2015-02-17 20:02:32 +0000589 // Compute ARM ELF Attributes based on the default subtarget that
590 // we'd have constructed. The existing ARM behavior isn't LTO clean
591 // anyhow.
592 // FIXME: For ifunc related functions we could iterate over and look
593 // for a feature string that doesn't match the default one.
594 StringRef TT = TM.getTargetTriple();
595 StringRef CPU = TM.getTargetCPU();
596 StringRef FS = TM.getTargetFeatureString();
597 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
598 if (!FS.empty()) {
599 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000600 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000601 else
602 ArchFS = FS;
603 }
604 const ARMBaseTargetMachine &ATM =
605 static_cast<const ARMBaseTargetMachine &>(TM);
606 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
607
608 std::string CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000609
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000610 if (CPUString.find("generic") != 0) { //CPUString doesn't start with "generic"
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000611 // FIXME: remove krait check when GNU tools support krait cpu
612 if (STI.isKrait()) {
613 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9");
614 // We consider krait as a "cortex-a9" + hwdiv CPU
615 // Enable hwdiv through ".arch_extension idiv"
616 if (STI.hasDivide() || STI.hasDivideInARMMode())
617 ATS.emitArchExtension(ARM::HWDIV);
618 } else
619 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
620 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000621
Eric Christophera49d68e2015-02-17 20:02:32 +0000622 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000623
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000624 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000625 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Eric Christophera49d68e2015-02-17 20:02:32 +0000626 if (STI.hasV7Ops()) {
627 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000628 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
629 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000630 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000631 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
632 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000633 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000634 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
635 ARMBuildAttrs::MicroControllerProfile);
636 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000637 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000638
Eric Christophera49d68e2015-02-17 20:02:32 +0000639 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
640 STI.hasARMOps() ? ARMBuildAttrs::Allowed
641 : ARMBuildAttrs::Not_Allowed);
642 if (STI.isThumb1Only()) {
643 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
644 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000645 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
646 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000647 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000648
Eric Christophera49d68e2015-02-17 20:02:32 +0000649 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000650 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000651 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000652 if (STI.hasFPARMv8()) {
653 if (STI.hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000654 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000655 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000656 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000657 } else if (STI.hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000658 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000659 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000660 ATS.emitFPU(ARM::NEON);
661 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000662 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000663 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000664 STI.hasV8_1aOps() ? ARMBuildAttrs::AllowNeonARMv8_1a:
665 ARMBuildAttrs::AllowNeonARMv8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000666 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000667 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000668 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
669 // FPU, but there are two different names for it depending on the CPU.
Eric Christophera49d68e2015-02-17 20:02:32 +0000670 ATS.emitFPU(STI.hasD16() ? ARM::FPV5_D16 : ARM::FP_ARMV8);
671 else if (STI.hasVFP4())
672 ATS.emitFPU(STI.hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
673 else if (STI.hasVFP3())
674 ATS.emitFPU(STI.hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
675 else if (STI.hasVFP2())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000676 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000677 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000678
Amara Emersonceeb1c42014-05-27 13:30:21 +0000679 if (TM.getRelocationModel() == Reloc::PIC_) {
680 // PIC specific attributes.
681 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
682 ARMBuildAttrs::AddressRWPCRel);
683 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
684 ARMBuildAttrs::AddressROPCRel);
685 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
686 ARMBuildAttrs::AddressGOT);
687 } else {
688 // Allow direct addressing of imported data for all other relocation models.
689 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
690 ARMBuildAttrs::AddressDirect);
691 }
692
Jason W Kimbff84d42010-10-06 22:36:46 +0000693 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000694 if (!TM.Options.UnsafeFPMath) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000695 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
696 ARMBuildAttrs::IEEEDenormals);
Eric Christophera49d68e2015-02-17 20:02:32 +0000697 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
Charlie Turnerf02c9242014-12-03 08:12:26 +0000698
699 // If the user has permitted this code to choose the IEEE 754
700 // rounding at run-time, emit the rounding attribute.
701 if (TM.Options.HonorSignDependentRoundingFPMathOption)
Eric Christophera49d68e2015-02-17 20:02:32 +0000702 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
Charlie Turner15f91c52014-12-02 08:22:29 +0000703 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000704 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000705 // When the target doesn't have an FPU (by design or
706 // intention), the assumptions made on the software support
707 // mirror that of the equivalent hardware support *if it
708 // existed*. For v7 and better we indicate that denormals are
709 // flushed preserving sign, and for V6 we indicate that
710 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000711 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000712 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
713 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000714 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000715 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
716 // the sign bit of the zero matches the sign bit of the input or
717 // result that is being flushed to zero.
718 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
719 ARMBuildAttrs::PreserveFPSign);
720 }
721 // For VFPv2 implementations it is implementation defined as
722 // to whether denormals are flushed to positive zero or to
723 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
724 // LLVM has chosen to flush this to positive zero (most likely for
725 // GCC compatibility), so that's the chosen value here (the
726 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000727 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000728
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000729 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
730 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000731 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000732 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
733 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000734 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000735 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
736 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000737
Eric Christophera49d68e2015-02-17 20:02:32 +0000738 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000739 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
740 ARMBuildAttrs::Allowed);
741 else
742 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
743 ARMBuildAttrs::Not_Allowed);
744
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000745 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000746 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000747 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
748 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000749
Bradley Smithc848beb2013-11-01 11:21:16 +0000750 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000751 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000752 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
753 ARMBuildAttrs::HardFPSinglePrecision);
754
Jason W Kimbff84d42010-10-06 22:36:46 +0000755 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000756 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000757 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
758
Jason W Kimbff84d42010-10-06 22:36:46 +0000759 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000760
Eric Christophera49d68e2015-02-17 20:02:32 +0000761 if (STI.hasFP16())
762 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000763
Charlie Turner1a539962014-12-12 11:59:18 +0000764 // FIXME: To support emitting this build attribute as GCC does, the
765 // -mfp16-format option and associated plumbing must be
766 // supported. For now the __fp16 type is exposed by default, so this
767 // attribute should be emitted with value 1.
768 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
769 ARMBuildAttrs::FP16FormatIEEE);
770
Eric Christophera49d68e2015-02-17 20:02:32 +0000771 if (STI.hasMPExtension())
772 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000773
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000774 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
775 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
776 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
777 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
778 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
779 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000780 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
781 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000782
Oliver Stannard5dc29342014-06-20 10:08:11 +0000783 if (MMI) {
784 if (const Module *SourceModule = MMI->getModule()) {
785 // ABI_PCS_wchar_t to indicate wchar_t width
786 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000787 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000788 SourceModule->getModuleFlag("wchar_size"))) {
789 int WCharWidth = WCharWidthValue->getZExtValue();
790 assert((WCharWidth == 2 || WCharWidth == 4) &&
791 "wchar_t width must be 2 or 4 bytes");
792 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
793 }
794
795 // ABI_enum_size to indicate enum width
796 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
797 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000798 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000799 SourceModule->getModuleFlag("min_enum_size"))) {
800 int EnumWidth = EnumWidthValue->getZExtValue();
801 assert((EnumWidth == 1 || EnumWidth == 4) &&
802 "Minimum enum width must be 1 or 4 bytes");
803 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
804 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
805 }
806 }
807 }
808
Amara Emerson115d2df2014-07-25 14:03:14 +0000809 // TODO: We currently only support either reserving the register, or treating
810 // it as another callee-saved register, but not as SB or a TLS pointer; It
811 // would instead be nicer to push this from the frontend as metadata, as we do
812 // for the wchar and enum size tags
Eric Christophera49d68e2015-02-17 20:02:32 +0000813 if (STI.isR9Reserved())
814 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000815 else
Eric Christophera49d68e2015-02-17 20:02:32 +0000816 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000817
Eric Christophera49d68e2015-02-17 20:02:32 +0000818 if (STI.hasTrustZone() && STI.hasVirtualization())
819 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
820 ARMBuildAttrs::AllowTZVirtualization);
821 else if (STI.hasTrustZone())
822 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
823 ARMBuildAttrs::AllowTZ);
824 else if (STI.hasVirtualization())
825 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
826 ARMBuildAttrs::AllowVirtualization);
Bradley Smith25219752013-11-01 13:27:35 +0000827
Logan Chien8cbb80d2013-10-28 17:51:12 +0000828 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000829}
830
Jason W Kimbff84d42010-10-06 22:36:46 +0000831//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000832
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000833static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
834 unsigned LabelId, MCContext &Ctx) {
835
836 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
837 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
838 return Label;
839}
840
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000841static MCSymbolRefExpr::VariantKind
842getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
843 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000844 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000845 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
846 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
847 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
848 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
849 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000850 }
David Blaikie46a9f012012-01-20 21:51:11 +0000851 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000852}
853
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000854MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
855 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000856 if (Subtarget->isTargetMachO()) {
857 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
858 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000859
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000860 if (!IsIndirect)
861 return getSymbol(GV);
862
863 // FIXME: Remove this when Darwin transition to @GOT like syntax.
864 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
865 MachineModuleInfoMachO &MMIMachO =
866 MMI->getObjFileInfo<MachineModuleInfoMachO>();
867 MachineModuleInfoImpl::StubValueTy &StubSym =
868 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
869 : MMIMachO.getGVStubEntry(MCSym);
870 if (!StubSym.getPointer())
871 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
872 !GV->hasInternalLinkage());
873 return MCSym;
874 } else if (Subtarget->isTargetCOFF()) {
875 assert(Subtarget->isTargetWindows() &&
876 "Windows is the only supported COFF target");
877
878 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
879 if (!IsIndirect)
880 return getSymbol(GV);
881
882 SmallString<128> Name;
883 Name = "__imp_";
884 getNameWithPrefix(Name, GV);
885
886 return OutContext.GetOrCreateSymbol(Name);
887 } else if (Subtarget->isTargetELF()) {
888 return getSymbol(GV);
889 }
890 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000891}
892
Jim Grosbach38f8e762010-11-09 18:45:04 +0000893void ARMAsmPrinter::
894EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Eric Christopher8b770652015-01-26 19:03:15 +0000895 const DataLayout *DL = TM.getDataLayout();
896 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000897
898 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000899
Jim Grosbachca21cd72010-11-10 17:59:10 +0000900 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000901 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000902 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000903 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000904 const BlockAddress *BA =
905 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
906 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000907 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000908 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000909
910 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
911 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000912 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000913 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000914 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000915 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000916 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000917 } else {
918 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000919 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
920 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000921 }
922
923 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000924 const MCExpr *Expr =
925 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
926 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000927
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000928 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000929 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000930 getFunctionNumber(),
931 ACPV->getLabelId(),
932 OutContext);
933 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
934 PCRelExpr =
935 MCBinaryExpr::CreateAdd(PCRelExpr,
936 MCConstantExpr::Create(ACPV->getPCAdjustment(),
937 OutContext),
938 OutContext);
939 if (ACPV->mustAddCurrentAddress()) {
940 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
941 // label, so just emit a local label end reference that instead.
942 MCSymbol *DotSym = OutContext.CreateTempSymbol();
943 OutStreamer.EmitLabel(DotSym);
944 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
945 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000946 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000947 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000948 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000949 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000950}
951
Jim Grosbach284eebc2010-09-22 17:39:48 +0000952void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
953 unsigned Opcode = MI->getOpcode();
954 int OpNum = 1;
955 if (Opcode == ARM::BR_JTadd)
956 OpNum = 2;
957 else if (Opcode == ARM::BR_JTm)
958 OpNum = 3;
959
960 const MachineOperand &MO1 = MI->getOperand(OpNum);
961 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
962 unsigned JTI = MO1.getIndex();
963
964 // Emit a label for the jump table.
965 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
966 OutStreamer.EmitLabel(JTISymbol);
967
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000968 // Mark the jump table as data-in-code.
969 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
970
Jim Grosbach284eebc2010-09-22 17:39:48 +0000971 // Emit each entry of the table.
972 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
973 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
974 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
975
976 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
977 MachineBasicBlock *MBB = JTBBs[i];
978 // Construct an MCExpr for the entry. We want a value of the form:
979 // (BasicBlockAddr - TableBeginAddr)
980 //
981 // For example, a table with entries jumping to basic blocks BB0 and BB1
982 // would look like:
983 // LJTI_0_0:
984 // .word (LBB0 - LJTI_0_0)
985 // .word (LBB1 - LJTI_0_0)
986 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
987
988 if (TM.getRelocationModel() == Reloc::PIC_)
989 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
990 OutContext),
991 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000992 // If we're generating a table of Thumb addresses in static relocation
993 // model, we need to add one to keep interworking correctly.
994 else if (AFI->isThumbFunction())
995 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
996 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000997 OutStreamer.EmitValue(Expr, 4);
998 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000999 // Mark the end of jump table data-in-code region.
1000 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001001}
1002
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001003void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1004 unsigned Opcode = MI->getOpcode();
1005 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1006 const MachineOperand &MO1 = MI->getOperand(OpNum);
1007 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1008 unsigned JTI = MO1.getIndex();
1009
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001010 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1011 OutStreamer.EmitLabel(JTISymbol);
1012
1013 // Emit each entry of the table.
1014 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1015 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1016 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +00001017 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001018 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001019 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001020 // Mark the jump table as data-in-code.
1021 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1022 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001023 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001024 // Mark the jump table as data-in-code.
1025 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1026 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001027
1028 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1029 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +00001030 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001031 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001032 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +00001033 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +00001034 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001035 .addExpr(MBBSymbolExpr)
1036 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001037 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001038 continue;
1039 }
1040 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001041 // MCExpr for the entry. We want a value of the form:
1042 // (BasicBlockAddr - TableBeginAddr) / 2
1043 //
1044 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1045 // would look like:
1046 // LJTI_0_0:
1047 // .byte (LBB0 - LJTI_0_0) / 2
1048 // .byte (LBB1 - LJTI_0_0) / 2
1049 const MCExpr *Expr =
1050 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1051 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1052 OutContext);
1053 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1054 OutContext);
1055 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001056 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001057 // Mark the end of jump table data-in-code region. 32-bit offsets use
1058 // actual branch instructions here, so we don't mark those as a data-region
1059 // at all.
1060 if (OffsetWidth != 4)
1061 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001062}
1063
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001064void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1065 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1066 "Only instruction which are involved into frame setup code are allowed");
1067
Rafael Espindola4a1a3602014-01-14 01:21:46 +00001068 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001069 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001070 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001071 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001072 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001073
1074 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001075 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001076 unsigned SrcReg, DstReg;
1077
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001078 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1079 // Two special cases:
1080 // 1) tPUSH does not have src/dst regs.
1081 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1082 // load. Yes, this is pretty fragile, but for now I don't see better
1083 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001084 SrcReg = DstReg = ARM::SP;
1085 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001086 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001087 DstReg = MI->getOperand(0).getReg();
1088 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001089
1090 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001091 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001092 // Register saves.
1093 assert(DstReg == ARM::SP &&
1094 "Only stack pointer as a destination reg is supported");
1095
1096 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001097 // Skip src & dst reg, and pred ops.
1098 unsigned StartOp = 2 + 2;
1099 // Use all the operands.
1100 unsigned NumOffset = 0;
1101
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001102 switch (Opc) {
1103 default:
1104 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001105 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001106 case ARM::tPUSH:
1107 // Special case here: no src & dst reg, but two extra imp ops.
1108 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001109 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001110 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001111 case ARM::VSTMDDB_UPD:
1112 assert(SrcReg == ARM::SP &&
1113 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001114 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001115 i != NumOps; ++i) {
1116 const MachineOperand &MO = MI->getOperand(i);
1117 // Actually, there should never be any impdef stuff here. Skip it
1118 // temporary to workaround PR11902.
1119 if (MO.isImplicit())
1120 continue;
1121 RegList.push_back(MO.getReg());
1122 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001123 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001124 case ARM::STR_PRE_IMM:
1125 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001126 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001127 assert(MI->getOperand(2).getReg() == ARM::SP &&
1128 "Only stack pointer as a source reg is supported");
1129 RegList.push_back(SrcReg);
1130 break;
1131 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001132 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1133 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001134 } else {
1135 // Changes of stack / frame pointer.
1136 if (SrcReg == ARM::SP) {
1137 int64_t Offset = 0;
1138 switch (Opc) {
1139 default:
1140 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001141 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001142 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001143 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001144 Offset = 0;
1145 break;
1146 case ARM::ADDri:
1147 Offset = -MI->getOperand(2).getImm();
1148 break;
1149 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001150 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001151 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001152 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001153 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001154 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001155 break;
1156 case ARM::tADDspi:
1157 case ARM::tADDrSPi:
1158 Offset = -MI->getOperand(2).getImm()*4;
1159 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001160 case ARM::tLDRpci: {
1161 // Grab the constpool index and check, whether it corresponds to
1162 // original or cloned constpool entry.
1163 unsigned CPI = MI->getOperand(1).getIndex();
1164 const MachineConstantPool *MCP = MF.getConstantPool();
1165 if (CPI >= MCP->getConstants().size())
1166 CPI = AFI.getOriginalCPIdx(CPI);
1167 assert(CPI != -1U && "Invalid constpool index");
1168
1169 // Derive the actual offset.
1170 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1171 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1172 // FIXME: Check for user, it should be "add" instruction!
1173 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001174 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001175 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001176 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001177
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001178 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1179 if (DstReg == FramePtr && FramePtr != ARM::SP)
1180 // Set-up of the frame pointer. Positive values correspond to "add"
1181 // instruction.
1182 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1183 else if (DstReg == ARM::SP) {
1184 // Change of SP by an offset. Positive values correspond to "sub"
1185 // instruction.
1186 ATS.emitPad(Offset);
1187 } else {
1188 // Move of SP to a register. Positive values correspond to an "add"
1189 // instruction.
1190 ATS.emitMovSP(DstReg, -Offset);
1191 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001192 }
1193 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001194 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001195 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001196 }
1197 else {
1198 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001199 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001200 }
1201 }
1202}
1203
Jim Grosbach95dee402011-07-08 17:40:42 +00001204// Simple pseudo-instructions have their lowering (with expansion to real
1205// instructions) auto-generated.
1206#include "ARMGenMCPseudoLowering.inc"
1207
Jim Grosbach05eccf02010-09-29 15:23:40 +00001208void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Eric Christopher8b770652015-01-26 19:03:15 +00001209 const DataLayout *DL = TM.getDataLayout();
Rafael Espindola58873562014-01-03 19:21:54 +00001210
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001211 // If we just ended a constant pool, mark it as such.
1212 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1213 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1214 InConstantPool = false;
1215 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001216
Jim Grosbach51b55422011-08-23 21:32:34 +00001217 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001218 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001219 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001220 EmitUnwindingInstruction(MI);
1221
Jim Grosbach95dee402011-07-08 17:40:42 +00001222 // Do any auto-generated pseudo lowerings.
1223 if (emitPseudoExpansionLowering(OutStreamer, MI))
1224 return;
1225
Andrew Trick924123a2011-09-21 02:20:46 +00001226 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1227 "Pseudo flag setting opcode should be expanded early");
1228
Jim Grosbach95dee402011-07-08 17:40:42 +00001229 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001230 unsigned Opc = MI->getOpcode();
1231 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001232 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001233 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001234 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001235 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001236 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001237 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001238 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001239 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001240 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001241 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1242 : ARM::ADR))
1243 .addReg(MI->getOperand(0).getReg())
1244 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1245 // Add predicate operands.
1246 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001247 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001248 return;
1249 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001250 case ARM::LEApcrelJT:
1251 case ARM::tLEApcrelJT:
1252 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001253 MCSymbol *JTIPICSymbol =
1254 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1255 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001256 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001257 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001258 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1259 : ARM::ADR))
1260 .addReg(MI->getOperand(0).getReg())
1261 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1262 // Add predicate operands.
1263 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001264 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001265 return;
1266 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001267 // Darwin call instructions are just normal call instructions with different
1268 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001269 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001270 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001271 .addReg(ARM::LR)
1272 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001273 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001274 .addImm(ARMCC::AL)
1275 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001276 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001277 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001278
David Woodhousee6c13e42014-01-28 23:12:42 +00001279 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001280 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001281 return;
1282 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001283 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001284 if (Subtarget->hasV5TOps())
1285 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001286
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001287 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1288 // that the saved lr has its LSB set correctly (the arch doesn't
1289 // have blx).
1290 // So here we generate a bl to a small jump pad that does bx rN.
1291 // The jump pads are emitted after the function body.
1292
1293 unsigned TReg = MI->getOperand(0).getReg();
1294 MCSymbol *TRegSym = nullptr;
1295 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1296 if (ThumbIndirectPads[i].first == TReg) {
1297 TRegSym = ThumbIndirectPads[i].second;
1298 break;
1299 }
1300 }
1301
1302 if (!TRegSym) {
1303 TRegSym = OutContext.CreateTempSymbol();
1304 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1305 }
1306
1307 // Create a link-saving branch to the Reg Indirect Jump Pad.
1308 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBL)
1309 // Predicate comes first here.
1310 .addImm(ARMCC::AL).addReg(0)
1311 .addExpr(MCSymbolRefExpr::Create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001312 return;
1313 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001314 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001315 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001316 .addReg(ARM::LR)
1317 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001318 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001319 .addImm(ARMCC::AL)
1320 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001321 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001322 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001323
David Woodhousee6c13e42014-01-28 23:12:42 +00001324 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001325 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001326 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001327 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001328 .addImm(ARMCC::AL)
1329 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001330 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001331 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001332 return;
1333 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001334 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001335 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001336 .addReg(ARM::LR)
1337 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001338 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001339 .addImm(ARMCC::AL)
1340 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001341 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001342 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001343
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001344 const MachineOperand &Op = MI->getOperand(0);
1345 const GlobalValue *GV = Op.getGlobal();
1346 const unsigned TF = Op.getTargetFlags();
1347 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001348 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001349 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001350 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001351 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001352 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001353 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001354 return;
1355 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001356 case ARM::MOVi16_ga_pcrel:
1357 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001358 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001359 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001360 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1361
Evan Cheng2f2435d2011-01-21 18:55:51 +00001362 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001363 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001364 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001365 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001366
Rafael Espindola58873562014-01-03 19:21:54 +00001367 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001368 getFunctionNumber(),
1369 MI->getOperand(2).getImm(), OutContext);
1370 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1371 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1372 const MCExpr *PCRelExpr =
1373 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1374 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001375 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001376 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001377 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001378
Evan Chengdfce83c2011-01-17 08:03:18 +00001379 // Add predicate operands.
1380 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1381 TmpInst.addOperand(MCOperand::CreateReg(0));
1382 // Add 's' bit operand (always reg0 for this)
1383 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001384 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001385 return;
1386 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001387 case ARM::MOVTi16_ga_pcrel:
1388 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001389 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001390 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1391 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001392 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1393 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1394
Evan Cheng2f2435d2011-01-21 18:55:51 +00001395 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001396 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001397 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001398 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001399
Rafael Espindola58873562014-01-03 19:21:54 +00001400 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001401 getFunctionNumber(),
1402 MI->getOperand(3).getImm(), OutContext);
1403 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1404 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1405 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001406 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1407 MCBinaryExpr::CreateAdd(LabelSymExpr,
1408 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001409 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001410 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001411 // Add predicate operands.
1412 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1413 TmpInst.addOperand(MCOperand::CreateReg(0));
1414 // Add 's' bit operand (always reg0 for this)
1415 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001416 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001417 return;
1418 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001419 case ARM::tPICADD: {
1420 // This is a pseudo op for a label + instruction sequence, which looks like:
1421 // LPC0:
1422 // add r0, pc
1423 // This adds the address of LPC0 to r0.
1424
1425 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001426 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001427 getFunctionNumber(), MI->getOperand(2).getImm(),
1428 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001429
1430 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001431 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001432 .addReg(MI->getOperand(0).getReg())
1433 .addReg(MI->getOperand(0).getReg())
1434 .addReg(ARM::PC)
1435 // Add predicate operands.
1436 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001437 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001438 return;
1439 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001440 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001441 // This is a pseudo op for a label + instruction sequence, which looks like:
1442 // LPC0:
1443 // add r0, pc, r0
1444 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001445
Chris Lattneradd57492009-10-19 22:23:04 +00001446 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001447 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001448 getFunctionNumber(), MI->getOperand(2).getImm(),
1449 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001450
Jim Grosbach7ae94222010-09-14 21:05:34 +00001451 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001452 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001453 .addReg(MI->getOperand(0).getReg())
1454 .addReg(ARM::PC)
1455 .addReg(MI->getOperand(1).getReg())
1456 // Add predicate operands.
1457 .addImm(MI->getOperand(3).getImm())
1458 .addReg(MI->getOperand(4).getReg())
1459 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001460 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001461 return;
1462 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001463 case ARM::PICSTR:
1464 case ARM::PICSTRB:
1465 case ARM::PICSTRH:
1466 case ARM::PICLDR:
1467 case ARM::PICLDRB:
1468 case ARM::PICLDRH:
1469 case ARM::PICLDRSB:
1470 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001471 // This is a pseudo op for a label + instruction sequence, which looks like:
1472 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001473 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001474 // The LCP0 label is referenced by a constant pool entry in order to get
1475 // a PC-relative address at the ldr instruction.
1476
1477 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001478 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001479 getFunctionNumber(), MI->getOperand(2).getImm(),
1480 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001481
1482 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001483 unsigned Opcode;
1484 switch (MI->getOpcode()) {
1485 default:
1486 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001487 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1488 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001489 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001490 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001491 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001492 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1493 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1494 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1495 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001496 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001497 .addReg(MI->getOperand(0).getReg())
1498 .addReg(ARM::PC)
1499 .addReg(MI->getOperand(1).getReg())
1500 .addImm(0)
1501 // Add predicate operands.
1502 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001503 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001504
1505 return;
1506 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001507 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001508 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1509 /// in the function. The first operand is the ID# for this instruction, the
1510 /// second is the index into the MachineConstantPool that this is, the third
1511 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001512 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001513 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1514 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1515
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001516 // If this is the first entry of the pool, mark it.
1517 if (!InConstantPool) {
1518 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1519 InConstantPool = true;
1520 }
1521
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001522 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001523
1524 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1525 if (MCPE.isMachineConstantPoolEntry())
1526 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1527 else
1528 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001529 return;
1530 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001531 case ARM::t2BR_JT: {
1532 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001533 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001534 .addReg(ARM::PC)
1535 .addReg(MI->getOperand(0).getReg())
1536 // Add predicate operands.
1537 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001538 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001539
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001540 // Output the data for the jump table itself
1541 EmitJump2Table(MI);
1542 return;
1543 }
1544 case ARM::t2TBB_JT: {
1545 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001546 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001547 .addReg(ARM::PC)
1548 .addReg(MI->getOperand(0).getReg())
1549 // Add predicate operands.
1550 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001551 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001552
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001553 // Output the data for the jump table itself
1554 EmitJump2Table(MI);
1555 // Make sure the next instruction is 2-byte aligned.
1556 EmitAlignment(1);
1557 return;
1558 }
1559 case ARM::t2TBH_JT: {
1560 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001561 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001562 .addReg(ARM::PC)
1563 .addReg(MI->getOperand(0).getReg())
1564 // Add predicate operands.
1565 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001566 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001567
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001568 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001569 EmitJump2Table(MI);
1570 return;
1571 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001572 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001573 case ARM::BR_JTr: {
1574 // Lower and emit the instruction itself, then the jump table following it.
1575 // mov pc, target
1576 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001577 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001578 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001579 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001580 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1581 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1582 // Add predicate operands.
1583 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1584 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001585 // Add 's' bit operand (always reg0 for this)
1586 if (Opc == ARM::MOVr)
1587 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001588 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001589
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001590 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001591 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001592 EmitAlignment(2);
1593
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001594 // Output the data for the jump table itself
1595 EmitJumpTable(MI);
1596 return;
1597 }
1598 case ARM::BR_JTm: {
1599 // Lower and emit the instruction itself, then the jump table following it.
1600 // ldr pc, target
1601 MCInst TmpInst;
1602 if (MI->getOperand(1).getReg() == 0) {
1603 // literal offset
1604 TmpInst.setOpcode(ARM::LDRi12);
1605 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1606 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1607 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1608 } else {
1609 TmpInst.setOpcode(ARM::LDRrs);
1610 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1611 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1612 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1613 TmpInst.addOperand(MCOperand::CreateImm(0));
1614 }
1615 // Add predicate operands.
1616 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1617 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001618 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001619
1620 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001621 EmitJumpTable(MI);
1622 return;
1623 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001624 case ARM::BR_JTadd: {
1625 // Lower and emit the instruction itself, then the jump table following it.
1626 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001627 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001628 .addReg(ARM::PC)
1629 .addReg(MI->getOperand(0).getReg())
1630 .addReg(MI->getOperand(1).getReg())
1631 // Add predicate operands.
1632 .addImm(ARMCC::AL)
1633 .addReg(0)
1634 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001635 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001636
1637 // Output the data for the jump table itself
1638 EmitJumpTable(MI);
1639 return;
1640 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001641 case ARM::SPACE:
1642 OutStreamer.EmitZeros(MI->getOperand(1).getImm());
1643 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001644 case ARM::TRAP: {
1645 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1646 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001647 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001648 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001649 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001650 OutStreamer.AddComment("trap");
1651 OutStreamer.EmitIntValue(Val, 4);
1652 return;
1653 }
1654 break;
1655 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001656 case ARM::TRAPNaCl: {
1657 //.long 0xe7fedef0 @ trap
1658 uint32_t Val = 0xe7fedef0UL;
1659 OutStreamer.AddComment("trap");
1660 OutStreamer.EmitIntValue(Val, 4);
1661 return;
1662 }
Jim Grosbach85030542010-09-23 18:05:37 +00001663 case ARM::tTRAP: {
1664 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1665 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001666 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001667 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001668 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001669 OutStreamer.AddComment("trap");
1670 OutStreamer.EmitIntValue(Val, 2);
1671 return;
1672 }
1673 break;
1674 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001675 case ARM::t2Int_eh_sjlj_setjmp:
1676 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001677 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001678 // Two incoming args: GPR:$src, GPR:$val
1679 // mov $val, pc
1680 // adds $val, #7
1681 // str $val, [$src, #4]
1682 // movs r0, #0
1683 // b 1f
1684 // movs r0, #1
1685 // 1:
1686 unsigned SrcReg = MI->getOperand(0).getReg();
1687 unsigned ValReg = MI->getOperand(1).getReg();
1688 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001689 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001690 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001691 .addReg(ValReg)
1692 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001693 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001694 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001695 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001696
David Woodhousee6c13e42014-01-28 23:12:42 +00001697 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001698 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001699 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001700 .addReg(ARM::CPSR)
1701 .addReg(ValReg)
1702 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001703 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001704 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001705 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001706
David Woodhousee6c13e42014-01-28 23:12:42 +00001707 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001708 .addReg(ValReg)
1709 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001710 // The offset immediate is #4. The operand value is scaled by 4 for the
1711 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001712 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001713 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001714 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001715 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001716
David Woodhousee6c13e42014-01-28 23:12:42 +00001717 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001718 .addReg(ARM::R0)
1719 .addReg(ARM::CPSR)
1720 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001721 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001722 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001723 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001724
1725 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001726 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001727 .addExpr(SymbolExpr)
1728 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001729 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001730
1731 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001732 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001733 .addReg(ARM::R0)
1734 .addReg(ARM::CPSR)
1735 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001736 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001737 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001738 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001739
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001740 OutStreamer.EmitLabel(Label);
1741 return;
1742 }
1743
Jim Grosbachc0aed712010-09-23 23:33:56 +00001744 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001745 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001746 // Two incoming args: GPR:$src, GPR:$val
1747 // add $val, pc, #8
1748 // str $val, [$src, #+4]
1749 // mov r0, #0
1750 // add pc, pc, #0
1751 // mov r0, #1
1752 unsigned SrcReg = MI->getOperand(0).getReg();
1753 unsigned ValReg = MI->getOperand(1).getReg();
1754
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001755 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001756 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001757 .addReg(ValReg)
1758 .addReg(ARM::PC)
1759 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001760 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001761 .addImm(ARMCC::AL)
1762 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001763 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001764 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001765
David Woodhousee6c13e42014-01-28 23:12:42 +00001766 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001767 .addReg(ValReg)
1768 .addReg(SrcReg)
1769 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001770 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001771 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001772 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001773
David Woodhousee6c13e42014-01-28 23:12:42 +00001774 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001775 .addReg(ARM::R0)
1776 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001777 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001778 .addImm(ARMCC::AL)
1779 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001780 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001781 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001782
David Woodhousee6c13e42014-01-28 23:12:42 +00001783 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001784 .addReg(ARM::PC)
1785 .addReg(ARM::PC)
1786 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001787 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001788 .addImm(ARMCC::AL)
1789 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001790 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001791 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001792
1793 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001794 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001795 .addReg(ARM::R0)
1796 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001797 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001798 .addImm(ARMCC::AL)
1799 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001800 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001801 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001802 return;
1803 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001804 case ARM::Int_eh_sjlj_longjmp: {
1805 // ldr sp, [$src, #8]
1806 // ldr $scratch, [$src, #4]
1807 // ldr r7, [$src]
1808 // bx $scratch
1809 unsigned SrcReg = MI->getOperand(0).getReg();
1810 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001811 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001812 .addReg(ARM::SP)
1813 .addReg(SrcReg)
1814 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001815 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001816 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001817 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001818
David Woodhousee6c13e42014-01-28 23:12:42 +00001819 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001820 .addReg(ScratchReg)
1821 .addReg(SrcReg)
1822 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001823 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001824 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001825 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001826
David Woodhousee6c13e42014-01-28 23:12:42 +00001827 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001828 .addReg(ARM::R7)
1829 .addReg(SrcReg)
1830 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001831 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001832 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001833 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001834
David Woodhousee6c13e42014-01-28 23:12:42 +00001835 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001836 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001837 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001838 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001839 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001840 return;
1841 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001842 case ARM::tInt_eh_sjlj_longjmp: {
1843 // ldr $scratch, [$src, #8]
1844 // mov sp, $scratch
1845 // ldr $scratch, [$src, #4]
1846 // ldr r7, [$src]
1847 // bx $scratch
1848 unsigned SrcReg = MI->getOperand(0).getReg();
1849 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001850 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001851 .addReg(ScratchReg)
1852 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001853 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001854 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001855 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001856 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001857 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001858 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001859
David Woodhousee6c13e42014-01-28 23:12:42 +00001860 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001861 .addReg(ARM::SP)
1862 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001863 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001864 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001865 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001866
David Woodhousee6c13e42014-01-28 23:12:42 +00001867 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001868 .addReg(ScratchReg)
1869 .addReg(SrcReg)
1870 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001871 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001872 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001873 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001874
David Woodhousee6c13e42014-01-28 23:12:42 +00001875 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001876 .addReg(ARM::R7)
1877 .addReg(SrcReg)
1878 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001879 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001880 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001881 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001882
David Woodhousee6c13e42014-01-28 23:12:42 +00001883 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001884 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001885 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001886 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001887 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001888 return;
1889 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001890 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001891
Chris Lattner71eb0772009-10-19 20:20:46 +00001892 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001893 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001894
David Woodhousee6c13e42014-01-28 23:12:42 +00001895 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001896}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001897
1898//===----------------------------------------------------------------------===//
1899// Target Registry Stuff
1900//===----------------------------------------------------------------------===//
1901
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001902// Force static initialization.
1903extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001904 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1905 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1906 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1907 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001908}