blob: 2c9f32b23fb611f6920614cc80176cfca4040677 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +000019#include "ARMArchExtName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000028#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000031#include "llvm/IR/Constants.h"
32#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000033#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000034#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/Module.h"
36#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000038#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000039#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000040#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000041#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000042#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000043#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000044#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000045#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000046#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000047#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000048#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000050#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000051#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000052#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000053#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000054#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000055#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000057using namespace llvm;
58
Chandler Carruth84e68b22014-04-22 02:41:26 +000059#define DEBUG_TYPE "asm-printer"
60
David Blaikie94598322015-01-18 20:29:04 +000061ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
62 std::unique_ptr<MCStreamer> Streamer)
63 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Eric Christophera49d68e2015-02-17 20:02:32 +000064 InConstantPool(false) {}
David Blaikie94598322015-01-18 20:29:04 +000065
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000066void ARMAsmPrinter::EmitFunctionBodyEnd() {
67 // Make sure to terminate any constant pools that were at the end
68 // of the function.
69 if (!InConstantPool)
70 return;
71 InConstantPool = false;
72 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
73}
Owen Anderson0ca562e2011-10-04 23:26:17 +000074
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000075void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000076 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000077 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000078 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000079 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000080
Chris Lattner56db8c32010-01-27 23:58:11 +000081 OutStreamer.EmitLabel(CurrentFnSym);
82}
83
James Molloy6685c082012-01-26 09:25:43 +000084void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Eric Christopher8b770652015-01-26 19:03:15 +000085 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000086 assert(Size && "C++ constructor pointer had zero size!");
87
Bill Wendlingdfb45f42012-02-15 09:14:08 +000088 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000089 assert(GV && "C++ constructor pointer was not a GlobalValue!");
90
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000091 const MCExpr *E = MCSymbolRefExpr::Create(GetARMGVSymbol(GV,
92 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000093 (Subtarget->isTargetELF()
94 ? MCSymbolRefExpr::VK_ARM_TARGET1
95 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000096 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000097
James Molloy6685c082012-01-26 09:25:43 +000098 OutStreamer.EmitValue(E, Size);
99}
100
Jim Grosbach080fdf42010-09-30 01:57:53 +0000101/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000102/// method to print assembly for each instruction.
103///
104bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000105 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000106 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000107 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000108
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000109 SetupMachineFunction(MF);
110
111 if (Subtarget->isTargetCOFF()) {
112 bool Internal = MF.getFunction()->hasInternalLinkage();
113 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
114 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
115 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
116
117 OutStreamer.BeginCOFFSymbolDef(CurrentFnSym);
118 OutStreamer.EmitCOFFSymbolStorageClass(Scl);
119 OutStreamer.EmitCOFFSymbolType(Type);
120 OutStreamer.EndCOFFSymbolDef();
121 }
122
123 // Have common code print out the function header with linkage info etc.
124 EmitFunctionHeader();
125
126 // Emit the rest of the function body.
127 EmitFunctionBody();
128
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000129 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
130 // These are created per function, rather than per TU, since it's
131 // relatively easy to exceed the thumb branch range within a TU.
132 if (! ThumbIndirectPads.empty()) {
133 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
134 EmitAlignment(1);
135 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
136 OutStreamer.EmitLabel(ThumbIndirectPads[i].second);
137 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
138 .addReg(ThumbIndirectPads[i].first)
139 // Add predicate operands.
140 .addImm(ARMCC::AL)
141 .addReg(0));
142 }
143 ThumbIndirectPads.clear();
144 }
145
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000146 // We didn't modify anything.
147 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000148}
149
Evan Chengb23b50d2009-06-29 07:51:04 +0000150void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000151 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000152 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000153 unsigned TF = MO.getTargetFlags();
154
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000155 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000156 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000157 case MachineOperand::MO_Register: {
158 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000159 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000160 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000161 if(ARM::GPRPairRegClass.contains(Reg)) {
162 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000163 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000164 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
165 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000166 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000167 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000168 }
Evan Cheng10043e22007-01-19 07:51:42 +0000169 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000170 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000171 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000172 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000173 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000174 O << ":lower16:";
175 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000176 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000177 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000178 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000179 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000180 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000181 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000182 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000183 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000184 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000185 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000186 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
187 (TF & ARMII::MO_LO16))
188 O << ":lower16:";
189 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
190 (TF & ARMII::MO_HI16))
191 O << ":upper16:";
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000192 O << *GetARMGVSymbol(GV, TF);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000193
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000194 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000195 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000196 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000197 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000198 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000199 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000200 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000201 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000202 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000203}
204
Evan Chengb23b50d2009-06-29 07:51:04 +0000205//===--------------------------------------------------------------------===//
206
Chris Lattner68d64aa2010-01-25 19:51:38 +0000207MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000208GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Eric Christopher8b770652015-01-26 19:03:15 +0000209 const DataLayout *DL = TM.getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000210 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000211 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000212 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000213 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000214}
215
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000216
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000217MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Eric Christopher8b770652015-01-26 19:03:15 +0000218 const DataLayout *DL = TM.getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000219 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000220 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000221 << getFunctionNumber();
222 return OutContext.GetOrCreateSymbol(Name.str());
223}
224
Evan Chengb23b50d2009-06-29 07:51:04 +0000225bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000226 unsigned AsmVariant, const char *ExtraCode,
227 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000228 // Does this asm operand have a single letter operand modifier?
229 if (ExtraCode && ExtraCode[0]) {
230 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000231
Evan Cheng10043e22007-01-19 07:51:42 +0000232 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000233 default:
234 // See if this is a generic print operand
235 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000236 case 'a': // Print as a memory address.
237 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000238 O << "["
239 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
240 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000241 return false;
242 }
243 // Fallthrough
244 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000245 if (!MI->getOperand(OpNum).isImm())
246 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000247 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000248 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000249 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000250 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000251 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000252 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000253 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000254 if (MI->getOperand(OpNum).isReg()) {
255 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000256 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000257 // Find the 'd' register that has this 's' register as a sub-register,
258 // and determine the lane number.
259 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
260 if (!ARM::DPRRegClass.contains(*SR))
261 continue;
262 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
263 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
264 return false;
265 }
Eric Christopher76178832011-05-24 22:10:34 +0000266 }
Eric Christopher1b724942011-05-24 23:27:13 +0000267 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000268 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000269 if (!MI->getOperand(OpNum).isImm())
270 return true;
271 O << ~(MI->getOperand(OpNum).getImm());
272 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000273 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000274 if (!MI->getOperand(OpNum).isImm())
275 return true;
276 O << (MI->getOperand(OpNum).getImm() & 0xffff);
277 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000278 case 'M': { // A register range suitable for LDM/STM.
279 if (!MI->getOperand(OpNum).isReg())
280 return true;
281 const MachineOperand &MO = MI->getOperand(OpNum);
282 unsigned RegBegin = MO.getReg();
283 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
284 // already got the operands in registers that are operands to the
285 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000286 O << "{";
287 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000288 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000289 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000290 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000291 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
292 }
293 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000294
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000295 // FIXME: The register allocator not only may not have given us the
296 // registers in sequence, but may not be in ascending registers. This
297 // will require changes in the register allocator that'll need to be
298 // propagated down here if the operands change.
299 unsigned RegOps = OpNum + 1;
300 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000301 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000302 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
303 RegOps++;
304 }
305
306 O << "}";
307
308 return false;
309 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000310 case 'R': // The most significant register of a pair.
311 case 'Q': { // The least significant register of a pair.
312 if (OpNum == 0)
313 return true;
314 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
315 if (!FlagsOP.isImm())
316 return true;
317 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000318
319 // This operand may not be the one that actually provides the register. If
320 // it's tied to a previous one then we should refer instead to that one
321 // for registers and their classes.
322 unsigned TiedIdx;
323 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
324 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
325 unsigned OpFlags = MI->getOperand(OpNum).getImm();
326 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
327 }
328 Flags = MI->getOperand(OpNum).getImm();
329
330 // Later code expects OpNum to be pointing at the register rather than
331 // the flags.
332 OpNum += 1;
333 }
334
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000335 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000336 unsigned RC;
337 InlineAsm::hasRegClassConstraint(Flags, RC);
338 if (RC == ARM::GPRPairRegClassID) {
339 if (NumVals != 1)
340 return true;
341 const MachineOperand &MO = MI->getOperand(OpNum);
342 if (!MO.isReg())
343 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000344 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000345 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
346 ARM::gsub_0 : ARM::gsub_1);
347 O << ARMInstPrinter::getRegisterName(Reg);
348 return false;
349 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000350 if (NumVals != 2)
351 return true;
352 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
353 if (RegOp >= MI->getNumOperands())
354 return true;
355 const MachineOperand &MO = MI->getOperand(RegOp);
356 if (!MO.isReg())
357 return true;
358 unsigned Reg = MO.getReg();
359 O << ARMInstPrinter::getRegisterName(Reg);
360 return false;
361 }
362
Eric Christopherd4562562011-05-24 22:27:43 +0000363 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000364 case 'f': { // The high doubleword register of a NEON quad register.
365 if (!MI->getOperand(OpNum).isReg())
366 return true;
367 unsigned Reg = MI->getOperand(OpNum).getReg();
368 if (!ARM::QPRRegClass.contains(Reg))
369 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000370 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000371 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
372 ARM::dsub_0 : ARM::dsub_1);
373 O << ARMInstPrinter::getRegisterName(SubReg);
374 return false;
375 }
376
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000377 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000378 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000379 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000380 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000381 const MachineOperand &MO = MI->getOperand(OpNum);
382 if (!MO.isReg())
383 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000384 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000385 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000386 unsigned Reg = MO.getReg();
387 if(!ARM::GPRPairRegClass.contains(Reg))
388 return false;
389 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000390 O << ARMInstPrinter::getRegisterName(Reg);
391 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000392 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000393 }
Evan Cheng10043e22007-01-19 07:51:42 +0000394 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000395
Chris Lattner76c564b2010-04-04 04:47:45 +0000396 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000397 return false;
398}
399
Bob Wilsona2c462b2009-05-19 05:53:42 +0000400bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000401 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000402 const char *ExtraCode,
403 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000404 // Does this asm operand have a single letter operand modifier?
405 if (ExtraCode && ExtraCode[0]) {
406 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000407
Eric Christopher8c5e4192011-05-25 20:51:58 +0000408 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000409 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000410 default: return true; // Unknown modifier.
411 case 'm': // The base register of a memory operand.
412 if (!MI->getOperand(OpNum).isReg())
413 return true;
414 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
415 return false;
416 }
417 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000418
Bob Wilson3b515602009-10-13 20:50:28 +0000419 const MachineOperand &MO = MI->getOperand(OpNum);
420 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000421 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000422 return false;
423}
424
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000425static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteinefd7a962015-02-19 11:38:11 +0000426 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000427}
428
429void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000430 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000431 // If either end mode is unknown (EndInfo == NULL) or different than
432 // the start mode, then restore the start mode.
433 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000434 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000435 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000436 }
437}
438
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000439void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000440 Triple TT(TM.getTargetTriple());
441 if (TT.isOSBinFormatMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000442 Reloc::Model RelocM = TM.getRelocationModel();
443 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
444 // Declare all the text sections up front (before the DWARF sections
445 // emitted by AsmPrinter::doInitialization) so the assembler will keep
446 // them together at the beginning of the object file. This helps
447 // avoid out-of-range branches that are due a fundamental limitation of
448 // the way symbol offsets are encoded with the current Darwin ARM
449 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000450 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000451 static_cast<const TargetLoweringObjectFileMachO &>(
452 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000453
454 // Collect the set of sections our functions will go into.
455 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
456 SmallPtrSet<const MCSection *, 8> > TextSections;
457 // Default text section comes first.
458 TextSections.insert(TLOFMacho.getTextSection());
459 // Now any user defined text sections from function attributes.
460 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
461 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
Rafael Espindolafa0f7282014-02-08 14:53:28 +0000462 TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM));
Jim Grosbach330840f2012-10-04 21:33:24 +0000463 // Now the coalescable sections.
464 TextSections.insert(TLOFMacho.getTextCoalSection());
465 TextSections.insert(TLOFMacho.getConstTextCoalSection());
466
467 // Emit the sections in the .s file header to fix the order.
468 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
469 OutStreamer.SwitchSection(TextSections[i]);
470
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000471 if (RelocM == Reloc::DynamicNoPIC) {
472 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000473 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
David Majnemer7b583052014-03-07 07:36:05 +0000474 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000475 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000476 OutStreamer.SwitchSection(sect);
477 } else {
478 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000479 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
David Majnemer7b583052014-03-07 07:36:05 +0000480 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000481 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000482 OutStreamer.SwitchSection(sect);
483 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000484 const MCSection *StaticInitSect =
485 OutContext.getMachOSection("__TEXT", "__StaticInit",
David Majnemer7b583052014-03-07 07:36:05 +0000486 MachO::S_REGULAR |
487 MachO::S_ATTR_PURE_INSTRUCTIONS,
Bob Wilson4320e2d2010-07-30 19:55:47 +0000488 SectionKind::getText());
489 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000490 }
Adrian Prantl671af5c2014-01-20 19:15:59 +0000491
492 // Compiling with debug info should not affect the code
493 // generation. Ensure the cstring section comes before the
494 // optional __DWARF secion. Otherwise, PC-relative loads would
495 // have to use different instruction sequences at "-g" in order to
496 // reach global data in the same object file.
497 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000498 }
499
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000500 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000501 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000502
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000503 // Emit ARM Build Attributes
Eric Christophera49d68e2015-02-17 20:02:32 +0000504 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000505 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000506
Eric Christophera49d68e2015-02-17 20:02:32 +0000507 // Use the triple's architecture and subarchitecture to determine
508 // if we're thumb for the purposes of the top level code16 assembler
509 // flag.
510 bool isThumb = TT.getArch() == Triple::thumb ||
511 TT.getArch() == Triple::thumbeb ||
512 TT.getSubArch() == Triple::ARMSubArch_v7m ||
513 TT.getSubArch() == Triple::ARMSubArch_v6m;
514 if (!M.getModuleInlineAsm().empty() && isThumb)
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000515 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000516}
517
Tim Northover23723012014-04-29 10:06:05 +0000518static void
519emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
520 MachineModuleInfoImpl::StubValueTy &MCSym) {
521 // L_foo$stub:
522 OutStreamer.EmitLabel(StubLabel);
523 // .indirect_symbol _foo
524 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
525
526 if (MCSym.getInt())
527 // External to current translation unit.
528 OutStreamer.EmitIntValue(0, 4/*size*/);
529 else
530 // Internal to current translation unit.
531 //
532 // When we place the LSDA into the TEXT section, the type info
533 // pointers need to be indirect and pc-rel. We accomplish this by
534 // using NLPs; however, sometimes the types are local to the file.
535 // We need to fill in the value for the NLP in those cases.
536 OutStreamer.EmitValue(
537 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
538 4 /*size*/);
539}
540
Anton Korobeynikov04083522008-08-07 09:54:23 +0000541
Chris Lattneree9399a2009-10-19 17:59:19 +0000542void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000543 Triple TT(TM.getTargetTriple());
544 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000545 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000546 const TargetLoweringObjectFileMachO &TLOFMacho =
547 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000548 MachineModuleInfoMachO &MMIMacho =
549 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000550
Evan Cheng10043e22007-01-19 07:51:42 +0000551 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000552 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000553
Chris Lattner6462adc2009-10-19 18:38:33 +0000554 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000555 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000556 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000557 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000558
Tim Northover23723012014-04-29 10:06:05 +0000559 for (auto &Stub : Stubs)
560 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000561
562 Stubs.clear();
563 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000564 }
565
Chris Lattner3334deb2009-10-19 18:44:38 +0000566 Stubs = MMIMacho.GetHiddenGVStubList();
567 if (!Stubs.empty()) {
Tim Northover23723012014-04-29 10:06:05 +0000568 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000569 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000570
571 for (auto &Stub : Stubs)
572 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000573
574 Stubs.clear();
575 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000576 }
577
Evan Cheng10043e22007-01-19 07:51:42 +0000578 // Funny Darwin hack: This flag tells the linker that no global symbols
579 // contain code that falls through to other global symbols (e.g. the obvious
580 // implementation of multiple entry points). If this doesn't occur, the
581 // linker can safely perform dead code stripping. Since LLVM never
582 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000583 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000584 }
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000585
586 // Emit a .data.rel section containing any stubs that were created.
Eric Christophera49d68e2015-02-17 20:02:32 +0000587 if (TT.isOSBinFormatELF()) {
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000588 const TargetLoweringObjectFileELF &TLOFELF =
589 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
590
591 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
592
593 // Output stubs for external and common global variables.
594 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
595 if (!Stubs.empty()) {
596 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
Eric Christopher8b770652015-01-26 19:03:15 +0000597 const DataLayout *TD = TM.getDataLayout();
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000598
599 for (auto &stub: Stubs) {
600 OutStreamer.EmitLabel(stub.first);
601 OutStreamer.EmitSymbolValue(stub.second.getPointer(),
602 TD->getPointerSize(0));
603 }
604 Stubs.clear();
605 }
606 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000607}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000608
Chris Lattner71eb0772009-10-19 20:20:46 +0000609//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000610// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
611// FIXME:
612// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000613// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000614// Instead of subclassing the MCELFStreamer, we do the work here.
615
Amara Emerson5035ee02013-10-07 16:55:23 +0000616static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
617 const ARMSubtarget *Subtarget) {
618 if (CPU == "xscale")
619 return ARMBuildAttrs::v5TEJ;
620
621 if (Subtarget->hasV8Ops())
622 return ARMBuildAttrs::v8;
623 else if (Subtarget->hasV7Ops()) {
624 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
625 return ARMBuildAttrs::v7E_M;
626 return ARMBuildAttrs::v7;
627 } else if (Subtarget->hasV6T2Ops())
628 return ARMBuildAttrs::v6T2;
629 else if (Subtarget->hasV6MOps())
630 return ARMBuildAttrs::v6S_M;
631 else if (Subtarget->hasV6Ops())
632 return ARMBuildAttrs::v6;
633 else if (Subtarget->hasV5TEOps())
634 return ARMBuildAttrs::v5TE;
635 else if (Subtarget->hasV5TOps())
636 return ARMBuildAttrs::v5T;
637 else if (Subtarget->hasV4TOps())
638 return ARMBuildAttrs::v4T;
639 else
640 return ARMBuildAttrs::v4;
641}
642
Jason W Kimbff84d42010-10-06 22:36:46 +0000643void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000644 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000645 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000646
Charlie Turner8b2caa42015-01-05 13:12:17 +0000647 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
648
Logan Chien8cbb80d2013-10-28 17:51:12 +0000649 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000650
Eric Christophera49d68e2015-02-17 20:02:32 +0000651 // Compute ARM ELF Attributes based on the default subtarget that
652 // we'd have constructed. The existing ARM behavior isn't LTO clean
653 // anyhow.
654 // FIXME: For ifunc related functions we could iterate over and look
655 // for a feature string that doesn't match the default one.
656 StringRef TT = TM.getTargetTriple();
657 StringRef CPU = TM.getTargetCPU();
658 StringRef FS = TM.getTargetFeatureString();
659 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
660 if (!FS.empty()) {
661 if (!ArchFS.empty())
662 ArchFS = ArchFS + "," + FS.str();
663 else
664 ArchFS = FS;
665 }
666 const ARMBaseTargetMachine &ATM =
667 static_cast<const ARMBaseTargetMachine &>(TM);
668 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
669
670 std::string CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000671
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000672 if (CPUString != "generic") {
673 // FIXME: remove krait check when GNU tools support krait cpu
674 if (STI.isKrait()) {
675 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9");
676 // We consider krait as a "cortex-a9" + hwdiv CPU
677 // Enable hwdiv through ".arch_extension idiv"
678 if (STI.hasDivide() || STI.hasDivideInARMMode())
679 ATS.emitArchExtension(ARM::HWDIV);
680 } else
681 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
682 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000683
Eric Christophera49d68e2015-02-17 20:02:32 +0000684 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000685
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000686 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000687 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Eric Christophera49d68e2015-02-17 20:02:32 +0000688 if (STI.hasV7Ops()) {
689 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000690 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
691 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000692 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000693 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
694 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000695 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000696 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
697 ARMBuildAttrs::MicroControllerProfile);
698 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000699 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000700
Eric Christophera49d68e2015-02-17 20:02:32 +0000701 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
702 STI.hasARMOps() ? ARMBuildAttrs::Allowed
703 : ARMBuildAttrs::Not_Allowed);
704 if (STI.isThumb1Only()) {
705 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
706 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000707 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
708 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000709 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000710
Eric Christophera49d68e2015-02-17 20:02:32 +0000711 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000712 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000713 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000714 if (STI.hasFPARMv8()) {
715 if (STI.hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000716 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000717 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000718 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000719 } else if (STI.hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000720 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000721 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000722 ATS.emitFPU(ARM::NEON);
723 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000724 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000725 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
726 ARMBuildAttrs::AllowNeonARMv8);
727 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000728 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000729 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
730 // FPU, but there are two different names for it depending on the CPU.
Eric Christophera49d68e2015-02-17 20:02:32 +0000731 ATS.emitFPU(STI.hasD16() ? ARM::FPV5_D16 : ARM::FP_ARMV8);
732 else if (STI.hasVFP4())
733 ATS.emitFPU(STI.hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
734 else if (STI.hasVFP3())
735 ATS.emitFPU(STI.hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
736 else if (STI.hasVFP2())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000737 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000738 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000739
Amara Emersonceeb1c42014-05-27 13:30:21 +0000740 if (TM.getRelocationModel() == Reloc::PIC_) {
741 // PIC specific attributes.
742 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
743 ARMBuildAttrs::AddressRWPCRel);
744 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
745 ARMBuildAttrs::AddressROPCRel);
746 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
747 ARMBuildAttrs::AddressGOT);
748 } else {
749 // Allow direct addressing of imported data for all other relocation models.
750 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
751 ARMBuildAttrs::AddressDirect);
752 }
753
Jason W Kimbff84d42010-10-06 22:36:46 +0000754 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000755 if (!TM.Options.UnsafeFPMath) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000756 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
757 ARMBuildAttrs::IEEEDenormals);
Eric Christophera49d68e2015-02-17 20:02:32 +0000758 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
Charlie Turnerf02c9242014-12-03 08:12:26 +0000759
760 // If the user has permitted this code to choose the IEEE 754
761 // rounding at run-time, emit the rounding attribute.
762 if (TM.Options.HonorSignDependentRoundingFPMathOption)
Eric Christophera49d68e2015-02-17 20:02:32 +0000763 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
Charlie Turner15f91c52014-12-02 08:22:29 +0000764 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000765 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000766 // When the target doesn't have an FPU (by design or
767 // intention), the assumptions made on the software support
768 // mirror that of the equivalent hardware support *if it
769 // existed*. For v7 and better we indicate that denormals are
770 // flushed preserving sign, and for V6 we indicate that
771 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000772 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000773 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
774 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000775 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000776 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
777 // the sign bit of the zero matches the sign bit of the input or
778 // result that is being flushed to zero.
779 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
780 ARMBuildAttrs::PreserveFPSign);
781 }
782 // For VFPv2 implementations it is implementation defined as
783 // to whether denormals are flushed to positive zero or to
784 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
785 // LLVM has chosen to flush this to positive zero (most likely for
786 // GCC compatibility), so that's the chosen value here (the
787 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000788 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000789
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000790 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
791 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000792 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000793 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
794 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000795 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000796 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
797 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000798
Eric Christophera49d68e2015-02-17 20:02:32 +0000799 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000800 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
801 ARMBuildAttrs::Allowed);
802 else
803 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
804 ARMBuildAttrs::Not_Allowed);
805
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000806 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000807 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000808 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
809 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000810
Bradley Smithc848beb2013-11-01 11:21:16 +0000811 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000812 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000813 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
814 ARMBuildAttrs::HardFPSinglePrecision);
815
Jason W Kimbff84d42010-10-06 22:36:46 +0000816 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000817 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000818 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
819
Jason W Kimbff84d42010-10-06 22:36:46 +0000820 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000821
Eric Christophera49d68e2015-02-17 20:02:32 +0000822 if (STI.hasFP16())
823 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000824
Charlie Turner1a539962014-12-12 11:59:18 +0000825 // FIXME: To support emitting this build attribute as GCC does, the
826 // -mfp16-format option and associated plumbing must be
827 // supported. For now the __fp16 type is exposed by default, so this
828 // attribute should be emitted with value 1.
829 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
830 ARMBuildAttrs::FP16FormatIEEE);
831
Eric Christophera49d68e2015-02-17 20:02:32 +0000832 if (STI.hasMPExtension())
833 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000834
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000835 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
836 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
837 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
838 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
839 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
840 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000841 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
842 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000843
Oliver Stannard5dc29342014-06-20 10:08:11 +0000844 if (MMI) {
845 if (const Module *SourceModule = MMI->getModule()) {
846 // ABI_PCS_wchar_t to indicate wchar_t width
847 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000848 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000849 SourceModule->getModuleFlag("wchar_size"))) {
850 int WCharWidth = WCharWidthValue->getZExtValue();
851 assert((WCharWidth == 2 || WCharWidth == 4) &&
852 "wchar_t width must be 2 or 4 bytes");
853 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
854 }
855
856 // ABI_enum_size to indicate enum width
857 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
858 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000859 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000860 SourceModule->getModuleFlag("min_enum_size"))) {
861 int EnumWidth = EnumWidthValue->getZExtValue();
862 assert((EnumWidth == 1 || EnumWidth == 4) &&
863 "Minimum enum width must be 1 or 4 bytes");
864 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
865 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
866 }
867 }
868 }
869
Amara Emerson115d2df2014-07-25 14:03:14 +0000870 // TODO: We currently only support either reserving the register, or treating
871 // it as another callee-saved register, but not as SB or a TLS pointer; It
872 // would instead be nicer to push this from the frontend as metadata, as we do
873 // for the wchar and enum size tags
Eric Christophera49d68e2015-02-17 20:02:32 +0000874 if (STI.isR9Reserved())
875 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000876 else
Eric Christophera49d68e2015-02-17 20:02:32 +0000877 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000878
Eric Christophera49d68e2015-02-17 20:02:32 +0000879 if (STI.hasTrustZone() && STI.hasVirtualization())
880 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
881 ARMBuildAttrs::AllowTZVirtualization);
882 else if (STI.hasTrustZone())
883 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
884 ARMBuildAttrs::AllowTZ);
885 else if (STI.hasVirtualization())
886 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
887 ARMBuildAttrs::AllowVirtualization);
Bradley Smith25219752013-11-01 13:27:35 +0000888
Logan Chien8cbb80d2013-10-28 17:51:12 +0000889 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000890}
891
Jason W Kimbff84d42010-10-06 22:36:46 +0000892//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000893
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000894static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
895 unsigned LabelId, MCContext &Ctx) {
896
897 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
898 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
899 return Label;
900}
901
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000902static MCSymbolRefExpr::VariantKind
903getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
904 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000905 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000906 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
907 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
908 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
909 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
910 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000911 }
David Blaikie46a9f012012-01-20 21:51:11 +0000912 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000913}
914
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000915MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
916 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000917 if (Subtarget->isTargetMachO()) {
918 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
919 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000920
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000921 if (!IsIndirect)
922 return getSymbol(GV);
923
924 // FIXME: Remove this when Darwin transition to @GOT like syntax.
925 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
926 MachineModuleInfoMachO &MMIMachO =
927 MMI->getObjFileInfo<MachineModuleInfoMachO>();
928 MachineModuleInfoImpl::StubValueTy &StubSym =
929 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
930 : MMIMachO.getGVStubEntry(MCSym);
931 if (!StubSym.getPointer())
932 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
933 !GV->hasInternalLinkage());
934 return MCSym;
935 } else if (Subtarget->isTargetCOFF()) {
936 assert(Subtarget->isTargetWindows() &&
937 "Windows is the only supported COFF target");
938
939 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
940 if (!IsIndirect)
941 return getSymbol(GV);
942
943 SmallString<128> Name;
944 Name = "__imp_";
945 getNameWithPrefix(Name, GV);
946
947 return OutContext.GetOrCreateSymbol(Name);
948 } else if (Subtarget->isTargetELF()) {
949 return getSymbol(GV);
950 }
951 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000952}
953
Jim Grosbach38f8e762010-11-09 18:45:04 +0000954void ARMAsmPrinter::
955EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Eric Christopher8b770652015-01-26 19:03:15 +0000956 const DataLayout *DL = TM.getDataLayout();
957 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000958
959 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000960
Jim Grosbachca21cd72010-11-10 17:59:10 +0000961 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000962 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000963 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000964 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000965 const BlockAddress *BA =
966 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
967 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000968 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000969 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000970
971 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
972 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000973 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000974 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000975 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000976 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000977 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000978 } else {
979 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000980 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
981 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000982 }
983
984 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000985 const MCExpr *Expr =
986 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
987 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000988
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000989 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000990 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000991 getFunctionNumber(),
992 ACPV->getLabelId(),
993 OutContext);
994 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
995 PCRelExpr =
996 MCBinaryExpr::CreateAdd(PCRelExpr,
997 MCConstantExpr::Create(ACPV->getPCAdjustment(),
998 OutContext),
999 OutContext);
1000 if (ACPV->mustAddCurrentAddress()) {
1001 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
1002 // label, so just emit a local label end reference that instead.
1003 MCSymbol *DotSym = OutContext.CreateTempSymbol();
1004 OutStreamer.EmitLabel(DotSym);
1005 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
1006 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001007 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001008 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001009 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001010 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001011}
1012
Jim Grosbach284eebc2010-09-22 17:39:48 +00001013void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
1014 unsigned Opcode = MI->getOpcode();
1015 int OpNum = 1;
1016 if (Opcode == ARM::BR_JTadd)
1017 OpNum = 2;
1018 else if (Opcode == ARM::BR_JTm)
1019 OpNum = 3;
1020
1021 const MachineOperand &MO1 = MI->getOperand(OpNum);
1022 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1023 unsigned JTI = MO1.getIndex();
1024
1025 // Emit a label for the jump table.
1026 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1027 OutStreamer.EmitLabel(JTISymbol);
1028
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001029 // Mark the jump table as data-in-code.
1030 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
1031
Jim Grosbach284eebc2010-09-22 17:39:48 +00001032 // Emit each entry of the table.
1033 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1034 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1035 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1036
1037 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1038 MachineBasicBlock *MBB = JTBBs[i];
1039 // Construct an MCExpr for the entry. We want a value of the form:
1040 // (BasicBlockAddr - TableBeginAddr)
1041 //
1042 // For example, a table with entries jumping to basic blocks BB0 and BB1
1043 // would look like:
1044 // LJTI_0_0:
1045 // .word (LBB0 - LJTI_0_0)
1046 // .word (LBB1 - LJTI_0_0)
1047 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1048
1049 if (TM.getRelocationModel() == Reloc::PIC_)
1050 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1051 OutContext),
1052 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001053 // If we're generating a table of Thumb addresses in static relocation
1054 // model, we need to add one to keep interworking correctly.
1055 else if (AFI->isThumbFunction())
1056 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1057 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001058 OutStreamer.EmitValue(Expr, 4);
1059 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001060 // Mark the end of jump table data-in-code region.
1061 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001062}
1063
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001064void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1065 unsigned Opcode = MI->getOpcode();
1066 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1067 const MachineOperand &MO1 = MI->getOperand(OpNum);
1068 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1069 unsigned JTI = MO1.getIndex();
1070
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001071 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1072 OutStreamer.EmitLabel(JTISymbol);
1073
1074 // Emit each entry of the table.
1075 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1076 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1077 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +00001078 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001079 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001080 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001081 // Mark the jump table as data-in-code.
1082 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1083 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001084 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001085 // Mark the jump table as data-in-code.
1086 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1087 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001088
1089 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1090 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +00001091 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001092 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001093 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +00001094 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +00001095 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001096 .addExpr(MBBSymbolExpr)
1097 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001098 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001099 continue;
1100 }
1101 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001102 // MCExpr for the entry. We want a value of the form:
1103 // (BasicBlockAddr - TableBeginAddr) / 2
1104 //
1105 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1106 // would look like:
1107 // LJTI_0_0:
1108 // .byte (LBB0 - LJTI_0_0) / 2
1109 // .byte (LBB1 - LJTI_0_0) / 2
1110 const MCExpr *Expr =
1111 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1112 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1113 OutContext);
1114 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1115 OutContext);
1116 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001117 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001118 // Mark the end of jump table data-in-code region. 32-bit offsets use
1119 // actual branch instructions here, so we don't mark those as a data-region
1120 // at all.
1121 if (OffsetWidth != 4)
1122 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001123}
1124
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001125void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1126 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1127 "Only instruction which are involved into frame setup code are allowed");
1128
Rafael Espindola4a1a3602014-01-14 01:21:46 +00001129 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001130 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001131 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001132 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001133 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001134
1135 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001136 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001137 unsigned SrcReg, DstReg;
1138
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001139 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1140 // Two special cases:
1141 // 1) tPUSH does not have src/dst regs.
1142 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1143 // load. Yes, this is pretty fragile, but for now I don't see better
1144 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001145 SrcReg = DstReg = ARM::SP;
1146 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001147 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001148 DstReg = MI->getOperand(0).getReg();
1149 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001150
1151 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001152 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001153 // Register saves.
1154 assert(DstReg == ARM::SP &&
1155 "Only stack pointer as a destination reg is supported");
1156
1157 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001158 // Skip src & dst reg, and pred ops.
1159 unsigned StartOp = 2 + 2;
1160 // Use all the operands.
1161 unsigned NumOffset = 0;
1162
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001163 switch (Opc) {
1164 default:
1165 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001166 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001167 case ARM::tPUSH:
1168 // Special case here: no src & dst reg, but two extra imp ops.
1169 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001170 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001171 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001172 case ARM::VSTMDDB_UPD:
1173 assert(SrcReg == ARM::SP &&
1174 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001175 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001176 i != NumOps; ++i) {
1177 const MachineOperand &MO = MI->getOperand(i);
1178 // Actually, there should never be any impdef stuff here. Skip it
1179 // temporary to workaround PR11902.
1180 if (MO.isImplicit())
1181 continue;
1182 RegList.push_back(MO.getReg());
1183 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001184 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001185 case ARM::STR_PRE_IMM:
1186 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001187 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001188 assert(MI->getOperand(2).getReg() == ARM::SP &&
1189 "Only stack pointer as a source reg is supported");
1190 RegList.push_back(SrcReg);
1191 break;
1192 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001193 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1194 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001195 } else {
1196 // Changes of stack / frame pointer.
1197 if (SrcReg == ARM::SP) {
1198 int64_t Offset = 0;
1199 switch (Opc) {
1200 default:
1201 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001202 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001203 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001204 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001205 Offset = 0;
1206 break;
1207 case ARM::ADDri:
1208 Offset = -MI->getOperand(2).getImm();
1209 break;
1210 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001211 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001212 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001213 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001214 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001215 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001216 break;
1217 case ARM::tADDspi:
1218 case ARM::tADDrSPi:
1219 Offset = -MI->getOperand(2).getImm()*4;
1220 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001221 case ARM::tLDRpci: {
1222 // Grab the constpool index and check, whether it corresponds to
1223 // original or cloned constpool entry.
1224 unsigned CPI = MI->getOperand(1).getIndex();
1225 const MachineConstantPool *MCP = MF.getConstantPool();
1226 if (CPI >= MCP->getConstants().size())
1227 CPI = AFI.getOriginalCPIdx(CPI);
1228 assert(CPI != -1U && "Invalid constpool index");
1229
1230 // Derive the actual offset.
1231 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1232 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1233 // FIXME: Check for user, it should be "add" instruction!
1234 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001235 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001236 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001237 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001238
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001239 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1240 if (DstReg == FramePtr && FramePtr != ARM::SP)
1241 // Set-up of the frame pointer. Positive values correspond to "add"
1242 // instruction.
1243 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1244 else if (DstReg == ARM::SP) {
1245 // Change of SP by an offset. Positive values correspond to "sub"
1246 // instruction.
1247 ATS.emitPad(Offset);
1248 } else {
1249 // Move of SP to a register. Positive values correspond to an "add"
1250 // instruction.
1251 ATS.emitMovSP(DstReg, -Offset);
1252 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001253 }
1254 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001255 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001256 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001257 }
1258 else {
1259 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001260 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001261 }
1262 }
1263}
1264
Jim Grosbach95dee402011-07-08 17:40:42 +00001265// Simple pseudo-instructions have their lowering (with expansion to real
1266// instructions) auto-generated.
1267#include "ARMGenMCPseudoLowering.inc"
1268
Jim Grosbach05eccf02010-09-29 15:23:40 +00001269void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Eric Christopher8b770652015-01-26 19:03:15 +00001270 const DataLayout *DL = TM.getDataLayout();
Rafael Espindola58873562014-01-03 19:21:54 +00001271
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001272 // If we just ended a constant pool, mark it as such.
1273 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1274 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1275 InConstantPool = false;
1276 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001277
Jim Grosbach51b55422011-08-23 21:32:34 +00001278 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001279 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001280 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001281 EmitUnwindingInstruction(MI);
1282
Jim Grosbach95dee402011-07-08 17:40:42 +00001283 // Do any auto-generated pseudo lowerings.
1284 if (emitPseudoExpansionLowering(OutStreamer, MI))
1285 return;
1286
Andrew Trick924123a2011-09-21 02:20:46 +00001287 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1288 "Pseudo flag setting opcode should be expanded early");
1289
Jim Grosbach95dee402011-07-08 17:40:42 +00001290 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001291 unsigned Opc = MI->getOpcode();
1292 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001293 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001294 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001295 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001296 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001297 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001298 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001299 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001300 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001301 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001302 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1303 : ARM::ADR))
1304 .addReg(MI->getOperand(0).getReg())
1305 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1306 // Add predicate operands.
1307 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001308 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001309 return;
1310 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001311 case ARM::LEApcrelJT:
1312 case ARM::tLEApcrelJT:
1313 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001314 MCSymbol *JTIPICSymbol =
1315 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1316 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001317 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001318 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001319 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1320 : ARM::ADR))
1321 .addReg(MI->getOperand(0).getReg())
1322 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1323 // Add predicate operands.
1324 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001325 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001326 return;
1327 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001328 // Darwin call instructions are just normal call instructions with different
1329 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001330 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001331 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001332 .addReg(ARM::LR)
1333 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001334 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001335 .addImm(ARMCC::AL)
1336 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001337 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001338 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001339
David Woodhousee6c13e42014-01-28 23:12:42 +00001340 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001341 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001342 return;
1343 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001344 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001345 if (Subtarget->hasV5TOps())
1346 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001347
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001348 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1349 // that the saved lr has its LSB set correctly (the arch doesn't
1350 // have blx).
1351 // So here we generate a bl to a small jump pad that does bx rN.
1352 // The jump pads are emitted after the function body.
1353
1354 unsigned TReg = MI->getOperand(0).getReg();
1355 MCSymbol *TRegSym = nullptr;
1356 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1357 if (ThumbIndirectPads[i].first == TReg) {
1358 TRegSym = ThumbIndirectPads[i].second;
1359 break;
1360 }
1361 }
1362
1363 if (!TRegSym) {
1364 TRegSym = OutContext.CreateTempSymbol();
1365 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1366 }
1367
1368 // Create a link-saving branch to the Reg Indirect Jump Pad.
1369 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBL)
1370 // Predicate comes first here.
1371 .addImm(ARMCC::AL).addReg(0)
1372 .addExpr(MCSymbolRefExpr::Create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001373 return;
1374 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001375 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001376 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001377 .addReg(ARM::LR)
1378 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001379 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001380 .addImm(ARMCC::AL)
1381 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001382 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001383 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001384
David Woodhousee6c13e42014-01-28 23:12:42 +00001385 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001386 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001387 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001388 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001389 .addImm(ARMCC::AL)
1390 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001391 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001392 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001393 return;
1394 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001395 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001396 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001397 .addReg(ARM::LR)
1398 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001399 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001400 .addImm(ARMCC::AL)
1401 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001402 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001403 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001404
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001405 const MachineOperand &Op = MI->getOperand(0);
1406 const GlobalValue *GV = Op.getGlobal();
1407 const unsigned TF = Op.getTargetFlags();
1408 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001409 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001410 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001411 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001412 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001413 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001414 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001415 return;
1416 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001417 case ARM::MOVi16_ga_pcrel:
1418 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001419 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001420 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001421 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1422
Evan Cheng2f2435d2011-01-21 18:55:51 +00001423 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001424 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001425 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001426 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001427
Rafael Espindola58873562014-01-03 19:21:54 +00001428 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001429 getFunctionNumber(),
1430 MI->getOperand(2).getImm(), OutContext);
1431 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1432 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1433 const MCExpr *PCRelExpr =
1434 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1435 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001436 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001437 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001438 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001439
Evan Chengdfce83c2011-01-17 08:03:18 +00001440 // Add predicate operands.
1441 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1442 TmpInst.addOperand(MCOperand::CreateReg(0));
1443 // Add 's' bit operand (always reg0 for this)
1444 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001445 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001446 return;
1447 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001448 case ARM::MOVTi16_ga_pcrel:
1449 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001450 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001451 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1452 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001453 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1454 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1455
Evan Cheng2f2435d2011-01-21 18:55:51 +00001456 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001457 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001458 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001459 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001460
Rafael Espindola58873562014-01-03 19:21:54 +00001461 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001462 getFunctionNumber(),
1463 MI->getOperand(3).getImm(), OutContext);
1464 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1465 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1466 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001467 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1468 MCBinaryExpr::CreateAdd(LabelSymExpr,
1469 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001470 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001471 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001472 // Add predicate operands.
1473 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1474 TmpInst.addOperand(MCOperand::CreateReg(0));
1475 // Add 's' bit operand (always reg0 for this)
1476 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001477 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001478 return;
1479 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001480 case ARM::tPICADD: {
1481 // This is a pseudo op for a label + instruction sequence, which looks like:
1482 // LPC0:
1483 // add r0, pc
1484 // This adds the address of LPC0 to r0.
1485
1486 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001487 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001488 getFunctionNumber(), MI->getOperand(2).getImm(),
1489 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001490
1491 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001492 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001493 .addReg(MI->getOperand(0).getReg())
1494 .addReg(MI->getOperand(0).getReg())
1495 .addReg(ARM::PC)
1496 // Add predicate operands.
1497 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001498 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001499 return;
1500 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001501 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001502 // This is a pseudo op for a label + instruction sequence, which looks like:
1503 // LPC0:
1504 // add r0, pc, r0
1505 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001506
Chris Lattneradd57492009-10-19 22:23:04 +00001507 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001508 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001509 getFunctionNumber(), MI->getOperand(2).getImm(),
1510 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001511
Jim Grosbach7ae94222010-09-14 21:05:34 +00001512 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001513 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001514 .addReg(MI->getOperand(0).getReg())
1515 .addReg(ARM::PC)
1516 .addReg(MI->getOperand(1).getReg())
1517 // Add predicate operands.
1518 .addImm(MI->getOperand(3).getImm())
1519 .addReg(MI->getOperand(4).getReg())
1520 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001521 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001522 return;
1523 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001524 case ARM::PICSTR:
1525 case ARM::PICSTRB:
1526 case ARM::PICSTRH:
1527 case ARM::PICLDR:
1528 case ARM::PICLDRB:
1529 case ARM::PICLDRH:
1530 case ARM::PICLDRSB:
1531 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001532 // This is a pseudo op for a label + instruction sequence, which looks like:
1533 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001534 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001535 // The LCP0 label is referenced by a constant pool entry in order to get
1536 // a PC-relative address at the ldr instruction.
1537
1538 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001539 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001540 getFunctionNumber(), MI->getOperand(2).getImm(),
1541 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001542
1543 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001544 unsigned Opcode;
1545 switch (MI->getOpcode()) {
1546 default:
1547 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001548 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1549 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001550 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001551 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001552 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001553 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1554 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1555 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1556 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001557 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001558 .addReg(MI->getOperand(0).getReg())
1559 .addReg(ARM::PC)
1560 .addReg(MI->getOperand(1).getReg())
1561 .addImm(0)
1562 // Add predicate operands.
1563 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001564 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001565
1566 return;
1567 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001568 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001569 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1570 /// in the function. The first operand is the ID# for this instruction, the
1571 /// second is the index into the MachineConstantPool that this is, the third
1572 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001573 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001574 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1575 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1576
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001577 // If this is the first entry of the pool, mark it.
1578 if (!InConstantPool) {
1579 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1580 InConstantPool = true;
1581 }
1582
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001583 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001584
1585 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1586 if (MCPE.isMachineConstantPoolEntry())
1587 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1588 else
1589 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001590 return;
1591 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001592 case ARM::t2BR_JT: {
1593 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001594 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001595 .addReg(ARM::PC)
1596 .addReg(MI->getOperand(0).getReg())
1597 // Add predicate operands.
1598 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001599 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001600
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001601 // Output the data for the jump table itself
1602 EmitJump2Table(MI);
1603 return;
1604 }
1605 case ARM::t2TBB_JT: {
1606 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001607 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001608 .addReg(ARM::PC)
1609 .addReg(MI->getOperand(0).getReg())
1610 // Add predicate operands.
1611 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001612 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001613
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001614 // Output the data for the jump table itself
1615 EmitJump2Table(MI);
1616 // Make sure the next instruction is 2-byte aligned.
1617 EmitAlignment(1);
1618 return;
1619 }
1620 case ARM::t2TBH_JT: {
1621 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001622 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001623 .addReg(ARM::PC)
1624 .addReg(MI->getOperand(0).getReg())
1625 // Add predicate operands.
1626 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001627 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001628
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001629 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001630 EmitJump2Table(MI);
1631 return;
1632 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001633 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001634 case ARM::BR_JTr: {
1635 // Lower and emit the instruction itself, then the jump table following it.
1636 // mov pc, target
1637 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001638 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001639 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001640 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001641 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1642 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1643 // Add predicate operands.
1644 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1645 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001646 // Add 's' bit operand (always reg0 for this)
1647 if (Opc == ARM::MOVr)
1648 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001649 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001650
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001651 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001652 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001653 EmitAlignment(2);
1654
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001655 // Output the data for the jump table itself
1656 EmitJumpTable(MI);
1657 return;
1658 }
1659 case ARM::BR_JTm: {
1660 // Lower and emit the instruction itself, then the jump table following it.
1661 // ldr pc, target
1662 MCInst TmpInst;
1663 if (MI->getOperand(1).getReg() == 0) {
1664 // literal offset
1665 TmpInst.setOpcode(ARM::LDRi12);
1666 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1667 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1668 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1669 } else {
1670 TmpInst.setOpcode(ARM::LDRrs);
1671 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1672 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1673 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1674 TmpInst.addOperand(MCOperand::CreateImm(0));
1675 }
1676 // Add predicate operands.
1677 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1678 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001679 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001680
1681 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001682 EmitJumpTable(MI);
1683 return;
1684 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001685 case ARM::BR_JTadd: {
1686 // Lower and emit the instruction itself, then the jump table following it.
1687 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001688 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001689 .addReg(ARM::PC)
1690 .addReg(MI->getOperand(0).getReg())
1691 .addReg(MI->getOperand(1).getReg())
1692 // Add predicate operands.
1693 .addImm(ARMCC::AL)
1694 .addReg(0)
1695 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001696 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001697
1698 // Output the data for the jump table itself
1699 EmitJumpTable(MI);
1700 return;
1701 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001702 case ARM::SPACE:
1703 OutStreamer.EmitZeros(MI->getOperand(1).getImm());
1704 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001705 case ARM::TRAP: {
1706 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1707 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001708 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001709 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001710 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001711 OutStreamer.AddComment("trap");
1712 OutStreamer.EmitIntValue(Val, 4);
1713 return;
1714 }
1715 break;
1716 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001717 case ARM::TRAPNaCl: {
1718 //.long 0xe7fedef0 @ trap
1719 uint32_t Val = 0xe7fedef0UL;
1720 OutStreamer.AddComment("trap");
1721 OutStreamer.EmitIntValue(Val, 4);
1722 return;
1723 }
Jim Grosbach85030542010-09-23 18:05:37 +00001724 case ARM::tTRAP: {
1725 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1726 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001727 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001728 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001729 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001730 OutStreamer.AddComment("trap");
1731 OutStreamer.EmitIntValue(Val, 2);
1732 return;
1733 }
1734 break;
1735 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001736 case ARM::t2Int_eh_sjlj_setjmp:
1737 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001738 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001739 // Two incoming args: GPR:$src, GPR:$val
1740 // mov $val, pc
1741 // adds $val, #7
1742 // str $val, [$src, #4]
1743 // movs r0, #0
1744 // b 1f
1745 // movs r0, #1
1746 // 1:
1747 unsigned SrcReg = MI->getOperand(0).getReg();
1748 unsigned ValReg = MI->getOperand(1).getReg();
1749 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001750 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001751 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001752 .addReg(ValReg)
1753 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001754 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001755 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001756 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001757
David Woodhousee6c13e42014-01-28 23:12:42 +00001758 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001759 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001760 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001761 .addReg(ARM::CPSR)
1762 .addReg(ValReg)
1763 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001764 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001765 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001766 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001767
David Woodhousee6c13e42014-01-28 23:12:42 +00001768 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001769 .addReg(ValReg)
1770 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001771 // The offset immediate is #4. The operand value is scaled by 4 for the
1772 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001773 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001774 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001775 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001776 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001777
David Woodhousee6c13e42014-01-28 23:12:42 +00001778 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001779 .addReg(ARM::R0)
1780 .addReg(ARM::CPSR)
1781 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001782 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001783 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001784 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785
1786 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001787 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001788 .addExpr(SymbolExpr)
1789 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001790 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001791
1792 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001793 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001794 .addReg(ARM::R0)
1795 .addReg(ARM::CPSR)
1796 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001797 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001798 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001799 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001800
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001801 OutStreamer.EmitLabel(Label);
1802 return;
1803 }
1804
Jim Grosbachc0aed712010-09-23 23:33:56 +00001805 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001806 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001807 // Two incoming args: GPR:$src, GPR:$val
1808 // add $val, pc, #8
1809 // str $val, [$src, #+4]
1810 // mov r0, #0
1811 // add pc, pc, #0
1812 // mov r0, #1
1813 unsigned SrcReg = MI->getOperand(0).getReg();
1814 unsigned ValReg = MI->getOperand(1).getReg();
1815
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001816 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001817 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001818 .addReg(ValReg)
1819 .addReg(ARM::PC)
1820 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001821 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001822 .addImm(ARMCC::AL)
1823 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001824 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001825 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001826
David Woodhousee6c13e42014-01-28 23:12:42 +00001827 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001828 .addReg(ValReg)
1829 .addReg(SrcReg)
1830 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001831 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001832 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001833 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001834
David Woodhousee6c13e42014-01-28 23:12:42 +00001835 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001836 .addReg(ARM::R0)
1837 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001838 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001839 .addImm(ARMCC::AL)
1840 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001841 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001842 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001843
David Woodhousee6c13e42014-01-28 23:12:42 +00001844 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001845 .addReg(ARM::PC)
1846 .addReg(ARM::PC)
1847 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001848 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001849 .addImm(ARMCC::AL)
1850 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001851 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001852 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001853
1854 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001855 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001856 .addReg(ARM::R0)
1857 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001858 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001859 .addImm(ARMCC::AL)
1860 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001861 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001862 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001863 return;
1864 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001865 case ARM::Int_eh_sjlj_longjmp: {
1866 // ldr sp, [$src, #8]
1867 // ldr $scratch, [$src, #4]
1868 // ldr r7, [$src]
1869 // bx $scratch
1870 unsigned SrcReg = MI->getOperand(0).getReg();
1871 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001872 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001873 .addReg(ARM::SP)
1874 .addReg(SrcReg)
1875 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001876 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001877 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001878 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001879
David Woodhousee6c13e42014-01-28 23:12:42 +00001880 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001881 .addReg(ScratchReg)
1882 .addReg(SrcReg)
1883 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001884 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001885 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001886 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001887
David Woodhousee6c13e42014-01-28 23:12:42 +00001888 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001889 .addReg(ARM::R7)
1890 .addReg(SrcReg)
1891 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001892 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001893 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001894 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001895
David Woodhousee6c13e42014-01-28 23:12:42 +00001896 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001897 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001898 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001899 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001900 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001901 return;
1902 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001903 case ARM::tInt_eh_sjlj_longjmp: {
1904 // ldr $scratch, [$src, #8]
1905 // mov sp, $scratch
1906 // ldr $scratch, [$src, #4]
1907 // ldr r7, [$src]
1908 // bx $scratch
1909 unsigned SrcReg = MI->getOperand(0).getReg();
1910 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001911 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001912 .addReg(ScratchReg)
1913 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001914 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001915 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001916 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001917 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001918 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001919 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001920
David Woodhousee6c13e42014-01-28 23:12:42 +00001921 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001922 .addReg(ARM::SP)
1923 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001924 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001925 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001926 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001927
David Woodhousee6c13e42014-01-28 23:12:42 +00001928 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001929 .addReg(ScratchReg)
1930 .addReg(SrcReg)
1931 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001932 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001933 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001934 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001935
David Woodhousee6c13e42014-01-28 23:12:42 +00001936 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001937 .addReg(ARM::R7)
1938 .addReg(SrcReg)
1939 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001940 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001941 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001942 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001943
David Woodhousee6c13e42014-01-28 23:12:42 +00001944 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001945 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001946 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001947 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001948 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001949 return;
1950 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001951 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001952
Chris Lattner71eb0772009-10-19 20:20:46 +00001953 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001954 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001955
David Woodhousee6c13e42014-01-28 23:12:42 +00001956 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001957}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001958
1959//===----------------------------------------------------------------------===//
1960// Target Registry Stuff
1961//===----------------------------------------------------------------------===//
1962
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001963// Force static initialization.
1964extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001965 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1966 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1967 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1968 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001969}