Eugene Zelenko | 59e1282 | 2017-08-08 00:47:13 +0000 | [diff] [blame] | 1 | //===- SIMachineFunctionInfo.cpp - SI Machine Function Info ---------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 10 | #include "SIMachineFunctionInfo.h" |
Eugene Zelenko | 59e1282 | 2017-08-08 00:47:13 +0000 | [diff] [blame] | 11 | #include "AMDGPUArgumentUsageInfo.h" |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 12 | #include "AMDGPUSubtarget.h" |
Eugene Zelenko | 59e1282 | 2017-08-08 00:47:13 +0000 | [diff] [blame] | 13 | #include "SIRegisterInfo.h" |
Tom Stellard | 44b30b4 | 2018-05-22 02:03:23 +0000 | [diff] [blame] | 14 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Eugene Zelenko | 59e1282 | 2017-08-08 00:47:13 +0000 | [diff] [blame] | 15 | #include "Utils/AMDGPUBaseInfo.h" |
| 16 | #include "llvm/ADT/Optional.h" |
| 17 | #include "llvm/CodeGen/MachineBasicBlock.h" |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Eugene Zelenko | 59e1282 | 2017-08-08 00:47:13 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunction.h" |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Eugene Zelenko | 59e1282 | 2017-08-08 00:47:13 +0000 | [diff] [blame] | 21 | #include "llvm/IR/CallingConv.h" |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 22 | #include "llvm/IR/Function.h" |
Eugene Zelenko | 59e1282 | 2017-08-08 00:47:13 +0000 | [diff] [blame] | 23 | #include <cassert> |
| 24 | #include <vector> |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 25 | |
| 26 | #define MAX_LANES 64 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 27 | |
| 28 | using namespace llvm; |
| 29 | |
| 30 | SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF) |
Vincent Lejeune | ace6f73 | 2013-04-01 21:47:53 +0000 | [diff] [blame] | 31 | : AMDGPUMachineFunction(MF), |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 32 | PrivateSegmentBuffer(false), |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 33 | DispatchPtr(false), |
| 34 | QueuePtr(false), |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 35 | KernargSegmentPtr(false), |
Matt Arsenault | 8d718dc | 2016-07-22 17:01:30 +0000 | [diff] [blame] | 36 | DispatchID(false), |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 37 | FlatScratchInit(false), |
| 38 | GridWorkgroupCountX(false), |
| 39 | GridWorkgroupCountY(false), |
| 40 | GridWorkgroupCountZ(false), |
Tom Stellard | f110f8f | 2016-04-14 16:27:03 +0000 | [diff] [blame] | 41 | WorkGroupIDX(false), |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 42 | WorkGroupIDY(false), |
| 43 | WorkGroupIDZ(false), |
| 44 | WorkGroupInfo(false), |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 45 | PrivateSegmentWaveByteOffset(false), |
Tom Stellard | f110f8f | 2016-04-14 16:27:03 +0000 | [diff] [blame] | 46 | WorkItemIDX(false), |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 47 | WorkItemIDY(false), |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 48 | WorkItemIDZ(false), |
Matt Arsenault | 817c253 | 2017-08-03 23:12:44 +0000 | [diff] [blame] | 49 | ImplicitBufferPtr(false), |
Tim Renouf | 1322915 | 2017-09-29 09:49:35 +0000 | [diff] [blame] | 50 | ImplicitArgPtr(false), |
Matt Arsenault | 923712b | 2018-02-09 16:57:57 +0000 | [diff] [blame] | 51 | GITPtrHigh(0xffffffff), |
| 52 | HighBitsOf32BitAddress(0) { |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 53 | const SISubtarget &ST = MF.getSubtarget<SISubtarget>(); |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 54 | const Function &F = MF.getFunction(); |
| 55 | FlatWorkGroupSizes = ST.getFlatWorkGroupSizes(F); |
| 56 | WavesPerEU = ST.getWavesPerEU(F); |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 57 | |
Matt Arsenault | 2b1f9aa | 2017-05-17 21:56:25 +0000 | [diff] [blame] | 58 | if (!isEntryFunction()) { |
| 59 | // Non-entry functions have no special inputs for now, other registers |
| 60 | // required for scratch access. |
| 61 | ScratchRSrcReg = AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3; |
| 62 | ScratchWaveOffsetReg = AMDGPU::SGPR4; |
| 63 | FrameOffsetReg = AMDGPU::SGPR5; |
Matt Arsenault | f28683c | 2017-06-26 17:53:59 +0000 | [diff] [blame] | 64 | StackPtrOffsetReg = AMDGPU::SGPR32; |
Matt Arsenault | 1cc47f8 | 2017-07-18 16:44:56 +0000 | [diff] [blame] | 65 | |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 66 | ArgInfo.PrivateSegmentBuffer = |
| 67 | ArgDescriptor::createRegister(ScratchRSrcReg); |
| 68 | ArgInfo.PrivateSegmentWaveByteOffset = |
| 69 | ArgDescriptor::createRegister(ScratchWaveOffsetReg); |
| 70 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 71 | if (F.hasFnAttribute("amdgpu-implicitarg-ptr")) |
Matt Arsenault | 9166ce8 | 2017-07-28 15:52:08 +0000 | [diff] [blame] | 72 | ImplicitArgPtr = true; |
| 73 | } else { |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 74 | if (F.hasFnAttribute("amdgpu-implicitarg-ptr")) |
Matt Arsenault | 9166ce8 | 2017-07-28 15:52:08 +0000 | [diff] [blame] | 75 | KernargSegmentPtr = true; |
Matt Arsenault | 2b1f9aa | 2017-05-17 21:56:25 +0000 | [diff] [blame] | 76 | } |
Marek Olsak | fccabaf | 2016-01-13 11:45:36 +0000 | [diff] [blame] | 77 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 78 | CallingConv::ID CC = F.getCallingConv(); |
Matt Arsenault | 2b1f9aa | 2017-05-17 21:56:25 +0000 | [diff] [blame] | 79 | if (CC == CallingConv::AMDGPU_KERNEL || CC == CallingConv::SPIR_KERNEL) { |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 80 | if (!F.arg_empty()) |
Matt Arsenault | 9166ce8 | 2017-07-28 15:52:08 +0000 | [diff] [blame] | 81 | KernargSegmentPtr = true; |
Tom Stellard | f110f8f | 2016-04-14 16:27:03 +0000 | [diff] [blame] | 82 | WorkGroupIDX = true; |
| 83 | WorkItemIDX = true; |
Matt Arsenault | 2b1f9aa | 2017-05-17 21:56:25 +0000 | [diff] [blame] | 84 | } else if (CC == CallingConv::AMDGPU_PS) { |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 85 | PSInputAddr = AMDGPU::getInitialPSInputAddr(F); |
Tom Stellard | f110f8f | 2016-04-14 16:27:03 +0000 | [diff] [blame] | 86 | } |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 87 | |
Matt Arsenault | efa9f4b | 2017-04-11 22:29:28 +0000 | [diff] [blame] | 88 | if (ST.debuggerEmitPrologue()) { |
| 89 | // Enable everything. |
Matt Arsenault | e15855d | 2017-07-17 22:35:50 +0000 | [diff] [blame] | 90 | WorkGroupIDX = true; |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 91 | WorkGroupIDY = true; |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 92 | WorkGroupIDZ = true; |
Matt Arsenault | e15855d | 2017-07-17 22:35:50 +0000 | [diff] [blame] | 93 | WorkItemIDX = true; |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 94 | WorkItemIDY = true; |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 95 | WorkItemIDZ = true; |
Matt Arsenault | efa9f4b | 2017-04-11 22:29:28 +0000 | [diff] [blame] | 96 | } else { |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 97 | if (F.hasFnAttribute("amdgpu-work-group-id-x")) |
Matt Arsenault | e15855d | 2017-07-17 22:35:50 +0000 | [diff] [blame] | 98 | WorkGroupIDX = true; |
| 99 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 100 | if (F.hasFnAttribute("amdgpu-work-group-id-y")) |
Matt Arsenault | efa9f4b | 2017-04-11 22:29:28 +0000 | [diff] [blame] | 101 | WorkGroupIDY = true; |
| 102 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 103 | if (F.hasFnAttribute("amdgpu-work-group-id-z")) |
Matt Arsenault | efa9f4b | 2017-04-11 22:29:28 +0000 | [diff] [blame] | 104 | WorkGroupIDZ = true; |
| 105 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 106 | if (F.hasFnAttribute("amdgpu-work-item-id-x")) |
Matt Arsenault | e15855d | 2017-07-17 22:35:50 +0000 | [diff] [blame] | 107 | WorkItemIDX = true; |
| 108 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 109 | if (F.hasFnAttribute("amdgpu-work-item-id-y")) |
Matt Arsenault | efa9f4b | 2017-04-11 22:29:28 +0000 | [diff] [blame] | 110 | WorkItemIDY = true; |
| 111 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 112 | if (F.hasFnAttribute("amdgpu-work-item-id-z")) |
Matt Arsenault | efa9f4b | 2017-04-11 22:29:28 +0000 | [diff] [blame] | 113 | WorkItemIDZ = true; |
| 114 | } |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 115 | |
Matt Arsenault | efa9f4b | 2017-04-11 22:29:28 +0000 | [diff] [blame] | 116 | const MachineFrameInfo &FrameInfo = MF.getFrameInfo(); |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 117 | bool MaySpill = ST.isVGPRSpillingEnabled(F); |
Matt Arsenault | 1cc47f8 | 2017-07-18 16:44:56 +0000 | [diff] [blame] | 118 | bool HasStackObjects = FrameInfo.hasStackObjects(); |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 119 | |
Matt Arsenault | e15855d | 2017-07-17 22:35:50 +0000 | [diff] [blame] | 120 | if (isEntryFunction()) { |
| 121 | // X, XY, and XYZ are the only supported combinations, so make sure Y is |
| 122 | // enabled if Z is. |
| 123 | if (WorkItemIDZ) |
| 124 | WorkItemIDY = true; |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 125 | |
Matt Arsenault | e15855d | 2017-07-17 22:35:50 +0000 | [diff] [blame] | 126 | if (HasStackObjects || MaySpill) { |
| 127 | PrivateSegmentWaveByteOffset = true; |
| 128 | |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 129 | // HS and GS always have the scratch wave offset in SGPR5 on GFX9. |
| 130 | if (ST.getGeneration() >= AMDGPUSubtarget::GFX9 && |
| 131 | (CC == CallingConv::AMDGPU_HS || CC == CallingConv::AMDGPU_GS)) |
| 132 | ArgInfo.PrivateSegmentWaveByteOffset |
| 133 | = ArgDescriptor::createRegister(AMDGPU::SGPR5); |
Matt Arsenault | e15855d | 2017-07-17 22:35:50 +0000 | [diff] [blame] | 134 | } |
Marek Olsak | 584d2c0 | 2017-05-04 22:25:20 +0000 | [diff] [blame] | 135 | } |
| 136 | |
Matt Arsenault | 254ad3d | 2017-07-18 16:44:58 +0000 | [diff] [blame] | 137 | bool IsCOV2 = ST.isAmdCodeObjectV2(MF); |
| 138 | if (IsCOV2) { |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 139 | if (HasStackObjects || MaySpill) |
| 140 | PrivateSegmentBuffer = true; |
| 141 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 142 | if (F.hasFnAttribute("amdgpu-dispatch-ptr")) |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 143 | DispatchPtr = true; |
Matt Arsenault | 48ab526 | 2016-04-25 19:27:18 +0000 | [diff] [blame] | 144 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 145 | if (F.hasFnAttribute("amdgpu-queue-ptr")) |
Matt Arsenault | 48ab526 | 2016-04-25 19:27:18 +0000 | [diff] [blame] | 146 | QueuePtr = true; |
Matt Arsenault | 8d718dc | 2016-07-22 17:01:30 +0000 | [diff] [blame] | 147 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 148 | if (F.hasFnAttribute("amdgpu-dispatch-id")) |
Matt Arsenault | 8d718dc | 2016-07-22 17:01:30 +0000 | [diff] [blame] | 149 | DispatchID = true; |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 150 | } else if (ST.isMesaGfxShader(MF)) { |
| 151 | if (HasStackObjects || MaySpill) |
Matt Arsenault | 10fc062 | 2017-06-26 03:01:31 +0000 | [diff] [blame] | 152 | ImplicitBufferPtr = true; |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 153 | } |
| 154 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 155 | if (F.hasFnAttribute("amdgpu-kernarg-segment-ptr")) |
Matt Arsenault | 23e4df6 | 2017-07-14 00:11:13 +0000 | [diff] [blame] | 156 | KernargSegmentPtr = true; |
| 157 | |
Matt Arsenault | 254ad3d | 2017-07-18 16:44:58 +0000 | [diff] [blame] | 158 | if (ST.hasFlatAddressSpace() && isEntryFunction() && IsCOV2) { |
| 159 | // TODO: This could be refined a lot. The attribute is a poor way of |
| 160 | // detecting calls that may require it before argument lowering. |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 161 | if (HasStackObjects || F.hasFnAttribute("amdgpu-flat-scratch")) |
Matt Arsenault | 254ad3d | 2017-07-18 16:44:58 +0000 | [diff] [blame] | 162 | FlatScratchInit = true; |
| 163 | } |
Tim Renouf | 1322915 | 2017-09-29 09:49:35 +0000 | [diff] [blame] | 164 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 165 | Attribute A = F.getFnAttribute("amdgpu-git-ptr-high"); |
Tim Renouf | 1322915 | 2017-09-29 09:49:35 +0000 | [diff] [blame] | 166 | StringRef S = A.getValueAsString(); |
| 167 | if (!S.empty()) |
| 168 | S.consumeInteger(0, GITPtrHigh); |
Matt Arsenault | 923712b | 2018-02-09 16:57:57 +0000 | [diff] [blame] | 169 | |
| 170 | A = F.getFnAttribute("amdgpu-32bit-address-high-bits"); |
| 171 | S = A.getValueAsString(); |
| 172 | if (!S.empty()) |
| 173 | S.consumeInteger(0, HighBitsOf32BitAddress); |
Matt Arsenault | 49affb8 | 2015-11-25 20:55:12 +0000 | [diff] [blame] | 174 | } |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 175 | |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 176 | unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer( |
| 177 | const SIRegisterInfo &TRI) { |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 178 | ArgInfo.PrivateSegmentBuffer = |
| 179 | ArgDescriptor::createRegister(TRI.getMatchingSuperReg( |
| 180 | getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass)); |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 181 | NumUserSGPRs += 4; |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 182 | return ArgInfo.PrivateSegmentBuffer.getRegister(); |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 183 | } |
| 184 | |
| 185 | unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) { |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 186 | ArgInfo.DispatchPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg( |
| 187 | getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass)); |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 188 | NumUserSGPRs += 2; |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 189 | return ArgInfo.DispatchPtr.getRegister(); |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 190 | } |
| 191 | |
| 192 | unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) { |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 193 | ArgInfo.QueuePtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg( |
| 194 | getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass)); |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 195 | NumUserSGPRs += 2; |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 196 | return ArgInfo.QueuePtr.getRegister(); |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 197 | } |
| 198 | |
| 199 | unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) { |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 200 | ArgInfo.KernargSegmentPtr |
| 201 | = ArgDescriptor::createRegister(TRI.getMatchingSuperReg( |
| 202 | getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass)); |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 203 | NumUserSGPRs += 2; |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 204 | return ArgInfo.KernargSegmentPtr.getRegister(); |
Matt Arsenault | 0e3d389 | 2015-11-30 21:15:53 +0000 | [diff] [blame] | 205 | } |
| 206 | |
Matt Arsenault | 8d718dc | 2016-07-22 17:01:30 +0000 | [diff] [blame] | 207 | unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) { |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 208 | ArgInfo.DispatchID = ArgDescriptor::createRegister(TRI.getMatchingSuperReg( |
| 209 | getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass)); |
Matt Arsenault | 8d718dc | 2016-07-22 17:01:30 +0000 | [diff] [blame] | 210 | NumUserSGPRs += 2; |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 211 | return ArgInfo.DispatchID.getRegister(); |
Matt Arsenault | 8d718dc | 2016-07-22 17:01:30 +0000 | [diff] [blame] | 212 | } |
| 213 | |
Matt Arsenault | 296b849 | 2016-02-12 06:31:30 +0000 | [diff] [blame] | 214 | unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) { |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 215 | ArgInfo.FlatScratchInit = ArgDescriptor::createRegister(TRI.getMatchingSuperReg( |
| 216 | getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass)); |
Matt Arsenault | 296b849 | 2016-02-12 06:31:30 +0000 | [diff] [blame] | 217 | NumUserSGPRs += 2; |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 218 | return ArgInfo.FlatScratchInit.getRegister(); |
Matt Arsenault | 296b849 | 2016-02-12 06:31:30 +0000 | [diff] [blame] | 219 | } |
| 220 | |
Matt Arsenault | 10fc062 | 2017-06-26 03:01:31 +0000 | [diff] [blame] | 221 | unsigned SIMachineFunctionInfo::addImplicitBufferPtr(const SIRegisterInfo &TRI) { |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 222 | ArgInfo.ImplicitBufferPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg( |
| 223 | getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass)); |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 224 | NumUserSGPRs += 2; |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 225 | return ArgInfo.ImplicitBufferPtr.getRegister(); |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 226 | } |
| 227 | |
Matt Arsenault | 8e8f8f4 | 2017-08-02 01:52:45 +0000 | [diff] [blame] | 228 | static bool isCalleeSavedReg(const MCPhysReg *CSRegs, MCPhysReg Reg) { |
| 229 | for (unsigned I = 0; CSRegs[I]; ++I) { |
| 230 | if (CSRegs[I] == Reg) |
| 231 | return true; |
| 232 | } |
| 233 | |
| 234 | return false; |
| 235 | } |
| 236 | |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 237 | /// Reserve a slice of a VGPR to support spilling for FrameIndex \p FI. |
| 238 | bool SIMachineFunctionInfo::allocateSGPRSpillToVGPR(MachineFunction &MF, |
| 239 | int FI) { |
| 240 | std::vector<SpilledReg> &SpillLanes = SGPRToVGPRSpills[FI]; |
Matt Arsenault | 8d4b0ed | 2016-06-23 20:00:34 +0000 | [diff] [blame] | 241 | |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 242 | // This has already been allocated. |
| 243 | if (!SpillLanes.empty()) |
| 244 | return true; |
| 245 | |
| 246 | const SISubtarget &ST = MF.getSubtarget<SISubtarget>(); |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 247 | const SIRegisterInfo *TRI = ST.getRegisterInfo(); |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 248 | MachineFrameInfo &FrameInfo = MF.getFrameInfo(); |
| 249 | MachineRegisterInfo &MRI = MF.getRegInfo(); |
| 250 | unsigned WaveSize = ST.getWavefrontSize(); |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 251 | |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 252 | unsigned Size = FrameInfo.getObjectSize(FI); |
| 253 | assert(Size >= 4 && Size <= 64 && "invalid sgpr spill size"); |
| 254 | assert(TRI->spillSGPRToVGPR() && "not spilling SGPRs to VGPRs"); |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 255 | |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 256 | int NumLanes = Size / 4; |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 257 | |
Matt Arsenault | 8e8f8f4 | 2017-08-02 01:52:45 +0000 | [diff] [blame] | 258 | const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF); |
| 259 | |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 260 | // Make sure to handle the case where a wide SGPR spill may span between two |
| 261 | // VGPRs. |
| 262 | for (int I = 0; I < NumLanes; ++I, ++NumVGPRSpillLanes) { |
| 263 | unsigned LaneVGPR; |
| 264 | unsigned VGPRIndex = (NumVGPRSpillLanes % WaveSize); |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 265 | |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 266 | if (VGPRIndex == 0) { |
| 267 | LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass, MF); |
| 268 | if (LaneVGPR == AMDGPU::NoRegister) { |
Tim Renouf | 6cb007f | 2017-09-11 08:31:32 +0000 | [diff] [blame] | 269 | // We have no VGPRs left for spilling SGPRs. Reset because we will not |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 270 | // partially spill the SGPR to VGPRs. |
| 271 | SGPRToVGPRSpills.erase(FI); |
| 272 | NumVGPRSpillLanes -= I; |
| 273 | return false; |
| 274 | } |
Nicolai Haehnle | e705aad | 2016-01-04 15:50:01 +0000 | [diff] [blame] | 275 | |
Matt Arsenault | 8e8f8f4 | 2017-08-02 01:52:45 +0000 | [diff] [blame] | 276 | Optional<int> CSRSpillFI; |
Matt Arsenault | 17f3338 | 2018-03-27 19:42:55 +0000 | [diff] [blame] | 277 | if ((FrameInfo.hasCalls() || !isEntryFunction()) && CSRegs && |
| 278 | isCalleeSavedReg(CSRegs, LaneVGPR)) { |
| 279 | CSRSpillFI = FrameInfo.CreateSpillStackObject(4, 4); |
Matt Arsenault | 8e8f8f4 | 2017-08-02 01:52:45 +0000 | [diff] [blame] | 280 | } |
| 281 | |
| 282 | SpillVGPRs.push_back(SGPRSpillVGPRCSR(LaneVGPR, CSRSpillFI)); |
Nicolai Haehnle | e705aad | 2016-01-04 15:50:01 +0000 | [diff] [blame] | 283 | |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 284 | // Add this register as live-in to all blocks to avoid machine verifer |
| 285 | // complaining about use of an undefined physical register. |
| 286 | for (MachineBasicBlock &BB : MF) |
| 287 | BB.addLiveIn(LaneVGPR); |
| 288 | } else { |
Matt Arsenault | 8e8f8f4 | 2017-08-02 01:52:45 +0000 | [diff] [blame] | 289 | LaneVGPR = SpillVGPRs.back().VGPR; |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 290 | } |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 291 | |
| 292 | SpillLanes.push_back(SpilledReg(LaneVGPR, VGPRIndex)); |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 293 | } |
| 294 | |
Matt Arsenault | e0bf7d0 | 2017-02-21 19:12:08 +0000 | [diff] [blame] | 295 | return true; |
| 296 | } |
| 297 | |
| 298 | void SIMachineFunctionInfo::removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI) { |
| 299 | for (auto &R : SGPRToVGPRSpills) |
| 300 | MFI.RemoveStackObject(R.first); |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 301 | } |
Tom Stellard | 44b30b4 | 2018-05-22 02:03:23 +0000 | [diff] [blame] | 302 | |
| 303 | |
| 304 | /// \returns VGPR used for \p Dim' work item ID. |
| 305 | unsigned SIMachineFunctionInfo::getWorkItemIDVGPR(unsigned Dim) const { |
| 306 | switch (Dim) { |
| 307 | case 0: |
| 308 | assert(hasWorkItemIDX()); |
| 309 | return AMDGPU::VGPR0; |
| 310 | case 1: |
| 311 | assert(hasWorkItemIDY()); |
| 312 | return AMDGPU::VGPR1; |
| 313 | case 2: |
| 314 | assert(hasWorkItemIDZ()); |
| 315 | return AMDGPU::VGPR2; |
| 316 | } |
| 317 | llvm_unreachable("unexpected dimension"); |
| 318 | } |
| 319 | |
| 320 | MCPhysReg SIMachineFunctionInfo::getNextUserSGPR() const { |
| 321 | assert(NumSystemSGPRs == 0 && "System SGPRs must be added after user SGPRs"); |
| 322 | return AMDGPU::SGPR0 + NumUserSGPRs; |
| 323 | } |
| 324 | |
| 325 | MCPhysReg SIMachineFunctionInfo::getNextSystemSGPR() const { |
| 326 | return AMDGPU::SGPR0 + NumUserSGPRs + NumSystemSGPRs; |
| 327 | } |