blob: 93b052ee31c8e8696a71be6efae6eab5c69f5be3 [file] [log] [blame]
Eugene Zelenko59e12822017-08-08 00:47:13 +00001//===- SIMachineFunctionInfo.cpp - SI Machine Function Info ---------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Tom Stellard75aadc22012-12-11 21:25:42 +00008//===----------------------------------------------------------------------===//
9
Tom Stellard75aadc22012-12-11 21:25:42 +000010#include "SIMachineFunctionInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000011#include "AMDGPUArgumentUsageInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000012#include "AMDGPUSubtarget.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000013#include "SIRegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000014#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000015#include "Utils/AMDGPUBaseInfo.h"
16#include "llvm/ADT/Optional.h"
17#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000019#include "llvm/CodeGen/MachineFunction.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000021#include "llvm/IR/CallingConv.h"
Tom Stellardeba61072014-05-02 15:41:42 +000022#include "llvm/IR/Function.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000023#include <cassert>
24#include <vector>
Tom Stellardc149dc02013-11-27 21:23:35 +000025
26#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
30SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000031 : AMDGPUMachineFunction(MF),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000032 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000033 DispatchPtr(false),
34 QueuePtr(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000035 KernargSegmentPtr(false),
Matt Arsenault8d718dc2016-07-22 17:01:30 +000036 DispatchID(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000037 FlatScratchInit(false),
38 GridWorkgroupCountX(false),
39 GridWorkgroupCountY(false),
40 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000041 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000042 WorkGroupIDY(false),
43 WorkGroupIDZ(false),
44 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000045 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000046 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000047 WorkItemIDY(false),
Tom Stellard2f3f9852017-01-25 01:25:13 +000048 WorkItemIDZ(false),
Matt Arsenault817c2532017-08-03 23:12:44 +000049 ImplicitBufferPtr(false),
Tim Renouf13229152017-09-29 09:49:35 +000050 ImplicitArgPtr(false),
Matt Arsenault923712b2018-02-09 16:57:57 +000051 GITPtrHigh(0xffffffff),
52 HighBitsOf32BitAddress(0) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000053 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matthias Braunf1caa282017-12-15 22:22:58 +000054 const Function &F = MF.getFunction();
55 FlatWorkGroupSizes = ST.getFlatWorkGroupSizes(F);
56 WavesPerEU = ST.getWavesPerEU(F);
Matt Arsenault49affb82015-11-25 20:55:12 +000057
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000058 if (!isEntryFunction()) {
59 // Non-entry functions have no special inputs for now, other registers
60 // required for scratch access.
61 ScratchRSrcReg = AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3;
62 ScratchWaveOffsetReg = AMDGPU::SGPR4;
63 FrameOffsetReg = AMDGPU::SGPR5;
Matt Arsenaultf28683c2017-06-26 17:53:59 +000064 StackPtrOffsetReg = AMDGPU::SGPR32;
Matt Arsenault1cc47f82017-07-18 16:44:56 +000065
Matt Arsenault8623e8d2017-08-03 23:00:29 +000066 ArgInfo.PrivateSegmentBuffer =
67 ArgDescriptor::createRegister(ScratchRSrcReg);
68 ArgInfo.PrivateSegmentWaveByteOffset =
69 ArgDescriptor::createRegister(ScratchWaveOffsetReg);
70
Matthias Braunf1caa282017-12-15 22:22:58 +000071 if (F.hasFnAttribute("amdgpu-implicitarg-ptr"))
Matt Arsenault9166ce82017-07-28 15:52:08 +000072 ImplicitArgPtr = true;
73 } else {
Matthias Braunf1caa282017-12-15 22:22:58 +000074 if (F.hasFnAttribute("amdgpu-implicitarg-ptr"))
Matt Arsenault9166ce82017-07-28 15:52:08 +000075 KernargSegmentPtr = true;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000076 }
Marek Olsakfccabaf2016-01-13 11:45:36 +000077
Matthias Braunf1caa282017-12-15 22:22:58 +000078 CallingConv::ID CC = F.getCallingConv();
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000079 if (CC == CallingConv::AMDGPU_KERNEL || CC == CallingConv::SPIR_KERNEL) {
Matthias Braunf1caa282017-12-15 22:22:58 +000080 if (!F.arg_empty())
Matt Arsenault9166ce82017-07-28 15:52:08 +000081 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000082 WorkGroupIDX = true;
83 WorkItemIDX = true;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000084 } else if (CC == CallingConv::AMDGPU_PS) {
Matthias Braunf1caa282017-12-15 22:22:58 +000085 PSInputAddr = AMDGPU::getInitialPSInputAddr(F);
Tom Stellardf110f8f2016-04-14 16:27:03 +000086 }
Matt Arsenault49affb82015-11-25 20:55:12 +000087
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000088 if (ST.debuggerEmitPrologue()) {
89 // Enable everything.
Matt Arsenaulte15855d2017-07-17 22:35:50 +000090 WorkGroupIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000091 WorkGroupIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000092 WorkGroupIDZ = true;
Matt Arsenaulte15855d2017-07-17 22:35:50 +000093 WorkItemIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000094 WorkItemIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000095 WorkItemIDZ = true;
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000096 } else {
Matthias Braunf1caa282017-12-15 22:22:58 +000097 if (F.hasFnAttribute("amdgpu-work-group-id-x"))
Matt Arsenaulte15855d2017-07-17 22:35:50 +000098 WorkGroupIDX = true;
99
Matthias Braunf1caa282017-12-15 22:22:58 +0000100 if (F.hasFnAttribute("amdgpu-work-group-id-y"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000101 WorkGroupIDY = true;
102
Matthias Braunf1caa282017-12-15 22:22:58 +0000103 if (F.hasFnAttribute("amdgpu-work-group-id-z"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000104 WorkGroupIDZ = true;
105
Matthias Braunf1caa282017-12-15 22:22:58 +0000106 if (F.hasFnAttribute("amdgpu-work-item-id-x"))
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000107 WorkItemIDX = true;
108
Matthias Braunf1caa282017-12-15 22:22:58 +0000109 if (F.hasFnAttribute("amdgpu-work-item-id-y"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000110 WorkItemIDY = true;
111
Matthias Braunf1caa282017-12-15 22:22:58 +0000112 if (F.hasFnAttribute("amdgpu-work-item-id-z"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000113 WorkItemIDZ = true;
114 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000115
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000116 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
Matthias Braunf1caa282017-12-15 22:22:58 +0000117 bool MaySpill = ST.isVGPRSpillingEnabled(F);
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000118 bool HasStackObjects = FrameInfo.hasStackObjects();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000119
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000120 if (isEntryFunction()) {
121 // X, XY, and XYZ are the only supported combinations, so make sure Y is
122 // enabled if Z is.
123 if (WorkItemIDZ)
124 WorkItemIDY = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000125
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000126 if (HasStackObjects || MaySpill) {
127 PrivateSegmentWaveByteOffset = true;
128
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000129 // HS and GS always have the scratch wave offset in SGPR5 on GFX9.
130 if (ST.getGeneration() >= AMDGPUSubtarget::GFX9 &&
131 (CC == CallingConv::AMDGPU_HS || CC == CallingConv::AMDGPU_GS))
132 ArgInfo.PrivateSegmentWaveByteOffset
133 = ArgDescriptor::createRegister(AMDGPU::SGPR5);
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000134 }
Marek Olsak584d2c02017-05-04 22:25:20 +0000135 }
136
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000137 bool IsCOV2 = ST.isAmdCodeObjectV2(MF);
138 if (IsCOV2) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000139 if (HasStackObjects || MaySpill)
140 PrivateSegmentBuffer = true;
141
Matthias Braunf1caa282017-12-15 22:22:58 +0000142 if (F.hasFnAttribute("amdgpu-dispatch-ptr"))
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000143 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000144
Matthias Braunf1caa282017-12-15 22:22:58 +0000145 if (F.hasFnAttribute("amdgpu-queue-ptr"))
Matt Arsenault48ab5262016-04-25 19:27:18 +0000146 QueuePtr = true;
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000147
Matthias Braunf1caa282017-12-15 22:22:58 +0000148 if (F.hasFnAttribute("amdgpu-dispatch-id"))
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000149 DispatchID = true;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000150 } else if (ST.isMesaGfxShader(MF)) {
151 if (HasStackObjects || MaySpill)
Matt Arsenault10fc0622017-06-26 03:01:31 +0000152 ImplicitBufferPtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000153 }
154
Matthias Braunf1caa282017-12-15 22:22:58 +0000155 if (F.hasFnAttribute("amdgpu-kernarg-segment-ptr"))
Matt Arsenault23e4df62017-07-14 00:11:13 +0000156 KernargSegmentPtr = true;
157
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000158 if (ST.hasFlatAddressSpace() && isEntryFunction() && IsCOV2) {
159 // TODO: This could be refined a lot. The attribute is a poor way of
160 // detecting calls that may require it before argument lowering.
Matthias Braunf1caa282017-12-15 22:22:58 +0000161 if (HasStackObjects || F.hasFnAttribute("amdgpu-flat-scratch"))
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000162 FlatScratchInit = true;
163 }
Tim Renouf13229152017-09-29 09:49:35 +0000164
Matthias Braunf1caa282017-12-15 22:22:58 +0000165 Attribute A = F.getFnAttribute("amdgpu-git-ptr-high");
Tim Renouf13229152017-09-29 09:49:35 +0000166 StringRef S = A.getValueAsString();
167 if (!S.empty())
168 S.consumeInteger(0, GITPtrHigh);
Matt Arsenault923712b2018-02-09 16:57:57 +0000169
170 A = F.getFnAttribute("amdgpu-32bit-address-high-bits");
171 S = A.getValueAsString();
172 if (!S.empty())
173 S.consumeInteger(0, HighBitsOf32BitAddress);
Matt Arsenault49affb82015-11-25 20:55:12 +0000174}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000175
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000176unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
177 const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000178 ArgInfo.PrivateSegmentBuffer =
179 ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
180 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000181 NumUserSGPRs += 4;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000182 return ArgInfo.PrivateSegmentBuffer.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000183}
184
185unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000186 ArgInfo.DispatchPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
187 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000188 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000189 return ArgInfo.DispatchPtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000190}
191
192unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000193 ArgInfo.QueuePtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
194 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000195 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000196 return ArgInfo.QueuePtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000197}
198
199unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000200 ArgInfo.KernargSegmentPtr
201 = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
202 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000203 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000204 return ArgInfo.KernargSegmentPtr.getRegister();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000205}
206
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000207unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000208 ArgInfo.DispatchID = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
209 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000210 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000211 return ArgInfo.DispatchID.getRegister();
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000212}
213
Matt Arsenault296b8492016-02-12 06:31:30 +0000214unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000215 ArgInfo.FlatScratchInit = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
216 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault296b8492016-02-12 06:31:30 +0000217 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000218 return ArgInfo.FlatScratchInit.getRegister();
Matt Arsenault296b8492016-02-12 06:31:30 +0000219}
220
Matt Arsenault10fc0622017-06-26 03:01:31 +0000221unsigned SIMachineFunctionInfo::addImplicitBufferPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000222 ArgInfo.ImplicitBufferPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
223 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Tom Stellard2f3f9852017-01-25 01:25:13 +0000224 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000225 return ArgInfo.ImplicitBufferPtr.getRegister();
Tom Stellard2f3f9852017-01-25 01:25:13 +0000226}
227
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000228static bool isCalleeSavedReg(const MCPhysReg *CSRegs, MCPhysReg Reg) {
229 for (unsigned I = 0; CSRegs[I]; ++I) {
230 if (CSRegs[I] == Reg)
231 return true;
232 }
233
234 return false;
235}
236
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000237/// Reserve a slice of a VGPR to support spilling for FrameIndex \p FI.
238bool SIMachineFunctionInfo::allocateSGPRSpillToVGPR(MachineFunction &MF,
239 int FI) {
240 std::vector<SpilledReg> &SpillLanes = SGPRToVGPRSpills[FI];
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000241
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000242 // This has already been allocated.
243 if (!SpillLanes.empty())
244 return true;
245
246 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000247 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000248 MachineFrameInfo &FrameInfo = MF.getFrameInfo();
249 MachineRegisterInfo &MRI = MF.getRegInfo();
250 unsigned WaveSize = ST.getWavefrontSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000251
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000252 unsigned Size = FrameInfo.getObjectSize(FI);
253 assert(Size >= 4 && Size <= 64 && "invalid sgpr spill size");
254 assert(TRI->spillSGPRToVGPR() && "not spilling SGPRs to VGPRs");
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000255
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000256 int NumLanes = Size / 4;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000257
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000258 const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF);
259
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000260 // Make sure to handle the case where a wide SGPR spill may span between two
261 // VGPRs.
262 for (int I = 0; I < NumLanes; ++I, ++NumVGPRSpillLanes) {
263 unsigned LaneVGPR;
264 unsigned VGPRIndex = (NumVGPRSpillLanes % WaveSize);
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000265
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000266 if (VGPRIndex == 0) {
267 LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass, MF);
268 if (LaneVGPR == AMDGPU::NoRegister) {
Tim Renouf6cb007f2017-09-11 08:31:32 +0000269 // We have no VGPRs left for spilling SGPRs. Reset because we will not
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000270 // partially spill the SGPR to VGPRs.
271 SGPRToVGPRSpills.erase(FI);
272 NumVGPRSpillLanes -= I;
273 return false;
274 }
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000275
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000276 Optional<int> CSRSpillFI;
Matt Arsenault17f33382018-03-27 19:42:55 +0000277 if ((FrameInfo.hasCalls() || !isEntryFunction()) && CSRegs &&
278 isCalleeSavedReg(CSRegs, LaneVGPR)) {
279 CSRSpillFI = FrameInfo.CreateSpillStackObject(4, 4);
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000280 }
281
282 SpillVGPRs.push_back(SGPRSpillVGPRCSR(LaneVGPR, CSRSpillFI));
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000283
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000284 // Add this register as live-in to all blocks to avoid machine verifer
285 // complaining about use of an undefined physical register.
286 for (MachineBasicBlock &BB : MF)
287 BB.addLiveIn(LaneVGPR);
288 } else {
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000289 LaneVGPR = SpillVGPRs.back().VGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000290 }
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000291
292 SpillLanes.push_back(SpilledReg(LaneVGPR, VGPRIndex));
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000293 }
294
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000295 return true;
296}
297
298void SIMachineFunctionInfo::removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI) {
299 for (auto &R : SGPRToVGPRSpills)
300 MFI.RemoveStackObject(R.first);
Tom Stellardc149dc02013-11-27 21:23:35 +0000301}
Tom Stellard44b30b42018-05-22 02:03:23 +0000302
303
304/// \returns VGPR used for \p Dim' work item ID.
305unsigned SIMachineFunctionInfo::getWorkItemIDVGPR(unsigned Dim) const {
306 switch (Dim) {
307 case 0:
308 assert(hasWorkItemIDX());
309 return AMDGPU::VGPR0;
310 case 1:
311 assert(hasWorkItemIDY());
312 return AMDGPU::VGPR1;
313 case 2:
314 assert(hasWorkItemIDZ());
315 return AMDGPU::VGPR2;
316 }
317 llvm_unreachable("unexpected dimension");
318}
319
320MCPhysReg SIMachineFunctionInfo::getNextUserSGPR() const {
321 assert(NumSystemSGPRs == 0 && "System SGPRs must be added after user SGPRs");
322 return AMDGPU::SGPR0 + NumUserSGPRs;
323}
324
325MCPhysReg SIMachineFunctionInfo::getNextSystemSGPR() const {
326 return AMDGPU::SGPR0 + NumUserSGPRs + NumSystemSGPRs;
327}