blob: 9328c2c2c23b3a1b5e64a3cce9737e8cadaddc5c [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000026#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Tom Stellard2e59a452014-06-13 01:32:00 +000030SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
31 : AMDGPUInstrInfo(st),
32 RI(st) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000033
Tom Stellard82166022013-11-13 23:36:37 +000034//===----------------------------------------------------------------------===//
35// TargetInstrInfo callbacks
36//===----------------------------------------------------------------------===//
37
Matt Arsenaultc10853f2014-08-06 00:29:43 +000038static unsigned getNumOperandsNoGlue(SDNode *Node) {
39 unsigned N = Node->getNumOperands();
40 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
41 --N;
42 return N;
43}
44
45static SDValue findChainOperand(SDNode *Load) {
46 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
47 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
48 return LastOp;
49}
50
Tom Stellard155bbb72014-08-11 22:18:17 +000051/// \brief Returns true if both nodes have the same value for the given
52/// operand \p Op, or if both nodes do not have this operand.
53static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
54 unsigned Opc0 = N0->getMachineOpcode();
55 unsigned Opc1 = N1->getMachineOpcode();
56
57 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
58 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
59
60 if (Op0Idx == -1 && Op1Idx == -1)
61 return true;
62
63
64 if ((Op0Idx == -1 && Op1Idx != -1) ||
65 (Op1Idx == -1 && Op0Idx != -1))
66 return false;
67
68 // getNamedOperandIdx returns the index for the MachineInstr's operands,
69 // which includes the result as the first operand. We are indexing into the
70 // MachineSDNode's operands, so we need to skip the result operand to get
71 // the real index.
72 --Op0Idx;
73 --Op1Idx;
74
Tom Stellardb8b84132014-09-03 15:22:39 +000075 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000076}
77
Matt Arsenaultc10853f2014-08-06 00:29:43 +000078bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
79 int64_t &Offset0,
80 int64_t &Offset1) const {
81 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
82 return false;
83
84 unsigned Opc0 = Load0->getMachineOpcode();
85 unsigned Opc1 = Load1->getMachineOpcode();
86
87 // Make sure both are actually loads.
88 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
89 return false;
90
91 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +000092
93 // FIXME: Handle this case:
94 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
95 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +000096
Matt Arsenaultc10853f2014-08-06 00:29:43 +000097 // Check base reg.
98 if (Load0->getOperand(1) != Load1->getOperand(1))
99 return false;
100
101 // Check chain.
102 if (findChainOperand(Load0) != findChainOperand(Load1))
103 return false;
104
Matt Arsenault972c12a2014-09-17 17:48:32 +0000105 // Skip read2 / write2 variants for simplicity.
106 // TODO: We should report true if the used offsets are adjacent (excluded
107 // st64 versions).
108 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
109 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
110 return false;
111
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000112 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
113 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
114 return true;
115 }
116
117 if (isSMRD(Opc0) && isSMRD(Opc1)) {
118 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
119
120 // Check base reg.
121 if (Load0->getOperand(0) != Load1->getOperand(0))
122 return false;
123
124 // Check chain.
125 if (findChainOperand(Load0) != findChainOperand(Load1))
126 return false;
127
128 Offset0 = cast<ConstantSDNode>(Load0->getOperand(1))->getZExtValue();
129 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue();
130 return true;
131 }
132
133 // MUBUF and MTBUF can access the same addresses.
134 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000135
136 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000137 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
138 findChainOperand(Load0) != findChainOperand(Load1) ||
139 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000140 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000141 return false;
142
Tom Stellard155bbb72014-08-11 22:18:17 +0000143 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
144 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
145
146 if (OffIdx0 == -1 || OffIdx1 == -1)
147 return false;
148
149 // getNamedOperandIdx returns the index for MachineInstrs. Since they
150 // inlcude the output in the operand list, but SDNodes don't, we need to
151 // subtract the index by one.
152 --OffIdx0;
153 --OffIdx1;
154
155 SDValue Off0 = Load0->getOperand(OffIdx0);
156 SDValue Off1 = Load1->getOperand(OffIdx1);
157
158 // The offset might be a FrameIndexSDNode.
159 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
160 return false;
161
162 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
163 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000164 return true;
165 }
166
167 return false;
168}
169
Matt Arsenault2e991122014-09-10 23:26:16 +0000170static bool isStride64(unsigned Opc) {
171 switch (Opc) {
172 case AMDGPU::DS_READ2ST64_B32:
173 case AMDGPU::DS_READ2ST64_B64:
174 case AMDGPU::DS_WRITE2ST64_B32:
175 case AMDGPU::DS_WRITE2ST64_B64:
176 return true;
177 default:
178 return false;
179 }
180}
181
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000182bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt,
183 unsigned &BaseReg, unsigned &Offset,
184 const TargetRegisterInfo *TRI) const {
185 unsigned Opc = LdSt->getOpcode();
186 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000187 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
188 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000189 if (OffsetImm) {
190 // Normal, single offset LDS instruction.
191 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
192 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000193
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000194 BaseReg = AddrReg->getReg();
195 Offset = OffsetImm->getImm();
196 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000197 }
198
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000199 // The 2 offset instructions use offset0 and offset1 instead. We can treat
200 // these as a load with a single offset if the 2 offsets are consecutive. We
201 // will use this for some partially aligned loads.
202 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
203 AMDGPU::OpName::offset0);
204 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
205 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000206
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000207 uint8_t Offset0 = Offset0Imm->getImm();
208 uint8_t Offset1 = Offset1Imm->getImm();
209 assert(Offset1 > Offset0);
210
211 if (Offset1 - Offset0 == 1) {
212 // Each of these offsets is in element sized units, so we need to convert
213 // to bytes of the individual reads.
214
215 unsigned EltSize;
216 if (LdSt->mayLoad())
217 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
218 else {
219 assert(LdSt->mayStore());
220 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
221 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
222 }
223
Matt Arsenault2e991122014-09-10 23:26:16 +0000224 if (isStride64(Opc))
225 EltSize *= 64;
226
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000227 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
228 AMDGPU::OpName::addr);
229 BaseReg = AddrReg->getReg();
230 Offset = EltSize * Offset0;
231 return true;
232 }
233
234 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000235 }
236
237 if (isMUBUF(Opc) || isMTBUF(Opc)) {
238 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
239 return false;
240
241 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
242 AMDGPU::OpName::vaddr);
243 if (!AddrReg)
244 return false;
245
246 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
247 AMDGPU::OpName::offset);
248 BaseReg = AddrReg->getReg();
249 Offset = OffsetImm->getImm();
250 return true;
251 }
252
253 if (isSMRD(Opc)) {
254 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
255 AMDGPU::OpName::offset);
256 if (!OffsetImm)
257 return false;
258
259 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
260 AMDGPU::OpName::sbase);
261 BaseReg = SBaseReg->getReg();
262 Offset = OffsetImm->getImm();
263 return true;
264 }
265
266 return false;
267}
268
Matt Arsenault0e75a062014-09-17 17:48:30 +0000269bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
270 MachineInstr *SecondLdSt,
271 unsigned NumLoads) const {
272 unsigned Opc0 = FirstLdSt->getOpcode();
273 unsigned Opc1 = SecondLdSt->getOpcode();
274
275 // TODO: This needs finer tuning
276 if (NumLoads > 4)
277 return false;
278
279 if (isDS(Opc0) && isDS(Opc1))
280 return true;
281
282 if (isSMRD(Opc0) && isSMRD(Opc1))
283 return true;
284
285 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1)))
286 return true;
287
288 return false;
289}
290
Tom Stellard75aadc22012-12-11 21:25:42 +0000291void
292SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000293 MachineBasicBlock::iterator MI, DebugLoc DL,
294 unsigned DestReg, unsigned SrcReg,
295 bool KillSrc) const {
296
Tom Stellard75aadc22012-12-11 21:25:42 +0000297 // If we are trying to copy to or from SCC, there is a bug somewhere else in
298 // the backend. While it may be theoretically possible to do this, it should
299 // never be necessary.
300 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
301
Craig Topper0afd0ab2013-07-15 06:39:13 +0000302 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000303 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
304 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
305 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
306 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
307 };
308
Craig Topper0afd0ab2013-07-15 06:39:13 +0000309 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000310 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
311 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
312 };
313
Craig Topper0afd0ab2013-07-15 06:39:13 +0000314 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000315 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
316 };
317
Craig Topper0afd0ab2013-07-15 06:39:13 +0000318 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000319 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
320 };
321
Craig Topper0afd0ab2013-07-15 06:39:13 +0000322 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000323 AMDGPU::sub0, AMDGPU::sub1, 0
324 };
325
326 unsigned Opcode;
327 const int16_t *SubIndices;
328
329 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
330 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
331 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
332 .addReg(SrcReg, getKillRegState(KillSrc));
333 return;
334
Tom Stellardaac18892013-02-07 19:39:43 +0000335 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000336 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
337 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
338 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000339 return;
340
341 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
342 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
343 Opcode = AMDGPU::S_MOV_B32;
344 SubIndices = Sub0_3;
345
346 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
347 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
348 Opcode = AMDGPU::S_MOV_B32;
349 SubIndices = Sub0_7;
350
351 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
352 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
353 Opcode = AMDGPU::S_MOV_B32;
354 SubIndices = Sub0_15;
355
Tom Stellard75aadc22012-12-11 21:25:42 +0000356 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
357 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000358 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000359 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
360 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000361 return;
362
363 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
364 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000365 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000366 Opcode = AMDGPU::V_MOV_B32_e32;
367 SubIndices = Sub0_1;
368
Christian Konig8b1ed282013-04-10 08:39:16 +0000369 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
370 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
371 Opcode = AMDGPU::V_MOV_B32_e32;
372 SubIndices = Sub0_2;
373
Christian Konigd0e3da12013-03-01 09:46:27 +0000374 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
375 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000376 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000377 Opcode = AMDGPU::V_MOV_B32_e32;
378 SubIndices = Sub0_3;
379
380 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
381 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000382 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000383 Opcode = AMDGPU::V_MOV_B32_e32;
384 SubIndices = Sub0_7;
385
386 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
387 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000388 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000389 Opcode = AMDGPU::V_MOV_B32_e32;
390 SubIndices = Sub0_15;
391
Tom Stellard75aadc22012-12-11 21:25:42 +0000392 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000393 llvm_unreachable("Can't copy register!");
394 }
395
396 while (unsigned SubIdx = *SubIndices++) {
397 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
398 get(Opcode), RI.getSubReg(DestReg, SubIdx));
399
400 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
401
402 if (*SubIndices)
403 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000404 }
405}
406
Christian Konig3c145802013-03-27 09:12:59 +0000407unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000408 int NewOpc;
409
410 // Try to map original to commuted opcode
411 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
412 return NewOpc;
413
414 // Try to map commuted to original opcode
415 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
416 return NewOpc;
417
418 return Opcode;
419}
420
Tom Stellard96468902014-09-24 01:33:17 +0000421static bool shouldTryToSpillVGPRs(MachineFunction *MF) {
422
423 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
424 const TargetMachine &TM = MF->getTarget();
425
426 // FIXME: Even though it can cause problems, we need to enable
427 // spilling at -O0, since the fast register allocator always
428 // spills registers that are live at the end of blocks.
429 return MFI->getShaderType() == ShaderType::COMPUTE &&
430 TM.getOptLevel() == CodeGenOpt::None;
431
432}
433
Tom Stellardc149dc02013-11-27 21:23:35 +0000434void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
435 MachineBasicBlock::iterator MI,
436 unsigned SrcReg, bool isKill,
437 int FrameIndex,
438 const TargetRegisterClass *RC,
439 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000440 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000441 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000442 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000443 int Opcode = -1;
Tom Stellardc149dc02013-11-27 21:23:35 +0000444
Tom Stellard96468902014-09-24 01:33:17 +0000445 if (RI.isSGPRClass(RC)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000446 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000447 // registers, so we need to use pseudo instruction for spilling
448 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000449 switch (RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000450 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
451 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
452 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
453 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
454 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000455 }
Tom Stellard96468902014-09-24 01:33:17 +0000456 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
457 switch(RC->getSize() * 8) {
458 case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break;
459 case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break;
460 case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break;
461 case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break;
462 case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break;
463 case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break;
464 }
465 }
Tom Stellardeba61072014-05-02 15:41:42 +0000466
Tom Stellard96468902014-09-24 01:33:17 +0000467 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000468 FrameInfo->setObjectAlignment(FrameIndex, 4);
469 BuildMI(MBB, MI, DL, get(Opcode))
Tom Stellardeba61072014-05-02 15:41:42 +0000470 .addReg(SrcReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000471 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000472 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000473 LLVMContext &Ctx = MF->getFunction()->getContext();
474 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
475 " spill register");
476 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0)
477 .addReg(SrcReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000478 }
479}
480
481void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
482 MachineBasicBlock::iterator MI,
483 unsigned DestReg, int FrameIndex,
484 const TargetRegisterClass *RC,
485 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000486 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000487 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000488 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000489 int Opcode = -1;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000490
Tom Stellard96468902014-09-24 01:33:17 +0000491 if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000492 switch(RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000493 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
494 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
495 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
496 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
497 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000498 }
Tom Stellard96468902014-09-24 01:33:17 +0000499 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
500 switch(RC->getSize() * 8) {
501 case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break;
502 case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break;
503 case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break;
504 case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break;
505 case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break;
506 case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break;
507 }
508 }
Tom Stellardeba61072014-05-02 15:41:42 +0000509
Tom Stellard96468902014-09-24 01:33:17 +0000510 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000511 FrameInfo->setObjectAlignment(FrameIndex, 4);
Tom Stellardeba61072014-05-02 15:41:42 +0000512 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000513 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000514 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000515 LLVMContext &Ctx = MF->getFunction()->getContext();
516 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
517 " restore register");
518 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
519 .addReg(AMDGPU::VGPR0);
Tom Stellardc149dc02013-11-27 21:23:35 +0000520 }
521}
522
Tom Stellard96468902014-09-24 01:33:17 +0000523/// \param @Offset Offset in bytes of the FrameIndex being spilled
524unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
525 MachineBasicBlock::iterator MI,
526 RegScavenger *RS, unsigned TmpReg,
527 unsigned FrameOffset,
528 unsigned Size) const {
529 MachineFunction *MF = MBB.getParent();
530 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
531 const AMDGPUSubtarget &ST = MF->getTarget().getSubtarget<AMDGPUSubtarget>();
532 const SIRegisterInfo *TRI =
533 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
534 DebugLoc DL = MBB.findDebugLoc(MI);
535 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
536 unsigned WavefrontSize = ST.getWavefrontSize();
537
538 unsigned TIDReg = MFI->getTIDReg();
539 if (!MFI->hasCalculatedTID()) {
540 MachineBasicBlock &Entry = MBB.getParent()->front();
541 MachineBasicBlock::iterator Insert = Entry.front();
542 DebugLoc DL = Insert->getDebugLoc();
543
544 TIDReg = RI.findUnusedVGPR(MF->getRegInfo());
545 if (TIDReg == AMDGPU::NoRegister)
546 return TIDReg;
547
548
549 if (MFI->getShaderType() == ShaderType::COMPUTE &&
550 WorkGroupSize > WavefrontSize) {
551
552 unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X);
553 unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y);
554 unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z);
555 unsigned InputPtrReg =
556 TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR);
557 static const unsigned TIDIGRegs[3] = {
558 TIDIGXReg, TIDIGYReg, TIDIGZReg
559 };
560 for (unsigned Reg : TIDIGRegs) {
561 if (!Entry.isLiveIn(Reg))
562 Entry.addLiveIn(Reg);
563 }
564
565 RS->enterBasicBlock(&Entry);
566 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
567 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
568 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
569 .addReg(InputPtrReg)
570 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
571 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
572 .addReg(InputPtrReg)
573 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
574
575 // NGROUPS.X * NGROUPS.Y
576 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
577 .addReg(STmp1)
578 .addReg(STmp0);
579 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
580 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
581 .addReg(STmp1)
582 .addReg(TIDIGXReg);
583 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
584 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
585 .addReg(STmp0)
586 .addReg(TIDIGYReg)
587 .addReg(TIDReg);
588 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
589 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
590 .addReg(TIDReg)
591 .addReg(TIDIGZReg);
592 } else {
593 // Get the wave id
594 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
595 TIDReg)
596 .addImm(-1)
597 .addImm(0);
598
599 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e32),
600 TIDReg)
601 .addImm(-1)
602 .addReg(TIDReg);
603 }
604
605 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
606 TIDReg)
607 .addImm(2)
608 .addReg(TIDReg);
609 MFI->setTIDReg(TIDReg);
610 }
611
612 // Add FrameIndex to LDS offset
613 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
614 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
615 .addImm(LDSOffset)
616 .addReg(TIDReg);
617
618 return TmpReg;
619}
620
Tom Stellardeba61072014-05-02 15:41:42 +0000621void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
622 int Count) const {
623 while (Count > 0) {
624 int Arg;
625 if (Count >= 8)
626 Arg = 7;
627 else
628 Arg = Count - 1;
629 Count -= 8;
630 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
631 .addImm(Arg);
632 }
633}
634
635bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000636 MachineBasicBlock &MBB = *MI->getParent();
637 DebugLoc DL = MBB.findDebugLoc(MI);
638 switch (MI->getOpcode()) {
639 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
640
Tom Stellard067c8152014-07-21 14:01:14 +0000641 case AMDGPU::SI_CONSTDATA_PTR: {
642 unsigned Reg = MI->getOperand(0).getReg();
643 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
644 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
645
646 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
647
648 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000649 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000650 .addReg(RegLo)
651 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
652 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
653 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
654 .addReg(RegHi)
655 .addImm(0)
656 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
657 .addReg(AMDGPU::SCC, RegState::Implicit);
658 MI->eraseFromParent();
659 break;
660 }
Tom Stellard60024a02014-09-24 01:33:24 +0000661 case AMDGPU::SGPR_USE:
662 // This is just a placeholder for register allocation.
663 MI->eraseFromParent();
664 break;
Tom Stellardeba61072014-05-02 15:41:42 +0000665 }
666 return true;
667}
668
Christian Konig76edd4f2013-02-26 17:52:29 +0000669MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
670 bool NewMI) const {
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000671 if (MI->getNumOperands() < 3)
Craig Topper062a2ba2014-04-25 05:30:21 +0000672 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000673
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000674 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
675 AMDGPU::OpName::src0);
676 assert(Src0Idx != -1 && "Should always have src0 operand");
677
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000678 MachineOperand &Src0 = MI->getOperand(Src0Idx);
679 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000680 return nullptr;
681
682 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
683 AMDGPU::OpName::src1);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000684 if (Src1Idx == -1)
Tom Stellard0e975cf2014-08-01 00:32:35 +0000685 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000686
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000687 MachineOperand &Src1 = MI->getOperand(Src1Idx);
688
Matt Arsenault933c38d2014-10-17 18:02:31 +0000689 // Make sure it's legal to commute operands for VOP2.
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000690 if (isVOP2(MI->getOpcode()) &&
691 (!isOperandLegal(MI, Src0Idx, &Src1) ||
692 !isOperandLegal(MI, Src1Idx, &Src0)))
693 return nullptr;
694
695 if (!Src1.isReg()) {
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000696 // Allow commuting instructions with Imm or FPImm operands.
697 if (NewMI || (!Src1.isImm() && !Src1.isFPImm()) ||
Tom Stellard82166022013-11-13 23:36:37 +0000698 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000699 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000700 }
701
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000702 // Be sure to copy the source modifiers to the right place.
703 if (MachineOperand *Src0Mods
704 = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
705 MachineOperand *Src1Mods
706 = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers);
707
708 int Src0ModsVal = Src0Mods->getImm();
709 if (!Src1Mods && Src0ModsVal != 0)
710 return nullptr;
711
712 // XXX - This assert might be a lie. It might be useful to have a neg
713 // modifier with 0.0.
714 int Src1ModsVal = Src1Mods->getImm();
715 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
716
717 Src1Mods->setImm(Src0ModsVal);
718 Src0Mods->setImm(Src1ModsVal);
719 }
720
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000721 unsigned Reg = Src0.getReg();
722 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000723 if (Src1.isImm())
724 Src0.ChangeToImmediate(Src1.getImm());
725 else if (Src1.isFPImm())
726 Src0.ChangeToFPImmediate(Src1.getFPImm());
727 else
728 llvm_unreachable("Should only have immediates");
729
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000730 Src1.ChangeToRegister(Reg, false);
731 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000732 } else {
733 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
734 }
Christian Konig3c145802013-03-27 09:12:59 +0000735
736 if (MI)
737 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
738
739 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000740}
741
Matt Arsenault92befe72014-09-26 17:54:54 +0000742// This needs to be implemented because the source modifiers may be inserted
743// between the true commutable operands, and the base
744// TargetInstrInfo::commuteInstruction uses it.
745bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI,
746 unsigned &SrcOpIdx1,
747 unsigned &SrcOpIdx2) const {
748 const MCInstrDesc &MCID = MI->getDesc();
749 if (!MCID.isCommutable())
750 return false;
751
752 unsigned Opc = MI->getOpcode();
753 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
754 if (Src0Idx == -1)
755 return false;
756
757 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
758 // immediate.
759 if (!MI->getOperand(Src0Idx).isReg())
760 return false;
761
762 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
763 if (Src1Idx == -1)
764 return false;
765
766 if (!MI->getOperand(Src1Idx).isReg())
767 return false;
768
Matt Arsenaultace5b762014-10-17 18:00:43 +0000769 // If any source modifiers are set, the generic instruction commuting won't
770 // understand how to copy the source modifiers.
771 if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) ||
772 hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers))
773 return false;
774
Matt Arsenault92befe72014-09-26 17:54:54 +0000775 SrcOpIdx1 = Src0Idx;
776 SrcOpIdx2 = Src1Idx;
777 return true;
778}
779
Tom Stellard26a3b672013-10-22 18:19:10 +0000780MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
781 MachineBasicBlock::iterator I,
782 unsigned DstReg,
783 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000784 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
785 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000786}
787
Tom Stellard75aadc22012-12-11 21:25:42 +0000788bool SIInstrInfo::isMov(unsigned Opcode) const {
789 switch(Opcode) {
790 default: return false;
791 case AMDGPU::S_MOV_B32:
792 case AMDGPU::S_MOV_B64:
793 case AMDGPU::V_MOV_B32_e32:
794 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000795 return true;
796 }
797}
798
799bool
800SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
801 return RC != &AMDGPU::EXECRegRegClass;
802}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000803
Tom Stellard30f59412014-03-31 14:01:56 +0000804bool
805SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
806 AliasAnalysis *AA) const {
807 switch(MI->getOpcode()) {
808 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
809 case AMDGPU::S_MOV_B32:
810 case AMDGPU::S_MOV_B64:
811 case AMDGPU::V_MOV_B32_e32:
812 return MI->getOperand(1).isImm();
813 }
814}
815
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +0000816static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
817 int WidthB, int OffsetB) {
818 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
819 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
820 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
821 return LowOffset + LowWidth <= HighOffset;
822}
823
824bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa,
825 MachineInstr *MIb) const {
826 unsigned BaseReg0, Offset0;
827 unsigned BaseReg1, Offset1;
828
829 if (getLdStBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
830 getLdStBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
831 assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() &&
832 "read2 / write2 not expected here yet");
833 unsigned Width0 = (*MIa->memoperands_begin())->getSize();
834 unsigned Width1 = (*MIb->memoperands_begin())->getSize();
835 if (BaseReg0 == BaseReg1 &&
836 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
837 return true;
838 }
839 }
840
841 return false;
842}
843
844bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
845 MachineInstr *MIb,
846 AliasAnalysis *AA) const {
847 unsigned Opc0 = MIa->getOpcode();
848 unsigned Opc1 = MIb->getOpcode();
849
850 assert(MIa && (MIa->mayLoad() || MIa->mayStore()) &&
851 "MIa must load from or modify a memory location");
852 assert(MIb && (MIb->mayLoad() || MIb->mayStore()) &&
853 "MIb must load from or modify a memory location");
854
855 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects())
856 return false;
857
858 // XXX - Can we relax this between address spaces?
859 if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef())
860 return false;
861
862 // TODO: Should we check the address space from the MachineMemOperand? That
863 // would allow us to distinguish objects we know don't alias based on the
864 // underlying addres space, even if it was lowered to a different one,
865 // e.g. private accesses lowered to use MUBUF instructions on a scratch
866 // buffer.
867 if (isDS(Opc0)) {
868 if (isDS(Opc1))
869 return checkInstOffsetsDoNotOverlap(MIa, MIb);
870
871 return !isFLAT(Opc1);
872 }
873
874 if (isMUBUF(Opc0) || isMTBUF(Opc0)) {
875 if (isMUBUF(Opc1) || isMTBUF(Opc1))
876 return checkInstOffsetsDoNotOverlap(MIa, MIb);
877
878 return !isFLAT(Opc1) && !isSMRD(Opc1);
879 }
880
881 if (isSMRD(Opc0)) {
882 if (isSMRD(Opc1))
883 return checkInstOffsetsDoNotOverlap(MIa, MIb);
884
885 return !isFLAT(Opc1) && !isMUBUF(Opc0) && !isMTBUF(Opc0);
886 }
887
888 if (isFLAT(Opc0)) {
889 if (isFLAT(Opc1))
890 return checkInstOffsetsDoNotOverlap(MIa, MIb);
891
892 return false;
893 }
894
895 return false;
896}
897
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000898bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
899 int32_t Val = Imm.getSExtValue();
900 if (Val >= -16 && Val <= 64)
901 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000902
903 // The actual type of the operand does not seem to matter as long
904 // as the bits match one of the inline immediate values. For example:
905 //
906 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
907 // so it is a legal inline immediate.
908 //
909 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
910 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000911
912 return (APInt::floatToBits(0.0f) == Imm) ||
913 (APInt::floatToBits(1.0f) == Imm) ||
914 (APInt::floatToBits(-1.0f) == Imm) ||
915 (APInt::floatToBits(0.5f) == Imm) ||
916 (APInt::floatToBits(-0.5f) == Imm) ||
917 (APInt::floatToBits(2.0f) == Imm) ||
918 (APInt::floatToBits(-2.0f) == Imm) ||
919 (APInt::floatToBits(4.0f) == Imm) ||
920 (APInt::floatToBits(-4.0f) == Imm);
921}
922
923bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
924 if (MO.isImm())
925 return isInlineConstant(APInt(32, MO.getImm(), true));
926
927 if (MO.isFPImm()) {
928 APFloat FpImm = MO.getFPImm()->getValueAPF();
929 return isInlineConstant(FpImm.bitcastToAPInt());
930 }
931
932 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +0000933}
934
935bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
936 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
937}
938
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000939static bool compareMachineOp(const MachineOperand &Op0,
940 const MachineOperand &Op1) {
941 if (Op0.getType() != Op1.getType())
942 return false;
943
944 switch (Op0.getType()) {
945 case MachineOperand::MO_Register:
946 return Op0.getReg() == Op1.getReg();
947 case MachineOperand::MO_Immediate:
948 return Op0.getImm() == Op1.getImm();
949 case MachineOperand::MO_FPImmediate:
950 return Op0.getFPImm() == Op1.getFPImm();
951 default:
952 llvm_unreachable("Didn't expect to be comparing these operand types");
953 }
954}
955
Tom Stellardb02094e2014-07-21 15:45:01 +0000956bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
957 const MachineOperand &MO) const {
958 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
959
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000960 assert(MO.isImm() || MO.isFPImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +0000961
962 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
963 return true;
964
965 if (OpInfo.RegClass < 0)
966 return false;
967
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000968 if (isLiteralConstant(MO))
969 return RI.regClassCanUseLiteralConstant(OpInfo.RegClass);
970
971 return RI.regClassCanUseInlineConstant(OpInfo.RegClass);
Tom Stellardb02094e2014-07-21 15:45:01 +0000972}
973
Marek Olsak58f61a82014-12-07 17:17:38 +0000974bool SIInstrInfo::canFoldOffset(unsigned OffsetSize, unsigned AS) const {
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000975 switch (AS) {
976 case AMDGPUAS::GLOBAL_ADDRESS: {
977 // MUBUF instructions a 12-bit offset in bytes.
978 return isUInt<12>(OffsetSize);
979 }
980 case AMDGPUAS::CONSTANT_ADDRESS: {
Marek Olsak58f61a82014-12-07 17:17:38 +0000981 // SMRD instructions have an 8-bit offset in dwords on SI and
982 // a 20-bit offset in bytes on VI.
983 if (RI.ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
984 return isUInt<20>(OffsetSize);
985 else
986 return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000987 }
988 case AMDGPUAS::LOCAL_ADDRESS:
989 case AMDGPUAS::REGION_ADDRESS: {
990 // The single offset versions have a 16-bit offset in bytes.
991 return isUInt<16>(OffsetSize);
992 }
993 case AMDGPUAS::PRIVATE_ADDRESS:
994 // Indirect register addressing does not use any offsets.
995 default:
996 return 0;
997 }
998}
999
Tom Stellard86d12eb2014-08-01 00:32:28 +00001000bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
1001 return AMDGPU::getVOPe32(Opcode) != -1;
1002}
1003
Tom Stellardb4a313a2014-08-01 00:32:39 +00001004bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1005 // The src0_modifier operand is present on all instructions
1006 // that have modifiers.
1007
1008 return AMDGPU::getNamedOperandIdx(Opcode,
1009 AMDGPU::OpName::src0_modifiers) != -1;
1010}
1011
Matt Arsenaultace5b762014-10-17 18:00:43 +00001012bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1013 unsigned OpName) const {
1014 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1015 return Mods && Mods->getImm();
1016}
1017
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001018bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
1019 const MachineOperand &MO) const {
1020 // Literal constants use the constant bus.
1021 if (isLiteralConstant(MO))
1022 return true;
1023
1024 if (!MO.isReg() || !MO.isUse())
1025 return false;
1026
1027 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1028 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1029
1030 // FLAT_SCR is just an SGPR pair.
1031 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1032 return true;
1033
1034 // EXEC register uses the constant bus.
1035 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1036 return true;
1037
1038 // SGPRs use the constant bus
1039 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
1040 (!MO.isImplicit() &&
1041 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1042 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
1043 return true;
1044 }
1045
1046 return false;
1047}
1048
Tom Stellard93fabce2013-10-10 17:11:55 +00001049bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
1050 StringRef &ErrInfo) const {
1051 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001052 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001053 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1054 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1055 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1056
Tom Stellardca700e42014-03-17 17:03:49 +00001057 // Make sure the number of operands is correct.
1058 const MCInstrDesc &Desc = get(Opcode);
1059 if (!Desc.isVariadic() &&
1060 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
1061 ErrInfo = "Instruction has wrong number of operands.";
1062 return false;
1063 }
1064
1065 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +00001066 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardca700e42014-03-17 17:03:49 +00001067 switch (Desc.OpInfo[i].OperandType) {
Tom Stellarda305f932014-07-02 20:53:44 +00001068 case MCOI::OPERAND_REGISTER: {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001069 if ((MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm()) &&
1070 !isImmOperandLegal(MI, i, MI->getOperand(i))) {
1071 ErrInfo = "Illegal immediate value for operand.";
Tom Stellardb4a313a2014-08-01 00:32:39 +00001072 return false;
1073 }
Tom Stellarda305f932014-07-02 20:53:44 +00001074 }
Tom Stellardca700e42014-03-17 17:03:49 +00001075 break;
1076 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001077 // Check if this operand is an immediate.
1078 // FrameIndex operands will be replaced by immediates, so they are
1079 // allowed.
1080 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm() &&
1081 !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001082 ErrInfo = "Expected immediate, but got non-immediate";
1083 return false;
1084 }
1085 // Fall-through
1086 default:
1087 continue;
1088 }
1089
1090 if (!MI->getOperand(i).isReg())
1091 continue;
1092
1093 int RegClass = Desc.OpInfo[i].RegClass;
1094 if (RegClass != -1) {
1095 unsigned Reg = MI->getOperand(i).getReg();
1096 if (TargetRegisterInfo::isVirtualRegister(Reg))
1097 continue;
1098
1099 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1100 if (!RC->contains(Reg)) {
1101 ErrInfo = "Operand has incorrect register class.";
1102 return false;
1103 }
1104 }
1105 }
1106
1107
Tom Stellard93fabce2013-10-10 17:11:55 +00001108 // Verify VOP*
1109 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001110 // Only look at the true operands. Only a real operand can use the constant
1111 // bus, and we don't want to check pseudo-operands like the source modifier
1112 // flags.
1113 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1114
Tom Stellard93fabce2013-10-10 17:11:55 +00001115 unsigned ConstantBusCount = 0;
1116 unsigned SGPRUsed = AMDGPU::NoRegister;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001117 for (int OpIdx : OpIndices) {
1118 if (OpIdx == -1)
1119 break;
1120
1121 const MachineOperand &MO = MI->getOperand(OpIdx);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001122 if (usesConstantBus(MRI, MO)) {
1123 if (MO.isReg()) {
1124 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001125 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001126 SGPRUsed = MO.getReg();
1127 } else {
1128 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001129 }
1130 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001131 }
1132 if (ConstantBusCount > 1) {
1133 ErrInfo = "VOP* instruction uses the constant bus more than once";
1134 return false;
1135 }
1136 }
1137
1138 // Verify SRC1 for VOP2 and VOPC
1139 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
1140 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +00001141 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +00001142 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
1143 return false;
1144 }
1145 }
1146
1147 // Verify VOP3
1148 if (isVOP3(Opcode)) {
1149 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
1150 ErrInfo = "VOP3 src0 cannot be a literal constant.";
1151 return false;
1152 }
1153 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
1154 ErrInfo = "VOP3 src1 cannot be a literal constant.";
1155 return false;
1156 }
1157 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
1158 ErrInfo = "VOP3 src2 cannot be a literal constant.";
1159 return false;
1160 }
1161 }
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001162
1163 // Verify misc. restrictions on specific instructions.
1164 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1165 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001166 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1167 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1168 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001169 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1170 if (!compareMachineOp(Src0, Src1) &&
1171 !compareMachineOp(Src0, Src2)) {
1172 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1173 return false;
1174 }
1175 }
1176 }
1177
Tom Stellard93fabce2013-10-10 17:11:55 +00001178 return true;
1179}
1180
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001181unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001182 switch (MI.getOpcode()) {
1183 default: return AMDGPU::INSTRUCTION_LIST_END;
1184 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1185 case AMDGPU::COPY: return AMDGPU::COPY;
1186 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001187 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001188 case AMDGPU::S_MOV_B32:
1189 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001190 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001191 case AMDGPU::S_ADD_I32:
1192 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001193 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001194 case AMDGPU::S_SUB_I32:
1195 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001196 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001197 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001198 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1199 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1200 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1201 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1202 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1203 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1204 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001205 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1206 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1207 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1208 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1209 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1210 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001211 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1212 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001213 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1214 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +00001215 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001216 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001217 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001218 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1219 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1220 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1221 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1222 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1223 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001224 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001225 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001226 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001227 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001228 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001229 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001230 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001231 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001232 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001233 }
1234}
1235
1236bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1237 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1238}
1239
1240const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1241 unsigned OpNo) const {
1242 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1243 const MCInstrDesc &Desc = get(MI.getOpcode());
1244 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00001245 Desc.OpInfo[OpNo].RegClass == -1) {
1246 unsigned Reg = MI.getOperand(OpNo).getReg();
1247
1248 if (TargetRegisterInfo::isVirtualRegister(Reg))
1249 return MRI.getRegClass(Reg);
1250 return RI.getRegClass(Reg);
1251 }
Tom Stellard82166022013-11-13 23:36:37 +00001252
1253 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1254 return RI.getRegClass(RCID);
1255}
1256
1257bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1258 switch (MI.getOpcode()) {
1259 case AMDGPU::COPY:
1260 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001261 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001262 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001263 return RI.hasVGPRs(getOpRegClass(MI, 0));
1264 default:
1265 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1266 }
1267}
1268
1269void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1270 MachineBasicBlock::iterator I = MI;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001271 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001272 MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001273 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00001274 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1275 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1276 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001277 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001278 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001279 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001280 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001281
Tom Stellard82166022013-11-13 23:36:37 +00001282
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001283 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001284 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001285 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001286 else
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001287 VRC = &AMDGPU::VReg_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001288
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001289 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001290 DebugLoc DL = MBB->findDebugLoc(I);
1291 BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg)
1292 .addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001293 MO.ChangeToRegister(Reg, false);
1294}
1295
Tom Stellard15834092014-03-21 15:51:57 +00001296unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1297 MachineRegisterInfo &MRI,
1298 MachineOperand &SuperReg,
1299 const TargetRegisterClass *SuperRC,
1300 unsigned SubIdx,
1301 const TargetRegisterClass *SubRC)
1302 const {
1303 assert(SuperReg.isReg());
1304
1305 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1306 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1307
1308 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001309 // value so we don't need to worry about merging its subreg index with the
1310 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001311 // eliminate this extra copy.
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001312 MachineBasicBlock *MBB = MI->getParent();
1313 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001314
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001315 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1316 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1317
1318 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1319 .addReg(NewSuperReg, 0, SubIdx);
1320
Tom Stellard15834092014-03-21 15:51:57 +00001321 return SubReg;
1322}
1323
Matt Arsenault248b7b62014-03-24 20:08:09 +00001324MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1325 MachineBasicBlock::iterator MII,
1326 MachineRegisterInfo &MRI,
1327 MachineOperand &Op,
1328 const TargetRegisterClass *SuperRC,
1329 unsigned SubIdx,
1330 const TargetRegisterClass *SubRC) const {
1331 if (Op.isImm()) {
1332 // XXX - Is there a better way to do this?
1333 if (SubIdx == AMDGPU::sub0)
1334 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1335 if (SubIdx == AMDGPU::sub1)
1336 return MachineOperand::CreateImm(Op.getImm() >> 32);
1337
1338 llvm_unreachable("Unhandled register index for immediate");
1339 }
1340
1341 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1342 SubIdx, SubRC);
1343 return MachineOperand::CreateReg(SubReg, false);
1344}
1345
Matt Arsenaultbd995802014-03-24 18:26:52 +00001346unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
1347 MachineBasicBlock::iterator MI,
1348 MachineRegisterInfo &MRI,
1349 const TargetRegisterClass *RC,
1350 const MachineOperand &Op) const {
1351 MachineBasicBlock *MBB = MI->getParent();
1352 DebugLoc DL = MI->getDebugLoc();
1353 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1354 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1355 unsigned Dst = MRI.createVirtualRegister(RC);
1356
1357 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1358 LoDst)
1359 .addImm(Op.getImm() & 0xFFFFFFFF);
1360 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1361 HiDst)
1362 .addImm(Op.getImm() >> 32);
1363
1364 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
1365 .addReg(LoDst)
1366 .addImm(AMDGPU::sub0)
1367 .addReg(HiDst)
1368 .addImm(AMDGPU::sub1);
1369
1370 Worklist.push_back(Lo);
1371 Worklist.push_back(Hi);
1372
1373 return Dst;
1374}
1375
Marek Olsakbe047802014-12-07 12:19:03 +00001376// Change the order of operands from (0, 1, 2) to (0, 2, 1)
1377void SIInstrInfo::swapOperands(MachineBasicBlock::iterator Inst) const {
1378 assert(Inst->getNumExplicitOperands() == 3);
1379 MachineOperand Op1 = Inst->getOperand(1);
1380 Inst->RemoveOperand(1);
1381 Inst->addOperand(Op1);
1382}
1383
Tom Stellard0e975cf2014-08-01 00:32:35 +00001384bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1385 const MachineOperand *MO) const {
1386 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1387 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1388 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1389 const TargetRegisterClass *DefinedRC =
1390 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1391 if (!MO)
1392 MO = &MI->getOperand(OpIdx);
1393
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001394 if (usesConstantBus(MRI, *MO)) {
Aaron Ballmanf086a142014-09-24 13:54:56 +00001395 unsigned SGPRUsed =
1396 MO->isReg() ? MO->getReg() : (unsigned)AMDGPU::NoRegister;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001397 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1398 if (i == OpIdx)
1399 continue;
1400 if (usesConstantBus(MRI, MI->getOperand(i)) &&
1401 MI->getOperand(i).isReg() && MI->getOperand(i).getReg() != SGPRUsed) {
1402 return false;
1403 }
1404 }
1405 }
1406
Tom Stellard0e975cf2014-08-01 00:32:35 +00001407 if (MO->isReg()) {
1408 assert(DefinedRC);
1409 const TargetRegisterClass *RC = MRI.getRegClass(MO->getReg());
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001410
1411 // In order to be legal, the common sub-class must be equal to the
1412 // class of the current operand. For example:
1413 //
1414 // v_mov_b32 s0 ; Operand defined as vsrc_32
1415 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1416 //
1417 // s_sendmsg 0, s0 ; Operand defined as m0reg
1418 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
1419 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001420 }
1421
1422
1423 // Handle non-register types that are treated like immediates.
1424 assert(MO->isImm() || MO->isFPImm() || MO->isTargetIndex() || MO->isFI());
1425
Matt Arsenault4364fef2014-09-23 18:30:57 +00001426 if (!DefinedRC) {
1427 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001428 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001429 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001430
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001431 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001432}
1433
Tom Stellard82166022013-11-13 23:36:37 +00001434void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1435 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001436
Tom Stellard82166022013-11-13 23:36:37 +00001437 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1438 AMDGPU::OpName::src0);
1439 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1440 AMDGPU::OpName::src1);
1441 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1442 AMDGPU::OpName::src2);
1443
1444 // Legalize VOP2
1445 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001446 // Legalize src0
1447 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001448 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001449
1450 // Legalize src1
1451 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001452 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001453
1454 // Usually src0 of VOP2 instructions allow more types of inputs
1455 // than src1, so try to commute the instruction to decrease our
1456 // chances of having to insert a MOV instruction to legalize src1.
1457 if (MI->isCommutable()) {
1458 if (commuteInstruction(MI))
1459 // If we are successful in commuting, then we know MI is legal, so
1460 // we are done.
1461 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001462 }
1463
Tom Stellard0e975cf2014-08-01 00:32:35 +00001464 legalizeOpWithMove(MI, Src1Idx);
1465 return;
Tom Stellard82166022013-11-13 23:36:37 +00001466 }
1467
Matt Arsenault08f7e372013-11-18 20:09:50 +00001468 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001469 // Legalize VOP3
1470 if (isVOP3(MI->getOpcode())) {
Matt Arsenault5885bef2014-09-26 17:54:52 +00001471 int VOP3Idx[3] = { Src0Idx, Src1Idx, Src2Idx };
1472
Matt Arsenault6a0919f2014-09-26 17:55:03 +00001473 // Find the one SGPR operand we are allowed to use.
Matt Arsenaultee522bf2014-09-26 17:55:06 +00001474 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
Matt Arsenault5885bef2014-09-26 17:54:52 +00001475
Tom Stellard82166022013-11-13 23:36:37 +00001476 for (unsigned i = 0; i < 3; ++i) {
1477 int Idx = VOP3Idx[i];
1478 if (Idx == -1)
Matt Arsenault2dd31292014-09-26 17:55:14 +00001479 break;
Tom Stellard82166022013-11-13 23:36:37 +00001480 MachineOperand &MO = MI->getOperand(Idx);
1481
1482 if (MO.isReg()) {
1483 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1484 continue; // VGPRs are legal
1485
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001486 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1487
Tom Stellard82166022013-11-13 23:36:37 +00001488 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1489 SGPRReg = MO.getReg();
1490 // We can use one SGPR in each VOP3 instruction.
1491 continue;
1492 }
1493 } else if (!isLiteralConstant(MO)) {
1494 // If it is not a register and not a literal constant, then it must be
1495 // an inline constant which is always legal.
1496 continue;
1497 }
1498 // If we make it this far, then the operand is not legal and we must
1499 // legalize it.
1500 legalizeOpWithMove(MI, Idx);
1501 }
1502 }
1503
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001504 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001505 // The register class of the operands much be the same type as the register
1506 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001507 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1508 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001509 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001510 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1511 if (!MI->getOperand(i).isReg() ||
1512 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1513 continue;
1514 const TargetRegisterClass *OpRC =
1515 MRI.getRegClass(MI->getOperand(i).getReg());
1516 if (RI.hasVGPRs(OpRC)) {
1517 VRC = OpRC;
1518 } else {
1519 SRC = OpRC;
1520 }
1521 }
1522
1523 // If any of the operands are VGPR registers, then they all most be
1524 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1525 // them.
1526 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1527 if (!VRC) {
1528 assert(SRC);
1529 VRC = RI.getEquivalentVGPRClass(SRC);
1530 }
1531 RC = VRC;
1532 } else {
1533 RC = SRC;
1534 }
1535
1536 // Update all the operands so they have the same type.
1537 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1538 if (!MI->getOperand(i).isReg() ||
1539 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1540 continue;
1541 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001542 MachineBasicBlock *InsertBB;
1543 MachineBasicBlock::iterator Insert;
1544 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1545 InsertBB = MI->getParent();
1546 Insert = MI;
1547 } else {
1548 // MI is a PHI instruction.
1549 InsertBB = MI->getOperand(i + 1).getMBB();
1550 Insert = InsertBB->getFirstTerminator();
1551 }
1552 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001553 get(AMDGPU::COPY), DstReg)
1554 .addOperand(MI->getOperand(i));
1555 MI->getOperand(i).setReg(DstReg);
1556 }
1557 }
Tom Stellard15834092014-03-21 15:51:57 +00001558
Tom Stellarda5687382014-05-15 14:41:55 +00001559 // Legalize INSERT_SUBREG
1560 // src0 must have the same register class as dst
1561 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1562 unsigned Dst = MI->getOperand(0).getReg();
1563 unsigned Src0 = MI->getOperand(1).getReg();
1564 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1565 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1566 if (DstRC != Src0RC) {
1567 MachineBasicBlock &MBB = *MI->getParent();
1568 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1569 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1570 .addReg(Src0);
1571 MI->getOperand(1).setReg(NewSrc0);
1572 }
1573 return;
1574 }
1575
Tom Stellard15834092014-03-21 15:51:57 +00001576 // Legalize MUBUF* instructions
1577 // FIXME: If we start using the non-addr64 instructions for compute, we
1578 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001579 int SRsrcIdx =
1580 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1581 if (SRsrcIdx != -1) {
1582 // We have an MUBUF instruction
1583 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1584 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1585 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1586 RI.getRegClass(SRsrcRC))) {
1587 // The operands are legal.
1588 // FIXME: We may need to legalize operands besided srsrc.
1589 return;
1590 }
Tom Stellard15834092014-03-21 15:51:57 +00001591
Tom Stellard155bbb72014-08-11 22:18:17 +00001592 MachineBasicBlock &MBB = *MI->getParent();
1593 // Extract the the ptr from the resource descriptor.
Tom Stellard15834092014-03-21 15:51:57 +00001594
Tom Stellard155bbb72014-08-11 22:18:17 +00001595 // SRsrcPtrLo = srsrc:sub0
1596 unsigned SRsrcPtrLo = buildExtractSubReg(MI, MRI, *SRsrc,
1597 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001598
Tom Stellard155bbb72014-08-11 22:18:17 +00001599 // SRsrcPtrHi = srsrc:sub1
1600 unsigned SRsrcPtrHi = buildExtractSubReg(MI, MRI, *SRsrc,
1601 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001602
Tom Stellard155bbb72014-08-11 22:18:17 +00001603 // Create an empty resource descriptor
1604 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1605 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1606 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1607 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00001608 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00001609
Tom Stellard155bbb72014-08-11 22:18:17 +00001610 // Zero64 = 0
1611 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1612 Zero64)
1613 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001614
Tom Stellard155bbb72014-08-11 22:18:17 +00001615 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1616 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1617 SRsrcFormatLo)
Tom Stellard794c8c02014-12-02 17:05:41 +00001618 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001619
Tom Stellard155bbb72014-08-11 22:18:17 +00001620 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1621 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1622 SRsrcFormatHi)
Tom Stellard794c8c02014-12-02 17:05:41 +00001623 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001624
Tom Stellard155bbb72014-08-11 22:18:17 +00001625 // NewSRsrc = {Zero64, SRsrcFormat}
1626 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1627 NewSRsrc)
1628 .addReg(Zero64)
1629 .addImm(AMDGPU::sub0_sub1)
1630 .addReg(SRsrcFormatLo)
1631 .addImm(AMDGPU::sub2)
1632 .addReg(SRsrcFormatHi)
1633 .addImm(AMDGPU::sub3);
1634
1635 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1636 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1637 unsigned NewVAddrLo;
1638 unsigned NewVAddrHi;
1639 if (VAddr) {
1640 // This is already an ADDR64 instruction so we need to add the pointer
1641 // extracted from the resource descriptor to the current value of VAddr.
1642 NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1643 NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1644
1645 // NewVaddrLo = SRsrcPtrLo + VAddr:sub0
Tom Stellard15834092014-03-21 15:51:57 +00001646 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1647 NewVAddrLo)
1648 .addReg(SRsrcPtrLo)
Tom Stellard155bbb72014-08-11 22:18:17 +00001649 .addReg(VAddr->getReg(), 0, AMDGPU::sub0)
1650 .addReg(AMDGPU::VCC, RegState::ImplicitDefine);
Tom Stellard15834092014-03-21 15:51:57 +00001651
Tom Stellard155bbb72014-08-11 22:18:17 +00001652 // NewVaddrHi = SRsrcPtrHi + VAddr:sub1
Tom Stellard15834092014-03-21 15:51:57 +00001653 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1654 NewVAddrHi)
1655 .addReg(SRsrcPtrHi)
Tom Stellard155bbb72014-08-11 22:18:17 +00001656 .addReg(VAddr->getReg(), 0, AMDGPU::sub1)
Tom Stellard15834092014-03-21 15:51:57 +00001657 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1658 .addReg(AMDGPU::VCC, RegState::Implicit);
1659
Tom Stellard155bbb72014-08-11 22:18:17 +00001660 } else {
1661 // This instructions is the _OFFSET variant, so we need to convert it to
1662 // ADDR64.
1663 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1664 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1665 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
1666 assert(SOffset->isImm() && SOffset->getImm() == 0 && "Legalizing MUBUF "
1667 "with non-zero soffset is not implemented");
NAKAMURA Takumi5f79ee52014-08-11 23:03:38 +00001668 (void)SOffset;
Tom Stellard15834092014-03-21 15:51:57 +00001669
Tom Stellard155bbb72014-08-11 22:18:17 +00001670 // Create the new instruction.
1671 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1672 MachineInstr *Addr64 =
1673 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1674 .addOperand(*VData)
1675 .addOperand(*SRsrc)
1676 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1677 // This will be replaced later
1678 // with the new value of vaddr.
1679 .addOperand(*Offset);
Tom Stellard15834092014-03-21 15:51:57 +00001680
Tom Stellard155bbb72014-08-11 22:18:17 +00001681 MI->removeFromParent();
1682 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001683
Tom Stellard155bbb72014-08-11 22:18:17 +00001684 NewVAddrLo = SRsrcPtrLo;
1685 NewVAddrHi = SRsrcPtrHi;
1686 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1687 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001688 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001689
1690 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1691 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1692 NewVAddr)
1693 .addReg(NewVAddrLo)
1694 .addImm(AMDGPU::sub0)
1695 .addReg(NewVAddrHi)
1696 .addImm(AMDGPU::sub1);
1697
1698
1699 // Update the instruction to use NewVaddr
1700 VAddr->setReg(NewVAddr);
1701 // Update the instruction to use NewSRsrc
1702 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001703 }
Tom Stellard82166022013-11-13 23:36:37 +00001704}
1705
Tom Stellard745f2ed2014-08-21 20:41:00 +00001706void SIInstrInfo::splitSMRD(MachineInstr *MI,
1707 const TargetRegisterClass *HalfRC,
1708 unsigned HalfImmOp, unsigned HalfSGPROp,
1709 MachineInstr *&Lo, MachineInstr *&Hi) const {
1710
1711 DebugLoc DL = MI->getDebugLoc();
1712 MachineBasicBlock *MBB = MI->getParent();
1713 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1714 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
1715 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
1716 unsigned HalfSize = HalfRC->getSize();
1717 const MachineOperand *OffOp =
1718 getNamedOperand(*MI, AMDGPU::OpName::offset);
1719 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
1720
Marek Olsak58f61a82014-12-07 17:17:38 +00001721 // The SMRD has an 8-bit offset in dwords on SI and a 20-bit offset in bytes
1722 // on VI.
Tom Stellard745f2ed2014-08-21 20:41:00 +00001723 if (OffOp) {
Marek Olsak58f61a82014-12-07 17:17:38 +00001724 bool isVI = RI.ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
1725 unsigned OffScale = isVI ? 1 : 4;
Tom Stellard745f2ed2014-08-21 20:41:00 +00001726 // Handle the _IMM variant
Marek Olsak58f61a82014-12-07 17:17:38 +00001727 unsigned LoOffset = OffOp->getImm() * OffScale;
1728 unsigned HiOffset = LoOffset + HalfSize;
Tom Stellard745f2ed2014-08-21 20:41:00 +00001729 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
1730 .addOperand(*SBase)
Marek Olsak58f61a82014-12-07 17:17:38 +00001731 .addImm(LoOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001732
Marek Olsak58f61a82014-12-07 17:17:38 +00001733 if (!isUInt<20>(HiOffset) || (!isVI && !isUInt<8>(HiOffset / OffScale))) {
Tom Stellard745f2ed2014-08-21 20:41:00 +00001734 unsigned OffsetSGPR =
1735 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1736 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
Marek Olsak58f61a82014-12-07 17:17:38 +00001737 .addImm(HiOffset); // The offset in register is in bytes.
Tom Stellard745f2ed2014-08-21 20:41:00 +00001738 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
1739 .addOperand(*SBase)
1740 .addReg(OffsetSGPR);
1741 } else {
1742 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
1743 .addOperand(*SBase)
Marek Olsak58f61a82014-12-07 17:17:38 +00001744 .addImm(HiOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001745 }
1746 } else {
1747 // Handle the _SGPR variant
1748 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
1749 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
1750 .addOperand(*SBase)
1751 .addOperand(*SOff);
1752 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1753 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
1754 .addOperand(*SOff)
1755 .addImm(HalfSize);
1756 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp))
1757 .addOperand(*SBase)
1758 .addReg(OffsetSGPR);
1759 }
1760
1761 unsigned SubLo, SubHi;
1762 switch (HalfSize) {
1763 case 4:
1764 SubLo = AMDGPU::sub0;
1765 SubHi = AMDGPU::sub1;
1766 break;
1767 case 8:
1768 SubLo = AMDGPU::sub0_sub1;
1769 SubHi = AMDGPU::sub2_sub3;
1770 break;
1771 case 16:
1772 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
1773 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
1774 break;
1775 case 32:
1776 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1777 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
1778 break;
1779 default:
1780 llvm_unreachable("Unhandled HalfSize");
1781 }
1782
1783 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE))
1784 .addOperand(MI->getOperand(0))
1785 .addReg(RegLo)
1786 .addImm(SubLo)
1787 .addReg(RegHi)
1788 .addImm(SubHi);
1789}
1790
Tom Stellard0c354f22014-04-30 15:31:29 +00001791void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1792 MachineBasicBlock *MBB = MI->getParent();
1793 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001794 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001795 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001796 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001797 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001798 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard745f2ed2014-08-21 20:41:00 +00001799 case AMDGPU::S_LOAD_DWORDX4_SGPR: {
Tom Stellard0c354f22014-04-30 15:31:29 +00001800 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001801 unsigned RegOffset;
1802 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001803
Tom Stellard4c00b522014-05-09 16:42:22 +00001804 if (MI->getOperand(2).isReg()) {
1805 RegOffset = MI->getOperand(2).getReg();
1806 ImmOffset = 0;
1807 } else {
1808 assert(MI->getOperand(2).isImm());
Marek Olsak58f61a82014-12-07 17:17:38 +00001809 // SMRD instructions take a dword offsets on SI and byte offset on VI
1810 // and MUBUF instructions always take a byte offset.
1811 ImmOffset = MI->getOperand(2).getImm();
1812 if (RI.ST.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1813 ImmOffset <<= 2;
Tom Stellard4c00b522014-05-09 16:42:22 +00001814 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Marek Olsak58f61a82014-12-07 17:17:38 +00001815
Tom Stellard4c00b522014-05-09 16:42:22 +00001816 if (isUInt<12>(ImmOffset)) {
1817 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1818 RegOffset)
1819 .addImm(0);
1820 } else {
1821 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1822 RegOffset)
1823 .addImm(ImmOffset);
1824 ImmOffset = 0;
1825 }
1826 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001827
1828 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001829 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001830 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1831 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1832 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00001833 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard0c354f22014-04-30 15:31:29 +00001834
1835 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1836 .addImm(0);
1837 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
Tom Stellard794c8c02014-12-02 17:05:41 +00001838 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard0c354f22014-04-30 15:31:29 +00001839 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
Tom Stellard794c8c02014-12-02 17:05:41 +00001840 .addImm(RsrcDataFormat >> 32);
Tom Stellard0c354f22014-04-30 15:31:29 +00001841 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1842 .addReg(DWord0)
1843 .addImm(AMDGPU::sub0)
1844 .addReg(DWord1)
1845 .addImm(AMDGPU::sub1)
1846 .addReg(DWord2)
1847 .addImm(AMDGPU::sub2)
1848 .addReg(DWord3)
1849 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001850 MI->setDesc(get(NewOpcode));
1851 if (MI->getOperand(2).isReg()) {
1852 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1853 } else {
1854 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1855 }
1856 MI->getOperand(1).setReg(SRsrc);
1857 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
1858
1859 const TargetRegisterClass *NewDstRC =
1860 RI.getRegClass(get(NewOpcode).OpInfo[0].RegClass);
1861
1862 unsigned DstReg = MI->getOperand(0).getReg();
1863 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1864 MRI.replaceRegWith(DstReg, NewDstReg);
1865 break;
1866 }
1867 case AMDGPU::S_LOAD_DWORDX8_IMM:
1868 case AMDGPU::S_LOAD_DWORDX8_SGPR: {
1869 MachineInstr *Lo, *Hi;
1870 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
1871 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
1872 MI->eraseFromParent();
1873 moveSMRDToVALU(Lo, MRI);
1874 moveSMRDToVALU(Hi, MRI);
1875 break;
1876 }
1877
1878 case AMDGPU::S_LOAD_DWORDX16_IMM:
1879 case AMDGPU::S_LOAD_DWORDX16_SGPR: {
1880 MachineInstr *Lo, *Hi;
1881 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
1882 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
1883 MI->eraseFromParent();
1884 moveSMRDToVALU(Lo, MRI);
1885 moveSMRDToVALU(Hi, MRI);
1886 break;
1887 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001888 }
1889}
1890
Tom Stellard82166022013-11-13 23:36:37 +00001891void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1892 SmallVector<MachineInstr *, 128> Worklist;
1893 Worklist.push_back(&TopInst);
1894
1895 while (!Worklist.empty()) {
1896 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001897 MachineBasicBlock *MBB = Inst->getParent();
1898 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1899
Matt Arsenault27cc9582014-04-18 01:53:18 +00001900 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001901 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001902
Tom Stellarde0387202014-03-21 15:51:54 +00001903 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001904 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001905 default:
1906 if (isSMRD(Inst->getOpcode())) {
1907 moveSMRDToVALU(Inst, MRI);
1908 }
1909 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001910 case AMDGPU::S_MOV_B64: {
1911 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001912
Matt Arsenaultbd995802014-03-24 18:26:52 +00001913 // If the source operand is a register we can replace this with a
1914 // copy.
1915 if (Inst->getOperand(1).isReg()) {
1916 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1917 .addOperand(Inst->getOperand(0))
1918 .addOperand(Inst->getOperand(1));
1919 Worklist.push_back(Copy);
1920 } else {
1921 // Otherwise, we need to split this into two movs, because there is
1922 // no 64-bit VALU move instruction.
1923 unsigned Reg = Inst->getOperand(0).getReg();
1924 unsigned Dst = split64BitImm(Worklist,
1925 Inst,
1926 MRI,
1927 MRI.getRegClass(Reg),
1928 Inst->getOperand(1));
1929 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001930 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001931 Inst->eraseFromParent();
1932 continue;
1933 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001934 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001935 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001936 Inst->eraseFromParent();
1937 continue;
1938
1939 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001940 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001941 Inst->eraseFromParent();
1942 continue;
1943
1944 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001945 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001946 Inst->eraseFromParent();
1947 continue;
1948
1949 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001950 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001951 Inst->eraseFromParent();
1952 continue;
1953
Matt Arsenault8333e432014-06-10 19:18:24 +00001954 case AMDGPU::S_BCNT1_I32_B64:
1955 splitScalar64BitBCNT(Worklist, Inst);
1956 Inst->eraseFromParent();
1957 continue;
1958
Matt Arsenault94812212014-11-14 18:18:16 +00001959 case AMDGPU::S_BFE_I64: {
1960 splitScalar64BitBFE(Worklist, Inst);
1961 Inst->eraseFromParent();
1962 continue;
1963 }
1964
Marek Olsakbe047802014-12-07 12:19:03 +00001965 case AMDGPU::S_LSHL_B32:
1966 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
1967 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
1968 swapOperands(Inst);
1969 }
1970 break;
1971 case AMDGPU::S_ASHR_I32:
1972 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
1973 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
1974 swapOperands(Inst);
1975 }
1976 break;
1977 case AMDGPU::S_LSHR_B32:
1978 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
1979 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
1980 swapOperands(Inst);
1981 }
1982 break;
1983
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001984 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001985 case AMDGPU::S_BFM_B64:
1986 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00001987 }
1988
Tom Stellard15834092014-03-21 15:51:57 +00001989 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
1990 // We cannot move this instruction to the VALU, so we should try to
1991 // legalize its operands instead.
1992 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001993 continue;
Tom Stellard15834092014-03-21 15:51:57 +00001994 }
Tom Stellard82166022013-11-13 23:36:37 +00001995
Tom Stellard82166022013-11-13 23:36:37 +00001996 // Use the new VALU Opcode.
1997 const MCInstrDesc &NewDesc = get(NewOpcode);
1998 Inst->setDesc(NewDesc);
1999
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002000 // Remove any references to SCC. Vector instructions can't read from it, and
2001 // We're just about to add the implicit use / defs of VCC, and we don't want
2002 // both.
2003 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
2004 MachineOperand &Op = Inst->getOperand(i);
2005 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
2006 Inst->RemoveOperand(i);
2007 }
2008
Matt Arsenault27cc9582014-04-18 01:53:18 +00002009 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2010 // We are converting these to a BFE, so we need to add the missing
2011 // operands for the size and offset.
2012 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2013 Inst->addOperand(MachineOperand::CreateImm(0));
2014 Inst->addOperand(MachineOperand::CreateImm(Size));
2015
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002016 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2017 // The VALU version adds the second operand to the result, so insert an
2018 // extra 0 operand.
2019 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002020 }
2021
Matt Arsenault27cc9582014-04-18 01:53:18 +00002022 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002023
Matt Arsenault78b86702014-04-18 05:19:26 +00002024 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2025 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
2026 // If we need to move this to VGPRs, we need to unpack the second operand
2027 // back into the 2 separate ones for bit offset and width.
2028 assert(OffsetWidthOp.isImm() &&
2029 "Scalar BFE is only implemented for constant width and offset");
2030 uint32_t Imm = OffsetWidthOp.getImm();
2031
2032 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2033 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00002034 Inst->RemoveOperand(2); // Remove old immediate.
2035 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002036 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002037 }
2038
Tom Stellard82166022013-11-13 23:36:37 +00002039 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00002040
Tom Stellard82166022013-11-13 23:36:37 +00002041 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
2042
Matt Arsenault27cc9582014-04-18 01:53:18 +00002043 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00002044 // For target instructions, getOpRegClass just returns the virtual
2045 // register class associated with the operand, so we need to find an
2046 // equivalent VGPR register class in order to move the instruction to the
2047 // VALU.
2048 case AMDGPU::COPY:
2049 case AMDGPU::PHI:
2050 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00002051 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00002052 if (RI.hasVGPRs(NewDstRC))
2053 continue;
2054 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2055 if (!NewDstRC)
2056 continue;
2057 break;
2058 default:
2059 break;
2060 }
2061
2062 unsigned DstReg = Inst->getOperand(0).getReg();
2063 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
2064 MRI.replaceRegWith(DstReg, NewDstReg);
2065
Tom Stellarde1a24452014-04-17 21:00:01 +00002066 // Legalize the operands
2067 legalizeOperands(Inst);
2068
Tom Stellard82166022013-11-13 23:36:37 +00002069 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
2070 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00002071 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00002072 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2073 Worklist.push_back(&UseMI);
2074 }
2075 }
2076 }
2077}
2078
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002079//===----------------------------------------------------------------------===//
2080// Indirect addressing callbacks
2081//===----------------------------------------------------------------------===//
2082
2083unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
2084 unsigned Channel) const {
2085 assert(Channel == 0);
2086 return RegIndex;
2087}
2088
Tom Stellard26a3b672013-10-22 18:19:10 +00002089const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002090 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002091}
2092
Matt Arsenault689f3252014-06-09 16:36:31 +00002093void SIInstrInfo::splitScalar64BitUnaryOp(
2094 SmallVectorImpl<MachineInstr *> &Worklist,
2095 MachineInstr *Inst,
2096 unsigned Opcode) const {
2097 MachineBasicBlock &MBB = *Inst->getParent();
2098 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2099
2100 MachineOperand &Dest = Inst->getOperand(0);
2101 MachineOperand &Src0 = Inst->getOperand(1);
2102 DebugLoc DL = Inst->getDebugLoc();
2103
2104 MachineBasicBlock::iterator MII = Inst;
2105
2106 const MCInstrDesc &InstDesc = get(Opcode);
2107 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2108 MRI.getRegClass(Src0.getReg()) :
2109 &AMDGPU::SGPR_32RegClass;
2110
2111 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2112
2113 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2114 AMDGPU::sub0, Src0SubRC);
2115
2116 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2117 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2118
2119 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
2120 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
2121 .addOperand(SrcReg0Sub0);
2122
2123 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2124 AMDGPU::sub1, Src0SubRC);
2125
2126 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
2127 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
2128 .addOperand(SrcReg0Sub1);
2129
2130 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
2131 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2132 .addReg(DestSub0)
2133 .addImm(AMDGPU::sub0)
2134 .addReg(DestSub1)
2135 .addImm(AMDGPU::sub1);
2136
2137 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2138
2139 // Try to legalize the operands in case we need to swap the order to keep it
2140 // valid.
2141 Worklist.push_back(LoHalf);
2142 Worklist.push_back(HiHalf);
2143}
2144
2145void SIInstrInfo::splitScalar64BitBinaryOp(
2146 SmallVectorImpl<MachineInstr *> &Worklist,
2147 MachineInstr *Inst,
2148 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002149 MachineBasicBlock &MBB = *Inst->getParent();
2150 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2151
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002152 MachineOperand &Dest = Inst->getOperand(0);
2153 MachineOperand &Src0 = Inst->getOperand(1);
2154 MachineOperand &Src1 = Inst->getOperand(2);
2155 DebugLoc DL = Inst->getDebugLoc();
2156
2157 MachineBasicBlock::iterator MII = Inst;
2158
2159 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002160 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2161 MRI.getRegClass(Src0.getReg()) :
2162 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002163
Matt Arsenault684dc802014-03-24 20:08:13 +00002164 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2165 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2166 MRI.getRegClass(Src1.getReg()) :
2167 &AMDGPU::SGPR_32RegClass;
2168
2169 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2170
2171 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2172 AMDGPU::sub0, Src0SubRC);
2173 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2174 AMDGPU::sub0, Src1SubRC);
2175
2176 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2177 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2178
2179 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002180 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002181 .addOperand(SrcReg0Sub0)
2182 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002183
Matt Arsenault684dc802014-03-24 20:08:13 +00002184 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2185 AMDGPU::sub1, Src0SubRC);
2186 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2187 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002188
Matt Arsenault684dc802014-03-24 20:08:13 +00002189 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002190 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002191 .addOperand(SrcReg0Sub1)
2192 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002193
Matt Arsenault684dc802014-03-24 20:08:13 +00002194 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002195 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2196 .addReg(DestSub0)
2197 .addImm(AMDGPU::sub0)
2198 .addReg(DestSub1)
2199 .addImm(AMDGPU::sub1);
2200
2201 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2202
2203 // Try to legalize the operands in case we need to swap the order to keep it
2204 // valid.
2205 Worklist.push_back(LoHalf);
2206 Worklist.push_back(HiHalf);
2207}
2208
Matt Arsenault8333e432014-06-10 19:18:24 +00002209void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2210 MachineInstr *Inst) const {
2211 MachineBasicBlock &MBB = *Inst->getParent();
2212 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2213
2214 MachineBasicBlock::iterator MII = Inst;
2215 DebugLoc DL = Inst->getDebugLoc();
2216
2217 MachineOperand &Dest = Inst->getOperand(0);
2218 MachineOperand &Src = Inst->getOperand(1);
2219
2220 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32);
2221 const TargetRegisterClass *SrcRC = Src.isReg() ?
2222 MRI.getRegClass(Src.getReg()) :
2223 &AMDGPU::SGPR_32RegClass;
2224
2225 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2226 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2227
2228 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2229
2230 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2231 AMDGPU::sub0, SrcSubRC);
2232 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2233 AMDGPU::sub1, SrcSubRC);
2234
2235 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
2236 .addOperand(SrcRegSub0)
2237 .addImm(0);
2238
2239 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
2240 .addOperand(SrcRegSub1)
2241 .addReg(MidReg);
2242
2243 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2244
2245 Worklist.push_back(First);
2246 Worklist.push_back(Second);
2247}
2248
Matt Arsenault94812212014-11-14 18:18:16 +00002249void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2250 MachineInstr *Inst) const {
2251 MachineBasicBlock &MBB = *Inst->getParent();
2252 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2253 MachineBasicBlock::iterator MII = Inst;
2254 DebugLoc DL = Inst->getDebugLoc();
2255
2256 MachineOperand &Dest = Inst->getOperand(0);
2257 uint32_t Imm = Inst->getOperand(2).getImm();
2258 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2259 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2260
Matt Arsenault6ad34262014-11-14 18:40:49 +00002261 (void) Offset;
2262
Matt Arsenault94812212014-11-14 18:18:16 +00002263 // Only sext_inreg cases handled.
2264 assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 &&
2265 BitWidth <= 32 &&
2266 Offset == 0 &&
2267 "Not implemented");
2268
2269 if (BitWidth < 32) {
2270 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2271 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2272 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2273
2274 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2275 .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0)
2276 .addImm(0)
2277 .addImm(BitWidth);
2278
2279 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2280 .addImm(31)
2281 .addReg(MidRegLo);
2282
2283 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2284 .addReg(MidRegLo)
2285 .addImm(AMDGPU::sub0)
2286 .addReg(MidRegHi)
2287 .addImm(AMDGPU::sub1);
2288
2289 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2290 return;
2291 }
2292
2293 MachineOperand &Src = Inst->getOperand(1);
2294 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2295 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2296
2297 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2298 .addImm(31)
2299 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2300
2301 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2302 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2303 .addImm(AMDGPU::sub0)
2304 .addReg(TmpReg)
2305 .addImm(AMDGPU::sub1);
2306
2307 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2308}
2309
Matt Arsenault27cc9582014-04-18 01:53:18 +00002310void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
2311 MachineInstr *Inst) const {
2312 // Add the implict and explicit register definitions.
2313 if (NewDesc.ImplicitUses) {
2314 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
2315 unsigned Reg = NewDesc.ImplicitUses[i];
2316 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
2317 }
2318 }
2319
2320 if (NewDesc.ImplicitDefs) {
2321 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
2322 unsigned Reg = NewDesc.ImplicitDefs[i];
2323 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
2324 }
2325 }
2326}
2327
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002328unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI,
2329 int OpIndices[3]) const {
2330 const MCInstrDesc &Desc = get(MI->getOpcode());
2331
2332 // Find the one SGPR operand we are allowed to use.
2333 unsigned SGPRReg = AMDGPU::NoRegister;
2334
2335 // First we need to consider the instruction's operand requirements before
2336 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2337 // of VCC, but we are still bound by the constant bus requirement to only use
2338 // one.
2339 //
2340 // If the operand's class is an SGPR, we can never move it.
2341
2342 for (const MachineOperand &MO : MI->implicit_operands()) {
2343 // We only care about reads.
2344 if (MO.isDef())
2345 continue;
2346
2347 if (MO.getReg() == AMDGPU::VCC)
2348 return AMDGPU::VCC;
2349
2350 if (MO.getReg() == AMDGPU::FLAT_SCR)
2351 return AMDGPU::FLAT_SCR;
2352 }
2353
2354 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2355 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2356
2357 for (unsigned i = 0; i < 3; ++i) {
2358 int Idx = OpIndices[i];
2359 if (Idx == -1)
2360 break;
2361
2362 const MachineOperand &MO = MI->getOperand(Idx);
2363 if (RI.isSGPRClassID(Desc.OpInfo[Idx].RegClass))
2364 SGPRReg = MO.getReg();
2365
2366 if (MO.isReg() && RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
2367 UsedSGPRs[i] = MO.getReg();
2368 }
2369
2370 if (SGPRReg != AMDGPU::NoRegister)
2371 return SGPRReg;
2372
2373 // We don't have a required SGPR operand, so we have a bit more freedom in
2374 // selecting operands to move.
2375
2376 // Try to select the most used SGPR. If an SGPR is equal to one of the
2377 // others, we choose that.
2378 //
2379 // e.g.
2380 // V_FMA_F32 v0, s0, s0, s0 -> No moves
2381 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
2382
2383 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
2384 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
2385 SGPRReg = UsedSGPRs[0];
2386 }
2387
2388 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
2389 if (UsedSGPRs[1] == UsedSGPRs[2])
2390 SGPRReg = UsedSGPRs[1];
2391 }
2392
2393 return SGPRReg;
2394}
2395
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002396MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2397 MachineBasicBlock *MBB,
2398 MachineBasicBlock::iterator I,
2399 unsigned ValueReg,
2400 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002401 const DebugLoc &DL = MBB->findDebugLoc(I);
2402 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2403 getIndirectIndexBegin(*MBB->getParent()));
2404
2405 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2406 .addReg(IndirectBaseReg, RegState::Define)
2407 .addOperand(I->getOperand(0))
2408 .addReg(IndirectBaseReg)
2409 .addReg(OffsetReg)
2410 .addImm(0)
2411 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002412}
2413
2414MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2415 MachineBasicBlock *MBB,
2416 MachineBasicBlock::iterator I,
2417 unsigned ValueReg,
2418 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002419 const DebugLoc &DL = MBB->findDebugLoc(I);
2420 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2421 getIndirectIndexBegin(*MBB->getParent()));
2422
2423 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
2424 .addOperand(I->getOperand(0))
2425 .addOperand(I->getOperand(1))
2426 .addReg(IndirectBaseReg)
2427 .addReg(OffsetReg)
2428 .addImm(0);
2429
2430}
2431
2432void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2433 const MachineFunction &MF) const {
2434 int End = getIndirectIndexEnd(MF);
2435 int Begin = getIndirectIndexBegin(MF);
2436
2437 if (End == -1)
2438 return;
2439
2440
2441 for (int Index = Begin; Index <= End; ++Index)
2442 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
2443
Tom Stellard415ef6d2013-11-13 23:58:51 +00002444 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002445 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2446
Tom Stellard415ef6d2013-11-13 23:58:51 +00002447 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002448 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2449
Tom Stellard415ef6d2013-11-13 23:58:51 +00002450 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002451 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2452
Tom Stellard415ef6d2013-11-13 23:58:51 +00002453 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002454 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2455
Tom Stellard415ef6d2013-11-13 23:58:51 +00002456 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002457 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002458}
Tom Stellard1aaad692014-07-21 16:55:33 +00002459
Tom Stellard6407e1e2014-08-01 00:32:33 +00002460MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00002461 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00002462 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2463 if (Idx == -1)
2464 return nullptr;
2465
2466 return &MI.getOperand(Idx);
2467}
Tom Stellard794c8c02014-12-02 17:05:41 +00002468
2469uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
2470 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
2471 if (ST.isAmdHsaOS())
2472 RsrcDataFormat |= (1ULL << 56);
2473
2474 return RsrcDataFormat;
2475}