blob: 8343362d116c499de2d9314d320b9f0d707ccec1 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000026#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Tom Stellard2e59a452014-06-13 01:32:00 +000030SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
31 : AMDGPUInstrInfo(st),
32 RI(st) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000033
Tom Stellard82166022013-11-13 23:36:37 +000034//===----------------------------------------------------------------------===//
35// TargetInstrInfo callbacks
36//===----------------------------------------------------------------------===//
37
Matt Arsenaultc10853f2014-08-06 00:29:43 +000038static unsigned getNumOperandsNoGlue(SDNode *Node) {
39 unsigned N = Node->getNumOperands();
40 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
41 --N;
42 return N;
43}
44
45static SDValue findChainOperand(SDNode *Load) {
46 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
47 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
48 return LastOp;
49}
50
Tom Stellard155bbb72014-08-11 22:18:17 +000051/// \brief Returns true if both nodes have the same value for the given
52/// operand \p Op, or if both nodes do not have this operand.
53static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
54 unsigned Opc0 = N0->getMachineOpcode();
55 unsigned Opc1 = N1->getMachineOpcode();
56
57 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
58 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
59
60 if (Op0Idx == -1 && Op1Idx == -1)
61 return true;
62
63
64 if ((Op0Idx == -1 && Op1Idx != -1) ||
65 (Op1Idx == -1 && Op0Idx != -1))
66 return false;
67
68 // getNamedOperandIdx returns the index for the MachineInstr's operands,
69 // which includes the result as the first operand. We are indexing into the
70 // MachineSDNode's operands, so we need to skip the result operand to get
71 // the real index.
72 --Op0Idx;
73 --Op1Idx;
74
Tom Stellardb8b84132014-09-03 15:22:39 +000075 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000076}
77
Matt Arsenaultc10853f2014-08-06 00:29:43 +000078bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
79 int64_t &Offset0,
80 int64_t &Offset1) const {
81 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
82 return false;
83
84 unsigned Opc0 = Load0->getMachineOpcode();
85 unsigned Opc1 = Load1->getMachineOpcode();
86
87 // Make sure both are actually loads.
88 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
89 return false;
90
91 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +000092
93 // FIXME: Handle this case:
94 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
95 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +000096
Matt Arsenaultc10853f2014-08-06 00:29:43 +000097 // Check base reg.
98 if (Load0->getOperand(1) != Load1->getOperand(1))
99 return false;
100
101 // Check chain.
102 if (findChainOperand(Load0) != findChainOperand(Load1))
103 return false;
104
Matt Arsenault972c12a2014-09-17 17:48:32 +0000105 // Skip read2 / write2 variants for simplicity.
106 // TODO: We should report true if the used offsets are adjacent (excluded
107 // st64 versions).
108 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
109 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
110 return false;
111
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000112 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
113 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
114 return true;
115 }
116
117 if (isSMRD(Opc0) && isSMRD(Opc1)) {
118 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
119
120 // Check base reg.
121 if (Load0->getOperand(0) != Load1->getOperand(0))
122 return false;
123
124 // Check chain.
125 if (findChainOperand(Load0) != findChainOperand(Load1))
126 return false;
127
128 Offset0 = cast<ConstantSDNode>(Load0->getOperand(1))->getZExtValue();
129 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue();
130 return true;
131 }
132
133 // MUBUF and MTBUF can access the same addresses.
134 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000135
136 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000137 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
138 findChainOperand(Load0) != findChainOperand(Load1) ||
139 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000140 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000141 return false;
142
Tom Stellard155bbb72014-08-11 22:18:17 +0000143 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
144 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
145
146 if (OffIdx0 == -1 || OffIdx1 == -1)
147 return false;
148
149 // getNamedOperandIdx returns the index for MachineInstrs. Since they
150 // inlcude the output in the operand list, but SDNodes don't, we need to
151 // subtract the index by one.
152 --OffIdx0;
153 --OffIdx1;
154
155 SDValue Off0 = Load0->getOperand(OffIdx0);
156 SDValue Off1 = Load1->getOperand(OffIdx1);
157
158 // The offset might be a FrameIndexSDNode.
159 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
160 return false;
161
162 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
163 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000164 return true;
165 }
166
167 return false;
168}
169
Matt Arsenault2e991122014-09-10 23:26:16 +0000170static bool isStride64(unsigned Opc) {
171 switch (Opc) {
172 case AMDGPU::DS_READ2ST64_B32:
173 case AMDGPU::DS_READ2ST64_B64:
174 case AMDGPU::DS_WRITE2ST64_B32:
175 case AMDGPU::DS_WRITE2ST64_B64:
176 return true;
177 default:
178 return false;
179 }
180}
181
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000182bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt,
183 unsigned &BaseReg, unsigned &Offset,
184 const TargetRegisterInfo *TRI) const {
185 unsigned Opc = LdSt->getOpcode();
186 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000187 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
188 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000189 if (OffsetImm) {
190 // Normal, single offset LDS instruction.
191 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
192 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000193
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000194 BaseReg = AddrReg->getReg();
195 Offset = OffsetImm->getImm();
196 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000197 }
198
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000199 // The 2 offset instructions use offset0 and offset1 instead. We can treat
200 // these as a load with a single offset if the 2 offsets are consecutive. We
201 // will use this for some partially aligned loads.
202 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
203 AMDGPU::OpName::offset0);
204 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
205 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000206
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000207 uint8_t Offset0 = Offset0Imm->getImm();
208 uint8_t Offset1 = Offset1Imm->getImm();
209 assert(Offset1 > Offset0);
210
211 if (Offset1 - Offset0 == 1) {
212 // Each of these offsets is in element sized units, so we need to convert
213 // to bytes of the individual reads.
214
215 unsigned EltSize;
216 if (LdSt->mayLoad())
217 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
218 else {
219 assert(LdSt->mayStore());
220 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
221 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
222 }
223
Matt Arsenault2e991122014-09-10 23:26:16 +0000224 if (isStride64(Opc))
225 EltSize *= 64;
226
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000227 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
228 AMDGPU::OpName::addr);
229 BaseReg = AddrReg->getReg();
230 Offset = EltSize * Offset0;
231 return true;
232 }
233
234 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000235 }
236
237 if (isMUBUF(Opc) || isMTBUF(Opc)) {
238 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
239 return false;
240
241 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
242 AMDGPU::OpName::vaddr);
243 if (!AddrReg)
244 return false;
245
246 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
247 AMDGPU::OpName::offset);
248 BaseReg = AddrReg->getReg();
249 Offset = OffsetImm->getImm();
250 return true;
251 }
252
253 if (isSMRD(Opc)) {
254 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
255 AMDGPU::OpName::offset);
256 if (!OffsetImm)
257 return false;
258
259 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
260 AMDGPU::OpName::sbase);
261 BaseReg = SBaseReg->getReg();
262 Offset = OffsetImm->getImm();
263 return true;
264 }
265
266 return false;
267}
268
Matt Arsenault0e75a062014-09-17 17:48:30 +0000269bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
270 MachineInstr *SecondLdSt,
271 unsigned NumLoads) const {
272 unsigned Opc0 = FirstLdSt->getOpcode();
273 unsigned Opc1 = SecondLdSt->getOpcode();
274
275 // TODO: This needs finer tuning
276 if (NumLoads > 4)
277 return false;
278
279 if (isDS(Opc0) && isDS(Opc1))
280 return true;
281
282 if (isSMRD(Opc0) && isSMRD(Opc1))
283 return true;
284
285 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1)))
286 return true;
287
288 return false;
289}
290
Tom Stellard75aadc22012-12-11 21:25:42 +0000291void
292SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000293 MachineBasicBlock::iterator MI, DebugLoc DL,
294 unsigned DestReg, unsigned SrcReg,
295 bool KillSrc) const {
296
Tom Stellard75aadc22012-12-11 21:25:42 +0000297 // If we are trying to copy to or from SCC, there is a bug somewhere else in
298 // the backend. While it may be theoretically possible to do this, it should
299 // never be necessary.
300 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
301
Craig Topper0afd0ab2013-07-15 06:39:13 +0000302 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000303 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
304 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
305 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
306 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
307 };
308
Craig Topper0afd0ab2013-07-15 06:39:13 +0000309 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000310 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
311 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
312 };
313
Craig Topper0afd0ab2013-07-15 06:39:13 +0000314 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000315 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
316 };
317
Craig Topper0afd0ab2013-07-15 06:39:13 +0000318 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000319 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
320 };
321
Craig Topper0afd0ab2013-07-15 06:39:13 +0000322 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000323 AMDGPU::sub0, AMDGPU::sub1, 0
324 };
325
326 unsigned Opcode;
327 const int16_t *SubIndices;
328
Christian Konig082c6612013-03-26 14:04:12 +0000329 if (AMDGPU::M0 == DestReg) {
330 // Check if M0 isn't already set to this value
331 for (MachineBasicBlock::reverse_iterator E = MBB.rend(),
332 I = MachineBasicBlock::reverse_iterator(MI); I != E; ++I) {
333
334 if (!I->definesRegister(AMDGPU::M0))
335 continue;
336
337 unsigned Opc = I->getOpcode();
338 if (Opc != TargetOpcode::COPY && Opc != AMDGPU::S_MOV_B32)
339 break;
340
341 if (!I->readsRegister(SrcReg))
342 break;
343
344 // The copy isn't necessary
345 return;
346 }
347 }
348
Christian Konigd0e3da12013-03-01 09:46:27 +0000349 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
350 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
351 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
352 .addReg(SrcReg, getKillRegState(KillSrc));
353 return;
354
Tom Stellardaac18892013-02-07 19:39:43 +0000355 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000356 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
357 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
358 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000359 return;
360
361 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
362 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
363 Opcode = AMDGPU::S_MOV_B32;
364 SubIndices = Sub0_3;
365
366 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
367 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
368 Opcode = AMDGPU::S_MOV_B32;
369 SubIndices = Sub0_7;
370
371 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
372 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
373 Opcode = AMDGPU::S_MOV_B32;
374 SubIndices = Sub0_15;
375
Tom Stellard75aadc22012-12-11 21:25:42 +0000376 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
377 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000378 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000379 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
380 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000381 return;
382
383 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
384 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000385 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000386 Opcode = AMDGPU::V_MOV_B32_e32;
387 SubIndices = Sub0_1;
388
Christian Konig8b1ed282013-04-10 08:39:16 +0000389 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
390 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
391 Opcode = AMDGPU::V_MOV_B32_e32;
392 SubIndices = Sub0_2;
393
Christian Konigd0e3da12013-03-01 09:46:27 +0000394 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
395 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000396 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000397 Opcode = AMDGPU::V_MOV_B32_e32;
398 SubIndices = Sub0_3;
399
400 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
401 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000402 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000403 Opcode = AMDGPU::V_MOV_B32_e32;
404 SubIndices = Sub0_7;
405
406 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
407 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000408 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000409 Opcode = AMDGPU::V_MOV_B32_e32;
410 SubIndices = Sub0_15;
411
Tom Stellard75aadc22012-12-11 21:25:42 +0000412 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000413 llvm_unreachable("Can't copy register!");
414 }
415
416 while (unsigned SubIdx = *SubIndices++) {
417 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
418 get(Opcode), RI.getSubReg(DestReg, SubIdx));
419
420 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
421
422 if (*SubIndices)
423 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000424 }
425}
426
Christian Konig3c145802013-03-27 09:12:59 +0000427unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000428 int NewOpc;
429
430 // Try to map original to commuted opcode
431 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
432 return NewOpc;
433
434 // Try to map commuted to original opcode
435 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
436 return NewOpc;
437
438 return Opcode;
439}
440
Tom Stellard96468902014-09-24 01:33:17 +0000441static bool shouldTryToSpillVGPRs(MachineFunction *MF) {
442
443 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
444 const TargetMachine &TM = MF->getTarget();
445
446 // FIXME: Even though it can cause problems, we need to enable
447 // spilling at -O0, since the fast register allocator always
448 // spills registers that are live at the end of blocks.
449 return MFI->getShaderType() == ShaderType::COMPUTE &&
450 TM.getOptLevel() == CodeGenOpt::None;
451
452}
453
Tom Stellardc149dc02013-11-27 21:23:35 +0000454void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
455 MachineBasicBlock::iterator MI,
456 unsigned SrcReg, bool isKill,
457 int FrameIndex,
458 const TargetRegisterClass *RC,
459 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000460 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000461 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000462 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000463 int Opcode = -1;
Tom Stellardc149dc02013-11-27 21:23:35 +0000464
Tom Stellard96468902014-09-24 01:33:17 +0000465 if (RI.isSGPRClass(RC)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000466 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000467 // registers, so we need to use pseudo instruction for spilling
468 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000469 switch (RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000470 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
471 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
472 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
473 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
474 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000475 }
Tom Stellard96468902014-09-24 01:33:17 +0000476 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
477 switch(RC->getSize() * 8) {
478 case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break;
479 case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break;
480 case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break;
481 case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break;
482 case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break;
483 case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break;
484 }
485 }
Tom Stellardeba61072014-05-02 15:41:42 +0000486
Tom Stellard96468902014-09-24 01:33:17 +0000487 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000488 FrameInfo->setObjectAlignment(FrameIndex, 4);
489 BuildMI(MBB, MI, DL, get(Opcode))
Tom Stellardeba61072014-05-02 15:41:42 +0000490 .addReg(SrcReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000491 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000492 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000493 LLVMContext &Ctx = MF->getFunction()->getContext();
494 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
495 " spill register");
496 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0)
497 .addReg(SrcReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000498 }
499}
500
501void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
502 MachineBasicBlock::iterator MI,
503 unsigned DestReg, int FrameIndex,
504 const TargetRegisterClass *RC,
505 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000506 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000507 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000508 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000509 int Opcode = -1;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000510
Tom Stellard96468902014-09-24 01:33:17 +0000511 if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000512 switch(RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000513 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
514 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
515 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
516 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
517 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000518 }
Tom Stellard96468902014-09-24 01:33:17 +0000519 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
520 switch(RC->getSize() * 8) {
521 case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break;
522 case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break;
523 case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break;
524 case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break;
525 case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break;
526 case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break;
527 }
528 }
Tom Stellardeba61072014-05-02 15:41:42 +0000529
Tom Stellard96468902014-09-24 01:33:17 +0000530 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000531 FrameInfo->setObjectAlignment(FrameIndex, 4);
Tom Stellardeba61072014-05-02 15:41:42 +0000532 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000533 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000534 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000535 LLVMContext &Ctx = MF->getFunction()->getContext();
536 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
537 " restore register");
538 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
539 .addReg(AMDGPU::VGPR0);
Tom Stellardc149dc02013-11-27 21:23:35 +0000540 }
541}
542
Tom Stellard96468902014-09-24 01:33:17 +0000543/// \param @Offset Offset in bytes of the FrameIndex being spilled
544unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
545 MachineBasicBlock::iterator MI,
546 RegScavenger *RS, unsigned TmpReg,
547 unsigned FrameOffset,
548 unsigned Size) const {
549 MachineFunction *MF = MBB.getParent();
550 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
551 const AMDGPUSubtarget &ST = MF->getTarget().getSubtarget<AMDGPUSubtarget>();
552 const SIRegisterInfo *TRI =
553 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
554 DebugLoc DL = MBB.findDebugLoc(MI);
555 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
556 unsigned WavefrontSize = ST.getWavefrontSize();
557
558 unsigned TIDReg = MFI->getTIDReg();
559 if (!MFI->hasCalculatedTID()) {
560 MachineBasicBlock &Entry = MBB.getParent()->front();
561 MachineBasicBlock::iterator Insert = Entry.front();
562 DebugLoc DL = Insert->getDebugLoc();
563
564 TIDReg = RI.findUnusedVGPR(MF->getRegInfo());
565 if (TIDReg == AMDGPU::NoRegister)
566 return TIDReg;
567
568
569 if (MFI->getShaderType() == ShaderType::COMPUTE &&
570 WorkGroupSize > WavefrontSize) {
571
572 unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X);
573 unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y);
574 unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z);
575 unsigned InputPtrReg =
576 TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR);
577 static const unsigned TIDIGRegs[3] = {
578 TIDIGXReg, TIDIGYReg, TIDIGZReg
579 };
580 for (unsigned Reg : TIDIGRegs) {
581 if (!Entry.isLiveIn(Reg))
582 Entry.addLiveIn(Reg);
583 }
584
585 RS->enterBasicBlock(&Entry);
586 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
587 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
588 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
589 .addReg(InputPtrReg)
590 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
591 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
592 .addReg(InputPtrReg)
593 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
594
595 // NGROUPS.X * NGROUPS.Y
596 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
597 .addReg(STmp1)
598 .addReg(STmp0);
599 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
600 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
601 .addReg(STmp1)
602 .addReg(TIDIGXReg);
603 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
604 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
605 .addReg(STmp0)
606 .addReg(TIDIGYReg)
607 .addReg(TIDReg);
608 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
609 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
610 .addReg(TIDReg)
611 .addReg(TIDIGZReg);
612 } else {
613 // Get the wave id
614 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
615 TIDReg)
616 .addImm(-1)
617 .addImm(0);
618
619 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e32),
620 TIDReg)
621 .addImm(-1)
622 .addReg(TIDReg);
623 }
624
625 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
626 TIDReg)
627 .addImm(2)
628 .addReg(TIDReg);
629 MFI->setTIDReg(TIDReg);
630 }
631
632 // Add FrameIndex to LDS offset
633 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
634 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
635 .addImm(LDSOffset)
636 .addReg(TIDReg);
637
638 return TmpReg;
639}
640
Tom Stellardeba61072014-05-02 15:41:42 +0000641void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
642 int Count) const {
643 while (Count > 0) {
644 int Arg;
645 if (Count >= 8)
646 Arg = 7;
647 else
648 Arg = Count - 1;
649 Count -= 8;
650 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
651 .addImm(Arg);
652 }
653}
654
655bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000656 MachineBasicBlock &MBB = *MI->getParent();
657 DebugLoc DL = MBB.findDebugLoc(MI);
658 switch (MI->getOpcode()) {
659 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
660
Tom Stellard067c8152014-07-21 14:01:14 +0000661 case AMDGPU::SI_CONSTDATA_PTR: {
662 unsigned Reg = MI->getOperand(0).getReg();
663 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
664 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
665
666 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
667
668 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000669 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000670 .addReg(RegLo)
671 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
672 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
673 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
674 .addReg(RegHi)
675 .addImm(0)
676 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
677 .addReg(AMDGPU::SCC, RegState::Implicit);
678 MI->eraseFromParent();
679 break;
680 }
Tom Stellard60024a02014-09-24 01:33:24 +0000681 case AMDGPU::SGPR_USE:
682 // This is just a placeholder for register allocation.
683 MI->eraseFromParent();
684 break;
Tom Stellardeba61072014-05-02 15:41:42 +0000685 }
686 return true;
687}
688
Christian Konig76edd4f2013-02-26 17:52:29 +0000689MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
690 bool NewMI) const {
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000691 if (MI->getNumOperands() < 3)
Craig Topper062a2ba2014-04-25 05:30:21 +0000692 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000693
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000694 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
695 AMDGPU::OpName::src0);
696 assert(Src0Idx != -1 && "Should always have src0 operand");
697
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000698 MachineOperand &Src0 = MI->getOperand(Src0Idx);
699 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000700 return nullptr;
701
702 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
703 AMDGPU::OpName::src1);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000704 if (Src1Idx == -1)
Tom Stellard0e975cf2014-08-01 00:32:35 +0000705 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000706
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000707 MachineOperand &Src1 = MI->getOperand(Src1Idx);
708
Matt Arsenault933c38d2014-10-17 18:02:31 +0000709 // Make sure it's legal to commute operands for VOP2.
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000710 if (isVOP2(MI->getOpcode()) &&
711 (!isOperandLegal(MI, Src0Idx, &Src1) ||
712 !isOperandLegal(MI, Src1Idx, &Src0)))
713 return nullptr;
714
715 if (!Src1.isReg()) {
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000716 // Allow commuting instructions with Imm or FPImm operands.
717 if (NewMI || (!Src1.isImm() && !Src1.isFPImm()) ||
Tom Stellard82166022013-11-13 23:36:37 +0000718 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000719 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000720 }
721
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000722 // Be sure to copy the source modifiers to the right place.
723 if (MachineOperand *Src0Mods
724 = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
725 MachineOperand *Src1Mods
726 = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers);
727
728 int Src0ModsVal = Src0Mods->getImm();
729 if (!Src1Mods && Src0ModsVal != 0)
730 return nullptr;
731
732 // XXX - This assert might be a lie. It might be useful to have a neg
733 // modifier with 0.0.
734 int Src1ModsVal = Src1Mods->getImm();
735 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
736
737 Src1Mods->setImm(Src0ModsVal);
738 Src0Mods->setImm(Src1ModsVal);
739 }
740
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000741 unsigned Reg = Src0.getReg();
742 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000743 if (Src1.isImm())
744 Src0.ChangeToImmediate(Src1.getImm());
745 else if (Src1.isFPImm())
746 Src0.ChangeToFPImmediate(Src1.getFPImm());
747 else
748 llvm_unreachable("Should only have immediates");
749
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000750 Src1.ChangeToRegister(Reg, false);
751 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000752 } else {
753 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
754 }
Christian Konig3c145802013-03-27 09:12:59 +0000755
756 if (MI)
757 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
758
759 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000760}
761
Matt Arsenault92befe72014-09-26 17:54:54 +0000762// This needs to be implemented because the source modifiers may be inserted
763// between the true commutable operands, and the base
764// TargetInstrInfo::commuteInstruction uses it.
765bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI,
766 unsigned &SrcOpIdx1,
767 unsigned &SrcOpIdx2) const {
768 const MCInstrDesc &MCID = MI->getDesc();
769 if (!MCID.isCommutable())
770 return false;
771
772 unsigned Opc = MI->getOpcode();
773 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
774 if (Src0Idx == -1)
775 return false;
776
777 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
778 // immediate.
779 if (!MI->getOperand(Src0Idx).isReg())
780 return false;
781
782 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
783 if (Src1Idx == -1)
784 return false;
785
786 if (!MI->getOperand(Src1Idx).isReg())
787 return false;
788
Matt Arsenaultace5b762014-10-17 18:00:43 +0000789 // If any source modifiers are set, the generic instruction commuting won't
790 // understand how to copy the source modifiers.
791 if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) ||
792 hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers))
793 return false;
794
Matt Arsenault92befe72014-09-26 17:54:54 +0000795 SrcOpIdx1 = Src0Idx;
796 SrcOpIdx2 = Src1Idx;
797 return true;
798}
799
Tom Stellard26a3b672013-10-22 18:19:10 +0000800MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
801 MachineBasicBlock::iterator I,
802 unsigned DstReg,
803 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000804 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
805 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000806}
807
Tom Stellard75aadc22012-12-11 21:25:42 +0000808bool SIInstrInfo::isMov(unsigned Opcode) const {
809 switch(Opcode) {
810 default: return false;
811 case AMDGPU::S_MOV_B32:
812 case AMDGPU::S_MOV_B64:
813 case AMDGPU::V_MOV_B32_e32:
814 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000815 return true;
816 }
817}
818
819bool
820SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
821 return RC != &AMDGPU::EXECRegRegClass;
822}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000823
Tom Stellard30f59412014-03-31 14:01:56 +0000824bool
825SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
826 AliasAnalysis *AA) const {
827 switch(MI->getOpcode()) {
828 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
829 case AMDGPU::S_MOV_B32:
830 case AMDGPU::S_MOV_B64:
831 case AMDGPU::V_MOV_B32_e32:
832 return MI->getOperand(1).isImm();
833 }
834}
835
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +0000836static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
837 int WidthB, int OffsetB) {
838 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
839 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
840 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
841 return LowOffset + LowWidth <= HighOffset;
842}
843
844bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa,
845 MachineInstr *MIb) const {
846 unsigned BaseReg0, Offset0;
847 unsigned BaseReg1, Offset1;
848
849 if (getLdStBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
850 getLdStBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
851 assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() &&
852 "read2 / write2 not expected here yet");
853 unsigned Width0 = (*MIa->memoperands_begin())->getSize();
854 unsigned Width1 = (*MIb->memoperands_begin())->getSize();
855 if (BaseReg0 == BaseReg1 &&
856 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
857 return true;
858 }
859 }
860
861 return false;
862}
863
864bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
865 MachineInstr *MIb,
866 AliasAnalysis *AA) const {
867 unsigned Opc0 = MIa->getOpcode();
868 unsigned Opc1 = MIb->getOpcode();
869
870 assert(MIa && (MIa->mayLoad() || MIa->mayStore()) &&
871 "MIa must load from or modify a memory location");
872 assert(MIb && (MIb->mayLoad() || MIb->mayStore()) &&
873 "MIb must load from or modify a memory location");
874
875 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects())
876 return false;
877
878 // XXX - Can we relax this between address spaces?
879 if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef())
880 return false;
881
882 // TODO: Should we check the address space from the MachineMemOperand? That
883 // would allow us to distinguish objects we know don't alias based on the
884 // underlying addres space, even if it was lowered to a different one,
885 // e.g. private accesses lowered to use MUBUF instructions on a scratch
886 // buffer.
887 if (isDS(Opc0)) {
888 if (isDS(Opc1))
889 return checkInstOffsetsDoNotOverlap(MIa, MIb);
890
891 return !isFLAT(Opc1);
892 }
893
894 if (isMUBUF(Opc0) || isMTBUF(Opc0)) {
895 if (isMUBUF(Opc1) || isMTBUF(Opc1))
896 return checkInstOffsetsDoNotOverlap(MIa, MIb);
897
898 return !isFLAT(Opc1) && !isSMRD(Opc1);
899 }
900
901 if (isSMRD(Opc0)) {
902 if (isSMRD(Opc1))
903 return checkInstOffsetsDoNotOverlap(MIa, MIb);
904
905 return !isFLAT(Opc1) && !isMUBUF(Opc0) && !isMTBUF(Opc0);
906 }
907
908 if (isFLAT(Opc0)) {
909 if (isFLAT(Opc1))
910 return checkInstOffsetsDoNotOverlap(MIa, MIb);
911
912 return false;
913 }
914
915 return false;
916}
917
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000918namespace llvm {
919namespace AMDGPU {
920// Helper function generated by tablegen. We are wrapping this with
Matt Arsenault57e74d22014-07-29 00:02:40 +0000921// an SIInstrInfo function that returns bool rather than int.
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000922int isDS(uint16_t Opcode);
923}
924}
925
926bool SIInstrInfo::isDS(uint16_t Opcode) const {
927 return ::AMDGPU::isDS(Opcode) != -1;
928}
929
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000930bool SIInstrInfo::isMIMG(uint16_t Opcode) const {
Tom Stellard16a9a202013-08-14 23:24:17 +0000931 return get(Opcode).TSFlags & SIInstrFlags::MIMG;
932}
933
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000934bool SIInstrInfo::isSMRD(uint16_t Opcode) const {
Michel Danzer20680b12013-08-16 16:19:24 +0000935 return get(Opcode).TSFlags & SIInstrFlags::SMRD;
936}
937
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000938bool SIInstrInfo::isMUBUF(uint16_t Opcode) const {
939 return get(Opcode).TSFlags & SIInstrFlags::MUBUF;
940}
941
942bool SIInstrInfo::isMTBUF(uint16_t Opcode) const {
943 return get(Opcode).TSFlags & SIInstrFlags::MTBUF;
944}
945
Matt Arsenault3f981402014-09-15 15:41:53 +0000946bool SIInstrInfo::isFLAT(uint16_t Opcode) const {
947 return get(Opcode).TSFlags & SIInstrFlags::FLAT;
948}
949
Tom Stellard93fabce2013-10-10 17:11:55 +0000950bool SIInstrInfo::isVOP1(uint16_t Opcode) const {
951 return get(Opcode).TSFlags & SIInstrFlags::VOP1;
952}
953
954bool SIInstrInfo::isVOP2(uint16_t Opcode) const {
955 return get(Opcode).TSFlags & SIInstrFlags::VOP2;
956}
957
958bool SIInstrInfo::isVOP3(uint16_t Opcode) const {
959 return get(Opcode).TSFlags & SIInstrFlags::VOP3;
960}
961
962bool SIInstrInfo::isVOPC(uint16_t Opcode) const {
963 return get(Opcode).TSFlags & SIInstrFlags::VOPC;
964}
965
Tom Stellard82166022013-11-13 23:36:37 +0000966bool SIInstrInfo::isSALUInstr(const MachineInstr &MI) const {
967 return get(MI.getOpcode()).TSFlags & SIInstrFlags::SALU;
968}
969
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000970bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
971 int32_t Val = Imm.getSExtValue();
972 if (Val >= -16 && Val <= 64)
973 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000974
975 // The actual type of the operand does not seem to matter as long
976 // as the bits match one of the inline immediate values. For example:
977 //
978 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
979 // so it is a legal inline immediate.
980 //
981 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
982 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000983
984 return (APInt::floatToBits(0.0f) == Imm) ||
985 (APInt::floatToBits(1.0f) == Imm) ||
986 (APInt::floatToBits(-1.0f) == Imm) ||
987 (APInt::floatToBits(0.5f) == Imm) ||
988 (APInt::floatToBits(-0.5f) == Imm) ||
989 (APInt::floatToBits(2.0f) == Imm) ||
990 (APInt::floatToBits(-2.0f) == Imm) ||
991 (APInt::floatToBits(4.0f) == Imm) ||
992 (APInt::floatToBits(-4.0f) == Imm);
993}
994
995bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
996 if (MO.isImm())
997 return isInlineConstant(APInt(32, MO.getImm(), true));
998
999 if (MO.isFPImm()) {
1000 APFloat FpImm = MO.getFPImm()->getValueAPF();
1001 return isInlineConstant(FpImm.bitcastToAPInt());
1002 }
1003
1004 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +00001005}
1006
1007bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
1008 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
1009}
1010
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001011static bool compareMachineOp(const MachineOperand &Op0,
1012 const MachineOperand &Op1) {
1013 if (Op0.getType() != Op1.getType())
1014 return false;
1015
1016 switch (Op0.getType()) {
1017 case MachineOperand::MO_Register:
1018 return Op0.getReg() == Op1.getReg();
1019 case MachineOperand::MO_Immediate:
1020 return Op0.getImm() == Op1.getImm();
1021 case MachineOperand::MO_FPImmediate:
1022 return Op0.getFPImm() == Op1.getFPImm();
1023 default:
1024 llvm_unreachable("Didn't expect to be comparing these operand types");
1025 }
1026}
1027
Tom Stellardb02094e2014-07-21 15:45:01 +00001028bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
1029 const MachineOperand &MO) const {
1030 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
1031
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001032 assert(MO.isImm() || MO.isFPImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00001033
1034 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1035 return true;
1036
1037 if (OpInfo.RegClass < 0)
1038 return false;
1039
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001040 if (isLiteralConstant(MO))
1041 return RI.regClassCanUseLiteralConstant(OpInfo.RegClass);
1042
1043 return RI.regClassCanUseInlineConstant(OpInfo.RegClass);
Tom Stellardb02094e2014-07-21 15:45:01 +00001044}
1045
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00001046bool SIInstrInfo::canFoldOffset(unsigned OffsetSize, unsigned AS) {
1047 switch (AS) {
1048 case AMDGPUAS::GLOBAL_ADDRESS: {
1049 // MUBUF instructions a 12-bit offset in bytes.
1050 return isUInt<12>(OffsetSize);
1051 }
1052 case AMDGPUAS::CONSTANT_ADDRESS: {
1053 // SMRD instructions have an 8-bit offset in dwords.
1054 return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
1055 }
1056 case AMDGPUAS::LOCAL_ADDRESS:
1057 case AMDGPUAS::REGION_ADDRESS: {
1058 // The single offset versions have a 16-bit offset in bytes.
1059 return isUInt<16>(OffsetSize);
1060 }
1061 case AMDGPUAS::PRIVATE_ADDRESS:
1062 // Indirect register addressing does not use any offsets.
1063 default:
1064 return 0;
1065 }
1066}
1067
Tom Stellard86d12eb2014-08-01 00:32:28 +00001068bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
1069 return AMDGPU::getVOPe32(Opcode) != -1;
1070}
1071
Tom Stellardb4a313a2014-08-01 00:32:39 +00001072bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1073 // The src0_modifier operand is present on all instructions
1074 // that have modifiers.
1075
1076 return AMDGPU::getNamedOperandIdx(Opcode,
1077 AMDGPU::OpName::src0_modifiers) != -1;
1078}
1079
Matt Arsenaultace5b762014-10-17 18:00:43 +00001080bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1081 unsigned OpName) const {
1082 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1083 return Mods && Mods->getImm();
1084}
1085
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001086bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
1087 const MachineOperand &MO) const {
1088 // Literal constants use the constant bus.
1089 if (isLiteralConstant(MO))
1090 return true;
1091
1092 if (!MO.isReg() || !MO.isUse())
1093 return false;
1094
1095 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1096 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1097
1098 // FLAT_SCR is just an SGPR pair.
1099 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1100 return true;
1101
1102 // EXEC register uses the constant bus.
1103 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1104 return true;
1105
1106 // SGPRs use the constant bus
1107 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
1108 (!MO.isImplicit() &&
1109 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1110 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
1111 return true;
1112 }
1113
1114 return false;
1115}
1116
Tom Stellard93fabce2013-10-10 17:11:55 +00001117bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
1118 StringRef &ErrInfo) const {
1119 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001120 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001121 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1122 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1123 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1124
Tom Stellardca700e42014-03-17 17:03:49 +00001125 // Make sure the number of operands is correct.
1126 const MCInstrDesc &Desc = get(Opcode);
1127 if (!Desc.isVariadic() &&
1128 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
1129 ErrInfo = "Instruction has wrong number of operands.";
1130 return false;
1131 }
1132
1133 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +00001134 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardca700e42014-03-17 17:03:49 +00001135 switch (Desc.OpInfo[i].OperandType) {
Tom Stellarda305f932014-07-02 20:53:44 +00001136 case MCOI::OPERAND_REGISTER: {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001137 if ((MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm()) &&
1138 !isImmOperandLegal(MI, i, MI->getOperand(i))) {
1139 ErrInfo = "Illegal immediate value for operand.";
Tom Stellardb4a313a2014-08-01 00:32:39 +00001140 return false;
1141 }
Tom Stellarda305f932014-07-02 20:53:44 +00001142 }
Tom Stellardca700e42014-03-17 17:03:49 +00001143 break;
1144 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001145 // Check if this operand is an immediate.
1146 // FrameIndex operands will be replaced by immediates, so they are
1147 // allowed.
1148 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm() &&
1149 !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001150 ErrInfo = "Expected immediate, but got non-immediate";
1151 return false;
1152 }
1153 // Fall-through
1154 default:
1155 continue;
1156 }
1157
1158 if (!MI->getOperand(i).isReg())
1159 continue;
1160
1161 int RegClass = Desc.OpInfo[i].RegClass;
1162 if (RegClass != -1) {
1163 unsigned Reg = MI->getOperand(i).getReg();
1164 if (TargetRegisterInfo::isVirtualRegister(Reg))
1165 continue;
1166
1167 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1168 if (!RC->contains(Reg)) {
1169 ErrInfo = "Operand has incorrect register class.";
1170 return false;
1171 }
1172 }
1173 }
1174
1175
Tom Stellard93fabce2013-10-10 17:11:55 +00001176 // Verify VOP*
1177 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
1178 unsigned ConstantBusCount = 0;
1179 unsigned SGPRUsed = AMDGPU::NoRegister;
Tom Stellard93fabce2013-10-10 17:11:55 +00001180 for (int i = 0, e = MI->getNumOperands(); i != e; ++i) {
1181 const MachineOperand &MO = MI->getOperand(i);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001182 if (usesConstantBus(MRI, MO)) {
1183 if (MO.isReg()) {
1184 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001185 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001186 SGPRUsed = MO.getReg();
1187 } else {
1188 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001189 }
1190 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001191 }
1192 if (ConstantBusCount > 1) {
1193 ErrInfo = "VOP* instruction uses the constant bus more than once";
1194 return false;
1195 }
1196 }
1197
1198 // Verify SRC1 for VOP2 and VOPC
1199 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
1200 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +00001201 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +00001202 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
1203 return false;
1204 }
1205 }
1206
1207 // Verify VOP3
1208 if (isVOP3(Opcode)) {
1209 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
1210 ErrInfo = "VOP3 src0 cannot be a literal constant.";
1211 return false;
1212 }
1213 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
1214 ErrInfo = "VOP3 src1 cannot be a literal constant.";
1215 return false;
1216 }
1217 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
1218 ErrInfo = "VOP3 src2 cannot be a literal constant.";
1219 return false;
1220 }
1221 }
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001222
1223 // Verify misc. restrictions on specific instructions.
1224 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1225 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001226 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1227 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1228 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001229 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1230 if (!compareMachineOp(Src0, Src1) &&
1231 !compareMachineOp(Src0, Src2)) {
1232 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1233 return false;
1234 }
1235 }
1236 }
1237
Tom Stellard93fabce2013-10-10 17:11:55 +00001238 return true;
1239}
1240
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001241unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001242 switch (MI.getOpcode()) {
1243 default: return AMDGPU::INSTRUCTION_LIST_END;
1244 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1245 case AMDGPU::COPY: return AMDGPU::COPY;
1246 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001247 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001248 case AMDGPU::S_MOV_B32:
1249 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001250 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001251 case AMDGPU::S_ADD_I32:
1252 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001253 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001254 case AMDGPU::S_SUB_I32:
1255 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001256 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001257 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001258 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1259 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1260 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1261 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1262 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1263 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1264 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001265 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1266 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1267 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1268 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1269 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1270 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001271 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1272 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001273 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1274 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +00001275 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001276 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001277 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001278 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1279 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1280 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1281 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1282 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1283 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001284 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001285 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001286 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001287 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001288 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001289 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001290 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001291 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001292 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001293 }
1294}
1295
1296bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1297 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1298}
1299
1300const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1301 unsigned OpNo) const {
1302 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1303 const MCInstrDesc &Desc = get(MI.getOpcode());
1304 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
1305 Desc.OpInfo[OpNo].RegClass == -1)
1306 return MRI.getRegClass(MI.getOperand(OpNo).getReg());
1307
1308 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1309 return RI.getRegClass(RCID);
1310}
1311
1312bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1313 switch (MI.getOpcode()) {
1314 case AMDGPU::COPY:
1315 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001316 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001317 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001318 return RI.hasVGPRs(getOpRegClass(MI, 0));
1319 default:
1320 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1321 }
1322}
1323
1324void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1325 MachineBasicBlock::iterator I = MI;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001326 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001327 MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001328 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00001329 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1330 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1331 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001332 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001333 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001334 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001335 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001336
Tom Stellard82166022013-11-13 23:36:37 +00001337
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001338 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001339 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001340 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001341 else
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001342 VRC = &AMDGPU::VReg_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001343
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001344 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001345 DebugLoc DL = MBB->findDebugLoc(I);
1346 BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg)
1347 .addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001348 MO.ChangeToRegister(Reg, false);
1349}
1350
Tom Stellard15834092014-03-21 15:51:57 +00001351unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1352 MachineRegisterInfo &MRI,
1353 MachineOperand &SuperReg,
1354 const TargetRegisterClass *SuperRC,
1355 unsigned SubIdx,
1356 const TargetRegisterClass *SubRC)
1357 const {
1358 assert(SuperReg.isReg());
1359
1360 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1361 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1362
1363 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001364 // value so we don't need to worry about merging its subreg index with the
1365 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001366 // eliminate this extra copy.
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001367 MachineBasicBlock *MBB = MI->getParent();
1368 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001369
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001370 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1371 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1372
1373 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1374 .addReg(NewSuperReg, 0, SubIdx);
1375
Tom Stellard15834092014-03-21 15:51:57 +00001376 return SubReg;
1377}
1378
Matt Arsenault248b7b62014-03-24 20:08:09 +00001379MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1380 MachineBasicBlock::iterator MII,
1381 MachineRegisterInfo &MRI,
1382 MachineOperand &Op,
1383 const TargetRegisterClass *SuperRC,
1384 unsigned SubIdx,
1385 const TargetRegisterClass *SubRC) const {
1386 if (Op.isImm()) {
1387 // XXX - Is there a better way to do this?
1388 if (SubIdx == AMDGPU::sub0)
1389 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1390 if (SubIdx == AMDGPU::sub1)
1391 return MachineOperand::CreateImm(Op.getImm() >> 32);
1392
1393 llvm_unreachable("Unhandled register index for immediate");
1394 }
1395
1396 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1397 SubIdx, SubRC);
1398 return MachineOperand::CreateReg(SubReg, false);
1399}
1400
Matt Arsenaultbd995802014-03-24 18:26:52 +00001401unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
1402 MachineBasicBlock::iterator MI,
1403 MachineRegisterInfo &MRI,
1404 const TargetRegisterClass *RC,
1405 const MachineOperand &Op) const {
1406 MachineBasicBlock *MBB = MI->getParent();
1407 DebugLoc DL = MI->getDebugLoc();
1408 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1409 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1410 unsigned Dst = MRI.createVirtualRegister(RC);
1411
1412 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1413 LoDst)
1414 .addImm(Op.getImm() & 0xFFFFFFFF);
1415 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1416 HiDst)
1417 .addImm(Op.getImm() >> 32);
1418
1419 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
1420 .addReg(LoDst)
1421 .addImm(AMDGPU::sub0)
1422 .addReg(HiDst)
1423 .addImm(AMDGPU::sub1);
1424
1425 Worklist.push_back(Lo);
1426 Worklist.push_back(Hi);
1427
1428 return Dst;
1429}
1430
Tom Stellard0e975cf2014-08-01 00:32:35 +00001431bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1432 const MachineOperand *MO) const {
1433 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1434 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1435 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1436 const TargetRegisterClass *DefinedRC =
1437 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1438 if (!MO)
1439 MO = &MI->getOperand(OpIdx);
1440
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001441 if (usesConstantBus(MRI, *MO)) {
Aaron Ballmanf086a142014-09-24 13:54:56 +00001442 unsigned SGPRUsed =
1443 MO->isReg() ? MO->getReg() : (unsigned)AMDGPU::NoRegister;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001444 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1445 if (i == OpIdx)
1446 continue;
1447 if (usesConstantBus(MRI, MI->getOperand(i)) &&
1448 MI->getOperand(i).isReg() && MI->getOperand(i).getReg() != SGPRUsed) {
1449 return false;
1450 }
1451 }
1452 }
1453
Tom Stellard0e975cf2014-08-01 00:32:35 +00001454 if (MO->isReg()) {
1455 assert(DefinedRC);
1456 const TargetRegisterClass *RC = MRI.getRegClass(MO->getReg());
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001457
1458 // In order to be legal, the common sub-class must be equal to the
1459 // class of the current operand. For example:
1460 //
1461 // v_mov_b32 s0 ; Operand defined as vsrc_32
1462 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1463 //
1464 // s_sendmsg 0, s0 ; Operand defined as m0reg
1465 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
1466 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001467 }
1468
1469
1470 // Handle non-register types that are treated like immediates.
1471 assert(MO->isImm() || MO->isFPImm() || MO->isTargetIndex() || MO->isFI());
1472
Matt Arsenault4364fef2014-09-23 18:30:57 +00001473 if (!DefinedRC) {
1474 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001475 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001476 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001477
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001478 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001479}
1480
Tom Stellard82166022013-11-13 23:36:37 +00001481void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1482 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001483
Tom Stellard82166022013-11-13 23:36:37 +00001484 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1485 AMDGPU::OpName::src0);
1486 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1487 AMDGPU::OpName::src1);
1488 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1489 AMDGPU::OpName::src2);
1490
1491 // Legalize VOP2
1492 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001493 // Legalize src0
1494 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001495 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001496
1497 // Legalize src1
1498 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001499 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001500
1501 // Usually src0 of VOP2 instructions allow more types of inputs
1502 // than src1, so try to commute the instruction to decrease our
1503 // chances of having to insert a MOV instruction to legalize src1.
1504 if (MI->isCommutable()) {
1505 if (commuteInstruction(MI))
1506 // If we are successful in commuting, then we know MI is legal, so
1507 // we are done.
1508 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001509 }
1510
Tom Stellard0e975cf2014-08-01 00:32:35 +00001511 legalizeOpWithMove(MI, Src1Idx);
1512 return;
Tom Stellard82166022013-11-13 23:36:37 +00001513 }
1514
Matt Arsenault08f7e372013-11-18 20:09:50 +00001515 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001516 // Legalize VOP3
1517 if (isVOP3(MI->getOpcode())) {
Matt Arsenault5885bef2014-09-26 17:54:52 +00001518 int VOP3Idx[3] = { Src0Idx, Src1Idx, Src2Idx };
1519
Matt Arsenault6a0919f2014-09-26 17:55:03 +00001520 // Find the one SGPR operand we are allowed to use.
Matt Arsenaultee522bf2014-09-26 17:55:06 +00001521 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
Matt Arsenault5885bef2014-09-26 17:54:52 +00001522
Tom Stellard82166022013-11-13 23:36:37 +00001523 for (unsigned i = 0; i < 3; ++i) {
1524 int Idx = VOP3Idx[i];
1525 if (Idx == -1)
Matt Arsenault2dd31292014-09-26 17:55:14 +00001526 break;
Tom Stellard82166022013-11-13 23:36:37 +00001527 MachineOperand &MO = MI->getOperand(Idx);
1528
1529 if (MO.isReg()) {
1530 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1531 continue; // VGPRs are legal
1532
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001533 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1534
Tom Stellard82166022013-11-13 23:36:37 +00001535 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1536 SGPRReg = MO.getReg();
1537 // We can use one SGPR in each VOP3 instruction.
1538 continue;
1539 }
1540 } else if (!isLiteralConstant(MO)) {
1541 // If it is not a register and not a literal constant, then it must be
1542 // an inline constant which is always legal.
1543 continue;
1544 }
1545 // If we make it this far, then the operand is not legal and we must
1546 // legalize it.
1547 legalizeOpWithMove(MI, Idx);
1548 }
1549 }
1550
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001551 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001552 // The register class of the operands much be the same type as the register
1553 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001554 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1555 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001556 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001557 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1558 if (!MI->getOperand(i).isReg() ||
1559 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1560 continue;
1561 const TargetRegisterClass *OpRC =
1562 MRI.getRegClass(MI->getOperand(i).getReg());
1563 if (RI.hasVGPRs(OpRC)) {
1564 VRC = OpRC;
1565 } else {
1566 SRC = OpRC;
1567 }
1568 }
1569
1570 // If any of the operands are VGPR registers, then they all most be
1571 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1572 // them.
1573 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1574 if (!VRC) {
1575 assert(SRC);
1576 VRC = RI.getEquivalentVGPRClass(SRC);
1577 }
1578 RC = VRC;
1579 } else {
1580 RC = SRC;
1581 }
1582
1583 // Update all the operands so they have the same type.
1584 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1585 if (!MI->getOperand(i).isReg() ||
1586 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1587 continue;
1588 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001589 MachineBasicBlock *InsertBB;
1590 MachineBasicBlock::iterator Insert;
1591 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1592 InsertBB = MI->getParent();
1593 Insert = MI;
1594 } else {
1595 // MI is a PHI instruction.
1596 InsertBB = MI->getOperand(i + 1).getMBB();
1597 Insert = InsertBB->getFirstTerminator();
1598 }
1599 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001600 get(AMDGPU::COPY), DstReg)
1601 .addOperand(MI->getOperand(i));
1602 MI->getOperand(i).setReg(DstReg);
1603 }
1604 }
Tom Stellard15834092014-03-21 15:51:57 +00001605
Tom Stellarda5687382014-05-15 14:41:55 +00001606 // Legalize INSERT_SUBREG
1607 // src0 must have the same register class as dst
1608 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1609 unsigned Dst = MI->getOperand(0).getReg();
1610 unsigned Src0 = MI->getOperand(1).getReg();
1611 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1612 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1613 if (DstRC != Src0RC) {
1614 MachineBasicBlock &MBB = *MI->getParent();
1615 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1616 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1617 .addReg(Src0);
1618 MI->getOperand(1).setReg(NewSrc0);
1619 }
1620 return;
1621 }
1622
Tom Stellard15834092014-03-21 15:51:57 +00001623 // Legalize MUBUF* instructions
1624 // FIXME: If we start using the non-addr64 instructions for compute, we
1625 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001626 int SRsrcIdx =
1627 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1628 if (SRsrcIdx != -1) {
1629 // We have an MUBUF instruction
1630 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1631 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1632 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1633 RI.getRegClass(SRsrcRC))) {
1634 // The operands are legal.
1635 // FIXME: We may need to legalize operands besided srsrc.
1636 return;
1637 }
Tom Stellard15834092014-03-21 15:51:57 +00001638
Tom Stellard155bbb72014-08-11 22:18:17 +00001639 MachineBasicBlock &MBB = *MI->getParent();
1640 // Extract the the ptr from the resource descriptor.
Tom Stellard15834092014-03-21 15:51:57 +00001641
Tom Stellard155bbb72014-08-11 22:18:17 +00001642 // SRsrcPtrLo = srsrc:sub0
1643 unsigned SRsrcPtrLo = buildExtractSubReg(MI, MRI, *SRsrc,
1644 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001645
Tom Stellard155bbb72014-08-11 22:18:17 +00001646 // SRsrcPtrHi = srsrc:sub1
1647 unsigned SRsrcPtrHi = buildExtractSubReg(MI, MRI, *SRsrc,
1648 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001649
Tom Stellard155bbb72014-08-11 22:18:17 +00001650 // Create an empty resource descriptor
1651 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1652 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1653 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1654 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001655
Tom Stellard155bbb72014-08-11 22:18:17 +00001656 // Zero64 = 0
1657 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1658 Zero64)
1659 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001660
Tom Stellard155bbb72014-08-11 22:18:17 +00001661 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1662 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1663 SRsrcFormatLo)
1664 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001665
Tom Stellard155bbb72014-08-11 22:18:17 +00001666 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1667 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1668 SRsrcFormatHi)
1669 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001670
Tom Stellard155bbb72014-08-11 22:18:17 +00001671 // NewSRsrc = {Zero64, SRsrcFormat}
1672 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1673 NewSRsrc)
1674 .addReg(Zero64)
1675 .addImm(AMDGPU::sub0_sub1)
1676 .addReg(SRsrcFormatLo)
1677 .addImm(AMDGPU::sub2)
1678 .addReg(SRsrcFormatHi)
1679 .addImm(AMDGPU::sub3);
1680
1681 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1682 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1683 unsigned NewVAddrLo;
1684 unsigned NewVAddrHi;
1685 if (VAddr) {
1686 // This is already an ADDR64 instruction so we need to add the pointer
1687 // extracted from the resource descriptor to the current value of VAddr.
1688 NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1689 NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1690
1691 // NewVaddrLo = SRsrcPtrLo + VAddr:sub0
Tom Stellard15834092014-03-21 15:51:57 +00001692 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1693 NewVAddrLo)
1694 .addReg(SRsrcPtrLo)
Tom Stellard155bbb72014-08-11 22:18:17 +00001695 .addReg(VAddr->getReg(), 0, AMDGPU::sub0)
1696 .addReg(AMDGPU::VCC, RegState::ImplicitDefine);
Tom Stellard15834092014-03-21 15:51:57 +00001697
Tom Stellard155bbb72014-08-11 22:18:17 +00001698 // NewVaddrHi = SRsrcPtrHi + VAddr:sub1
Tom Stellard15834092014-03-21 15:51:57 +00001699 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1700 NewVAddrHi)
1701 .addReg(SRsrcPtrHi)
Tom Stellard155bbb72014-08-11 22:18:17 +00001702 .addReg(VAddr->getReg(), 0, AMDGPU::sub1)
Tom Stellard15834092014-03-21 15:51:57 +00001703 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1704 .addReg(AMDGPU::VCC, RegState::Implicit);
1705
Tom Stellard155bbb72014-08-11 22:18:17 +00001706 } else {
1707 // This instructions is the _OFFSET variant, so we need to convert it to
1708 // ADDR64.
1709 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1710 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1711 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
1712 assert(SOffset->isImm() && SOffset->getImm() == 0 && "Legalizing MUBUF "
1713 "with non-zero soffset is not implemented");
NAKAMURA Takumi5f79ee52014-08-11 23:03:38 +00001714 (void)SOffset;
Tom Stellard15834092014-03-21 15:51:57 +00001715
Tom Stellard155bbb72014-08-11 22:18:17 +00001716 // Create the new instruction.
1717 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1718 MachineInstr *Addr64 =
1719 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1720 .addOperand(*VData)
1721 .addOperand(*SRsrc)
1722 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1723 // This will be replaced later
1724 // with the new value of vaddr.
1725 .addOperand(*Offset);
Tom Stellard15834092014-03-21 15:51:57 +00001726
Tom Stellard155bbb72014-08-11 22:18:17 +00001727 MI->removeFromParent();
1728 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001729
Tom Stellard155bbb72014-08-11 22:18:17 +00001730 NewVAddrLo = SRsrcPtrLo;
1731 NewVAddrHi = SRsrcPtrHi;
1732 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1733 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001734 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001735
1736 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1737 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1738 NewVAddr)
1739 .addReg(NewVAddrLo)
1740 .addImm(AMDGPU::sub0)
1741 .addReg(NewVAddrHi)
1742 .addImm(AMDGPU::sub1);
1743
1744
1745 // Update the instruction to use NewVaddr
1746 VAddr->setReg(NewVAddr);
1747 // Update the instruction to use NewSRsrc
1748 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001749 }
Tom Stellard82166022013-11-13 23:36:37 +00001750}
1751
Tom Stellard745f2ed2014-08-21 20:41:00 +00001752void SIInstrInfo::splitSMRD(MachineInstr *MI,
1753 const TargetRegisterClass *HalfRC,
1754 unsigned HalfImmOp, unsigned HalfSGPROp,
1755 MachineInstr *&Lo, MachineInstr *&Hi) const {
1756
1757 DebugLoc DL = MI->getDebugLoc();
1758 MachineBasicBlock *MBB = MI->getParent();
1759 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1760 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
1761 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
1762 unsigned HalfSize = HalfRC->getSize();
1763 const MachineOperand *OffOp =
1764 getNamedOperand(*MI, AMDGPU::OpName::offset);
1765 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
1766
1767 if (OffOp) {
1768 // Handle the _IMM variant
1769 unsigned LoOffset = OffOp->getImm();
1770 unsigned HiOffset = LoOffset + (HalfSize / 4);
1771 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
1772 .addOperand(*SBase)
1773 .addImm(LoOffset);
1774
1775 if (!isUInt<8>(HiOffset)) {
1776 unsigned OffsetSGPR =
1777 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1778 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
1779 .addImm(HiOffset << 2); // The immediate offset is in dwords,
1780 // but offset in register is in bytes.
1781 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
1782 .addOperand(*SBase)
1783 .addReg(OffsetSGPR);
1784 } else {
1785 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
1786 .addOperand(*SBase)
1787 .addImm(HiOffset);
1788 }
1789 } else {
1790 // Handle the _SGPR variant
1791 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
1792 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
1793 .addOperand(*SBase)
1794 .addOperand(*SOff);
1795 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1796 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
1797 .addOperand(*SOff)
1798 .addImm(HalfSize);
1799 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp))
1800 .addOperand(*SBase)
1801 .addReg(OffsetSGPR);
1802 }
1803
1804 unsigned SubLo, SubHi;
1805 switch (HalfSize) {
1806 case 4:
1807 SubLo = AMDGPU::sub0;
1808 SubHi = AMDGPU::sub1;
1809 break;
1810 case 8:
1811 SubLo = AMDGPU::sub0_sub1;
1812 SubHi = AMDGPU::sub2_sub3;
1813 break;
1814 case 16:
1815 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
1816 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
1817 break;
1818 case 32:
1819 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1820 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
1821 break;
1822 default:
1823 llvm_unreachable("Unhandled HalfSize");
1824 }
1825
1826 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE))
1827 .addOperand(MI->getOperand(0))
1828 .addReg(RegLo)
1829 .addImm(SubLo)
1830 .addReg(RegHi)
1831 .addImm(SubHi);
1832}
1833
Tom Stellard0c354f22014-04-30 15:31:29 +00001834void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1835 MachineBasicBlock *MBB = MI->getParent();
1836 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001837 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001838 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001839 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001840 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001841 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard745f2ed2014-08-21 20:41:00 +00001842 case AMDGPU::S_LOAD_DWORDX4_SGPR: {
Tom Stellard0c354f22014-04-30 15:31:29 +00001843 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001844 unsigned RegOffset;
1845 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001846
Tom Stellard4c00b522014-05-09 16:42:22 +00001847 if (MI->getOperand(2).isReg()) {
1848 RegOffset = MI->getOperand(2).getReg();
1849 ImmOffset = 0;
1850 } else {
1851 assert(MI->getOperand(2).isImm());
1852 // SMRD instructions take a dword offsets and MUBUF instructions
1853 // take a byte offset.
1854 ImmOffset = MI->getOperand(2).getImm() << 2;
1855 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1856 if (isUInt<12>(ImmOffset)) {
1857 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1858 RegOffset)
1859 .addImm(0);
1860 } else {
1861 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1862 RegOffset)
1863 .addImm(ImmOffset);
1864 ImmOffset = 0;
1865 }
1866 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001867
1868 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001869 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001870 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1871 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1872 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1873
1874 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1875 .addImm(0);
1876 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
1877 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1878 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
1879 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1880 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1881 .addReg(DWord0)
1882 .addImm(AMDGPU::sub0)
1883 .addReg(DWord1)
1884 .addImm(AMDGPU::sub1)
1885 .addReg(DWord2)
1886 .addImm(AMDGPU::sub2)
1887 .addReg(DWord3)
1888 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001889 MI->setDesc(get(NewOpcode));
1890 if (MI->getOperand(2).isReg()) {
1891 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1892 } else {
1893 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1894 }
1895 MI->getOperand(1).setReg(SRsrc);
1896 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
1897
1898 const TargetRegisterClass *NewDstRC =
1899 RI.getRegClass(get(NewOpcode).OpInfo[0].RegClass);
1900
1901 unsigned DstReg = MI->getOperand(0).getReg();
1902 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1903 MRI.replaceRegWith(DstReg, NewDstReg);
1904 break;
1905 }
1906 case AMDGPU::S_LOAD_DWORDX8_IMM:
1907 case AMDGPU::S_LOAD_DWORDX8_SGPR: {
1908 MachineInstr *Lo, *Hi;
1909 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
1910 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
1911 MI->eraseFromParent();
1912 moveSMRDToVALU(Lo, MRI);
1913 moveSMRDToVALU(Hi, MRI);
1914 break;
1915 }
1916
1917 case AMDGPU::S_LOAD_DWORDX16_IMM:
1918 case AMDGPU::S_LOAD_DWORDX16_SGPR: {
1919 MachineInstr *Lo, *Hi;
1920 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
1921 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
1922 MI->eraseFromParent();
1923 moveSMRDToVALU(Lo, MRI);
1924 moveSMRDToVALU(Hi, MRI);
1925 break;
1926 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001927 }
1928}
1929
Tom Stellard82166022013-11-13 23:36:37 +00001930void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1931 SmallVector<MachineInstr *, 128> Worklist;
1932 Worklist.push_back(&TopInst);
1933
1934 while (!Worklist.empty()) {
1935 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001936 MachineBasicBlock *MBB = Inst->getParent();
1937 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1938
Matt Arsenault27cc9582014-04-18 01:53:18 +00001939 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001940 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001941
Tom Stellarde0387202014-03-21 15:51:54 +00001942 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001943 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001944 default:
1945 if (isSMRD(Inst->getOpcode())) {
1946 moveSMRDToVALU(Inst, MRI);
1947 }
1948 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001949 case AMDGPU::S_MOV_B64: {
1950 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001951
Matt Arsenaultbd995802014-03-24 18:26:52 +00001952 // If the source operand is a register we can replace this with a
1953 // copy.
1954 if (Inst->getOperand(1).isReg()) {
1955 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1956 .addOperand(Inst->getOperand(0))
1957 .addOperand(Inst->getOperand(1));
1958 Worklist.push_back(Copy);
1959 } else {
1960 // Otherwise, we need to split this into two movs, because there is
1961 // no 64-bit VALU move instruction.
1962 unsigned Reg = Inst->getOperand(0).getReg();
1963 unsigned Dst = split64BitImm(Worklist,
1964 Inst,
1965 MRI,
1966 MRI.getRegClass(Reg),
1967 Inst->getOperand(1));
1968 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001969 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001970 Inst->eraseFromParent();
1971 continue;
1972 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001973 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001974 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001975 Inst->eraseFromParent();
1976 continue;
1977
1978 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001979 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001980 Inst->eraseFromParent();
1981 continue;
1982
1983 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001984 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001985 Inst->eraseFromParent();
1986 continue;
1987
1988 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001989 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001990 Inst->eraseFromParent();
1991 continue;
1992
Matt Arsenault8333e432014-06-10 19:18:24 +00001993 case AMDGPU::S_BCNT1_I32_B64:
1994 splitScalar64BitBCNT(Worklist, Inst);
1995 Inst->eraseFromParent();
1996 continue;
1997
Matt Arsenault94812212014-11-14 18:18:16 +00001998 case AMDGPU::S_BFE_I64: {
1999 splitScalar64BitBFE(Worklist, Inst);
2000 Inst->eraseFromParent();
2001 continue;
2002 }
2003
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002004 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002005 case AMDGPU::S_BFM_B64:
2006 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00002007 }
2008
Tom Stellard15834092014-03-21 15:51:57 +00002009 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2010 // We cannot move this instruction to the VALU, so we should try to
2011 // legalize its operands instead.
2012 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002013 continue;
Tom Stellard15834092014-03-21 15:51:57 +00002014 }
Tom Stellard82166022013-11-13 23:36:37 +00002015
Tom Stellard82166022013-11-13 23:36:37 +00002016 // Use the new VALU Opcode.
2017 const MCInstrDesc &NewDesc = get(NewOpcode);
2018 Inst->setDesc(NewDesc);
2019
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002020 // Remove any references to SCC. Vector instructions can't read from it, and
2021 // We're just about to add the implicit use / defs of VCC, and we don't want
2022 // both.
2023 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
2024 MachineOperand &Op = Inst->getOperand(i);
2025 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
2026 Inst->RemoveOperand(i);
2027 }
2028
Matt Arsenault27cc9582014-04-18 01:53:18 +00002029 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2030 // We are converting these to a BFE, so we need to add the missing
2031 // operands for the size and offset.
2032 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2033 Inst->addOperand(MachineOperand::CreateImm(0));
2034 Inst->addOperand(MachineOperand::CreateImm(Size));
2035
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002036 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2037 // The VALU version adds the second operand to the result, so insert an
2038 // extra 0 operand.
2039 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002040 }
2041
Matt Arsenault27cc9582014-04-18 01:53:18 +00002042 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002043
Matt Arsenault78b86702014-04-18 05:19:26 +00002044 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2045 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
2046 // If we need to move this to VGPRs, we need to unpack the second operand
2047 // back into the 2 separate ones for bit offset and width.
2048 assert(OffsetWidthOp.isImm() &&
2049 "Scalar BFE is only implemented for constant width and offset");
2050 uint32_t Imm = OffsetWidthOp.getImm();
2051
2052 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2053 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00002054 Inst->RemoveOperand(2); // Remove old immediate.
2055 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002056 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002057 }
2058
Tom Stellard82166022013-11-13 23:36:37 +00002059 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00002060
Tom Stellard82166022013-11-13 23:36:37 +00002061 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
2062
Matt Arsenault27cc9582014-04-18 01:53:18 +00002063 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00002064 // For target instructions, getOpRegClass just returns the virtual
2065 // register class associated with the operand, so we need to find an
2066 // equivalent VGPR register class in order to move the instruction to the
2067 // VALU.
2068 case AMDGPU::COPY:
2069 case AMDGPU::PHI:
2070 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00002071 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00002072 if (RI.hasVGPRs(NewDstRC))
2073 continue;
2074 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2075 if (!NewDstRC)
2076 continue;
2077 break;
2078 default:
2079 break;
2080 }
2081
2082 unsigned DstReg = Inst->getOperand(0).getReg();
2083 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
2084 MRI.replaceRegWith(DstReg, NewDstReg);
2085
Tom Stellarde1a24452014-04-17 21:00:01 +00002086 // Legalize the operands
2087 legalizeOperands(Inst);
2088
Tom Stellard82166022013-11-13 23:36:37 +00002089 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
2090 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00002091 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00002092 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2093 Worklist.push_back(&UseMI);
2094 }
2095 }
2096 }
2097}
2098
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002099//===----------------------------------------------------------------------===//
2100// Indirect addressing callbacks
2101//===----------------------------------------------------------------------===//
2102
2103unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
2104 unsigned Channel) const {
2105 assert(Channel == 0);
2106 return RegIndex;
2107}
2108
Tom Stellard26a3b672013-10-22 18:19:10 +00002109const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002110 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002111}
2112
Matt Arsenault689f3252014-06-09 16:36:31 +00002113void SIInstrInfo::splitScalar64BitUnaryOp(
2114 SmallVectorImpl<MachineInstr *> &Worklist,
2115 MachineInstr *Inst,
2116 unsigned Opcode) const {
2117 MachineBasicBlock &MBB = *Inst->getParent();
2118 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2119
2120 MachineOperand &Dest = Inst->getOperand(0);
2121 MachineOperand &Src0 = Inst->getOperand(1);
2122 DebugLoc DL = Inst->getDebugLoc();
2123
2124 MachineBasicBlock::iterator MII = Inst;
2125
2126 const MCInstrDesc &InstDesc = get(Opcode);
2127 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2128 MRI.getRegClass(Src0.getReg()) :
2129 &AMDGPU::SGPR_32RegClass;
2130
2131 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2132
2133 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2134 AMDGPU::sub0, Src0SubRC);
2135
2136 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2137 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2138
2139 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
2140 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
2141 .addOperand(SrcReg0Sub0);
2142
2143 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2144 AMDGPU::sub1, Src0SubRC);
2145
2146 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
2147 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
2148 .addOperand(SrcReg0Sub1);
2149
2150 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
2151 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2152 .addReg(DestSub0)
2153 .addImm(AMDGPU::sub0)
2154 .addReg(DestSub1)
2155 .addImm(AMDGPU::sub1);
2156
2157 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2158
2159 // Try to legalize the operands in case we need to swap the order to keep it
2160 // valid.
2161 Worklist.push_back(LoHalf);
2162 Worklist.push_back(HiHalf);
2163}
2164
2165void SIInstrInfo::splitScalar64BitBinaryOp(
2166 SmallVectorImpl<MachineInstr *> &Worklist,
2167 MachineInstr *Inst,
2168 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002169 MachineBasicBlock &MBB = *Inst->getParent();
2170 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2171
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002172 MachineOperand &Dest = Inst->getOperand(0);
2173 MachineOperand &Src0 = Inst->getOperand(1);
2174 MachineOperand &Src1 = Inst->getOperand(2);
2175 DebugLoc DL = Inst->getDebugLoc();
2176
2177 MachineBasicBlock::iterator MII = Inst;
2178
2179 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002180 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2181 MRI.getRegClass(Src0.getReg()) :
2182 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002183
Matt Arsenault684dc802014-03-24 20:08:13 +00002184 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2185 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2186 MRI.getRegClass(Src1.getReg()) :
2187 &AMDGPU::SGPR_32RegClass;
2188
2189 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2190
2191 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2192 AMDGPU::sub0, Src0SubRC);
2193 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2194 AMDGPU::sub0, Src1SubRC);
2195
2196 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2197 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2198
2199 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002200 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002201 .addOperand(SrcReg0Sub0)
2202 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002203
Matt Arsenault684dc802014-03-24 20:08:13 +00002204 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2205 AMDGPU::sub1, Src0SubRC);
2206 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2207 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002208
Matt Arsenault684dc802014-03-24 20:08:13 +00002209 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002210 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002211 .addOperand(SrcReg0Sub1)
2212 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002213
Matt Arsenault684dc802014-03-24 20:08:13 +00002214 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002215 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2216 .addReg(DestSub0)
2217 .addImm(AMDGPU::sub0)
2218 .addReg(DestSub1)
2219 .addImm(AMDGPU::sub1);
2220
2221 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2222
2223 // Try to legalize the operands in case we need to swap the order to keep it
2224 // valid.
2225 Worklist.push_back(LoHalf);
2226 Worklist.push_back(HiHalf);
2227}
2228
Matt Arsenault8333e432014-06-10 19:18:24 +00002229void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2230 MachineInstr *Inst) const {
2231 MachineBasicBlock &MBB = *Inst->getParent();
2232 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2233
2234 MachineBasicBlock::iterator MII = Inst;
2235 DebugLoc DL = Inst->getDebugLoc();
2236
2237 MachineOperand &Dest = Inst->getOperand(0);
2238 MachineOperand &Src = Inst->getOperand(1);
2239
2240 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32);
2241 const TargetRegisterClass *SrcRC = Src.isReg() ?
2242 MRI.getRegClass(Src.getReg()) :
2243 &AMDGPU::SGPR_32RegClass;
2244
2245 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2246 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2247
2248 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2249
2250 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2251 AMDGPU::sub0, SrcSubRC);
2252 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2253 AMDGPU::sub1, SrcSubRC);
2254
2255 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
2256 .addOperand(SrcRegSub0)
2257 .addImm(0);
2258
2259 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
2260 .addOperand(SrcRegSub1)
2261 .addReg(MidReg);
2262
2263 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2264
2265 Worklist.push_back(First);
2266 Worklist.push_back(Second);
2267}
2268
Matt Arsenault94812212014-11-14 18:18:16 +00002269void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2270 MachineInstr *Inst) const {
2271 MachineBasicBlock &MBB = *Inst->getParent();
2272 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2273 MachineBasicBlock::iterator MII = Inst;
2274 DebugLoc DL = Inst->getDebugLoc();
2275
2276 MachineOperand &Dest = Inst->getOperand(0);
2277 uint32_t Imm = Inst->getOperand(2).getImm();
2278 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2279 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2280
Matt Arsenault6ad34262014-11-14 18:40:49 +00002281 (void) Offset;
2282
Matt Arsenault94812212014-11-14 18:18:16 +00002283 // Only sext_inreg cases handled.
2284 assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 &&
2285 BitWidth <= 32 &&
2286 Offset == 0 &&
2287 "Not implemented");
2288
2289 if (BitWidth < 32) {
2290 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2291 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2292 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2293
2294 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2295 .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0)
2296 .addImm(0)
2297 .addImm(BitWidth);
2298
2299 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2300 .addImm(31)
2301 .addReg(MidRegLo);
2302
2303 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2304 .addReg(MidRegLo)
2305 .addImm(AMDGPU::sub0)
2306 .addReg(MidRegHi)
2307 .addImm(AMDGPU::sub1);
2308
2309 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2310 return;
2311 }
2312
2313 MachineOperand &Src = Inst->getOperand(1);
2314 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2315 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2316
2317 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2318 .addImm(31)
2319 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2320
2321 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2322 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2323 .addImm(AMDGPU::sub0)
2324 .addReg(TmpReg)
2325 .addImm(AMDGPU::sub1);
2326
2327 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2328}
2329
Matt Arsenault27cc9582014-04-18 01:53:18 +00002330void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
2331 MachineInstr *Inst) const {
2332 // Add the implict and explicit register definitions.
2333 if (NewDesc.ImplicitUses) {
2334 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
2335 unsigned Reg = NewDesc.ImplicitUses[i];
2336 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
2337 }
2338 }
2339
2340 if (NewDesc.ImplicitDefs) {
2341 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
2342 unsigned Reg = NewDesc.ImplicitDefs[i];
2343 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
2344 }
2345 }
2346}
2347
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002348unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI,
2349 int OpIndices[3]) const {
2350 const MCInstrDesc &Desc = get(MI->getOpcode());
2351
2352 // Find the one SGPR operand we are allowed to use.
2353 unsigned SGPRReg = AMDGPU::NoRegister;
2354
2355 // First we need to consider the instruction's operand requirements before
2356 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2357 // of VCC, but we are still bound by the constant bus requirement to only use
2358 // one.
2359 //
2360 // If the operand's class is an SGPR, we can never move it.
2361
2362 for (const MachineOperand &MO : MI->implicit_operands()) {
2363 // We only care about reads.
2364 if (MO.isDef())
2365 continue;
2366
2367 if (MO.getReg() == AMDGPU::VCC)
2368 return AMDGPU::VCC;
2369
2370 if (MO.getReg() == AMDGPU::FLAT_SCR)
2371 return AMDGPU::FLAT_SCR;
2372 }
2373
2374 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2375 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2376
2377 for (unsigned i = 0; i < 3; ++i) {
2378 int Idx = OpIndices[i];
2379 if (Idx == -1)
2380 break;
2381
2382 const MachineOperand &MO = MI->getOperand(Idx);
2383 if (RI.isSGPRClassID(Desc.OpInfo[Idx].RegClass))
2384 SGPRReg = MO.getReg();
2385
2386 if (MO.isReg() && RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
2387 UsedSGPRs[i] = MO.getReg();
2388 }
2389
2390 if (SGPRReg != AMDGPU::NoRegister)
2391 return SGPRReg;
2392
2393 // We don't have a required SGPR operand, so we have a bit more freedom in
2394 // selecting operands to move.
2395
2396 // Try to select the most used SGPR. If an SGPR is equal to one of the
2397 // others, we choose that.
2398 //
2399 // e.g.
2400 // V_FMA_F32 v0, s0, s0, s0 -> No moves
2401 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
2402
2403 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
2404 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
2405 SGPRReg = UsedSGPRs[0];
2406 }
2407
2408 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
2409 if (UsedSGPRs[1] == UsedSGPRs[2])
2410 SGPRReg = UsedSGPRs[1];
2411 }
2412
2413 return SGPRReg;
2414}
2415
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002416MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2417 MachineBasicBlock *MBB,
2418 MachineBasicBlock::iterator I,
2419 unsigned ValueReg,
2420 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002421 const DebugLoc &DL = MBB->findDebugLoc(I);
2422 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2423 getIndirectIndexBegin(*MBB->getParent()));
2424
2425 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2426 .addReg(IndirectBaseReg, RegState::Define)
2427 .addOperand(I->getOperand(0))
2428 .addReg(IndirectBaseReg)
2429 .addReg(OffsetReg)
2430 .addImm(0)
2431 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002432}
2433
2434MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2435 MachineBasicBlock *MBB,
2436 MachineBasicBlock::iterator I,
2437 unsigned ValueReg,
2438 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002439 const DebugLoc &DL = MBB->findDebugLoc(I);
2440 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2441 getIndirectIndexBegin(*MBB->getParent()));
2442
2443 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
2444 .addOperand(I->getOperand(0))
2445 .addOperand(I->getOperand(1))
2446 .addReg(IndirectBaseReg)
2447 .addReg(OffsetReg)
2448 .addImm(0);
2449
2450}
2451
2452void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2453 const MachineFunction &MF) const {
2454 int End = getIndirectIndexEnd(MF);
2455 int Begin = getIndirectIndexBegin(MF);
2456
2457 if (End == -1)
2458 return;
2459
2460
2461 for (int Index = Begin; Index <= End; ++Index)
2462 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
2463
Tom Stellard415ef6d2013-11-13 23:58:51 +00002464 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002465 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2466
Tom Stellard415ef6d2013-11-13 23:58:51 +00002467 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002468 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2469
Tom Stellard415ef6d2013-11-13 23:58:51 +00002470 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002471 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2472
Tom Stellard415ef6d2013-11-13 23:58:51 +00002473 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002474 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2475
Tom Stellard415ef6d2013-11-13 23:58:51 +00002476 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002477 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002478}
Tom Stellard1aaad692014-07-21 16:55:33 +00002479
Tom Stellard6407e1e2014-08-01 00:32:33 +00002480MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00002481 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00002482 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2483 if (Idx == -1)
2484 return nullptr;
2485
2486 return &MI.getOperand(Idx);
2487}