blob: 6ebfa3ce0c34942d7d598b5fe340fe9fb36882b6 [file] [log] [blame]
Konstantin Zhuravlyov30f03b32018-06-27 05:36:03 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU assembly printer -------------------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "AMDGPUTargetMachine.h"
23#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000024#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000025#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellardc5015012018-05-24 20:02:01 +000026#include "R600AsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "R600Defines.h"
28#include "R600MachineFunctionInfo.h"
29#include "R600RegisterInfo.h"
30#include "SIDefines.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000031#include "SIInstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000032#include "SIMachineFunctionInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000033#include "SIRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000034#include "Utils/AMDGPUBaseInfo.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000035#include "llvm/BinaryFormat/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000036#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000037#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCSectionELF.h"
40#include "llvm/MC/MCStreamer.h"
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000041#include "llvm/Support/AMDGPUMetadata.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000042#include "llvm/Support/MathExtras.h"
43#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000044#include "llvm/Target/TargetLoweringObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000045
46using namespace llvm;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000047using namespace llvm::AMDGPU;
Tom Stellard45bb48e2015-06-13 03:28:10 +000048
49// TODO: This should get the default rounding mode from the kernel. We just set
50// the default here, but this could change if the OpenCL rounding mode pragmas
51// are used.
52//
53// The denormal mode here should match what is reported by the OpenCL runtime
54// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
55// can also be override to flush with the -cl-denorms-are-zero compiler flag.
56//
57// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
58// precision, and leaves single precision to flush all and does not report
59// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
60// CL_FP_DENORM for both.
61//
62// FIXME: It seems some instructions do not support single precision denormals
63// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
64// and sin_f32, cos_f32 on most parts).
65
66// We want to use these instructions, and using fp32 denormals also causes
67// instructions to run at the double precision rate for the device so it's
68// probably best to just report no single precision denormals.
69static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000070 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000071 // TODO: Is there any real use for the flush in only / flush out only modes?
72
73 uint32_t FP32Denormals =
74 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
75
76 uint32_t FP64Denormals =
77 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
78
79 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
80 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
81 FP_DENORM_MODE_SP(FP32Denormals) |
82 FP_DENORM_MODE_DP(FP64Denormals);
83}
84
85static AsmPrinter *
86createAMDGPUAsmPrinterPass(TargetMachine &tm,
87 std::unique_ptr<MCStreamer> &&Streamer) {
88 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
89}
90
91extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000092 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
Tom Stellardc5015012018-05-24 20:02:01 +000093 llvm::createR600AsmPrinterPass);
Mehdi Aminif42454b2016-10-09 23:00:34 +000094 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
95 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000096}
97
98AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
99 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000100 : AsmPrinter(TM, std::move(Streamer)) {
101 AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS();
102 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000103
Mehdi Amini117296c2016-10-01 02:56:57 +0000104StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000105 return "AMDGPU Assembly Printer";
106}
107
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000108const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const {
109 return TM.getMCSubtargetInfo();
110}
111
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000112AMDGPUTargetStreamer* AMDGPUAsmPrinter::getTargetStreamer() const {
113 if (!OutStreamer)
114 return nullptr;
115 return static_cast<AMDGPUTargetStreamer*>(OutStreamer->getTargetStreamer());
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000116}
117
Tom Stellardf4218372016-01-12 17:18:17 +0000118void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000119 if (IsaInfo::hasCodeObjectV3(getSTI()) &&
120 TM.getTargetTriple().getOS() == Triple::AMDHSA)
121 return;
122
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000123 if (TM.getTargetTriple().getOS() != Triple::AMDHSA &&
124 TM.getTargetTriple().getOS() != Triple::AMDPAL)
125 return;
126
127 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
128 HSAMetadataStream.begin(M);
129
130 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
131 readPALMetadata(M);
132
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000133 // HSA emits NT_AMDGPU_HSA_CODE_OBJECT_VERSION for code objects v2.
134 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000135 getTargetStreamer()->EmitDirectiveHSACodeObjectVersion(2, 1);
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000136
137 // HSA and PAL emit NT_AMDGPU_HSA_ISA for code objects v2.
138 IsaInfo::IsaVersion ISA = IsaInfo::getIsaVersion(getSTI()->getFeatureBits());
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000139 getTargetStreamer()->EmitDirectiveHSACodeObjectISA(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000140 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000141}
142
143void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000144 // TODO: Add metadata to code object v3.
145 if (IsaInfo::hasCodeObjectV3(getSTI()) &&
146 TM.getTargetTriple().getOS() == Triple::AMDHSA)
147 return;
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000148
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000149 // Following code requires TargetStreamer to be present.
150 if (!getTargetStreamer())
151 return;
152
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000153 // Emit ISA Version (NT_AMD_AMDGPU_ISA).
154 std::string ISAVersionString;
155 raw_string_ostream ISAVersionStream(ISAVersionString);
156 IsaInfo::streamIsaVersion(getSTI(), ISAVersionStream);
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000157 getTargetStreamer()->EmitISAVersion(ISAVersionStream.str());
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000158
159 // Emit HSA Metadata (NT_AMD_AMDGPU_HSA_METADATA).
160 if (TM.getTargetTriple().getOS() == Triple::AMDHSA) {
161 HSAMetadataStream.end();
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000162 getTargetStreamer()->EmitHSAMetadata(HSAMetadataStream.getHSAMetadata());
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000163 }
164
165 // Emit PAL Metadata (NT_AMD_AMDGPU_PAL_METADATA).
Tim Renouf72800f02017-10-03 19:03:52 +0000166 if (TM.getTargetTriple().getOS() == Triple::AMDPAL) {
167 // Copy the PAL metadata from the map where we collected it into a vector,
168 // then write it as a .note.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000169 PALMD::Metadata PALMetadataVector;
170 for (auto i : PALMetadataMap) {
171 PALMetadataVector.push_back(i.first);
172 PALMetadataVector.push_back(i.second);
Tim Renouf72800f02017-10-03 19:03:52 +0000173 }
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000174 getTargetStreamer()->EmitPALMetadata(PALMetadataVector);
Tim Renouf72800f02017-10-03 19:03:52 +0000175 }
Tom Stellardf4218372016-01-12 17:18:17 +0000176}
177
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000178bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
179 const MachineBasicBlock *MBB) const {
180 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
181 return false;
182
183 if (MBB->empty())
184 return true;
185
186 // If this is a block implementing a long branch, an expression relative to
187 // the start of the block is needed. to the start of the block.
188 // XXX - Is there a smarter way to check this?
189 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
190}
191
Tom Stellardf151a452015-06-26 21:14:58 +0000192void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000193 const SIMachineFunctionInfo &MFI = *MF->getInfo<SIMachineFunctionInfo>();
194 if (!MFI.isEntryFunction())
195 return;
196 if (IsaInfo::hasCodeObjectV3(getSTI()) &&
197 TM.getTargetTriple().getOS() == Triple::AMDHSA)
Matt Arsenault021a2182017-04-19 19:38:10 +0000198 return;
199
Tom Stellardf151a452015-06-26 21:14:58 +0000200 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000201 amd_kernel_code_t KernelCode;
Matt Arsenaultceafc552018-05-29 17:42:50 +0000202 if (STM.isAmdCodeObjectV2(MF->getFunction())) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000203 getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF);
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000204 getTargetStreamer()->EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000205 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000206
207 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
208 return;
Konstantin Zhuravlyov516651b2017-10-11 22:59:35 +0000209
Matthias Braunf1caa282017-12-15 22:22:58 +0000210 HSAMetadataStream.emitKernel(MF->getFunction(),
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +0000211 getHSACodeProps(*MF, CurrentProgramInfo),
212 getHSADebugProps(*MF, CurrentProgramInfo));
Tom Stellardf151a452015-06-26 21:14:58 +0000213}
214
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000215void AMDGPUAsmPrinter::EmitFunctionBodyEnd() {
216 const SIMachineFunctionInfo &MFI = *MF->getInfo<SIMachineFunctionInfo>();
217 if (!MFI.isEntryFunction())
218 return;
219 if (!IsaInfo::hasCodeObjectV3(getSTI()) ||
220 TM.getTargetTriple().getOS() != Triple::AMDHSA)
221 return;
222
Konstantin Zhuravlyovce25bc32018-06-12 18:33:51 +0000223 auto &Streamer = getTargetStreamer()->getStreamer();
224 auto &Context = Streamer.getContext();
225 auto &ObjectFileInfo = *Context.getObjectFileInfo();
226 auto &ReadOnlySection = *ObjectFileInfo.getReadOnlySection();
227
228 Streamer.PushSection();
229 Streamer.SwitchSection(&ReadOnlySection);
230
231 // CP microcode requires the kernel descriptor to be allocated on 64 byte
232 // alignment.
233 Streamer.EmitValueToAlignment(64, 0, 1, 0);
234 if (ReadOnlySection.getAlignment() < 64)
235 ReadOnlySection.setAlignment(64);
236
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000237 SmallString<128> KernelName;
238 getNameWithPrefix(KernelName, &MF->getFunction());
239 getTargetStreamer()->EmitAmdhsaKernelDescriptor(
Scott Linder1e8c2c72018-06-21 19:38:56 +0000240 *getSTI(), KernelName, getAmdhsaKernelDescriptor(*MF, CurrentProgramInfo),
241 CurrentProgramInfo.NumVGPRsForWavesPerEU,
242 CurrentProgramInfo.NumSGPRsForWavesPerEU -
243 IsaInfo::getNumExtraSGPRs(getSTI()->getFeatureBits(),
244 CurrentProgramInfo.VCCUsed,
245 CurrentProgramInfo.FlatUsed),
246 CurrentProgramInfo.VCCUsed, CurrentProgramInfo.FlatUsed,
247 hasXNACK(*getSTI()));
Konstantin Zhuravlyovce25bc32018-06-12 18:33:51 +0000248
249 Streamer.PopSection();
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000250}
251
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000252void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000253 if (IsaInfo::hasCodeObjectV3(getSTI()) &&
254 TM.getTargetTriple().getOS() == Triple::AMDHSA) {
255 AsmPrinter::EmitFunctionEntryLabel();
256 return;
257 }
258
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000259 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
260 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Matt Arsenaultceafc552018-05-29 17:42:50 +0000261 if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(MF->getFunction())) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000262 SmallString<128> SymbolName;
Matthias Braunf1caa282017-12-15 22:22:58 +0000263 getNameWithPrefix(SymbolName, &MF->getFunction()),
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000264 getTargetStreamer()->EmitAMDGPUSymbolType(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000265 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000266 }
Tim Renoufcead41d2017-12-08 14:09:34 +0000267 const AMDGPUSubtarget &STI = MF->getSubtarget<AMDGPUSubtarget>();
268 if (STI.dumpCode()) {
269 // Disassemble function name label to text.
Matthias Braunf1caa282017-12-15 22:22:58 +0000270 DisasmLines.push_back(MF->getName().str() + ":");
Tim Renoufcead41d2017-12-08 14:09:34 +0000271 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLines.back().size());
272 HexLines.push_back("");
273 }
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000274
275 AsmPrinter::EmitFunctionEntryLabel();
276}
277
Tim Renoufcead41d2017-12-08 14:09:34 +0000278void AMDGPUAsmPrinter::EmitBasicBlockStart(const MachineBasicBlock &MBB) const {
279 const AMDGPUSubtarget &STI = MBB.getParent()->getSubtarget<AMDGPUSubtarget>();
280 if (STI.dumpCode() && !isBlockOnlyReachableByFallthrough(&MBB)) {
281 // Write a line for the basic block label if it is not only fallthrough.
282 DisasmLines.push_back(
283 (Twine("BB") + Twine(getFunctionNumber())
284 + "_" + Twine(MBB.getNumber()) + ":").str());
285 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLines.back().size());
286 HexLines.push_back("");
287 }
288 AsmPrinter::EmitBasicBlockStart(MBB);
289}
290
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000291void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
292
Tom Stellard00f2f912015-12-02 19:47:57 +0000293 // Group segment variables aren't emitted in HSA.
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000294 if (AMDGPU::isGroupSegment(GV))
Tom Stellard00f2f912015-12-02 19:47:57 +0000295 return;
296
Tom Stellardfcfaea42016-05-05 17:03:33 +0000297 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000298}
299
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000300bool AMDGPUAsmPrinter::doFinalization(Module &M) {
301 CallGraphResourceInfo.clear();
302 return AsmPrinter::doFinalization(M);
303}
304
Tim Renouf72800f02017-10-03 19:03:52 +0000305// For the amdpal OS type, read the amdgpu.pal.metadata supplied by the
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000306// frontend into our PALMetadataMap, ready for per-function modification. It
Tim Renouf72800f02017-10-03 19:03:52 +0000307// is a NamedMD containing an MDTuple containing a number of MDNodes each of
308// which is an integer value, and each two integer values forms a key=value
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000309// pair that we store as PALMetadataMap[key]=value in the map.
310void AMDGPUAsmPrinter::readPALMetadata(Module &M) {
Tim Renouf72800f02017-10-03 19:03:52 +0000311 auto NamedMD = M.getNamedMetadata("amdgpu.pal.metadata");
312 if (!NamedMD || !NamedMD->getNumOperands())
313 return;
314 auto Tuple = dyn_cast<MDTuple>(NamedMD->getOperand(0));
315 if (!Tuple)
316 return;
317 for (unsigned I = 0, E = Tuple->getNumOperands() & -2; I != E; I += 2) {
318 auto Key = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I));
319 auto Val = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I + 1));
320 if (!Key || !Val)
321 continue;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000322 PALMetadataMap[Key->getZExtValue()] = Val->getZExtValue();
Tim Renouf72800f02017-10-03 19:03:52 +0000323 }
324}
325
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000326// Print comments that apply to both callable functions and entry points.
327void AMDGPUAsmPrinter::emitCommonFunctionComments(
328 uint32_t NumVGPR,
329 uint32_t NumSGPR,
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000330 uint64_t ScratchSize,
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000331 uint64_t CodeSize,
332 const AMDGPUMachineFunction *MFI) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000333 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false);
334 OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false);
335 OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false);
336 OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false);
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000337 OutStreamer->emitRawComment(" MemoryBound: " + Twine(MFI->isMemoryBound()),
338 false);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000339}
340
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000341uint16_t AMDGPUAsmPrinter::getAmdhsaKernelCodeProperties(
342 const MachineFunction &MF) const {
343 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
344 uint16_t KernelCodeProperties = 0;
345
346 if (MFI.hasPrivateSegmentBuffer()) {
347 KernelCodeProperties |=
348 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
349 }
350 if (MFI.hasDispatchPtr()) {
351 KernelCodeProperties |=
352 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
353 }
354 if (MFI.hasQueuePtr()) {
355 KernelCodeProperties |=
356 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
357 }
358 if (MFI.hasKernargSegmentPtr()) {
359 KernelCodeProperties |=
360 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
361 }
362 if (MFI.hasDispatchID()) {
363 KernelCodeProperties |=
364 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
365 }
366 if (MFI.hasFlatScratchInit()) {
367 KernelCodeProperties |=
368 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
369 }
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000370
371 return KernelCodeProperties;
372}
373
374amdhsa::kernel_descriptor_t AMDGPUAsmPrinter::getAmdhsaKernelDescriptor(
375 const MachineFunction &MF,
376 const SIProgramInfo &PI) const {
377 amdhsa::kernel_descriptor_t KernelDescriptor;
378 memset(&KernelDescriptor, 0x0, sizeof(KernelDescriptor));
379
380 assert(isUInt<32>(PI.ScratchSize));
381 assert(isUInt<32>(PI.ComputePGMRSrc1));
382 assert(isUInt<32>(PI.ComputePGMRSrc2));
383
384 KernelDescriptor.group_segment_fixed_size = PI.LDSSize;
385 KernelDescriptor.private_segment_fixed_size = PI.ScratchSize;
386 KernelDescriptor.compute_pgm_rsrc1 = PI.ComputePGMRSrc1;
387 KernelDescriptor.compute_pgm_rsrc2 = PI.ComputePGMRSrc2;
388 KernelDescriptor.kernel_code_properties = getAmdhsaKernelCodeProperties(MF);
389
390 return KernelDescriptor;
391}
392
Tom Stellard45bb48e2015-06-13 03:28:10 +0000393bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000394 CurrentProgramInfo = SIProgramInfo();
395
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000396 const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000397
398 // The starting address of all shader programs must be 256 bytes aligned.
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000399 // Regular functions just need the basic required instruction alignment.
400 MF.setAlignment(MFI->isEntryFunction() ? 8 : 2);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000401
402 SetupMachineFunction(MF);
403
Tom Stellard45bb48e2015-06-13 03:28:10 +0000404 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000405 MCContext &Context = getObjFileLowering().getContext();
Tim Renouf807ecc32018-02-06 13:39:38 +0000406 // FIXME: This should be an explicit check for Mesa.
407 if (!STM.isAmdHsaOS() && !STM.isAmdPalOS()) {
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000408 MCSectionELF *ConfigSection =
409 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
410 OutStreamer->SwitchSection(ConfigSection);
411 }
412
Tom Stellardc5015012018-05-24 20:02:01 +0000413 if (MFI->isEntryFunction()) {
414 getSIProgramInfo(CurrentProgramInfo, MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000415 } else {
Tom Stellardc5015012018-05-24 20:02:01 +0000416 auto I = CallGraphResourceInfo.insert(
417 std::make_pair(&MF.getFunction(), SIFunctionResourceInfo()));
418 SIFunctionResourceInfo &Info = I.first->second;
419 assert(I.second && "should only be called once per function");
420 Info = analyzeResourceUsage(MF);
421 }
422
423 if (STM.isAmdPalOS())
424 EmitPALMetadata(MF, CurrentProgramInfo);
425 else if (!STM.isAmdHsaOS()) {
426 EmitProgramInfoSI(MF, CurrentProgramInfo);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000427 }
428
429 DisasmLines.clear();
430 HexLines.clear();
431 DisasmLineMaxLen = 0;
432
433 EmitFunctionBody();
434
435 if (isVerbose()) {
436 MCSectionELF *CommentSection =
437 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
438 OutStreamer->SwitchSection(CommentSection);
439
Tom Stellardc5015012018-05-24 20:02:01 +0000440 if (!MFI->isEntryFunction()) {
441 OutStreamer->emitRawComment(" Function info:", false);
442 SIFunctionResourceInfo &Info = CallGraphResourceInfo[&MF.getFunction()];
443 emitCommonFunctionComments(
444 Info.NumVGPR,
445 Info.getTotalNumSGPRs(MF.getSubtarget<SISubtarget>()),
446 Info.PrivateSegmentSize,
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000447 getFunctionCodeSize(MF), MFI);
Tom Stellardc5015012018-05-24 20:02:01 +0000448 return false;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000449 }
Tom Stellardc5015012018-05-24 20:02:01 +0000450
451 OutStreamer->emitRawComment(" Kernel info:", false);
452 emitCommonFunctionComments(CurrentProgramInfo.NumVGPR,
453 CurrentProgramInfo.NumSGPR,
454 CurrentProgramInfo.ScratchSize,
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000455 getFunctionCodeSize(MF), MFI);
Tom Stellardc5015012018-05-24 20:02:01 +0000456
457 OutStreamer->emitRawComment(
458 " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false);
459 OutStreamer->emitRawComment(
460 " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false);
461 OutStreamer->emitRawComment(
462 " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) +
463 " bytes/workgroup (compile time only)", false);
464
465 OutStreamer->emitRawComment(
466 " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false);
467 OutStreamer->emitRawComment(
468 " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false);
469
470 OutStreamer->emitRawComment(
471 " NumSGPRsForWavesPerEU: " +
472 Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false);
473 OutStreamer->emitRawComment(
474 " NumVGPRsForWavesPerEU: " +
475 Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false);
476
477 OutStreamer->emitRawComment(
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000478 " WaveLimiterHint : " + Twine(MFI->needsWaveLimiter()), false);
479
Tom Stellardc5015012018-05-24 20:02:01 +0000480 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
481 OutStreamer->emitRawComment(
482 " DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
483 Twine(CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
484 OutStreamer->emitRawComment(
485 " DebuggerPrivateSegmentBufferSGPR: s" +
486 Twine(CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR), false);
487 }
488
489 OutStreamer->emitRawComment(
490 " COMPUTE_PGM_RSRC2:USER_SGPR: " +
491 Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false);
492 OutStreamer->emitRawComment(
493 " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
494 Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false);
495 OutStreamer->emitRawComment(
496 " COMPUTE_PGM_RSRC2:TGID_X_EN: " +
497 Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
498 OutStreamer->emitRawComment(
499 " COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
500 Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
501 OutStreamer->emitRawComment(
502 " COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
503 Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
504 OutStreamer->emitRawComment(
505 " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
506 Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)),
507 false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000508 }
509
510 if (STM.dumpCode()) {
511
512 OutStreamer->SwitchSection(
513 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
514
515 for (size_t i = 0; i < DisasmLines.size(); ++i) {
Tim Renoufcead41d2017-12-08 14:09:34 +0000516 std::string Comment = "\n";
517 if (!HexLines[i].empty()) {
518 Comment = std::string(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
519 Comment += " ; " + HexLines[i] + "\n";
520 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000521
522 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
523 OutStreamer->EmitBytes(StringRef(Comment));
524 }
525 }
526
527 return false;
528}
529
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000530uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000531 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000532 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000533
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000534 uint64_t CodeSize = 0;
535
Tom Stellard45bb48e2015-06-13 03:28:10 +0000536 for (const MachineBasicBlock &MBB : MF) {
537 for (const MachineInstr &MI : MBB) {
538 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000539
540 // TODO: Should we count size of debug info?
Shiva Chen801bf7e2018-05-09 02:42:00 +0000541 if (MI.isDebugInstr())
Matt Arsenaultc5746862015-08-12 09:04:44 +0000542 continue;
543
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000544 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000545 }
546 }
547
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000548 return CodeSize;
549}
550
551static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI,
552 const SIInstrInfo &TII,
553 unsigned Reg) {
554 for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) {
555 if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent()))
556 return true;
557 }
558
559 return false;
560}
561
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000562int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs(
563 const SISubtarget &ST) const {
Scott Linder1e8c2c72018-06-21 19:38:56 +0000564 return NumExplicitSGPR + IsaInfo::getNumExtraSGPRs(ST.getFeatureBits(),
565 UsesVCC, UsesFlatScratch);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000566}
567
568AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage(
569 const MachineFunction &MF) const {
570 SIFunctionResourceInfo Info;
571
572 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
573 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
574 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
575 const MachineRegisterInfo &MRI = MF.getRegInfo();
576 const SIInstrInfo *TII = ST.getInstrInfo();
577 const SIRegisterInfo &TRI = TII->getRegisterInfo();
578
579 Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) ||
580 MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI);
581
582 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
583 // instructions aren't used to access the scratch buffer. Inline assembly may
584 // need it though.
585 //
586 // If we only have implicit uses of flat_scr on flat instructions, it is not
587 // really needed.
588 if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() &&
589 (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) &&
590 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) &&
591 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) {
592 Info.UsesFlatScratch = false;
593 }
594
595 Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects();
596 Info.PrivateSegmentSize = FrameInfo.getStackSize();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000597 if (MFI->isStackRealigned())
598 Info.PrivateSegmentSize += FrameInfo.getMaxAlignment();
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000599
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000600
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000601 Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) ||
602 MRI.isPhysRegUsed(AMDGPU::VCC_HI);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000603
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000604 // If there are no calls, MachineRegisterInfo can tell us the used register
605 // count easily.
Matt Arsenault22cdb612017-09-05 18:36:36 +0000606 // A tail call isn't considered a call for MachineFrameInfo's purposes.
607 if (!FrameInfo.hasCalls() && !FrameInfo.hasTailCall()) {
Matt Arsenault2738ede2017-08-02 17:15:01 +0000608 MCPhysReg HighestVGPRReg = AMDGPU::NoRegister;
609 for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) {
610 if (MRI.isPhysRegUsed(Reg)) {
611 HighestVGPRReg = Reg;
612 break;
613 }
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000614 }
Matt Arsenault2738ede2017-08-02 17:15:01 +0000615
616 MCPhysReg HighestSGPRReg = AMDGPU::NoRegister;
617 for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) {
618 if (MRI.isPhysRegUsed(Reg)) {
619 HighestSGPRReg = Reg;
620 break;
621 }
622 }
623
624 // We found the maximum register index. They start at 0, so add one to get the
625 // number of registers.
626 Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 :
627 TRI.getHWRegIndex(HighestVGPRReg) + 1;
628 Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 :
629 TRI.getHWRegIndex(HighestSGPRReg) + 1;
630
631 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000632 }
633
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000634 int32_t MaxVGPR = -1;
635 int32_t MaxSGPR = -1;
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000636 uint64_t CalleeFrameSize = 0;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000637
638 for (const MachineBasicBlock &MBB : MF) {
639 for (const MachineInstr &MI : MBB) {
640 // TODO: Check regmasks? Do they occur anywhere except calls?
641 for (const MachineOperand &MO : MI.operands()) {
642 unsigned Width = 0;
643 bool IsSGPR = false;
644
645 if (!MO.isReg())
646 continue;
647
648 unsigned Reg = MO.getReg();
649 switch (Reg) {
650 case AMDGPU::EXEC:
651 case AMDGPU::EXEC_LO:
652 case AMDGPU::EXEC_HI:
653 case AMDGPU::SCC:
654 case AMDGPU::M0:
655 case AMDGPU::SRC_SHARED_BASE:
656 case AMDGPU::SRC_SHARED_LIMIT:
657 case AMDGPU::SRC_PRIVATE_BASE:
658 case AMDGPU::SRC_PRIVATE_LIMIT:
659 continue;
660
661 case AMDGPU::NoRegister:
Shiva Chen801bf7e2018-05-09 02:42:00 +0000662 assert(MI.isDebugInstr());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000663 continue;
664
665 case AMDGPU::VCC:
666 case AMDGPU::VCC_LO:
667 case AMDGPU::VCC_HI:
668 Info.UsesVCC = true;
669 continue;
670
671 case AMDGPU::FLAT_SCR:
672 case AMDGPU::FLAT_SCR_LO:
673 case AMDGPU::FLAT_SCR_HI:
674 continue;
675
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000676 case AMDGPU::XNACK_MASK:
677 case AMDGPU::XNACK_MASK_LO:
678 case AMDGPU::XNACK_MASK_HI:
679 llvm_unreachable("xnack_mask registers should not be used");
680
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000681 case AMDGPU::TBA:
682 case AMDGPU::TBA_LO:
683 case AMDGPU::TBA_HI:
684 case AMDGPU::TMA:
685 case AMDGPU::TMA_LO:
686 case AMDGPU::TMA_HI:
687 llvm_unreachable("trap handler registers should not be used");
688
689 default:
690 break;
691 }
692
693 if (AMDGPU::SReg_32RegClass.contains(Reg)) {
694 assert(!AMDGPU::TTMP_32RegClass.contains(Reg) &&
695 "trap handler registers should not be used");
696 IsSGPR = true;
697 Width = 1;
698 } else if (AMDGPU::VGPR_32RegClass.contains(Reg)) {
699 IsSGPR = false;
700 Width = 1;
701 } else if (AMDGPU::SReg_64RegClass.contains(Reg)) {
702 assert(!AMDGPU::TTMP_64RegClass.contains(Reg) &&
703 "trap handler registers should not be used");
704 IsSGPR = true;
705 Width = 2;
706 } else if (AMDGPU::VReg_64RegClass.contains(Reg)) {
707 IsSGPR = false;
708 Width = 2;
709 } else if (AMDGPU::VReg_96RegClass.contains(Reg)) {
710 IsSGPR = false;
711 Width = 3;
712 } else if (AMDGPU::SReg_128RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000713 assert(!AMDGPU::TTMP_128RegClass.contains(Reg) &&
714 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000715 IsSGPR = true;
716 Width = 4;
717 } else if (AMDGPU::VReg_128RegClass.contains(Reg)) {
718 IsSGPR = false;
719 Width = 4;
720 } else if (AMDGPU::SReg_256RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000721 assert(!AMDGPU::TTMP_256RegClass.contains(Reg) &&
722 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000723 IsSGPR = true;
724 Width = 8;
725 } else if (AMDGPU::VReg_256RegClass.contains(Reg)) {
726 IsSGPR = false;
727 Width = 8;
728 } else if (AMDGPU::SReg_512RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000729 assert(!AMDGPU::TTMP_512RegClass.contains(Reg) &&
730 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000731 IsSGPR = true;
732 Width = 16;
733 } else if (AMDGPU::VReg_512RegClass.contains(Reg)) {
734 IsSGPR = false;
735 Width = 16;
736 } else {
737 llvm_unreachable("Unknown register class");
738 }
739 unsigned HWReg = TRI.getHWRegIndex(Reg);
740 int MaxUsed = HWReg + Width - 1;
741 if (IsSGPR) {
742 MaxSGPR = MaxUsed > MaxSGPR ? MaxUsed : MaxSGPR;
743 } else {
744 MaxVGPR = MaxUsed > MaxVGPR ? MaxUsed : MaxVGPR;
745 }
746 }
747
748 if (MI.isCall()) {
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000749 // Pseudo used just to encode the underlying global. Is there a better
750 // way to track this?
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000751
752 const MachineOperand *CalleeOp
753 = TII->getNamedOperand(MI, AMDGPU::OpName::callee);
754 const Function *Callee = cast<Function>(CalleeOp->getGlobal());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000755 if (Callee->isDeclaration()) {
756 // If this is a call to an external function, we can't do much. Make
757 // conservative guesses.
758
759 // 48 SGPRs - vcc, - flat_scr, -xnack
Scott Linder1e8c2c72018-06-21 19:38:56 +0000760 int MaxSGPRGuess =
761 47 - IsaInfo::getNumExtraSGPRs(ST.getFeatureBits(), true,
762 ST.hasFlatAddressSpace());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000763 MaxSGPR = std::max(MaxSGPR, MaxSGPRGuess);
764 MaxVGPR = std::max(MaxVGPR, 23);
765
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000766 CalleeFrameSize = std::max(CalleeFrameSize, UINT64_C(16384));
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000767 Info.UsesVCC = true;
768 Info.UsesFlatScratch = ST.hasFlatAddressSpace();
769 Info.HasDynamicallySizedStack = true;
770 } else {
771 // We force CodeGen to run in SCC order, so the callee's register
772 // usage etc. should be the cumulative usage of all callees.
773 auto I = CallGraphResourceInfo.find(Callee);
774 assert(I != CallGraphResourceInfo.end() &&
775 "callee should have been handled before caller");
776
777 MaxSGPR = std::max(I->second.NumExplicitSGPR - 1, MaxSGPR);
778 MaxVGPR = std::max(I->second.NumVGPR - 1, MaxVGPR);
779 CalleeFrameSize
780 = std::max(I->second.PrivateSegmentSize, CalleeFrameSize);
781 Info.UsesVCC |= I->second.UsesVCC;
782 Info.UsesFlatScratch |= I->second.UsesFlatScratch;
783 Info.HasDynamicallySizedStack |= I->second.HasDynamicallySizedStack;
784 Info.HasRecursion |= I->second.HasRecursion;
785 }
786
787 if (!Callee->doesNotRecurse())
788 Info.HasRecursion = true;
789 }
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000790 }
791 }
792
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000793 Info.NumExplicitSGPR = MaxSGPR + 1;
794 Info.NumVGPR = MaxVGPR + 1;
795 Info.PrivateSegmentSize += CalleeFrameSize;
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000796
797 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000798}
799
800void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
801 const MachineFunction &MF) {
802 SIFunctionResourceInfo Info = analyzeResourceUsage(MF);
803
804 ProgInfo.NumVGPR = Info.NumVGPR;
805 ProgInfo.NumSGPR = Info.NumExplicitSGPR;
806 ProgInfo.ScratchSize = Info.PrivateSegmentSize;
807 ProgInfo.VCCUsed = Info.UsesVCC;
808 ProgInfo.FlatUsed = Info.UsesFlatScratch;
809 ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion;
810
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000811 if (!isUInt<32>(ProgInfo.ScratchSize)) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000812 DiagnosticInfoStackSize DiagStackSize(MF.getFunction(),
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000813 ProgInfo.ScratchSize, DS_Error);
Matthias Braunf1caa282017-12-15 22:22:58 +0000814 MF.getFunction().getContext().diagnose(DiagStackSize);
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000815 }
816
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000817 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
818 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
819 const SIInstrInfo *TII = STM.getInstrInfo();
820 const SIRegisterInfo *RI = &TII->getRegisterInfo();
821
Scott Linder1e8c2c72018-06-21 19:38:56 +0000822 // TODO(scott.linder): The calculations related to SGPR/VGPR blocks are
823 // duplicated in part in AMDGPUAsmParser::calculateGPRBlocks, and could be
824 // unified.
825 unsigned ExtraSGPRs = IsaInfo::getNumExtraSGPRs(
826 STM.getFeatureBits(), ProgInfo.VCCUsed, ProgInfo.FlatUsed);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000827
Marek Olsak91f22fb2016-12-09 19:49:40 +0000828 // Check the addressable register limit before we add ExtraSGPRs.
829 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
830 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000831 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000832 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
Marek Olsak91f22fb2016-12-09 19:49:40 +0000833 // This can happen due to a compiler bug or when using inline asm.
Matthias Braunf1caa282017-12-15 22:22:58 +0000834 LLVMContext &Ctx = MF.getFunction().getContext();
835 DiagnosticInfoResourceLimit Diag(MF.getFunction(),
Marek Olsak91f22fb2016-12-09 19:49:40 +0000836 "addressable scalar registers",
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000837 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000838 DK_ResourceLimit,
839 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000840 Ctx.diagnose(Diag);
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000841 ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000842 }
843 }
844
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000845 // Account for extra SGPRs and VGPRs reserved for debugger use.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000846 ProgInfo.NumSGPR += ExtraSGPRs;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000847
Tim Renouffd8d4af2018-04-11 17:18:36 +0000848 // Ensure there are enough SGPRs and VGPRs for wave dispatch, where wave
849 // dispatch registers are function args.
850 unsigned WaveDispatchNumSGPR = 0, WaveDispatchNumVGPR = 0;
851 for (auto &Arg : MF.getFunction().args()) {
852 unsigned NumRegs = (Arg.getType()->getPrimitiveSizeInBits() + 31) / 32;
853 if (Arg.hasAttribute(Attribute::InReg))
854 WaveDispatchNumSGPR += NumRegs;
855 else
856 WaveDispatchNumVGPR += NumRegs;
857 }
858 ProgInfo.NumSGPR = std::max(ProgInfo.NumSGPR, WaveDispatchNumSGPR);
859 ProgInfo.NumVGPR = std::max(ProgInfo.NumVGPR, WaveDispatchNumVGPR);
860
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000861 // Adjust number of registers used to meet default/requested minimum/maximum
862 // number of waves per execution unit request.
863 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000864 std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000865 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000866 std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000867
Marek Olsak91f22fb2016-12-09 19:49:40 +0000868 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
869 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000870 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
871 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
872 // This can happen due to a compiler bug or when using inline asm to use
873 // the registers which are usually reserved for vcc etc.
Matthias Braunf1caa282017-12-15 22:22:58 +0000874 LLVMContext &Ctx = MF.getFunction().getContext();
875 DiagnosticInfoResourceLimit Diag(MF.getFunction(),
Marek Olsak91f22fb2016-12-09 19:49:40 +0000876 "scalar registers",
877 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000878 DK_ResourceLimit,
879 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000880 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000881 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
882 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000883 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000884 }
885
886 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000887 ProgInfo.NumSGPR =
888 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
889 ProgInfo.NumSGPRsForWavesPerEU =
890 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000891 }
892
Matt Arsenault161e2b42017-04-18 20:59:40 +0000893 if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000894 LLVMContext &Ctx = MF.getFunction().getContext();
895 DiagnosticInfoResourceLimit Diag(MF.getFunction(), "user SGPRs",
Matt Arsenault161e2b42017-04-18 20:59:40 +0000896 MFI->getNumUserSGPRs(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000897 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000898 }
899
Matt Arsenault52ef4012016-07-26 16:45:58 +0000900 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000901 LLVMContext &Ctx = MF.getFunction().getContext();
902 DiagnosticInfoResourceLimit Diag(MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000903 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000904 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000905 }
906
Scott Linder1e8c2c72018-06-21 19:38:56 +0000907 ProgInfo.SGPRBlocks = IsaInfo::getNumSGPRBlocks(
908 STM.getFeatureBits(), ProgInfo.NumSGPRsForWavesPerEU);
909 ProgInfo.VGPRBlocks = IsaInfo::getNumVGPRBlocks(
910 STM.getFeatureBits(), ProgInfo.NumVGPRsForWavesPerEU);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000911
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000912 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
913 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
914 // attribute was requested.
915 if (STM.debuggerEmitPrologue()) {
916 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
917 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
918 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
919 RI->getHWRegIndex(MFI->getScratchRSrcReg());
920 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000921
Tom Stellard45bb48e2015-06-13 03:28:10 +0000922 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
923 // register.
924 ProgInfo.FloatMode = getFPMode(MF);
925
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000926 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000927
Matt Arsenault7293f982016-01-28 20:53:35 +0000928 // Make clamp modifier on NaN input returns 0.
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000929 ProgInfo.DX10Clamp = STM.enableDX10Clamp();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000930
Tom Stellard45bb48e2015-06-13 03:28:10 +0000931 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000932 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000933 // LDS is allocated in 64 dword blocks.
934 LDSAlignShift = 8;
935 } else {
936 // LDS is allocated in 128 dword blocks.
937 LDSAlignShift = 9;
938 }
939
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000940 unsigned LDSSpillSize =
Matt Arsenault161e2b42017-04-18 20:59:40 +0000941 MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000942
Matt Arsenault52ef4012016-07-26 16:45:58 +0000943 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000944 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000945 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000946
947 // Scratch is allocated in 256 dword blocks.
948 unsigned ScratchAlignShift = 10;
949 // We need to program the hardware with the amount of scratch memory that
950 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
951 // scratch memory used per thread.
952 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000953 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000954 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000955 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000956
957 ProgInfo.ComputePGMRSrc1 =
958 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
959 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
960 S_00B848_PRIORITY(ProgInfo.Priority) |
961 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
962 S_00B848_PRIV(ProgInfo.Priv) |
963 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000964 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000965 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
966
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000967 // 0 = X, 1 = XY, 2 = XYZ
968 unsigned TIDIGCompCnt = 0;
969 if (MFI->hasWorkItemIDZ())
970 TIDIGCompCnt = 2;
971 else if (MFI->hasWorkItemIDY())
972 TIDIGCompCnt = 1;
973
Tom Stellard45bb48e2015-06-13 03:28:10 +0000974 ProgInfo.ComputePGMRSrc2 =
975 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000976 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Konstantin Zhuravlyov2ca6b1f2018-05-29 19:09:13 +0000977 // For AMDHSA, TRAP_HANDLER must be zero, as it is populated by the CP.
978 S_00B84C_TRAP_HANDLER(STM.isAmdHsaOS() ? 0 : STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000979 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
980 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
981 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
982 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
983 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
984 S_00B84C_EXCP_EN_MSB(0) |
Konstantin Zhuravlyov6ccb0762017-05-05 20:13:55 +0000985 // For AMDHSA, LDS_SIZE must be zero, as it is populated by the CP.
986 S_00B84C_LDS_SIZE(STM.isAmdHsaOS() ? 0 : ProgInfo.LDSBlocks) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000987 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000988}
989
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000990static unsigned getRsrcReg(CallingConv::ID CallConv) {
991 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000992 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000993 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000994 case CallingConv::AMDGPU_LS: return R_00B528_SPI_SHADER_PGM_RSRC1_LS;
Marek Olsaka302a7362017-05-02 15:41:10 +0000995 case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000996 case CallingConv::AMDGPU_ES: return R_00B328_SPI_SHADER_PGM_RSRC1_ES;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000997 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000998 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000999 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001000 }
1001}
1002
1003void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001004 const SIProgramInfo &CurrentProgramInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001005 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001006 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matthias Braunf1caa282017-12-15 22:22:58 +00001007 unsigned RsrcReg = getRsrcReg(MF.getFunction().getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001008
Matthias Braunf1caa282017-12-15 22:22:58 +00001009 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001010 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
1011
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001012 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001013
1014 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001015 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001016
1017 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001018 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001019
1020 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
1021 // 0" comment but I don't see a corresponding field in the register spec.
1022 } else {
1023 OutStreamer->EmitIntValue(RsrcReg, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001024 OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1025 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4);
Matthias Braunf1caa282017-12-15 22:22:58 +00001026 if (STM.isVGPRSpillingEnabled(MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001027 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001028 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001029 }
Tim Renouf807ecc32018-02-06 13:39:38 +00001030 }
1031
1032 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS) {
1033 OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
1034 OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks), 4);
1035 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
1036 OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4);
1037 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
1038 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001039 }
Marek Olsak0532c192016-07-13 17:35:15 +00001040
1041 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
1042 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
1043 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
1044 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001045}
1046
Tim Renouf72800f02017-10-03 19:03:52 +00001047// This is the equivalent of EmitProgramInfoSI above, but for when the OS type
1048// is AMDPAL. It stores each compute/SPI register setting and other PAL
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001049// metadata items into the PALMetadataMap, combining with any provided by the
1050// frontend as LLVM metadata. Once all functions are written, PALMetadataMap is
Tim Renouf72800f02017-10-03 19:03:52 +00001051// then written as a single block in the .note section.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001052void AMDGPUAsmPrinter::EmitPALMetadata(const MachineFunction &MF,
Tim Renouf72800f02017-10-03 19:03:52 +00001053 const SIProgramInfo &CurrentProgramInfo) {
1054 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1055 // Given the calling convention, calculate the register number for rsrc1. In
1056 // principle the register number could change in future hardware, but we know
1057 // it is the same for gfx6-9 (except that LS and ES don't exist on gfx9), so
1058 // we can use the same fixed value that .AMDGPU.config has for Mesa. Note
1059 // that we use a register number rather than a byte offset, so we need to
1060 // divide by 4.
Matthias Braunf1caa282017-12-15 22:22:58 +00001061 unsigned Rsrc1Reg = getRsrcReg(MF.getFunction().getCallingConv()) / 4;
Tim Renouf72800f02017-10-03 19:03:52 +00001062 unsigned Rsrc2Reg = Rsrc1Reg + 1;
1063 // Also calculate the PAL metadata key for *S_SCRATCH_SIZE. It can be used
1064 // with a constant offset to access any non-register shader-specific PAL
1065 // metadata key.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001066 unsigned ScratchSizeKey = PALMD::Key::CS_SCRATCH_SIZE;
Matthias Braunf1caa282017-12-15 22:22:58 +00001067 switch (MF.getFunction().getCallingConv()) {
Tim Renouf72800f02017-10-03 19:03:52 +00001068 case CallingConv::AMDGPU_PS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001069 ScratchSizeKey = PALMD::Key::PS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001070 break;
1071 case CallingConv::AMDGPU_VS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001072 ScratchSizeKey = PALMD::Key::VS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001073 break;
1074 case CallingConv::AMDGPU_GS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001075 ScratchSizeKey = PALMD::Key::GS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001076 break;
1077 case CallingConv::AMDGPU_ES:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001078 ScratchSizeKey = PALMD::Key::ES_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001079 break;
1080 case CallingConv::AMDGPU_HS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001081 ScratchSizeKey = PALMD::Key::HS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001082 break;
1083 case CallingConv::AMDGPU_LS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001084 ScratchSizeKey = PALMD::Key::LS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001085 break;
1086 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001087 unsigned NumUsedVgprsKey = ScratchSizeKey +
1088 PALMD::Key::VS_NUM_USED_VGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1089 unsigned NumUsedSgprsKey = ScratchSizeKey +
1090 PALMD::Key::VS_NUM_USED_SGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1091 PALMetadataMap[NumUsedVgprsKey] = CurrentProgramInfo.NumVGPRsForWavesPerEU;
1092 PALMetadataMap[NumUsedSgprsKey] = CurrentProgramInfo.NumSGPRsForWavesPerEU;
Matthias Braunf1caa282017-12-15 22:22:58 +00001093 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001094 PALMetadataMap[Rsrc1Reg] |= CurrentProgramInfo.ComputePGMRSrc1;
1095 PALMetadataMap[Rsrc2Reg] |= CurrentProgramInfo.ComputePGMRSrc2;
Tim Renouf72800f02017-10-03 19:03:52 +00001096 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001097 PALMetadataMap[ScratchSizeKey] |=
1098 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001099 } else {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001100 PALMetadataMap[Rsrc1Reg] |= S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1101 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks);
Tim Renouf72800f02017-10-03 19:03:52 +00001102 if (CurrentProgramInfo.ScratchBlocks > 0)
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001103 PALMetadataMap[Rsrc2Reg] |= S_00B84C_SCRATCH_EN(1);
Tim Renouf72800f02017-10-03 19:03:52 +00001104 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001105 PALMetadataMap[ScratchSizeKey] |=
1106 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001107 }
Matthias Braunf1caa282017-12-15 22:22:58 +00001108 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001109 PALMetadataMap[Rsrc2Reg] |=
1110 S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
1111 PALMetadataMap[R_0286CC_SPI_PS_INPUT_ENA / 4] |= MFI->getPSInputEnable();
1112 PALMetadataMap[R_0286D0_SPI_PS_INPUT_ADDR / 4] |= MFI->getPSInputAddr();
Tim Renouf72800f02017-10-03 19:03:52 +00001113 }
1114}
1115
Matt Arsenault24ee0782016-02-12 02:40:47 +00001116// This is supposed to be log2(Size)
1117static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
1118 switch (Size) {
1119 case 4:
1120 return AMD_ELEMENT_4_BYTES;
1121 case 8:
1122 return AMD_ELEMENT_8_BYTES;
1123 case 16:
1124 return AMD_ELEMENT_16_BYTES;
1125 default:
1126 llvm_unreachable("invalid private_element_size");
1127 }
1128}
1129
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001130void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001131 const SIProgramInfo &CurrentProgramInfo,
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001132 const MachineFunction &MF) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001133 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001134 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001135
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001136 AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001137
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001138 Out.compute_pgm_resource_registers =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001139 CurrentProgramInfo.ComputePGMRSrc1 |
1140 (CurrentProgramInfo.ComputePGMRSrc2 << 32);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001141 Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001142
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001143 if (CurrentProgramInfo.DynamicCallStack)
1144 Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK;
1145
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001146 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +00001147 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
1148 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
1149
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001150 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001151 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001152 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
1153 }
1154
1155 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001156 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001157
1158 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001159 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001160
1161 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001162 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001163
1164 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001165 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001166
1167 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001168 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001169
Tom Stellard48f29f22015-11-26 00:43:29 +00001170 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001171 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00001172
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001173 if (STM.debuggerSupported())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001174 Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001175
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001176 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001177 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001178
Matt Arsenault52ef4012016-07-26 16:45:58 +00001179 // FIXME: Should use getKernArgSize
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001180 Out.kernarg_segment_byte_size =
Matt Arsenaultceafc552018-05-29 17:42:50 +00001181 STM.getKernArgSegmentSize(MF.getFunction(), MFI->getABIArgOffset());
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001182 Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR;
1183 Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR;
1184 Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize;
1185 Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001186
Tom Stellard175959e2016-12-06 21:53:10 +00001187 // These alignment values are specified in powers of two, so alignment =
1188 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001189 Out.kernarg_segment_alignment = std::max((size_t)4,
Tom Stellard175959e2016-12-06 21:53:10 +00001190 countTrailingZeros(MFI->getMaxKernArgAlign()));
1191
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001192 if (STM.debuggerEmitPrologue()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001193 Out.debug_wavefront_private_segment_offset_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001194 CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001195 Out.debug_private_segment_buffer_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001196 CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001197 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001198}
1199
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001200AMDGPU::HSAMD::Kernel::CodeProps::Metadata AMDGPUAsmPrinter::getHSACodeProps(
1201 const MachineFunction &MF,
1202 const SIProgramInfo &ProgramInfo) const {
1203 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
1204 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
1205 HSAMD::Kernel::CodeProps::Metadata HSACodeProps;
1206
1207 HSACodeProps.mKernargSegmentSize =
Matt Arsenaultceafc552018-05-29 17:42:50 +00001208 STM.getKernArgSegmentSize(MF.getFunction(), MFI.getABIArgOffset());
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001209 HSACodeProps.mGroupSegmentFixedSize = ProgramInfo.LDSSize;
1210 HSACodeProps.mPrivateSegmentFixedSize = ProgramInfo.ScratchSize;
1211 HSACodeProps.mKernargSegmentAlign =
1212 std::max(uint32_t(4), MFI.getMaxKernArgAlign());
1213 HSACodeProps.mWavefrontSize = STM.getWavefrontSize();
1214 HSACodeProps.mNumSGPRs = CurrentProgramInfo.NumSGPR;
1215 HSACodeProps.mNumVGPRs = CurrentProgramInfo.NumVGPR;
Konstantin Zhuravlyov8d5e9e12017-10-18 17:31:09 +00001216 HSACodeProps.mMaxFlatWorkGroupSize = MFI.getMaxFlatWorkGroupSize();
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001217 HSACodeProps.mIsDynamicCallStack = ProgramInfo.DynamicCallStack;
1218 HSACodeProps.mIsXNACKEnabled = STM.isXNACKEnabled();
Konstantin Zhuravlyov06ae4ec2017-11-28 17:51:08 +00001219 HSACodeProps.mNumSpilledSGPRs = MFI.getNumSpilledSGPRs();
1220 HSACodeProps.mNumSpilledVGPRs = MFI.getNumSpilledVGPRs();
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001221
1222 return HSACodeProps;
1223}
1224
1225AMDGPU::HSAMD::Kernel::DebugProps::Metadata AMDGPUAsmPrinter::getHSADebugProps(
1226 const MachineFunction &MF,
1227 const SIProgramInfo &ProgramInfo) const {
1228 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
1229 HSAMD::Kernel::DebugProps::Metadata HSADebugProps;
1230
1231 if (!STM.debuggerSupported())
1232 return HSADebugProps;
1233
1234 HSADebugProps.mDebuggerABIVersion.push_back(1);
1235 HSADebugProps.mDebuggerABIVersion.push_back(0);
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001236
1237 if (STM.debuggerEmitPrologue()) {
1238 HSADebugProps.mPrivateSegmentBufferSGPR =
1239 ProgramInfo.DebuggerPrivateSegmentBufferSGPR;
1240 HSADebugProps.mWavefrontPrivateSegmentOffsetSGPR =
1241 ProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
1242 }
1243
1244 return HSADebugProps;
1245}
1246
Tom Stellard45bb48e2015-06-13 03:28:10 +00001247bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
1248 unsigned AsmVariant,
1249 const char *ExtraCode, raw_ostream &O) {
Matt Arsenault36cd1852017-08-09 20:09:35 +00001250 // First try the generic code, which knows about modifiers like 'c' and 'n'.
1251 if (!AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O))
1252 return false;
1253
Tom Stellard45bb48e2015-06-13 03:28:10 +00001254 if (ExtraCode && ExtraCode[0]) {
1255 if (ExtraCode[1] != 0)
1256 return true; // Unknown modifier.
1257
1258 switch (ExtraCode[0]) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001259 case 'r':
1260 break;
Matt Arsenault36cd1852017-08-09 20:09:35 +00001261 default:
1262 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001263 }
1264 }
1265
Matt Arsenault36cd1852017-08-09 20:09:35 +00001266 // TODO: Should be able to support other operand types like globals.
1267 const MachineOperand &MO = MI->getOperand(OpNo);
1268 if (MO.isReg()) {
1269 AMDGPUInstPrinter::printRegOperand(MO.getReg(), O,
1270 *MF->getSubtarget().getRegisterInfo());
1271 return false;
1272 }
1273
1274 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001275}