blob: 4aa76c6b3c14a90ecaafdec915853e22a3129352 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "AMDGPUTargetMachine.h"
23#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000024#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000025#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000026#include "R600Defines.h"
27#include "R600MachineFunctionInfo.h"
28#include "R600RegisterInfo.h"
29#include "SIDefines.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000030#include "SIInstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000031#include "SIMachineFunctionInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "SIRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000033#include "Utils/AMDGPUBaseInfo.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000034#include "llvm/BinaryFormat/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000036#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037#include "llvm/MC/MCContext.h"
38#include "llvm/MC/MCSectionELF.h"
39#include "llvm/MC/MCStreamer.h"
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000040#include "llvm/Support/AMDGPUMetadata.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000041#include "llvm/Support/MathExtras.h"
42#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000043#include "llvm/Target/TargetLoweringObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000044
45using namespace llvm;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000046using namespace llvm::AMDGPU;
Tom Stellard45bb48e2015-06-13 03:28:10 +000047
48// TODO: This should get the default rounding mode from the kernel. We just set
49// the default here, but this could change if the OpenCL rounding mode pragmas
50// are used.
51//
52// The denormal mode here should match what is reported by the OpenCL runtime
53// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
54// can also be override to flush with the -cl-denorms-are-zero compiler flag.
55//
56// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
57// precision, and leaves single precision to flush all and does not report
58// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
59// CL_FP_DENORM for both.
60//
61// FIXME: It seems some instructions do not support single precision denormals
62// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
63// and sin_f32, cos_f32 on most parts).
64
65// We want to use these instructions, and using fp32 denormals also causes
66// instructions to run at the double precision rate for the device so it's
67// probably best to just report no single precision denormals.
68static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000069 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000070 // TODO: Is there any real use for the flush in only / flush out only modes?
71
72 uint32_t FP32Denormals =
73 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
74
75 uint32_t FP64Denormals =
76 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
77
78 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
79 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
80 FP_DENORM_MODE_SP(FP32Denormals) |
81 FP_DENORM_MODE_DP(FP64Denormals);
82}
83
84static AsmPrinter *
85createAMDGPUAsmPrinterPass(TargetMachine &tm,
86 std::unique_ptr<MCStreamer> &&Streamer) {
87 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
88}
89
90extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000091 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
92 createAMDGPUAsmPrinterPass);
93 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
94 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000095}
96
97AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
98 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000099 : AsmPrinter(TM, std::move(Streamer)) {
100 AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS();
101 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000102
Mehdi Amini117296c2016-10-01 02:56:57 +0000103StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000104 return "AMDGPU Assembly Printer";
105}
106
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000107const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const {
108 return TM.getMCSubtargetInfo();
109}
110
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000111AMDGPUTargetStreamer* AMDGPUAsmPrinter::getTargetStreamer() const {
112 if (!OutStreamer)
113 return nullptr;
114 return static_cast<AMDGPUTargetStreamer*>(OutStreamer->getTargetStreamer());
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000115}
116
Tom Stellardf4218372016-01-12 17:18:17 +0000117void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000118 if (TM.getTargetTriple().getArch() != Triple::amdgcn)
Tim Renouf72800f02017-10-03 19:03:52 +0000119 return;
120
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000121 if (TM.getTargetTriple().getOS() != Triple::AMDHSA &&
122 TM.getTargetTriple().getOS() != Triple::AMDPAL)
123 return;
124
125 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
126 HSAMetadataStream.begin(M);
127
128 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
129 readPALMetadata(M);
130
131 // Deprecated notes are not emitted for code object v3.
132 if (IsaInfo::hasCodeObjectV3(getSTI()->getFeatureBits()))
133 return;
134
135 // HSA emits NT_AMDGPU_HSA_CODE_OBJECT_VERSION for code objects v2.
136 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000137 getTargetStreamer()->EmitDirectiveHSACodeObjectVersion(2, 1);
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000138
139 // HSA and PAL emit NT_AMDGPU_HSA_ISA for code objects v2.
140 IsaInfo::IsaVersion ISA = IsaInfo::getIsaVersion(getSTI()->getFeatureBits());
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000141 getTargetStreamer()->EmitDirectiveHSACodeObjectISA(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000142 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000143}
144
145void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000146 if (TM.getTargetTriple().getArch() != Triple::amdgcn)
147 return;
148
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000149 // Following code requires TargetStreamer to be present.
150 if (!getTargetStreamer())
151 return;
152
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000153 // Emit ISA Version (NT_AMD_AMDGPU_ISA).
154 std::string ISAVersionString;
155 raw_string_ostream ISAVersionStream(ISAVersionString);
156 IsaInfo::streamIsaVersion(getSTI(), ISAVersionStream);
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000157 getTargetStreamer()->EmitISAVersion(ISAVersionStream.str());
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000158
159 // Emit HSA Metadata (NT_AMD_AMDGPU_HSA_METADATA).
160 if (TM.getTargetTriple().getOS() == Triple::AMDHSA) {
161 HSAMetadataStream.end();
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000162 getTargetStreamer()->EmitHSAMetadata(HSAMetadataStream.getHSAMetadata());
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000163 }
164
165 // Emit PAL Metadata (NT_AMD_AMDGPU_PAL_METADATA).
Tim Renouf72800f02017-10-03 19:03:52 +0000166 if (TM.getTargetTriple().getOS() == Triple::AMDPAL) {
167 // Copy the PAL metadata from the map where we collected it into a vector,
168 // then write it as a .note.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000169 PALMD::Metadata PALMetadataVector;
170 for (auto i : PALMetadataMap) {
171 PALMetadataVector.push_back(i.first);
172 PALMetadataVector.push_back(i.second);
Tim Renouf72800f02017-10-03 19:03:52 +0000173 }
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000174 getTargetStreamer()->EmitPALMetadata(PALMetadataVector);
Tim Renouf72800f02017-10-03 19:03:52 +0000175 }
Tom Stellardf4218372016-01-12 17:18:17 +0000176}
177
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000178bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
179 const MachineBasicBlock *MBB) const {
180 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
181 return false;
182
183 if (MBB->empty())
184 return true;
185
186 // If this is a block implementing a long branch, an expression relative to
187 // the start of the block is needed. to the start of the block.
188 // XXX - Is there a smarter way to check this?
189 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
190}
191
Tom Stellardf151a452015-06-26 21:14:58 +0000192void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
Matt Arsenault021a2182017-04-19 19:38:10 +0000193 const AMDGPUMachineFunction *MFI = MF->getInfo<AMDGPUMachineFunction>();
194 if (!MFI->isEntryFunction())
195 return;
196
Tom Stellardf151a452015-06-26 21:14:58 +0000197 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000198 amd_kernel_code_t KernelCode;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000199 if (STM.isAmdCodeObjectV2(*MF)) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000200 getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF);
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000201 getTargetStreamer()->EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000202 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000203
204 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
205 return;
Konstantin Zhuravlyov516651b2017-10-11 22:59:35 +0000206
Matthias Braunf1caa282017-12-15 22:22:58 +0000207 HSAMetadataStream.emitKernel(MF->getFunction(),
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +0000208 getHSACodeProps(*MF, CurrentProgramInfo),
209 getHSADebugProps(*MF, CurrentProgramInfo));
Tom Stellardf151a452015-06-26 21:14:58 +0000210}
211
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000212void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
213 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
214 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Matt Arsenault1074cb52017-03-30 23:58:04 +0000215 if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(*MF)) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000216 SmallString<128> SymbolName;
Matthias Braunf1caa282017-12-15 22:22:58 +0000217 getNameWithPrefix(SymbolName, &MF->getFunction()),
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000218 getTargetStreamer()->EmitAMDGPUSymbolType(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000219 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000220 }
Tim Renoufcead41d2017-12-08 14:09:34 +0000221 const AMDGPUSubtarget &STI = MF->getSubtarget<AMDGPUSubtarget>();
222 if (STI.dumpCode()) {
223 // Disassemble function name label to text.
Matthias Braunf1caa282017-12-15 22:22:58 +0000224 DisasmLines.push_back(MF->getName().str() + ":");
Tim Renoufcead41d2017-12-08 14:09:34 +0000225 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLines.back().size());
226 HexLines.push_back("");
227 }
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000228
229 AsmPrinter::EmitFunctionEntryLabel();
230}
231
Tim Renoufcead41d2017-12-08 14:09:34 +0000232void AMDGPUAsmPrinter::EmitBasicBlockStart(const MachineBasicBlock &MBB) const {
233 const AMDGPUSubtarget &STI = MBB.getParent()->getSubtarget<AMDGPUSubtarget>();
234 if (STI.dumpCode() && !isBlockOnlyReachableByFallthrough(&MBB)) {
235 // Write a line for the basic block label if it is not only fallthrough.
236 DisasmLines.push_back(
237 (Twine("BB") + Twine(getFunctionNumber())
238 + "_" + Twine(MBB.getNumber()) + ":").str());
239 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLines.back().size());
240 HexLines.push_back("");
241 }
242 AsmPrinter::EmitBasicBlockStart(MBB);
243}
244
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000245void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
246
Tom Stellard00f2f912015-12-02 19:47:57 +0000247 // Group segment variables aren't emitted in HSA.
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000248 if (AMDGPU::isGroupSegment(GV))
Tom Stellard00f2f912015-12-02 19:47:57 +0000249 return;
250
Tom Stellardfcfaea42016-05-05 17:03:33 +0000251 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000252}
253
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000254bool AMDGPUAsmPrinter::doFinalization(Module &M) {
255 CallGraphResourceInfo.clear();
256 return AsmPrinter::doFinalization(M);
257}
258
Tim Renouf72800f02017-10-03 19:03:52 +0000259// For the amdpal OS type, read the amdgpu.pal.metadata supplied by the
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000260// frontend into our PALMetadataMap, ready for per-function modification. It
Tim Renouf72800f02017-10-03 19:03:52 +0000261// is a NamedMD containing an MDTuple containing a number of MDNodes each of
262// which is an integer value, and each two integer values forms a key=value
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000263// pair that we store as PALMetadataMap[key]=value in the map.
264void AMDGPUAsmPrinter::readPALMetadata(Module &M) {
Tim Renouf72800f02017-10-03 19:03:52 +0000265 auto NamedMD = M.getNamedMetadata("amdgpu.pal.metadata");
266 if (!NamedMD || !NamedMD->getNumOperands())
267 return;
268 auto Tuple = dyn_cast<MDTuple>(NamedMD->getOperand(0));
269 if (!Tuple)
270 return;
271 for (unsigned I = 0, E = Tuple->getNumOperands() & -2; I != E; I += 2) {
272 auto Key = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I));
273 auto Val = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I + 1));
274 if (!Key || !Val)
275 continue;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000276 PALMetadataMap[Key->getZExtValue()] = Val->getZExtValue();
Tim Renouf72800f02017-10-03 19:03:52 +0000277 }
278}
279
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000280// Print comments that apply to both callable functions and entry points.
281void AMDGPUAsmPrinter::emitCommonFunctionComments(
282 uint32_t NumVGPR,
283 uint32_t NumSGPR,
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000284 uint64_t ScratchSize,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000285 uint64_t CodeSize) {
286 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false);
287 OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false);
288 OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false);
289 OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false);
290}
291
Tom Stellard45bb48e2015-06-13 03:28:10 +0000292bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000293 CurrentProgramInfo = SIProgramInfo();
294
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000295 const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000296
297 // The starting address of all shader programs must be 256 bytes aligned.
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000298 // Regular functions just need the basic required instruction alignment.
299 MF.setAlignment(MFI->isEntryFunction() ? 8 : 2);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000300
301 SetupMachineFunction(MF);
302
Tom Stellard45bb48e2015-06-13 03:28:10 +0000303 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000304 MCContext &Context = getObjFileLowering().getContext();
Tim Renouf807ecc32018-02-06 13:39:38 +0000305 // FIXME: This should be an explicit check for Mesa.
306 if (!STM.isAmdHsaOS() && !STM.isAmdPalOS()) {
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000307 MCSectionELF *ConfigSection =
308 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
309 OutStreamer->SwitchSection(ConfigSection);
310 }
311
Tom Stellardf151a452015-06-26 21:14:58 +0000312 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000313 if (MFI->isEntryFunction()) {
314 getSIProgramInfo(CurrentProgramInfo, MF);
315 } else {
316 auto I = CallGraphResourceInfo.insert(
Matthias Braunf1caa282017-12-15 22:22:58 +0000317 std::make_pair(&MF.getFunction(), SIFunctionResourceInfo()));
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000318 SIFunctionResourceInfo &Info = I.first->second;
319 assert(I.second && "should only be called once per function");
320 Info = analyzeResourceUsage(MF);
321 }
322
Tim Renouf72800f02017-10-03 19:03:52 +0000323 if (STM.isAmdPalOS())
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000324 EmitPALMetadata(MF, CurrentProgramInfo);
Tim Renouf807ecc32018-02-06 13:39:38 +0000325 else if (!STM.isAmdHsaOS()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000326 EmitProgramInfoSI(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000327 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000328 } else {
329 EmitProgramInfoR600(MF);
330 }
331
332 DisasmLines.clear();
333 HexLines.clear();
334 DisasmLineMaxLen = 0;
335
336 EmitFunctionBody();
337
338 if (isVerbose()) {
339 MCSectionELF *CommentSection =
340 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
341 OutStreamer->SwitchSection(CommentSection);
342
343 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000344 if (!MFI->isEntryFunction()) {
Matt Arsenault021a2182017-04-19 19:38:10 +0000345 OutStreamer->emitRawComment(" Function info:", false);
Matthias Braunf1caa282017-12-15 22:22:58 +0000346 SIFunctionResourceInfo &Info = CallGraphResourceInfo[&MF.getFunction()];
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000347 emitCommonFunctionComments(
348 Info.NumVGPR,
349 Info.getTotalNumSGPRs(MF.getSubtarget<SISubtarget>()),
350 Info.PrivateSegmentSize,
351 getFunctionCodeSize(MF));
352 return false;
Matt Arsenault021a2182017-04-19 19:38:10 +0000353 }
354
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000355 OutStreamer->emitRawComment(" Kernel info:", false);
356 emitCommonFunctionComments(CurrentProgramInfo.NumVGPR,
357 CurrentProgramInfo.NumSGPR,
358 CurrentProgramInfo.ScratchSize,
359 getFunctionCodeSize(MF));
360
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000361 OutStreamer->emitRawComment(
362 " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false);
363 OutStreamer->emitRawComment(
364 " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false);
365 OutStreamer->emitRawComment(
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000366 " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) +
367 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000368
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000369 OutStreamer->emitRawComment(
370 " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false);
371 OutStreamer->emitRawComment(
372 " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false);
Matt Arsenault021a2182017-04-19 19:38:10 +0000373
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000374 OutStreamer->emitRawComment(
375 " NumSGPRsForWavesPerEU: " +
376 Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false);
377 OutStreamer->emitRawComment(
378 " NumVGPRsForWavesPerEU: " +
379 Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000380
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000381 OutStreamer->emitRawComment(
382 " ReservedVGPRFirst: " + Twine(CurrentProgramInfo.ReservedVGPRFirst),
383 false);
384 OutStreamer->emitRawComment(
385 " ReservedVGPRCount: " + Twine(CurrentProgramInfo.ReservedVGPRCount),
386 false);
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000387
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000388 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000389 OutStreamer->emitRawComment(
390 " DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
391 Twine(CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
392 OutStreamer->emitRawComment(
393 " DebuggerPrivateSegmentBufferSGPR: s" +
394 Twine(CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR), false);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000395 }
396
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000397 OutStreamer->emitRawComment(
398 " COMPUTE_PGM_RSRC2:USER_SGPR: " +
399 Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false);
400 OutStreamer->emitRawComment(
401 " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
402 Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false);
403 OutStreamer->emitRawComment(
404 " COMPUTE_PGM_RSRC2:TGID_X_EN: " +
405 Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
406 OutStreamer->emitRawComment(
407 " COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
408 Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
409 OutStreamer->emitRawComment(
410 " COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
411 Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
412 OutStreamer->emitRawComment(
413 " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
414 Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)),
415 false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000416 } else {
417 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
418 OutStreamer->emitRawComment(
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000419 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize)));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000420 }
421 }
422
423 if (STM.dumpCode()) {
424
425 OutStreamer->SwitchSection(
426 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
427
428 for (size_t i = 0; i < DisasmLines.size(); ++i) {
Tim Renoufcead41d2017-12-08 14:09:34 +0000429 std::string Comment = "\n";
430 if (!HexLines[i].empty()) {
431 Comment = std::string(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
432 Comment += " ; " + HexLines[i] + "\n";
433 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000434
435 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
436 OutStreamer->EmitBytes(StringRef(Comment));
437 }
438 }
439
440 return false;
441}
442
443void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
444 unsigned MaxGPR = 0;
445 bool killPixel = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000446 const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>();
447 const R600RegisterInfo *RI = STM.getRegisterInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000448 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
449
450 for (const MachineBasicBlock &MBB : MF) {
451 for (const MachineInstr &MI : MBB) {
452 if (MI.getOpcode() == AMDGPU::KILLGT)
453 killPixel = true;
454 unsigned numOperands = MI.getNumOperands();
455 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
456 const MachineOperand &MO = MI.getOperand(op_idx);
457 if (!MO.isReg())
458 continue;
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000459 unsigned HWReg = RI->getHWRegIndex(MO.getReg());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000460
461 // Register with value > 127 aren't GPR
462 if (HWReg > 127)
463 continue;
464 MaxGPR = std::max(MaxGPR, HWReg);
465 }
466 }
467 }
468
469 unsigned RsrcReg;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000470 if (STM.getGeneration() >= R600Subtarget::EVERGREEN) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000471 // Evergreen / Northern Islands
Matthias Braunf1caa282017-12-15 22:22:58 +0000472 switch (MF.getFunction().getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000473 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000474 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
475 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
476 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
477 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000478 }
479 } else {
480 // R600 / R700
Matthias Braunf1caa282017-12-15 22:22:58 +0000481 switch (MF.getFunction().getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000482 default: LLVM_FALLTHROUGH;
483 case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH;
484 case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000485 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
486 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000487 }
488 }
489
490 OutStreamer->EmitIntValue(RsrcReg, 4);
491 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000492 S_STACK_SIZE(MFI->CFStackSize), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000493 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
494 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
495
Matthias Braunf1caa282017-12-15 22:22:58 +0000496 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000497 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000498 OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000499 }
500}
501
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000502uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000503 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000504 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000505
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000506 uint64_t CodeSize = 0;
507
Tom Stellard45bb48e2015-06-13 03:28:10 +0000508 for (const MachineBasicBlock &MBB : MF) {
509 for (const MachineInstr &MI : MBB) {
510 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000511
512 // TODO: Should we count size of debug info?
Shiva Chen801bf7e2018-05-09 02:42:00 +0000513 if (MI.isDebugInstr())
Matt Arsenaultc5746862015-08-12 09:04:44 +0000514 continue;
515
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000516 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000517 }
518 }
519
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000520 return CodeSize;
521}
522
523static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI,
524 const SIInstrInfo &TII,
525 unsigned Reg) {
526 for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) {
527 if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent()))
528 return true;
529 }
530
531 return false;
532}
533
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000534static unsigned getNumExtraSGPRs(const SISubtarget &ST,
535 bool VCCUsed,
536 bool FlatScrUsed) {
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000537 unsigned ExtraSGPRs = 0;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000538 if (VCCUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000539 ExtraSGPRs = 2;
540
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000541 if (ST.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) {
542 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000543 ExtraSGPRs = 4;
544 } else {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000545 if (ST.isXNACKEnabled())
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000546 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000547
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000548 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000549 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000550 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000551
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000552 return ExtraSGPRs;
553}
554
555int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs(
556 const SISubtarget &ST) const {
557 return NumExplicitSGPR + getNumExtraSGPRs(ST, UsesVCC, UsesFlatScratch);
558}
559
560AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage(
561 const MachineFunction &MF) const {
562 SIFunctionResourceInfo Info;
563
564 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
565 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
566 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
567 const MachineRegisterInfo &MRI = MF.getRegInfo();
568 const SIInstrInfo *TII = ST.getInstrInfo();
569 const SIRegisterInfo &TRI = TII->getRegisterInfo();
570
571 Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) ||
572 MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI);
573
574 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
575 // instructions aren't used to access the scratch buffer. Inline assembly may
576 // need it though.
577 //
578 // If we only have implicit uses of flat_scr on flat instructions, it is not
579 // really needed.
580 if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() &&
581 (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) &&
582 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) &&
583 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) {
584 Info.UsesFlatScratch = false;
585 }
586
587 Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects();
588 Info.PrivateSegmentSize = FrameInfo.getStackSize();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000589 if (MFI->isStackRealigned())
590 Info.PrivateSegmentSize += FrameInfo.getMaxAlignment();
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000591
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000592
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000593 Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) ||
594 MRI.isPhysRegUsed(AMDGPU::VCC_HI);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000595
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000596 // If there are no calls, MachineRegisterInfo can tell us the used register
597 // count easily.
Matt Arsenault22cdb612017-09-05 18:36:36 +0000598 // A tail call isn't considered a call for MachineFrameInfo's purposes.
599 if (!FrameInfo.hasCalls() && !FrameInfo.hasTailCall()) {
Matt Arsenault2738ede2017-08-02 17:15:01 +0000600 MCPhysReg HighestVGPRReg = AMDGPU::NoRegister;
601 for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) {
602 if (MRI.isPhysRegUsed(Reg)) {
603 HighestVGPRReg = Reg;
604 break;
605 }
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000606 }
Matt Arsenault2738ede2017-08-02 17:15:01 +0000607
608 MCPhysReg HighestSGPRReg = AMDGPU::NoRegister;
609 for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) {
610 if (MRI.isPhysRegUsed(Reg)) {
611 HighestSGPRReg = Reg;
612 break;
613 }
614 }
615
616 // We found the maximum register index. They start at 0, so add one to get the
617 // number of registers.
618 Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 :
619 TRI.getHWRegIndex(HighestVGPRReg) + 1;
620 Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 :
621 TRI.getHWRegIndex(HighestSGPRReg) + 1;
622
623 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000624 }
625
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000626 int32_t MaxVGPR = -1;
627 int32_t MaxSGPR = -1;
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000628 uint64_t CalleeFrameSize = 0;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000629
630 for (const MachineBasicBlock &MBB : MF) {
631 for (const MachineInstr &MI : MBB) {
632 // TODO: Check regmasks? Do they occur anywhere except calls?
633 for (const MachineOperand &MO : MI.operands()) {
634 unsigned Width = 0;
635 bool IsSGPR = false;
636
637 if (!MO.isReg())
638 continue;
639
640 unsigned Reg = MO.getReg();
641 switch (Reg) {
642 case AMDGPU::EXEC:
643 case AMDGPU::EXEC_LO:
644 case AMDGPU::EXEC_HI:
645 case AMDGPU::SCC:
646 case AMDGPU::M0:
647 case AMDGPU::SRC_SHARED_BASE:
648 case AMDGPU::SRC_SHARED_LIMIT:
649 case AMDGPU::SRC_PRIVATE_BASE:
650 case AMDGPU::SRC_PRIVATE_LIMIT:
651 continue;
652
653 case AMDGPU::NoRegister:
Shiva Chen801bf7e2018-05-09 02:42:00 +0000654 assert(MI.isDebugInstr());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000655 continue;
656
657 case AMDGPU::VCC:
658 case AMDGPU::VCC_LO:
659 case AMDGPU::VCC_HI:
660 Info.UsesVCC = true;
661 continue;
662
663 case AMDGPU::FLAT_SCR:
664 case AMDGPU::FLAT_SCR_LO:
665 case AMDGPU::FLAT_SCR_HI:
666 continue;
667
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000668 case AMDGPU::XNACK_MASK:
669 case AMDGPU::XNACK_MASK_LO:
670 case AMDGPU::XNACK_MASK_HI:
671 llvm_unreachable("xnack_mask registers should not be used");
672
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000673 case AMDGPU::TBA:
674 case AMDGPU::TBA_LO:
675 case AMDGPU::TBA_HI:
676 case AMDGPU::TMA:
677 case AMDGPU::TMA_LO:
678 case AMDGPU::TMA_HI:
679 llvm_unreachable("trap handler registers should not be used");
680
681 default:
682 break;
683 }
684
685 if (AMDGPU::SReg_32RegClass.contains(Reg)) {
686 assert(!AMDGPU::TTMP_32RegClass.contains(Reg) &&
687 "trap handler registers should not be used");
688 IsSGPR = true;
689 Width = 1;
690 } else if (AMDGPU::VGPR_32RegClass.contains(Reg)) {
691 IsSGPR = false;
692 Width = 1;
693 } else if (AMDGPU::SReg_64RegClass.contains(Reg)) {
694 assert(!AMDGPU::TTMP_64RegClass.contains(Reg) &&
695 "trap handler registers should not be used");
696 IsSGPR = true;
697 Width = 2;
698 } else if (AMDGPU::VReg_64RegClass.contains(Reg)) {
699 IsSGPR = false;
700 Width = 2;
701 } else if (AMDGPU::VReg_96RegClass.contains(Reg)) {
702 IsSGPR = false;
703 Width = 3;
704 } else if (AMDGPU::SReg_128RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000705 assert(!AMDGPU::TTMP_128RegClass.contains(Reg) &&
706 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000707 IsSGPR = true;
708 Width = 4;
709 } else if (AMDGPU::VReg_128RegClass.contains(Reg)) {
710 IsSGPR = false;
711 Width = 4;
712 } else if (AMDGPU::SReg_256RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000713 assert(!AMDGPU::TTMP_256RegClass.contains(Reg) &&
714 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000715 IsSGPR = true;
716 Width = 8;
717 } else if (AMDGPU::VReg_256RegClass.contains(Reg)) {
718 IsSGPR = false;
719 Width = 8;
720 } else if (AMDGPU::SReg_512RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000721 assert(!AMDGPU::TTMP_512RegClass.contains(Reg) &&
722 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000723 IsSGPR = true;
724 Width = 16;
725 } else if (AMDGPU::VReg_512RegClass.contains(Reg)) {
726 IsSGPR = false;
727 Width = 16;
728 } else {
729 llvm_unreachable("Unknown register class");
730 }
731 unsigned HWReg = TRI.getHWRegIndex(Reg);
732 int MaxUsed = HWReg + Width - 1;
733 if (IsSGPR) {
734 MaxSGPR = MaxUsed > MaxSGPR ? MaxUsed : MaxSGPR;
735 } else {
736 MaxVGPR = MaxUsed > MaxVGPR ? MaxUsed : MaxVGPR;
737 }
738 }
739
740 if (MI.isCall()) {
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000741 // Pseudo used just to encode the underlying global. Is there a better
742 // way to track this?
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000743
744 const MachineOperand *CalleeOp
745 = TII->getNamedOperand(MI, AMDGPU::OpName::callee);
746 const Function *Callee = cast<Function>(CalleeOp->getGlobal());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000747 if (Callee->isDeclaration()) {
748 // If this is a call to an external function, we can't do much. Make
749 // conservative guesses.
750
751 // 48 SGPRs - vcc, - flat_scr, -xnack
752 int MaxSGPRGuess = 47 - getNumExtraSGPRs(ST, true,
753 ST.hasFlatAddressSpace());
754 MaxSGPR = std::max(MaxSGPR, MaxSGPRGuess);
755 MaxVGPR = std::max(MaxVGPR, 23);
756
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000757 CalleeFrameSize = std::max(CalleeFrameSize, UINT64_C(16384));
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000758 Info.UsesVCC = true;
759 Info.UsesFlatScratch = ST.hasFlatAddressSpace();
760 Info.HasDynamicallySizedStack = true;
761 } else {
762 // We force CodeGen to run in SCC order, so the callee's register
763 // usage etc. should be the cumulative usage of all callees.
764 auto I = CallGraphResourceInfo.find(Callee);
765 assert(I != CallGraphResourceInfo.end() &&
766 "callee should have been handled before caller");
767
768 MaxSGPR = std::max(I->second.NumExplicitSGPR - 1, MaxSGPR);
769 MaxVGPR = std::max(I->second.NumVGPR - 1, MaxVGPR);
770 CalleeFrameSize
771 = std::max(I->second.PrivateSegmentSize, CalleeFrameSize);
772 Info.UsesVCC |= I->second.UsesVCC;
773 Info.UsesFlatScratch |= I->second.UsesFlatScratch;
774 Info.HasDynamicallySizedStack |= I->second.HasDynamicallySizedStack;
775 Info.HasRecursion |= I->second.HasRecursion;
776 }
777
778 if (!Callee->doesNotRecurse())
779 Info.HasRecursion = true;
780 }
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000781 }
782 }
783
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000784 Info.NumExplicitSGPR = MaxSGPR + 1;
785 Info.NumVGPR = MaxVGPR + 1;
786 Info.PrivateSegmentSize += CalleeFrameSize;
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000787
788 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000789}
790
791void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
792 const MachineFunction &MF) {
793 SIFunctionResourceInfo Info = analyzeResourceUsage(MF);
794
795 ProgInfo.NumVGPR = Info.NumVGPR;
796 ProgInfo.NumSGPR = Info.NumExplicitSGPR;
797 ProgInfo.ScratchSize = Info.PrivateSegmentSize;
798 ProgInfo.VCCUsed = Info.UsesVCC;
799 ProgInfo.FlatUsed = Info.UsesFlatScratch;
800 ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion;
801
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000802 if (!isUInt<32>(ProgInfo.ScratchSize)) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000803 DiagnosticInfoStackSize DiagStackSize(MF.getFunction(),
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000804 ProgInfo.ScratchSize, DS_Error);
Matthias Braunf1caa282017-12-15 22:22:58 +0000805 MF.getFunction().getContext().diagnose(DiagStackSize);
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000806 }
807
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000808 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
809 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
810 const SIInstrInfo *TII = STM.getInstrInfo();
811 const SIRegisterInfo *RI = &TII->getRegisterInfo();
812
813 unsigned ExtraSGPRs = getNumExtraSGPRs(STM,
814 ProgInfo.VCCUsed,
815 ProgInfo.FlatUsed);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000816 unsigned ExtraVGPRs = STM.getReservedNumVGPRs(MF);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000817
Marek Olsak91f22fb2016-12-09 19:49:40 +0000818 // Check the addressable register limit before we add ExtraSGPRs.
819 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
820 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000821 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000822 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
Marek Olsak91f22fb2016-12-09 19:49:40 +0000823 // This can happen due to a compiler bug or when using inline asm.
Matthias Braunf1caa282017-12-15 22:22:58 +0000824 LLVMContext &Ctx = MF.getFunction().getContext();
825 DiagnosticInfoResourceLimit Diag(MF.getFunction(),
Marek Olsak91f22fb2016-12-09 19:49:40 +0000826 "addressable scalar registers",
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000827 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000828 DK_ResourceLimit,
829 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000830 Ctx.diagnose(Diag);
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000831 ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000832 }
833 }
834
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000835 // Account for extra SGPRs and VGPRs reserved for debugger use.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000836 ProgInfo.NumSGPR += ExtraSGPRs;
837 ProgInfo.NumVGPR += ExtraVGPRs;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000838
Tim Renouffd8d4af2018-04-11 17:18:36 +0000839 // Ensure there are enough SGPRs and VGPRs for wave dispatch, where wave
840 // dispatch registers are function args.
841 unsigned WaveDispatchNumSGPR = 0, WaveDispatchNumVGPR = 0;
842 for (auto &Arg : MF.getFunction().args()) {
843 unsigned NumRegs = (Arg.getType()->getPrimitiveSizeInBits() + 31) / 32;
844 if (Arg.hasAttribute(Attribute::InReg))
845 WaveDispatchNumSGPR += NumRegs;
846 else
847 WaveDispatchNumVGPR += NumRegs;
848 }
849 ProgInfo.NumSGPR = std::max(ProgInfo.NumSGPR, WaveDispatchNumSGPR);
850 ProgInfo.NumVGPR = std::max(ProgInfo.NumVGPR, WaveDispatchNumVGPR);
851
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000852 // Adjust number of registers used to meet default/requested minimum/maximum
853 // number of waves per execution unit request.
854 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000855 std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000856 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000857 std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000858
Marek Olsak91f22fb2016-12-09 19:49:40 +0000859 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
860 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000861 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
862 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
863 // This can happen due to a compiler bug or when using inline asm to use
864 // the registers which are usually reserved for vcc etc.
Matthias Braunf1caa282017-12-15 22:22:58 +0000865 LLVMContext &Ctx = MF.getFunction().getContext();
866 DiagnosticInfoResourceLimit Diag(MF.getFunction(),
Marek Olsak91f22fb2016-12-09 19:49:40 +0000867 "scalar registers",
868 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000869 DK_ResourceLimit,
870 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000871 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000872 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
873 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000874 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000875 }
876
877 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000878 ProgInfo.NumSGPR =
879 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
880 ProgInfo.NumSGPRsForWavesPerEU =
881 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000882 }
883
Matt Arsenault161e2b42017-04-18 20:59:40 +0000884 if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000885 LLVMContext &Ctx = MF.getFunction().getContext();
886 DiagnosticInfoResourceLimit Diag(MF.getFunction(), "user SGPRs",
Matt Arsenault161e2b42017-04-18 20:59:40 +0000887 MFI->getNumUserSGPRs(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000888 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000889 }
890
Matt Arsenault52ef4012016-07-26 16:45:58 +0000891 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000892 LLVMContext &Ctx = MF.getFunction().getContext();
893 DiagnosticInfoResourceLimit Diag(MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000894 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000895 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000896 }
897
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000898 // SGPRBlocks is actual number of SGPR blocks minus 1.
899 ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000900 STM.getSGPREncodingGranule());
901 ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / STM.getSGPREncodingGranule() - 1;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000902
903 // VGPRBlocks is actual number of VGPR blocks minus 1.
904 ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000905 STM.getVGPREncodingGranule());
906 ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / STM.getVGPREncodingGranule() - 1;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000907
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000908 // Record first reserved VGPR and number of reserved VGPRs.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000909 ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? ProgInfo.NumVGPR : 0;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000910 ProgInfo.ReservedVGPRCount = STM.getReservedNumVGPRs(MF);
911
912 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
913 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
914 // attribute was requested.
915 if (STM.debuggerEmitPrologue()) {
916 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
917 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
918 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
919 RI->getHWRegIndex(MFI->getScratchRSrcReg());
920 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000921
Tom Stellard45bb48e2015-06-13 03:28:10 +0000922 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
923 // register.
924 ProgInfo.FloatMode = getFPMode(MF);
925
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000926 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000927
Matt Arsenault7293f982016-01-28 20:53:35 +0000928 // Make clamp modifier on NaN input returns 0.
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000929 ProgInfo.DX10Clamp = STM.enableDX10Clamp();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000930
Tom Stellard45bb48e2015-06-13 03:28:10 +0000931 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000932 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000933 // LDS is allocated in 64 dword blocks.
934 LDSAlignShift = 8;
935 } else {
936 // LDS is allocated in 128 dword blocks.
937 LDSAlignShift = 9;
938 }
939
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000940 unsigned LDSSpillSize =
Matt Arsenault161e2b42017-04-18 20:59:40 +0000941 MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000942
Matt Arsenault52ef4012016-07-26 16:45:58 +0000943 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000944 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000945 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000946
947 // Scratch is allocated in 256 dword blocks.
948 unsigned ScratchAlignShift = 10;
949 // We need to program the hardware with the amount of scratch memory that
950 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
951 // scratch memory used per thread.
952 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000953 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000954 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000955 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000956
957 ProgInfo.ComputePGMRSrc1 =
958 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
959 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
960 S_00B848_PRIORITY(ProgInfo.Priority) |
961 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
962 S_00B848_PRIV(ProgInfo.Priv) |
963 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000964 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000965 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
966
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000967 // 0 = X, 1 = XY, 2 = XYZ
968 unsigned TIDIGCompCnt = 0;
969 if (MFI->hasWorkItemIDZ())
970 TIDIGCompCnt = 2;
971 else if (MFI->hasWorkItemIDY())
972 TIDIGCompCnt = 1;
973
Tom Stellard45bb48e2015-06-13 03:28:10 +0000974 ProgInfo.ComputePGMRSrc2 =
975 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000976 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Wei Ding205bfdb2017-02-10 02:15:29 +0000977 S_00B84C_TRAP_HANDLER(STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000978 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
979 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
980 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
981 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
982 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
983 S_00B84C_EXCP_EN_MSB(0) |
Konstantin Zhuravlyov6ccb0762017-05-05 20:13:55 +0000984 // For AMDHSA, LDS_SIZE must be zero, as it is populated by the CP.
985 S_00B84C_LDS_SIZE(STM.isAmdHsaOS() ? 0 : ProgInfo.LDSBlocks) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000986 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000987}
988
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000989static unsigned getRsrcReg(CallingConv::ID CallConv) {
990 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000991 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000992 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000993 case CallingConv::AMDGPU_LS: return R_00B528_SPI_SHADER_PGM_RSRC1_LS;
Marek Olsaka302a7362017-05-02 15:41:10 +0000994 case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000995 case CallingConv::AMDGPU_ES: return R_00B328_SPI_SHADER_PGM_RSRC1_ES;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000996 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000997 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000998 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000999 }
1000}
1001
1002void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001003 const SIProgramInfo &CurrentProgramInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001004 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001005 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matthias Braunf1caa282017-12-15 22:22:58 +00001006 unsigned RsrcReg = getRsrcReg(MF.getFunction().getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001007
Matthias Braunf1caa282017-12-15 22:22:58 +00001008 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001009 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
1010
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001011 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001012
1013 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001014 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001015
1016 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001017 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001018
1019 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
1020 // 0" comment but I don't see a corresponding field in the register spec.
1021 } else {
1022 OutStreamer->EmitIntValue(RsrcReg, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001023 OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1024 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4);
Matthias Braunf1caa282017-12-15 22:22:58 +00001025 if (STM.isVGPRSpillingEnabled(MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001026 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001027 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001028 }
Tim Renouf807ecc32018-02-06 13:39:38 +00001029 }
1030
1031 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS) {
1032 OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
1033 OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks), 4);
1034 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
1035 OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4);
1036 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
1037 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001038 }
Marek Olsak0532c192016-07-13 17:35:15 +00001039
1040 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
1041 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
1042 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
1043 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001044}
1045
Tim Renouf72800f02017-10-03 19:03:52 +00001046// This is the equivalent of EmitProgramInfoSI above, but for when the OS type
1047// is AMDPAL. It stores each compute/SPI register setting and other PAL
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001048// metadata items into the PALMetadataMap, combining with any provided by the
1049// frontend as LLVM metadata. Once all functions are written, PALMetadataMap is
Tim Renouf72800f02017-10-03 19:03:52 +00001050// then written as a single block in the .note section.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001051void AMDGPUAsmPrinter::EmitPALMetadata(const MachineFunction &MF,
Tim Renouf72800f02017-10-03 19:03:52 +00001052 const SIProgramInfo &CurrentProgramInfo) {
1053 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1054 // Given the calling convention, calculate the register number for rsrc1. In
1055 // principle the register number could change in future hardware, but we know
1056 // it is the same for gfx6-9 (except that LS and ES don't exist on gfx9), so
1057 // we can use the same fixed value that .AMDGPU.config has for Mesa. Note
1058 // that we use a register number rather than a byte offset, so we need to
1059 // divide by 4.
Matthias Braunf1caa282017-12-15 22:22:58 +00001060 unsigned Rsrc1Reg = getRsrcReg(MF.getFunction().getCallingConv()) / 4;
Tim Renouf72800f02017-10-03 19:03:52 +00001061 unsigned Rsrc2Reg = Rsrc1Reg + 1;
1062 // Also calculate the PAL metadata key for *S_SCRATCH_SIZE. It can be used
1063 // with a constant offset to access any non-register shader-specific PAL
1064 // metadata key.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001065 unsigned ScratchSizeKey = PALMD::Key::CS_SCRATCH_SIZE;
Matthias Braunf1caa282017-12-15 22:22:58 +00001066 switch (MF.getFunction().getCallingConv()) {
Tim Renouf72800f02017-10-03 19:03:52 +00001067 case CallingConv::AMDGPU_PS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001068 ScratchSizeKey = PALMD::Key::PS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001069 break;
1070 case CallingConv::AMDGPU_VS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001071 ScratchSizeKey = PALMD::Key::VS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001072 break;
1073 case CallingConv::AMDGPU_GS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001074 ScratchSizeKey = PALMD::Key::GS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001075 break;
1076 case CallingConv::AMDGPU_ES:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001077 ScratchSizeKey = PALMD::Key::ES_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001078 break;
1079 case CallingConv::AMDGPU_HS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001080 ScratchSizeKey = PALMD::Key::HS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001081 break;
1082 case CallingConv::AMDGPU_LS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001083 ScratchSizeKey = PALMD::Key::LS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001084 break;
1085 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001086 unsigned NumUsedVgprsKey = ScratchSizeKey +
1087 PALMD::Key::VS_NUM_USED_VGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1088 unsigned NumUsedSgprsKey = ScratchSizeKey +
1089 PALMD::Key::VS_NUM_USED_SGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1090 PALMetadataMap[NumUsedVgprsKey] = CurrentProgramInfo.NumVGPRsForWavesPerEU;
1091 PALMetadataMap[NumUsedSgprsKey] = CurrentProgramInfo.NumSGPRsForWavesPerEU;
Matthias Braunf1caa282017-12-15 22:22:58 +00001092 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001093 PALMetadataMap[Rsrc1Reg] |= CurrentProgramInfo.ComputePGMRSrc1;
1094 PALMetadataMap[Rsrc2Reg] |= CurrentProgramInfo.ComputePGMRSrc2;
Tim Renouf72800f02017-10-03 19:03:52 +00001095 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001096 PALMetadataMap[ScratchSizeKey] |=
1097 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001098 } else {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001099 PALMetadataMap[Rsrc1Reg] |= S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1100 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks);
Tim Renouf72800f02017-10-03 19:03:52 +00001101 if (CurrentProgramInfo.ScratchBlocks > 0)
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001102 PALMetadataMap[Rsrc2Reg] |= S_00B84C_SCRATCH_EN(1);
Tim Renouf72800f02017-10-03 19:03:52 +00001103 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001104 PALMetadataMap[ScratchSizeKey] |=
1105 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001106 }
Matthias Braunf1caa282017-12-15 22:22:58 +00001107 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001108 PALMetadataMap[Rsrc2Reg] |=
1109 S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
1110 PALMetadataMap[R_0286CC_SPI_PS_INPUT_ENA / 4] |= MFI->getPSInputEnable();
1111 PALMetadataMap[R_0286D0_SPI_PS_INPUT_ADDR / 4] |= MFI->getPSInputAddr();
Tim Renouf72800f02017-10-03 19:03:52 +00001112 }
1113}
1114
Matt Arsenault24ee0782016-02-12 02:40:47 +00001115// This is supposed to be log2(Size)
1116static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
1117 switch (Size) {
1118 case 4:
1119 return AMD_ELEMENT_4_BYTES;
1120 case 8:
1121 return AMD_ELEMENT_8_BYTES;
1122 case 16:
1123 return AMD_ELEMENT_16_BYTES;
1124 default:
1125 llvm_unreachable("invalid private_element_size");
1126 }
1127}
1128
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001129void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001130 const SIProgramInfo &CurrentProgramInfo,
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001131 const MachineFunction &MF) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001132 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001133 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001134
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001135 AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001136
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001137 Out.compute_pgm_resource_registers =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001138 CurrentProgramInfo.ComputePGMRSrc1 |
1139 (CurrentProgramInfo.ComputePGMRSrc2 << 32);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001140 Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001141
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001142 if (CurrentProgramInfo.DynamicCallStack)
1143 Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK;
1144
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001145 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +00001146 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
1147 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
1148
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001149 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001150 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001151 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
1152 }
1153
1154 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001155 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001156
1157 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001158 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001159
1160 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001161 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001162
1163 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001164 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001165
1166 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001167 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001168
1169 if (MFI->hasGridWorkgroupCountX()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001170 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001171 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
1172 }
1173
1174 if (MFI->hasGridWorkgroupCountY()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001175 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001176 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
1177 }
1178
1179 if (MFI->hasGridWorkgroupCountZ()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001180 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001181 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
1182 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001183
Tom Stellard48f29f22015-11-26 00:43:29 +00001184 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001185 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00001186
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001187 if (STM.debuggerSupported())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001188 Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001189
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001190 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001191 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001192
Matt Arsenault52ef4012016-07-26 16:45:58 +00001193 // FIXME: Should use getKernArgSize
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001194 Out.kernarg_segment_byte_size =
Tom Stellard2f3f9852017-01-25 01:25:13 +00001195 STM.getKernArgSegmentSize(MF, MFI->getABIArgOffset());
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001196 Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR;
1197 Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR;
1198 Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize;
1199 Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize;
1200 Out.reserved_vgpr_first = CurrentProgramInfo.ReservedVGPRFirst;
1201 Out.reserved_vgpr_count = CurrentProgramInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001202
Tom Stellard175959e2016-12-06 21:53:10 +00001203 // These alignment values are specified in powers of two, so alignment =
1204 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001205 Out.kernarg_segment_alignment = std::max((size_t)4,
Tom Stellard175959e2016-12-06 21:53:10 +00001206 countTrailingZeros(MFI->getMaxKernArgAlign()));
1207
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001208 if (STM.debuggerEmitPrologue()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001209 Out.debug_wavefront_private_segment_offset_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001210 CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001211 Out.debug_private_segment_buffer_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001212 CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001213 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001214}
1215
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001216AMDGPU::HSAMD::Kernel::CodeProps::Metadata AMDGPUAsmPrinter::getHSACodeProps(
1217 const MachineFunction &MF,
1218 const SIProgramInfo &ProgramInfo) const {
1219 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
1220 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
1221 HSAMD::Kernel::CodeProps::Metadata HSACodeProps;
1222
1223 HSACodeProps.mKernargSegmentSize =
1224 STM.getKernArgSegmentSize(MF, MFI.getABIArgOffset());
1225 HSACodeProps.mGroupSegmentFixedSize = ProgramInfo.LDSSize;
1226 HSACodeProps.mPrivateSegmentFixedSize = ProgramInfo.ScratchSize;
1227 HSACodeProps.mKernargSegmentAlign =
1228 std::max(uint32_t(4), MFI.getMaxKernArgAlign());
1229 HSACodeProps.mWavefrontSize = STM.getWavefrontSize();
1230 HSACodeProps.mNumSGPRs = CurrentProgramInfo.NumSGPR;
1231 HSACodeProps.mNumVGPRs = CurrentProgramInfo.NumVGPR;
Konstantin Zhuravlyov8d5e9e12017-10-18 17:31:09 +00001232 HSACodeProps.mMaxFlatWorkGroupSize = MFI.getMaxFlatWorkGroupSize();
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001233 HSACodeProps.mIsDynamicCallStack = ProgramInfo.DynamicCallStack;
1234 HSACodeProps.mIsXNACKEnabled = STM.isXNACKEnabled();
Konstantin Zhuravlyov06ae4ec2017-11-28 17:51:08 +00001235 HSACodeProps.mNumSpilledSGPRs = MFI.getNumSpilledSGPRs();
1236 HSACodeProps.mNumSpilledVGPRs = MFI.getNumSpilledVGPRs();
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001237
1238 return HSACodeProps;
1239}
1240
1241AMDGPU::HSAMD::Kernel::DebugProps::Metadata AMDGPUAsmPrinter::getHSADebugProps(
1242 const MachineFunction &MF,
1243 const SIProgramInfo &ProgramInfo) const {
1244 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
1245 HSAMD::Kernel::DebugProps::Metadata HSADebugProps;
1246
1247 if (!STM.debuggerSupported())
1248 return HSADebugProps;
1249
1250 HSADebugProps.mDebuggerABIVersion.push_back(1);
1251 HSADebugProps.mDebuggerABIVersion.push_back(0);
1252 HSADebugProps.mReservedNumVGPRs = ProgramInfo.ReservedVGPRCount;
1253 HSADebugProps.mReservedFirstVGPR = ProgramInfo.ReservedVGPRFirst;
1254
1255 if (STM.debuggerEmitPrologue()) {
1256 HSADebugProps.mPrivateSegmentBufferSGPR =
1257 ProgramInfo.DebuggerPrivateSegmentBufferSGPR;
1258 HSADebugProps.mWavefrontPrivateSegmentOffsetSGPR =
1259 ProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
1260 }
1261
1262 return HSADebugProps;
1263}
1264
Tom Stellard45bb48e2015-06-13 03:28:10 +00001265bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
1266 unsigned AsmVariant,
1267 const char *ExtraCode, raw_ostream &O) {
Matt Arsenault36cd1852017-08-09 20:09:35 +00001268 // First try the generic code, which knows about modifiers like 'c' and 'n'.
1269 if (!AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O))
1270 return false;
1271
Tom Stellard45bb48e2015-06-13 03:28:10 +00001272 if (ExtraCode && ExtraCode[0]) {
1273 if (ExtraCode[1] != 0)
1274 return true; // Unknown modifier.
1275
1276 switch (ExtraCode[0]) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001277 case 'r':
1278 break;
Matt Arsenault36cd1852017-08-09 20:09:35 +00001279 default:
1280 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001281 }
1282 }
1283
Matt Arsenault36cd1852017-08-09 20:09:35 +00001284 // TODO: Should be able to support other operand types like globals.
1285 const MachineOperand &MO = MI->getOperand(OpNo);
1286 if (MO.isReg()) {
1287 AMDGPUInstPrinter::printRegOperand(MO.getReg(), O,
1288 *MF->getSubtarget().getRegisterInfo());
1289 return false;
1290 }
1291
1292 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001293}