blob: 6dcb778061fd1d3581fe094f6b8f81afae504273 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Craig Topper188ed9d2012-03-17 07:33:42 +000015#include "ARMISelLowering.h"
Eric Christopher1c069172010-09-10 22:42:06 +000016#include "ARMCallingConv.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov9a232f42009-08-21 12:41:24 +000019#include "ARMPerfectShuffle.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Chris Lattner4e7dfaf2009-08-02 00:34:36 +000022#include "ARMTargetObjectFile.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/ADT/Statistic.h"
25#include "llvm/ADT/StringExtras.h"
Pete Cooperef21bd42015-03-04 01:24:11 +000026#include "llvm/ADT/StringSwitch.h"
Bob Wilsona4c22902009-04-17 19:07:39 +000027#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng078b0b02011-01-08 01:24:27 +000028#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Bill Wendling202803e2011-10-05 00:02:33 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000036#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/CallingConv.h"
38#include "llvm/IR/Constants.h"
39#include "llvm/IR/Function.h"
40#include "llvm/IR/GlobalValue.h"
Tim Northover037f26f22014-04-17 18:22:47 +000041#include "llvm/IR/IRBuilder.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/Instruction.h"
43#include "llvm/IR/Instructions.h"
John Brawn0dbcd652015-03-18 12:01:59 +000044#include "llvm/IR/IntrinsicInst.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000045#include "llvm/IR/Intrinsics.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000046#include "llvm/IR/Type.h"
Bill Wendling46ffefc2010-03-09 02:46:12 +000047#include "llvm/MC/MCSectionMachO.h"
Jim Grosbach32bb3622010-04-14 22:28:31 +000048#include "llvm/Support/CommandLine.h"
Oliver Stannardc24f2172014-05-09 14:01:47 +000049#include "llvm/Support/Debug.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng2150b922007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetOptions.h"
David Peixottoc32e24a2013-10-17 19:49:22 +000054#include <utility>
Evan Cheng10043e22007-01-19 07:51:42 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "arm-isel"
58
Dale Johannesend679ff72010-06-03 21:09:53 +000059STATISTIC(NumTailCalls, "Number of tail calls");
Evan Cheng68aec142011-01-19 02:16:49 +000060STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren9f911162012-06-01 02:44:42 +000061STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesend679ff72010-06-03 21:09:53 +000062
Evan Chengf128bdc2010-06-16 07:35:02 +000063static cl::opt<bool>
64ARMInterworking("arm-interworking", cl::Hidden,
65 cl::desc("Enable / disable ARM interworking (for debugging only)"),
66 cl::init(true));
67
Benjamin Kramer7ba71be2011-11-26 23:01:57 +000068namespace {
Cameron Zwarich89019782011-06-10 20:59:24 +000069 class ARMCCState : public CCState {
70 public:
71 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Eric Christopherb5217502014-08-06 18:45:26 +000072 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
73 ParmContext PC)
74 : CCState(CC, isVarArg, MF, locs, C) {
Cameron Zwarich89019782011-06-10 20:59:24 +000075 assert(((PC == Call) || (PC == Prologue)) &&
76 "ARMCCState users must specify whether their context is call"
77 "or prologue generation.");
78 CallOrPrologue = PC;
79 }
80 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +000081}
Cameron Zwarich89019782011-06-10 20:59:24 +000082
Stuart Hastings45fe3c32011-04-20 16:47:52 +000083// The APCS parameter registers.
Craig Topper840beec2014-04-04 05:16:06 +000084static const MCPhysReg GPRArgRegs[] = {
Stuart Hastings45fe3c32011-04-20 16:47:52 +000085 ARM::R0, ARM::R1, ARM::R2, ARM::R3
86};
87
Craig Topper4fa625f2012-08-12 03:16:37 +000088void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
89 MVT PromotedBitwiseVT) {
Bob Wilson2e076c42009-06-22 23:27:02 +000090 if (VT != PromotedLdStVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +000091 setOperationAction(ISD::LOAD, VT, Promote);
92 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000093
Craig Topper4fa625f2012-08-12 03:16:37 +000094 setOperationAction(ISD::STORE, VT, Promote);
95 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000096 }
97
Craig Topper4fa625f2012-08-12 03:16:37 +000098 MVT ElemTy = VT.getVectorElementType();
Owen Anderson9f944592009-08-11 20:47:22 +000099 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper4fa625f2012-08-12 03:16:37 +0000100 setOperationAction(ISD::SETCC, VT, Custom);
101 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
102 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000103 if (ElemTy == MVT::i32) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000104 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
105 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
106 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
107 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000108 } else {
Craig Topper4fa625f2012-08-12 03:16:37 +0000109 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
110 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
111 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
112 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson5d8cfb22009-09-16 20:20:44 +0000113 }
Craig Topper4fa625f2012-08-12 03:16:37 +0000114 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
115 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
116 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
117 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
118 setOperationAction(ISD::SELECT, VT, Expand);
119 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach30af4422012-10-12 22:59:21 +0000120 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper4fa625f2012-08-12 03:16:37 +0000121 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000122 if (VT.isInteger()) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000123 setOperationAction(ISD::SHL, VT, Custom);
124 setOperationAction(ISD::SRA, VT, Custom);
125 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson2e076c42009-06-22 23:27:02 +0000126 }
127
128 // Promote all bit-wise operations.
129 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000130 setOperationAction(ISD::AND, VT, Promote);
131 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
132 setOperationAction(ISD::OR, VT, Promote);
133 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
134 setOperationAction(ISD::XOR, VT, Promote);
135 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000136 }
Bob Wilson4ed397c2009-09-16 00:17:28 +0000137
138 // Neon does not support vector divide/remainder operations.
Craig Topper4fa625f2012-08-12 03:16:37 +0000139 setOperationAction(ISD::SDIV, VT, Expand);
140 setOperationAction(ISD::UDIV, VT, Expand);
141 setOperationAction(ISD::FDIV, VT, Expand);
142 setOperationAction(ISD::SREM, VT, Expand);
143 setOperationAction(ISD::UREM, VT, Expand);
144 setOperationAction(ISD::FREM, VT, Expand);
James Molloya6702e22015-07-17 17:10:55 +0000145
146 if (VT.isInteger()) {
147 setOperationAction(ISD::SABSDIFF, VT, Legal);
148 setOperationAction(ISD::UABSDIFF, VT, Legal);
149 }
Silviu Barangaad1b19f2015-08-19 14:11:27 +0000150 if (!VT.isFloatingPoint() &&
151 VT != MVT::v2i64 && VT != MVT::v1i64)
152 for (unsigned Opcode : {ISD::SMIN, ISD::SMAX, ISD::UMIN, ISD::UMAX})
153 setOperationAction(Opcode, VT, Legal);
154
Bob Wilson2e076c42009-06-22 23:27:02 +0000155}
156
Craig Topper4fa625f2012-08-12 03:16:37 +0000157void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000158 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000159 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000160}
161
Craig Topper4fa625f2012-08-12 03:16:37 +0000162void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Jakob Stoklund Olesen20912062014-01-14 06:18:34 +0000163 addRegisterClass(VT, &ARM::DPairRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000164 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000165}
166
Eric Christopher1889fdc2015-01-29 00:19:39 +0000167ARMTargetLowering::ARMTargetLowering(const TargetMachine &TM,
168 const ARMSubtarget &STI)
169 : TargetLowering(TM), Subtarget(&STI) {
170 RegInfo = Subtarget->getRegisterInfo();
171 Itins = Subtarget->getInstrItineraryData();
Evan Cheng10043e22007-01-19 07:51:42 +0000172
Duncan Sandsf2641e12011-09-06 19:07:46 +0000173 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
174
Tim Northoverd6a729b2014-01-06 14:28:05 +0000175 if (Subtarget->isTargetMachO()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000176 // Uses VFP for Thumb libfuncs if available.
Jim Grosbach1d1d6d42013-10-24 23:07:11 +0000177 if (Subtarget->isThumb() && Subtarget->hasVFP2() &&
Eric Christopher824f42f2015-05-12 01:26:05 +0000178 Subtarget->hasARMOps() && !Subtarget->useSoftFloat()) {
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000179 static const struct {
180 const RTLIB::Libcall Op;
181 const char * const Name;
182 const ISD::CondCode Cond;
183 } LibraryCalls[] = {
184 // Single-precision floating-point arithmetic.
185 { RTLIB::ADD_F32, "__addsf3vfp", ISD::SETCC_INVALID },
186 { RTLIB::SUB_F32, "__subsf3vfp", ISD::SETCC_INVALID },
187 { RTLIB::MUL_F32, "__mulsf3vfp", ISD::SETCC_INVALID },
188 { RTLIB::DIV_F32, "__divsf3vfp", ISD::SETCC_INVALID },
Evan Cheng10043e22007-01-19 07:51:42 +0000189
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000190 // Double-precision floating-point arithmetic.
191 { RTLIB::ADD_F64, "__adddf3vfp", ISD::SETCC_INVALID },
192 { RTLIB::SUB_F64, "__subdf3vfp", ISD::SETCC_INVALID },
193 { RTLIB::MUL_F64, "__muldf3vfp", ISD::SETCC_INVALID },
194 { RTLIB::DIV_F64, "__divdf3vfp", ISD::SETCC_INVALID },
Evan Cheng143576d2007-01-31 09:30:58 +0000195
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000196 // Single-precision comparisons.
197 { RTLIB::OEQ_F32, "__eqsf2vfp", ISD::SETNE },
198 { RTLIB::UNE_F32, "__nesf2vfp", ISD::SETNE },
199 { RTLIB::OLT_F32, "__ltsf2vfp", ISD::SETNE },
200 { RTLIB::OLE_F32, "__lesf2vfp", ISD::SETNE },
201 { RTLIB::OGE_F32, "__gesf2vfp", ISD::SETNE },
202 { RTLIB::OGT_F32, "__gtsf2vfp", ISD::SETNE },
203 { RTLIB::UO_F32, "__unordsf2vfp", ISD::SETNE },
204 { RTLIB::O_F32, "__unordsf2vfp", ISD::SETEQ },
Evan Cheng10043e22007-01-19 07:51:42 +0000205
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000206 // Double-precision comparisons.
207 { RTLIB::OEQ_F64, "__eqdf2vfp", ISD::SETNE },
208 { RTLIB::UNE_F64, "__nedf2vfp", ISD::SETNE },
209 { RTLIB::OLT_F64, "__ltdf2vfp", ISD::SETNE },
210 { RTLIB::OLE_F64, "__ledf2vfp", ISD::SETNE },
211 { RTLIB::OGE_F64, "__gedf2vfp", ISD::SETNE },
212 { RTLIB::OGT_F64, "__gtdf2vfp", ISD::SETNE },
213 { RTLIB::UO_F64, "__unorddf2vfp", ISD::SETNE },
214 { RTLIB::O_F64, "__unorddf2vfp", ISD::SETEQ },
Evan Cheng143576d2007-01-31 09:30:58 +0000215
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000216 // Floating-point to integer conversions.
217 // i64 conversions are done via library routines even when generating VFP
218 // instructions, so use the same ones.
219 { RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp", ISD::SETCC_INVALID },
220 { RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp", ISD::SETCC_INVALID },
221 { RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp", ISD::SETCC_INVALID },
222 { RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp", ISD::SETCC_INVALID },
Evan Cheng10043e22007-01-19 07:51:42 +0000223
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000224 // Conversions between floating types.
225 { RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp", ISD::SETCC_INVALID },
226 { RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp", ISD::SETCC_INVALID },
Evan Cheng10043e22007-01-19 07:51:42 +0000227
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000228 // Integer to floating-point conversions.
229 // i64 conversions are done via library routines even when generating VFP
230 // instructions, so use the same ones.
231 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
232 // e.g., __floatunsidf vs. __floatunssidfvfp.
233 { RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp", ISD::SETCC_INVALID },
234 { RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp", ISD::SETCC_INVALID },
235 { RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp", ISD::SETCC_INVALID },
236 { RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp", ISD::SETCC_INVALID },
237 };
Evan Cheng10043e22007-01-19 07:51:42 +0000238
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000239 for (const auto &LC : LibraryCalls) {
240 setLibcallName(LC.Op, LC.Name);
241 if (LC.Cond != ISD::SETCC_INVALID)
242 setCmpLibcallCC(LC.Op, LC.Cond);
243 }
Evan Chengc9f22fd12007-04-27 08:15:43 +0000244 }
Evan Cheng10043e22007-01-19 07:51:42 +0000245 }
246
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
Craig Topper062a2ba2014-04-25 05:30:21 +0000248 setLibcallName(RTLIB::SHL_I128, nullptr);
249 setLibcallName(RTLIB::SRL_I128, nullptr);
250 setLibcallName(RTLIB::SRA_I128, nullptr);
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000251
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000252 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetMachO() &&
253 !Subtarget->isTargetWindows()) {
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000254 static const struct {
255 const RTLIB::Libcall Op;
256 const char * const Name;
257 const CallingConv::ID CC;
258 const ISD::CondCode Cond;
259 } LibraryCalls[] = {
260 // Double-precision floating-point arithmetic helper functions
261 // RTABI chapter 4.1.2, Table 2
262 { RTLIB::ADD_F64, "__aeabi_dadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
263 { RTLIB::DIV_F64, "__aeabi_ddiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
264 { RTLIB::MUL_F64, "__aeabi_dmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
265 { RTLIB::SUB_F64, "__aeabi_dsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000266
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000267 // Double-precision floating-point comparison helper functions
268 // RTABI chapter 4.1.2, Table 3
269 { RTLIB::OEQ_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
270 { RTLIB::UNE_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
271 { RTLIB::OLT_F64, "__aeabi_dcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
272 { RTLIB::OLE_F64, "__aeabi_dcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
273 { RTLIB::OGE_F64, "__aeabi_dcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
274 { RTLIB::OGT_F64, "__aeabi_dcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
275 { RTLIB::UO_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
276 { RTLIB::O_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000277
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000278 // Single-precision floating-point arithmetic helper functions
279 // RTABI chapter 4.1.2, Table 4
280 { RTLIB::ADD_F32, "__aeabi_fadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
281 { RTLIB::DIV_F32, "__aeabi_fdiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
282 { RTLIB::MUL_F32, "__aeabi_fmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
283 { RTLIB::SUB_F32, "__aeabi_fsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000284
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000285 // Single-precision floating-point comparison helper functions
286 // RTABI chapter 4.1.2, Table 5
287 { RTLIB::OEQ_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
288 { RTLIB::UNE_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
289 { RTLIB::OLT_F32, "__aeabi_fcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
290 { RTLIB::OLE_F32, "__aeabi_fcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
291 { RTLIB::OGE_F32, "__aeabi_fcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
292 { RTLIB::OGT_F32, "__aeabi_fcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
293 { RTLIB::UO_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
294 { RTLIB::O_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000295
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000296 // Floating-point to integer conversions.
297 // RTABI chapter 4.1.2, Table 6
298 { RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
299 { RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
300 { RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
301 { RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
302 { RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
303 { RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
304 { RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
305 { RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000306
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000307 // Conversions between floating types.
308 // RTABI chapter 4.1.2, Table 7
309 { RTLIB::FPROUND_F64_F32, "__aeabi_d2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Saleem Abdulrasool017bd572014-08-17 22:51:02 +0000310 { RTLIB::FPROUND_F64_F16, "__aeabi_d2h", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Chad Rosierad7c9102014-08-23 18:29:43 +0000311 { RTLIB::FPEXT_F32_F64, "__aeabi_f2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000312
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000313 // Integer to floating-point conversions.
314 // RTABI chapter 4.1.2, Table 8
315 { RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
316 { RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
317 { RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
318 { RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
319 { RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
320 { RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
321 { RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
322 { RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000323
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000324 // Long long helper functions
325 // RTABI chapter 4.2, Table 9
Chad Rosierad7c9102014-08-23 18:29:43 +0000326 { RTLIB::MUL_I64, "__aeabi_lmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
327 { RTLIB::SHL_I64, "__aeabi_llsl", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
328 { RTLIB::SRL_I64, "__aeabi_llsr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
329 { RTLIB::SRA_I64, "__aeabi_lasr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000330
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000331 // Integer division functions
332 // RTABI chapter 4.3.1
Chad Rosierad7c9102014-08-23 18:29:43 +0000333 { RTLIB::SDIV_I8, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
334 { RTLIB::SDIV_I16, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
335 { RTLIB::SDIV_I32, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
336 { RTLIB::SDIV_I64, "__aeabi_ldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
337 { RTLIB::UDIV_I8, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
338 { RTLIB::UDIV_I16, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
339 { RTLIB::UDIV_I32, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
340 { RTLIB::UDIV_I64, "__aeabi_uldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Renato Golin4cd51872011-05-22 21:41:23 +0000341
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000342 // Memory operations
343 // RTABI chapter 4.3.4
344 { RTLIB::MEMCPY, "__aeabi_memcpy", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
345 { RTLIB::MEMMOVE, "__aeabi_memmove", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
346 { RTLIB::MEMSET, "__aeabi_memset", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
347 };
348
349 for (const auto &LC : LibraryCalls) {
350 setLibcallName(LC.Op, LC.Name);
351 setLibcallCallingConv(LC.Op, LC.CC);
352 if (LC.Cond != ISD::SETCC_INVALID)
353 setCmpLibcallCC(LC.Op, LC.Cond);
354 }
Anton Korobeynikova6b3ce22009-08-14 20:10:52 +0000355 }
356
Saleem Abdulrasool056fc3d2014-05-16 05:41:33 +0000357 if (Subtarget->isTargetWindows()) {
358 static const struct {
359 const RTLIB::Libcall Op;
360 const char * const Name;
361 const CallingConv::ID CC;
362 } LibraryCalls[] = {
363 { RTLIB::FPTOSINT_F32_I64, "__stoi64", CallingConv::ARM_AAPCS_VFP },
364 { RTLIB::FPTOSINT_F64_I64, "__dtoi64", CallingConv::ARM_AAPCS_VFP },
365 { RTLIB::FPTOUINT_F32_I64, "__stou64", CallingConv::ARM_AAPCS_VFP },
366 { RTLIB::FPTOUINT_F64_I64, "__dtou64", CallingConv::ARM_AAPCS_VFP },
367 { RTLIB::SINTTOFP_I64_F32, "__i64tos", CallingConv::ARM_AAPCS_VFP },
368 { RTLIB::SINTTOFP_I64_F64, "__i64tod", CallingConv::ARM_AAPCS_VFP },
369 { RTLIB::UINTTOFP_I64_F32, "__u64tos", CallingConv::ARM_AAPCS_VFP },
370 { RTLIB::UINTTOFP_I64_F64, "__u64tod", CallingConv::ARM_AAPCS_VFP },
Saleem Abdulrasool0a2672b2015-08-04 03:57:56 +0000371
372 { RTLIB::SDIV_I32, "__rt_sdiv", CallingConv::ARM_AAPCS_VFP },
373 { RTLIB::UDIV_I32, "__rt_udiv", CallingConv::ARM_AAPCS_VFP },
374 { RTLIB::SDIV_I64, "__rt_sdiv64", CallingConv::ARM_AAPCS_VFP },
375 { RTLIB::UDIV_I64, "__rt_udiv64", CallingConv::ARM_AAPCS_VFP },
Saleem Abdulrasool056fc3d2014-05-16 05:41:33 +0000376 };
377
378 for (const auto &LC : LibraryCalls) {
379 setLibcallName(LC.Op, LC.Name);
380 setLibcallCallingConv(LC.Op, LC.CC);
381 }
382 }
383
Bob Wilsonbc158992011-10-07 16:59:21 +0000384 // Use divmod compiler-rt calls for iOS 5.0 and later.
Cameron Esfahani943908b2013-08-29 20:23:14 +0000385 if (Subtarget->getTargetTriple().isiOS() &&
Bob Wilsonbc158992011-10-07 16:59:21 +0000386 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
387 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
388 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
389 }
390
Oliver Stannard11790b22014-08-11 09:12:32 +0000391 // The half <-> float conversion functions are always soft-float, but are
392 // needed for some targets which use a hard-float calling convention by
393 // default.
394 if (Subtarget->isAAPCS_ABI()) {
395 setLibcallCallingConv(RTLIB::FPROUND_F32_F16, CallingConv::ARM_AAPCS);
396 setLibcallCallingConv(RTLIB::FPROUND_F64_F16, CallingConv::ARM_AAPCS);
397 setLibcallCallingConv(RTLIB::FPEXT_F16_F32, CallingConv::ARM_AAPCS);
398 } else {
399 setLibcallCallingConv(RTLIB::FPROUND_F32_F16, CallingConv::ARM_APCS);
400 setLibcallCallingConv(RTLIB::FPROUND_F64_F16, CallingConv::ARM_APCS);
401 setLibcallCallingConv(RTLIB::FPEXT_F16_F32, CallingConv::ARM_APCS);
402 }
403
David Goodwin22c2fba2009-07-08 23:10:31 +0000404 if (Subtarget->isThumb1Only())
Craig Topperc7242e02012-04-20 07:30:17 +0000405 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbachfde21102009-04-07 20:34:09 +0000406 else
Craig Topperc7242e02012-04-20 07:30:17 +0000407 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Eric Christopher824f42f2015-05-12 01:26:05 +0000408 if (!Subtarget->useSoftFloat() && Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000409 !Subtarget->isThumb1Only()) {
Craig Topperc7242e02012-04-20 07:30:17 +0000410 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Oliver Stannard51b1d462014-08-21 12:50:31 +0000411 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Evan Cheng10043e22007-01-19 07:51:42 +0000412 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000413
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000414 for (MVT VT : MVT::vector_valuetypes()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000415 for (MVT InnerVT : MVT::vector_valuetypes()) {
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000416 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000417 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
418 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
419 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
420 }
Benjamin Kramer4dae5982014-04-26 12:06:28 +0000421
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000422 setOperationAction(ISD::MULHS, VT, Expand);
423 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
424 setOperationAction(ISD::MULHU, VT, Expand);
425 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000426
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000427 setOperationAction(ISD::BSWAP, VT, Expand);
Eli Friedman6f84fed2011-11-08 01:43:53 +0000428 }
429
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000430 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
Tim Northoverf79c3a52013-08-20 08:57:11 +0000431 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000432
Luke Cheeseman85fd06d2015-06-01 12:02:47 +0000433 setOperationAction(ISD::READ_REGISTER, MVT::i64, Custom);
434 setOperationAction(ISD::WRITE_REGISTER, MVT::i64, Custom);
435
Bob Wilson2e076c42009-06-22 23:27:02 +0000436 if (Subtarget->hasNEON()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000437 addDRTypeForNEON(MVT::v2f32);
438 addDRTypeForNEON(MVT::v8i8);
439 addDRTypeForNEON(MVT::v4i16);
440 addDRTypeForNEON(MVT::v2i32);
441 addDRTypeForNEON(MVT::v1i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000442
Owen Anderson9f944592009-08-11 20:47:22 +0000443 addQRTypeForNEON(MVT::v4f32);
444 addQRTypeForNEON(MVT::v2f64);
445 addQRTypeForNEON(MVT::v16i8);
446 addQRTypeForNEON(MVT::v8i16);
447 addQRTypeForNEON(MVT::v4i32);
448 addQRTypeForNEON(MVT::v2i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000449
Bob Wilson194a2512009-09-15 23:55:57 +0000450 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
451 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000452 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
453 // supported for v4f32.
Bob Wilson194a2512009-09-15 23:55:57 +0000454 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
455 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
456 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000457 // FIXME: Code duplication: FDIV and FREM are expanded always, see
458 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson194a2512009-09-15 23:55:57 +0000459 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
460 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000461 // FIXME: Create unittest.
462 // In another words, find a way when "copysign" appears in DAG with vector
463 // operands.
Bob Wilson194a2512009-09-15 23:55:57 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000465 // FIXME: Code duplication: SETCC has custom operation action, see
466 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sandsf2641e12011-09-06 19:07:46 +0000467 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000468 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson194a2512009-09-15 23:55:57 +0000469 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
470 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
471 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
472 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
473 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
474 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
475 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
476 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
477 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
478 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
479 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
480 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000481 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson194a2512009-09-15 23:55:57 +0000482 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
483 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
484 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
485 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
486 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000487 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hames591cdaf2012-03-29 21:56:11 +0000488
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000489 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
490 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
491 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
492 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
493 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
494 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
495 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
496 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
497 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
498 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000499 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
500 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
501 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
502 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Topper3e41a5b2012-09-08 04:58:43 +0000503 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson194a2512009-09-15 23:55:57 +0000504
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000505 // Mark v2f32 intrinsics.
506 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
507 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
508 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
509 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
510 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
511 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
512 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
513 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
514 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
515 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
516 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
517 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
518 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
519 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
520 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
521
Bob Wilson6cc46572009-09-16 00:32:15 +0000522 // Neon does not support some operations on v1i64 and v2i64 types.
523 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilson38ab35a2010-09-01 23:50:19 +0000524 // Custom handling for some quad-vector types to detect VMULL.
525 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
526 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
527 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begemanfa62d502011-02-11 20:53:29 +0000528 // Custom handling for some vector types to avoid expensive expansions
529 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
530 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
531 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
532 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sandsf2641e12011-09-06 19:07:46 +0000533 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
534 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000535 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy547d4c02012-02-20 09:24:05 +0000536 // a destination type that is wider than the source, and nor does
537 // it have a FP_TO_[SU]INT instruction with a narrower destination than
538 // source.
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000539 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
540 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy547d4c02012-02-20 09:24:05 +0000541 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
542 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson6cc46572009-09-16 00:32:15 +0000543
Eli Friedmane6385e62012-11-15 22:44:27 +0000544 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman30834942012-11-17 01:52:46 +0000545 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedmane6385e62012-11-15 22:44:27 +0000546
Evan Chengb4eae132012-12-04 22:41:50 +0000547 // NEON does not have single instruction CTPOP for vectors with element
548 // types wider than 8-bits. However, custom lowering can leverage the
549 // v8i8/v16i8 vcnt instruction.
550 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
551 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
552 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
553 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
554
Logan Chien0a43abc2015-07-13 15:37:30 +0000555 // NEON does not have single instruction CTTZ for vectors.
556 setOperationAction(ISD::CTTZ, MVT::v8i8, Custom);
557 setOperationAction(ISD::CTTZ, MVT::v4i16, Custom);
558 setOperationAction(ISD::CTTZ, MVT::v2i32, Custom);
559 setOperationAction(ISD::CTTZ, MVT::v1i64, Custom);
560
561 setOperationAction(ISD::CTTZ, MVT::v16i8, Custom);
562 setOperationAction(ISD::CTTZ, MVT::v8i16, Custom);
563 setOperationAction(ISD::CTTZ, MVT::v4i32, Custom);
564 setOperationAction(ISD::CTTZ, MVT::v2i64, Custom);
565
566 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v8i8, Custom);
567 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v4i16, Custom);
568 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v2i32, Custom);
569 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v1i64, Custom);
570
571 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v16i8, Custom);
572 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v8i16, Custom);
573 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v4i32, Custom);
574 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v2i64, Custom);
575
Jim Grosbach5f215872013-02-27 21:31:12 +0000576 // NEON only has FMA instructions as of VFP4.
577 if (!Subtarget->hasVFP4()) {
578 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
579 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
580 }
581
Bob Wilson06fce872011-02-07 17:43:21 +0000582 setTargetDAGCombine(ISD::INTRINSIC_VOID);
583 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson2e076c42009-06-22 23:27:02 +0000584 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
585 setTargetDAGCombine(ISD::SHL);
586 setTargetDAGCombine(ISD::SRL);
587 setTargetDAGCombine(ISD::SRA);
588 setTargetDAGCombine(ISD::SIGN_EXTEND);
589 setTargetDAGCombine(ISD::ZERO_EXTEND);
590 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilsoncb6db982010-09-17 22:59:05 +0000591 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonc7334a12010-10-27 20:38:28 +0000592 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson1a20c2a2010-12-21 06:43:19 +0000593 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
594 setTargetDAGCombine(ISD::STORE);
Chad Rosierfa8d8932011-06-24 19:23:04 +0000595 setTargetDAGCombine(ISD::FP_TO_SINT);
596 setTargetDAGCombine(ISD::FP_TO_UINT);
597 setTargetDAGCombine(ISD::FDIV);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +0000598 setTargetDAGCombine(ISD::LOAD);
Nadav Rotem097106b2011-10-15 20:03:12 +0000599
James Molloy547d4c02012-02-20 09:24:05 +0000600 // It is legal to extload from v4i8 to v4i16 or v4i32.
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000601 for (MVT Ty : {MVT::v8i8, MVT::v4i8, MVT::v2i8, MVT::v4i16, MVT::v2i16,
602 MVT::v2i32}) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000603 for (MVT VT : MVT::integer_vector_valuetypes()) {
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000604 setLoadExtAction(ISD::EXTLOAD, VT, Ty, Legal);
605 setLoadExtAction(ISD::ZEXTLOAD, VT, Ty, Legal);
606 setLoadExtAction(ISD::SEXTLOAD, VT, Ty, Legal);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000607 }
James Molloy547d4c02012-02-20 09:24:05 +0000608 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000609 }
610
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000611 // ARM and Thumb2 support UMLAL/SMLAL.
612 if (!Subtarget->isThumb1Only())
613 setTargetDAGCombine(ISD::ADDC);
614
Oliver Stannard51b1d462014-08-21 12:50:31 +0000615 if (Subtarget->isFPOnlySP()) {
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000616 // When targeting a floating-point unit with only single-precision
Oliver Stannard51b1d462014-08-21 12:50:31 +0000617 // operations, f64 is legal for the few double-precision instructions which
618 // are present However, no double-precision operations other than moves,
619 // loads and stores are provided by the hardware.
620 setOperationAction(ISD::FADD, MVT::f64, Expand);
621 setOperationAction(ISD::FSUB, MVT::f64, Expand);
622 setOperationAction(ISD::FMUL, MVT::f64, Expand);
623 setOperationAction(ISD::FMA, MVT::f64, Expand);
624 setOperationAction(ISD::FDIV, MVT::f64, Expand);
625 setOperationAction(ISD::FREM, MVT::f64, Expand);
626 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
627 setOperationAction(ISD::FGETSIGN, MVT::f64, Expand);
628 setOperationAction(ISD::FNEG, MVT::f64, Expand);
629 setOperationAction(ISD::FABS, MVT::f64, Expand);
630 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
631 setOperationAction(ISD::FSIN, MVT::f64, Expand);
632 setOperationAction(ISD::FCOS, MVT::f64, Expand);
633 setOperationAction(ISD::FPOWI, MVT::f64, Expand);
634 setOperationAction(ISD::FPOW, MVT::f64, Expand);
635 setOperationAction(ISD::FLOG, MVT::f64, Expand);
636 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
637 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
638 setOperationAction(ISD::FEXP, MVT::f64, Expand);
639 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
640 setOperationAction(ISD::FCEIL, MVT::f64, Expand);
641 setOperationAction(ISD::FTRUNC, MVT::f64, Expand);
642 setOperationAction(ISD::FRINT, MVT::f64, Expand);
643 setOperationAction(ISD::FNEARBYINT, MVT::f64, Expand);
644 setOperationAction(ISD::FFLOOR, MVT::f64, Expand);
James Molloyfa041152015-03-23 16:15:16 +0000645 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
646 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
647 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
648 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
649 setOperationAction(ISD::FP_TO_SINT, MVT::f64, Custom);
650 setOperationAction(ISD::FP_TO_UINT, MVT::f64, Custom);
Oliver Stannard51b1d462014-08-21 12:50:31 +0000651 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
652 setOperationAction(ISD::FP_EXTEND, MVT::f64, Custom);
653 }
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000654
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000655 computeRegisterProperties(Subtarget->getRegisterInfo());
Evan Cheng10043e22007-01-19 07:51:42 +0000656
Tim Northover4e80b582014-07-18 13:01:19 +0000657 // ARM does not have floating-point extending loads.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000658 for (MVT VT : MVT::fp_valuetypes()) {
659 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
660 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f16, Expand);
661 }
Tim Northover4e80b582014-07-18 13:01:19 +0000662
663 // ... or truncating stores
664 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
665 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
666 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000667
Duncan Sands95d46ef2008-01-23 20:39:46 +0000668 // ARM does not have i1 sign extending load.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000669 for (MVT VT : MVT::integer_valuetypes())
670 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
Duncan Sands95d46ef2008-01-23 20:39:46 +0000671
Evan Cheng10043e22007-01-19 07:51:42 +0000672 // ARM supports all 4 flavors of integer indexed load / store.
Evan Cheng84c6cda2009-07-02 07:28:31 +0000673 if (!Subtarget->isThumb1Only()) {
674 for (unsigned im = (unsigned)ISD::PRE_INC;
675 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson9f944592009-08-11 20:47:22 +0000676 setIndexedLoadAction(im, MVT::i1, Legal);
677 setIndexedLoadAction(im, MVT::i8, Legal);
678 setIndexedLoadAction(im, MVT::i16, Legal);
679 setIndexedLoadAction(im, MVT::i32, Legal);
680 setIndexedStoreAction(im, MVT::i1, Legal);
681 setIndexedStoreAction(im, MVT::i8, Legal);
682 setIndexedStoreAction(im, MVT::i16, Legal);
683 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000684 }
Evan Cheng10043e22007-01-19 07:51:42 +0000685 }
686
Louis Gerbarg3342bf12014-05-09 17:02:49 +0000687 setOperationAction(ISD::SADDO, MVT::i32, Custom);
688 setOperationAction(ISD::UADDO, MVT::i32, Custom);
689 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
690 setOperationAction(ISD::USUBO, MVT::i32, Custom);
691
Evan Cheng10043e22007-01-19 07:51:42 +0000692 // i64 operation support.
Eric Christopherc721b0db2011-04-19 18:49:19 +0000693 setOperationAction(ISD::MUL, MVT::i64, Expand);
694 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb24e51e2009-07-07 01:17:28 +0000695 if (Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000696 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
697 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000698 }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000699 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
700 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopherc721b0db2011-04-19 18:49:19 +0000701 setOperationAction(ISD::MULHS, MVT::i32, Expand);
702
Jim Grosbach5d994042009-10-31 19:38:01 +0000703 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbach624fcb22009-10-31 21:00:56 +0000704 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +0000705 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000706 setOperationAction(ISD::SRL, MVT::i64, Custom);
707 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000708
Evan Chenge8916542011-08-30 01:34:54 +0000709 if (!Subtarget->isThumb1Only()) {
710 // FIXME: We should do this for Thumb1 as well.
711 setOperationAction(ISD::ADDC, MVT::i32, Custom);
712 setOperationAction(ISD::ADDE, MVT::i32, Custom);
713 setOperationAction(ISD::SUBC, MVT::i32, Custom);
714 setOperationAction(ISD::SUBE, MVT::i32, Custom);
715 }
716
Evan Cheng10043e22007-01-19 07:51:42 +0000717 // ARM does not have ROTL.
Owen Anderson9f944592009-08-11 20:47:22 +0000718 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach8546ec92010-01-18 19:58:49 +0000719 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000720 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwinaa294c52009-06-26 20:47:43 +0000721 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson9f944592009-08-11 20:47:22 +0000722 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000723
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000724 // These just redirect to CTTZ and CTLZ on ARM.
725 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
726 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
727
Ahmed Bougachaf9c19da2015-08-28 01:49:59 +0000728 // @llvm.readcyclecounter requires the Performance Monitors extension.
729 // Default to the 0 expansion on unsupported platforms.
730 // FIXME: Technically there are older ARM CPUs that have
731 // implementation-specific ways of obtaining this information.
732 if (Subtarget->hasPerfMon())
733 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
Tim Northoverbc933082013-05-23 19:11:20 +0000734
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000735 // Only ARMv6 has BSWAP.
736 if (!Subtarget->hasV6Ops())
Owen Anderson9f944592009-08-11 20:47:22 +0000737 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000738
Bob Wilsone8a549c2012-09-29 21:43:49 +0000739 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
740 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
741 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbach92d999002010-05-05 20:44:35 +0000742 setOperationAction(ISD::SDIV, MVT::i32, Expand);
743 setOperationAction(ISD::UDIV, MVT::i32, Expand);
744 }
Renato Golin87610692013-07-16 09:32:17 +0000745
Chad Rosierad7c9102014-08-23 18:29:43 +0000746 setOperationAction(ISD::SREM, MVT::i32, Expand);
747 setOperationAction(ISD::UREM, MVT::i32, Expand);
748 // Register based DivRem for AEABI (RTABI 4.2)
Sumanth Gundapaneni532a1362015-07-31 00:45:12 +0000749 if (Subtarget->isTargetAEABI() || Subtarget->isTargetAndroid()) {
Scott Douglassbdef6042015-08-24 09:17:18 +0000750 setOperationAction(ISD::SREM, MVT::i64, Custom);
751 setOperationAction(ISD::UREM, MVT::i64, Custom);
752
Chad Rosierad7c9102014-08-23 18:29:43 +0000753 setLibcallName(RTLIB::SDIVREM_I8, "__aeabi_idivmod");
754 setLibcallName(RTLIB::SDIVREM_I16, "__aeabi_idivmod");
755 setLibcallName(RTLIB::SDIVREM_I32, "__aeabi_idivmod");
756 setLibcallName(RTLIB::SDIVREM_I64, "__aeabi_ldivmod");
757 setLibcallName(RTLIB::UDIVREM_I8, "__aeabi_uidivmod");
758 setLibcallName(RTLIB::UDIVREM_I16, "__aeabi_uidivmod");
759 setLibcallName(RTLIB::UDIVREM_I32, "__aeabi_uidivmod");
760 setLibcallName(RTLIB::UDIVREM_I64, "__aeabi_uldivmod");
761
762 setLibcallCallingConv(RTLIB::SDIVREM_I8, CallingConv::ARM_AAPCS);
763 setLibcallCallingConv(RTLIB::SDIVREM_I16, CallingConv::ARM_AAPCS);
764 setLibcallCallingConv(RTLIB::SDIVREM_I32, CallingConv::ARM_AAPCS);
765 setLibcallCallingConv(RTLIB::SDIVREM_I64, CallingConv::ARM_AAPCS);
766 setLibcallCallingConv(RTLIB::UDIVREM_I8, CallingConv::ARM_AAPCS);
767 setLibcallCallingConv(RTLIB::UDIVREM_I16, CallingConv::ARM_AAPCS);
768 setLibcallCallingConv(RTLIB::UDIVREM_I32, CallingConv::ARM_AAPCS);
769 setLibcallCallingConv(RTLIB::UDIVREM_I64, CallingConv::ARM_AAPCS);
770
771 setOperationAction(ISD::SDIVREM, MVT::i32, Custom);
772 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
773 } else {
Renato Golin87610692013-07-16 09:32:17 +0000774 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
775 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
776 }
Bob Wilson7117a912009-03-20 22:42:55 +0000777
Owen Anderson9f944592009-08-11 20:47:22 +0000778 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
779 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
780 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
781 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson1cf0b032009-10-30 05:45:42 +0000782 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000783
Evan Cheng74d92c12011-04-08 21:37:21 +0000784 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000785
Evan Cheng10043e22007-01-19 07:51:42 +0000786 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000787 setOperationAction(ISD::VASTART, MVT::Other, Custom);
788 setOperationAction(ISD::VAARG, MVT::Other, Expand);
789 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
790 setOperationAction(ISD::VAEND, MVT::Other, Expand);
791 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
792 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000793
Tim Northoverd6a729b2014-01-06 14:28:05 +0000794 if (!Subtarget->isTargetMachO()) {
795 // Non-MachO platforms may return values in these registers via the
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000796 // personality function.
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000797 setExceptionPointerRegister(ARM::R0);
798 setExceptionSelectorRegister(ARM::R1);
799 }
Anton Korobeynikovf3a62312011-01-24 22:38:45 +0000800
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000801 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
802 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
803 else
804 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
805
Evan Cheng6e809de2010-08-11 06:22:01 +0000806 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
Jonathan Roelofs5e98ff92014-08-21 14:35:47 +0000807 // the default expansion. If we are targeting a single threaded system,
808 // then set them all for expand so we can lower them later into their
809 // non-atomic form.
810 if (TM.Options.ThreadModel == ThreadModel::Single)
811 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
812 else if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only()) {
Tim Northoverc882eb02014-04-03 11:44:58 +0000813 // ATOMIC_FENCE needs custom lowering; the others should have been expanded
814 // to ldrex/strex loops already.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000815 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tim Northoverc882eb02014-04-03 11:44:58 +0000816
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000817 // On v8, we have particularly efficient implementations of atomic fences
818 // if they can be combined with nearby atomic loads and stores.
819 if (!Subtarget->hasV8Ops()) {
Robin Morissetd18cda62014-08-15 22:17:28 +0000820 // Automatically insert fences (dmb ish) around ATOMIC_SWAP etc.
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000821 setInsertFencesForAtomic(true);
822 }
Jim Grosbach6860bb72010-06-18 22:35:32 +0000823 } else {
Tim Northoverc7ea8042013-10-25 09:30:24 +0000824 // If there's anything we can use as a barrier, go through custom lowering
825 // for ATOMIC_FENCE.
826 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other,
827 Subtarget->hasAnyDataBarrier() ? Custom : Expand);
828
Jim Grosbach6860bb72010-06-18 22:35:32 +0000829 // Set them all for expansion, which will force libcalls.
Jim Grosbach6860bb72010-06-18 22:35:32 +0000830 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbacha57c2882010-06-18 23:03:10 +0000831 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000832 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000833 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000834 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000835 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000836 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000837 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000838 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000839 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000840 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000841 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedmanba912e02011-09-15 22:18:49 +0000842 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
843 // Unordered/Monotonic case.
844 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
845 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000846 }
Evan Cheng10043e22007-01-19 07:51:42 +0000847
Evan Cheng21acf9f2010-11-04 05:19:35 +0000848 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Cheng6f360422010-11-03 05:14:24 +0000849
Eli Friedman8cfa7712010-06-26 04:36:50 +0000850 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
851 if (!Subtarget->hasV6Ops()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000852 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
853 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000854 }
Owen Anderson9f944592009-08-11 20:47:22 +0000855 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000856
Eric Christopher824f42f2015-05-12 01:26:05 +0000857 if (!Subtarget->useSoftFloat() && Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000858 !Subtarget->isThumb1Only()) {
Bob Wilson6a4491b2010-01-19 22:56:26 +0000859 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000860 // iff target supports vfp2.
Wesley Peck527da1b2010-11-23 03:31:01 +0000861 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemanb69b1822010-08-03 21:31:55 +0000862 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
863 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000864
865 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000866 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Matthias Braun3cd00c12015-07-16 22:34:16 +0000867 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
868 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
869 setOperationAction(ISD::EH_SJLJ_SETUP_DISPATCH, MVT::Other, Custom);
870 if (Subtarget->isTargetDarwin())
John McCall7d84ece2011-05-29 19:50:32 +0000871 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000872
Owen Anderson9f944592009-08-11 20:47:22 +0000873 setOperationAction(ISD::SETCC, MVT::i32, Expand);
874 setOperationAction(ISD::SETCC, MVT::f32, Expand);
875 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendling6a981312010-08-11 08:43:16 +0000876 setOperationAction(ISD::SELECT, MVT::i32, Custom);
877 setOperationAction(ISD::SELECT, MVT::f32, Custom);
878 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000879 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
880 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
881 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000882
Owen Anderson9f944592009-08-11 20:47:22 +0000883 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
884 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
885 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
886 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
887 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000888
Dan Gohman482732a2007-10-11 23:21:31 +0000889 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000890 setOperationAction(ISD::FSIN, MVT::f64, Expand);
891 setOperationAction(ISD::FSIN, MVT::f32, Expand);
892 setOperationAction(ISD::FCOS, MVT::f32, Expand);
893 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000894 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
895 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000896 setOperationAction(ISD::FREM, MVT::f64, Expand);
897 setOperationAction(ISD::FREM, MVT::f32, Expand);
Eric Christopher824f42f2015-05-12 01:26:05 +0000898 if (!Subtarget->useSoftFloat() && Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000899 !Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000900 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
901 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng86e476b2008-04-01 01:50:16 +0000902 }
Owen Anderson9f944592009-08-11 20:47:22 +0000903 setOperationAction(ISD::FPOW, MVT::f64, Expand);
904 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson7117a912009-03-20 22:42:55 +0000905
Evan Chengd0007f32012-04-10 21:40:28 +0000906 if (!Subtarget->hasVFP4()) {
907 setOperationAction(ISD::FMA, MVT::f64, Expand);
908 setOperationAction(ISD::FMA, MVT::f32, Expand);
909 }
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000910
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000911 // Various VFP goodness
Eric Christopher824f42f2015-05-12 01:26:05 +0000912 if (!Subtarget->useSoftFloat() && !Subtarget->isThumb1Only()) {
Oliver Stannardd4e0a4f2014-10-01 13:13:18 +0000913 // FP-ARMv8 adds f64 <-> f16 conversion. Before that it should be expanded.
914 if (!Subtarget->hasFPARMv8() || Subtarget->isFPOnlySP()) {
Tim Northover53f3bcf2014-07-17 11:27:04 +0000915 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
916 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand);
917 }
918
919 // fp16 is a special v7 extension that adds f16 <-> f32 conversions.
Anton Korobeynikov64578d52010-03-18 22:35:37 +0000920 if (!Subtarget->hasFP16()) {
Tim Northoverfd7e4242014-07-17 10:51:23 +0000921 setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand);
922 setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand);
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000923 }
Evan Cheng86e476b2008-04-01 01:50:16 +0000924 }
Jim Grosbach1a597112014-04-03 23:43:18 +0000925
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000926 // Combine sin / cos into one node or libcall if possible.
927 if (Subtarget->hasSinCos()) {
928 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
929 setLibcallName(RTLIB::SINCOS_F64, "sincos");
Bob Wilson9868d712014-10-09 05:43:30 +0000930 if (Subtarget->getTargetTriple().isiOS()) {
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000931 // For iOS, we don't want to the normal expansion of a libcall to
932 // sincos. We want to issue a libcall to __sincos_stret.
933 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
934 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
935 }
936 }
Evan Cheng10043e22007-01-19 07:51:42 +0000937
Oliver Stannardd4e0a4f2014-10-01 13:13:18 +0000938 // FP-ARMv8 implements a lot of rounding-like FP operations.
939 if (Subtarget->hasFPARMv8()) {
940 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
942 setOperationAction(ISD::FROUND, MVT::f32, Legal);
943 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
945 setOperationAction(ISD::FRINT, MVT::f32, Legal);
James Molloyea3a6872015-08-11 12:06:22 +0000946 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
947 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
James Molloyee868b22015-08-11 12:06:25 +0000948 setOperationAction(ISD::FMINNUM, MVT::v2f32, Legal);
949 setOperationAction(ISD::FMAXNUM, MVT::v2f32, Legal);
950 setOperationAction(ISD::FMINNUM, MVT::v4f32, Legal);
951 setOperationAction(ISD::FMAXNUM, MVT::v4f32, Legal);
952
Oliver Stannardd4e0a4f2014-10-01 13:13:18 +0000953 if (!Subtarget->isFPOnlySP()) {
954 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
955 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
956 setOperationAction(ISD::FROUND, MVT::f64, Legal);
957 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
958 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
959 setOperationAction(ISD::FRINT, MVT::f64, Legal);
James Molloyea3a6872015-08-11 12:06:22 +0000960 setOperationAction(ISD::FMINNUM, MVT::f64, Legal);
961 setOperationAction(ISD::FMAXNUM, MVT::f64, Legal);
Chad Rosierb1bbf6f2014-08-15 21:38:16 +0000962 }
963 }
James Molloydb8ee4b2015-08-11 12:06:15 +0000964
James Molloy974838f2015-08-17 19:37:12 +0000965 if (Subtarget->hasNEON()) {
966 // vmin and vmax aren't available in a scalar form, so we use
967 // a NEON instruction with an undef lane instead.
James Molloydb8ee4b2015-08-11 12:06:15 +0000968 setOperationAction(ISD::FMINNAN, MVT::f32, Legal);
969 setOperationAction(ISD::FMAXNAN, MVT::f32, Legal);
James Molloyd616c642015-08-11 12:06:28 +0000970 setOperationAction(ISD::FMINNAN, MVT::v2f32, Legal);
971 setOperationAction(ISD::FMAXNAN, MVT::v2f32, Legal);
972 setOperationAction(ISD::FMINNAN, MVT::v4f32, Legal);
973 setOperationAction(ISD::FMAXNAN, MVT::v4f32, Legal);
974 }
James Molloydb8ee4b2015-08-11 12:06:15 +0000975
Chris Lattnerf3f4ad92007-11-27 22:36:16 +0000976 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000977 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattner4147f082009-03-12 06:52:53 +0000978 setTargetDAGCombine(ISD::ADD);
979 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +0000980 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesene45e22b2012-09-07 17:34:15 +0000981 setTargetDAGCombine(ISD::AND);
982 setTargetDAGCombine(ISD::OR);
983 setTargetDAGCombine(ISD::XOR);
Jim Grosbach11013ed2010-07-16 23:05:05 +0000984
Evan Chengf258a152012-02-23 02:58:19 +0000985 if (Subtarget->hasV6Ops())
986 setTargetDAGCombine(ISD::SRL);
987
Evan Cheng10043e22007-01-19 07:51:42 +0000988 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng4401f882010-05-20 23:26:43 +0000989
Eric Christopher824f42f2015-05-12 01:26:05 +0000990 if (Subtarget->useSoftFloat() || Subtarget->isThumb1Only() ||
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000991 !Subtarget->hasVFP2())
Evan Cheng34c26042010-05-21 00:43:17 +0000992 setSchedulingPreference(Sched::RegPressure);
993 else
994 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen58698d22007-05-17 21:31:21 +0000995
Evan Cheng3ae2b792011-01-06 06:52:41 +0000996 //// temporary - rewrite interface to use type
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000997 MaxStoresPerMemset = 8;
Sanjay Patel1166f2f2015-07-30 21:41:50 +0000998 MaxStoresPerMemsetOptSize = 4;
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000999 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
Sanjay Patel1166f2f2015-07-30 21:41:50 +00001000 MaxStoresPerMemcpyOptSize = 2;
Jim Grosbach341ad3e2013-02-20 21:13:59 +00001001 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
Sanjay Patel1166f2f2015-07-30 21:41:50 +00001002 MaxStoresPerMemmoveOptSize = 2;
Evan Chengb71233f2010-06-26 01:52:05 +00001003
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00001004 // On ARM arguments smaller than 4 bytes are extended, so all arguments
1005 // are at least 4 bytes aligned.
1006 setMinStackArgumentAlignment(4);
1007
Benjamin Kramere31f31e2012-05-05 12:49:14 +00001008 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach341ad3e2013-02-20 21:13:59 +00001009 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Kramere31f31e2012-05-05 12:49:14 +00001010
Eli Friedman2518f832011-05-06 20:34:06 +00001011 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Cheng10043e22007-01-19 07:51:42 +00001012}
1013
Eric Christopher824f42f2015-05-12 01:26:05 +00001014bool ARMTargetLowering::useSoftFloat() const {
1015 return Subtarget->useSoftFloat();
1016}
1017
Andrew Trick43f25632011-01-19 02:35:27 +00001018// FIXME: It might make sense to define the representative register class as the
1019// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
1020// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
1021// SPR's representative would be DPR_VFP2. This should work well if register
1022// pressure tracking were modified such that a register use would increment the
1023// pressure of the register class's representative and all of it's super
1024// classes' representatives transitively. We have not implemented this because
1025// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001026// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick43f25632011-01-19 02:35:27 +00001027// and extractions.
Eric Christopher23a3a7c2015-02-26 00:00:24 +00001028std::pair<const TargetRegisterClass *, uint8_t>
1029ARMTargetLowering::findRepresentativeClass(const TargetRegisterInfo *TRI,
1030 MVT VT) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00001031 const TargetRegisterClass *RRC = nullptr;
Evan Chenga77f3d32010-07-21 06:09:07 +00001032 uint8_t Cost = 1;
Patrik Hagglundf9eb1682012-12-19 11:30:36 +00001033 switch (VT.SimpleTy) {
Evan Cheng10f99a32010-07-19 22:15:08 +00001034 default:
Eric Christopher23a3a7c2015-02-26 00:00:24 +00001035 return TargetLowering::findRepresentativeClass(TRI, VT);
Evan Cheng28590382010-07-21 23:53:58 +00001036 // Use DPR as representative register class for all floating point
1037 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
1038 // the cost is 1 for both f32 and f64.
1039 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Chenga77f3d32010-07-21 06:09:07 +00001040 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topperc7242e02012-04-20 07:30:17 +00001041 RRC = &ARM::DPRRegClass;
Andrew Trick43f25632011-01-19 02:35:27 +00001042 // When NEON is used for SP, only half of the register file is available
1043 // because operations that define both SP and DP results will be constrained
1044 // to the VFP2 class (D0-D15). We currently model this constraint prior to
1045 // coalescing by double-counting the SP regs. See the FIXME above.
1046 if (Subtarget->useNEONForSinglePrecisionFP())
1047 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +00001048 break;
1049 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1050 case MVT::v4f32: case MVT::v2f64:
Craig Topperc7242e02012-04-20 07:30:17 +00001051 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001052 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +00001053 break;
1054 case MVT::v4i64:
Craig Topperc7242e02012-04-20 07:30:17 +00001055 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001056 Cost = 4;
Evan Chenga77f3d32010-07-21 06:09:07 +00001057 break;
1058 case MVT::v8i64:
Craig Topperc7242e02012-04-20 07:30:17 +00001059 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001060 Cost = 8;
Evan Chenga77f3d32010-07-21 06:09:07 +00001061 break;
Evan Cheng10f99a32010-07-19 22:15:08 +00001062 }
Evan Chenga77f3d32010-07-21 06:09:07 +00001063 return std::make_pair(RRC, Cost);
Evan Cheng10f99a32010-07-19 22:15:08 +00001064}
1065
Evan Cheng10043e22007-01-19 07:51:42 +00001066const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00001067 switch ((ARMISD::NodeType)Opcode) {
1068 case ARMISD::FIRST_NUMBER: break;
Evan Cheng10043e22007-01-19 07:51:42 +00001069 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chengdfce83c2011-01-17 08:03:18 +00001070 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Cheng10043e22007-01-19 07:51:42 +00001071 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
Matthias Braunf45afee2015-05-07 22:16:10 +00001072 case ARMISD::COPY_STRUCT_BYVAL: return "ARMISD::COPY_STRUCT_BYVAL";
Evan Cheng10043e22007-01-19 07:51:42 +00001073 case ARMISD::CALL: return "ARMISD::CALL";
Evan Chengc3c949b42007-06-19 21:05:09 +00001074 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Cheng10043e22007-01-19 07:51:42 +00001075 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
1076 case ARMISD::tCALL: return "ARMISD::tCALL";
1077 case ARMISD::BRCOND: return "ARMISD::BRCOND";
1078 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Chengc6d70ae2009-07-29 02:18:14 +00001079 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Cheng10043e22007-01-19 07:51:42 +00001080 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Tim Northoverd8407452013-10-01 14:33:28 +00001081 case ARMISD::INTRET_FLAG: return "ARMISD::INTRET_FLAG";
Evan Cheng10043e22007-01-19 07:51:42 +00001082 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
1083 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendling4b796472012-06-11 08:07:26 +00001084 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwindbf11ba2009-06-29 15:33:01 +00001085 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Cheng10043e22007-01-19 07:51:42 +00001086 case ARMISD::CMPFP: return "ARMISD::CMPFP";
1087 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng0cc4ad92010-07-13 19:27:42 +00001088 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Cheng10043e22007-01-19 07:51:42 +00001089 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chenge87681c2012-02-23 01:19:06 +00001090
Evan Cheng10043e22007-01-19 07:51:42 +00001091 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson7117a912009-03-20 22:42:55 +00001092
Jim Grosbach8546ec92010-01-18 19:58:49 +00001093 case ARMISD::RBIT: return "ARMISD::RBIT";
1094
Evan Cheng10043e22007-01-19 07:51:42 +00001095 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
1096 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
1097 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson7117a912009-03-20 22:42:55 +00001098
Evan Chenge8916542011-08-30 01:34:54 +00001099 case ARMISD::ADDC: return "ARMISD::ADDC";
1100 case ARMISD::ADDE: return "ARMISD::ADDE";
1101 case ARMISD::SUBC: return "ARMISD::SUBC";
1102 case ARMISD::SUBE: return "ARMISD::SUBE";
1103
Bob Wilson22806742010-09-22 22:09:21 +00001104 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
1105 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001106
Evan Chengec6d7c92009-10-28 06:55:03 +00001107 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
Matthias Braun3cd00c12015-07-16 22:34:16 +00001108 case ARMISD::EH_SJLJ_LONGJMP: return "ARMISD::EH_SJLJ_LONGJMP";
1109 case ARMISD::EH_SJLJ_SETUP_DISPATCH: return "ARMISD::EH_SJLJ_SETUP_DISPATCH";
Evan Chengec6d7c92009-10-28 06:55:03 +00001110
Dale Johannesend679ff72010-06-03 21:09:53 +00001111 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach535d3b42010-09-08 03:54:02 +00001112
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001113 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson2e076c42009-06-22 23:27:02 +00001114
Evan Chengb972e562009-08-07 00:34:42 +00001115 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
1116
Bob Wilson7ed59712010-10-30 00:54:37 +00001117 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach53e88542009-12-10 00:11:09 +00001118
Evan Cheng8740ee32010-11-03 06:34:55 +00001119 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
1120
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00001121 case ARMISD::WIN__CHKSTK: return "ARMISD:::WIN__CHKSTK";
1122
Bob Wilson2e076c42009-06-22 23:27:02 +00001123 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilsonf268d032010-12-18 00:04:26 +00001124 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001125 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilsonf268d032010-12-18 00:04:26 +00001126 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
1127 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001128 case ARMISD::VCGEU: return "ARMISD::VCGEU";
1129 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilsonf268d032010-12-18 00:04:26 +00001130 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
1131 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001132 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1133 case ARMISD::VTST: return "ARMISD::VTST";
1134
1135 case ARMISD::VSHL: return "ARMISD::VSHL";
1136 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1137 case ARMISD::VSHRu: return "ARMISD::VSHRu";
Bob Wilson2e076c42009-06-22 23:27:02 +00001138 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1139 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1140 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1141 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1142 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1143 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1144 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1145 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1146 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1147 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1148 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1149 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
Matthias Braund04893f2015-05-07 21:33:59 +00001150 case ARMISD::VSLI: return "ARMISD::VSLI";
1151 case ARMISD::VSRI: return "ARMISD::VSRI";
Bob Wilson2e076c42009-06-22 23:27:02 +00001152 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1153 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsona3f19012010-07-13 21:16:48 +00001154 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilsonbad47f62010-07-14 06:31:50 +00001155 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00001156 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsoneb54d512009-08-14 05:13:08 +00001157 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilsoncce31f62009-08-14 05:08:32 +00001158 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilson32cd8552009-08-19 17:03:43 +00001159 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsonea3a4022009-08-12 22:31:50 +00001160 case ARMISD::VREV64: return "ARMISD::VREV64";
1161 case ARMISD::VREV32: return "ARMISD::VREV32";
1162 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00001163 case ARMISD::VZIP: return "ARMISD::VZIP";
1164 case ARMISD::VUZP: return "ARMISD::VUZP";
1165 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00001166 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1167 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilson38ab35a2010-09-01 23:50:19 +00001168 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1169 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00001170 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1171 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilsond8a9a042010-06-04 00:04:02 +00001172 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Jim Grosbach6e3b5fa2010-07-17 01:50:57 +00001173 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson62a6f7e2010-11-28 06:51:11 +00001174 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1175 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00001176 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilson2d790df2010-11-28 06:51:26 +00001177 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1178 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1179 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson06fce872011-02-07 17:43:21 +00001180 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1181 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1182 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1183 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1184 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1185 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1186 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1187 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1188 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1189 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1190 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1191 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1192 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1193 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1194 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1195 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1196 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Cheng10043e22007-01-19 07:51:42 +00001197 }
Matthias Braund04893f2015-05-07 21:33:59 +00001198 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +00001199}
1200
Mehdi Amini44ede332015-07-09 02:09:04 +00001201EVT ARMTargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &,
1202 EVT VT) const {
1203 if (!VT.isVector())
1204 return getPointerTy(DL);
Duncan Sandsf2641e12011-09-06 19:07:46 +00001205 return VT.changeVectorElementTypeToInteger();
1206}
1207
Evan Cheng4cad68e2010-05-15 02:18:07 +00001208/// getRegClassFor - Return the register class that should be used for the
1209/// specified value type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001210const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng4cad68e2010-05-15 02:18:07 +00001211 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1212 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1213 // load / store 4 to 8 consecutive D registers.
Evan Cheng3d214cd2010-05-15 02:20:21 +00001214 if (Subtarget->hasNEON()) {
1215 if (VT == MVT::v4i64)
Craig Topperc7242e02012-04-20 07:30:17 +00001216 return &ARM::QQPRRegClass;
1217 if (VT == MVT::v8i64)
1218 return &ARM::QQQQPRRegClass;
Evan Cheng3d214cd2010-05-15 02:20:21 +00001219 }
Evan Cheng4cad68e2010-05-15 02:18:07 +00001220 return TargetLowering::getRegClassFor(VT);
1221}
1222
John Brawn0dbcd652015-03-18 12:01:59 +00001223// memcpy, and other memory intrinsics, typically tries to use LDM/STM if the
1224// source/dest is aligned and the copy size is large enough. We therefore want
1225// to align such objects passed to memory intrinsics.
1226bool ARMTargetLowering::shouldAlignPointerArgs(CallInst *CI, unsigned &MinSize,
1227 unsigned &PrefAlign) const {
1228 if (!isa<MemIntrinsic>(CI))
1229 return false;
1230 MinSize = 8;
1231 // On ARM11 onwards (excluding M class) 8-byte aligned LDM is typically 1
1232 // cycle faster than 4-byte aligned LDM.
1233 PrefAlign = (Subtarget->hasV6Ops() && !Subtarget->isMClass() ? 8 : 4);
1234 return true;
1235}
1236
Eric Christopher84bdfd82010-07-21 22:26:11 +00001237// Create a fast isel object.
1238FastISel *
Bob Wilson3e6fa462012-08-03 04:06:28 +00001239ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1240 const TargetLibraryInfo *libInfo) const {
1241 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +00001242}
1243
Evan Cheng4401f882010-05-20 23:26:43 +00001244Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengbf914992010-05-28 23:25:23 +00001245 unsigned NumVals = N->getNumValues();
1246 if (!NumVals)
1247 return Sched::RegPressure;
1248
1249 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng4401f882010-05-20 23:26:43 +00001250 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001251 if (VT == MVT::Glue || VT == MVT::Other)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001252 continue;
Evan Cheng4401f882010-05-20 23:26:43 +00001253 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001254 return Sched::ILP;
Evan Cheng4401f882010-05-20 23:26:43 +00001255 }
Evan Chengbf914992010-05-28 23:25:23 +00001256
1257 if (!N->isMachineOpcode())
1258 return Sched::RegPressure;
1259
1260 // Load are scheduled for latency even if there instruction itinerary
1261 // is not available.
Eric Christopher1889fdc2015-01-29 00:19:39 +00001262 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Evan Cheng6cc775f2011-06-28 19:10:37 +00001263 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001264
Evan Cheng6cc775f2011-06-28 19:10:37 +00001265 if (MCID.getNumDefs() == 0)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001266 return Sched::RegPressure;
1267 if (!Itins->isEmpty() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +00001268 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001269 return Sched::ILP;
Evan Chengbf914992010-05-28 23:25:23 +00001270
Evan Cheng4401f882010-05-20 23:26:43 +00001271 return Sched::RegPressure;
1272}
1273
Evan Cheng10043e22007-01-19 07:51:42 +00001274//===----------------------------------------------------------------------===//
1275// Lowering Code
1276//===----------------------------------------------------------------------===//
1277
Evan Cheng10043e22007-01-19 07:51:42 +00001278/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1279static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1280 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001281 default: llvm_unreachable("Unknown condition code!");
Evan Cheng10043e22007-01-19 07:51:42 +00001282 case ISD::SETNE: return ARMCC::NE;
1283 case ISD::SETEQ: return ARMCC::EQ;
1284 case ISD::SETGT: return ARMCC::GT;
1285 case ISD::SETGE: return ARMCC::GE;
1286 case ISD::SETLT: return ARMCC::LT;
1287 case ISD::SETLE: return ARMCC::LE;
1288 case ISD::SETUGT: return ARMCC::HI;
1289 case ISD::SETUGE: return ARMCC::HS;
1290 case ISD::SETULT: return ARMCC::LO;
1291 case ISD::SETULE: return ARMCC::LS;
1292 }
1293}
1294
Bob Wilsona2e83332009-09-09 23:14:54 +00001295/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1296static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Cheng10043e22007-01-19 07:51:42 +00001297 ARMCC::CondCodes &CondCode2) {
Evan Cheng10043e22007-01-19 07:51:42 +00001298 CondCode2 = ARMCC::AL;
1299 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001300 default: llvm_unreachable("Unknown FP condition!");
Evan Cheng10043e22007-01-19 07:51:42 +00001301 case ISD::SETEQ:
1302 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1303 case ISD::SETGT:
1304 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1305 case ISD::SETGE:
1306 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1307 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsona2e83332009-09-09 23:14:54 +00001308 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Cheng10043e22007-01-19 07:51:42 +00001309 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1310 case ISD::SETO: CondCode = ARMCC::VC; break;
1311 case ISD::SETUO: CondCode = ARMCC::VS; break;
1312 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1313 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1314 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1315 case ISD::SETLT:
1316 case ISD::SETULT: CondCode = ARMCC::LT; break;
1317 case ISD::SETLE:
1318 case ISD::SETULE: CondCode = ARMCC::LE; break;
1319 case ISD::SETNE:
1320 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1321 }
Evan Cheng10043e22007-01-19 07:51:42 +00001322}
1323
Bob Wilsona4c22902009-04-17 19:07:39 +00001324//===----------------------------------------------------------------------===//
1325// Calling Convention Implementation
Bob Wilsona4c22902009-04-17 19:07:39 +00001326//===----------------------------------------------------------------------===//
1327
1328#include "ARMGenCallingConv.inc"
1329
Oliver Stannardc24f2172014-05-09 14:01:47 +00001330/// getEffectiveCallingConv - Get the effective calling convention, taking into
1331/// account presence of floating point hardware and calling convention
1332/// limitations, such as support for variadic functions.
1333CallingConv::ID
1334ARMTargetLowering::getEffectiveCallingConv(CallingConv::ID CC,
1335 bool isVarArg) const {
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001336 switch (CC) {
1337 default:
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001338 llvm_unreachable("Unsupported calling convention");
Oliver Stannardc24f2172014-05-09 14:01:47 +00001339 case CallingConv::ARM_AAPCS:
1340 case CallingConv::ARM_APCS:
1341 case CallingConv::GHC:
1342 return CC;
1343 case CallingConv::ARM_AAPCS_VFP:
1344 return isVarArg ? CallingConv::ARM_AAPCS : CallingConv::ARM_AAPCS_VFP;
1345 case CallingConv::C:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001346 if (!Subtarget->isAAPCS_ABI())
Oliver Stannardc24f2172014-05-09 14:01:47 +00001347 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001348 else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001349 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1350 !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001351 return CallingConv::ARM_AAPCS_VFP;
1352 else
1353 return CallingConv::ARM_AAPCS;
1354 case CallingConv::Fast:
1355 if (!Subtarget->isAAPCS_ABI()) {
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001356 if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001357 return CallingConv::Fast;
1358 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001359 } else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001360 return CallingConv::ARM_AAPCS_VFP;
1361 else
1362 return CallingConv::ARM_AAPCS;
Evan Cheng08dd8c82010-10-22 18:23:05 +00001363 }
Oliver Stannardc24f2172014-05-09 14:01:47 +00001364}
1365
1366/// CCAssignFnForNode - Selects the correct CCAssignFn for the given
1367/// CallingConvention.
1368CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
1369 bool Return,
1370 bool isVarArg) const {
1371 switch (getEffectiveCallingConv(CC, isVarArg)) {
1372 default:
1373 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001374 case CallingConv::ARM_APCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001375 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Oliver Stannardc24f2172014-05-09 14:01:47 +00001376 case CallingConv::ARM_AAPCS:
1377 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1378 case CallingConv::ARM_AAPCS_VFP:
1379 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1380 case CallingConv::Fast:
1381 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001382 case CallingConv::GHC:
1383 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001384 }
1385}
1386
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001387/// LowerCallResult - Lower the result values of a call into the
1388/// appropriate copies out of appropriate physical registers.
1389SDValue
1390ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001391 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001392 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001393 SDLoc dl, SelectionDAG &DAG,
Stephen Linb8bd2322013-04-20 05:14:40 +00001394 SmallVectorImpl<SDValue> &InVals,
1395 bool isThisReturn, SDValue ThisVal) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001396
Bob Wilsona4c22902009-04-17 19:07:39 +00001397 // Assign locations to each value returned by this call.
1398 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001399 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
1400 *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001401 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001402 CCAssignFnForNode(CallConv, /* Return*/ true,
1403 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00001404
1405 // Copy all of the result registers out of their specified physreg.
1406 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1407 CCValAssign VA = RVLocs[i];
1408
Stephen Linb8bd2322013-04-20 05:14:40 +00001409 // Pass 'this' value directly from the argument to return value, to avoid
1410 // reg unit interference
1411 if (i == 0 && isThisReturn) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001412 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1413 "unexpected return calling convention register assignment");
Stephen Linb8bd2322013-04-20 05:14:40 +00001414 InVals.push_back(ThisVal);
1415 continue;
1416 }
1417
Bob Wilson0041bd32009-04-25 00:33:20 +00001418 SDValue Val;
Bob Wilsona4c22902009-04-17 19:07:39 +00001419 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00001420 // Handle f64 or half of a v2f64.
Owen Anderson9f944592009-08-11 20:47:22 +00001421 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsona4c22902009-04-17 19:07:39 +00001422 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001423 Chain = Lo.getValue(1);
1424 InFlag = Lo.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001425 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001426 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001427 InFlag);
1428 Chain = Hi.getValue(1);
1429 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001430 if (!Subtarget->isLittle())
1431 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001432 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson2e076c42009-06-22 23:27:02 +00001433
Owen Anderson9f944592009-08-11 20:47:22 +00001434 if (VA.getLocVT() == MVT::v2f64) {
1435 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1436 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001437 DAG.getConstant(0, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001438
1439 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001440 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001441 Chain = Lo.getValue(1);
1442 InFlag = Lo.getValue(2);
1443 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001444 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001445 Chain = Hi.getValue(1);
1446 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001447 if (!Subtarget->isLittle())
1448 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001449 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson9f944592009-08-11 20:47:22 +00001450 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001451 DAG.getConstant(1, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001452 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001453 } else {
Bob Wilson0041bd32009-04-25 00:33:20 +00001454 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1455 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001456 Chain = Val.getValue(1);
1457 InFlag = Val.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001458 }
Bob Wilson0041bd32009-04-25 00:33:20 +00001459
1460 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001461 default: llvm_unreachable("Unknown loc info!");
Bob Wilson0041bd32009-04-25 00:33:20 +00001462 case CCValAssign::Full: break;
1463 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001464 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson0041bd32009-04-25 00:33:20 +00001465 break;
1466 }
1467
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001468 InVals.push_back(Val);
Bob Wilsona4c22902009-04-17 19:07:39 +00001469 }
1470
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001471 return Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00001472}
1473
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001474/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilsona4c22902009-04-17 19:07:39 +00001475SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001476ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1477 SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001478 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001479 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001480 ISD::ArgFlagsTy Flags) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001481 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001482 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00001483 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(DAG.getDataLayout()),
1484 StackPtr, PtrOff);
Alex Lorenze40c8a22015-08-11 23:09:45 +00001485 return DAG.getStore(
1486 Chain, dl, Arg, PtrOff,
1487 MachinePointerInfo::getStack(DAG.getMachineFunction(), LocMemOffset),
1488 false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00001489}
1490
Andrew Trickef9de2a2013-05-25 02:42:55 +00001491void ARMTargetLowering::PassF64ArgInRegs(SDLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +00001492 SDValue Chain, SDValue &Arg,
1493 RegsToPassVector &RegsToPass,
1494 CCValAssign &VA, CCValAssign &NextVA,
1495 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +00001496 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001497 ISD::ArgFlagsTy Flags) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00001498
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001499 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001500 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00001501 unsigned id = Subtarget->isLittle() ? 0 : 1;
1502 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd.getValue(id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001503
1504 if (NextVA.isRegLoc())
Christian Pirkerb5728192014-05-08 14:06:24 +00001505 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1-id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001506 else {
1507 assert(NextVA.isMemLoc());
Craig Topper062a2ba2014-04-25 05:30:21 +00001508 if (!StackPtr.getNode())
Mehdi Amini44ede332015-07-09 02:09:04 +00001509 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP,
1510 getPointerTy(DAG.getDataLayout()));
Bob Wilson2e076c42009-06-22 23:27:02 +00001511
Christian Pirkerb5728192014-05-08 14:06:24 +00001512 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1-id),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001513 dl, DAG, NextVA,
1514 Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001515 }
1516}
1517
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001518/// LowerCall - Lowering a call into a callseq_start <-
Evan Cheng4b6c8f72007-02-03 08:53:01 +00001519/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1520/// nodes.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001521SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00001522ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001523 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00001524 SelectionDAG &DAG = CLI.DAG;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001525 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001526 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1527 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1528 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001529 SDValue Chain = CLI.Chain;
1530 SDValue Callee = CLI.Callee;
1531 bool &isTailCall = CLI.IsTailCall;
1532 CallingConv::ID CallConv = CLI.CallConv;
1533 bool doesNotRet = CLI.DoesNotReturn;
1534 bool isVarArg = CLI.IsVarArg;
1535
Dale Johannesend679ff72010-06-03 21:09:53 +00001536 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin4eedb292013-04-23 19:30:12 +00001537 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1538 bool isThisReturn = false;
1539 bool isSibCall = false;
Akira Hatanakad9699bc2015-06-09 19:07:19 +00001540 auto Attr = MF.getFunction()->getFnAttribute("disable-tail-calls");
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001541
Bob Wilson8decdc42011-10-07 17:17:49 +00001542 // Disable tail calls if they're not supported.
Akira Hatanakad9699bc2015-06-09 19:07:19 +00001543 if (!Subtarget->supportsTailCall() || Attr.getValueAsString() == "true")
Bob Wilson3c9ed762010-08-13 22:43:33 +00001544 isTailCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001545
Dale Johannesend679ff72010-06-03 21:09:53 +00001546 if (isTailCall) {
1547 // Check if it's really possible to do a tail call.
1548 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin4eedb292013-04-23 19:30:12 +00001549 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001550 Outs, OutVals, Ins, DAG);
Reid Kleckner5772b772014-04-24 20:14:34 +00001551 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
1552 report_fatal_error("failed to perform tail call elimination on a call "
1553 "site marked musttail");
Dale Johannesend679ff72010-06-03 21:09:53 +00001554 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1555 // detected sibcalls.
1556 if (isTailCall) {
1557 ++NumTailCalls;
Stephen Lin4eedb292013-04-23 19:30:12 +00001558 isSibCall = true;
Dale Johannesend679ff72010-06-03 21:09:53 +00001559 }
1560 }
Evan Cheng10043e22007-01-19 07:51:42 +00001561
Bob Wilsona4c22902009-04-17 19:07:39 +00001562 // Analyze operands of the call, assigning locations to each operand.
1563 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001564 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1565 *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001566 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001567 CCAssignFnForNode(CallConv, /* Return*/ false,
1568 isVarArg));
Evan Cheng10043e22007-01-19 07:51:42 +00001569
Bob Wilsona4c22902009-04-17 19:07:39 +00001570 // Get a count of how many bytes are to be pushed on the stack.
1571 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng10043e22007-01-19 07:51:42 +00001572
Dale Johannesend679ff72010-06-03 21:09:53 +00001573 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin4eedb292013-04-23 19:30:12 +00001574 if (isSibCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001575 NumBytes = 0;
1576
Evan Cheng10043e22007-01-19 07:51:42 +00001577 // Adjust the stack pointer for the new arguments...
1578 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin4eedb292013-04-23 19:30:12 +00001579 if (!isSibCall)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001580 Chain = DAG.getCALLSEQ_START(Chain,
1581 DAG.getIntPtrConstant(NumBytes, dl, true), dl);
Evan Cheng10043e22007-01-19 07:51:42 +00001582
Mehdi Amini44ede332015-07-09 02:09:04 +00001583 SDValue StackPtr =
1584 DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy(DAG.getDataLayout()));
Evan Cheng10043e22007-01-19 07:51:42 +00001585
Bob Wilson2e076c42009-06-22 23:27:02 +00001586 RegsToPassVector RegsToPass;
Bob Wilsona4c22902009-04-17 19:07:39 +00001587 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng10043e22007-01-19 07:51:42 +00001588
Bob Wilsona4c22902009-04-17 19:07:39 +00001589 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001590 // of tail call optimization, arguments are handled later.
Bob Wilsona4c22902009-04-17 19:07:39 +00001591 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1592 i != e;
1593 ++i, ++realArgIdx) {
1594 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001595 SDValue Arg = OutVals[realArgIdx];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001596 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001597 bool isByVal = Flags.isByVal();
Evan Cheng10043e22007-01-19 07:51:42 +00001598
Bob Wilsona4c22902009-04-17 19:07:39 +00001599 // Promote the value if needed.
1600 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001601 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00001602 case CCValAssign::Full: break;
1603 case CCValAssign::SExt:
1604 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1605 break;
1606 case CCValAssign::ZExt:
1607 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1608 break;
1609 case CCValAssign::AExt:
1610 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1611 break;
1612 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001613 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00001614 break;
Evan Cheng10043e22007-01-19 07:51:42 +00001615 }
1616
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001617 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilsona4c22902009-04-17 19:07:39 +00001618 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00001619 if (VA.getLocVT() == MVT::v2f64) {
1620 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001621 DAG.getConstant(0, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00001622 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001623 DAG.getConstant(1, dl, MVT::i32));
Bob Wilsona4c22902009-04-17 19:07:39 +00001624
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001625 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001626 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1627
1628 VA = ArgLocs[++i]; // skip ahead to next loc
1629 if (VA.isRegLoc()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001630 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001631 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1632 } else {
1633 assert(VA.isMemLoc());
Bob Wilson2e076c42009-06-22 23:27:02 +00001634
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001635 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1636 dl, DAG, VA, Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001637 }
1638 } else {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001639 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson2e076c42009-06-22 23:27:02 +00001640 StackPtr, MemOpChains, Flags);
Bob Wilsona4c22902009-04-17 19:07:39 +00001641 }
1642 } else if (VA.isRegLoc()) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001643 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1644 assert(VA.getLocVT() == MVT::i32 &&
1645 "unexpected calling convention register assignment");
1646 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Linb8bd2322013-04-20 05:14:40 +00001647 "unexpected use of 'returned'");
Stephen Lin4eedb292013-04-23 19:30:12 +00001648 isThisReturn = true;
Stephen Linb8bd2322013-04-20 05:14:40 +00001649 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001650 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001651 } else if (isByVal) {
1652 assert(VA.isMemLoc());
1653 unsigned offset = 0;
1654
1655 // True if this byval aggregate will be split between registers
1656 // and memory.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001657 unsigned ByValArgsCount = CCInfo.getInRegsParamsCount();
Daniel Sanders8104b752014-11-01 19:32:23 +00001658 unsigned CurByValIdx = CCInfo.getInRegsParamsProcessed();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001659
1660 if (CurByValIdx < ByValArgsCount) {
1661
1662 unsigned RegBegin, RegEnd;
1663 CCInfo.getInRegsParamInfo(CurByValIdx, RegBegin, RegEnd);
1664
Mehdi Amini44ede332015-07-09 02:09:04 +00001665 EVT PtrVT =
1666 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001667 unsigned int i, j;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001668 for (i = 0, j = RegBegin; j < RegEnd; i++, j++) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001669 SDValue Const = DAG.getConstant(4*i, dl, MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001670 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1671 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1672 MachinePointerInfo(),
Manman Ren5a787552013-10-07 19:47:53 +00001673 false, false, false,
1674 DAG.InferPtrAlignment(AddArg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001675 MemOpChains.push_back(Load.getValue(1));
1676 RegsToPass.push_back(std::make_pair(j, Load));
1677 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001678
1679 // If parameter size outsides register area, "offset" value
1680 // helps us to calculate stack slot for remained part properly.
1681 offset = RegEnd - RegBegin;
1682
1683 CCInfo.nextInRegsParam();
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001684 }
1685
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001686 if (Flags.getByValSize() > 4*offset) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001687 auto PtrVT = getPointerTy(DAG.getDataLayout());
Manman Ren9f911162012-06-01 02:44:42 +00001688 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001689 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00001690 SDValue Dst = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, StkPtrOff);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001691 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00001692 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, SrcOffset);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001693 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset, dl,
Manman Ren9f911162012-06-01 02:44:42 +00001694 MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001695 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), dl,
1696 MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001697
Manman Ren9f911162012-06-01 02:44:42 +00001698 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Rene8735522012-06-01 19:33:18 +00001699 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren9f911162012-06-01 02:44:42 +00001700 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001701 Ops));
Manman Ren9f911162012-06-01 02:44:42 +00001702 }
Stephen Lin4eedb292013-04-23 19:30:12 +00001703 } else if (!isSibCall) {
Bob Wilsona4c22902009-04-17 19:07:39 +00001704 assert(VA.isMemLoc());
Bob Wilsona4c22902009-04-17 19:07:39 +00001705
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001706 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1707 dl, DAG, VA, Flags));
Bob Wilsona4c22902009-04-17 19:07:39 +00001708 }
Evan Cheng10043e22007-01-19 07:51:42 +00001709 }
1710
1711 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001712 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Evan Cheng10043e22007-01-19 07:51:42 +00001713
1714 // Build a sequence of copy-to-reg nodes chained together with token chain
1715 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001716 SDValue InFlag;
Dale Johannesen44f9dfc2010-06-15 22:08:33 +00001717 // Tail call byval lowering might overwrite argument registers so in case of
1718 // tail call optimization the copies to registers are lowered later.
1719 if (!isTailCall)
1720 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1721 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1722 RegsToPass[i].second, InFlag);
1723 InFlag = Chain.getValue(1);
1724 }
Evan Cheng10043e22007-01-19 07:51:42 +00001725
Dale Johannesend679ff72010-06-03 21:09:53 +00001726 // For tail calls lower the arguments to the 'real' stack slot.
1727 if (isTailCall) {
1728 // Force all the incoming stack arguments to be loaded from the stack
1729 // before any new outgoing arguments are stored to the stack, because the
1730 // outgoing stack slots may alias the incoming argument stack slots, and
1731 // the alias isn't otherwise explicit. This is slightly more conservative
1732 // than necessary, because it means that each store effectively depends
1733 // on every argument instead of just those arguments it would clobber.
1734
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001735 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesend679ff72010-06-03 21:09:53 +00001736 InFlag = SDValue();
1737 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1738 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1739 RegsToPass[i].second, InFlag);
1740 InFlag = Chain.getValue(1);
1741 }
Stephen Lind36fd2c2013-04-20 00:47:48 +00001742 InFlag = SDValue();
Dale Johannesend679ff72010-06-03 21:09:53 +00001743 }
1744
Bill Wendling24c79f22008-09-16 21:48:12 +00001745 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1746 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1747 // node so that legalize doesn't hack it.
Evan Cheng10043e22007-01-19 07:51:42 +00001748 bool isDirect = false;
1749 bool isARMFunc = false;
Evan Chengc3c949b42007-06-19 21:05:09 +00001750 bool isLocalARMFunc = false;
Evan Cheng408aa562009-11-06 22:24:13 +00001751 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Mehdi Amini44ede332015-07-09 02:09:04 +00001752 auto PtrVt = getPointerTy(DAG.getDataLayout());
Jim Grosbach32bb3622010-04-14 22:28:31 +00001753
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00001754 if (Subtarget->genLongCalls()) {
Saleem Abdulrasool90386ad2014-06-07 20:29:27 +00001755 assert((Subtarget->isTargetWindows() ||
1756 getTargetMachine().getRelocationModel() == Reloc::Static) &&
1757 "long-calls with non-static relocation model!");
Jim Grosbach32bb3622010-04-14 22:28:31 +00001758 // Handle a global address or an external symbol. If it's not one of
1759 // those, the target's already in a register, so we don't need to do
1760 // anything extra.
1761 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson47bccf72010-04-15 03:11:28 +00001762 const GlobalValue *GV = G->getGlobal();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001763 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001764 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00001765 ARMConstantPoolValue *CPV =
1766 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1767
Jim Grosbach32bb3622010-04-14 22:28:31 +00001768 // Get the address of the callee into a register
Mehdi Amini44ede332015-07-09 02:09:04 +00001769 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVt, 4);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001770 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00001771 Callee = DAG.getLoad(
1772 PtrVt, dl, DAG.getEntryNode(), CPAddr,
1773 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
1774 false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001775 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1776 const char *Sym = S->getSymbol();
1777
1778 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001779 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001780 ARMConstantPoolValue *CPV =
1781 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1782 ARMPCLabelIndex, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001783 // Get the address of the callee into a register
Mehdi Amini44ede332015-07-09 02:09:04 +00001784 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVt, 4);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001785 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00001786 Callee = DAG.getLoad(
1787 PtrVt, dl, DAG.getEntryNode(), CPAddr,
1788 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
1789 false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001790 }
1791 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001792 const GlobalValue *GV = G->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00001793 isDirect = true;
Peter Collingbourne6a9d1772015-07-05 20:52:35 +00001794 bool isDef = GV->isStrongDefinitionForLinker();
1795 bool isStub = (!isDef && Subtarget->isTargetMachO()) &&
Evan Cheng10043e22007-01-19 07:51:42 +00001796 getTargetMachine().getRelocationModel() != Reloc::Static;
Tim Northover2a417b92014-08-06 11:13:14 +00001797 isARMFunc = !Subtarget->isThumb() || (isStub && !Subtarget->isMClass());
Evan Chengc3c949b42007-06-19 21:05:09 +00001798 // ARM call to a local ARM function is predicable.
Peter Collingbourne6a9d1772015-07-05 20:52:35 +00001799 isLocalARMFunc = !Subtarget->isThumb() && (isDef || !ARMInterworking);
Evan Cheng83f35172007-01-30 20:37:08 +00001800 // tBX takes a register source operand.
Tim Northover72360d22013-12-02 10:35:41 +00001801 if (isStub && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Tim Northoverd6a729b2014-01-06 14:28:05 +00001802 assert(Subtarget->isTargetMachO() && "WrapperPIC use on non-MachO?");
Mehdi Amini44ede332015-07-09 02:09:04 +00001803 Callee = DAG.getNode(
1804 ARMISD::WrapperPIC, dl, PtrVt,
1805 DAG.getTargetGlobalAddress(GV, dl, PtrVt, 0, ARMII::MO_NONLAZY));
1806 Callee = DAG.getLoad(PtrVt, dl, DAG.getEntryNode(), Callee,
Alex Lorenze40c8a22015-08-11 23:09:45 +00001807 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
1808 false, false, true, 0);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00001809 } else if (Subtarget->isTargetCOFF()) {
1810 assert(Subtarget->isTargetWindows() &&
1811 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +00001812 unsigned TargetFlags = GV->hasDLLImportStorageClass()
1813 ? ARMII::MO_DLLIMPORT
1814 : ARMII::MO_NO_FLAG;
Mehdi Amini44ede332015-07-09 02:09:04 +00001815 Callee =
1816 DAG.getTargetGlobalAddress(GV, dl, PtrVt, /*Offset=*/0, TargetFlags);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00001817 if (GV->hasDLLImportStorageClass())
Mehdi Amini44ede332015-07-09 02:09:04 +00001818 Callee =
1819 DAG.getLoad(PtrVt, dl, DAG.getEntryNode(),
1820 DAG.getNode(ARMISD::Wrapper, dl, PtrVt, Callee),
Alex Lorenze40c8a22015-08-11 23:09:45 +00001821 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
1822 false, false, false, 0);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001823 } else {
1824 // On ELF targets for PIC code, direct calls should go through the PLT
1825 unsigned OpFlags = 0;
1826 if (Subtarget->isTargetELF() &&
Chad Rosier537ff502013-02-28 19:16:42 +00001827 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001828 OpFlags = ARMII::MO_PLT;
Mehdi Amini44ede332015-07-09 02:09:04 +00001829 Callee = DAG.getTargetGlobalAddress(GV, dl, PtrVt, 0, OpFlags);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001830 }
Bill Wendling24c79f22008-09-16 21:48:12 +00001831 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001832 isDirect = true;
Tim Northoverd6a729b2014-01-06 14:28:05 +00001833 bool isStub = Subtarget->isTargetMachO() &&
Evan Cheng10043e22007-01-19 07:51:42 +00001834 getTargetMachine().getRelocationModel() != Reloc::Static;
Tim Northover2a417b92014-08-06 11:13:14 +00001835 isARMFunc = !Subtarget->isThumb() || (isStub && !Subtarget->isMClass());
Evan Cheng83f35172007-01-30 20:37:08 +00001836 // tBX takes a register source operand.
1837 const char *Sym = S->getSymbol();
David Goodwin22c2fba2009-07-08 23:10:31 +00001838 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengdfce83c2011-01-17 08:03:18 +00001839 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001840 ARMConstantPoolValue *CPV =
1841 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1842 ARMPCLabelIndex, 4);
Mehdi Amini44ede332015-07-09 02:09:04 +00001843 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVt, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00001844 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00001845 Callee = DAG.getLoad(
1846 PtrVt, dl, DAG.getEntryNode(), CPAddr,
1847 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
1848 false, false, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001849 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +00001850 Callee = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVt, Callee, PICLabel);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001851 } else {
1852 unsigned OpFlags = 0;
1853 // On ELF targets for PIC code, direct calls should go through the PLT
1854 if (Subtarget->isTargetELF() &&
1855 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1856 OpFlags = ARMII::MO_PLT;
Mehdi Amini44ede332015-07-09 02:09:04 +00001857 Callee = DAG.getTargetExternalSymbol(Sym, PtrVt, OpFlags);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001858 }
Evan Cheng10043e22007-01-19 07:51:42 +00001859 }
1860
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001861 // FIXME: handle tail calls differently.
1862 unsigned CallOpc;
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001863 if (Subtarget->isThumb()) {
1864 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001865 CallOpc = ARMISD::CALL_NOLINK;
1866 else
1867 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1868 } else {
Evan Cheng21b03482012-11-10 02:09:05 +00001869 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng65f9d192012-02-28 18:51:51 +00001870 CallOpc = ARMISD::CALL_NOLINK;
Evan Cheng21b03482012-11-10 02:09:05 +00001871 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Sanjay Patel924879a2015-08-04 15:49:57 +00001872 // Emit regular call when code size is the priority
1873 !MF.getFunction()->optForMinSize())
Evan Cheng65f9d192012-02-28 18:51:51 +00001874 // "mov lr, pc; b _foo" to avoid confusing the RSP
1875 CallOpc = ARMISD::CALL_NOLINK;
1876 else
1877 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001878 }
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001879
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001880 std::vector<SDValue> Ops;
Evan Cheng10043e22007-01-19 07:51:42 +00001881 Ops.push_back(Chain);
1882 Ops.push_back(Callee);
1883
1884 // Add argument registers to the end of the list so that they are known live
1885 // into the call.
1886 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1887 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1888 RegsToPass[i].second.getValueType()));
1889
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001890 // Add a register mask operand representing the call-preserved registers.
Matthias Braunc22630e2013-10-04 16:52:54 +00001891 if (!isTailCall) {
1892 const uint32_t *Mask;
Eric Christopher1889fdc2015-01-29 00:19:39 +00001893 const ARMBaseRegisterInfo *ARI = Subtarget->getRegisterInfo();
Matthias Braunc22630e2013-10-04 16:52:54 +00001894 if (isThisReturn) {
1895 // For 'this' returns, use the R0-preserving mask if applicable
Eric Christopher9deb75d2015-03-11 22:42:13 +00001896 Mask = ARI->getThisReturnPreservedMask(MF, CallConv);
Matthias Braunc22630e2013-10-04 16:52:54 +00001897 if (!Mask) {
1898 // Set isThisReturn to false if the calling convention is not one that
1899 // allows 'returned' to be modeled in this way, so LowerCallResult does
1900 // not try to pass 'this' straight through
1901 isThisReturn = false;
Eric Christopher9deb75d2015-03-11 22:42:13 +00001902 Mask = ARI->getCallPreservedMask(MF, CallConv);
Matthias Braunc22630e2013-10-04 16:52:54 +00001903 }
1904 } else
Eric Christopher9deb75d2015-03-11 22:42:13 +00001905 Mask = ARI->getCallPreservedMask(MF, CallConv);
Stephen Linb8bd2322013-04-20 05:14:40 +00001906
Matthias Braunc22630e2013-10-04 16:52:54 +00001907 assert(Mask && "Missing call preserved mask for calling convention");
1908 Ops.push_back(DAG.getRegisterMask(Mask));
1909 }
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001910
Gabor Greiff304a7a2008-08-28 21:40:38 +00001911 if (InFlag.getNode())
Evan Cheng10043e22007-01-19 07:51:42 +00001912 Ops.push_back(InFlag);
Dale Johannesend679ff72010-06-03 21:09:53 +00001913
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001914 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +00001915 if (isTailCall) {
1916 MF.getFrameInfo()->setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +00001917 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, Ops);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +00001918 }
Dale Johannesend679ff72010-06-03 21:09:53 +00001919
Duncan Sands739a0542008-07-02 17:40:58 +00001920 // Returns a chain and a flag for retval copy to use.
Craig Topper48d114b2014-04-26 18:35:24 +00001921 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00001922 InFlag = Chain.getValue(1);
1923
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001924 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
1925 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001926 if (!Ins.empty())
Evan Cheng10043e22007-01-19 07:51:42 +00001927 InFlag = Chain.getValue(1);
1928
Bob Wilsona4c22902009-04-17 19:07:39 +00001929 // Handle result values, copying them out of physregs into vregs that we
1930 // return.
Stephen Linb8bd2322013-04-20 05:14:40 +00001931 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin4eedb292013-04-23 19:30:12 +00001932 InVals, isThisReturn,
1933 isThisReturn ? OutVals[0] : SDValue());
Evan Cheng10043e22007-01-19 07:51:42 +00001934}
1935
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001936/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001937/// on the stack. Remember the next parameter register to allocate,
1938/// and then confiscate the rest of the parameter registers to insure
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001939/// this.
Tim Northover8cda34f2015-03-11 18:54:22 +00001940void ARMTargetLowering::HandleByVal(CCState *State, unsigned &Size,
1941 unsigned Align) const {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001942 assert((State->getCallOrPrologue() == Prologue ||
1943 State->getCallOrPrologue() == Call) &&
1944 "unhandled ParmContext");
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001945
Tim Northover8cda34f2015-03-11 18:54:22 +00001946 // Byval (as with any stack) slots are always at least 4 byte aligned.
1947 Align = std::max(Align, 4U);
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001948
Tim Northover8cda34f2015-03-11 18:54:22 +00001949 unsigned Reg = State->AllocateReg(GPRArgRegs);
1950 if (!Reg)
1951 return;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001952
Tim Northover8cda34f2015-03-11 18:54:22 +00001953 unsigned AlignInRegs = Align / 4;
1954 unsigned Waste = (ARM::R4 - Reg) % AlignInRegs;
1955 for (unsigned i = 0; i < Waste; ++i)
1956 Reg = State->AllocateReg(GPRArgRegs);
1957
1958 if (!Reg)
1959 return;
1960
1961 unsigned Excess = 4 * (ARM::R4 - Reg);
1962
1963 // Special case when NSAA != SP and parameter size greater than size of
1964 // all remained GPR regs. In that case we can't split parameter, we must
1965 // send it to stack. We also must set NCRN to R4, so waste all
1966 // remained registers.
1967 const unsigned NSAAOffset = State->getNextStackOffset();
1968 if (NSAAOffset != 0 && Size > Excess) {
1969 while (State->AllocateReg(GPRArgRegs))
1970 ;
1971 return;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001972 }
Tim Northover8cda34f2015-03-11 18:54:22 +00001973
1974 // First register for byval parameter is the first register that wasn't
1975 // allocated before this method call, so it would be "reg".
1976 // If parameter is small enough to be saved in range [reg, r4), then
1977 // the end (first after last) register would be reg + param-size-in-regs,
1978 // else parameter would be splitted between registers and stack,
1979 // end register would be r4 in this case.
1980 unsigned ByValRegBegin = Reg;
1981 unsigned ByValRegEnd = std::min<unsigned>(Reg + Size / 4, ARM::R4);
1982 State->addInRegsParamInfo(ByValRegBegin, ByValRegEnd);
1983 // Note, first register is allocated in the beginning of function already,
1984 // allocate remained amount of registers we need.
1985 for (unsigned i = Reg + 1; i != ByValRegEnd; ++i)
1986 State->AllocateReg(GPRArgRegs);
1987 // A byval parameter that is split between registers and memory needs its
1988 // size truncated here.
1989 // In the case where the entire structure fits in registers, we set the
1990 // size in memory to zero.
1991 Size = std::max<int>(Size - Excess, 0);
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001992}
1993
Dale Johannesend679ff72010-06-03 21:09:53 +00001994/// MatchingStackOffset - Return true if the given stack call argument is
1995/// already available in the same position (relatively) of the caller's
1996/// incoming argument stack.
1997static
1998bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1999 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topper07720d82012-03-25 23:49:58 +00002000 const TargetInstrInfo *TII) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002001 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2002 int FI = INT_MAX;
2003 if (Arg.getOpcode() == ISD::CopyFromReg) {
2004 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00002005 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesend679ff72010-06-03 21:09:53 +00002006 return false;
2007 MachineInstr *Def = MRI->getVRegDef(VR);
2008 if (!Def)
2009 return false;
2010 if (!Flags.isByVal()) {
2011 if (!TII->isLoadFromStackSlot(Def, FI))
2012 return false;
2013 } else {
Dale Johannesene2289282010-07-08 01:18:23 +00002014 return false;
Dale Johannesend679ff72010-06-03 21:09:53 +00002015 }
2016 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2017 if (Flags.isByVal())
2018 // ByVal argument is passed in as a pointer but it's now being
2019 // dereferenced. e.g.
2020 // define @foo(%struct.X* %A) {
2021 // tail call @bar(%struct.X* byval %A)
2022 // }
2023 return false;
2024 SDValue Ptr = Ld->getBasePtr();
2025 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2026 if (!FINode)
2027 return false;
2028 FI = FINode->getIndex();
2029 } else
2030 return false;
2031
2032 assert(FI != INT_MAX);
2033 if (!MFI->isFixedObjectIndex(FI))
2034 return false;
2035 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
2036}
2037
2038/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2039/// for tail call optimization. Targets which want to do tail call
2040/// optimization should implement this function.
2041bool
2042ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
2043 CallingConv::ID CalleeCC,
2044 bool isVarArg,
2045 bool isCalleeStructRet,
2046 bool isCallerStructRet,
2047 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002048 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +00002049 const SmallVectorImpl<ISD::InputArg> &Ins,
2050 SelectionDAG& DAG) const {
Dale Johannesend679ff72010-06-03 21:09:53 +00002051 const Function *CallerF = DAG.getMachineFunction().getFunction();
2052 CallingConv::ID CallerCC = CallerF->getCallingConv();
2053 bool CCMatch = CallerCC == CalleeCC;
2054
2055 // Look for obvious safe cases to perform tail call optimization that do not
2056 // require ABI changes. This is what gcc calls sibcall.
2057
Jim Grosbache3864cc2010-06-16 23:45:49 +00002058 // Do not sibcall optimize vararg calls unless the call site is not passing
2059 // any arguments.
Dale Johannesend679ff72010-06-03 21:09:53 +00002060 if (isVarArg && !Outs.empty())
2061 return false;
2062
Tim Northoverd8407452013-10-01 14:33:28 +00002063 // Exception-handling functions need a special set of instructions to indicate
2064 // a return to the hardware. Tail-calling another function would probably
2065 // break this.
2066 if (CallerF->hasFnAttribute("interrupt"))
2067 return false;
2068
Dale Johannesend679ff72010-06-03 21:09:53 +00002069 // Also avoid sibcall optimization if either caller or callee uses struct
2070 // return semantics.
2071 if (isCalleeStructRet || isCallerStructRet)
2072 return false;
2073
Eric Christopherae326492015-03-12 22:48:50 +00002074 // FIXME: Completely disable sibcall for Thumb1 since ThumbRegisterInfo::
Jim Grosbach3840c902011-07-08 20:18:11 +00002075 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
2076 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
2077 // support in the assembler and linker to be used. This would need to be
2078 // fixed to fully support tail calls in Thumb1.
2079 //
Dale Johannesene2289282010-07-08 01:18:23 +00002080 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
2081 // LR. This means if we need to reload LR, it takes an extra instructions,
2082 // which outweighs the value of the tail call; but here we don't know yet
2083 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach535d3b42010-09-08 03:54:02 +00002084 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesene2289282010-07-08 01:18:23 +00002085 // emitEpilogue if LR is used.
Dale Johannesene2289282010-07-08 01:18:23 +00002086
2087 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
2088 // but we need to make sure there are enough registers; the only valid
2089 // registers are the 4 used for parameters. We don't currently do this
2090 // case.
Evan Chengd4b08732010-11-30 23:55:39 +00002091 if (Subtarget->isThumb1Only())
2092 return false;
Dale Johannesen3ac52b32010-06-18 18:13:11 +00002093
Oliver Stannard12993dd2014-08-18 12:42:15 +00002094 // Externally-defined functions with weak linkage should not be
2095 // tail-called on ARM when the OS does not support dynamic
2096 // pre-emption of symbols, as the AAELF spec requires normal calls
2097 // to undefined weak functions to be replaced with a NOP or jump to the
2098 // next instruction. The behaviour of branch instructions in this
2099 // situation (as used for tail calls) is implementation-defined, so we
2100 // cannot rely on the linker replacing the tail call with a return.
2101 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2102 const GlobalValue *GV = G->getGlobal();
Daniel Sandersc81f4502015-06-16 15:44:21 +00002103 const Triple &TT = getTargetMachine().getTargetTriple();
Saleem Abdulrasool67f72992015-01-03 21:35:00 +00002104 if (GV->hasExternalWeakLinkage() &&
2105 (!TT.isOSWindows() || TT.isOSBinFormatELF() || TT.isOSBinFormatMachO()))
Oliver Stannard12993dd2014-08-18 12:42:15 +00002106 return false;
2107 }
2108
Dale Johannesend679ff72010-06-03 21:09:53 +00002109 // If the calling conventions do not match, then we'd better make sure the
2110 // results are returned in the same way as what the caller expects.
2111 if (!CCMatch) {
2112 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopherb5217502014-08-06 18:45:26 +00002113 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(), RVLocs1,
2114 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002115 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
2116
2117 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopherb5217502014-08-06 18:45:26 +00002118 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(), RVLocs2,
2119 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002120 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
2121
2122 if (RVLocs1.size() != RVLocs2.size())
2123 return false;
2124 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2125 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2126 return false;
2127 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2128 return false;
2129 if (RVLocs1[i].isRegLoc()) {
2130 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2131 return false;
2132 } else {
2133 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2134 return false;
2135 }
2136 }
2137 }
2138
Manman Ren7e48b252012-10-12 23:39:43 +00002139 // If Caller's vararg or byval argument has been split between registers and
2140 // stack, do not perform tail call, since part of the argument is in caller's
2141 // local frame.
2142 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
2143 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002144 if (AFI_Caller->getArgRegsSaveSize())
Manman Ren7e48b252012-10-12 23:39:43 +00002145 return false;
2146
Dale Johannesend679ff72010-06-03 21:09:53 +00002147 // If the callee takes no arguments then go on to check the results of the
2148 // call.
2149 if (!Outs.empty()) {
2150 // Check if stack adjustment is needed. For now, do not do this if any
2151 // argument is passed on the stack.
2152 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002153 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(), ArgLocs,
2154 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002155 CCInfo.AnalyzeCallOperands(Outs,
2156 CCAssignFnForNode(CalleeCC, false, isVarArg));
2157 if (CCInfo.getNextStackOffset()) {
2158 MachineFunction &MF = DAG.getMachineFunction();
2159
2160 // Check if the arguments are already laid out in the right way as
2161 // the caller's fixed stack objects.
2162 MachineFrameInfo *MFI = MF.getFrameInfo();
2163 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Eric Christopher1889fdc2015-01-29 00:19:39 +00002164 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002165 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
2166 i != e;
2167 ++i, ++realArgIdx) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002168 CCValAssign &VA = ArgLocs[i];
2169 EVT RegVT = VA.getLocVT();
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002170 SDValue Arg = OutVals[realArgIdx];
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002171 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesend679ff72010-06-03 21:09:53 +00002172 if (VA.getLocInfo() == CCValAssign::Indirect)
2173 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002174 if (VA.needsCustom()) {
2175 // f64 and vector types are split into multiple registers or
2176 // register/stack-slot combinations. The types will not match
2177 // the registers; give up on memory f64 refs until we figure
2178 // out what to do about this.
2179 if (!VA.isRegLoc())
2180 return false;
2181 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach535d3b42010-09-08 03:54:02 +00002182 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002183 if (RegVT == MVT::v2f64) {
2184 if (!ArgLocs[++i].isRegLoc())
2185 return false;
2186 if (!ArgLocs[++i].isRegLoc())
2187 return false;
2188 }
2189 } else if (!VA.isRegLoc()) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002190 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2191 MFI, MRI, TII))
2192 return false;
2193 }
2194 }
2195 }
2196 }
2197
2198 return true;
2199}
2200
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002201bool
2202ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
2203 MachineFunction &MF, bool isVarArg,
2204 const SmallVectorImpl<ISD::OutputArg> &Outs,
2205 LLVMContext &Context) const {
2206 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002207 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002208 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
2209 isVarArg));
2210}
2211
Tim Northoverd8407452013-10-01 14:33:28 +00002212static SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
2213 SDLoc DL, SelectionDAG &DAG) {
2214 const MachineFunction &MF = DAG.getMachineFunction();
2215 const Function *F = MF.getFunction();
2216
2217 StringRef IntKind = F->getFnAttribute("interrupt").getValueAsString();
2218
2219 // See ARM ARM v7 B1.8.3. On exception entry LR is set to a possibly offset
2220 // version of the "preferred return address". These offsets affect the return
2221 // instruction if this is a return from PL1 without hypervisor extensions.
2222 // IRQ/FIQ: +4 "subs pc, lr, #4"
2223 // SWI: 0 "subs pc, lr, #0"
2224 // ABORT: +4 "subs pc, lr, #4"
2225 // UNDEF: +4/+2 "subs pc, lr, #0"
2226 // UNDEF varies depending on where the exception came from ARM or Thumb
2227 // mode. Alongside GCC, we throw our hands up in disgust and pretend it's 0.
2228
2229 int64_t LROffset;
2230 if (IntKind == "" || IntKind == "IRQ" || IntKind == "FIQ" ||
2231 IntKind == "ABORT")
2232 LROffset = 4;
2233 else if (IntKind == "SWI" || IntKind == "UNDEF")
2234 LROffset = 0;
2235 else
2236 report_fatal_error("Unsupported interrupt attribute. If present, value "
2237 "must be one of: IRQ, FIQ, SWI, ABORT or UNDEF");
2238
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002239 RetOps.insert(RetOps.begin() + 1,
2240 DAG.getConstant(LROffset, DL, MVT::i32, false));
Tim Northoverd8407452013-10-01 14:33:28 +00002241
Craig Topper48d114b2014-04-26 18:35:24 +00002242 return DAG.getNode(ARMISD::INTRET_FLAG, DL, MVT::Other, RetOps);
Tim Northoverd8407452013-10-01 14:33:28 +00002243}
2244
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002245SDValue
2246ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002247 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002248 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002249 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002250 SDLoc dl, SelectionDAG &DAG) const {
Bob Wilson7117a912009-03-20 22:42:55 +00002251
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002252 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilsona4c22902009-04-17 19:07:39 +00002253 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilsona4c22902009-04-17 19:07:39 +00002254
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002255 // CCState - Info about the registers and stack slots.
Eric Christopherb5217502014-08-06 18:45:26 +00002256 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
2257 *DAG.getContext(), Call);
Bob Wilsona4c22902009-04-17 19:07:39 +00002258
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002259 // Analyze outgoing return values.
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002260 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
2261 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00002262
Bob Wilsona4c22902009-04-17 19:07:39 +00002263 SDValue Flag;
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002264 SmallVector<SDValue, 4> RetOps;
2265 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Christian Pirkerb5728192014-05-08 14:06:24 +00002266 bool isLittleEndian = Subtarget->isLittle();
Bob Wilsona4c22902009-04-17 19:07:39 +00002267
Jonathan Roelofsef84bda2014-08-05 21:32:21 +00002268 MachineFunction &MF = DAG.getMachineFunction();
2269 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2270 AFI->setReturnRegsCount(RVLocs.size());
2271
Bob Wilsona4c22902009-04-17 19:07:39 +00002272 // Copy the result values into the output registers.
2273 for (unsigned i = 0, realRVLocIdx = 0;
2274 i != RVLocs.size();
2275 ++i, ++realRVLocIdx) {
2276 CCValAssign &VA = RVLocs[i];
2277 assert(VA.isRegLoc() && "Can only return in registers!");
2278
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002279 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilsona4c22902009-04-17 19:07:39 +00002280
2281 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002282 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002283 case CCValAssign::Full: break;
2284 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00002285 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00002286 break;
2287 }
2288
Bob Wilsona4c22902009-04-17 19:07:39 +00002289 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00002290 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002291 // Extract the first half and return it in two registers.
Owen Anderson9f944592009-08-11 20:47:22 +00002292 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002293 DAG.getConstant(0, dl, MVT::i32));
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002294 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002295 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson2e076c42009-06-22 23:27:02 +00002296
Christian Pirkerb5728192014-05-08 14:06:24 +00002297 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2298 HalfGPRs.getValue(isLittleEndian ? 0 : 1),
2299 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002300 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002301 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002302 VA = RVLocs[++i]; // skip ahead to next loc
2303 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Christian Pirkerb5728192014-05-08 14:06:24 +00002304 HalfGPRs.getValue(isLittleEndian ? 1 : 0),
2305 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002306 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002307 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002308 VA = RVLocs[++i]; // skip ahead to next loc
2309
2310 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00002311 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002312 DAG.getConstant(1, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00002313 }
2314 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2315 // available.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002316 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002317 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00002318 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2319 fmrrd.getValue(isLittleEndian ? 0 : 1),
2320 Flag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00002321 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002322 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002323 VA = RVLocs[++i]; // skip ahead to next loc
Christian Pirkerb5728192014-05-08 14:06:24 +00002324 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2325 fmrrd.getValue(isLittleEndian ? 1 : 0),
Bob Wilsona4c22902009-04-17 19:07:39 +00002326 Flag);
2327 } else
2328 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2329
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002330 // Guarantee that all emitted copies are
2331 // stuck together, avoiding something bad.
Bob Wilsona4c22902009-04-17 19:07:39 +00002332 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002333 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002334 }
2335
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002336 // Update chain and glue.
2337 RetOps[0] = Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00002338 if (Flag.getNode())
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002339 RetOps.push_back(Flag);
Bob Wilsona4c22902009-04-17 19:07:39 +00002340
Tim Northoverd8407452013-10-01 14:33:28 +00002341 // CPUs which aren't M-class use a special sequence to return from
2342 // exceptions (roughly, any instruction setting pc and cpsr simultaneously,
2343 // though we use "subs pc, lr, #N").
2344 //
2345 // M-class CPUs actually use a normal return sequence with a special
2346 // (hardware-provided) value in LR, so the normal code path works.
2347 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt") &&
2348 !Subtarget->isMClass()) {
2349 if (Subtarget->isThumb1Only())
2350 report_fatal_error("interrupt attribute is not supported in Thumb1");
2351 return LowerInterruptReturn(RetOps, dl, DAG);
2352 }
2353
Craig Topper48d114b2014-04-26 18:35:24 +00002354 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, RetOps);
Evan Cheng10043e22007-01-19 07:51:42 +00002355}
2356
Evan Chengf8bad082012-04-10 01:51:00 +00002357bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Chengd4b08732010-11-30 23:55:39 +00002358 if (N->getNumValues() != 1)
2359 return false;
2360 if (!N->hasNUsesOfValue(1, 0))
2361 return false;
2362
Evan Chengf8bad082012-04-10 01:51:00 +00002363 SDValue TCChain = Chain;
2364 SDNode *Copy = *N->use_begin();
2365 if (Copy->getOpcode() == ISD::CopyToReg) {
2366 // If the copy has a glue operand, we conservatively assume it isn't safe to
2367 // perform a tail call.
2368 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2369 return false;
2370 TCChain = Copy->getOperand(0);
2371 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2372 SDNode *VMov = Copy;
Evan Chengd4b08732010-11-30 23:55:39 +00002373 // f64 returned in a pair of GPRs.
Evan Chengf8bad082012-04-10 01:51:00 +00002374 SmallPtrSet<SDNode*, 2> Copies;
2375 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Chengd4b08732010-11-30 23:55:39 +00002376 UI != UE; ++UI) {
2377 if (UI->getOpcode() != ISD::CopyToReg)
2378 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002379 Copies.insert(*UI);
Evan Chengd4b08732010-11-30 23:55:39 +00002380 }
Evan Chengf8bad082012-04-10 01:51:00 +00002381 if (Copies.size() > 2)
2382 return false;
2383
2384 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2385 UI != UE; ++UI) {
2386 SDValue UseChain = UI->getOperand(0);
2387 if (Copies.count(UseChain.getNode()))
2388 // Second CopyToReg
2389 Copy = *UI;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002390 else {
2391 // We are at the top of this chain.
2392 // If the copy has a glue operand, we conservatively assume it
2393 // isn't safe to perform a tail call.
2394 if (UI->getOperand(UI->getNumOperands()-1).getValueType() == MVT::Glue)
2395 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002396 // First CopyToReg
2397 TCChain = UseChain;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002398 }
Evan Chengf8bad082012-04-10 01:51:00 +00002399 }
2400 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Chengd4b08732010-11-30 23:55:39 +00002401 // f32 returned in a single GPR.
Evan Chengf8bad082012-04-10 01:51:00 +00002402 if (!Copy->hasOneUse())
Evan Chengd4b08732010-11-30 23:55:39 +00002403 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002404 Copy = *Copy->use_begin();
2405 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Chengd4b08732010-11-30 23:55:39 +00002406 return false;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002407 // If the copy has a glue operand, we conservatively assume it isn't safe to
2408 // perform a tail call.
2409 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2410 return false;
Lang Hames67c09b32013-05-13 10:21:19 +00002411 TCChain = Copy->getOperand(0);
Evan Chengd4b08732010-11-30 23:55:39 +00002412 } else {
2413 return false;
2414 }
2415
Evan Cheng419ea282010-12-01 22:59:46 +00002416 bool HasRet = false;
Evan Chengf8bad082012-04-10 01:51:00 +00002417 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2418 UI != UE; ++UI) {
Tim Northoverd8407452013-10-01 14:33:28 +00002419 if (UI->getOpcode() != ARMISD::RET_FLAG &&
2420 UI->getOpcode() != ARMISD::INTRET_FLAG)
Evan Chengf8bad082012-04-10 01:51:00 +00002421 return false;
2422 HasRet = true;
Evan Chengd4b08732010-11-30 23:55:39 +00002423 }
2424
Evan Chengf8bad082012-04-10 01:51:00 +00002425 if (!HasRet)
2426 return false;
2427
2428 Chain = TCChain;
2429 return true;
Evan Chengd4b08732010-11-30 23:55:39 +00002430}
2431
Evan Cheng0663f232011-03-21 01:19:09 +00002432bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Saleem Abdulrasoolb720a6b2014-03-11 15:09:49 +00002433 if (!Subtarget->supportsTailCall())
Evan Cheng0663f232011-03-21 01:19:09 +00002434 return false;
2435
Akira Hatanakad9699bc2015-06-09 19:07:19 +00002436 auto Attr =
2437 CI->getParent()->getParent()->getFnAttribute("disable-tail-calls");
2438 if (!CI->isTailCall() || Attr.getValueAsString() == "true")
Evan Cheng0663f232011-03-21 01:19:09 +00002439 return false;
2440
2441 return !Subtarget->isThumb1Only();
2442}
2443
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00002444// Trying to write a 64 bit value so need to split into two 32 bit values first,
2445// and pass the lower and high parts through.
2446static SDValue LowerWRITE_REGISTER(SDValue Op, SelectionDAG &DAG) {
2447 SDLoc DL(Op);
2448 SDValue WriteValue = Op->getOperand(2);
2449
2450 // This function is only supposed to be called for i64 type argument.
2451 assert(WriteValue.getValueType() == MVT::i64
2452 && "LowerWRITE_REGISTER called for non-i64 type argument.");
2453
2454 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, WriteValue,
2455 DAG.getConstant(0, DL, MVT::i32));
2456 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, WriteValue,
2457 DAG.getConstant(1, DL, MVT::i32));
2458 SDValue Ops[] = { Op->getOperand(0), Op->getOperand(1), Lo, Hi };
2459 return DAG.getNode(ISD::WRITE_REGISTER, DL, MVT::Other, Ops);
2460}
2461
Bob Wilsonb389f2a2009-11-03 00:02:05 +00002462// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2463// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2464// one of the above mentioned nodes. It has to be wrapped because otherwise
2465// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2466// be used to form addressing mode. These wrapped nodes will be selected
2467// into MOVi.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002468static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002469 EVT PtrVT = Op.getValueType();
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002470 // FIXME there is no actual debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00002471 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00002472 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002473 SDValue Res;
Evan Cheng10043e22007-01-19 07:51:42 +00002474 if (CP->isMachineConstantPoolEntry())
2475 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2476 CP->getAlignment());
2477 else
2478 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2479 CP->getAlignment());
Owen Anderson9f944592009-08-11 20:47:22 +00002480 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Cheng10043e22007-01-19 07:51:42 +00002481}
2482
Jim Grosbach8d3ba732010-07-19 17:20:38 +00002483unsigned ARMTargetLowering::getJumpTableEncoding() const {
2484 return MachineJumpTableInfo::EK_Inline;
2485}
2486
Dan Gohman21cea8a2010-04-17 15:26:15 +00002487SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2488 SelectionDAG &DAG) const {
Evan Cheng408aa562009-11-06 22:24:13 +00002489 MachineFunction &MF = DAG.getMachineFunction();
2490 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2491 unsigned ARMPCLabelIndex = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002492 SDLoc DL(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00002493 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002494 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002495 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2496 SDValue CPAddr;
2497 if (RelocM == Reloc::Static) {
2498 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2499 } else {
2500 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chengdfce83c2011-01-17 08:03:18 +00002501 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00002502 ARMConstantPoolValue *CPV =
2503 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2504 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002505 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2506 }
2507 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002508 SDValue Result =
2509 DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
2510 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()),
2511 false, false, false, 0);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002512 if (RelocM == Reloc::Static)
2513 return Result;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002514 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, DL, MVT::i32);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002515 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilson1cf0b032009-10-30 05:45:42 +00002516}
2517
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002518// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002519SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002520ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002521 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002522 SDLoc dl(GA);
Mehdi Amini44ede332015-07-09 02:09:04 +00002523 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002524 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng408aa562009-11-06 22:24:13 +00002525 MachineFunction &MF = DAG.getMachineFunction();
2526 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002527 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002528 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002529 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2530 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002531 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002532 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002533 Argument =
2534 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
2535 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()),
2536 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002537 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002538
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002539 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002540 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002541
2542 // call __tls_get_addr.
2543 ArgListTy Args;
2544 ArgListEntry Entry;
2545 Entry.Node = Argument;
Chris Lattner229907c2011-07-18 04:54:35 +00002546 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002547 Args.push_back(Entry);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002548
Dale Johannesen555a3752009-01-30 23:10:59 +00002549 // FIXME: is there useful debug info available here?
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002550 TargetLowering::CallLoweringInfo CLI(DAG);
2551 CLI.setDebugLoc(dl).setChain(Chain)
2552 .setCallee(CallingConv::C, Type::getInt32Ty(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002553 DAG.getExternalSymbol("__tls_get_addr", PtrVT), std::move(Args),
2554 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002555
Justin Holewinskiaa583972012-05-25 16:35:28 +00002556 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002557 return CallResult.first;
2558}
2559
2560// Lower ISD::GlobalTLSAddress using the "initial exec" or
2561// "local exec" model.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002562SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002563ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +00002564 SelectionDAG &DAG,
2565 TLSModel::Model model) const {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002566 const GlobalValue *GV = GA->getGlobal();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002567 SDLoc dl(GA);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002568 SDValue Offset;
2569 SDValue Chain = DAG.getEntryNode();
Mehdi Amini44ede332015-07-09 02:09:04 +00002570 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002571 // Get the Thread Pointer
Dale Johannesen021052a2009-02-04 20:06:27 +00002572 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002573
Hans Wennborgaea41202012-05-04 09:40:39 +00002574 if (model == TLSModel::InitialExec) {
Evan Cheng408aa562009-11-06 22:24:13 +00002575 MachineFunction &MF = DAG.getMachineFunction();
2576 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002577 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Cheng408aa562009-11-06 22:24:13 +00002578 // Initial exec model.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002579 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2580 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002581 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2582 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2583 true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002584 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002585 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002586 Offset = DAG.getLoad(
2587 PtrVT, dl, Chain, Offset,
2588 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2589 false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002590 Chain = Offset.getValue(1);
2591
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002592 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002593 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002594
Alex Lorenze40c8a22015-08-11 23:09:45 +00002595 Offset = DAG.getLoad(
2596 PtrVT, dl, Chain, Offset,
2597 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2598 false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002599 } else {
2600 // local exec model
Hans Wennborgaea41202012-05-04 09:40:39 +00002601 assert(model == TLSModel::LocalExec);
Bill Wendling7753d662011-10-01 08:00:54 +00002602 ARMConstantPoolValue *CPV =
2603 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002604 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002605 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002606 Offset = DAG.getLoad(
2607 PtrVT, dl, Chain, Offset,
2608 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2609 false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002610 }
2611
2612 // The address of the thread local variable is the add of the thread
2613 // pointer with the offset of the variable.
Dale Johannesen021052a2009-02-04 20:06:27 +00002614 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002615}
2616
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002617SDValue
Dan Gohman21cea8a2010-04-17 15:26:15 +00002618ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002619 // TODO: implement the "local dynamic" model
2620 assert(Subtarget->isTargetELF() &&
2621 "TLS not implemented for non-ELF targets");
2622 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00002623 if (DAG.getTarget().Options.EmulatedTLS)
2624 return LowerToTLSEmulatedModel(GA, DAG);
Hans Wennborgaea41202012-05-04 09:40:39 +00002625
2626 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2627
2628 switch (model) {
2629 case TLSModel::GeneralDynamic:
2630 case TLSModel::LocalDynamic:
2631 return LowerToTLSGeneralDynamicModel(GA, DAG);
2632 case TLSModel::InitialExec:
2633 case TLSModel::LocalExec:
2634 return LowerToTLSExecModels(GA, DAG, model);
2635 }
Matt Beaumont-Gaye82ab6b2012-05-04 18:34:27 +00002636 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002637}
2638
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002639SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002640 SelectionDAG &DAG) const {
Mehdi Amini44ede332015-07-09 02:09:04 +00002641 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002642 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002643 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosier537ff502013-02-28 19:16:42 +00002644 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Rafael Espindola6de96a12009-01-15 20:18:42 +00002645 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002646 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002647 ARMConstantPoolConstant::Create(GV,
2648 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002649 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002650 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002651 SDValue Result = DAG.getLoad(
2652 PtrVT, dl, DAG.getEntryNode(), CPAddr,
2653 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2654 false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002655 SDValue Chain = Result.getValue(1);
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002656 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00002657 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002658 if (!UseGOTOFF)
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002659 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Alex Lorenze40c8a22015-08-11 23:09:45 +00002660 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002661 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002662 return Result;
Evan Chengdfce83c2011-01-17 08:03:18 +00002663 }
2664
2665 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloydd9137a2011-10-26 08:53:19 +00002666 // pair. This is always cheaper.
Eric Christopherc1058df2014-07-04 01:55:26 +00002667 if (Subtarget->useMovt(DAG.getMachineFunction())) {
Evan Cheng68aec142011-01-19 02:16:49 +00002668 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002669 // FIXME: Once remat is capable of dealing with instructions with register
2670 // operands, expand this into two nodes.
2671 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2672 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002673 } else {
Evan Chengdfce83c2011-01-17 08:03:18 +00002674 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2675 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002676 return DAG.getLoad(
2677 PtrVT, dl, DAG.getEntryNode(), CPAddr,
2678 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2679 false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002680 }
2681}
2682
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002683SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002684 SelectionDAG &DAG) const {
Mehdi Amini44ede332015-07-09 02:09:04 +00002685 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002686 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002687 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00002688 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Chengdfce83c2011-01-17 08:03:18 +00002689
Eric Christopherc1058df2014-07-04 01:55:26 +00002690 if (Subtarget->useMovt(DAG.getMachineFunction()))
Evan Cheng68aec142011-01-19 02:16:49 +00002691 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002692
Tim Northover72360d22013-12-02 10:35:41 +00002693 // FIXME: Once remat is capable of dealing with instructions with register
2694 // operands, expand this into multiple nodes
2695 unsigned Wrapper =
2696 RelocM == Reloc::PIC_ ? ARMISD::WrapperPIC : ARMISD::Wrapper;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00002697
Tim Northover72360d22013-12-02 10:35:41 +00002698 SDValue G = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, ARMII::MO_NONLAZY);
2699 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT, G);
Evan Cheng43b9ca62009-08-28 23:18:09 +00002700
Evan Cheng1b389522009-09-03 07:04:02 +00002701 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Tim Northover72360d22013-12-02 10:35:41 +00002702 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
Alex Lorenze40c8a22015-08-11 23:09:45 +00002703 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
2704 false, false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002705 return Result;
2706}
2707
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002708SDValue ARMTargetLowering::LowerGlobalAddressWindows(SDValue Op,
2709 SelectionDAG &DAG) const {
2710 assert(Subtarget->isTargetWindows() && "non-Windows COFF is not supported");
Eric Christopherc1058df2014-07-04 01:55:26 +00002711 assert(Subtarget->useMovt(DAG.getMachineFunction()) &&
2712 "Windows on ARM expects to use movw/movt");
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002713
2714 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Reid Klecknerc35e7f52015-06-11 01:31:48 +00002715 const ARMII::TOF TargetFlags =
2716 (GV->hasDLLImportStorageClass() ? ARMII::MO_DLLIMPORT : ARMII::MO_NO_FLAG);
Mehdi Amini44ede332015-07-09 02:09:04 +00002717 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002718 SDValue Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002719 SDLoc DL(Op);
2720
2721 ++NumMovwMovt;
2722
2723 // FIXME: Once remat is capable of dealing with instructions with register
2724 // operands, expand this into two nodes.
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002725 Result = DAG.getNode(ARMISD::Wrapper, DL, PtrVT,
2726 DAG.getTargetGlobalAddress(GV, DL, PtrVT, /*Offset=*/0,
Reid Klecknerc35e7f52015-06-11 01:31:48 +00002727 TargetFlags));
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002728 if (GV->hasDLLImportStorageClass())
2729 Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Result,
Alex Lorenze40c8a22015-08-11 23:09:45 +00002730 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
2731 false, false, false, 0);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002732 return Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002733}
2734
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002735SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002736 SelectionDAG &DAG) const {
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002737 assert(Subtarget->isTargetELF() &&
2738 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Cheng408aa562009-11-06 22:24:13 +00002739 MachineFunction &MF = DAG.getMachineFunction();
2740 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002741 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Mehdi Amini44ede332015-07-09 02:09:04 +00002742 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002743 SDLoc dl(Op);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002744 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingc214cb02011-10-01 08:58:29 +00002745 ARMConstantPoolValue *CPV =
2746 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2747 ARMPCLabelIndex, PCAdj);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002748 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002749 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002750 SDValue Result =
2751 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2752 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()),
2753 false, false, false, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002754 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002755 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002756}
2757
Jim Grosbachaeca45d2009-05-12 23:59:14 +00002758SDValue
Jim Grosbachc98892f2010-05-26 20:22:18 +00002759ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002760 SDLoc dl(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002761 SDValue Val = DAG.getConstant(0, dl, MVT::i32);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00002762 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2763 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbachc98892f2010-05-26 20:22:18 +00002764 Op.getOperand(1), Val);
2765}
2766
2767SDValue
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002768ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002769 SDLoc dl(Op);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002770 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002771 Op.getOperand(1), DAG.getConstant(0, dl, MVT::i32));
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002772}
2773
Matthias Braun3cd00c12015-07-16 22:34:16 +00002774SDValue ARMTargetLowering::LowerEH_SJLJ_SETUP_DISPATCH(SDValue Op,
2775 SelectionDAG &DAG) const {
2776 SDLoc dl(Op);
2777 return DAG.getNode(ARMISD::EH_SJLJ_SETUP_DISPATCH, dl, MVT::Other,
2778 Op.getOperand(0));
2779}
2780
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002781SDValue
Jim Grosbacha570d052010-02-08 23:22:00 +00002782ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbache3864cc2010-06-16 23:45:49 +00002783 const ARMSubtarget *Subtarget) const {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002784 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002785 SDLoc dl(Op);
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002786 switch (IntNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002787 default: return SDValue(); // Don't custom lower most intrinsics.
Jim Grosbach07393ba2014-06-16 21:55:30 +00002788 case Intrinsic::arm_rbit: {
Yi Kongc655f0c2014-08-20 10:40:20 +00002789 assert(Op.getOperand(1).getValueType() == MVT::i32 &&
Jim Grosbach07393ba2014-06-16 21:55:30 +00002790 "RBIT intrinsic must have i32 type!");
Yi Kongc655f0c2014-08-20 10:40:20 +00002791 return DAG.getNode(ARMISD::RBIT, dl, MVT::i32, Op.getOperand(1));
Jim Grosbach07393ba2014-06-16 21:55:30 +00002792 }
Bob Wilson17f88782009-08-04 00:25:01 +00002793 case Intrinsic::arm_thread_pointer: {
Mehdi Amini44ede332015-07-09 02:09:04 +00002794 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Bob Wilson17f88782009-08-04 00:25:01 +00002795 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2796 }
Jim Grosbach693e36a2009-08-11 00:09:57 +00002797 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach693e36a2009-08-11 00:09:57 +00002798 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng408aa562009-11-06 22:24:13 +00002799 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002800 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Mehdi Amini44ede332015-07-09 02:09:04 +00002801 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Jim Grosbach693e36a2009-08-11 00:09:57 +00002802 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2803 SDValue CPAddr;
2804 unsigned PCAdj = (RelocM != Reloc::PIC_)
2805 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002806 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002807 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2808 ARMCP::CPLSDA, PCAdj);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002809 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002810 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002811 SDValue Result = DAG.getLoad(
2812 PtrVT, dl, DAG.getEntryNode(), CPAddr,
2813 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2814 false, false, 0);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002815
2816 if (RelocM == Reloc::PIC_) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002817 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002818 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2819 }
2820 return Result;
2821 }
Evan Cheng18381b42011-03-29 23:06:19 +00002822 case Intrinsic::arm_neon_vmulls:
2823 case Intrinsic::arm_neon_vmullu: {
2824 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2825 ? ARMISD::VMULLs : ARMISD::VMULLu;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002826 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
Evan Cheng18381b42011-03-29 23:06:19 +00002827 Op.getOperand(1), Op.getOperand(2));
2828 }
James Molloyee868b22015-08-11 12:06:25 +00002829 case Intrinsic::arm_neon_vminnm:
2830 case Intrinsic::arm_neon_vmaxnm: {
2831 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vminnm)
2832 ? ISD::FMINNUM : ISD::FMAXNUM;
2833 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
2834 Op.getOperand(1), Op.getOperand(2));
2835 }
Silviu Barangaad1b19f2015-08-19 14:11:27 +00002836 case Intrinsic::arm_neon_vminu:
2837 case Intrinsic::arm_neon_vmaxu: {
2838 if (Op.getValueType().isFloatingPoint())
2839 return SDValue();
2840 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vminu)
2841 ? ISD::UMIN : ISD::UMAX;
2842 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
2843 Op.getOperand(1), Op.getOperand(2));
2844 }
James Molloyd616c642015-08-11 12:06:28 +00002845 case Intrinsic::arm_neon_vmins:
2846 case Intrinsic::arm_neon_vmaxs: {
2847 // v{min,max}s is overloaded between signed integers and floats.
Silviu Barangaad1b19f2015-08-19 14:11:27 +00002848 if (!Op.getValueType().isFloatingPoint()) {
2849 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmins)
2850 ? ISD::SMIN : ISD::SMAX;
2851 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
2852 Op.getOperand(1), Op.getOperand(2));
2853 }
James Molloyd616c642015-08-11 12:06:28 +00002854 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmins)
2855 ? ISD::FMINNAN : ISD::FMAXNAN;
2856 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
2857 Op.getOperand(1), Op.getOperand(2));
2858 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002859 }
2860}
2861
Eli Friedman30a49e92011-08-03 21:06:02 +00002862static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2863 const ARMSubtarget *Subtarget) {
2864 // FIXME: handle "fence singlethread" more efficiently.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002865 SDLoc dl(Op);
Eli Friedman26a48482011-07-27 22:21:52 +00002866 if (!Subtarget->hasDataBarrier()) {
2867 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2868 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2869 // here.
2870 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Tim Northoverc7ea8042013-10-25 09:30:24 +00002871 "Unexpected ISD::ATOMIC_FENCE encountered. Should be libcall!");
Eli Friedman30a49e92011-08-03 21:06:02 +00002872 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002873 DAG.getConstant(0, dl, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002874 }
2875
Tim Northover36b24172013-07-03 09:20:36 +00002876 ConstantSDNode *OrdN = cast<ConstantSDNode>(Op.getOperand(1));
2877 AtomicOrdering Ord = static_cast<AtomicOrdering>(OrdN->getZExtValue());
Robin Morisseta47cb412014-09-03 21:01:03 +00002878 ARM_MB::MemBOpt Domain = ARM_MB::ISH;
Tim Northoverf5769882013-08-28 14:39:19 +00002879 if (Subtarget->isMClass()) {
2880 // Only a full system barrier exists in the M-class architectures.
2881 Domain = ARM_MB::SY;
2882 } else if (Subtarget->isSwift() && Ord == Release) {
Tim Northover36b24172013-07-03 09:20:36 +00002883 // Swift happens to implement ISHST barriers in a way that's compatible with
2884 // Release semantics but weaker than ISH so we'd be fools not to use
2885 // it. Beware: other processors probably don't!
2886 Domain = ARM_MB::ISHST;
2887 }
2888
Joey Gouly926d3f52013-09-05 15:35:24 +00002889 return DAG.getNode(ISD::INTRINSIC_VOID, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002890 DAG.getConstant(Intrinsic::arm_dmb, dl, MVT::i32),
2891 DAG.getConstant(Domain, dl, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002892}
2893
Evan Cheng8740ee32010-11-03 06:34:55 +00002894static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2895 const ARMSubtarget *Subtarget) {
2896 // ARM pre v5TE and Thumb1 does not have preload instructions.
2897 if (!(Subtarget->isThumb2() ||
2898 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2899 // Just preserve the chain.
2900 return Op.getOperand(0);
2901
Andrew Trickef9de2a2013-05-25 02:42:55 +00002902 SDLoc dl(Op);
Evan Cheng21acf9f2010-11-04 05:19:35 +00002903 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2904 if (!isRead &&
2905 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2906 // ARMv7 with MP extension has PLDW.
2907 return Op.getOperand(0);
Evan Cheng8740ee32010-11-03 06:34:55 +00002908
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002909 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2910 if (Subtarget->isThumb()) {
Evan Cheng8740ee32010-11-03 06:34:55 +00002911 // Invert the bits.
Evan Cheng21acf9f2010-11-04 05:19:35 +00002912 isRead = ~isRead & 1;
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002913 isData = ~isData & 1;
2914 }
Evan Cheng8740ee32010-11-03 06:34:55 +00002915
2916 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002917 Op.getOperand(1), DAG.getConstant(isRead, dl, MVT::i32),
2918 DAG.getConstant(isData, dl, MVT::i32));
Evan Cheng8740ee32010-11-03 06:34:55 +00002919}
2920
Dan Gohman31ae5862010-04-17 14:41:14 +00002921static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2922 MachineFunction &MF = DAG.getMachineFunction();
2923 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2924
Evan Cheng10043e22007-01-19 07:51:42 +00002925 // vastart just stores the address of the VarArgsFrameIndex slot into the
2926 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002927 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00002928 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Dan Gohman31ae5862010-04-17 14:41:14 +00002929 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002930 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner886250c2010-09-21 18:51:21 +00002931 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2932 MachinePointerInfo(SV), false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002933}
2934
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002935SDValue
Bob Wilson2e076c42009-06-22 23:27:02 +00002936ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2937 SDValue &Root, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002938 SDLoc dl) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00002939 MachineFunction &MF = DAG.getMachineFunction();
2940 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2941
Craig Topper760b1342012-02-22 05:59:10 +00002942 const TargetRegisterClass *RC;
David Goodwin22c2fba2009-07-08 23:10:31 +00002943 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002944 RC = &ARM::tGPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002945 else
Craig Topperc7242e02012-04-20 07:30:17 +00002946 RC = &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002947
2948 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002949 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002950 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002951
2952 SDValue ArgValue2;
2953 if (NextVA.isMemLoc()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002954 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng0664a672010-07-03 00:40:23 +00002955 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson2e076c42009-06-22 23:27:02 +00002956
2957 // Create load node to retrieve arguments from the stack.
Mehdi Amini44ede332015-07-09 02:09:04 +00002958 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Alex Lorenze40c8a22015-08-11 23:09:45 +00002959 ArgValue2 = DAG.getLoad(
2960 MVT::i32, dl, Root, FIN,
2961 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), false,
2962 false, false, 0);
Bob Wilson2e076c42009-06-22 23:27:02 +00002963 } else {
Devang Patelf3292b22011-02-21 23:21:26 +00002964 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002965 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002966 }
Christian Pirkerb5728192014-05-08 14:06:24 +00002967 if (!Subtarget->isLittle())
2968 std::swap (ArgValue, ArgValue2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002969 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson2e076c42009-06-22 23:27:02 +00002970}
2971
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002972// The remaining GPRs hold either the beginning of variable-argument
David Peixotto4299cf82013-02-13 00:36:35 +00002973// data, or the beginning of an aggregate passed by value (usually
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002974// byval). Either way, we allocate stack slots adjacent to the data
2975// provided by our caller, and store the unallocated registers there.
2976// If this is a variadic function, the va_list pointer will begin with
2977// these values; otherwise, this reassembles a (byval) structure that
2978// was split between registers and memory.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002979// Return: The frame index registers were stored into.
2980int
2981ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002982 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002983 const Value *OrigArg,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002984 unsigned InRegsParamRecordIdx,
Tim Northover8cda34f2015-03-11 18:54:22 +00002985 int ArgOffset,
2986 unsigned ArgSize) const {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002987 // Currently, two use-cases possible:
Alp Tokerf907b892013-12-05 05:44:44 +00002988 // Case #1. Non-var-args function, and we meet first byval parameter.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002989 // Setup first unallocated register as first byval register;
2990 // eat all remained registers
2991 // (these two actions are performed by HandleByVal method).
2992 // Then, here, we initialize stack frame with
2993 // "store-reg" instructions.
2994 // Case #2. Var-args function, that doesn't contain byval parameters.
2995 // The same: eat all remained unallocated registers,
2996 // initialize stack frame.
2997
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002998 MachineFunction &MF = DAG.getMachineFunction();
2999 MachineFrameInfo *MFI = MF.getFrameInfo();
3000 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003001 unsigned RBegin, REnd;
3002 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
3003 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003004 } else {
Tim Northover8cda34f2015-03-11 18:54:22 +00003005 unsigned RBeginIdx = CCInfo.getFirstUnallocated(GPRArgRegs);
Aaron Ballmanc579d662015-03-12 13:24:06 +00003006 RBegin = RBeginIdx == 4 ? (unsigned)ARM::R4 : GPRArgRegs[RBeginIdx];
Tim Northover8cda34f2015-03-11 18:54:22 +00003007 REnd = ARM::R4;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003008 }
3009
Tim Northover8cda34f2015-03-11 18:54:22 +00003010 if (REnd != RBegin)
3011 ArgOffset = -4 * (ARM::R4 - RBegin);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003012
Mehdi Amini44ede332015-07-09 02:09:04 +00003013 auto PtrVT = getPointerTy(DAG.getDataLayout());
Tim Northover8cda34f2015-03-11 18:54:22 +00003014 int FrameIndex = MFI->CreateFixedObject(ArgSize, ArgOffset, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00003015 SDValue FIN = DAG.getFrameIndex(FrameIndex, PtrVT);
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003016
Tim Northover8cda34f2015-03-11 18:54:22 +00003017 SmallVector<SDValue, 4> MemOps;
3018 const TargetRegisterClass *RC =
3019 AFI->isThumb1OnlyFunction() ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003020
Tim Northover8cda34f2015-03-11 18:54:22 +00003021 for (unsigned Reg = RBegin, i = 0; Reg < REnd; ++Reg, ++i) {
3022 unsigned VReg = MF.addLiveIn(Reg, RC);
3023 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
3024 SDValue Store =
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003025 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Tim Northover8cda34f2015-03-11 18:54:22 +00003026 MachinePointerInfo(OrigArg, 4 * i), false, false, 0);
3027 MemOps.push_back(Store);
Mehdi Amini44ede332015-07-09 02:09:04 +00003028 FIN = DAG.getNode(ISD::ADD, dl, PtrVT, FIN, DAG.getConstant(4, dl, PtrVT));
Oliver Stannardd55e1152014-03-05 15:25:27 +00003029 }
Tim Northover8cda34f2015-03-11 18:54:22 +00003030
3031 if (!MemOps.empty())
3032 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
3033 return FrameIndex;
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003034}
3035
3036// Setup stack frame, the va_list pointer will start from.
3037void
3038ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003039 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003040 unsigned ArgOffset,
Oliver Stannardd55e1152014-03-05 15:25:27 +00003041 unsigned TotalArgRegsSaveSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003042 bool ForceMutable) const {
3043 MachineFunction &MF = DAG.getMachineFunction();
3044 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
3045
3046 // Try to store any remaining integer argument regs
3047 // to their spots on the stack so that they may be loaded by deferencing
3048 // the result of va_next.
3049 // If there is no regs to be stored, just point address after last
3050 // argument passed via stack.
Tim Northover8cda34f2015-03-11 18:54:22 +00003051 int FrameIndex = StoreByValRegs(CCInfo, DAG, dl, Chain, nullptr,
3052 CCInfo.getInRegsParamsCount(),
3053 CCInfo.getNextStackOffset(), 4);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003054 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003055}
3056
Bob Wilson2e076c42009-06-22 23:27:02 +00003057SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003058ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003059 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003060 const SmallVectorImpl<ISD::InputArg>
3061 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003062 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003063 SmallVectorImpl<SDValue> &InVals)
3064 const {
Bob Wilsona4c22902009-04-17 19:07:39 +00003065 MachineFunction &MF = DAG.getMachineFunction();
3066 MachineFrameInfo *MFI = MF.getFrameInfo();
3067
Bob Wilsona4c22902009-04-17 19:07:39 +00003068 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
3069
3070 // Assign locations to all of the incoming arguments.
3071 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003072 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
3073 *DAG.getContext(), Prologue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003074 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003075 CCAssignFnForNode(CallConv, /* Return*/ false,
3076 isVarArg));
Jim Grosbach54efea02013-03-02 20:16:15 +00003077
Bob Wilsona4c22902009-04-17 19:07:39 +00003078 SmallVector<SDValue, 16> ArgValues;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003079 SDValue ArgValue;
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00003080 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
3081 unsigned CurArgIdx = 0;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003082
3083 // Initially ArgRegsSaveSize is zero.
3084 // Then we increase this value each time we meet byval parameter.
3085 // We also increase this value in case of varargs function.
3086 AFI->setArgRegsSaveSize(0);
3087
Oliver Stannardd55e1152014-03-05 15:25:27 +00003088 // Calculate the amount of stack space that we need to allocate to store
3089 // byval and variadic arguments that are passed in registers.
3090 // We need to know this before we allocate the first byval or variadic
3091 // argument, as they will be allocated a stack slot below the CFA (Canonical
3092 // Frame Address, the stack pointer at entry to the function).
Tim Northover8cda34f2015-03-11 18:54:22 +00003093 unsigned ArgRegBegin = ARM::R4;
Oliver Stannardd55e1152014-03-05 15:25:27 +00003094 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Tim Northover8cda34f2015-03-11 18:54:22 +00003095 if (CCInfo.getInRegsParamsProcessed() >= CCInfo.getInRegsParamsCount())
3096 break;
Oliver Stannardd55e1152014-03-05 15:25:27 +00003097
Tim Northover8cda34f2015-03-11 18:54:22 +00003098 CCValAssign &VA = ArgLocs[i];
3099 unsigned Index = VA.getValNo();
3100 ISD::ArgFlagsTy Flags = Ins[Index].Flags;
3101 if (!Flags.isByVal())
3102 continue;
3103
3104 assert(VA.isMemLoc() && "unexpected byval pointer in reg");
3105 unsigned RBegin, REnd;
3106 CCInfo.getInRegsParamInfo(CCInfo.getInRegsParamsProcessed(), RBegin, REnd);
3107 ArgRegBegin = std::min(ArgRegBegin, RBegin);
3108
3109 CCInfo.nextInRegsParam();
Oliver Stannardd55e1152014-03-05 15:25:27 +00003110 }
3111 CCInfo.rewindByValRegsInfo();
Tim Northover8cda34f2015-03-11 18:54:22 +00003112
3113 int lastInsIndex = -1;
Reid Kleckner2d9bb652014-08-22 21:59:26 +00003114 if (isVarArg && MFI->hasVAStart()) {
Tim Northover8cda34f2015-03-11 18:54:22 +00003115 unsigned RegIdx = CCInfo.getFirstUnallocated(GPRArgRegs);
3116 if (RegIdx != array_lengthof(GPRArgRegs))
3117 ArgRegBegin = std::min(ArgRegBegin, (unsigned)GPRArgRegs[RegIdx]);
Oliver Stannardd55e1152014-03-05 15:25:27 +00003118 }
Tim Northover8cda34f2015-03-11 18:54:22 +00003119
3120 unsigned TotalArgRegsSaveSize = 4 * (ARM::R4 - ArgRegBegin);
3121 AFI->setArgRegsSaveSize(TotalArgRegsSaveSize);
Mehdi Amini44ede332015-07-09 02:09:04 +00003122 auto PtrVT = getPointerTy(DAG.getDataLayout());
Oliver Stannardd55e1152014-03-05 15:25:27 +00003123
Bob Wilsona4c22902009-04-17 19:07:39 +00003124 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3125 CCValAssign &VA = ArgLocs[i];
Andrew Trick05938a52015-02-16 18:10:47 +00003126 if (Ins[VA.getValNo()].isOrigArg()) {
3127 std::advance(CurOrigArg,
3128 Ins[VA.getValNo()].getOrigArgIndex() - CurArgIdx);
3129 CurArgIdx = Ins[VA.getValNo()].getOrigArgIndex();
3130 }
Bob Wilsonea09d4a2009-04-17 20:35:10 +00003131 // Arguments stored in registers.
Bob Wilsona4c22902009-04-17 19:07:39 +00003132 if (VA.isRegLoc()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003133 EVT RegVT = VA.getLocVT();
Bob Wilsona4c22902009-04-17 19:07:39 +00003134
Bob Wilsona4c22902009-04-17 19:07:39 +00003135 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003136 // f64 and vector types are split up into multiple registers or
3137 // combinations of registers and stack slots.
Owen Anderson9f944592009-08-11 20:47:22 +00003138 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003139 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003140 Chain, DAG, dl);
Bob Wilson2e076c42009-06-22 23:27:02 +00003141 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson699bdf72010-04-13 22:03:22 +00003142 SDValue ArgValue2;
3143 if (VA.isMemLoc()) {
Evan Cheng0664a672010-07-03 00:40:23 +00003144 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Mehdi Amini44ede332015-07-09 02:09:04 +00003145 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Alex Lorenze40c8a22015-08-11 23:09:45 +00003146 ArgValue2 = DAG.getLoad(
3147 MVT::f64, dl, Chain, FIN,
3148 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
3149 false, false, false, 0);
Bob Wilson699bdf72010-04-13 22:03:22 +00003150 } else {
3151 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
3152 Chain, DAG, dl);
3153 }
Owen Anderson9f944592009-08-11 20:47:22 +00003154 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
3155 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003156 ArgValue, ArgValue1,
3157 DAG.getIntPtrConstant(0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003158 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003159 ArgValue, ArgValue2,
3160 DAG.getIntPtrConstant(1, dl));
Bob Wilson2e076c42009-06-22 23:27:02 +00003161 } else
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003162 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilsona4c22902009-04-17 19:07:39 +00003163
Bob Wilson2e076c42009-06-22 23:27:02 +00003164 } else {
Craig Topper760b1342012-02-22 05:59:10 +00003165 const TargetRegisterClass *RC;
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003166
Owen Anderson9f944592009-08-11 20:47:22 +00003167 if (RegVT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003168 RC = &ARM::SPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003169 else if (RegVT == MVT::f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003170 RC = &ARM::DPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003171 else if (RegVT == MVT::v2f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003172 RC = &ARM::QPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003173 else if (RegVT == MVT::i32)
Craig Topper61e88f42014-11-21 05:58:21 +00003174 RC = AFI->isThumb1OnlyFunction() ? &ARM::tGPRRegClass
3175 : &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00003176 else
Anton Korobeynikovef98dbe2009-08-05 20:15:19 +00003177 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson2e076c42009-06-22 23:27:02 +00003178
3179 // Transform the arguments in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00003180 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003181 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilsona4c22902009-04-17 19:07:39 +00003182 }
3183
3184 // If this is an 8 or 16-bit value, it is really passed promoted
3185 // to 32 bits. Insert an assert[sz]ext to capture this, then
3186 // truncate to the right size.
3187 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003188 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00003189 case CCValAssign::Full: break;
3190 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00003191 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003192 break;
3193 case CCValAssign::SExt:
3194 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
3195 DAG.getValueType(VA.getValVT()));
3196 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3197 break;
3198 case CCValAssign::ZExt:
3199 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
3200 DAG.getValueType(VA.getValVT()));
3201 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3202 break;
3203 }
3204
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003205 InVals.push_back(ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003206
3207 } else { // VA.isRegLoc()
3208
3209 // sanity check
3210 assert(VA.isMemLoc());
Owen Anderson9f944592009-08-11 20:47:22 +00003211 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilsona4c22902009-04-17 19:07:39 +00003212
Andrew Trick05938a52015-02-16 18:10:47 +00003213 int index = VA.getValNo();
Owen Anderson77aa2662011-04-05 21:48:57 +00003214
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003215 // Some Ins[] entries become multiple ArgLoc[] entries.
3216 // Process them only once.
3217 if (index != lastInsIndex)
3218 {
3219 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003220 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christophere02e07c2011-04-29 23:12:01 +00003221 // This can be changed with more analysis.
3222 // In case of tail call optimization mark all arguments mutable.
3223 // Since they could be overwritten by lowering of arguments in case of
3224 // a tail call.
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003225 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00003226 assert(Ins[index].isOrigArg() &&
3227 "Byval arguments cannot be implicit");
Daniel Sanders8104b752014-11-01 19:32:23 +00003228 unsigned CurByValIndex = CCInfo.getInRegsParamsProcessed();
Oliver Stannardd55e1152014-03-05 15:25:27 +00003229
Tim Northover8cda34f2015-03-11 18:54:22 +00003230 int FrameIndex = StoreByValRegs(CCInfo, DAG, dl, Chain, CurOrigArg,
3231 CurByValIndex, VA.getLocMemOffset(),
3232 Flags.getByValSize());
Mehdi Amini44ede332015-07-09 02:09:04 +00003233 InVals.push_back(DAG.getFrameIndex(FrameIndex, PtrVT));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003234 CCInfo.nextInRegsParam();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003235 } else {
Oliver Stannardd55e1152014-03-05 15:25:27 +00003236 unsigned FIOffset = VA.getLocMemOffset();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003237 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003238 FIOffset, true);
Bob Wilsona4c22902009-04-17 19:07:39 +00003239
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003240 // Create load nodes to retrieve arguments from the stack.
Mehdi Amini44ede332015-07-09 02:09:04 +00003241 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Alex Lorenze40c8a22015-08-11 23:09:45 +00003242 InVals.push_back(DAG.getLoad(
3243 VA.getValVT(), dl, Chain, FIN,
3244 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
3245 false, false, false, 0));
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003246 }
3247 lastInsIndex = index;
3248 }
Bob Wilsona4c22902009-04-17 19:07:39 +00003249 }
3250 }
3251
3252 // varargs
Reid Kleckner2d9bb652014-08-22 21:59:26 +00003253 if (isVarArg && MFI->hasVAStart())
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003254 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Oliver Stannardd55e1152014-03-05 15:25:27 +00003255 CCInfo.getNextStackOffset(),
3256 TotalArgRegsSaveSize);
Evan Cheng10043e22007-01-19 07:51:42 +00003257
Oliver Stannardb14c6252014-04-02 16:10:33 +00003258 AFI->setArgumentStackSize(CCInfo.getNextStackOffset());
3259
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003260 return Chain;
Evan Cheng10043e22007-01-19 07:51:42 +00003261}
3262
3263/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003264static bool isFloatingPointZero(SDValue Op) {
Evan Cheng10043e22007-01-19 07:51:42 +00003265 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003266 return CFP->getValueAPF().isPosZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00003267 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Cheng10043e22007-01-19 07:51:42 +00003268 // Maybe this has already been legalized into the constant pool?
3269 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003270 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003271 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003272 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003273 return CFP->getValueAPF().isPosZero();
Evan Cheng10043e22007-01-19 07:51:42 +00003274 }
Renato Golin6fb9c2e2014-10-23 15:31:50 +00003275 } else if (Op->getOpcode() == ISD::BITCAST &&
3276 Op->getValueType(0) == MVT::f64) {
3277 // Handle (ISD::BITCAST (ARMISD::VMOVIMM (ISD::TargetConstant 0)) MVT::f64)
3278 // created by LowerConstantFP().
3279 SDValue BitcastOp = Op->getOperand(0);
3280 if (BitcastOp->getOpcode() == ARMISD::VMOVIMM) {
3281 SDValue MoveOp = BitcastOp->getOperand(0);
3282 if (MoveOp->getOpcode() == ISD::TargetConstant &&
3283 cast<ConstantSDNode>(MoveOp)->getZExtValue() == 0) {
3284 return true;
3285 }
3286 }
Evan Cheng10043e22007-01-19 07:51:42 +00003287 }
3288 return false;
3289}
3290
Evan Cheng10043e22007-01-19 07:51:42 +00003291/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
3292/// the given operands.
Evan Cheng15b80e42009-11-12 07:13:11 +00003293SDValue
3294ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003295 SDValue &ARMcc, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003296 SDLoc dl) const {
Gabor Greiff304a7a2008-08-28 21:40:38 +00003297 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00003298 unsigned C = RHSC->getZExtValue();
Evan Cheng15b80e42009-11-12 07:13:11 +00003299 if (!isLegalICmpImmediate(C)) {
Evan Cheng10043e22007-01-19 07:51:42 +00003300 // Constant does not fit, try adjusting it by one?
3301 switch (CC) {
3302 default: break;
3303 case ISD::SETLT:
Evan Cheng10043e22007-01-19 07:51:42 +00003304 case ISD::SETGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003305 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003306 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003307 RHS = DAG.getConstant(C - 1, dl, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003308 }
3309 break;
3310 case ISD::SETULT:
3311 case ISD::SETUGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003312 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003313 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003314 RHS = DAG.getConstant(C - 1, dl, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003315 }
3316 break;
3317 case ISD::SETLE:
Evan Cheng10043e22007-01-19 07:51:42 +00003318 case ISD::SETGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003319 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003320 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003321 RHS = DAG.getConstant(C + 1, dl, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003322 }
3323 break;
3324 case ISD::SETULE:
3325 case ISD::SETUGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003326 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003327 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003328 RHS = DAG.getConstant(C + 1, dl, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003329 }
3330 break;
3331 }
3332 }
3333 }
3334
3335 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003336 ARMISD::NodeType CompareType;
3337 switch (CondCode) {
3338 default:
3339 CompareType = ARMISD::CMP;
3340 break;
3341 case ARMCC::EQ:
3342 case ARMCC::NE:
David Goodwindbf11ba2009-06-29 15:33:01 +00003343 // Uses only Z Flag
3344 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003345 break;
3346 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003347 ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003348 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003349}
3350
3351/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng25f93642010-07-08 02:08:50 +00003352SDValue
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003353ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003354 SDLoc dl) const {
Oliver Stannard51b1d462014-08-21 12:50:31 +00003355 assert(!Subtarget->isFPOnlySP() || RHS.getValueType() != MVT::f64);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003356 SDValue Cmp;
Evan Cheng10043e22007-01-19 07:51:42 +00003357 if (!isFloatingPointZero(RHS))
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003358 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003359 else
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003360 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
3361 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003362}
3363
Bob Wilson45acbd02011-03-08 01:17:20 +00003364/// duplicateCmp - Glue values can have only one use, so this function
3365/// duplicates a comparison node.
3366SDValue
3367ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
3368 unsigned Opc = Cmp.getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003369 SDLoc DL(Cmp);
Bob Wilson45acbd02011-03-08 01:17:20 +00003370 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
3371 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3372
3373 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
3374 Cmp = Cmp.getOperand(0);
3375 Opc = Cmp.getOpcode();
3376 if (Opc == ARMISD::CMPFP)
3377 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3378 else {
3379 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
3380 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
3381 }
3382 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
3383}
3384
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003385std::pair<SDValue, SDValue>
3386ARMTargetLowering::getARMXALUOOp(SDValue Op, SelectionDAG &DAG,
3387 SDValue &ARMcc) const {
3388 assert(Op.getValueType() == MVT::i32 && "Unsupported value type");
3389
3390 SDValue Value, OverflowCmp;
3391 SDValue LHS = Op.getOperand(0);
3392 SDValue RHS = Op.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003393 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003394
3395 // FIXME: We are currently always generating CMPs because we don't support
3396 // generating CMN through the backend. This is not as good as the natural
3397 // CMP case because it causes a register dependency and cannot be folded
3398 // later.
3399
3400 switch (Op.getOpcode()) {
3401 default:
3402 llvm_unreachable("Unknown overflow instruction!");
3403 case ISD::SADDO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003404 ARMcc = DAG.getConstant(ARMCC::VC, dl, MVT::i32);
3405 Value = DAG.getNode(ISD::ADD, dl, Op.getValueType(), LHS, RHS);
3406 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, Value, LHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003407 break;
3408 case ISD::UADDO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003409 ARMcc = DAG.getConstant(ARMCC::HS, dl, MVT::i32);
3410 Value = DAG.getNode(ISD::ADD, dl, Op.getValueType(), LHS, RHS);
3411 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, Value, LHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003412 break;
3413 case ISD::SSUBO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003414 ARMcc = DAG.getConstant(ARMCC::VC, dl, MVT::i32);
3415 Value = DAG.getNode(ISD::SUB, dl, Op.getValueType(), LHS, RHS);
3416 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, LHS, RHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003417 break;
3418 case ISD::USUBO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003419 ARMcc = DAG.getConstant(ARMCC::HS, dl, MVT::i32);
3420 Value = DAG.getNode(ISD::SUB, dl, Op.getValueType(), LHS, RHS);
3421 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, LHS, RHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003422 break;
3423 } // switch (...)
3424
3425 return std::make_pair(Value, OverflowCmp);
3426}
3427
3428
3429SDValue
3430ARMTargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
3431 // Let legalize expand this if it isn't a legal type yet.
3432 if (!DAG.getTargetLoweringInfo().isTypeLegal(Op.getValueType()))
3433 return SDValue();
3434
3435 SDValue Value, OverflowCmp;
3436 SDValue ARMcc;
3437 std::tie(Value, OverflowCmp) = getARMXALUOOp(Op, DAG, ARMcc);
3438 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003439 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003440 // We use 0 and 1 as false and true values.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003441 SDValue TVal = DAG.getConstant(1, dl, MVT::i32);
3442 SDValue FVal = DAG.getConstant(0, dl, MVT::i32);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003443 EVT VT = Op.getValueType();
3444
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003445 SDValue Overflow = DAG.getNode(ARMISD::CMOV, dl, VT, TVal, FVal,
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003446 ARMcc, CCR, OverflowCmp);
3447
3448 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003449 return DAG.getNode(ISD::MERGE_VALUES, dl, VTs, Value, Overflow);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003450}
3451
3452
Bill Wendling6a981312010-08-11 08:43:16 +00003453SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3454 SDValue Cond = Op.getOperand(0);
3455 SDValue SelectTrue = Op.getOperand(1);
3456 SDValue SelectFalse = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003457 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003458 unsigned Opc = Cond.getOpcode();
3459
3460 if (Cond.getResNo() == 1 &&
3461 (Opc == ISD::SADDO || Opc == ISD::UADDO || Opc == ISD::SSUBO ||
3462 Opc == ISD::USUBO)) {
3463 if (!DAG.getTargetLoweringInfo().isTypeLegal(Cond->getValueType(0)))
3464 return SDValue();
3465
3466 SDValue Value, OverflowCmp;
3467 SDValue ARMcc;
3468 std::tie(Value, OverflowCmp) = getARMXALUOOp(Cond, DAG, ARMcc);
3469 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3470 EVT VT = Op.getValueType();
3471
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003472 return getCMOV(dl, VT, SelectTrue, SelectFalse, ARMcc, CCR,
Oliver Stannard51b1d462014-08-21 12:50:31 +00003473 OverflowCmp, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003474 }
Bill Wendling6a981312010-08-11 08:43:16 +00003475
3476 // Convert:
3477 //
3478 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
3479 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
3480 //
3481 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
3482 const ConstantSDNode *CMOVTrue =
3483 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
3484 const ConstantSDNode *CMOVFalse =
3485 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
3486
3487 if (CMOVTrue && CMOVFalse) {
3488 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
3489 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
3490
3491 SDValue True;
3492 SDValue False;
3493 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
3494 True = SelectTrue;
3495 False = SelectFalse;
3496 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
3497 True = SelectFalse;
3498 False = SelectTrue;
3499 }
3500
3501 if (True.getNode() && False.getNode()) {
Evan Cheng522fbfe2011-05-18 18:59:17 +00003502 EVT VT = Op.getValueType();
Bill Wendling6a981312010-08-11 08:43:16 +00003503 SDValue ARMcc = Cond.getOperand(2);
3504 SDValue CCR = Cond.getOperand(3);
Bob Wilson45acbd02011-03-08 01:17:20 +00003505 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Cheng522fbfe2011-05-18 18:59:17 +00003506 assert(True.getValueType() == VT);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003507 return getCMOV(dl, VT, True, False, ARMcc, CCR, Cmp, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00003508 }
3509 }
3510 }
3511
Dan Gohmand4a77c42012-02-24 00:09:36 +00003512 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3513 // undefined bits before doing a full-word comparison with zero.
3514 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003515 DAG.getConstant(1, dl, Cond.getValueType()));
Dan Gohmand4a77c42012-02-24 00:09:36 +00003516
Bill Wendling6a981312010-08-11 08:43:16 +00003517 return DAG.getSelectCC(dl, Cond,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003518 DAG.getConstant(0, dl, Cond.getValueType()),
Bill Wendling6a981312010-08-11 08:43:16 +00003519 SelectTrue, SelectFalse, ISD::SETNE);
3520}
3521
Joey Gouly881eab52013-08-22 15:29:11 +00003522static void checkVSELConstraints(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
3523 bool &swpCmpOps, bool &swpVselOps) {
3524 // Start by selecting the GE condition code for opcodes that return true for
3525 // 'equality'
3526 if (CC == ISD::SETUGE || CC == ISD::SETOGE || CC == ISD::SETOLE ||
3527 CC == ISD::SETULE)
3528 CondCode = ARMCC::GE;
3529
3530 // and GT for opcodes that return false for 'equality'.
3531 else if (CC == ISD::SETUGT || CC == ISD::SETOGT || CC == ISD::SETOLT ||
3532 CC == ISD::SETULT)
3533 CondCode = ARMCC::GT;
3534
3535 // Since we are constrained to GE/GT, if the opcode contains 'less', we need
3536 // to swap the compare operands.
3537 if (CC == ISD::SETOLE || CC == ISD::SETULE || CC == ISD::SETOLT ||
3538 CC == ISD::SETULT)
3539 swpCmpOps = true;
3540
3541 // Both GT and GE are ordered comparisons, and return false for 'unordered'.
3542 // If we have an unordered opcode, we need to swap the operands to the VSEL
3543 // instruction (effectively negating the condition).
3544 //
3545 // This also has the effect of swapping which one of 'less' or 'greater'
3546 // returns true, so we also swap the compare operands. It also switches
3547 // whether we return true for 'equality', so we compensate by picking the
3548 // opposite condition code to our original choice.
3549 if (CC == ISD::SETULE || CC == ISD::SETULT || CC == ISD::SETUGE ||
3550 CC == ISD::SETUGT) {
3551 swpCmpOps = !swpCmpOps;
3552 swpVselOps = !swpVselOps;
3553 CondCode = CondCode == ARMCC::GT ? ARMCC::GE : ARMCC::GT;
3554 }
3555
3556 // 'ordered' is 'anything but unordered', so use the VS condition code and
3557 // swap the VSEL operands.
3558 if (CC == ISD::SETO) {
3559 CondCode = ARMCC::VS;
3560 swpVselOps = true;
3561 }
3562
3563 // 'unordered or not equal' is 'anything but equal', so use the EQ condition
3564 // code and swap the VSEL operands.
3565 if (CC == ISD::SETUNE) {
3566 CondCode = ARMCC::EQ;
3567 swpVselOps = true;
3568 }
3569}
3570
Oliver Stannard51b1d462014-08-21 12:50:31 +00003571SDValue ARMTargetLowering::getCMOV(SDLoc dl, EVT VT, SDValue FalseVal,
3572 SDValue TrueVal, SDValue ARMcc, SDValue CCR,
3573 SDValue Cmp, SelectionDAG &DAG) const {
3574 if (Subtarget->isFPOnlySP() && VT == MVT::f64) {
3575 FalseVal = DAG.getNode(ARMISD::VMOVRRD, dl,
3576 DAG.getVTList(MVT::i32, MVT::i32), FalseVal);
3577 TrueVal = DAG.getNode(ARMISD::VMOVRRD, dl,
3578 DAG.getVTList(MVT::i32, MVT::i32), TrueVal);
3579
3580 SDValue TrueLow = TrueVal.getValue(0);
3581 SDValue TrueHigh = TrueVal.getValue(1);
3582 SDValue FalseLow = FalseVal.getValue(0);
3583 SDValue FalseHigh = FalseVal.getValue(1);
3584
3585 SDValue Low = DAG.getNode(ARMISD::CMOV, dl, MVT::i32, FalseLow, TrueLow,
3586 ARMcc, CCR, Cmp);
3587 SDValue High = DAG.getNode(ARMISD::CMOV, dl, MVT::i32, FalseHigh, TrueHigh,
3588 ARMcc, CCR, duplicateCmp(Cmp, DAG));
3589
3590 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Low, High);
3591 } else {
3592 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,
3593 Cmp);
3594 }
3595}
3596
Dan Gohman21cea8a2010-04-17 15:26:15 +00003597SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003598 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003599 SDValue LHS = Op.getOperand(0);
3600 SDValue RHS = Op.getOperand(1);
Evan Cheng10043e22007-01-19 07:51:42 +00003601 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003602 SDValue TrueVal = Op.getOperand(2);
3603 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003604 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003605
Oliver Stannard51b1d462014-08-21 12:50:31 +00003606 if (Subtarget->isFPOnlySP() && LHS.getValueType() == MVT::f64) {
3607 DAG.getTargetLoweringInfo().softenSetCCOperands(DAG, MVT::f64, LHS, RHS, CC,
3608 dl);
3609
3610 // If softenSetCCOperands only returned one value, we should compare it to
3611 // zero.
3612 if (!RHS.getNode()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003613 RHS = DAG.getConstant(0, dl, LHS.getValueType());
Oliver Stannard51b1d462014-08-21 12:50:31 +00003614 CC = ISD::SETNE;
3615 }
3616 }
3617
Owen Anderson9f944592009-08-11 20:47:22 +00003618 if (LHS.getValueType() == MVT::i32) {
Joey Gouly881eab52013-08-22 15:29:11 +00003619 // Try to generate VSEL on ARMv8.
3620 // The VSEL instruction can't use all the usual ARM condition
3621 // codes: it only has two bits to select the condition code, so it's
3622 // constrained to use only GE, GT, VS and EQ.
3623 //
3624 // To implement all the various ISD::SETXXX opcodes, we sometimes need to
3625 // swap the operands of the previous compare instruction (effectively
3626 // inverting the compare condition, swapping 'less' and 'greater') and
3627 // sometimes need to swap the operands to the VSEL (which inverts the
3628 // condition in the sense of firing whenever the previous condition didn't)
Eric Christopher1889fdc2015-01-29 00:19:39 +00003629 if (Subtarget->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
3630 TrueVal.getValueType() == MVT::f64)) {
Joey Gouly881eab52013-08-22 15:29:11 +00003631 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3632 if (CondCode == ARMCC::LT || CondCode == ARMCC::LE ||
3633 CondCode == ARMCC::VC || CondCode == ARMCC::NE) {
Artyom Skrobov3f8eae92015-05-06 11:44:10 +00003634 CC = ISD::getSetCCInverse(CC, true);
Joey Gouly881eab52013-08-22 15:29:11 +00003635 std::swap(TrueVal, FalseVal);
3636 }
3637 }
3638
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003639 SDValue ARMcc;
Owen Anderson9f944592009-08-11 20:47:22 +00003640 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003641 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003642 return getCMOV(dl, VT, FalseVal, TrueVal, ARMcc, CCR, Cmp, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003643 }
3644
3645 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003646 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Cheng10043e22007-01-19 07:51:42 +00003647
Scott Douglass7ad77922015-04-08 17:18:28 +00003648 // Try to generate VMAXNM/VMINNM on ARMv8.
Eric Christopher1889fdc2015-01-29 00:19:39 +00003649 if (Subtarget->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
3650 TrueVal.getValueType() == MVT::f64)) {
Joey Gouly881eab52013-08-22 15:29:11 +00003651 bool swpCmpOps = false;
3652 bool swpVselOps = false;
3653 checkVSELConstraints(CC, CondCode, swpCmpOps, swpVselOps);
3654
3655 if (CondCode == ARMCC::GT || CondCode == ARMCC::GE ||
3656 CondCode == ARMCC::VS || CondCode == ARMCC::EQ) {
3657 if (swpCmpOps)
3658 std::swap(LHS, RHS);
3659 if (swpVselOps)
3660 std::swap(TrueVal, FalseVal);
3661 }
3662 }
3663
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003664 SDValue ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003665 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003666 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003667 SDValue Result = getCMOV(dl, VT, FalseVal, TrueVal, ARMcc, CCR, Cmp, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003668 if (CondCode2 != ARMCC::AL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003669 SDValue ARMcc2 = DAG.getConstant(CondCode2, dl, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003670 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003671 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003672 Result = getCMOV(dl, VT, Result, TrueVal, ARMcc2, CCR, Cmp2, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003673 }
3674 return Result;
3675}
3676
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003677/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3678/// to morph to an integer compare sequence.
3679static bool canChangeToInt(SDValue Op, bool &SeenZero,
3680 const ARMSubtarget *Subtarget) {
3681 SDNode *N = Op.getNode();
3682 if (!N->hasOneUse())
3683 // Otherwise it requires moving the value from fp to integer registers.
3684 return false;
3685 if (!N->getNumValues())
3686 return false;
3687 EVT VT = Op.getValueType();
3688 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3689 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3690 // vmrs are very slow, e.g. cortex-a8.
3691 return false;
3692
3693 if (isFloatingPointZero(Op)) {
3694 SeenZero = true;
3695 return true;
3696 }
3697 return ISD::isNormalLoad(N);
3698}
3699
3700static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3701 if (isFloatingPointZero(Op))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003702 return DAG.getConstant(0, SDLoc(Op), MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003703
3704 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
Andrew Trickef9de2a2013-05-25 02:42:55 +00003705 return DAG.getLoad(MVT::i32, SDLoc(Op),
Chris Lattner7727d052010-09-21 06:44:06 +00003706 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003707 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003708 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003709
3710 llvm_unreachable("Unknown VFP cmp argument!");
3711}
3712
3713static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3714 SDValue &RetVal1, SDValue &RetVal2) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003715 SDLoc dl(Op);
3716
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003717 if (isFloatingPointZero(Op)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003718 RetVal1 = DAG.getConstant(0, dl, MVT::i32);
3719 RetVal2 = DAG.getConstant(0, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003720 return;
3721 }
3722
3723 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3724 SDValue Ptr = Ld->getBasePtr();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003725 RetVal1 = DAG.getLoad(MVT::i32, dl,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003726 Ld->getChain(), Ptr,
Chris Lattner7727d052010-09-21 06:44:06 +00003727 Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003728 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003729 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003730
3731 EVT PtrType = Ptr.getValueType();
3732 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003733 SDValue NewPtr = DAG.getNode(ISD::ADD, dl,
3734 PtrType, Ptr, DAG.getConstant(4, dl, PtrType));
3735 RetVal2 = DAG.getLoad(MVT::i32, dl,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003736 Ld->getChain(), NewPtr,
Chris Lattner7727d052010-09-21 06:44:06 +00003737 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003738 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003739 Ld->isInvariant(), NewAlign);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003740 return;
3741 }
3742
3743 llvm_unreachable("Unknown VFP cmp argument!");
3744}
3745
3746/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3747/// f32 and even f64 comparisons to integer ones.
3748SDValue
3749ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3750 SDValue Chain = Op.getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003751 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003752 SDValue LHS = Op.getOperand(2);
3753 SDValue RHS = Op.getOperand(3);
3754 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003755 SDLoc dl(Op);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003756
Evan Chengd12af5d2012-03-01 23:27:13 +00003757 bool LHSSeenZero = false;
3758 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3759 bool RHSSeenZero = false;
3760 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3761 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson70bd3632011-03-08 01:17:16 +00003762 // If unsafe fp math optimization is enabled and there are no other uses of
3763 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003764 // to an integer comparison.
3765 if (CC == ISD::SETOEQ)
3766 CC = ISD::SETEQ;
3767 else if (CC == ISD::SETUNE)
3768 CC = ISD::SETNE;
3769
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003770 SDValue Mask = DAG.getConstant(0x7fffffff, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003771 SDValue ARMcc;
3772 if (LHS.getValueType() == MVT::f32) {
Evan Chengd12af5d2012-03-01 23:27:13 +00003773 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3774 bitcastf32Toi32(LHS, DAG), Mask);
3775 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3776 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003777 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3778 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3779 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3780 Chain, Dest, ARMcc, CCR, Cmp);
3781 }
3782
3783 SDValue LHS1, LHS2;
3784 SDValue RHS1, RHS2;
3785 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3786 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengd12af5d2012-03-01 23:27:13 +00003787 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3788 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003789 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003790 ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003791 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003792 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
Craig Topper48d114b2014-04-26 18:35:24 +00003793 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003794 }
3795
3796 return SDValue();
3797}
3798
3799SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3800 SDValue Chain = Op.getOperand(0);
3801 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3802 SDValue LHS = Op.getOperand(2);
3803 SDValue RHS = Op.getOperand(3);
3804 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003805 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003806
Oliver Stannard51b1d462014-08-21 12:50:31 +00003807 if (Subtarget->isFPOnlySP() && LHS.getValueType() == MVT::f64) {
3808 DAG.getTargetLoweringInfo().softenSetCCOperands(DAG, MVT::f64, LHS, RHS, CC,
3809 dl);
3810
3811 // If softenSetCCOperands only returned one value, we should compare it to
3812 // zero.
3813 if (!RHS.getNode()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003814 RHS = DAG.getConstant(0, dl, LHS.getValueType());
Oliver Stannard51b1d462014-08-21 12:50:31 +00003815 CC = ISD::SETNE;
3816 }
3817 }
3818
Owen Anderson9f944592009-08-11 20:47:22 +00003819 if (LHS.getValueType() == MVT::i32) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003820 SDValue ARMcc;
3821 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003822 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00003823 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003824 Chain, Dest, ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003825 }
3826
Owen Anderson9f944592009-08-11 20:47:22 +00003827 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003828
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003829 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003830 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3831 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3832 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3833 if (Result.getNode())
3834 return Result;
3835 }
3836
Evan Cheng10043e22007-01-19 07:51:42 +00003837 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003838 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson7117a912009-03-20 22:42:55 +00003839
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003840 SDValue ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003841 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003842 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003843 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003844 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Craig Topper48d114b2014-04-26 18:35:24 +00003845 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003846 if (CondCode2 != ARMCC::AL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003847 ARMcc = DAG.getConstant(CondCode2, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003848 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Craig Topper48d114b2014-04-26 18:35:24 +00003849 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003850 }
3851 return Res;
3852}
3853
Dan Gohman21cea8a2010-04-17 15:26:15 +00003854SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003855 SDValue Chain = Op.getOperand(0);
3856 SDValue Table = Op.getOperand(1);
3857 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003858 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003859
Mehdi Amini44ede332015-07-09 02:09:04 +00003860 EVT PTy = getPointerTy(DAG.getDataLayout());
Evan Cheng10043e22007-01-19 07:51:42 +00003861 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003862 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Tim Northover4998a472015-05-13 20:28:38 +00003863 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003864 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, dl, PTy));
Evan Chengc8bed032009-07-28 20:53:24 +00003865 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003866 if (Subtarget->isThumb2()) {
3867 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3868 // which does another jump to the destination. This also makes it easier
3869 // to translate it to TBB / TBH later.
3870 // FIXME: This might not work if the function is extremely large.
Owen Anderson9f944592009-08-11 20:47:22 +00003871 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Tim Northover4998a472015-05-13 20:28:38 +00003872 Addr, Op.getOperand(2), JTI);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003873 }
Evan Chengf3a1fce2009-07-25 00:33:29 +00003874 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Alex Lorenze40c8a22015-08-11 23:09:45 +00003875 Addr =
3876 DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
3877 MachinePointerInfo::getJumpTable(DAG.getMachineFunction()),
3878 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003879 Chain = Addr.getValue(1);
Dale Johannesen021052a2009-02-04 20:06:27 +00003880 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Tim Northover4998a472015-05-13 20:28:38 +00003881 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003882 } else {
Alex Lorenze40c8a22015-08-11 23:09:45 +00003883 Addr =
3884 DAG.getLoad(PTy, dl, Chain, Addr,
3885 MachinePointerInfo::getJumpTable(DAG.getMachineFunction()),
3886 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003887 Chain = Addr.getValue(1);
Tim Northover4998a472015-05-13 20:28:38 +00003888 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003889 }
Evan Cheng10043e22007-01-19 07:51:42 +00003890}
3891
Eli Friedman2d4055b2011-11-09 23:36:02 +00003892static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy547d4c02012-02-20 09:24:05 +00003893 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003894 SDLoc dl(Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003895
James Molloy547d4c02012-02-20 09:24:05 +00003896 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3897 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3898 return Op;
3899 return DAG.UnrollVectorOp(Op.getNode());
3900 }
3901
3902 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3903 "Invalid type for custom lowering!");
3904 if (VT != MVT::v4i16)
3905 return DAG.UnrollVectorOp(Op.getNode());
3906
3907 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3908 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003909}
3910
Oliver Stannard51b1d462014-08-21 12:50:31 +00003911SDValue ARMTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) const {
Eli Friedman2d4055b2011-11-09 23:36:02 +00003912 EVT VT = Op.getValueType();
3913 if (VT.isVector())
3914 return LowerVectorFP_TO_INT(Op, DAG);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003915 if (Subtarget->isFPOnlySP() && Op.getOperand(0).getValueType() == MVT::f64) {
3916 RTLIB::Libcall LC;
3917 if (Op.getOpcode() == ISD::FP_TO_SINT)
3918 LC = RTLIB::getFPTOSINT(Op.getOperand(0).getValueType(),
3919 Op.getValueType());
3920 else
3921 LC = RTLIB::getFPTOUINT(Op.getOperand(0).getValueType(),
3922 Op.getValueType());
3923 return makeLibCall(DAG, LC, Op.getValueType(), &Op.getOperand(0), 1,
3924 /*isSigned*/ false, SDLoc(Op)).first;
3925 }
3926
James Molloyfa041152015-03-23 16:15:16 +00003927 return Op;
Bob Wilsone4191e72010-03-19 22:51:32 +00003928}
3929
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003930static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3931 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003932 SDLoc dl(Op);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003933
Eli Friedman2d4055b2011-11-09 23:36:02 +00003934 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3935 if (VT.getVectorElementType() == MVT::f32)
3936 return Op;
3937 return DAG.UnrollVectorOp(Op.getNode());
3938 }
3939
Duncan Sandsa41634e2011-08-12 14:54:45 +00003940 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3941 "Invalid type for custom lowering!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003942 if (VT != MVT::v4f32)
3943 return DAG.UnrollVectorOp(Op.getNode());
3944
3945 unsigned CastOpc;
3946 unsigned Opc;
3947 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003948 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003949 case ISD::SINT_TO_FP:
3950 CastOpc = ISD::SIGN_EXTEND;
3951 Opc = ISD::SINT_TO_FP;
3952 break;
3953 case ISD::UINT_TO_FP:
3954 CastOpc = ISD::ZERO_EXTEND;
3955 Opc = ISD::UINT_TO_FP;
3956 break;
3957 }
3958
3959 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3960 return DAG.getNode(Opc, dl, VT, Op);
3961}
3962
Oliver Stannard51b1d462014-08-21 12:50:31 +00003963SDValue ARMTargetLowering::LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const {
Bob Wilsone4191e72010-03-19 22:51:32 +00003964 EVT VT = Op.getValueType();
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003965 if (VT.isVector())
3966 return LowerVectorINT_TO_FP(Op, DAG);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003967 if (Subtarget->isFPOnlySP() && Op.getValueType() == MVT::f64) {
3968 RTLIB::Libcall LC;
3969 if (Op.getOpcode() == ISD::SINT_TO_FP)
3970 LC = RTLIB::getSINTTOFP(Op.getOperand(0).getValueType(),
3971 Op.getValueType());
3972 else
3973 LC = RTLIB::getUINTTOFP(Op.getOperand(0).getValueType(),
3974 Op.getValueType());
3975 return makeLibCall(DAG, LC, Op.getValueType(), &Op.getOperand(0), 1,
3976 /*isSigned*/ false, SDLoc(Op)).first;
3977 }
3978
James Molloyfa041152015-03-23 16:15:16 +00003979 return Op;
Bob Wilsone4191e72010-03-19 22:51:32 +00003980}
3981
Evan Cheng25f93642010-07-08 02:08:50 +00003982SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00003983 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003984 SDValue Tmp0 = Op.getOperand(0);
3985 SDValue Tmp1 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003986 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003987 EVT VT = Op.getValueType();
3988 EVT SrcVT = Tmp1.getValueType();
Evan Chengd6b641e2011-02-23 02:24:55 +00003989 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3990 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3991 bool UseNEON = !InGPR && Subtarget->hasNEON();
3992
3993 if (UseNEON) {
3994 // Use VBSL to copy the sign bit.
3995 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3996 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003997 DAG.getTargetConstant(EncodedVal, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00003998 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3999 if (VT == MVT::f64)
4000 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
4001 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004002 DAG.getConstant(32, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004003 else /*if (VT == MVT::f32)*/
4004 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
4005 if (SrcVT == MVT::f32) {
4006 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
4007 if (VT == MVT::f64)
4008 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
4009 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004010 DAG.getConstant(32, dl, MVT::i32));
Evan Cheng12bb05b2011-04-15 01:31:00 +00004011 } else if (VT == MVT::f32)
4012 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
4013 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004014 DAG.getConstant(32, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004015 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
4016 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
4017
4018 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004019 dl, MVT::i32);
Evan Chengd6b641e2011-02-23 02:24:55 +00004020 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
4021 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
4022 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson77aa2662011-04-05 21:48:57 +00004023
Evan Chengd6b641e2011-02-23 02:24:55 +00004024 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
4025 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
4026 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Cheng6e3d4432011-02-28 18:45:27 +00004027 if (VT == MVT::f32) {
Evan Chengd6b641e2011-02-23 02:24:55 +00004028 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
4029 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004030 DAG.getConstant(0, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004031 } else {
4032 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
4033 }
4034
4035 return Res;
4036 }
Evan Cheng2da1c952011-02-11 02:28:55 +00004037
4038 // Bitcast operand 1 to i32.
4039 if (SrcVT == MVT::f64)
4040 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00004041 Tmp1).getValue(1);
Evan Cheng2da1c952011-02-11 02:28:55 +00004042 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
4043
Evan Chengd6b641e2011-02-23 02:24:55 +00004044 // Or in the signbit with integer operations.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004045 SDValue Mask1 = DAG.getConstant(0x80000000, dl, MVT::i32);
4046 SDValue Mask2 = DAG.getConstant(0x7fffffff, dl, MVT::i32);
Evan Chengd6b641e2011-02-23 02:24:55 +00004047 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
4048 if (VT == MVT::f32) {
4049 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
4050 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
4051 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4052 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Cheng2da1c952011-02-11 02:28:55 +00004053 }
4054
Evan Chengd6b641e2011-02-23 02:24:55 +00004055 // f64: Or the high part with signbit and then combine two parts.
4056 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00004057 Tmp0);
Evan Chengd6b641e2011-02-23 02:24:55 +00004058 SDValue Lo = Tmp0.getValue(0);
4059 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
4060 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
4061 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Cheng10043e22007-01-19 07:51:42 +00004062}
4063
Evan Cheng168ced92010-05-22 01:47:14 +00004064SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
4065 MachineFunction &MF = DAG.getMachineFunction();
4066 MachineFrameInfo *MFI = MF.getFrameInfo();
4067 MFI->setReturnAddressIsTaken(true);
4068
Bill Wendling908bf812014-01-06 00:43:20 +00004069 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00004070 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00004071
Evan Cheng168ced92010-05-22 01:47:14 +00004072 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004073 SDLoc dl(Op);
Evan Cheng168ced92010-05-22 01:47:14 +00004074 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4075 if (Depth) {
4076 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004077 SDValue Offset = DAG.getConstant(4, dl, MVT::i32);
Evan Cheng168ced92010-05-22 01:47:14 +00004078 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
4079 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004080 MachinePointerInfo(), false, false, false, 0);
Evan Cheng168ced92010-05-22 01:47:14 +00004081 }
4082
4083 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patelf3292b22011-02-21 23:21:26 +00004084 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng168ced92010-05-22 01:47:14 +00004085 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
4086}
4087
Dan Gohman21cea8a2010-04-17 15:26:15 +00004088SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00004089 const ARMBaseRegisterInfo &ARI =
4090 *static_cast<const ARMBaseRegisterInfo*>(RegInfo);
4091 MachineFunction &MF = DAG.getMachineFunction();
4092 MachineFrameInfo *MFI = MF.getFrameInfo();
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004093 MFI->setFrameAddressIsTaken(true);
Evan Cheng168ced92010-05-22 01:47:14 +00004094
Owen Anderson53aa7a92009-08-10 22:56:29 +00004095 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004096 SDLoc dl(Op); // FIXME probably not meaningful
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004097 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00004098 unsigned FrameReg = ARI.getFrameRegister(MF);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004099 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
4100 while (Depth--)
Chris Lattner7727d052010-09-21 06:44:06 +00004101 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
4102 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004103 false, false, false, 0);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004104 return FrameAddr;
4105}
4106
Renato Golinc7aea402014-05-06 16:51:25 +00004107// FIXME? Maybe this could be a TableGen attribute on some registers and
4108// this table could be generated automatically from RegInfo.
Pat Gavlina717f252015-07-09 17:40:29 +00004109unsigned ARMTargetLowering::getRegisterByName(const char* RegName, EVT VT,
4110 SelectionDAG &DAG) const {
Renato Golinc7aea402014-05-06 16:51:25 +00004111 unsigned Reg = StringSwitch<unsigned>(RegName)
4112 .Case("sp", ARM::SP)
4113 .Default(0);
4114 if (Reg)
4115 return Reg;
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00004116 report_fatal_error(Twine("Invalid register name \""
4117 + StringRef(RegName) + "\"."));
4118}
4119
4120// Result is 64 bit value so split into two 32 bit values and return as a
4121// pair of values.
4122static void ExpandREAD_REGISTER(SDNode *N, SmallVectorImpl<SDValue> &Results,
4123 SelectionDAG &DAG) {
4124 SDLoc DL(N);
4125
4126 // This function is only supposed to be called for i64 type destination.
4127 assert(N->getValueType(0) == MVT::i64
4128 && "ExpandREAD_REGISTER called for non-i64 type result.");
4129
4130 SDValue Read = DAG.getNode(ISD::READ_REGISTER, DL,
4131 DAG.getVTList(MVT::i32, MVT::i32, MVT::Other),
4132 N->getOperand(0),
4133 N->getOperand(1));
4134
4135 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Read.getValue(0),
4136 Read.getValue(1)));
4137 Results.push_back(Read.getOperand(0));
Renato Golinc7aea402014-05-06 16:51:25 +00004138}
4139
Wesley Peck527da1b2010-11-23 03:31:01 +00004140/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson59b70ea2010-04-17 05:30:19 +00004141/// expand a bit convert where either the source or destination type is i64 to
4142/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
4143/// operand type is illegal (e.g., v2f32 for a target that doesn't support
4144/// vectors), since the legalizer won't know what to do with that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004145static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson59b70ea2010-04-17 05:30:19 +00004146 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004147 SDLoc dl(N);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004148 SDValue Op = N->getOperand(0);
Bob Wilsonc05b8872010-04-14 20:45:23 +00004149
Bob Wilson59b70ea2010-04-17 05:30:19 +00004150 // This function is only supposed to be called for i64 types, either as the
4151 // source or destination of the bit convert.
4152 EVT SrcVT = Op.getValueType();
4153 EVT DstVT = N->getValueType(0);
4154 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peck527da1b2010-11-23 03:31:01 +00004155 "ExpandBITCAST called for non-i64 type");
Bob Wilsonc05b8872010-04-14 20:45:23 +00004156
Bob Wilson59b70ea2010-04-17 05:30:19 +00004157 // Turn i64->f64 into VMOVDRR.
4158 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson9f944592009-08-11 20:47:22 +00004159 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004160 DAG.getConstant(0, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004161 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004162 DAG.getConstant(1, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00004163 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilsonf07d33d2010-06-11 22:45:25 +00004164 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Cheng297b32a2008-11-04 19:57:48 +00004165 }
Bob Wilson7117a912009-03-20 22:42:55 +00004166
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00004167 // Turn f64->i64 into VMOVRRD.
Bob Wilson59b70ea2010-04-17 05:30:19 +00004168 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
Christian Pirker238c7c12014-05-12 11:19:20 +00004169 SDValue Cvt;
Mehdi Aminiffc14022015-07-08 01:00:38 +00004170 if (DAG.getDataLayout().isBigEndian() && SrcVT.isVector() &&
Christian Pirker6692e7c2014-05-14 16:59:44 +00004171 SrcVT.getVectorNumElements() > 1)
Christian Pirker238c7c12014-05-12 11:19:20 +00004172 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4173 DAG.getVTList(MVT::i32, MVT::i32),
4174 DAG.getNode(ARMISD::VREV64, dl, SrcVT, Op));
4175 else
4176 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4177 DAG.getVTList(MVT::i32, MVT::i32), Op);
Bob Wilson59b70ea2010-04-17 05:30:19 +00004178 // Merge the pieces into a single i64 value.
4179 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
4180 }
Bob Wilson7117a912009-03-20 22:42:55 +00004181
Bob Wilson59b70ea2010-04-17 05:30:19 +00004182 return SDValue();
Chris Lattnerf81d5882007-11-24 07:07:01 +00004183}
4184
Bob Wilson2e076c42009-06-22 23:27:02 +00004185/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsona3f19012010-07-13 21:16:48 +00004186/// Zero vectors are used to represent vector negation and in those cases
4187/// will be implemented with the NEON VNEG instruction. However, VNEG does
4188/// not support i64 elements, so sometimes the zero vectors will need to be
4189/// explicitly constructed. Regardless, use a canonical VMOV to create the
4190/// zero vector.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004191static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, SDLoc dl) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004192 assert(VT.isVector() && "Expected a vector type");
Bob Wilsona3f19012010-07-13 21:16:48 +00004193 // The canonical modified immediate encoding of a zero vector is....0!
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004194 SDValue EncodedVal = DAG.getTargetConstant(0, dl, MVT::i32);
Bob Wilsona3f19012010-07-13 21:16:48 +00004195 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
4196 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peck527da1b2010-11-23 03:31:01 +00004197 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson2e076c42009-06-22 23:27:02 +00004198}
4199
Jim Grosbach624fcb22009-10-31 21:00:56 +00004200/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
4201/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004202SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
4203 SelectionDAG &DAG) const {
Jim Grosbach624fcb22009-10-31 21:00:56 +00004204 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4205 EVT VT = Op.getValueType();
4206 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004207 SDLoc dl(Op);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004208 SDValue ShOpLo = Op.getOperand(0);
4209 SDValue ShOpHi = Op.getOperand(1);
4210 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004211 SDValue ARMcc;
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004212 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbach624fcb22009-10-31 21:00:56 +00004213
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004214 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
4215
Jim Grosbach624fcb22009-10-31 21:00:56 +00004216 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004217 DAG.getConstant(VTBits, dl, MVT::i32), ShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004218 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
4219 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004220 DAG.getConstant(VTBits, dl, MVT::i32));
Jim Grosbach624fcb22009-10-31 21:00:56 +00004221 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
4222 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004223 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004224
4225 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004226 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, dl, MVT::i32),
4227 ISD::SETGE, ARMcc, DAG, dl);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004228 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004229 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbach624fcb22009-10-31 21:00:56 +00004230 CCR, Cmp);
4231
4232 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004233 return DAG.getMergeValues(Ops, dl);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004234}
4235
Jim Grosbach5d994042009-10-31 19:38:01 +00004236/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
4237/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004238SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
4239 SelectionDAG &DAG) const {
Jim Grosbach5d994042009-10-31 19:38:01 +00004240 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4241 EVT VT = Op.getValueType();
4242 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004243 SDLoc dl(Op);
Jim Grosbach5d994042009-10-31 19:38:01 +00004244 SDValue ShOpLo = Op.getOperand(0);
4245 SDValue ShOpHi = Op.getOperand(1);
4246 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004247 SDValue ARMcc;
Jim Grosbach5d994042009-10-31 19:38:01 +00004248
4249 assert(Op.getOpcode() == ISD::SHL_PARTS);
4250 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004251 DAG.getConstant(VTBits, dl, MVT::i32), ShAmt);
Jim Grosbach5d994042009-10-31 19:38:01 +00004252 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
4253 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004254 DAG.getConstant(VTBits, dl, MVT::i32));
Jim Grosbach5d994042009-10-31 19:38:01 +00004255 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
4256 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
4257
4258 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
4259 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004260 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, dl, MVT::i32),
4261 ISD::SETGE, ARMcc, DAG, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004262 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004263 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbach5d994042009-10-31 19:38:01 +00004264 CCR, Cmp);
4265
4266 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004267 return DAG.getMergeValues(Ops, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004268}
4269
Jim Grosbach535d3b42010-09-08 03:54:02 +00004270SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemanb69b1822010-08-03 21:31:55 +00004271 SelectionDAG &DAG) const {
4272 // The rounding mode is in bits 23:22 of the FPSCR.
4273 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
4274 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
4275 // so that the shift + and get folded into a bitfield extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004276 SDLoc dl(Op);
Nate Begemanb69b1822010-08-03 21:31:55 +00004277 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004278 DAG.getConstant(Intrinsic::arm_get_fpscr, dl,
Nate Begemanb69b1822010-08-03 21:31:55 +00004279 MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004280 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004281 DAG.getConstant(1U << 22, dl, MVT::i32));
Nate Begemanb69b1822010-08-03 21:31:55 +00004282 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004283 DAG.getConstant(22, dl, MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004284 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004285 DAG.getConstant(3, dl, MVT::i32));
Nate Begemanb69b1822010-08-03 21:31:55 +00004286}
4287
Jim Grosbach8546ec92010-01-18 19:58:49 +00004288static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
4289 const ARMSubtarget *ST) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004290 SDLoc dl(N);
Logan Chien0a43abc2015-07-13 15:37:30 +00004291 EVT VT = N->getValueType(0);
4292 if (VT.isVector()) {
4293 assert(ST->hasNEON());
4294
4295 // Compute the least significant set bit: LSB = X & -X
4296 SDValue X = N->getOperand(0);
4297 SDValue NX = DAG.getNode(ISD::SUB, dl, VT, getZeroVector(VT, DAG, dl), X);
4298 SDValue LSB = DAG.getNode(ISD::AND, dl, VT, X, NX);
4299
4300 EVT ElemTy = VT.getVectorElementType();
4301
4302 if (ElemTy == MVT::i8) {
4303 // Compute with: cttz(x) = ctpop(lsb - 1)
4304 SDValue One = DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4305 DAG.getTargetConstant(1, dl, ElemTy));
4306 SDValue Bits = DAG.getNode(ISD::SUB, dl, VT, LSB, One);
4307 return DAG.getNode(ISD::CTPOP, dl, VT, Bits);
4308 }
4309
4310 if ((ElemTy == MVT::i16 || ElemTy == MVT::i32) &&
4311 (N->getOpcode() == ISD::CTTZ_ZERO_UNDEF)) {
4312 // Compute with: cttz(x) = (width - 1) - ctlz(lsb), if x != 0
4313 unsigned NumBits = ElemTy.getSizeInBits();
4314 SDValue WidthMinus1 =
4315 DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4316 DAG.getTargetConstant(NumBits - 1, dl, ElemTy));
4317 SDValue CTLZ = DAG.getNode(ISD::CTLZ, dl, VT, LSB);
4318 return DAG.getNode(ISD::SUB, dl, VT, WidthMinus1, CTLZ);
4319 }
4320
4321 // Compute with: cttz(x) = ctpop(lsb - 1)
4322
4323 // Since we can only compute the number of bits in a byte with vcnt.8, we
4324 // have to gather the result with pairwise addition (vpaddl) for i16, i32,
4325 // and i64.
4326
4327 // Compute LSB - 1.
4328 SDValue Bits;
4329 if (ElemTy == MVT::i64) {
4330 // Load constant 0xffff'ffff'ffff'ffff to register.
4331 SDValue FF = DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4332 DAG.getTargetConstant(0x1eff, dl, MVT::i32));
4333 Bits = DAG.getNode(ISD::ADD, dl, VT, LSB, FF);
4334 } else {
4335 SDValue One = DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4336 DAG.getTargetConstant(1, dl, ElemTy));
4337 Bits = DAG.getNode(ISD::SUB, dl, VT, LSB, One);
4338 }
4339
4340 // Count #bits with vcnt.8.
4341 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
4342 SDValue BitsVT8 = DAG.getNode(ISD::BITCAST, dl, VT8Bit, Bits);
4343 SDValue Cnt8 = DAG.getNode(ISD::CTPOP, dl, VT8Bit, BitsVT8);
4344
4345 // Gather the #bits with vpaddl (pairwise add.)
4346 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4347 SDValue Cnt16 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT16Bit,
4348 DAG.getTargetConstant(Intrinsic::arm_neon_vpaddlu, dl, MVT::i32),
4349 Cnt8);
4350 if (ElemTy == MVT::i16)
4351 return Cnt16;
4352
4353 EVT VT32Bit = VT.is64BitVector() ? MVT::v2i32 : MVT::v4i32;
4354 SDValue Cnt32 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT32Bit,
4355 DAG.getTargetConstant(Intrinsic::arm_neon_vpaddlu, dl, MVT::i32),
4356 Cnt16);
4357 if (ElemTy == MVT::i32)
4358 return Cnt32;
4359
4360 assert(ElemTy == MVT::i64);
4361 SDValue Cnt64 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
4362 DAG.getTargetConstant(Intrinsic::arm_neon_vpaddlu, dl, MVT::i32),
4363 Cnt32);
4364 return Cnt64;
4365 }
Jim Grosbach8546ec92010-01-18 19:58:49 +00004366
4367 if (!ST->hasV6T2Ops())
4368 return SDValue();
4369
4370 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
4371 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
4372}
4373
Evan Chengb4eae132012-12-04 22:41:50 +00004374/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
4375/// for each 16-bit element from operand, repeated. The basic idea is to
4376/// leverage vcnt to get the 8-bit counts, gather and add the results.
4377///
4378/// Trace for v4i16:
4379/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4380/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
4381/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004382/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengb4eae132012-12-04 22:41:50 +00004383/// [b0 b1 b2 b3 b4 b5 b6 b7]
4384/// +[b1 b0 b3 b2 b5 b4 b7 b6]
4385/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
4386/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
4387static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
4388 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004389 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004390
4391 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
4392 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
4393 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
4394 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
4395 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
4396 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
4397}
4398
4399/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
4400/// bit-count for each 16-bit element from the operand. We need slightly
4401/// different sequencing for v4i16 and v8i16 to stay within NEON's available
4402/// 64/128-bit registers.
Jim Grosbach54efea02013-03-02 20:16:15 +00004403///
Evan Chengb4eae132012-12-04 22:41:50 +00004404/// Trace for v4i16:
4405/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4406/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
4407/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
4408/// v4i16:Extracted = [k0 k1 k2 k3 ]
4409static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
4410 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004411 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004412
4413 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
4414 if (VT.is64BitVector()) {
4415 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
4416 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004417 DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004418 } else {
4419 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004420 BitCounts, DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004421 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
4422 }
4423}
4424
4425/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
4426/// bit-count for each 32-bit element from the operand. The idea here is
4427/// to split the vector into 16-bit elements, leverage the 16-bit count
4428/// routine, and then combine the results.
4429///
4430/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
4431/// input = [v0 v1 ] (vi: 32-bit elements)
4432/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
4433/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004434/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengb4eae132012-12-04 22:41:50 +00004435/// [k0 k1 k2 k3 ]
4436/// N1 =+[k1 k0 k3 k2 ]
4437/// [k0 k2 k1 k3 ]
4438/// N2 =+[k1 k3 k0 k2 ]
4439/// [k0 k2 k1 k3 ]
4440/// Extended =+[k1 k3 k0 k2 ]
4441/// [k0 k2 ]
4442/// Extracted=+[k1 k3 ]
4443///
4444static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
4445 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004446 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004447
4448 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4449
4450 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
4451 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
4452 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
4453 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
4454 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
4455
4456 if (VT.is64BitVector()) {
4457 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
4458 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004459 DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004460 } else {
4461 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004462 DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004463 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
4464 }
4465}
4466
4467static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
4468 const ARMSubtarget *ST) {
4469 EVT VT = N->getValueType(0);
4470
4471 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay50f61b62012-12-04 23:54:02 +00004472 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
4473 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengb4eae132012-12-04 22:41:50 +00004474 "Unexpected type for custom ctpop lowering");
4475
4476 if (VT.getVectorElementType() == MVT::i32)
4477 return lowerCTPOP32BitElements(N, DAG);
4478 else
4479 return lowerCTPOP16BitElements(N, DAG);
4480}
4481
Bob Wilson2e076c42009-06-22 23:27:02 +00004482static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
4483 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00004484 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004485 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004486
Bob Wilson7d471332010-11-18 21:16:28 +00004487 if (!VT.isVector())
4488 return SDValue();
4489
Bob Wilson2e076c42009-06-22 23:27:02 +00004490 // Lower vector shifts on NEON to use VSHL.
Bob Wilson7d471332010-11-18 21:16:28 +00004491 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00004492
Bob Wilson7d471332010-11-18 21:16:28 +00004493 // Left shifts translate directly to the vshiftu intrinsic.
4494 if (N->getOpcode() == ISD::SHL)
Bob Wilson2e076c42009-06-22 23:27:02 +00004495 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004496 DAG.getConstant(Intrinsic::arm_neon_vshiftu, dl,
4497 MVT::i32),
Bob Wilson7d471332010-11-18 21:16:28 +00004498 N->getOperand(0), N->getOperand(1));
4499
4500 assert((N->getOpcode() == ISD::SRA ||
4501 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
4502
4503 // NEON uses the same intrinsics for both left and right shifts. For
4504 // right shifts, the shift amounts are negative, so negate the vector of
4505 // shift amounts.
4506 EVT ShiftVT = N->getOperand(1).getValueType();
4507 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
4508 getZeroVector(ShiftVT, DAG, dl),
4509 N->getOperand(1));
4510 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
4511 Intrinsic::arm_neon_vshifts :
4512 Intrinsic::arm_neon_vshiftu);
4513 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004514 DAG.getConstant(vshiftInt, dl, MVT::i32),
Bob Wilson7d471332010-11-18 21:16:28 +00004515 N->getOperand(0), NegatedCount);
4516}
4517
4518static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
4519 const ARMSubtarget *ST) {
4520 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004521 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004522
Eli Friedman682d8c12009-08-22 03:13:10 +00004523 // We can get here for a node like i32 = ISD::SHL i32, i64
4524 if (VT != MVT::i64)
4525 return SDValue();
4526
4527 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattnerf81d5882007-11-24 07:07:01 +00004528 "Unknown shift to lower!");
Duncan Sands6ed40142008-12-01 11:39:25 +00004529
Chris Lattnerf81d5882007-11-24 07:07:01 +00004530 // We only lower SRA, SRL of 1 here, all others use generic lowering.
4531 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmaneffb8942008-09-12 16:56:44 +00004532 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands6ed40142008-12-01 11:39:25 +00004533 return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004534
Chris Lattnerf81d5882007-11-24 07:07:01 +00004535 // If we are in thumb mode, we don't have RRX.
David Goodwin22c2fba2009-07-08 23:10:31 +00004536 if (ST->isThumb1Only()) return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004537
Chris Lattnerf81d5882007-11-24 07:07:01 +00004538 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson9f944592009-08-11 20:47:22 +00004539 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004540 DAG.getConstant(0, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004541 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004542 DAG.getConstant(1, dl, MVT::i32));
Bob Wilson7117a912009-03-20 22:42:55 +00004543
Chris Lattnerf81d5882007-11-24 07:07:01 +00004544 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
4545 // captures the result into a carry flag.
4546 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Craig Topper48d114b2014-04-26 18:35:24 +00004547 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), Hi);
Bob Wilson7117a912009-03-20 22:42:55 +00004548
Chris Lattnerf81d5882007-11-24 07:07:01 +00004549 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson9f944592009-08-11 20:47:22 +00004550 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson7117a912009-03-20 22:42:55 +00004551
Chris Lattnerf81d5882007-11-24 07:07:01 +00004552 // Merge the pieces into a single i64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00004553 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattnerf81d5882007-11-24 07:07:01 +00004554}
4555
Bob Wilson2e076c42009-06-22 23:27:02 +00004556static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4557 SDValue TmpOp0, TmpOp1;
4558 bool Invert = false;
4559 bool Swap = false;
4560 unsigned Opc = 0;
4561
4562 SDValue Op0 = Op.getOperand(0);
4563 SDValue Op1 = Op.getOperand(1);
4564 SDValue CC = Op.getOperand(2);
Tim Northover45aa89c2015-02-08 00:50:47 +00004565 EVT CmpVT = Op0.getValueType().changeVectorElementTypeToInteger();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004566 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004567 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004568 SDLoc dl(Op);
Bob Wilson2e076c42009-06-22 23:27:02 +00004569
James Molloybf170092015-08-20 16:33:44 +00004570 if (CmpVT.getVectorElementType() == MVT::i64)
4571 // 64-bit comparisons are not legal. We've marked SETCC as non-Custom,
4572 // but it's possible that our operands are 64-bit but our result is 32-bit.
4573 // Bail in this case.
4574 return SDValue();
4575
Oliver Stannard51b1d462014-08-21 12:50:31 +00004576 if (Op1.getValueType().isFloatingPoint()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004577 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004578 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004579 case ISD::SETUNE:
4580 case ISD::SETNE: Invert = true; // Fallthrough
4581 case ISD::SETOEQ:
4582 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4583 case ISD::SETOLT:
4584 case ISD::SETLT: Swap = true; // Fallthrough
4585 case ISD::SETOGT:
4586 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4587 case ISD::SETOLE:
4588 case ISD::SETLE: Swap = true; // Fallthrough
4589 case ISD::SETOGE:
4590 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4591 case ISD::SETUGE: Swap = true; // Fallthrough
4592 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
4593 case ISD::SETUGT: Swap = true; // Fallthrough
4594 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
4595 case ISD::SETUEQ: Invert = true; // Fallthrough
4596 case ISD::SETONE:
4597 // Expand this to (OLT | OGT).
4598 TmpOp0 = Op0;
4599 TmpOp1 = Op1;
4600 Opc = ISD::OR;
Tim Northover45aa89c2015-02-08 00:50:47 +00004601 Op0 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp1, TmpOp0);
4602 Op1 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp0, TmpOp1);
Bob Wilson2e076c42009-06-22 23:27:02 +00004603 break;
4604 case ISD::SETUO: Invert = true; // Fallthrough
4605 case ISD::SETO:
4606 // Expand this to (OLT | OGE).
4607 TmpOp0 = Op0;
4608 TmpOp1 = Op1;
4609 Opc = ISD::OR;
Tim Northover45aa89c2015-02-08 00:50:47 +00004610 Op0 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp1, TmpOp0);
4611 Op1 = DAG.getNode(ARMISD::VCGE, dl, CmpVT, TmpOp0, TmpOp1);
Bob Wilson2e076c42009-06-22 23:27:02 +00004612 break;
4613 }
4614 } else {
4615 // Integer comparisons.
4616 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004617 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004618 case ISD::SETNE: Invert = true;
4619 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4620 case ISD::SETLT: Swap = true;
4621 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4622 case ISD::SETLE: Swap = true;
4623 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4624 case ISD::SETULT: Swap = true;
4625 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
4626 case ISD::SETULE: Swap = true;
4627 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
4628 }
4629
Nick Lewyckya21d3da2009-07-08 03:04:38 +00004630 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson2e076c42009-06-22 23:27:02 +00004631 if (Opc == ARMISD::VCEQ) {
4632
4633 SDValue AndOp;
4634 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4635 AndOp = Op0;
4636 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
4637 AndOp = Op1;
4638
4639 // Ignore bitconvert.
Wesley Peck527da1b2010-11-23 03:31:01 +00004640 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00004641 AndOp = AndOp.getOperand(0);
4642
4643 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
4644 Opc = ARMISD::VTST;
Tim Northover45aa89c2015-02-08 00:50:47 +00004645 Op0 = DAG.getNode(ISD::BITCAST, dl, CmpVT, AndOp.getOperand(0));
4646 Op1 = DAG.getNode(ISD::BITCAST, dl, CmpVT, AndOp.getOperand(1));
Bob Wilson2e076c42009-06-22 23:27:02 +00004647 Invert = !Invert;
4648 }
4649 }
4650 }
4651
4652 if (Swap)
4653 std::swap(Op0, Op1);
4654
Owen Andersonc7baee32010-11-08 23:21:22 +00004655 // If one of the operands is a constant vector zero, attempt to fold the
4656 // comparison to a specialized compare-against-zero form.
4657 SDValue SingleOp;
4658 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4659 SingleOp = Op0;
4660 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
4661 if (Opc == ARMISD::VCGE)
4662 Opc = ARMISD::VCLEZ;
4663 else if (Opc == ARMISD::VCGT)
4664 Opc = ARMISD::VCLTZ;
4665 SingleOp = Op1;
4666 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004667
Owen Andersonc7baee32010-11-08 23:21:22 +00004668 SDValue Result;
4669 if (SingleOp.getNode()) {
4670 switch (Opc) {
4671 case ARMISD::VCEQ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004672 Result = DAG.getNode(ARMISD::VCEQZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004673 case ARMISD::VCGE:
Tim Northover45aa89c2015-02-08 00:50:47 +00004674 Result = DAG.getNode(ARMISD::VCGEZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004675 case ARMISD::VCLEZ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004676 Result = DAG.getNode(ARMISD::VCLEZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004677 case ARMISD::VCGT:
Tim Northover45aa89c2015-02-08 00:50:47 +00004678 Result = DAG.getNode(ARMISD::VCGTZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004679 case ARMISD::VCLTZ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004680 Result = DAG.getNode(ARMISD::VCLTZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004681 default:
Tim Northover45aa89c2015-02-08 00:50:47 +00004682 Result = DAG.getNode(Opc, dl, CmpVT, Op0, Op1);
Owen Andersonc7baee32010-11-08 23:21:22 +00004683 }
4684 } else {
Tim Northover45aa89c2015-02-08 00:50:47 +00004685 Result = DAG.getNode(Opc, dl, CmpVT, Op0, Op1);
Owen Andersonc7baee32010-11-08 23:21:22 +00004686 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004687
Tim Northover45aa89c2015-02-08 00:50:47 +00004688 Result = DAG.getSExtOrTrunc(Result, dl, VT);
4689
Bob Wilson2e076c42009-06-22 23:27:02 +00004690 if (Invert)
4691 Result = DAG.getNOT(dl, Result, VT);
4692
4693 return Result;
4694}
4695
Bob Wilson5b2b5042010-06-14 22:19:57 +00004696/// isNEONModifiedImm - Check if the specified splat value corresponds to a
4697/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsona3f19012010-07-13 21:16:48 +00004698/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilson5b2b5042010-06-14 22:19:57 +00004699static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
4700 unsigned SplatBitSize, SelectionDAG &DAG,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004701 SDLoc dl, EVT &VT, bool is128Bits,
4702 NEONModImmType type) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004703 unsigned OpCmode, Imm;
Bob Wilson6eae5202010-06-11 21:34:50 +00004704
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004705 // SplatBitSize is set to the smallest size that splats the vector, so a
4706 // zero vector will always have SplatBitSize == 8. However, NEON modified
4707 // immediate instructions others than VMOV do not support the 8-bit encoding
4708 // of a zero vector, and the default encoding of zero is supposed to be the
4709 // 32-bit version.
4710 if (SplatBits == 0)
4711 SplatBitSize = 32;
4712
Bob Wilson2e076c42009-06-22 23:27:02 +00004713 switch (SplatBitSize) {
4714 case 8:
Owen Andersona4076922010-11-05 21:57:54 +00004715 if (type != VMOVModImm)
Bob Wilsonbad47f62010-07-14 06:31:50 +00004716 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004717 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson2e076c42009-06-22 23:27:02 +00004718 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004719 OpCmode = 0xe;
Bob Wilson6eae5202010-06-11 21:34:50 +00004720 Imm = SplatBits;
Bob Wilsona3f19012010-07-13 21:16:48 +00004721 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004722 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00004723
4724 case 16:
4725 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004726 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004727 if ((SplatBits & ~0xff) == 0) {
4728 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004729 OpCmode = 0x8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004730 Imm = SplatBits;
4731 break;
4732 }
4733 if ((SplatBits & ~0xff00) == 0) {
4734 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004735 OpCmode = 0xa;
Bob Wilson6eae5202010-06-11 21:34:50 +00004736 Imm = SplatBits >> 8;
4737 break;
4738 }
4739 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004740
4741 case 32:
4742 // NEON's 32-bit VMOV supports splat values where:
4743 // * only one byte is nonzero, or
4744 // * the least significant byte is 0xff and the second byte is nonzero, or
4745 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004746 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson6eae5202010-06-11 21:34:50 +00004747 if ((SplatBits & ~0xff) == 0) {
4748 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004749 OpCmode = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004750 Imm = SplatBits;
4751 break;
4752 }
4753 if ((SplatBits & ~0xff00) == 0) {
4754 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004755 OpCmode = 0x2;
Bob Wilson6eae5202010-06-11 21:34:50 +00004756 Imm = SplatBits >> 8;
4757 break;
4758 }
4759 if ((SplatBits & ~0xff0000) == 0) {
4760 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004761 OpCmode = 0x4;
Bob Wilson6eae5202010-06-11 21:34:50 +00004762 Imm = SplatBits >> 16;
4763 break;
4764 }
4765 if ((SplatBits & ~0xff000000) == 0) {
4766 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004767 OpCmode = 0x6;
Bob Wilson6eae5202010-06-11 21:34:50 +00004768 Imm = SplatBits >> 24;
4769 break;
4770 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004771
Owen Andersona4076922010-11-05 21:57:54 +00004772 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4773 if (type == OtherModImm) return SDValue();
4774
Bob Wilson2e076c42009-06-22 23:27:02 +00004775 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004776 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4777 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004778 OpCmode = 0xc;
Bob Wilson6eae5202010-06-11 21:34:50 +00004779 Imm = SplatBits >> 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004780 break;
4781 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004782
4783 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004784 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4785 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004786 OpCmode = 0xd;
Bob Wilson6eae5202010-06-11 21:34:50 +00004787 Imm = SplatBits >> 16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004788 break;
4789 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004790
4791 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4792 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4793 // VMOV.I32. A (very) minor optimization would be to replicate the value
4794 // and fall through here to test for a valid 64-bit splat. But, then the
4795 // caller would also need to check and handle the change in size.
Bob Wilson6eae5202010-06-11 21:34:50 +00004796 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004797
4798 case 64: {
Owen Andersona4076922010-11-05 21:57:54 +00004799 if (type != VMOVModImm)
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004800 return SDValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004801 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson2e076c42009-06-22 23:27:02 +00004802 uint64_t BitMask = 0xff;
4803 uint64_t Val = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004804 unsigned ImmMask = 1;
4805 Imm = 0;
Bob Wilson2e076c42009-06-22 23:27:02 +00004806 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson6eae5202010-06-11 21:34:50 +00004807 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004808 Val |= BitMask;
Bob Wilson6eae5202010-06-11 21:34:50 +00004809 Imm |= ImmMask;
4810 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004811 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004812 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004813 BitMask <<= 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004814 ImmMask <<= 1;
Bob Wilson2e076c42009-06-22 23:27:02 +00004815 }
Christian Pirker6f81e752014-06-23 18:05:53 +00004816
Mehdi Aminiffc14022015-07-08 01:00:38 +00004817 if (DAG.getDataLayout().isBigEndian())
Christian Pirker6f81e752014-06-23 18:05:53 +00004818 // swap higher and lower 32 bit word
4819 Imm = ((Imm & 0xf) << 4) | ((Imm & 0xf0) >> 4);
4820
Bob Wilson6eae5202010-06-11 21:34:50 +00004821 // Op=1, Cmode=1110.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004822 OpCmode = 0x1e;
Bob Wilsona3f19012010-07-13 21:16:48 +00004823 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson2e076c42009-06-22 23:27:02 +00004824 break;
4825 }
4826
Bob Wilson6eae5202010-06-11 21:34:50 +00004827 default:
Bob Wilson0ae08932010-06-19 05:32:09 +00004828 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson6eae5202010-06-11 21:34:50 +00004829 }
4830
Bob Wilsona3f19012010-07-13 21:16:48 +00004831 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004832 return DAG.getTargetConstant(EncodedVal, dl, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00004833}
4834
Lang Hames591cdaf2012-03-29 21:56:11 +00004835SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4836 const ARMSubtarget *ST) const {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004837 if (!ST->hasVFP3())
Lang Hames591cdaf2012-03-29 21:56:11 +00004838 return SDValue();
4839
Tim Northoverf79c3a52013-08-20 08:57:11 +00004840 bool IsDouble = Op.getValueType() == MVT::f64;
Lang Hames591cdaf2012-03-29 21:56:11 +00004841 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004842
Oliver Stannard51b1d462014-08-21 12:50:31 +00004843 // Use the default (constant pool) lowering for double constants when we have
4844 // an SP-only FPU
4845 if (IsDouble && Subtarget->isFPOnlySP())
4846 return SDValue();
4847
Lang Hames591cdaf2012-03-29 21:56:11 +00004848 // Try splatting with a VMOV.f32...
4849 APFloat FPVal = CFP->getValueAPF();
Tim Northoverf79c3a52013-08-20 08:57:11 +00004850 int ImmVal = IsDouble ? ARM_AM::getFP64Imm(FPVal) : ARM_AM::getFP32Imm(FPVal);
4851
Lang Hames591cdaf2012-03-29 21:56:11 +00004852 if (ImmVal != -1) {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004853 if (IsDouble || !ST->useNEONForSinglePrecisionFP()) {
4854 // We have code in place to select a valid ConstantFP already, no need to
4855 // do any mangling.
4856 return Op;
4857 }
4858
4859 // It's a float and we are trying to use NEON operations where
4860 // possible. Lower it to a splat followed by an extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004861 SDLoc DL(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004862 SDValue NewVal = DAG.getTargetConstant(ImmVal, DL, MVT::i32);
Lang Hames591cdaf2012-03-29 21:56:11 +00004863 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4864 NewVal);
4865 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004866 DAG.getConstant(0, DL, MVT::i32));
Lang Hames591cdaf2012-03-29 21:56:11 +00004867 }
4868
Tim Northoverf79c3a52013-08-20 08:57:11 +00004869 // The rest of our options are NEON only, make sure that's allowed before
4870 // proceeding..
4871 if (!ST->hasNEON() || (!IsDouble && !ST->useNEONForSinglePrecisionFP()))
4872 return SDValue();
4873
Lang Hames591cdaf2012-03-29 21:56:11 +00004874 EVT VMovVT;
Tim Northoverf79c3a52013-08-20 08:57:11 +00004875 uint64_t iVal = FPVal.bitcastToAPInt().getZExtValue();
4876
4877 // It wouldn't really be worth bothering for doubles except for one very
4878 // important value, which does happen to match: 0.0. So make sure we don't do
4879 // anything stupid.
4880 if (IsDouble && (iVal & 0xffffffff) != (iVal >> 32))
4881 return SDValue();
4882
4883 // Try a VMOV.i32 (FIXME: i8, i16, or i64 could work too).
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004884 SDValue NewVal = isNEONModifiedImm(iVal & 0xffffffffU, 0, 32, DAG, SDLoc(Op),
4885 VMovVT, false, VMOVModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004886 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004887 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004888 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4889 NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004890 if (IsDouble)
4891 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4892
4893 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004894 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4895 VecConstant);
4896 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004897 DAG.getConstant(0, DL, MVT::i32));
Lang Hames591cdaf2012-03-29 21:56:11 +00004898 }
4899
4900 // Finally, try a VMVN.i32
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004901 NewVal = isNEONModifiedImm(~iVal & 0xffffffffU, 0, 32, DAG, SDLoc(Op), VMovVT,
Tim Northoverf79c3a52013-08-20 08:57:11 +00004902 false, VMVNModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004903 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004904 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004905 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004906
4907 if (IsDouble)
4908 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4909
4910 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004911 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4912 VecConstant);
4913 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004914 DAG.getConstant(0, DL, MVT::i32));
Lang Hames591cdaf2012-03-29 21:56:11 +00004915 }
4916
4917 return SDValue();
4918}
4919
Quentin Colombet8e1fe842012-11-02 21:32:17 +00004920// check if an VEXT instruction can handle the shuffle mask when the
4921// vector sources of the shuffle are the same.
4922static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4923 unsigned NumElts = VT.getVectorNumElements();
4924
4925 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4926 if (M[0] < 0)
4927 return false;
4928
4929 Imm = M[0];
4930
4931 // If this is a VEXT shuffle, the immediate value is the index of the first
4932 // element. The other shuffle indices must be the successive elements after
4933 // the first one.
4934 unsigned ExpectedElt = Imm;
4935 for (unsigned i = 1; i < NumElts; ++i) {
4936 // Increment the expected index. If it wraps around, just follow it
4937 // back to index zero and keep going.
4938 ++ExpectedElt;
4939 if (ExpectedElt == NumElts)
4940 ExpectedElt = 0;
4941
4942 if (M[i] < 0) continue; // ignore UNDEF indices
4943 if (ExpectedElt != static_cast<unsigned>(M[i]))
4944 return false;
4945 }
4946
4947 return true;
4948}
4949
Lang Hames591cdaf2012-03-29 21:56:11 +00004950
Benjamin Kramer339ced42012-01-15 13:16:05 +00004951static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004952 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004953 unsigned NumElts = VT.getVectorNumElements();
4954 ReverseVEXT = false;
Bob Wilson411dfad2010-08-17 05:54:34 +00004955
4956 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4957 if (M[0] < 0)
4958 return false;
4959
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004960 Imm = M[0];
Bob Wilson32cd8552009-08-19 17:03:43 +00004961
4962 // If this is a VEXT shuffle, the immediate value is the index of the first
4963 // element. The other shuffle indices must be the successive elements after
4964 // the first one.
4965 unsigned ExpectedElt = Imm;
4966 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004967 // Increment the expected index. If it wraps around, it may still be
4968 // a VEXT but the source vectors must be swapped.
4969 ExpectedElt += 1;
4970 if (ExpectedElt == NumElts * 2) {
4971 ExpectedElt = 0;
4972 ReverseVEXT = true;
4973 }
4974
Bob Wilson411dfad2010-08-17 05:54:34 +00004975 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004976 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilson32cd8552009-08-19 17:03:43 +00004977 return false;
4978 }
4979
4980 // Adjust the index value if the source operands will be swapped.
4981 if (ReverseVEXT)
4982 Imm -= NumElts;
4983
Bob Wilson32cd8552009-08-19 17:03:43 +00004984 return true;
4985}
4986
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004987/// isVREVMask - Check if a vector shuffle corresponds to a VREV
4988/// instruction with the specified blocksize. (The order of the elements
4989/// within each block of the vector is reversed.)
Benjamin Kramer339ced42012-01-15 13:16:05 +00004990static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004991 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4992 "Only possible block sizes for VREV are: 16, 32, 64");
4993
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004994 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson854530a2009-10-21 21:36:27 +00004995 if (EltSz == 64)
4996 return false;
4997
4998 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004999 unsigned BlockElts = M[0] + 1;
Bob Wilson411dfad2010-08-17 05:54:34 +00005000 // If the first shuffle index is UNDEF, be optimistic.
5001 if (M[0] < 0)
5002 BlockElts = BlockSize / EltSz;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005003
5004 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
5005 return false;
5006
5007 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00005008 if (M[i] < 0) continue; // ignore UNDEF indices
5009 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005010 return false;
5011 }
5012
5013 return true;
5014}
5015
Benjamin Kramer339ced42012-01-15 13:16:05 +00005016static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling865f8b52011-03-15 21:15:20 +00005017 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
5018 // range, then 0 is placed into the resulting vector. So pretty much any mask
5019 // of 8 elements can work here.
5020 return VT == MVT::v8i8 && M.size() == 8;
5021}
5022
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005023// Checks whether the shuffle mask represents a vector transpose (VTRN) by
5024// checking that pairs of elements in the shuffle mask represent the same index
5025// in each vector, incrementing the expected index by 2 at each step.
5026// e.g. For v1,v2 of type v4i32 a valid shuffle mask is: [0, 4, 2, 6]
5027// v1={a,b,c,d} => x=shufflevector v1, v2 shufflemask => x={a,e,c,g}
5028// v2={e,f,g,h}
5029// WhichResult gives the offset for each element in the mask based on which
5030// of the two results it belongs to.
5031//
5032// The transpose can be represented either as:
5033// result1 = shufflevector v1, v2, result1_shuffle_mask
5034// result2 = shufflevector v1, v2, result2_shuffle_mask
5035// where v1/v2 and the shuffle masks have the same number of elements
5036// (here WhichResult (see below) indicates which result is being checked)
5037//
5038// or as:
5039// results = shufflevector v1, v2, shuffle_mask
5040// where both results are returned in one vector and the shuffle mask has twice
5041// as many elements as v1/v2 (here WhichResult will always be 0 if true) here we
5042// want to check the low half and high half of the shuffle mask as if it were
5043// the other case
Benjamin Kramer339ced42012-01-15 13:16:05 +00005044static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00005045 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5046 if (EltSz == 64)
5047 return false;
5048
Bob Wilsona7062312009-08-21 20:54:19 +00005049 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005050 if (M.size() != NumElts && M.size() != NumElts*2)
5051 return false;
5052
James Molloy8c995a92015-09-10 08:42:28 +00005053 // If the mask is twice as long as the input vector then we need to check the
5054 // upper and lower parts of the mask with a matching value for WhichResult
5055 // FIXME: A mask with only even values will be rejected in case the first
5056 // element is undefined, e.g. [-1, 4, 2, 6] will be rejected, because only
5057 // M[0] is used to determine WhichResult
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005058 for (unsigned i = 0; i < M.size(); i += NumElts) {
James Molloy8c995a92015-09-10 08:42:28 +00005059 if (M.size() == NumElts * 2)
5060 WhichResult = i / NumElts;
5061 else
5062 WhichResult = M[i] == 0 ? 0 : 1;
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005063 for (unsigned j = 0; j < NumElts; j += 2) {
5064 if ((M[i+j] >= 0 && (unsigned) M[i+j] != j + WhichResult) ||
5065 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != j + NumElts + WhichResult))
5066 return false;
5067 }
Bob Wilsona7062312009-08-21 20:54:19 +00005068 }
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005069
5070 if (M.size() == NumElts*2)
5071 WhichResult = 0;
5072
Bob Wilsona7062312009-08-21 20:54:19 +00005073 return true;
5074}
5075
Bob Wilson0bbd3072009-12-03 06:40:55 +00005076/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
5077/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5078/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005079static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005080 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5081 if (EltSz == 64)
5082 return false;
5083
5084 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005085 if (M.size() != NumElts && M.size() != NumElts*2)
5086 return false;
5087
5088 for (unsigned i = 0; i < M.size(); i += NumElts) {
James Molloy8c995a92015-09-10 08:42:28 +00005089 if (M.size() == NumElts * 2)
5090 WhichResult = i / NumElts;
5091 else
5092 WhichResult = M[i] == 0 ? 0 : 1;
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005093 for (unsigned j = 0; j < NumElts; j += 2) {
5094 if ((M[i+j] >= 0 && (unsigned) M[i+j] != j + WhichResult) ||
5095 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != j + WhichResult))
5096 return false;
5097 }
Bob Wilson0bbd3072009-12-03 06:40:55 +00005098 }
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005099
5100 if (M.size() == NumElts*2)
5101 WhichResult = 0;
5102
Bob Wilson0bbd3072009-12-03 06:40:55 +00005103 return true;
5104}
5105
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005106// Checks whether the shuffle mask represents a vector unzip (VUZP) by checking
5107// that the mask elements are either all even and in steps of size 2 or all odd
5108// and in steps of size 2.
5109// e.g. For v1,v2 of type v4i32 a valid shuffle mask is: [0, 2, 4, 6]
5110// v1={a,b,c,d} => x=shufflevector v1, v2 shufflemask => x={a,c,e,g}
5111// v2={e,f,g,h}
5112// Requires similar checks to that of isVTRNMask with
5113// respect the how results are returned.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005114static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00005115 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5116 if (EltSz == 64)
5117 return false;
5118
Bob Wilsona7062312009-08-21 20:54:19 +00005119 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005120 if (M.size() != NumElts && M.size() != NumElts*2)
5121 return false;
5122
5123 for (unsigned i = 0; i < M.size(); i += NumElts) {
5124 WhichResult = M[i] == 0 ? 0 : 1;
5125 for (unsigned j = 0; j < NumElts; ++j) {
5126 if (M[i+j] >= 0 && (unsigned) M[i+j] != 2 * j + WhichResult)
5127 return false;
5128 }
Bob Wilsona7062312009-08-21 20:54:19 +00005129 }
5130
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005131 if (M.size() == NumElts*2)
5132 WhichResult = 0;
5133
Bob Wilsona7062312009-08-21 20:54:19 +00005134 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00005135 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00005136 return false;
5137
5138 return true;
5139}
5140
Bob Wilson0bbd3072009-12-03 06:40:55 +00005141/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
5142/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5143/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005144static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005145 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5146 if (EltSz == 64)
5147 return false;
5148
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005149 unsigned NumElts = VT.getVectorNumElements();
5150 if (M.size() != NumElts && M.size() != NumElts*2)
5151 return false;
5152
5153 unsigned Half = NumElts / 2;
5154 for (unsigned i = 0; i < M.size(); i += NumElts) {
5155 WhichResult = M[i] == 0 ? 0 : 1;
5156 for (unsigned j = 0; j < NumElts; j += Half) {
5157 unsigned Idx = WhichResult;
5158 for (unsigned k = 0; k < Half; ++k) {
5159 int MIdx = M[i + j + k];
5160 if (MIdx >= 0 && (unsigned) MIdx != Idx)
5161 return false;
5162 Idx += 2;
5163 }
Bob Wilson0bbd3072009-12-03 06:40:55 +00005164 }
5165 }
5166
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005167 if (M.size() == NumElts*2)
5168 WhichResult = 0;
5169
Bob Wilson0bbd3072009-12-03 06:40:55 +00005170 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
5171 if (VT.is64BitVector() && EltSz == 32)
5172 return false;
5173
5174 return true;
5175}
5176
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005177// Checks whether the shuffle mask represents a vector zip (VZIP) by checking
5178// that pairs of elements of the shufflemask represent the same index in each
5179// vector incrementing sequentially through the vectors.
5180// e.g. For v1,v2 of type v4i32 a valid shuffle mask is: [0, 4, 1, 5]
5181// v1={a,b,c,d} => x=shufflevector v1, v2 shufflemask => x={a,e,b,f}
5182// v2={e,f,g,h}
5183// Requires similar checks to that of isVTRNMask with respect the how results
5184// are returned.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005185static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00005186 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5187 if (EltSz == 64)
5188 return false;
5189
Bob Wilsona7062312009-08-21 20:54:19 +00005190 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005191 if (M.size() != NumElts && M.size() != NumElts*2)
5192 return false;
5193
5194 for (unsigned i = 0; i < M.size(); i += NumElts) {
5195 WhichResult = M[i] == 0 ? 0 : 1;
5196 unsigned Idx = WhichResult * NumElts / 2;
5197 for (unsigned j = 0; j < NumElts; j += 2) {
5198 if ((M[i+j] >= 0 && (unsigned) M[i+j] != Idx) ||
5199 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != Idx + NumElts))
5200 return false;
5201 Idx += 1;
5202 }
Bob Wilsona7062312009-08-21 20:54:19 +00005203 }
5204
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005205 if (M.size() == NumElts*2)
5206 WhichResult = 0;
5207
Bob Wilsona7062312009-08-21 20:54:19 +00005208 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00005209 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00005210 return false;
5211
5212 return true;
5213}
5214
Bob Wilson0bbd3072009-12-03 06:40:55 +00005215/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
5216/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5217/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005218static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005219 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5220 if (EltSz == 64)
5221 return false;
5222
5223 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005224 if (M.size() != NumElts && M.size() != NumElts*2)
5225 return false;
5226
5227 for (unsigned i = 0; i < M.size(); i += NumElts) {
5228 WhichResult = M[i] == 0 ? 0 : 1;
5229 unsigned Idx = WhichResult * NumElts / 2;
5230 for (unsigned j = 0; j < NumElts; j += 2) {
5231 if ((M[i+j] >= 0 && (unsigned) M[i+j] != Idx) ||
5232 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != Idx))
5233 return false;
5234 Idx += 1;
5235 }
Bob Wilson0bbd3072009-12-03 06:40:55 +00005236 }
5237
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005238 if (M.size() == NumElts*2)
5239 WhichResult = 0;
5240
Bob Wilson0bbd3072009-12-03 06:40:55 +00005241 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
5242 if (VT.is64BitVector() && EltSz == 32)
5243 return false;
5244
5245 return true;
5246}
5247
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005248/// Check if \p ShuffleMask is a NEON two-result shuffle (VZIP, VUZP, VTRN),
5249/// and return the corresponding ARMISD opcode if it is, or 0 if it isn't.
5250static unsigned isNEONTwoResultShuffleMask(ArrayRef<int> ShuffleMask, EVT VT,
5251 unsigned &WhichResult,
5252 bool &isV_UNDEF) {
5253 isV_UNDEF = false;
5254 if (isVTRNMask(ShuffleMask, VT, WhichResult))
5255 return ARMISD::VTRN;
5256 if (isVUZPMask(ShuffleMask, VT, WhichResult))
5257 return ARMISD::VUZP;
5258 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5259 return ARMISD::VZIP;
5260
5261 isV_UNDEF = true;
5262 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5263 return ARMISD::VTRN;
5264 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5265 return ARMISD::VUZP;
5266 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5267 return ARMISD::VZIP;
5268
5269 return 0;
5270}
5271
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005272/// \return true if this is a reverse operation on an vector.
5273static bool isReverseMask(ArrayRef<int> M, EVT VT) {
5274 unsigned NumElts = VT.getVectorNumElements();
5275 // Make sure the mask has the right size.
5276 if (NumElts != M.size())
5277 return false;
5278
5279 // Look for <15, ..., 3, -1, 1, 0>.
5280 for (unsigned i = 0; i != NumElts; ++i)
5281 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
5282 return false;
5283
5284 return true;
5285}
5286
Dale Johannesen2bff5052010-07-29 20:10:08 +00005287// If N is an integer constant that can be moved into a register in one
5288// instruction, return an SDValue of such a constant (will become a MOV
5289// instruction). Otherwise return null.
5290static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005291 const ARMSubtarget *ST, SDLoc dl) {
Dale Johannesen2bff5052010-07-29 20:10:08 +00005292 uint64_t Val;
5293 if (!isa<ConstantSDNode>(N))
5294 return SDValue();
5295 Val = cast<ConstantSDNode>(N)->getZExtValue();
5296
5297 if (ST->isThumb1Only()) {
5298 if (Val <= 255 || ~Val <= 255)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005299 return DAG.getConstant(Val, dl, MVT::i32);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005300 } else {
5301 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005302 return DAG.getConstant(Val, dl, MVT::i32);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005303 }
5304 return SDValue();
5305}
5306
Bob Wilson2e076c42009-06-22 23:27:02 +00005307// If this is a case we can't handle, return null and let the default
5308// expansion code take care of it.
Bob Wilson6f2b8962011-01-07 21:37:30 +00005309SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
5310 const ARMSubtarget *ST) const {
Bob Wilsonfcd63612009-08-13 01:57:47 +00005311 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005312 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005313 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00005314
5315 APInt SplatBits, SplatUndef;
5316 unsigned SplatBitSize;
5317 bool HasAnyUndefs;
5318 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikovece642a2009-08-29 00:08:18 +00005319 if (SplatBitSize <= 64) {
Bob Wilson5b2b5042010-06-14 22:19:57 +00005320 // Check if an immediate VMOV works.
Bob Wilsona3f19012010-07-13 21:16:48 +00005321 EVT VmovVT;
Bob Wilson5b2b5042010-06-14 22:19:57 +00005322 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsona3f19012010-07-13 21:16:48 +00005323 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005324 DAG, dl, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00005325 VMOVModImm);
Bob Wilsona3f19012010-07-13 21:16:48 +00005326 if (Val.getNode()) {
5327 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00005328 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsona3f19012010-07-13 21:16:48 +00005329 }
Bob Wilsonbad47f62010-07-14 06:31:50 +00005330
5331 // Try an immediate VMVN.
Eli Friedmanaa6ec392011-10-13 22:40:23 +00005332 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00005333 Val = isNEONModifiedImm(NegatedImm,
5334 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005335 DAG, dl, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00005336 VMVNModImm);
Bob Wilsonbad47f62010-07-14 06:31:50 +00005337 if (Val.getNode()) {
5338 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00005339 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsonbad47f62010-07-14 06:31:50 +00005340 }
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005341
5342 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedmanc9bf1b12011-12-15 22:56:53 +00005343 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedman4e36a932011-12-09 23:54:42 +00005344 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005345 if (ImmVal != -1) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005346 SDValue Val = DAG.getTargetConstant(ImmVal, dl, MVT::i32);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005347 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
5348 }
5349 }
Anton Korobeynikovece642a2009-08-29 00:08:18 +00005350 }
Bob Wilson0dbdec82009-07-30 00:31:25 +00005351 }
5352
Bob Wilson91fdf682010-05-22 00:23:12 +00005353 // Scan through the operands to see if only one value is used.
James Molloy49bdbce2012-09-06 09:55:02 +00005354 //
5355 // As an optimisation, even if more than one value is used it may be more
5356 // profitable to splat with one value then change some lanes.
5357 //
5358 // Heuristically we decide to do this if the vector has a "dominant" value,
5359 // defined as splatted to more than half of the lanes.
Bob Wilson91fdf682010-05-22 00:23:12 +00005360 unsigned NumElts = VT.getVectorNumElements();
5361 bool isOnlyLowElement = true;
5362 bool usesOnlyOneValue = true;
James Molloy49bdbce2012-09-06 09:55:02 +00005363 bool hasDominantValue = false;
Bob Wilson91fdf682010-05-22 00:23:12 +00005364 bool isConstant = true;
James Molloy49bdbce2012-09-06 09:55:02 +00005365
5366 // Map of the number of times a particular SDValue appears in the
5367 // element list.
James Molloy9d30dc22012-09-06 10:32:08 +00005368 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilson91fdf682010-05-22 00:23:12 +00005369 SDValue Value;
5370 for (unsigned i = 0; i < NumElts; ++i) {
5371 SDValue V = Op.getOperand(i);
5372 if (V.getOpcode() == ISD::UNDEF)
5373 continue;
5374 if (i > 0)
5375 isOnlyLowElement = false;
5376 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
5377 isConstant = false;
5378
James Molloy49bdbce2012-09-06 09:55:02 +00005379 ValueCounts.insert(std::make_pair(V, 0));
James Molloy9d30dc22012-09-06 10:32:08 +00005380 unsigned &Count = ValueCounts[V];
Jim Grosbach54efea02013-03-02 20:16:15 +00005381
James Molloy49bdbce2012-09-06 09:55:02 +00005382 // Is this value dominant? (takes up more than half of the lanes)
5383 if (++Count > (NumElts / 2)) {
5384 hasDominantValue = true;
Bob Wilson91fdf682010-05-22 00:23:12 +00005385 Value = V;
James Molloy49bdbce2012-09-06 09:55:02 +00005386 }
Bob Wilson91fdf682010-05-22 00:23:12 +00005387 }
James Molloy49bdbce2012-09-06 09:55:02 +00005388 if (ValueCounts.size() != 1)
5389 usesOnlyOneValue = false;
5390 if (!Value.getNode() && ValueCounts.size() > 0)
5391 Value = ValueCounts.begin()->first;
Bob Wilson91fdf682010-05-22 00:23:12 +00005392
James Molloy49bdbce2012-09-06 09:55:02 +00005393 if (ValueCounts.size() == 0)
Bob Wilson91fdf682010-05-22 00:23:12 +00005394 return DAG.getUNDEF(VT);
5395
Quentin Colombet0f2fe742013-07-23 22:34:47 +00005396 // Loads are better lowered with insert_vector_elt/ARMISD::BUILD_VECTOR.
5397 // Keep going if we are hitting this case.
5398 if (isOnlyLowElement && !ISD::isNormalLoad(Value.getNode()))
Bob Wilson91fdf682010-05-22 00:23:12 +00005399 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
5400
Dale Johannesen2bff5052010-07-29 20:10:08 +00005401 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5402
Dale Johannesen710a2d92010-10-19 20:00:17 +00005403 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
5404 // i32 and try again.
James Molloy49bdbce2012-09-06 09:55:02 +00005405 if (hasDominantValue && EltSize <= 32) {
5406 if (!isConstant) {
5407 SDValue N;
5408
5409 // If we are VDUPing a value that comes directly from a vector, that will
5410 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbacha3c5c762013-03-02 20:16:24 +00005411 // just use VDUPLANE. We can only do this if the lane being extracted
5412 // is at a constant index, as the VDUP from lane instructions only have
5413 // constant-index forms.
5414 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
5415 isa<ConstantSDNode>(Value->getOperand(1))) {
Silviu Barangab1409702012-10-15 09:41:32 +00005416 // We need to create a new undef vector to use for the VDUPLANE if the
5417 // size of the vector from which we get the value is different than the
5418 // size of the vector that we need to create. We will insert the element
5419 // such that the register coalescer will remove unnecessary copies.
5420 if (VT != Value->getOperand(0).getValueType()) {
5421 ConstantSDNode *constIndex;
5422 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
5423 assert(constIndex && "The index is not a constant!");
5424 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
5425 VT.getVectorNumElements();
5426 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
5427 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005428 Value, DAG.getConstant(index, dl, MVT::i32)),
5429 DAG.getConstant(index, dl, MVT::i32));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005430 } else
Silviu Barangab1409702012-10-15 09:41:32 +00005431 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloy49bdbce2012-09-06 09:55:02 +00005432 Value->getOperand(0), Value->getOperand(1));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005433 } else
James Molloy49bdbce2012-09-06 09:55:02 +00005434 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
5435
5436 if (!usesOnlyOneValue) {
5437 // The dominant value was splatted as 'N', but we now have to insert
5438 // all differing elements.
5439 for (unsigned I = 0; I < NumElts; ++I) {
5440 if (Op.getOperand(I) == Value)
5441 continue;
5442 SmallVector<SDValue, 3> Ops;
5443 Ops.push_back(N);
5444 Ops.push_back(Op.getOperand(I));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005445 Ops.push_back(DAG.getConstant(I, dl, MVT::i32));
Craig Topper48d114b2014-04-26 18:35:24 +00005446 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Ops);
James Molloy49bdbce2012-09-06 09:55:02 +00005447 }
5448 }
5449 return N;
5450 }
Dale Johannesen710a2d92010-10-19 20:00:17 +00005451 if (VT.getVectorElementType().isFloatingPoint()) {
5452 SmallVector<SDValue, 8> Ops;
5453 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005454 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen710a2d92010-10-19 20:00:17 +00005455 Op.getOperand(i)));
Nate Begemanca524112010-11-10 21:35:41 +00005456 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00005457 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, Ops);
Dale Johannesenff376752010-10-20 22:03:37 +00005458 Val = LowerBUILD_VECTOR(Val, DAG, ST);
5459 if (Val.getNode())
Wesley Peck527da1b2010-11-23 03:31:01 +00005460 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005461 }
James Molloy49bdbce2012-09-06 09:55:02 +00005462 if (usesOnlyOneValue) {
5463 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
5464 if (isConstant && Val.getNode())
Jim Grosbach54efea02013-03-02 20:16:15 +00005465 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloy49bdbce2012-09-06 09:55:02 +00005466 }
Dale Johannesen2bff5052010-07-29 20:10:08 +00005467 }
5468
5469 // If all elements are constants and the case above didn't get hit, fall back
5470 // to the default expansion, which will generate a load from the constant
5471 // pool.
Bob Wilson91fdf682010-05-22 00:23:12 +00005472 if (isConstant)
5473 return SDValue();
5474
Bob Wilson6f2b8962011-01-07 21:37:30 +00005475 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
5476 if (NumElts >= 4) {
5477 SDValue shuffle = ReconstructShuffle(Op, DAG);
5478 if (shuffle != SDValue())
5479 return shuffle;
5480 }
5481
Bob Wilson91fdf682010-05-22 00:23:12 +00005482 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilsond8a9a042010-06-04 00:04:02 +00005483 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
5484 // will be legalized.
Bob Wilson91fdf682010-05-22 00:23:12 +00005485 if (EltSize >= 32) {
5486 // Do the expansion with floating-point types, since that is what the VFP
5487 // registers are defined to use, and since i64 is not legal.
5488 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5489 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005490 SmallVector<SDValue, 8> Ops;
5491 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005492 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Craig Topper48d114b2014-04-26 18:35:24 +00005493 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005494 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005495 }
5496
Jim Grosbach24e102a2013-07-08 18:18:52 +00005497 // If all else fails, just use a sequence of INSERT_VECTOR_ELT when we
5498 // know the default expansion would otherwise fall back on something even
5499 // worse. For a vector with one or two non-undef values, that's
5500 // scalar_to_vector for the elements followed by a shuffle (provided the
5501 // shuffle is valid for the target) and materialization element by element
5502 // on the stack followed by a load for everything else.
5503 if (!isConstant && !usesOnlyOneValue) {
5504 SDValue Vec = DAG.getUNDEF(VT);
5505 for (unsigned i = 0 ; i < NumElts; ++i) {
5506 SDValue V = Op.getOperand(i);
5507 if (V.getOpcode() == ISD::UNDEF)
5508 continue;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005509 SDValue LaneIdx = DAG.getConstant(i, dl, MVT::i32);
Jim Grosbach24e102a2013-07-08 18:18:52 +00005510 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Vec, V, LaneIdx);
5511 }
5512 return Vec;
5513 }
5514
Bob Wilson2e076c42009-06-22 23:27:02 +00005515 return SDValue();
5516}
5517
Bob Wilson6f2b8962011-01-07 21:37:30 +00005518// Gather data to see if the operation can be modelled as a
Andrew Trick5eb0a302011-01-19 02:26:13 +00005519// shuffle in combination with VEXTs.
Eric Christopher2af95512011-01-14 23:50:53 +00005520SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
5521 SelectionDAG &DAG) const {
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005522 assert(Op.getOpcode() == ISD::BUILD_VECTOR && "Unknown opcode!");
Andrew Trickef9de2a2013-05-25 02:42:55 +00005523 SDLoc dl(Op);
Bob Wilson6f2b8962011-01-07 21:37:30 +00005524 EVT VT = Op.getValueType();
5525 unsigned NumElts = VT.getVectorNumElements();
5526
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005527 struct ShuffleSourceInfo {
5528 SDValue Vec;
5529 unsigned MinElt;
5530 unsigned MaxElt;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005531
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005532 // We may insert some combination of BITCASTs and VEXT nodes to force Vec to
5533 // be compatible with the shuffle we intend to construct. As a result
5534 // ShuffleVec will be some sliding window into the original Vec.
5535 SDValue ShuffleVec;
5536
5537 // Code should guarantee that element i in Vec starts at element "WindowBase
5538 // + i * WindowScale in ShuffleVec".
5539 int WindowBase;
5540 int WindowScale;
5541
5542 bool operator ==(SDValue OtherVec) { return Vec == OtherVec; }
5543 ShuffleSourceInfo(SDValue Vec)
5544 : Vec(Vec), MinElt(UINT_MAX), MaxElt(0), ShuffleVec(Vec), WindowBase(0),
5545 WindowScale(1) {}
5546 };
5547
5548 // First gather all vectors used as an immediate source for this BUILD_VECTOR
5549 // node.
5550 SmallVector<ShuffleSourceInfo, 2> Sources;
Bob Wilson6f2b8962011-01-07 21:37:30 +00005551 for (unsigned i = 0; i < NumElts; ++i) {
5552 SDValue V = Op.getOperand(i);
5553 if (V.getOpcode() == ISD::UNDEF)
5554 continue;
5555 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
5556 // A shuffle can only come from building a vector from various
5557 // elements of other vectors.
5558 return SDValue();
Ahmed Bougacha699a9dd2015-09-01 21:56:00 +00005559 } else if (!isa<ConstantSDNode>(V.getOperand(1))) {
5560 // Furthermore, shuffles require a constant mask, whereas extractelts
5561 // accept variable indices.
5562 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005563 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005564
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005565 // Add this element source to the list if it's not already there.
Bob Wilson6f2b8962011-01-07 21:37:30 +00005566 SDValue SourceVec = V.getOperand(0);
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005567 auto Source = std::find(Sources.begin(), Sources.end(), SourceVec);
5568 if (Source == Sources.end())
5569 Source = Sources.insert(Sources.end(), ShuffleSourceInfo(SourceVec));
Andrew Trick5eb0a302011-01-19 02:26:13 +00005570
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005571 // Update the minimum and maximum lane number seen.
5572 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
5573 Source->MinElt = std::min(Source->MinElt, EltNo);
5574 Source->MaxElt = std::max(Source->MaxElt, EltNo);
Bob Wilson6f2b8962011-01-07 21:37:30 +00005575 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005576
Bob Wilson6f2b8962011-01-07 21:37:30 +00005577 // Currently only do something sane when at most two source vectors
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005578 // are involved.
5579 if (Sources.size() > 2)
Bob Wilson6f2b8962011-01-07 21:37:30 +00005580 return SDValue();
5581
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005582 // Find out the smallest element size among result and two sources, and use
5583 // it as element size to build the shuffle_vector.
5584 EVT SmallestEltTy = VT.getVectorElementType();
5585 for (auto &Source : Sources) {
5586 EVT SrcEltTy = Source.Vec.getValueType().getVectorElementType();
5587 if (SrcEltTy.bitsLT(SmallestEltTy))
5588 SmallestEltTy = SrcEltTy;
5589 }
5590 unsigned ResMultiplier =
5591 VT.getVectorElementType().getSizeInBits() / SmallestEltTy.getSizeInBits();
5592 NumElts = VT.getSizeInBits() / SmallestEltTy.getSizeInBits();
5593 EVT ShuffleVT = EVT::getVectorVT(*DAG.getContext(), SmallestEltTy, NumElts);
Andrew Trick5eb0a302011-01-19 02:26:13 +00005594
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005595 // If the source vector is too wide or too narrow, we may nevertheless be able
5596 // to construct a compatible shuffle either by concatenating it with UNDEF or
5597 // extracting a suitable range of elements.
5598 for (auto &Src : Sources) {
5599 EVT SrcVT = Src.ShuffleVec.getValueType();
5600
5601 if (SrcVT.getSizeInBits() == VT.getSizeInBits())
Bob Wilson6f2b8962011-01-07 21:37:30 +00005602 continue;
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005603
5604 // This stage of the search produces a source with the same element type as
5605 // the original, but with a total width matching the BUILD_VECTOR output.
5606 EVT EltVT = SrcVT.getVectorElementType();
5607 unsigned NumSrcElts = VT.getSizeInBits() / EltVT.getSizeInBits();
5608 EVT DestVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumSrcElts);
5609
5610 if (SrcVT.getSizeInBits() < VT.getSizeInBits()) {
5611 if (2 * SrcVT.getSizeInBits() != VT.getSizeInBits())
5612 return SDValue();
5613 // We can pad out the smaller vector for free, so if it's part of a
5614 // shuffle...
5615 Src.ShuffleVec =
5616 DAG.getNode(ISD::CONCAT_VECTORS, dl, DestVT, Src.ShuffleVec,
5617 DAG.getUNDEF(Src.ShuffleVec.getValueType()));
5618 continue;
Bob Wilson6f2b8962011-01-07 21:37:30 +00005619 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005620
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005621 if (SrcVT.getSizeInBits() != 2 * VT.getSizeInBits())
5622 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005623
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005624 if (Src.MaxElt - Src.MinElt >= NumSrcElts) {
Bob Wilson6f2b8962011-01-07 21:37:30 +00005625 // Span too large for a VEXT to cope
5626 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005627 }
5628
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005629 if (Src.MinElt >= NumSrcElts) {
Bob Wilson6f2b8962011-01-07 21:37:30 +00005630 // The extraction can just take the second half
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005631 Src.ShuffleVec =
5632 DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT, Src.ShuffleVec,
5633 DAG.getConstant(NumSrcElts, dl, MVT::i32));
5634 Src.WindowBase = -NumSrcElts;
5635 } else if (Src.MaxElt < NumSrcElts) {
Bob Wilson6f2b8962011-01-07 21:37:30 +00005636 // The extraction can just take the first half
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005637 Src.ShuffleVec =
5638 DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT, Src.ShuffleVec,
5639 DAG.getConstant(0, dl, MVT::i32));
Bob Wilson6f2b8962011-01-07 21:37:30 +00005640 } else {
5641 // An actual VEXT is needed
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005642 SDValue VEXTSrc1 =
5643 DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT, Src.ShuffleVec,
5644 DAG.getConstant(0, dl, MVT::i32));
5645 SDValue VEXTSrc2 =
5646 DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT, Src.ShuffleVec,
5647 DAG.getConstant(NumSrcElts, dl, MVT::i32));
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005648
5649 Src.ShuffleVec = DAG.getNode(ARMISD::VEXT, dl, DestVT, VEXTSrc1,
5650 VEXTSrc2,
Jeroen Ketema41681a52015-09-21 20:28:04 +00005651 DAG.getConstant(Src.MinElt, dl, MVT::i32));
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005652 Src.WindowBase = -Src.MinElt;
Bob Wilson6f2b8962011-01-07 21:37:30 +00005653 }
5654 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005655
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005656 // Another possible incompatibility occurs from the vector element types. We
5657 // can fix this by bitcasting the source vectors to the same type we intend
5658 // for the shuffle.
5659 for (auto &Src : Sources) {
5660 EVT SrcEltTy = Src.ShuffleVec.getValueType().getVectorElementType();
5661 if (SrcEltTy == SmallestEltTy)
Bob Wilson6f2b8962011-01-07 21:37:30 +00005662 continue;
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005663 assert(ShuffleVT.getVectorElementType() == SmallestEltTy);
5664 Src.ShuffleVec = DAG.getNode(ISD::BITCAST, dl, ShuffleVT, Src.ShuffleVec);
5665 Src.WindowScale = SrcEltTy.getSizeInBits() / SmallestEltTy.getSizeInBits();
5666 Src.WindowBase *= Src.WindowScale;
5667 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005668
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005669 // Final sanity check before we try to actually produce a shuffle.
Silviu Barangaa07090f2015-08-07 12:05:46 +00005670 DEBUG(
5671 for (auto Src : Sources)
5672 assert(Src.ShuffleVec.getValueType() == ShuffleVT);
5673 );
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005674
5675 // The stars all align, our next step is to produce the mask for the shuffle.
5676 SmallVector<int, 8> Mask(ShuffleVT.getVectorNumElements(), -1);
5677 int BitsPerShuffleLane = ShuffleVT.getVectorElementType().getSizeInBits();
5678 for (unsigned i = 0; i < VT.getVectorNumElements(); ++i) {
5679 SDValue Entry = Op.getOperand(i);
5680 if (Entry.getOpcode() == ISD::UNDEF)
5681 continue;
5682
5683 auto Src = std::find(Sources.begin(), Sources.end(), Entry.getOperand(0));
5684 int EltNo = cast<ConstantSDNode>(Entry.getOperand(1))->getSExtValue();
5685
5686 // EXTRACT_VECTOR_ELT performs an implicit any_ext; BUILD_VECTOR an implicit
5687 // trunc. So only std::min(SrcBits, DestBits) actually get defined in this
5688 // segment.
5689 EVT OrigEltTy = Entry.getOperand(0).getValueType().getVectorElementType();
5690 int BitsDefined = std::min(OrigEltTy.getSizeInBits(),
5691 VT.getVectorElementType().getSizeInBits());
5692 int LanesDefined = BitsDefined / BitsPerShuffleLane;
5693
5694 // This source is expected to fill ResMultiplier lanes of the final shuffle,
5695 // starting at the appropriate offset.
5696 int *LaneMask = &Mask[i * ResMultiplier];
5697
5698 int ExtractBase = EltNo * Src->WindowScale + Src->WindowBase;
5699 ExtractBase += NumElts * (Src - Sources.begin());
5700 for (int j = 0; j < LanesDefined; ++j)
5701 LaneMask[j] = ExtractBase + j;
Bob Wilson6f2b8962011-01-07 21:37:30 +00005702 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005703
Bob Wilson6f2b8962011-01-07 21:37:30 +00005704 // Final check before we try to produce nonsense...
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005705 if (!isShuffleMaskLegal(Mask, ShuffleVT))
5706 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005707
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005708 // We can't handle more than two sources. This should have already
5709 // been checked before this point.
5710 assert(Sources.size() <= 2 && "Too many sources!");
5711
5712 SDValue ShuffleOps[] = { DAG.getUNDEF(ShuffleVT), DAG.getUNDEF(ShuffleVT) };
5713 for (unsigned i = 0; i < Sources.size(); ++i)
5714 ShuffleOps[i] = Sources[i].ShuffleVec;
5715
5716 SDValue Shuffle = DAG.getVectorShuffle(ShuffleVT, dl, ShuffleOps[0],
5717 ShuffleOps[1], &Mask[0]);
5718 return DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
Bob Wilson6f2b8962011-01-07 21:37:30 +00005719}
5720
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005721/// isShuffleMaskLegal - Targets can use this to indicate that they only
5722/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5723/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5724/// are assumed to be legal.
5725bool
5726ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
5727 EVT VT) const {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005728 if (VT.getVectorNumElements() == 4 &&
5729 (VT.is128BitVector() || VT.is64BitVector())) {
5730 unsigned PFIndexes[4];
5731 for (unsigned i = 0; i != 4; ++i) {
5732 if (M[i] < 0)
5733 PFIndexes[i] = 8;
5734 else
5735 PFIndexes[i] = M[i];
5736 }
5737
5738 // Compute the index in the perfect shuffle table.
5739 unsigned PFTableIndex =
5740 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
5741 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5742 unsigned Cost = (PFEntry >> 30);
5743
5744 if (Cost <= 4)
5745 return true;
5746 }
5747
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005748 bool ReverseVEXT, isV_UNDEF;
Bob Wilsona7062312009-08-21 20:54:19 +00005749 unsigned Imm, WhichResult;
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005750
Bob Wilson846bd792010-06-07 23:53:38 +00005751 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5752 return (EltSize >= 32 ||
5753 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005754 isVREVMask(M, VT, 64) ||
5755 isVREVMask(M, VT, 32) ||
5756 isVREVMask(M, VT, 16) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005757 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling865f8b52011-03-15 21:15:20 +00005758 isVTBLMask(M, VT) ||
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005759 isNEONTwoResultShuffleMask(M, VT, WhichResult, isV_UNDEF) ||
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005760 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005761}
5762
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005763/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5764/// the specified operations to build the shuffle.
5765static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
5766 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005767 SDLoc dl) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005768 unsigned OpNum = (PFEntry >> 26) & 0x0F;
5769 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
5770 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
5771
5772 enum {
5773 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
5774 OP_VREV,
5775 OP_VDUP0,
5776 OP_VDUP1,
5777 OP_VDUP2,
5778 OP_VDUP3,
5779 OP_VEXT1,
5780 OP_VEXT2,
5781 OP_VEXT3,
5782 OP_VUZPL, // VUZP, left result
5783 OP_VUZPR, // VUZP, right result
5784 OP_VZIPL, // VZIP, left result
5785 OP_VZIPR, // VZIP, right result
5786 OP_VTRNL, // VTRN, left result
5787 OP_VTRNR // VTRN, right result
5788 };
5789
5790 if (OpNum == OP_COPY) {
5791 if (LHSID == (1*9+2)*9+3) return LHS;
5792 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5793 return RHS;
5794 }
5795
5796 SDValue OpLHS, OpRHS;
5797 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5798 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
5799 EVT VT = OpLHS.getValueType();
5800
5801 switch (OpNum) {
5802 default: llvm_unreachable("Unknown shuffle opcode!");
5803 case OP_VREV:
Tanya Lattner48b182c2011-05-18 06:42:21 +00005804 // VREV divides the vector in half and swaps within the half.
Tanya Lattner1d117202011-05-18 21:44:54 +00005805 if (VT.getVectorElementType() == MVT::i32 ||
5806 VT.getVectorElementType() == MVT::f32)
Tanya Lattner48b182c2011-05-18 06:42:21 +00005807 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
5808 // vrev <4 x i16> -> VREV32
5809 if (VT.getVectorElementType() == MVT::i16)
5810 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
5811 // vrev <4 x i8> -> VREV16
5812 assert(VT.getVectorElementType() == MVT::i8);
5813 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005814 case OP_VDUP0:
5815 case OP_VDUP1:
5816 case OP_VDUP2:
5817 case OP_VDUP3:
5818 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005819 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, dl, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005820 case OP_VEXT1:
5821 case OP_VEXT2:
5822 case OP_VEXT3:
5823 return DAG.getNode(ARMISD::VEXT, dl, VT,
5824 OpLHS, OpRHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005825 DAG.getConstant(OpNum - OP_VEXT1 + 1, dl, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005826 case OP_VUZPL:
5827 case OP_VUZPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005828 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005829 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
5830 case OP_VZIPL:
5831 case OP_VZIPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005832 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005833 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
5834 case OP_VTRNL:
5835 case OP_VTRNR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005836 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5837 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005838 }
5839}
5840
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005841static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005842 ArrayRef<int> ShuffleMask,
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005843 SelectionDAG &DAG) {
5844 // Check to see if we can use the VTBL instruction.
5845 SDValue V1 = Op.getOperand(0);
5846 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005847 SDLoc DL(Op);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005848
5849 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramer339ced42012-01-15 13:16:05 +00005850 for (ArrayRef<int>::iterator
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005851 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005852 VTBLMask.push_back(DAG.getConstant(*I, DL, MVT::i32));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005853
5854 if (V2.getNode()->getOpcode() == ISD::UNDEF)
5855 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
Craig Topper48d114b2014-04-26 18:35:24 +00005856 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlingebecb332011-03-15 20:47:26 +00005857
Owen Anderson77aa2662011-04-05 21:48:57 +00005858 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Craig Topper48d114b2014-04-26 18:35:24 +00005859 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005860}
5861
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005862static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
5863 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005864 SDLoc DL(Op);
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005865 SDValue OpLHS = Op.getOperand(0);
5866 EVT VT = OpLHS.getValueType();
5867
5868 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
5869 "Expect an v8i16/v16i8 type");
5870 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
5871 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
5872 // extract the first 8 bytes into the top double word and the last 8 bytes
5873 // into the bottom double word. The v8i16 case is similar.
5874 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
5875 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005876 DAG.getConstant(ExtractNum, DL, MVT::i32));
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005877}
5878
Bob Wilson2e076c42009-06-22 23:27:02 +00005879static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005880 SDValue V1 = Op.getOperand(0);
5881 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005882 SDLoc dl(Op);
Bob Wilsonea3a4022009-08-12 22:31:50 +00005883 EVT VT = Op.getValueType();
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005884 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsonea3a4022009-08-12 22:31:50 +00005885
Bob Wilsonc6800b52009-08-13 02:13:04 +00005886 // Convert shuffles that are directly supported on NEON to target-specific
5887 // DAG nodes, instead of keeping them as shuffles and matching them again
5888 // during code selection. This is more efficient and avoids the possibility
5889 // of inconsistencies between legalization and selection.
Bob Wilson3e4c0122009-08-13 06:01:30 +00005890 // FIXME: floating-point vectors should be canonicalized to integer vectors
5891 // of the same time so that they get CSEd properly.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005892 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005893
Bob Wilson846bd792010-06-07 23:53:38 +00005894 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5895 if (EltSize <= 32) {
5896 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
5897 int Lane = SVN->getSplatIndex();
5898 // If this is undef splat, generate it via "just" vdup, if possible.
5899 if (Lane == -1) Lane = 0;
Anton Korobeynikov4d237542009-11-02 00:12:06 +00005900
Dan Gohman198b7ff2011-11-03 21:49:52 +00005901 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson846bd792010-06-07 23:53:38 +00005902 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5903 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5904 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00005905 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
5906 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
5907 // reaches it).
5908 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
5909 !isa<ConstantSDNode>(V1.getOperand(0))) {
5910 bool IsScalarToVector = true;
5911 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
5912 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
5913 IsScalarToVector = false;
5914 break;
5915 }
5916 if (IsScalarToVector)
5917 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5918 }
Bob Wilson846bd792010-06-07 23:53:38 +00005919 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005920 DAG.getConstant(Lane, dl, MVT::i32));
Bob Wilsoneb54d512009-08-14 05:13:08 +00005921 }
Bob Wilson846bd792010-06-07 23:53:38 +00005922
5923 bool ReverseVEXT;
5924 unsigned Imm;
5925 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
5926 if (ReverseVEXT)
5927 std::swap(V1, V2);
5928 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005929 DAG.getConstant(Imm, dl, MVT::i32));
Bob Wilson846bd792010-06-07 23:53:38 +00005930 }
5931
5932 if (isVREVMask(ShuffleMask, VT, 64))
5933 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
5934 if (isVREVMask(ShuffleMask, VT, 32))
5935 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
5936 if (isVREVMask(ShuffleMask, VT, 16))
5937 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
5938
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005939 if (V2->getOpcode() == ISD::UNDEF &&
5940 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
5941 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005942 DAG.getConstant(Imm, dl, MVT::i32));
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005943 }
5944
Bob Wilson846bd792010-06-07 23:53:38 +00005945 // Check for Neon shuffles that modify both input vectors in place.
5946 // If both results are used, i.e., if there are two shuffles with the same
5947 // source operands and with masks corresponding to both results of one of
5948 // these operations, DAG memoization will ensure that a single node is
5949 // used for both shuffles.
5950 unsigned WhichResult;
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005951 bool isV_UNDEF;
5952 if (unsigned ShuffleOpc = isNEONTwoResultShuffleMask(
5953 ShuffleMask, VT, WhichResult, isV_UNDEF)) {
5954 if (isV_UNDEF)
5955 V2 = V1;
5956 return DAG.getNode(ShuffleOpc, dl, DAG.getVTList(VT, VT), V1, V2)
5957 .getValue(WhichResult);
5958 }
Bob Wilson846bd792010-06-07 23:53:38 +00005959
Ahmed Bougacha9a909422015-06-19 02:32:35 +00005960 // Also check for these shuffles through CONCAT_VECTORS: we canonicalize
5961 // shuffles that produce a result larger than their operands with:
5962 // shuffle(concat(v1, undef), concat(v2, undef))
5963 // ->
5964 // shuffle(concat(v1, v2), undef)
5965 // because we can access quad vectors (see PerformVECTOR_SHUFFLECombine).
5966 //
5967 // This is useful in the general case, but there are special cases where
5968 // native shuffles produce larger results: the two-result ops.
5969 //
5970 // Look through the concat when lowering them:
5971 // shuffle(concat(v1, v2), undef)
5972 // ->
5973 // concat(VZIP(v1, v2):0, :1)
5974 //
5975 if (V1->getOpcode() == ISD::CONCAT_VECTORS &&
5976 V2->getOpcode() == ISD::UNDEF) {
5977 SDValue SubV1 = V1->getOperand(0);
5978 SDValue SubV2 = V1->getOperand(1);
5979 EVT SubVT = SubV1.getValueType();
5980
5981 // We expect these to have been canonicalized to -1.
5982 assert(std::all_of(ShuffleMask.begin(), ShuffleMask.end(), [&](int i) {
5983 return i < (int)VT.getVectorNumElements();
5984 }) && "Unexpected shuffle index into UNDEF operand!");
5985
5986 if (unsigned ShuffleOpc = isNEONTwoResultShuffleMask(
5987 ShuffleMask, SubVT, WhichResult, isV_UNDEF)) {
5988 if (isV_UNDEF)
5989 SubV2 = SubV1;
5990 assert((WhichResult == 0) &&
5991 "In-place shuffle of concat can only have one result!");
5992 SDValue Res = DAG.getNode(ShuffleOpc, dl, DAG.getVTList(SubVT, SubVT),
5993 SubV1, SubV2);
5994 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Res.getValue(0),
5995 Res.getValue(1));
5996 }
5997 }
Bob Wilsoncce31f62009-08-14 05:08:32 +00005998 }
Bob Wilson32cd8552009-08-19 17:03:43 +00005999
Bob Wilsona7062312009-08-21 20:54:19 +00006000 // If the shuffle is not directly supported and it has 4 elements, use
6001 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilson91fdf682010-05-22 00:23:12 +00006002 unsigned NumElts = VT.getVectorNumElements();
6003 if (NumElts == 4) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006004 unsigned PFIndexes[4];
6005 for (unsigned i = 0; i != 4; ++i) {
6006 if (ShuffleMask[i] < 0)
6007 PFIndexes[i] = 8;
6008 else
6009 PFIndexes[i] = ShuffleMask[i];
6010 }
6011
6012 // Compute the index in the perfect shuffle table.
6013 unsigned PFTableIndex =
6014 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006015 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6016 unsigned Cost = (PFEntry >> 30);
6017
6018 if (Cost <= 4)
6019 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
6020 }
Bob Wilsonea3a4022009-08-12 22:31:50 +00006021
Bob Wilsond8a9a042010-06-04 00:04:02 +00006022 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilson91fdf682010-05-22 00:23:12 +00006023 if (EltSize >= 32) {
6024 // Do the expansion with floating-point types, since that is what the VFP
6025 // registers are defined to use, and since i64 is not legal.
6026 EVT EltVT = EVT::getFloatingPointVT(EltSize);
6027 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00006028 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
6029 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilsond8a9a042010-06-04 00:04:02 +00006030 SmallVector<SDValue, 8> Ops;
Bob Wilson91fdf682010-05-22 00:23:12 +00006031 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson59549942010-05-20 18:39:53 +00006032 if (ShuffleMask[i] < 0)
Bob Wilsond8a9a042010-06-04 00:04:02 +00006033 Ops.push_back(DAG.getUNDEF(EltVT));
6034 else
6035 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6036 ShuffleMask[i] < (int)NumElts ? V1 : V2,
6037 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006038 dl, MVT::i32)));
Bob Wilson59549942010-05-20 18:39:53 +00006039 }
Craig Topper48d114b2014-04-26 18:35:24 +00006040 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006041 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson59549942010-05-20 18:39:53 +00006042 }
6043
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00006044 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
6045 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
6046
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006047 if (VT == MVT::v8i8) {
6048 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
6049 if (NewOp.getNode())
6050 return NewOp;
6051 }
6052
Bob Wilson6f34e272009-08-14 05:16:33 +00006053 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00006054}
6055
Eli Friedmana5e244c2011-10-24 23:08:52 +00006056static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
6057 // INSERT_VECTOR_ELT is legal only for immediate indexes.
6058 SDValue Lane = Op.getOperand(2);
6059 if (!isa<ConstantSDNode>(Lane))
6060 return SDValue();
6061
6062 return Op;
6063}
6064
Bob Wilson2e076c42009-06-22 23:27:02 +00006065static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilsonceb49292010-11-03 16:24:50 +00006066 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson2e076c42009-06-22 23:27:02 +00006067 SDValue Lane = Op.getOperand(1);
Bob Wilsonceb49292010-11-03 16:24:50 +00006068 if (!isa<ConstantSDNode>(Lane))
6069 return SDValue();
6070
6071 SDValue Vec = Op.getOperand(0);
6072 if (Op.getValueType() == MVT::i32 &&
6073 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006074 SDLoc dl(Op);
Bob Wilsonceb49292010-11-03 16:24:50 +00006075 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
6076 }
6077
6078 return Op;
Bob Wilson2e076c42009-06-22 23:27:02 +00006079}
6080
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006081static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
6082 // The only time a CONCAT_VECTORS operation can have legal types is when
6083 // two 64-bit vectors are concatenated to a 128-bit vector.
6084 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
6085 "unexpected CONCAT_VECTORS");
Andrew Trickef9de2a2013-05-25 02:42:55 +00006086 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006087 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006088 SDValue Op0 = Op.getOperand(0);
6089 SDValue Op1 = Op.getOperand(1);
6090 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00006091 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00006092 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006093 DAG.getIntPtrConstant(0, dl));
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006094 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00006095 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00006096 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006097 DAG.getIntPtrConstant(1, dl));
Wesley Peck527da1b2010-11-23 03:31:01 +00006098 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00006099}
6100
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006101/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
6102/// element has been zero/sign-extended, depending on the isSigned parameter,
6103/// from an integer type half its size.
6104static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
6105 bool isSigned) {
6106 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
6107 EVT VT = N->getValueType(0);
6108 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
6109 SDNode *BVN = N->getOperand(0).getNode();
6110 if (BVN->getValueType(0) != MVT::v4i32 ||
6111 BVN->getOpcode() != ISD::BUILD_VECTOR)
6112 return false;
Mehdi Aminiffc14022015-07-08 01:00:38 +00006113 unsigned LoElt = DAG.getDataLayout().isBigEndian() ? 1 : 0;
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006114 unsigned HiElt = 1 - LoElt;
6115 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
6116 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
6117 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
6118 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
6119 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
6120 return false;
6121 if (isSigned) {
6122 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
6123 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
6124 return true;
6125 } else {
6126 if (Hi0->isNullValue() && Hi1->isNullValue())
6127 return true;
6128 }
6129 return false;
6130 }
6131
6132 if (N->getOpcode() != ISD::BUILD_VECTOR)
6133 return false;
6134
6135 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
6136 SDNode *Elt = N->getOperand(i).getNode();
6137 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
6138 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
6139 unsigned HalfSize = EltSize / 2;
6140 if (isSigned) {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00006141 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006142 return false;
6143 } else {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00006144 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006145 return false;
6146 }
6147 continue;
6148 }
6149 return false;
6150 }
6151
6152 return true;
6153}
6154
6155/// isSignExtended - Check if a node is a vector value that is sign-extended
6156/// or a constant BUILD_VECTOR with sign-extended elements.
6157static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
6158 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
6159 return true;
6160 if (isExtendedBUILD_VECTOR(N, DAG, true))
6161 return true;
6162 return false;
6163}
6164
6165/// isZeroExtended - Check if a node is a vector value that is zero-extended
6166/// or a constant BUILD_VECTOR with zero-extended elements.
6167static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
6168 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
6169 return true;
6170 if (isExtendedBUILD_VECTOR(N, DAG, false))
6171 return true;
6172 return false;
6173}
6174
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006175static EVT getExtensionTo64Bits(const EVT &OrigVT) {
6176 if (OrigVT.getSizeInBits() >= 64)
6177 return OrigVT;
6178
6179 assert(OrigVT.isSimple() && "Expecting a simple value type");
6180
6181 MVT::SimpleValueType OrigSimpleTy = OrigVT.getSimpleVT().SimpleTy;
6182 switch (OrigSimpleTy) {
6183 default: llvm_unreachable("Unexpected Vector Type");
6184 case MVT::v2i8:
6185 case MVT::v2i16:
6186 return MVT::v2i32;
6187 case MVT::v4i8:
6188 return MVT::v4i16;
6189 }
6190}
6191
Sebastian Popa204f722012-11-30 19:08:04 +00006192/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
6193/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
6194/// We insert the required extension here to get the vector to fill a D register.
6195static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
6196 const EVT &OrigTy,
6197 const EVT &ExtTy,
6198 unsigned ExtOpcode) {
6199 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
6200 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
6201 // 64-bits we need to insert a new extension so that it will be 64-bits.
6202 assert(ExtTy.is128BitVector() && "Unexpected extension size");
6203 if (OrigTy.getSizeInBits() >= 64)
6204 return N;
6205
6206 // Must extend size to at least 64 bits to be used as an operand for VMULL.
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006207 EVT NewVT = getExtensionTo64Bits(OrigTy);
6208
Andrew Trickef9de2a2013-05-25 02:42:55 +00006209 return DAG.getNode(ExtOpcode, SDLoc(N), NewVT, N);
Sebastian Popa204f722012-11-30 19:08:04 +00006210}
6211
6212/// SkipLoadExtensionForVMULL - return a load of the original vector size that
6213/// does not do any sign/zero extension. If the original vector is less
6214/// than 64 bits, an appropriate extension will be added after the load to
6215/// reach a total size of 64 bits. We have to add the extension separately
6216/// because ARM does not have a sign/zero extending load for vectors.
6217static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006218 EVT ExtendedTy = getExtensionTo64Bits(LD->getMemoryVT());
6219
6220 // The load already has the right type.
6221 if (ExtendedTy == LD->getMemoryVT())
Andrew Trickef9de2a2013-05-25 02:42:55 +00006222 return DAG.getLoad(LD->getMemoryVT(), SDLoc(LD), LD->getChain(),
Sebastian Popa204f722012-11-30 19:08:04 +00006223 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
6224 LD->isNonTemporal(), LD->isInvariant(),
6225 LD->getAlignment());
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006226
6227 // We need to create a zextload/sextload. We cannot just create a load
6228 // followed by a zext/zext node because LowerMUL is also run during normal
6229 // operation legalization where we can't create illegal types.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006230 return DAG.getExtLoad(LD->getExtensionType(), SDLoc(LD), ExtendedTy,
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006231 LD->getChain(), LD->getBasePtr(), LD->getPointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00006232 LD->getMemoryVT(), LD->isVolatile(), LD->isInvariant(),
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006233 LD->isNonTemporal(), LD->getAlignment());
Sebastian Popa204f722012-11-30 19:08:04 +00006234}
6235
6236/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
6237/// extending load, or BUILD_VECTOR with extended elements, return the
6238/// unextended value. The unextended vector should be 64 bits so that it can
6239/// be used as an operand to a VMULL instruction. If the original vector size
6240/// before extension is less than 64 bits we add a an extension to resize
6241/// the vector to 64 bits.
6242static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilson38ab35a2010-09-01 23:50:19 +00006243 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popa204f722012-11-30 19:08:04 +00006244 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
6245 N->getOperand(0)->getValueType(0),
6246 N->getValueType(0),
6247 N->getOpcode());
6248
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006249 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popa204f722012-11-30 19:08:04 +00006250 return SkipLoadExtensionForVMULL(LD, DAG);
6251
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006252 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
6253 // have been legalized as a BITCAST from v4i32.
6254 if (N->getOpcode() == ISD::BITCAST) {
6255 SDNode *BVN = N->getOperand(0).getNode();
6256 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
6257 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
Mehdi Aminiffc14022015-07-08 01:00:38 +00006258 unsigned LowElt = DAG.getDataLayout().isBigEndian() ? 1 : 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006259 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N), MVT::v2i32,
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006260 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
6261 }
6262 // Construct a new BUILD_VECTOR with elements truncated to half the size.
6263 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
6264 EVT VT = N->getValueType(0);
6265 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
6266 unsigned NumElts = VT.getVectorNumElements();
6267 MVT TruncVT = MVT::getIntegerVT(EltSize);
6268 SmallVector<SDValue, 8> Ops;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006269 SDLoc dl(N);
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006270 for (unsigned i = 0; i != NumElts; ++i) {
6271 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
6272 const APInt &CInt = C->getAPIntValue();
Bob Wilson9245c932012-04-30 16:53:34 +00006273 // Element types smaller than 32 bits are not legal, so use i32 elements.
6274 // The values are implicitly truncated so sext vs. zext doesn't matter.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006275 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), dl, MVT::i32));
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006276 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006277 return DAG.getNode(ISD::BUILD_VECTOR, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00006278 MVT::getVectorVT(TruncVT, NumElts), Ops);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006279}
6280
Evan Chenge2086e72011-03-29 01:56:09 +00006281static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
6282 unsigned Opcode = N->getOpcode();
6283 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
6284 SDNode *N0 = N->getOperand(0).getNode();
6285 SDNode *N1 = N->getOperand(1).getNode();
6286 return N0->hasOneUse() && N1->hasOneUse() &&
6287 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
6288 }
6289 return false;
6290}
6291
6292static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
6293 unsigned Opcode = N->getOpcode();
6294 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
6295 SDNode *N0 = N->getOperand(0).getNode();
6296 SDNode *N1 = N->getOperand(1).getNode();
6297 return N0->hasOneUse() && N1->hasOneUse() &&
6298 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
6299 }
6300 return false;
6301}
6302
Bob Wilson38ab35a2010-09-01 23:50:19 +00006303static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
6304 // Multiplications are only custom-lowered for 128-bit vectors so that
6305 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
6306 EVT VT = Op.getValueType();
Sebastian Popa204f722012-11-30 19:08:04 +00006307 assert(VT.is128BitVector() && VT.isInteger() &&
6308 "unexpected type for custom-lowering ISD::MUL");
Bob Wilson38ab35a2010-09-01 23:50:19 +00006309 SDNode *N0 = Op.getOperand(0).getNode();
6310 SDNode *N1 = Op.getOperand(1).getNode();
6311 unsigned NewOpc = 0;
Evan Chenge2086e72011-03-29 01:56:09 +00006312 bool isMLA = false;
6313 bool isN0SExt = isSignExtended(N0, DAG);
6314 bool isN1SExt = isSignExtended(N1, DAG);
6315 if (isN0SExt && isN1SExt)
Bob Wilson38ab35a2010-09-01 23:50:19 +00006316 NewOpc = ARMISD::VMULLs;
Evan Chenge2086e72011-03-29 01:56:09 +00006317 else {
6318 bool isN0ZExt = isZeroExtended(N0, DAG);
6319 bool isN1ZExt = isZeroExtended(N1, DAG);
6320 if (isN0ZExt && isN1ZExt)
6321 NewOpc = ARMISD::VMULLu;
6322 else if (isN1SExt || isN1ZExt) {
6323 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
6324 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
6325 if (isN1SExt && isAddSubSExt(N0, DAG)) {
6326 NewOpc = ARMISD::VMULLs;
6327 isMLA = true;
6328 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
6329 NewOpc = ARMISD::VMULLu;
6330 isMLA = true;
6331 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
6332 std::swap(N0, N1);
6333 NewOpc = ARMISD::VMULLu;
6334 isMLA = true;
6335 }
6336 }
6337
6338 if (!NewOpc) {
6339 if (VT == MVT::v2i64)
6340 // Fall through to expand this. It is not legal.
6341 return SDValue();
6342 else
6343 // Other vector multiplications are legal.
6344 return Op;
6345 }
6346 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00006347
6348 // Legalize to a VMULL instruction.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006349 SDLoc DL(Op);
Evan Chenge2086e72011-03-29 01:56:09 +00006350 SDValue Op0;
Sebastian Popa204f722012-11-30 19:08:04 +00006351 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006352 if (!isMLA) {
Sebastian Popa204f722012-11-30 19:08:04 +00006353 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006354 assert(Op0.getValueType().is64BitVector() &&
6355 Op1.getValueType().is64BitVector() &&
6356 "unexpected types for extended operands to VMULL");
6357 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
6358 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00006359
Evan Chenge2086e72011-03-29 01:56:09 +00006360 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
6361 // isel lowering to take advantage of no-stall back to back vmul + vmla.
6362 // vmull q0, d4, d6
6363 // vmlal q0, d5, d6
6364 // is faster than
6365 // vaddl q0, d4, d5
6366 // vmovl q1, d6
6367 // vmul q0, q0, q1
Sebastian Popa204f722012-11-30 19:08:04 +00006368 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
6369 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006370 EVT Op1VT = Op1.getValueType();
6371 return DAG.getNode(N0->getOpcode(), DL, VT,
6372 DAG.getNode(NewOpc, DL, VT,
6373 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
6374 DAG.getNode(NewOpc, DL, VT,
6375 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilson38ab35a2010-09-01 23:50:19 +00006376}
6377
Owen Anderson77aa2662011-04-05 21:48:57 +00006378static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00006379LowerSDIV_v4i8(SDValue X, SDValue Y, SDLoc dl, SelectionDAG &DAG) {
Sanjay Patela2607012015-09-16 16:31:21 +00006380 // TODO: Should this propagate fast-math-flags?
6381
Nate Begemanfa62d502011-02-11 20:53:29 +00006382 // Convert to float
6383 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
6384 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
6385 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
6386 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
6387 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
6388 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
6389 // Get reciprocal estimate.
6390 // float4 recip = vrecpeq_f32(yf);
Owen Anderson77aa2662011-04-05 21:48:57 +00006391 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006392 DAG.getConstant(Intrinsic::arm_neon_vrecpe, dl, MVT::i32),
6393 Y);
Nate Begemanfa62d502011-02-11 20:53:29 +00006394 // Because char has a smaller range than uchar, we can actually get away
6395 // without any newton steps. This requires that we use a weird bias
6396 // of 0xb000, however (again, this has been exhaustively tested).
6397 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
6398 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
6399 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006400 Y = DAG.getConstant(0xb000, dl, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006401 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
6402 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
6403 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
6404 // Convert back to short.
6405 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
6406 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
6407 return X;
6408}
6409
Owen Anderson77aa2662011-04-05 21:48:57 +00006410static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00006411LowerSDIV_v4i16(SDValue N0, SDValue N1, SDLoc dl, SelectionDAG &DAG) {
Sanjay Patela2607012015-09-16 16:31:21 +00006412 // TODO: Should this propagate fast-math-flags?
6413
Nate Begemanfa62d502011-02-11 20:53:29 +00006414 SDValue N2;
6415 // Convert to float.
6416 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
6417 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
6418 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
6419 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
6420 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
6421 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006422
Nate Begemanfa62d502011-02-11 20:53:29 +00006423 // Use reciprocal estimate and one refinement step.
6424 // float4 recip = vrecpeq_f32(yf);
6425 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006426 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006427 DAG.getConstant(Intrinsic::arm_neon_vrecpe, dl, MVT::i32),
6428 N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006429 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006430 DAG.getConstant(Intrinsic::arm_neon_vrecps, dl, MVT::i32),
Nate Begemanfa62d502011-02-11 20:53:29 +00006431 N1, N2);
6432 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6433 // Because short has a smaller range than ushort, we can actually get away
6434 // with only a single newton step. This requires that we use a weird bias
6435 // of 89, however (again, this has been exhaustively tested).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006436 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begemanfa62d502011-02-11 20:53:29 +00006437 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6438 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006439 N1 = DAG.getConstant(0x89, dl, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006440 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6441 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6442 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6443 // Convert back to integer and return.
6444 // return vmovn_s32(vcvt_s32_f32(result));
6445 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6446 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6447 return N0;
6448}
6449
6450static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
6451 EVT VT = Op.getValueType();
6452 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6453 "unexpected type for custom-lowering ISD::SDIV");
6454
Andrew Trickef9de2a2013-05-25 02:42:55 +00006455 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006456 SDValue N0 = Op.getOperand(0);
6457 SDValue N1 = Op.getOperand(1);
6458 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006459
Nate Begemanfa62d502011-02-11 20:53:29 +00006460 if (VT == MVT::v8i8) {
6461 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
6462 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006463
Nate Begemanfa62d502011-02-11 20:53:29 +00006464 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006465 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006466 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006467 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006468 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006469 DAG.getIntPtrConstant(0, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006470 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006471 DAG.getIntPtrConstant(0, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006472
6473 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
6474 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
6475
6476 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6477 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006478
Nate Begemanfa62d502011-02-11 20:53:29 +00006479 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
6480 return N0;
6481 }
6482 return LowerSDIV_v4i16(N0, N1, dl, DAG);
6483}
6484
6485static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
Sanjay Patela2607012015-09-16 16:31:21 +00006486 // TODO: Should this propagate fast-math-flags?
Nate Begemanfa62d502011-02-11 20:53:29 +00006487 EVT VT = Op.getValueType();
6488 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6489 "unexpected type for custom-lowering ISD::UDIV");
6490
Andrew Trickef9de2a2013-05-25 02:42:55 +00006491 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006492 SDValue N0 = Op.getOperand(0);
6493 SDValue N1 = Op.getOperand(1);
6494 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006495
Nate Begemanfa62d502011-02-11 20:53:29 +00006496 if (VT == MVT::v8i8) {
6497 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
6498 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006499
Nate Begemanfa62d502011-02-11 20:53:29 +00006500 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006501 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006502 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006503 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006504 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006505 DAG.getIntPtrConstant(0, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006506 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006507 DAG.getIntPtrConstant(0, dl));
Owen Anderson77aa2662011-04-05 21:48:57 +00006508
Nate Begemanfa62d502011-02-11 20:53:29 +00006509 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
6510 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson77aa2662011-04-05 21:48:57 +00006511
Nate Begemanfa62d502011-02-11 20:53:29 +00006512 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6513 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006514
6515 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006516 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, dl,
6517 MVT::i32),
Nate Begemanfa62d502011-02-11 20:53:29 +00006518 N0);
6519 return N0;
6520 }
Owen Anderson77aa2662011-04-05 21:48:57 +00006521
Nate Begemanfa62d502011-02-11 20:53:29 +00006522 // v4i16 sdiv ... Convert to float.
6523 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
6524 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
6525 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
6526 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
6527 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006528 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begemanfa62d502011-02-11 20:53:29 +00006529
6530 // Use reciprocal estimate and two refinement steps.
6531 // float4 recip = vrecpeq_f32(yf);
6532 // recip *= vrecpsq_f32(yf, recip);
6533 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006534 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006535 DAG.getConstant(Intrinsic::arm_neon_vrecpe, dl, MVT::i32),
6536 BN1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006537 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006538 DAG.getConstant(Intrinsic::arm_neon_vrecps, dl, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006539 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006540 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson77aa2662011-04-05 21:48:57 +00006541 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006542 DAG.getConstant(Intrinsic::arm_neon_vrecps, dl, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006543 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006544 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6545 // Simply multiplying by the reciprocal estimate can leave us a few ulps
6546 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
6547 // and that it will never cause us to return an answer too large).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006548 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006549 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6550 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006551 N1 = DAG.getConstant(2, dl, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006552 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6553 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6554 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6555 // Convert back to integer and return.
6556 // return vmovn_u32(vcvt_s32_f32(result));
6557 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6558 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6559 return N0;
6560}
6561
Evan Chenge8916542011-08-30 01:34:54 +00006562static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
6563 EVT VT = Op.getNode()->getValueType(0);
6564 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
6565
6566 unsigned Opc;
6567 bool ExtraOp = false;
6568 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00006569 default: llvm_unreachable("Invalid code");
Evan Chenge8916542011-08-30 01:34:54 +00006570 case ISD::ADDC: Opc = ARMISD::ADDC; break;
6571 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
6572 case ISD::SUBC: Opc = ARMISD::SUBC; break;
6573 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
6574 }
6575
6576 if (!ExtraOp)
Andrew Trickef9de2a2013-05-25 02:42:55 +00006577 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006578 Op.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006579 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006580 Op.getOperand(1), Op.getOperand(2));
6581}
6582
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006583SDValue ARMTargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
6584 assert(Subtarget->isTargetDarwin());
6585
6586 // For iOS, we want to call an alternative entry point: __sincos_stret,
6587 // return values are passed via sret.
6588 SDLoc dl(Op);
6589 SDValue Arg = Op.getOperand(0);
6590 EVT ArgVT = Arg.getValueType();
6591 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Mehdi Amini44ede332015-07-09 02:09:04 +00006592 auto PtrVT = getPointerTy(DAG.getDataLayout());
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006593
6594 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006595
6596 // Pair of floats / doubles used to pass the result.
Reid Kleckner343c3952014-11-20 23:51:47 +00006597 StructType *RetTy = StructType::get(ArgTy, ArgTy, nullptr);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006598
6599 // Create stack object for sret.
Mehdi Amini44ede332015-07-09 02:09:04 +00006600 auto &DL = DAG.getDataLayout();
6601 const uint64_t ByteSize = DL.getTypeAllocSize(RetTy);
6602 const unsigned StackAlign = DL.getPrefTypeAlignment(RetTy);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006603 int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00006604 SDValue SRet = DAG.getFrameIndex(FrameIdx, getPointerTy(DL));
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006605
6606 ArgListTy Args;
6607 ArgListEntry Entry;
6608
6609 Entry.Node = SRet;
6610 Entry.Ty = RetTy->getPointerTo();
6611 Entry.isSExt = false;
6612 Entry.isZExt = false;
6613 Entry.isSRet = true;
6614 Args.push_back(Entry);
6615
6616 Entry.Node = Arg;
6617 Entry.Ty = ArgTy;
6618 Entry.isSExt = false;
6619 Entry.isZExt = false;
6620 Args.push_back(Entry);
6621
Saleem Abdulrasool4966f582015-09-20 03:19:09 +00006622 const char *LibcallName =
6623 (ArgVT == MVT::f64) ? "__sincos_stret" : "__sincosf_stret";
Mehdi Amini44ede332015-07-09 02:09:04 +00006624 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy(DL));
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006625
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006626 TargetLowering::CallLoweringInfo CLI(DAG);
6627 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
6628 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()), Callee,
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00006629 std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006630 .setDiscardResult();
6631
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006632 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
6633
6634 SDValue LoadSin = DAG.getLoad(ArgVT, dl, CallResult.second, SRet,
6635 MachinePointerInfo(), false, false, false, 0);
6636
6637 // Address of cos field.
Mehdi Amini44ede332015-07-09 02:09:04 +00006638 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, SRet,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006639 DAG.getIntPtrConstant(ArgVT.getStoreSize(), dl));
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006640 SDValue LoadCos = DAG.getLoad(ArgVT, dl, LoadSin.getValue(1), Add,
6641 MachinePointerInfo(), false, false, false, 0);
6642
6643 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
6644 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys,
6645 LoadSin.getValue(0), LoadCos.getValue(0));
6646}
6647
Eli Friedman10f9ce22011-09-15 22:26:18 +00006648static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanba912e02011-09-15 22:18:49 +00006649 // Monotonic load/store is legal for all targets
6650 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
6651 return Op;
6652
Alp Tokercb402912014-01-24 17:20:08 +00006653 // Acquire/Release load/store is not legal for targets without a
Eli Friedmanba912e02011-09-15 22:18:49 +00006654 // dmb or equivalent available.
6655 return SDValue();
6656}
6657
Tim Northoverbc933082013-05-23 19:11:20 +00006658static void ReplaceREADCYCLECOUNTER(SDNode *N,
6659 SmallVectorImpl<SDValue> &Results,
6660 SelectionDAG &DAG,
6661 const ARMSubtarget *Subtarget) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006662 SDLoc DL(N);
Ahmed Bougachaf9c19da2015-08-28 01:49:59 +00006663 // Under Power Management extensions, the cycle-count is:
6664 // mrc p15, #0, <Rt>, c9, c13, #0
6665 SDValue Ops[] = { N->getOperand(0), // Chain
6666 DAG.getConstant(Intrinsic::arm_mrc, DL, MVT::i32),
6667 DAG.getConstant(15, DL, MVT::i32),
6668 DAG.getConstant(0, DL, MVT::i32),
6669 DAG.getConstant(9, DL, MVT::i32),
6670 DAG.getConstant(13, DL, MVT::i32),
6671 DAG.getConstant(0, DL, MVT::i32)
6672 };
Tim Northoverbc933082013-05-23 19:11:20 +00006673
Ahmed Bougachaf9c19da2015-08-28 01:49:59 +00006674 SDValue Cycles32 = DAG.getNode(ISD::INTRINSIC_W_CHAIN, DL,
6675 DAG.getVTList(MVT::i32, MVT::Other), Ops);
6676 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Cycles32,
6677 DAG.getConstant(0, DL, MVT::i32)));
6678 Results.push_back(Cycles32.getValue(1));
Tim Northoverbc933082013-05-23 19:11:20 +00006679}
6680
Dan Gohman21cea8a2010-04-17 15:26:15 +00006681SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00006682 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006683 default: llvm_unreachable("Don't know how to custom lower this!");
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00006684 case ISD::WRITE_REGISTER: return LowerWRITE_REGISTER(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006685 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson1cf0b032009-10-30 05:45:42 +00006686 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006687 case ISD::GlobalAddress:
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00006688 switch (Subtarget->getTargetTriple().getObjectFormat()) {
6689 default: llvm_unreachable("unknown object format");
6690 case Triple::COFF:
6691 return LowerGlobalAddressWindows(Op, DAG);
6692 case Triple::ELF:
6693 return LowerGlobalAddressELF(Op, DAG);
6694 case Triple::MachO:
6695 return LowerGlobalAddressDarwin(Op, DAG);
6696 }
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006697 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00006698 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006699 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
6700 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006701 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman31ae5862010-04-17 14:41:14 +00006702 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman26a48482011-07-27 22:21:52 +00006703 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Cheng8740ee32010-11-03 06:34:55 +00006704 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilsone4191e72010-03-19 22:51:32 +00006705 case ISD::SINT_TO_FP:
6706 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
6707 case ISD::FP_TO_SINT:
6708 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006709 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng168ced92010-05-22 01:47:14 +00006710 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00006711 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006712 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbachc98892f2010-05-26 20:22:18 +00006713 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00006714 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Matthias Braun3cd00c12015-07-16 22:34:16 +00006715 case ISD::EH_SJLJ_SETUP_DISPATCH: return LowerEH_SJLJ_SETUP_DISPATCH(Op, DAG);
Jim Grosbacha570d052010-02-08 23:22:00 +00006716 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
6717 Subtarget);
Evan Cheng383ecd82011-03-14 18:02:30 +00006718 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006719 case ISD::SHL:
Chris Lattnerf81d5882007-11-24 07:07:01 +00006720 case ISD::SRL:
Bob Wilson2e076c42009-06-22 23:27:02 +00006721 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Scott Douglassbdef6042015-08-24 09:17:18 +00006722 case ISD::SREM: return LowerREM(Op.getNode(), DAG);
6723 case ISD::UREM: return LowerREM(Op.getNode(), DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006724 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00006725 case ISD::SRL_PARTS:
Evan Cheng15b80e42009-11-12 07:13:11 +00006726 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Logan Chien0a43abc2015-07-13 15:37:30 +00006727 case ISD::CTTZ:
6728 case ISD::CTTZ_ZERO_UNDEF: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengb4eae132012-12-04 22:41:50 +00006729 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sandsf2641e12011-09-06 19:07:46 +00006730 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hamesc35ee8b2012-03-15 18:49:02 +00006731 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesen2bff5052010-07-29 20:10:08 +00006732 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00006733 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedmana5e244c2011-10-24 23:08:52 +00006734 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006735 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006736 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilson9a511c02010-08-20 04:54:02 +00006737 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006738 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanfa62d502011-02-11 20:53:29 +00006739 case ISD::SDIV: return LowerSDIV(Op, DAG);
6740 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenge8916542011-08-30 01:34:54 +00006741 case ISD::ADDC:
6742 case ISD::ADDE:
6743 case ISD::SUBC:
6744 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00006745 case ISD::SADDO:
6746 case ISD::UADDO:
6747 case ISD::SSUBO:
6748 case ISD::USUBO:
6749 return LowerXALUO(Op, DAG);
Eli Friedmanba912e02011-09-15 22:18:49 +00006750 case ISD::ATOMIC_LOAD:
Eli Friedman10f9ce22011-09-15 22:26:18 +00006751 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006752 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Renato Golin87610692013-07-16 09:32:17 +00006753 case ISD::SDIVREM:
6754 case ISD::UDIVREM: return LowerDivRem(Op, DAG);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00006755 case ISD::DYNAMIC_STACKALLOC:
6756 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
6757 return LowerDYNAMIC_STACKALLOC(Op, DAG);
6758 llvm_unreachable("Don't know how to custom lower this!");
Oliver Stannard51b1d462014-08-21 12:50:31 +00006759 case ISD::FP_ROUND: return LowerFP_ROUND(Op, DAG);
6760 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006761 }
Evan Cheng10043e22007-01-19 07:51:42 +00006762}
6763
Duncan Sands6ed40142008-12-01 11:39:25 +00006764/// ReplaceNodeResults - Replace the results of node with an illegal result
6765/// type with new values built out of custom code.
Duncan Sands6ed40142008-12-01 11:39:25 +00006766void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
6767 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006768 SelectionDAG &DAG) const {
Bob Wilsonc05b8872010-04-14 20:45:23 +00006769 SDValue Res;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006770 switch (N->getOpcode()) {
Duncan Sands6ed40142008-12-01 11:39:25 +00006771 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00006772 llvm_unreachable("Don't know how to custom expand this!");
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00006773 case ISD::READ_REGISTER:
6774 ExpandREAD_REGISTER(N, Results, DAG);
6775 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00006776 case ISD::BITCAST:
6777 Res = ExpandBITCAST(N, DAG);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006778 break;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006779 case ISD::SRL:
Bob Wilsonc05b8872010-04-14 20:45:23 +00006780 case ISD::SRA:
Bob Wilson7d471332010-11-18 21:16:28 +00006781 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006782 break;
Scott Douglassbdef6042015-08-24 09:17:18 +00006783 case ISD::SREM:
6784 case ISD::UREM:
6785 Res = LowerREM(N, DAG);
6786 break;
Tim Northoverbc933082013-05-23 19:11:20 +00006787 case ISD::READCYCLECOUNTER:
6788 ReplaceREADCYCLECOUNTER(N, Results, DAG, Subtarget);
6789 return;
Duncan Sands6ed40142008-12-01 11:39:25 +00006790 }
Bob Wilsonc05b8872010-04-14 20:45:23 +00006791 if (Res.getNode())
6792 Results.push_back(Res);
Chris Lattnerf81d5882007-11-24 07:07:01 +00006793}
Chris Lattnerf81d5882007-11-24 07:07:01 +00006794
Evan Cheng10043e22007-01-19 07:51:42 +00006795//===----------------------------------------------------------------------===//
6796// ARM Scheduler Hooks
6797//===----------------------------------------------------------------------===//
6798
Bill Wendling030b58e2011-10-06 22:18:16 +00006799/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6800/// registers the function context.
6801void ARMTargetLowering::
6802SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6803 MachineBasicBlock *DispatchBB, int FI) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00006804 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Bill Wendling374ee192011-10-03 21:25:38 +00006805 DebugLoc dl = MI->getDebugLoc();
6806 MachineFunction *MF = MBB->getParent();
6807 MachineRegisterInfo *MRI = &MF->getRegInfo();
6808 MachineConstantPool *MCP = MF->getConstantPool();
6809 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6810 const Function *F = MF->getFunction();
Bill Wendling374ee192011-10-03 21:25:38 +00006811
Bill Wendling374ee192011-10-03 21:25:38 +00006812 bool isThumb = Subtarget->isThumb();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006813 bool isThumb2 = Subtarget->isThumb2();
Bill Wendling030b58e2011-10-06 22:18:16 +00006814
Bill Wendling374ee192011-10-03 21:25:38 +00006815 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006816 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendling374ee192011-10-03 21:25:38 +00006817 ARMConstantPoolValue *CPV =
6818 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6819 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6820
Craig Topper61e88f42014-11-21 05:58:21 +00006821 const TargetRegisterClass *TRC = isThumb ? &ARM::tGPRRegClass
6822 : &ARM::GPRRegClass;
Bill Wendling374ee192011-10-03 21:25:38 +00006823
Bill Wendling030b58e2011-10-06 22:18:16 +00006824 // Grab constant pool and fixed stack memory operands.
6825 MachineMemOperand *CPMMO =
Alex Lorenze40c8a22015-08-11 23:09:45 +00006826 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(*MF),
6827 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling030b58e2011-10-06 22:18:16 +00006828
6829 MachineMemOperand *FIMMOSt =
Alex Lorenze40c8a22015-08-11 23:09:45 +00006830 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(*MF, FI),
6831 MachineMemOperand::MOStore, 4, 4);
Bill Wendling030b58e2011-10-06 22:18:16 +00006832
6833 // Load the address of the dispatch MBB into the jump buffer.
6834 if (isThumb2) {
6835 // Incoming value: jbuf
6836 // ldr.n r5, LCPI1_1
6837 // orr r5, r5, #1
6838 // add r5, pc
6839 // str r5, [$jbuf, #+4] ; &jbuf[1]
6840 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6841 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6842 .addConstantPoolIndex(CPI)
6843 .addMemOperand(CPMMO));
6844 // Set the low bit because of thumb mode.
6845 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6846 AddDefaultCC(
6847 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6848 .addReg(NewVReg1, RegState::Kill)
6849 .addImm(0x01)));
6850 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6851 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6852 .addReg(NewVReg2, RegState::Kill)
6853 .addImm(PCLabelId);
6854 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6855 .addReg(NewVReg3, RegState::Kill)
6856 .addFrameIndex(FI)
6857 .addImm(36) // &jbuf[1] :: pc
6858 .addMemOperand(FIMMOSt));
6859 } else if (isThumb) {
6860 // Incoming value: jbuf
6861 // ldr.n r1, LCPI1_4
6862 // add r1, pc
6863 // mov r2, #1
6864 // orrs r1, r2
6865 // add r2, $jbuf, #+4 ; &jbuf[1]
6866 // str r1, [r2]
6867 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6868 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6869 .addConstantPoolIndex(CPI)
6870 .addMemOperand(CPMMO));
6871 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6872 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6873 .addReg(NewVReg1, RegState::Kill)
6874 .addImm(PCLabelId);
6875 // Set the low bit because of thumb mode.
6876 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6877 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6878 .addReg(ARM::CPSR, RegState::Define)
6879 .addImm(1));
6880 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6881 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6882 .addReg(ARM::CPSR, RegState::Define)
6883 .addReg(NewVReg2, RegState::Kill)
6884 .addReg(NewVReg3, RegState::Kill));
6885 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Tim Northover23075cc2014-10-20 21:28:41 +00006886 BuildMI(*MBB, MI, dl, TII->get(ARM::tADDframe), NewVReg5)
6887 .addFrameIndex(FI)
6888 .addImm(36); // &jbuf[1] :: pc
Bill Wendling030b58e2011-10-06 22:18:16 +00006889 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6890 .addReg(NewVReg4, RegState::Kill)
6891 .addReg(NewVReg5, RegState::Kill)
6892 .addImm(0)
6893 .addMemOperand(FIMMOSt));
6894 } else {
6895 // Incoming value: jbuf
6896 // ldr r1, LCPI1_1
6897 // add r1, pc, r1
6898 // str r1, [$jbuf, #+4] ; &jbuf[1]
6899 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6900 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6901 .addConstantPoolIndex(CPI)
6902 .addImm(0)
6903 .addMemOperand(CPMMO));
6904 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6905 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6906 .addReg(NewVReg1, RegState::Kill)
6907 .addImm(PCLabelId));
6908 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6909 .addReg(NewVReg2, RegState::Kill)
6910 .addFrameIndex(FI)
6911 .addImm(36) // &jbuf[1] :: pc
6912 .addMemOperand(FIMMOSt));
6913 }
6914}
6915
Matthias Brauneec4efc2015-04-28 00:37:05 +00006916void ARMTargetLowering::EmitSjLjDispatchBlock(MachineInstr *MI,
6917 MachineBasicBlock *MBB) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00006918 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Bill Wendling030b58e2011-10-06 22:18:16 +00006919 DebugLoc dl = MI->getDebugLoc();
6920 MachineFunction *MF = MBB->getParent();
6921 MachineRegisterInfo *MRI = &MF->getRegInfo();
Bill Wendling030b58e2011-10-06 22:18:16 +00006922 MachineFrameInfo *MFI = MF->getFrameInfo();
6923 int FI = MFI->getFunctionContextIndex();
6924
Craig Topper61e88f42014-11-21 05:58:21 +00006925 const TargetRegisterClass *TRC = Subtarget->isThumb() ? &ARM::tGPRRegClass
6926 : &ARM::GPRnopcRegClass;
Bill Wendling030b58e2011-10-06 22:18:16 +00006927
Bill Wendling362c1b02011-10-06 21:29:56 +00006928 // Get a mapping of the call site numbers to all of the landing pads they're
6929 // associated with.
Bill Wendling202803e2011-10-05 00:02:33 +00006930 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6931 unsigned MaxCSNum = 0;
6932 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbach0c509fa2012-04-06 23:43:50 +00006933 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6934 ++BB) {
Reid Kleckner0e288232015-08-27 23:27:47 +00006935 if (!BB->isEHPad()) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00006936
6937 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6938 // pad.
6939 for (MachineBasicBlock::iterator
6940 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6941 if (!II->isEHLabel()) continue;
6942
6943 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006944 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00006945
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006946 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6947 for (SmallVectorImpl<unsigned>::iterator
6948 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6949 CSI != CSE; ++CSI) {
6950 CallSiteNumToLPad[*CSI].push_back(BB);
6951 MaxCSNum = std::max(MaxCSNum, *CSI);
6952 }
Bill Wendling202803e2011-10-05 00:02:33 +00006953 break;
6954 }
6955 }
6956
6957 // Get an ordered list of the machine basic blocks for the jump table.
6958 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling883ec972011-10-07 23:18:02 +00006959 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling202803e2011-10-05 00:02:33 +00006960 LPadList.reserve(CallSiteNumToLPad.size());
6961 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6962 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6963 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006964 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling202803e2011-10-05 00:02:33 +00006965 LPadList.push_back(*II);
Bill Wendling883ec972011-10-07 23:18:02 +00006966 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6967 }
Bill Wendling202803e2011-10-05 00:02:33 +00006968 }
6969
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006970 assert(!LPadList.empty() &&
6971 "No landing pad destinations for the dispatch jump table!");
6972
Bill Wendling362c1b02011-10-06 21:29:56 +00006973 // Create the jump table and associated information.
Bill Wendling202803e2011-10-05 00:02:33 +00006974 MachineJumpTableInfo *JTI =
6975 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6976 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
Chad Rosier96603432013-03-01 18:30:38 +00006977 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling202803e2011-10-05 00:02:33 +00006978
Bill Wendling362c1b02011-10-06 21:29:56 +00006979 // Create the MBBs for the dispatch code.
Bill Wendling030b58e2011-10-06 22:18:16 +00006980
6981 // Shove the dispatch's address into the return slot in the function context.
6982 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
Reid Kleckner0e288232015-08-27 23:27:47 +00006983 DispatchBB->setIsEHPad();
Bill Wendling030b58e2011-10-06 22:18:16 +00006984
Bill Wendling324be982011-10-05 00:39:32 +00006985 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006986 unsigned trap_opcode;
Chad Rosier11a98282013-02-28 18:54:27 +00006987 if (Subtarget->isThumb())
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006988 trap_opcode = ARM::tTRAP;
Chad Rosier11a98282013-02-28 18:54:27 +00006989 else
6990 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
6991
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006992 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendling324be982011-10-05 00:39:32 +00006993 DispatchBB->addSuccessor(TrapBB);
6994
6995 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6996 DispatchBB->addSuccessor(DispContBB);
Bill Wendling202803e2011-10-05 00:02:33 +00006997
Bill Wendling510fbcd2011-10-17 21:32:56 +00006998 // Insert and MBBs.
Bill Wendling61346552011-10-06 00:53:33 +00006999 MF->insert(MF->end(), DispatchBB);
7000 MF->insert(MF->end(), DispContBB);
7001 MF->insert(MF->end(), TrapBB);
Bill Wendling61346552011-10-06 00:53:33 +00007002
Bill Wendling030b58e2011-10-06 22:18:16 +00007003 // Insert code into the entry block that creates and registers the function
7004 // context.
7005 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
7006
Alex Lorenze40c8a22015-08-11 23:09:45 +00007007 MachineMemOperand *FIMMOLd = MF->getMachineMemOperand(
7008 MachinePointerInfo::getFixedStack(*MF, FI),
7009 MachineMemOperand::MOLoad | MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling61346552011-10-06 00:53:33 +00007010
Chad Rosier1ec8e402012-11-06 23:05:24 +00007011 MachineInstrBuilder MIB;
7012 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
7013
7014 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
7015 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
7016
7017 // Add a register mask with no preserved registers. This results in all
7018 // registers being marked as clobbered.
7019 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsonf6d17282011-11-16 07:11:57 +00007020
Bill Wendling85833f72011-10-18 22:49:07 +00007021 unsigned NumLPads = LPadList.size();
Bill Wendling5626c662011-10-06 22:53:00 +00007022 if (Subtarget->isThumb2()) {
7023 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7024 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
7025 .addFrameIndex(FI)
7026 .addImm(4)
7027 .addMemOperand(FIMMOLd));
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007028
Bill Wendling85833f72011-10-18 22:49:07 +00007029 if (NumLPads < 256) {
7030 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
7031 .addReg(NewVReg1)
7032 .addImm(LPadList.size()));
7033 } else {
7034 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7035 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00007036 .addImm(NumLPads & 0xFFFF));
7037
7038 unsigned VReg2 = VReg1;
7039 if ((NumLPads & 0xFFFF0000) != 0) {
7040 VReg2 = MRI->createVirtualRegister(TRC);
7041 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
7042 .addReg(VReg1)
7043 .addImm(NumLPads >> 16));
7044 }
7045
Bill Wendling85833f72011-10-18 22:49:07 +00007046 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
7047 .addReg(NewVReg1)
7048 .addReg(VReg2));
7049 }
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007050
Bill Wendling5626c662011-10-06 22:53:00 +00007051 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
7052 .addMBB(TrapBB)
7053 .addImm(ARMCC::HI)
7054 .addReg(ARM::CPSR);
Bill Wendling324be982011-10-05 00:39:32 +00007055
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007056 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
7057 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Tim Northover4998a472015-05-13 20:28:38 +00007058 .addJumpTableIndex(MJTI));
Bill Wendling202803e2011-10-05 00:02:33 +00007059
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007060 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007061 AddDefaultCC(
7062 AddDefaultPred(
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007063 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
7064 .addReg(NewVReg3, RegState::Kill)
Bill Wendling5626c662011-10-06 22:53:00 +00007065 .addReg(NewVReg1)
7066 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
7067
7068 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007069 .addReg(NewVReg4, RegState::Kill)
Bill Wendling202803e2011-10-05 00:02:33 +00007070 .addReg(NewVReg1)
Tim Northover4998a472015-05-13 20:28:38 +00007071 .addJumpTableIndex(MJTI);
Bill Wendling5626c662011-10-06 22:53:00 +00007072 } else if (Subtarget->isThumb()) {
Bill Wendlingb3d46782011-10-06 23:37:36 +00007073 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7074 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
7075 .addFrameIndex(FI)
7076 .addImm(1)
7077 .addMemOperand(FIMMOLd));
Bill Wendlingf9f5e452011-10-07 22:08:37 +00007078
Bill Wendling64e6bfc2011-10-18 23:11:05 +00007079 if (NumLPads < 256) {
7080 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
7081 .addReg(NewVReg1)
7082 .addImm(NumLPads));
7083 } else {
7084 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling2977a152011-10-19 09:24:02 +00007085 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7086 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
7087
7088 // MachineConstantPool wants an explicit alignment.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007089 unsigned Align = MF->getDataLayout().getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00007090 if (Align == 0)
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007091 Align = MF->getDataLayout().getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00007092 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendling64e6bfc2011-10-18 23:11:05 +00007093
7094 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7095 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
7096 .addReg(VReg1, RegState::Define)
7097 .addConstantPoolIndex(Idx));
7098 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
7099 .addReg(NewVReg1)
7100 .addReg(VReg1));
7101 }
7102
Bill Wendlingb3d46782011-10-06 23:37:36 +00007103 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
7104 .addMBB(TrapBB)
7105 .addImm(ARMCC::HI)
7106 .addReg(ARM::CPSR);
7107
7108 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
7109 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
7110 .addReg(ARM::CPSR, RegState::Define)
7111 .addReg(NewVReg1)
7112 .addImm(2));
7113
7114 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling8d50ea02011-10-06 23:41:14 +00007115 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Tim Northover4998a472015-05-13 20:28:38 +00007116 .addJumpTableIndex(MJTI));
Bill Wendlingb3d46782011-10-06 23:37:36 +00007117
7118 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7119 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
7120 .addReg(ARM::CPSR, RegState::Define)
7121 .addReg(NewVReg2, RegState::Kill)
7122 .addReg(NewVReg3));
7123
Alex Lorenze40c8a22015-08-11 23:09:45 +00007124 MachineMemOperand *JTMMOLd = MF->getMachineMemOperand(
7125 MachinePointerInfo::getJumpTable(*MF), MachineMemOperand::MOLoad, 4, 4);
Bill Wendlingb3d46782011-10-06 23:37:36 +00007126
7127 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
7128 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
7129 .addReg(NewVReg4, RegState::Kill)
7130 .addImm(0)
7131 .addMemOperand(JTMMOLd));
7132
Chad Rosier96603432013-03-01 18:30:38 +00007133 unsigned NewVReg6 = NewVReg5;
7134 if (RelocM == Reloc::PIC_) {
7135 NewVReg6 = MRI->createVirtualRegister(TRC);
7136 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
7137 .addReg(ARM::CPSR, RegState::Define)
7138 .addReg(NewVReg5, RegState::Kill)
7139 .addReg(NewVReg3));
7140 }
Bill Wendlingb3d46782011-10-06 23:37:36 +00007141
7142 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
7143 .addReg(NewVReg6, RegState::Kill)
Tim Northover4998a472015-05-13 20:28:38 +00007144 .addJumpTableIndex(MJTI);
Bill Wendling5626c662011-10-06 22:53:00 +00007145 } else {
7146 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7147 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
7148 .addFrameIndex(FI)
7149 .addImm(4)
7150 .addMemOperand(FIMMOLd));
Bill Wendling973c8172011-10-18 22:11:18 +00007151
Bill Wendling4969dcd2011-10-18 22:52:20 +00007152 if (NumLPads < 256) {
7153 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
7154 .addReg(NewVReg1)
7155 .addImm(NumLPads));
Bill Wendling2977a152011-10-19 09:24:02 +00007156 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling4969dcd2011-10-18 22:52:20 +00007157 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7158 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00007159 .addImm(NumLPads & 0xFFFF));
7160
7161 unsigned VReg2 = VReg1;
7162 if ((NumLPads & 0xFFFF0000) != 0) {
7163 VReg2 = MRI->createVirtualRegister(TRC);
7164 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
7165 .addReg(VReg1)
7166 .addImm(NumLPads >> 16));
7167 }
7168
Bill Wendling4969dcd2011-10-18 22:52:20 +00007169 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
7170 .addReg(NewVReg1)
7171 .addReg(VReg2));
Bill Wendling2977a152011-10-19 09:24:02 +00007172 } else {
7173 MachineConstantPool *ConstantPool = MF->getConstantPool();
7174 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7175 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
7176
7177 // MachineConstantPool wants an explicit alignment.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007178 unsigned Align = MF->getDataLayout().getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00007179 if (Align == 0)
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007180 Align = MF->getDataLayout().getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00007181 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7182
7183 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7184 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
7185 .addReg(VReg1, RegState::Define)
Bill Wendlingcf7bdf42011-10-20 20:37:11 +00007186 .addConstantPoolIndex(Idx)
7187 .addImm(0));
Bill Wendling2977a152011-10-19 09:24:02 +00007188 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
7189 .addReg(NewVReg1)
7190 .addReg(VReg1, RegState::Kill));
Bill Wendling4969dcd2011-10-18 22:52:20 +00007191 }
7192
Bill Wendling5626c662011-10-06 22:53:00 +00007193 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
7194 .addMBB(TrapBB)
7195 .addImm(ARMCC::HI)
7196 .addReg(ARM::CPSR);
Bill Wendling202803e2011-10-05 00:02:33 +00007197
Bill Wendling973c8172011-10-18 22:11:18 +00007198 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007199 AddDefaultCC(
Bill Wendling973c8172011-10-18 22:11:18 +00007200 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00007201 .addReg(NewVReg1)
7202 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling973c8172011-10-18 22:11:18 +00007203 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7204 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Tim Northover4998a472015-05-13 20:28:38 +00007205 .addJumpTableIndex(MJTI));
Bill Wendling5626c662011-10-06 22:53:00 +00007206
Alex Lorenze40c8a22015-08-11 23:09:45 +00007207 MachineMemOperand *JTMMOLd = MF->getMachineMemOperand(
7208 MachinePointerInfo::getJumpTable(*MF), MachineMemOperand::MOLoad, 4, 4);
Bill Wendling973c8172011-10-18 22:11:18 +00007209 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007210 AddDefaultPred(
Bill Wendling973c8172011-10-18 22:11:18 +00007211 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
7212 .addReg(NewVReg3, RegState::Kill)
7213 .addReg(NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00007214 .addImm(0)
7215 .addMemOperand(JTMMOLd));
7216
Chad Rosier96603432013-03-01 18:30:38 +00007217 if (RelocM == Reloc::PIC_) {
7218 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
7219 .addReg(NewVReg5, RegState::Kill)
7220 .addReg(NewVReg4)
Tim Northover4998a472015-05-13 20:28:38 +00007221 .addJumpTableIndex(MJTI);
Chad Rosier96603432013-03-01 18:30:38 +00007222 } else {
7223 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
7224 .addReg(NewVReg5, RegState::Kill)
Tim Northover4998a472015-05-13 20:28:38 +00007225 .addJumpTableIndex(MJTI);
Chad Rosier96603432013-03-01 18:30:38 +00007226 }
Bill Wendling5626c662011-10-06 22:53:00 +00007227 }
Bill Wendling202803e2011-10-05 00:02:33 +00007228
Bill Wendling324be982011-10-05 00:39:32 +00007229 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00007230 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendling324be982011-10-05 00:39:32 +00007231 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00007232 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
7233 MachineBasicBlock *CurMBB = *I;
David Blaikie70573dc2014-11-19 07:49:26 +00007234 if (SeenMBBs.insert(CurMBB).second)
Bill Wendling883ec972011-10-07 23:18:02 +00007235 DispContBB->addSuccessor(CurMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00007236 }
7237
Bill Wendling26d27802011-10-17 05:25:09 +00007238 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper840beec2014-04-04 05:16:06 +00007239 const MCPhysReg *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendling617075f2011-10-18 18:30:49 +00007240 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Craig Topper46276792014-08-24 23:23:06 +00007241 for (MachineBasicBlock *BB : InvokeBBs) {
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007242
7243 // Remove the landing pad successor from the invoke block and replace it
7244 // with the new dispatch block.
Bill Wendling1414bc52011-10-26 07:16:18 +00007245 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
7246 BB->succ_end());
7247 while (!Successors.empty()) {
7248 MachineBasicBlock *SMBB = Successors.pop_back_val();
Reid Kleckner0e288232015-08-27 23:27:47 +00007249 if (SMBB->isEHPad()) {
Bill Wendling883ec972011-10-07 23:18:02 +00007250 BB->removeSuccessor(SMBB);
Bill Wendling617075f2011-10-18 18:30:49 +00007251 MBBLPads.push_back(SMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00007252 }
7253 }
7254
7255 BB->addSuccessor(DispatchBB);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007256
7257 // Find the invoke call and mark all of the callee-saved registers as
7258 // 'implicit defined' so that they're spilled. This prevents code from
7259 // moving instructions to before the EH block, where they will never be
7260 // executed.
7261 for (MachineBasicBlock::reverse_iterator
7262 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007263 if (!II->isCall()) continue;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007264
7265 DenseMap<unsigned, bool> DefRegs;
7266 for (MachineInstr::mop_iterator
7267 OI = II->operands_begin(), OE = II->operands_end();
7268 OI != OE; ++OI) {
7269 if (!OI->isReg()) continue;
7270 DefRegs[OI->getReg()] = true;
7271 }
7272
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00007273 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007274
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00007275 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendling94e66432011-10-22 00:29:28 +00007276 unsigned Reg = SavedRegs[i];
7277 if (Subtarget->isThumb2() &&
Craig Topperc7242e02012-04-20 07:30:17 +00007278 !ARM::tGPRRegClass.contains(Reg) &&
7279 !ARM::hGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007280 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00007281 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007282 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00007283 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007284 continue;
7285 if (!DefRegs[Reg])
7286 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00007287 }
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007288
7289 break;
7290 }
Bill Wendling883ec972011-10-07 23:18:02 +00007291 }
Bill Wendling324be982011-10-05 00:39:32 +00007292
Bill Wendling617075f2011-10-18 18:30:49 +00007293 // Mark all former landing pads as non-landing pads. The dispatch is the only
7294 // landing pad now.
7295 for (SmallVectorImpl<MachineBasicBlock*>::iterator
7296 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
Reid Kleckner0e288232015-08-27 23:27:47 +00007297 (*I)->setIsEHPad(false);
Bill Wendling617075f2011-10-18 18:30:49 +00007298
Bill Wendling324be982011-10-05 00:39:32 +00007299 // The instruction is gone now.
7300 MI->eraseFromParent();
Bill Wendling374ee192011-10-03 21:25:38 +00007301}
7302
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007303static
7304MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
7305 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
7306 E = MBB->succ_end(); I != E; ++I)
7307 if (*I != Succ)
7308 return *I;
7309 llvm_unreachable("Expecting a BB with two successors!");
7310}
7311
Manman Renb504f492013-10-29 22:27:32 +00007312/// Return the load opcode for a given load size. If load size >= 8,
7313/// neon opcode will be returned.
7314static unsigned getLdOpcode(unsigned LdSize, bool IsThumb1, bool IsThumb2) {
7315 if (LdSize >= 8)
7316 return LdSize == 16 ? ARM::VLD1q32wb_fixed
7317 : LdSize == 8 ? ARM::VLD1d32wb_fixed : 0;
7318 if (IsThumb1)
7319 return LdSize == 4 ? ARM::tLDRi
7320 : LdSize == 2 ? ARM::tLDRHi
7321 : LdSize == 1 ? ARM::tLDRBi : 0;
7322 if (IsThumb2)
7323 return LdSize == 4 ? ARM::t2LDR_POST
7324 : LdSize == 2 ? ARM::t2LDRH_POST
7325 : LdSize == 1 ? ARM::t2LDRB_POST : 0;
7326 return LdSize == 4 ? ARM::LDR_POST_IMM
7327 : LdSize == 2 ? ARM::LDRH_POST
7328 : LdSize == 1 ? ARM::LDRB_POST_IMM : 0;
7329}
7330
7331/// Return the store opcode for a given store size. If store size >= 8,
7332/// neon opcode will be returned.
7333static unsigned getStOpcode(unsigned StSize, bool IsThumb1, bool IsThumb2) {
7334 if (StSize >= 8)
7335 return StSize == 16 ? ARM::VST1q32wb_fixed
7336 : StSize == 8 ? ARM::VST1d32wb_fixed : 0;
7337 if (IsThumb1)
7338 return StSize == 4 ? ARM::tSTRi
7339 : StSize == 2 ? ARM::tSTRHi
7340 : StSize == 1 ? ARM::tSTRBi : 0;
7341 if (IsThumb2)
7342 return StSize == 4 ? ARM::t2STR_POST
7343 : StSize == 2 ? ARM::t2STRH_POST
7344 : StSize == 1 ? ARM::t2STRB_POST : 0;
7345 return StSize == 4 ? ARM::STR_POST_IMM
7346 : StSize == 2 ? ARM::STRH_POST
7347 : StSize == 1 ? ARM::STRB_POST_IMM : 0;
7348}
7349
7350/// Emit a post-increment load operation with given size. The instructions
7351/// will be added to BB at Pos.
7352static void emitPostLd(MachineBasicBlock *BB, MachineInstr *Pos,
7353 const TargetInstrInfo *TII, DebugLoc dl,
7354 unsigned LdSize, unsigned Data, unsigned AddrIn,
7355 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7356 unsigned LdOpc = getLdOpcode(LdSize, IsThumb1, IsThumb2);
7357 assert(LdOpc != 0 && "Should have a load opcode");
7358 if (LdSize >= 8) {
7359 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7360 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7361 .addImm(0));
7362 } else if (IsThumb1) {
7363 // load + update AddrIn
7364 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7365 .addReg(AddrIn).addImm(0));
7366 MachineInstrBuilder MIB =
7367 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7368 MIB = AddDefaultT1CC(MIB);
7369 MIB.addReg(AddrIn).addImm(LdSize);
7370 AddDefaultPred(MIB);
7371 } else if (IsThumb2) {
7372 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7373 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7374 .addImm(LdSize));
7375 } else { // arm
7376 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7377 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7378 .addReg(0).addImm(LdSize));
7379 }
7380}
7381
7382/// Emit a post-increment store operation with given size. The instructions
7383/// will be added to BB at Pos.
7384static void emitPostSt(MachineBasicBlock *BB, MachineInstr *Pos,
7385 const TargetInstrInfo *TII, DebugLoc dl,
7386 unsigned StSize, unsigned Data, unsigned AddrIn,
7387 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7388 unsigned StOpc = getStOpcode(StSize, IsThumb1, IsThumb2);
7389 assert(StOpc != 0 && "Should have a store opcode");
7390 if (StSize >= 8) {
7391 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7392 .addReg(AddrIn).addImm(0).addReg(Data));
7393 } else if (IsThumb1) {
7394 // store + update AddrIn
7395 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc)).addReg(Data)
7396 .addReg(AddrIn).addImm(0));
7397 MachineInstrBuilder MIB =
7398 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7399 MIB = AddDefaultT1CC(MIB);
7400 MIB.addReg(AddrIn).addImm(StSize);
7401 AddDefaultPred(MIB);
7402 } else if (IsThumb2) {
7403 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7404 .addReg(Data).addReg(AddrIn).addImm(StSize));
7405 } else { // arm
7406 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7407 .addReg(Data).addReg(AddrIn).addReg(0)
7408 .addImm(StSize));
7409 }
7410}
7411
David Peixottoc32e24a2013-10-17 19:49:22 +00007412MachineBasicBlock *
7413ARMTargetLowering::EmitStructByval(MachineInstr *MI,
7414 MachineBasicBlock *BB) const {
Manman Rene8735522012-06-01 19:33:18 +00007415 // This pseudo instruction has 3 operands: dst, src, size
7416 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
7417 // Otherwise, we will generate unrolled scalar copies.
Eric Christopher1889fdc2015-01-29 00:19:39 +00007418 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Manman Rene8735522012-06-01 19:33:18 +00007419 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7420 MachineFunction::iterator It = BB;
7421 ++It;
7422
7423 unsigned dest = MI->getOperand(0).getReg();
7424 unsigned src = MI->getOperand(1).getReg();
7425 unsigned SizeVal = MI->getOperand(2).getImm();
7426 unsigned Align = MI->getOperand(3).getImm();
7427 DebugLoc dl = MI->getDebugLoc();
7428
Manman Rene8735522012-06-01 19:33:18 +00007429 MachineFunction *MF = BB->getParent();
7430 MachineRegisterInfo &MRI = MF->getRegInfo();
David Peixottoc32e24a2013-10-17 19:49:22 +00007431 unsigned UnitSize = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00007432 const TargetRegisterClass *TRC = nullptr;
7433 const TargetRegisterClass *VecTRC = nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007434
7435 bool IsThumb1 = Subtarget->isThumb1Only();
7436 bool IsThumb2 = Subtarget->isThumb2();
Manman Rene8735522012-06-01 19:33:18 +00007437
7438 if (Align & 1) {
Manman Rene8735522012-06-01 19:33:18 +00007439 UnitSize = 1;
7440 } else if (Align & 2) {
Manman Rene8735522012-06-01 19:33:18 +00007441 UnitSize = 2;
7442 } else {
Manman Ren6e1fd462012-06-18 22:23:48 +00007443 // Check whether we can use NEON instructions.
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +00007444 if (!MF->getFunction()->hasFnAttribute(Attribute::NoImplicitFloat) &&
Manman Ren6e1fd462012-06-18 22:23:48 +00007445 Subtarget->hasNEON()) {
David Peixottoc32e24a2013-10-17 19:49:22 +00007446 if ((Align % 16 == 0) && SizeVal >= 16)
Manman Ren6e1fd462012-06-18 22:23:48 +00007447 UnitSize = 16;
David Peixottoc32e24a2013-10-17 19:49:22 +00007448 else if ((Align % 8 == 0) && SizeVal >= 8)
Manman Ren6e1fd462012-06-18 22:23:48 +00007449 UnitSize = 8;
Manman Ren6e1fd462012-06-18 22:23:48 +00007450 }
7451 // Can't use NEON instructions.
David Peixottoc32e24a2013-10-17 19:49:22 +00007452 if (UnitSize == 0)
Manman Ren6e1fd462012-06-18 22:23:48 +00007453 UnitSize = 4;
Manman Rene8735522012-06-01 19:33:18 +00007454 }
Manman Ren6e1fd462012-06-18 22:23:48 +00007455
David Peixottob0653e532013-10-24 16:39:36 +00007456 // Select the correct opcode and register class for unit size load/store
7457 bool IsNeon = UnitSize >= 8;
Craig Topper61e88f42014-11-21 05:58:21 +00007458 TRC = (IsThumb1 || IsThumb2) ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Manman Renb504f492013-10-29 22:27:32 +00007459 if (IsNeon)
Craig Topper61e88f42014-11-21 05:58:21 +00007460 VecTRC = UnitSize == 16 ? &ARM::DPairRegClass
7461 : UnitSize == 8 ? &ARM::DPRRegClass
7462 : nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007463
Manman Rene8735522012-06-01 19:33:18 +00007464 unsigned BytesLeft = SizeVal % UnitSize;
7465 unsigned LoopSize = SizeVal - BytesLeft;
7466
7467 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
7468 // Use LDR and STR to copy.
7469 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
7470 // [destOut] = STR_POST(scratch, destIn, UnitSize)
7471 unsigned srcIn = src;
7472 unsigned destIn = dest;
7473 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
David Peixottob0653e532013-10-24 16:39:36 +00007474 unsigned srcOut = MRI.createVirtualRegister(TRC);
7475 unsigned destOut = MRI.createVirtualRegister(TRC);
7476 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007477 emitPostLd(BB, MI, TII, dl, UnitSize, scratch, srcIn, srcOut,
7478 IsThumb1, IsThumb2);
7479 emitPostSt(BB, MI, TII, dl, UnitSize, scratch, destIn, destOut,
7480 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007481 srcIn = srcOut;
7482 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007483 }
7484
7485 // Handle the leftover bytes with LDRB and STRB.
7486 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
7487 // [destOut] = STRB_POST(scratch, destIn, 1)
Manman Rene8735522012-06-01 19:33:18 +00007488 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007489 unsigned srcOut = MRI.createVirtualRegister(TRC);
7490 unsigned destOut = MRI.createVirtualRegister(TRC);
7491 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007492 emitPostLd(BB, MI, TII, dl, 1, scratch, srcIn, srcOut,
7493 IsThumb1, IsThumb2);
7494 emitPostSt(BB, MI, TII, dl, 1, scratch, destIn, destOut,
7495 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007496 srcIn = srcOut;
7497 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007498 }
7499 MI->eraseFromParent(); // The instruction is gone now.
7500 return BB;
7501 }
7502
7503 // Expand the pseudo op to a loop.
7504 // thisMBB:
7505 // ...
7506 // movw varEnd, # --> with thumb2
7507 // movt varEnd, #
7508 // ldrcp varEnd, idx --> without thumb2
7509 // fallthrough --> loopMBB
7510 // loopMBB:
7511 // PHI varPhi, varEnd, varLoop
7512 // PHI srcPhi, src, srcLoop
7513 // PHI destPhi, dst, destLoop
7514 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7515 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
7516 // subs varLoop, varPhi, #UnitSize
7517 // bne loopMBB
7518 // fallthrough --> exitMBB
7519 // exitMBB:
7520 // epilogue to handle left-over bytes
7521 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7522 // [destOut] = STRB_POST(scratch, destLoop, 1)
7523 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7524 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7525 MF->insert(It, loopMBB);
7526 MF->insert(It, exitMBB);
7527
7528 // Transfer the remainder of BB and its successor edges to exitMBB.
7529 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007530 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Manman Rene8735522012-06-01 19:33:18 +00007531 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
7532
7533 // Load an immediate to varEnd.
David Peixottob0653e532013-10-24 16:39:36 +00007534 unsigned varEnd = MRI.createVirtualRegister(TRC);
Derek Schuffb0513892015-03-26 22:11:00 +00007535 if (Subtarget->useMovt(*MF)) {
David Peixottob0653e532013-10-24 16:39:36 +00007536 unsigned Vtmp = varEnd;
7537 if ((LoopSize & 0xFFFF0000) != 0)
7538 Vtmp = MRI.createVirtualRegister(TRC);
Derek Schuffb0513892015-03-26 22:11:00 +00007539 AddDefaultPred(BuildMI(BB, dl,
7540 TII->get(IsThumb2 ? ARM::t2MOVi16 : ARM::MOVi16),
7541 Vtmp).addImm(LoopSize & 0xFFFF));
David Peixottob0653e532013-10-24 16:39:36 +00007542
7543 if ((LoopSize & 0xFFFF0000) != 0)
Derek Schuffb0513892015-03-26 22:11:00 +00007544 AddDefaultPred(BuildMI(BB, dl,
7545 TII->get(IsThumb2 ? ARM::t2MOVTi16 : ARM::MOVTi16),
7546 varEnd)
7547 .addReg(Vtmp)
7548 .addImm(LoopSize >> 16));
David Peixottob0653e532013-10-24 16:39:36 +00007549 } else {
7550 MachineConstantPool *ConstantPool = MF->getConstantPool();
7551 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7552 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
7553
7554 // MachineConstantPool wants an explicit alignment.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007555 unsigned Align = MF->getDataLayout().getPrefTypeAlignment(Int32Ty);
David Peixottob0653e532013-10-24 16:39:36 +00007556 if (Align == 0)
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007557 Align = MF->getDataLayout().getTypeAllocSize(C->getType());
David Peixottob0653e532013-10-24 16:39:36 +00007558 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7559
7560 if (IsThumb1)
7561 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::tLDRpci)).addReg(
7562 varEnd, RegState::Define).addConstantPoolIndex(Idx));
7563 else
7564 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::LDRcp)).addReg(
7565 varEnd, RegState::Define).addConstantPoolIndex(Idx).addImm(0));
7566 }
Manman Rene8735522012-06-01 19:33:18 +00007567 BB->addSuccessor(loopMBB);
7568
7569 // Generate the loop body:
7570 // varPhi = PHI(varLoop, varEnd)
7571 // srcPhi = PHI(srcLoop, src)
7572 // destPhi = PHI(destLoop, dst)
7573 MachineBasicBlock *entryBB = BB;
7574 BB = loopMBB;
David Peixottob0653e532013-10-24 16:39:36 +00007575 unsigned varLoop = MRI.createVirtualRegister(TRC);
7576 unsigned varPhi = MRI.createVirtualRegister(TRC);
7577 unsigned srcLoop = MRI.createVirtualRegister(TRC);
7578 unsigned srcPhi = MRI.createVirtualRegister(TRC);
7579 unsigned destLoop = MRI.createVirtualRegister(TRC);
7580 unsigned destPhi = MRI.createVirtualRegister(TRC);
Manman Rene8735522012-06-01 19:33:18 +00007581
7582 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
7583 .addReg(varLoop).addMBB(loopMBB)
7584 .addReg(varEnd).addMBB(entryBB);
7585 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
7586 .addReg(srcLoop).addMBB(loopMBB)
7587 .addReg(src).addMBB(entryBB);
7588 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
7589 .addReg(destLoop).addMBB(loopMBB)
7590 .addReg(dest).addMBB(entryBB);
7591
7592 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7593 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
David Peixottob0653e532013-10-24 16:39:36 +00007594 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007595 emitPostLd(BB, BB->end(), TII, dl, UnitSize, scratch, srcPhi, srcLoop,
7596 IsThumb1, IsThumb2);
7597 emitPostSt(BB, BB->end(), TII, dl, UnitSize, scratch, destPhi, destLoop,
7598 IsThumb1, IsThumb2);
Manman Rene8735522012-06-01 19:33:18 +00007599
7600 // Decrement loop variable by UnitSize.
David Peixottob0653e532013-10-24 16:39:36 +00007601 if (IsThumb1) {
7602 MachineInstrBuilder MIB =
7603 BuildMI(*BB, BB->end(), dl, TII->get(ARM::tSUBi8), varLoop);
7604 MIB = AddDefaultT1CC(MIB);
7605 MIB.addReg(varPhi).addImm(UnitSize);
7606 AddDefaultPred(MIB);
7607 } else {
7608 MachineInstrBuilder MIB =
7609 BuildMI(*BB, BB->end(), dl,
7610 TII->get(IsThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
7611 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
7612 MIB->getOperand(5).setReg(ARM::CPSR);
7613 MIB->getOperand(5).setIsDef(true);
7614 }
7615 BuildMI(*BB, BB->end(), dl,
7616 TII->get(IsThumb1 ? ARM::tBcc : IsThumb2 ? ARM::t2Bcc : ARM::Bcc))
7617 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Manman Rene8735522012-06-01 19:33:18 +00007618
7619 // loopMBB can loop back to loopMBB or fall through to exitMBB.
7620 BB->addSuccessor(loopMBB);
7621 BB->addSuccessor(exitMBB);
7622
7623 // Add epilogue to handle BytesLeft.
7624 BB = exitMBB;
7625 MachineInstr *StartOfExit = exitMBB->begin();
Manman Rene8735522012-06-01 19:33:18 +00007626
7627 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7628 // [destOut] = STRB_POST(scratch, destLoop, 1)
7629 unsigned srcIn = srcLoop;
7630 unsigned destIn = destLoop;
7631 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007632 unsigned srcOut = MRI.createVirtualRegister(TRC);
7633 unsigned destOut = MRI.createVirtualRegister(TRC);
7634 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007635 emitPostLd(BB, StartOfExit, TII, dl, 1, scratch, srcIn, srcOut,
7636 IsThumb1, IsThumb2);
7637 emitPostSt(BB, StartOfExit, TII, dl, 1, scratch, destIn, destOut,
7638 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007639 srcIn = srcOut;
7640 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007641 }
7642
7643 MI->eraseFromParent(); // The instruction is gone now.
7644 return BB;
7645}
7646
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007647MachineBasicBlock *
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007648ARMTargetLowering::EmitLowered__chkstk(MachineInstr *MI,
7649 MachineBasicBlock *MBB) const {
7650 const TargetMachine &TM = getTargetMachine();
Eric Christopher1889fdc2015-01-29 00:19:39 +00007651 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007652 DebugLoc DL = MI->getDebugLoc();
7653
7654 assert(Subtarget->isTargetWindows() &&
7655 "__chkstk is only supported on Windows");
7656 assert(Subtarget->isThumb2() && "Windows on ARM requires Thumb-2 mode");
7657
7658 // __chkstk takes the number of words to allocate on the stack in R4, and
7659 // returns the stack adjustment in number of bytes in R4. This will not
7660 // clober any other registers (other than the obvious lr).
7661 //
7662 // Although, technically, IP should be considered a register which may be
7663 // clobbered, the call itself will not touch it. Windows on ARM is a pure
7664 // thumb-2 environment, so there is no interworking required. As a result, we
7665 // do not expect a veneer to be emitted by the linker, clobbering IP.
7666 //
Alp Toker1d099d92014-06-19 19:41:26 +00007667 // Each module receives its own copy of __chkstk, so no import thunk is
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007668 // required, again, ensuring that IP is not clobbered.
7669 //
7670 // Finally, although some linkers may theoretically provide a trampoline for
7671 // out of range calls (which is quite common due to a 32M range limitation of
7672 // branches for Thumb), we can generate the long-call version via
7673 // -mcmodel=large, alleviating the need for the trampoline which may clobber
7674 // IP.
7675
7676 switch (TM.getCodeModel()) {
7677 case CodeModel::Small:
7678 case CodeModel::Medium:
7679 case CodeModel::Default:
7680 case CodeModel::Kernel:
7681 BuildMI(*MBB, MI, DL, TII.get(ARM::tBL))
7682 .addImm((unsigned)ARMCC::AL).addReg(0)
7683 .addExternalSymbol("__chkstk")
7684 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7685 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7686 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7687 break;
7688 case CodeModel::Large:
7689 case CodeModel::JITDefault: {
7690 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
7691 unsigned Reg = MRI.createVirtualRegister(&ARM::rGPRRegClass);
7692
7693 BuildMI(*MBB, MI, DL, TII.get(ARM::t2MOVi32imm), Reg)
7694 .addExternalSymbol("__chkstk");
7695 BuildMI(*MBB, MI, DL, TII.get(ARM::tBLXr))
7696 .addImm((unsigned)ARMCC::AL).addReg(0)
7697 .addReg(Reg, RegState::Kill)
7698 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7699 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7700 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7701 break;
7702 }
7703 }
7704
7705 AddDefaultCC(AddDefaultPred(BuildMI(*MBB, MI, DL, TII.get(ARM::t2SUBrr),
7706 ARM::SP)
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +00007707 .addReg(ARM::SP).addReg(ARM::R4)));
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007708
7709 MI->eraseFromParent();
7710 return MBB;
7711}
7712
7713MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007714ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007715 MachineBasicBlock *BB) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00007716 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Dale Johannesen7647da62009-02-13 02:25:56 +00007717 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00007718 bool isThumb2 = Subtarget->isThumb2();
Evan Cheng10043e22007-01-19 07:51:42 +00007719 switch (MI->getOpcode()) {
Andrew Trick0ed57782011-04-23 03:55:32 +00007720 default: {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007721 MI->dump();
Evan Chengb972e562009-08-07 00:34:42 +00007722 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick0ed57782011-04-23 03:55:32 +00007723 }
Jim Grosbach9c0b86a2011-09-16 21:55:56 +00007724 // The Thumb2 pre-indexed stores have the same MI operands, they just
7725 // define them differently in the .td files from the isel patterns, so
7726 // they need pseudos.
7727 case ARM::t2STR_preidx:
7728 MI->setDesc(TII->get(ARM::t2STR_PRE));
7729 return BB;
7730 case ARM::t2STRB_preidx:
7731 MI->setDesc(TII->get(ARM::t2STRB_PRE));
7732 return BB;
7733 case ARM::t2STRH_preidx:
7734 MI->setDesc(TII->get(ARM::t2STRH_PRE));
7735 return BB;
7736
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007737 case ARM::STRi_preidx:
7738 case ARM::STRBi_preidx: {
Jim Grosbach5e80abb2011-08-09 21:22:41 +00007739 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007740 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
7741 // Decode the offset.
7742 unsigned Offset = MI->getOperand(4).getImm();
7743 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
7744 Offset = ARM_AM::getAM2Offset(Offset);
7745 if (isSub)
7746 Offset = -Offset;
7747
Jim Grosbachf402f692011-08-12 21:02:34 +00007748 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer61a1ff52011-08-27 17:36:14 +00007749 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007750 .addOperand(MI->getOperand(0)) // Rn_wb
7751 .addOperand(MI->getOperand(1)) // Rt
7752 .addOperand(MI->getOperand(2)) // Rn
7753 .addImm(Offset) // offset (skip GPR==zero_reg)
7754 .addOperand(MI->getOperand(5)) // pred
Jim Grosbachf402f692011-08-12 21:02:34 +00007755 .addOperand(MI->getOperand(6))
7756 .addMemOperand(MMO);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007757 MI->eraseFromParent();
7758 return BB;
7759 }
7760 case ARM::STRr_preidx:
Jim Grosbachd886f8c2011-08-11 21:17:22 +00007761 case ARM::STRBr_preidx:
7762 case ARM::STRH_preidx: {
7763 unsigned NewOpc;
7764 switch (MI->getOpcode()) {
7765 default: llvm_unreachable("unexpected opcode!");
7766 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7767 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7768 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7769 }
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007770 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7771 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7772 MIB.addOperand(MI->getOperand(i));
7773 MI->eraseFromParent();
7774 return BB;
7775 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007776
Evan Chengbb2af352009-08-12 05:17:19 +00007777 case ARM::tMOVCCr_pseudo: {
Evan Cheng10043e22007-01-19 07:51:42 +00007778 // To "insert" a SELECT_CC instruction, we actually have to insert the
7779 // diamond control-flow pattern. The incoming instruction knows the
7780 // destination vreg to set, the condition code register to branch on, the
7781 // true/false values to select between, and a branch opcode to use.
7782 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007783 MachineFunction::iterator It = BB;
Evan Cheng10043e22007-01-19 07:51:42 +00007784 ++It;
7785
7786 // thisMBB:
7787 // ...
7788 // TrueVal = ...
7789 // cmpTY ccX, r1, r2
7790 // bCC copy1MBB
7791 // fallthrough --> copy0MBB
7792 MachineBasicBlock *thisMBB = BB;
Dan Gohman3b460302008-07-07 23:14:23 +00007793 MachineFunction *F = BB->getParent();
7794 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7795 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf4f04102010-07-06 15:49:48 +00007796 F->insert(It, copy0MBB);
7797 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007798
7799 // Transfer the remainder of BB and its successor edges to sinkMBB.
7800 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007801 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007802 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7803
Dan Gohmanf4f04102010-07-06 15:49:48 +00007804 BB->addSuccessor(copy0MBB);
7805 BB->addSuccessor(sinkMBB);
Dan Gohman12205642010-07-06 15:18:19 +00007806
Dan Gohman34396292010-07-06 20:24:04 +00007807 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7808 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7809
Evan Cheng10043e22007-01-19 07:51:42 +00007810 // copy0MBB:
7811 // %FalseValue = ...
7812 // # fallthrough to sinkMBB
7813 BB = copy0MBB;
7814
7815 // Update machine-CFG edges
7816 BB->addSuccessor(sinkMBB);
7817
7818 // sinkMBB:
7819 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7820 // ...
7821 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007822 BuildMI(*BB, BB->begin(), dl,
7823 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Cheng10043e22007-01-19 07:51:42 +00007824 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7825 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7826
Dan Gohman34396292010-07-06 20:24:04 +00007827 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng10043e22007-01-19 07:51:42 +00007828 return BB;
7829 }
Evan Chengb972e562009-08-07 00:34:42 +00007830
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007831 case ARM::BCCi64:
7832 case ARM::BCCZi64: {
Bob Wilson36be00c2010-12-23 22:45:49 +00007833 // If there is an unconditional branch to the other successor, remove it.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007834 BB->erase(std::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick5eb0a302011-01-19 02:26:13 +00007835
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007836 // Compare both parts that make up the double comparison separately for
7837 // equality.
7838 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7839
7840 unsigned LHS1 = MI->getOperand(1).getReg();
7841 unsigned LHS2 = MI->getOperand(2).getReg();
7842 if (RHSisZero) {
7843 AddDefaultPred(BuildMI(BB, dl,
7844 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7845 .addReg(LHS1).addImm(0));
7846 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7847 .addReg(LHS2).addImm(0)
7848 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7849 } else {
7850 unsigned RHS1 = MI->getOperand(3).getReg();
7851 unsigned RHS2 = MI->getOperand(4).getReg();
7852 AddDefaultPred(BuildMI(BB, dl,
7853 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7854 .addReg(LHS1).addReg(RHS1));
7855 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7856 .addReg(LHS2).addReg(RHS2)
7857 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7858 }
7859
7860 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7861 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7862 if (MI->getOperand(0).getImm() == ARMCC::NE)
7863 std::swap(destMBB, exitMBB);
7864
7865 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7866 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007867 if (isThumb2)
7868 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7869 else
7870 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007871
7872 MI->eraseFromParent(); // The pseudo instruction is gone now.
7873 return BB;
7874 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007875
Bill Wendlingf7f223f2011-10-17 20:37:20 +00007876 case ARM::Int_eh_sjlj_setjmp:
7877 case ARM::Int_eh_sjlj_setjmp_nofp:
7878 case ARM::tInt_eh_sjlj_setjmp:
7879 case ARM::t2Int_eh_sjlj_setjmp:
7880 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Matthias Braun3cd00c12015-07-16 22:34:16 +00007881 return BB;
7882
7883 case ARM::Int_eh_sjlj_setup_dispatch:
Bill Wendlingf7f223f2011-10-17 20:37:20 +00007884 EmitSjLjDispatchBlock(MI, BB);
7885 return BB;
7886
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007887 case ARM::ABS:
7888 case ARM::t2ABS: {
7889 // To insert an ABS instruction, we have to insert the
7890 // diamond control-flow pattern. The incoming instruction knows the
7891 // source vreg to test against 0, the destination vreg to set,
7892 // the condition code register to branch on, the
Andrew Trick3f07c422011-10-18 18:40:53 +00007893 // true/false values to select between, and a branch opcode to use.
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007894 // It transforms
7895 // V1 = ABS V0
7896 // into
7897 // V2 = MOVS V0
7898 // BCC (branch to SinkBB if V0 >= 0)
7899 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick3f07c422011-10-18 18:40:53 +00007900 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007901 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7902 MachineFunction::iterator BBI = BB;
7903 ++BBI;
7904 MachineFunction *Fn = BB->getParent();
7905 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7906 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7907 Fn->insert(BBI, RSBBB);
7908 Fn->insert(BBI, SinkBB);
7909
7910 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7911 unsigned int ABSDstReg = MI->getOperand(0).getReg();
Pete Cooper51118812015-04-30 22:15:59 +00007912 bool ABSSrcKIll = MI->getOperand(1).isKill();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007913 bool isThumb2 = Subtarget->isThumb2();
7914 MachineRegisterInfo &MRI = Fn->getRegInfo();
7915 // In Thumb mode S must not be specified if source register is the SP or
7916 // PC and if destination register is the SP, so restrict register class
Craig Topper61e88f42014-11-21 05:58:21 +00007917 unsigned NewRsbDstReg =
7918 MRI.createVirtualRegister(isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007919
7920 // Transfer the remainder of BB and its successor edges to sinkMBB.
7921 SinkBB->splice(SinkBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007922 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007923 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7924
7925 BB->addSuccessor(RSBBB);
7926 BB->addSuccessor(SinkBB);
7927
7928 // fall through to SinkMBB
7929 RSBBB->addSuccessor(SinkBB);
7930
Manman Rene0763c72012-06-15 21:32:12 +00007931 // insert a cmp at the end of BB
Andrew Trickbc325162012-07-18 18:34:24 +00007932 AddDefaultPred(BuildMI(BB, dl,
Manman Rene0763c72012-06-15 21:32:12 +00007933 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7934 .addReg(ABSSrcReg).addImm(0));
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007935
7936 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick3f07c422011-10-18 18:40:53 +00007937 BuildMI(BB, dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007938 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7939 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7940
7941 // insert rsbri in RSBBB
7942 // Note: BCC and rsbri will be converted into predicated rsbmi
7943 // by if-conversion pass
Andrew Trick3f07c422011-10-18 18:40:53 +00007944 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007945 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Pete Cooper51118812015-04-30 22:15:59 +00007946 .addReg(ABSSrcReg, ABSSrcKIll ? RegState::Kill : 0)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007947 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7948
Andrew Trick3f07c422011-10-18 18:40:53 +00007949 // insert PHI in SinkBB,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007950 // reuse ABSDstReg to not change uses of ABS instruction
7951 BuildMI(*SinkBB, SinkBB->begin(), dl,
7952 TII->get(ARM::PHI), ABSDstReg)
7953 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Rene0763c72012-06-15 21:32:12 +00007954 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007955
7956 // remove ABS instruction
Andrew Trick3f07c422011-10-18 18:40:53 +00007957 MI->eraseFromParent();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007958
7959 // return last added BB
7960 return SinkBB;
7961 }
Manman Rene8735522012-06-01 19:33:18 +00007962 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren9f911162012-06-01 02:44:42 +00007963 ++NumLoopByVals;
Manman Rene8735522012-06-01 19:33:18 +00007964 return EmitStructByval(MI, BB);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007965 case ARM::WIN__CHKSTK:
7966 return EmitLowered__chkstk(MI, BB);
Evan Cheng10043e22007-01-19 07:51:42 +00007967 }
7968}
7969
Evan Chenge6fba772011-08-30 19:09:48 +00007970void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7971 SDNode *Node) const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007972 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick8586e622011-09-20 03:17:40 +00007973 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7974 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7975 // operand is still set to noreg. If needed, set the optional operand's
7976 // register to CPSR, and remove the redundant implicit def.
Andrew Trick924123a2011-09-21 02:20:46 +00007977 //
Andrew Trick88b24502011-10-18 19:18:52 +00007978 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick8586e622011-09-20 03:17:40 +00007979
Andrew Trick924123a2011-09-21 02:20:46 +00007980 // Rename pseudo opcodes.
7981 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7982 if (NewOpc) {
Eric Christopher1889fdc2015-01-29 00:19:39 +00007983 const ARMBaseInstrInfo *TII = Subtarget->getInstrInfo();
Andrew Trick88b24502011-10-18 19:18:52 +00007984 MCID = &TII->get(NewOpc);
7985
7986 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7987 "converted opcode should be the same except for cc_out");
7988
7989 MI->setDesc(*MCID);
7990
7991 // Add the optional cc_out operand
7992 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick924123a2011-09-21 02:20:46 +00007993 }
Andrew Trick88b24502011-10-18 19:18:52 +00007994 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick8586e622011-09-20 03:17:40 +00007995
7996 // Any ARM instruction that sets the 's' bit should specify an optional
7997 // "cc_out" operand in the last operand position.
Evan Cheng7f8e5632011-12-07 07:15:52 +00007998 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007999 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00008000 return;
8001 }
Andrew Trick924123a2011-09-21 02:20:46 +00008002 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
8003 // since we already have an optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00008004 bool definesCPSR = false;
8005 bool deadCPSR = false;
Andrew Trick88b24502011-10-18 19:18:52 +00008006 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick8586e622011-09-20 03:17:40 +00008007 i != e; ++i) {
8008 const MachineOperand &MO = MI->getOperand(i);
8009 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
8010 definesCPSR = true;
8011 if (MO.isDead())
8012 deadCPSR = true;
8013 MI->RemoveOperand(i);
8014 break;
Evan Chenge6fba772011-08-30 19:09:48 +00008015 }
8016 }
Andrew Trick8586e622011-09-20 03:17:40 +00008017 if (!definesCPSR) {
Andrew Trick924123a2011-09-21 02:20:46 +00008018 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00008019 return;
8020 }
8021 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick924123a2011-09-21 02:20:46 +00008022 if (deadCPSR) {
8023 assert(!MI->getOperand(ccOutIdx).getReg() &&
8024 "expect uninitialized optional cc_out operand");
Andrew Trick8586e622011-09-20 03:17:40 +00008025 return;
Andrew Trick924123a2011-09-21 02:20:46 +00008026 }
Andrew Trick8586e622011-09-20 03:17:40 +00008027
Andrew Trick924123a2011-09-21 02:20:46 +00008028 // If this instruction was defined with an optional CPSR def and its dag node
8029 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00008030 MachineOperand &MO = MI->getOperand(ccOutIdx);
8031 MO.setReg(ARM::CPSR);
8032 MO.setIsDef(true);
Evan Chenge6fba772011-08-30 19:09:48 +00008033}
8034
Evan Cheng10043e22007-01-19 07:51:42 +00008035//===----------------------------------------------------------------------===//
8036// ARM Optimization Hooks
8037//===----------------------------------------------------------------------===//
8038
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008039// Helper function that checks if N is a null or all ones constant.
8040static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
8041 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
8042 if (!C)
8043 return false;
8044 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
8045}
8046
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008047// Return true if N is conditionally 0 or all ones.
8048// Detects these expressions where cc is an i1 value:
8049//
8050// (select cc 0, y) [AllOnes=0]
8051// (select cc y, 0) [AllOnes=0]
8052// (zext cc) [AllOnes=0]
8053// (sext cc) [AllOnes=0/1]
8054// (select cc -1, y) [AllOnes=1]
8055// (select cc y, -1) [AllOnes=1]
8056//
8057// Invert is set when N is the null/all ones constant when CC is false.
8058// OtherOp is set to the alternative value of N.
8059static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
8060 SDValue &CC, bool &Invert,
8061 SDValue &OtherOp,
8062 SelectionDAG &DAG) {
8063 switch (N->getOpcode()) {
8064 default: return false;
8065 case ISD::SELECT: {
8066 CC = N->getOperand(0);
8067 SDValue N1 = N->getOperand(1);
8068 SDValue N2 = N->getOperand(2);
8069 if (isZeroOrAllOnes(N1, AllOnes)) {
8070 Invert = false;
8071 OtherOp = N2;
8072 return true;
8073 }
8074 if (isZeroOrAllOnes(N2, AllOnes)) {
8075 Invert = true;
8076 OtherOp = N1;
8077 return true;
8078 }
8079 return false;
8080 }
8081 case ISD::ZERO_EXTEND:
8082 // (zext cc) can never be the all ones value.
8083 if (AllOnes)
8084 return false;
8085 // Fall through.
8086 case ISD::SIGN_EXTEND: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008087 SDLoc dl(N);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008088 EVT VT = N->getValueType(0);
8089 CC = N->getOperand(0);
8090 if (CC.getValueType() != MVT::i1)
8091 return false;
8092 Invert = !AllOnes;
8093 if (AllOnes)
8094 // When looking for an AllOnes constant, N is an sext, and the 'other'
8095 // value is 0.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008096 OtherOp = DAG.getConstant(0, dl, VT);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008097 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8098 // When looking for a 0 constant, N can be zext or sext.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008099 OtherOp = DAG.getConstant(1, dl, VT);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008100 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008101 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), dl,
8102 VT);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008103 return true;
8104 }
8105 }
8106}
8107
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008108// Combine a constant select operand into its use:
8109//
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008110// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
8111// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
8112// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
8113// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8114// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008115//
8116// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008117// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008118//
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008119// Also recognize sext/zext from i1:
8120//
8121// (add (zext cc), x) -> (select cc (add x, 1), x)
8122// (add (sext cc), x) -> (select cc (add x, -1), x)
8123//
8124// These transformations eventually create predicated instructions.
8125//
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008126// @param N The node to transform.
8127// @param Slct The N operand that is a select.
8128// @param OtherOp The other N operand (x above).
8129// @param DCI Context.
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008130// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008131// @returns The new node, or SDValue() on failure.
Chris Lattner4147f082009-03-12 06:52:53 +00008132static
8133SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008134 TargetLowering::DAGCombinerInfo &DCI,
8135 bool AllOnes = false) {
Chris Lattner4147f082009-03-12 06:52:53 +00008136 SelectionDAG &DAG = DCI.DAG;
Owen Anderson53aa7a92009-08-10 22:56:29 +00008137 EVT VT = N->getValueType(0);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008138 SDValue NonConstantVal;
8139 SDValue CCOp;
8140 bool SwapSelectOps;
8141 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
8142 NonConstantVal, DAG))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008143 return SDValue();
8144
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008145 // Slct is now know to be the desired identity constant when CC is true.
8146 SDValue TrueVal = OtherOp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008147 SDValue FalseVal = DAG.getNode(N->getOpcode(), SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008148 OtherOp, NonConstantVal);
8149 // Unless SwapSelectOps says CC should be false.
8150 if (SwapSelectOps)
8151 std::swap(TrueVal, FalseVal);
8152
Andrew Trickef9de2a2013-05-25 02:42:55 +00008153 return DAG.getNode(ISD::SELECT, SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008154 CCOp, TrueVal, FalseVal);
Chris Lattner4147f082009-03-12 06:52:53 +00008155}
8156
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008157// Attempt combineSelectAndUse on each operand of a commutative operator N.
8158static
8159SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
8160 TargetLowering::DAGCombinerInfo &DCI) {
8161 SDValue N0 = N->getOperand(0);
8162 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008163 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008164 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
8165 if (Result.getNode())
8166 return Result;
8167 }
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008168 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008169 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
8170 if (Result.getNode())
8171 return Result;
8172 }
8173 return SDValue();
8174}
8175
Eric Christopher1b8b94192011-06-29 21:10:36 +00008176// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattnere9e67052011-06-14 23:48:48 +00008177// (only after legalization).
8178static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
8179 TargetLowering::DAGCombinerInfo &DCI,
8180 const ARMSubtarget *Subtarget) {
8181
8182 // Only perform optimization if after legalize, and if NEON is available. We
8183 // also expected both operands to be BUILD_VECTORs.
8184 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
8185 || N0.getOpcode() != ISD::BUILD_VECTOR
8186 || N1.getOpcode() != ISD::BUILD_VECTOR)
8187 return SDValue();
8188
8189 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
8190 EVT VT = N->getValueType(0);
8191 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
8192 return SDValue();
8193
8194 // Check that the vector operands are of the right form.
8195 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
8196 // operands, where N is the size of the formed vector.
8197 // Each EXTRACT_VECTOR should have the same input vector and odd or even
8198 // index such that we have a pair wise add pattern.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008199
8200 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson4b12a112011-06-15 06:04:34 +00008201 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattnere9e67052011-06-14 23:48:48 +00008202 return SDValue();
Bob Wilson4b12a112011-06-15 06:04:34 +00008203 SDValue Vec = N0->getOperand(0)->getOperand(0);
8204 SDNode *V = Vec.getNode();
8205 unsigned nextIndex = 0;
Tanya Lattnere9e67052011-06-14 23:48:48 +00008206
Eric Christopher1b8b94192011-06-29 21:10:36 +00008207 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008208 // check to see if each of their operands are an EXTRACT_VECTOR with
8209 // the same vector and appropriate index.
8210 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
8211 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
8212 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopher1b8b94192011-06-29 21:10:36 +00008213
Tanya Lattnere9e67052011-06-14 23:48:48 +00008214 SDValue ExtVec0 = N0->getOperand(i);
8215 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopher1b8b94192011-06-29 21:10:36 +00008216
Tanya Lattnere9e67052011-06-14 23:48:48 +00008217 // First operand is the vector, verify its the same.
8218 if (V != ExtVec0->getOperand(0).getNode() ||
8219 V != ExtVec1->getOperand(0).getNode())
8220 return SDValue();
Eric Christopher1b8b94192011-06-29 21:10:36 +00008221
Tanya Lattnere9e67052011-06-14 23:48:48 +00008222 // Second is the constant, verify its correct.
8223 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
8224 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopher1b8b94192011-06-29 21:10:36 +00008225
Tanya Lattnere9e67052011-06-14 23:48:48 +00008226 // For the constant, we want to see all the even or all the odd.
8227 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
8228 || C1->getZExtValue() != nextIndex+1)
8229 return SDValue();
8230
8231 // Increment index.
8232 nextIndex+=2;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008233 } else
Tanya Lattnere9e67052011-06-14 23:48:48 +00008234 return SDValue();
8235 }
8236
8237 // Create VPADDL node.
8238 SelectionDAG &DAG = DCI.DAG;
8239 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattnere9e67052011-06-14 23:48:48 +00008240
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008241 SDLoc dl(N);
8242
Tanya Lattnere9e67052011-06-14 23:48:48 +00008243 // Build operand list.
8244 SmallVector<SDValue, 8> Ops;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008245 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls, dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00008246 TLI.getPointerTy(DAG.getDataLayout())));
Tanya Lattnere9e67052011-06-14 23:48:48 +00008247
8248 // Input is the vector.
8249 Ops.push_back(Vec);
Eric Christopher1b8b94192011-06-29 21:10:36 +00008250
Tanya Lattnere9e67052011-06-14 23:48:48 +00008251 // Get widened type and narrowed type.
8252 MVT widenType;
8253 unsigned numElem = VT.getVectorNumElements();
Oliver Stannard6cb23462015-05-18 16:39:16 +00008254
Silviu Barangaa3106e62014-04-03 10:44:27 +00008255 EVT inputLaneType = Vec.getValueType().getVectorElementType();
8256 switch (inputLaneType.getSimpleVT().SimpleTy) {
Tanya Lattnere9e67052011-06-14 23:48:48 +00008257 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
8258 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
8259 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
8260 default:
Craig Toppere55c5562012-02-07 02:50:20 +00008261 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattnere9e67052011-06-14 23:48:48 +00008262 }
8263
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008264 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, widenType, Ops);
Silviu Barangaa3106e62014-04-03 10:44:27 +00008265 unsigned ExtOp = VT.bitsGT(tmp.getValueType()) ? ISD::ANY_EXTEND : ISD::TRUNCATE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008266 return DAG.getNode(ExtOp, dl, VT, tmp);
Tanya Lattnere9e67052011-06-14 23:48:48 +00008267}
8268
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008269static SDValue findMUL_LOHI(SDValue V) {
8270 if (V->getOpcode() == ISD::UMUL_LOHI ||
8271 V->getOpcode() == ISD::SMUL_LOHI)
8272 return V;
8273 return SDValue();
8274}
8275
8276static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
8277 TargetLowering::DAGCombinerInfo &DCI,
8278 const ARMSubtarget *Subtarget) {
8279
8280 if (Subtarget->isThumb1Only()) return SDValue();
8281
8282 // Only perform the checks after legalize when the pattern is available.
8283 if (DCI.isBeforeLegalize()) return SDValue();
8284
8285 // Look for multiply add opportunities.
8286 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
8287 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
8288 // a glue link from the first add to the second add.
8289 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
8290 // a S/UMLAL instruction.
Matthias Braun60912082015-05-20 18:40:06 +00008291 // UMUL_LOHI
8292 // / :lo \ :hi
8293 // / \ [no multiline comment]
8294 // loAdd -> ADDE |
8295 // \ :glue /
8296 // \ /
8297 // ADDC <- hiAdd
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008298 //
8299 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
8300 SDValue AddcOp0 = AddcNode->getOperand(0);
8301 SDValue AddcOp1 = AddcNode->getOperand(1);
8302
8303 // Check if the two operands are from the same mul_lohi node.
8304 if (AddcOp0.getNode() == AddcOp1.getNode())
8305 return SDValue();
8306
8307 assert(AddcNode->getNumValues() == 2 &&
8308 AddcNode->getValueType(0) == MVT::i32 &&
Michael Gottesmanb2a70562013-06-18 20:49:40 +00008309 "Expect ADDC with two result values. First: i32");
8310
8311 // Check that we have a glued ADDC node.
8312 if (AddcNode->getValueType(1) != MVT::Glue)
8313 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008314
8315 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
8316 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
8317 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
8318 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
8319 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
8320 return SDValue();
8321
8322 // Look for the glued ADDE.
8323 SDNode* AddeNode = AddcNode->getGluedUser();
Craig Topper062a2ba2014-04-25 05:30:21 +00008324 if (!AddeNode)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008325 return SDValue();
8326
8327 // Make sure it is really an ADDE.
8328 if (AddeNode->getOpcode() != ISD::ADDE)
8329 return SDValue();
8330
8331 assert(AddeNode->getNumOperands() == 3 &&
8332 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
8333 "ADDE node has the wrong inputs");
8334
8335 // Check for the triangle shape.
8336 SDValue AddeOp0 = AddeNode->getOperand(0);
8337 SDValue AddeOp1 = AddeNode->getOperand(1);
8338
8339 // Make sure that the ADDE operands are not coming from the same node.
8340 if (AddeOp0.getNode() == AddeOp1.getNode())
8341 return SDValue();
8342
8343 // Find the MUL_LOHI node walking up ADDE's operands.
8344 bool IsLeftOperandMUL = false;
8345 SDValue MULOp = findMUL_LOHI(AddeOp0);
8346 if (MULOp == SDValue())
8347 MULOp = findMUL_LOHI(AddeOp1);
8348 else
8349 IsLeftOperandMUL = true;
8350 if (MULOp == SDValue())
Jyoti Allurf1d70502015-01-23 09:10:03 +00008351 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008352
8353 // Figure out the right opcode.
8354 unsigned Opc = MULOp->getOpcode();
8355 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
8356
8357 // Figure out the high and low input values to the MLAL node.
Craig Topper062a2ba2014-04-25 05:30:21 +00008358 SDValue* HiAdd = nullptr;
8359 SDValue* LoMul = nullptr;
8360 SDValue* LowAdd = nullptr;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008361
Jyoti Allurf1d70502015-01-23 09:10:03 +00008362 // Ensure that ADDE is from high result of ISD::SMUL_LOHI.
8363 if ((AddeOp0 != MULOp.getValue(1)) && (AddeOp1 != MULOp.getValue(1)))
8364 return SDValue();
8365
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008366 if (IsLeftOperandMUL)
8367 HiAdd = &AddeOp1;
8368 else
8369 HiAdd = &AddeOp0;
8370
8371
Jyoti Allurf1d70502015-01-23 09:10:03 +00008372 // Ensure that LoMul and LowAdd are taken from correct ISD::SMUL_LOHI node
8373 // whose low result is fed to the ADDC we are checking.
8374
8375 if (AddcOp0 == MULOp.getValue(0)) {
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008376 LoMul = &AddcOp0;
8377 LowAdd = &AddcOp1;
8378 }
Jyoti Allurf1d70502015-01-23 09:10:03 +00008379 if (AddcOp1 == MULOp.getValue(0)) {
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008380 LoMul = &AddcOp1;
8381 LowAdd = &AddcOp0;
8382 }
8383
Craig Topper062a2ba2014-04-25 05:30:21 +00008384 if (!LoMul)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008385 return SDValue();
8386
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008387 // Create the merged node.
8388 SelectionDAG &DAG = DCI.DAG;
8389
8390 // Build operand list.
8391 SmallVector<SDValue, 8> Ops;
8392 Ops.push_back(LoMul->getOperand(0));
8393 Ops.push_back(LoMul->getOperand(1));
8394 Ops.push_back(*LowAdd);
8395 Ops.push_back(*HiAdd);
8396
Andrew Trickef9de2a2013-05-25 02:42:55 +00008397 SDValue MLALNode = DAG.getNode(FinalOpc, SDLoc(AddcNode),
Craig Topper48d114b2014-04-26 18:35:24 +00008398 DAG.getVTList(MVT::i32, MVT::i32), Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008399
8400 // Replace the ADDs' nodes uses by the MLA node's values.
8401 SDValue HiMLALResult(MLALNode.getNode(), 1);
8402 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
8403
8404 SDValue LoMLALResult(MLALNode.getNode(), 0);
8405 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
8406
8407 // Return original node to notify the driver to stop replacing.
8408 SDValue resNode(AddcNode, 0);
8409 return resNode;
8410}
8411
8412/// PerformADDCCombine - Target-specific dag combine transform from
8413/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
8414static SDValue PerformADDCCombine(SDNode *N,
8415 TargetLowering::DAGCombinerInfo &DCI,
8416 const ARMSubtarget *Subtarget) {
8417
8418 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
8419
8420}
8421
Bob Wilson728eb292010-07-29 20:34:14 +00008422/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
8423/// operands N0 and N1. This is a helper for PerformADDCombine that is
8424/// called with the default operands, and if that fails, with commuted
8425/// operands.
8426static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008427 TargetLowering::DAGCombinerInfo &DCI,
8428 const ARMSubtarget *Subtarget){
8429
8430 // Attempt to create vpaddl for this add.
8431 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
8432 if (Result.getNode())
8433 return Result;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008434
Chris Lattner4147f082009-03-12 06:52:53 +00008435 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008436 if (N0.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008437 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
8438 if (Result.getNode()) return Result;
8439 }
Chris Lattner4147f082009-03-12 06:52:53 +00008440 return SDValue();
8441}
8442
Bob Wilson728eb292010-07-29 20:34:14 +00008443/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
8444///
8445static SDValue PerformADDCombine(SDNode *N,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008446 TargetLowering::DAGCombinerInfo &DCI,
8447 const ARMSubtarget *Subtarget) {
Bob Wilson728eb292010-07-29 20:34:14 +00008448 SDValue N0 = N->getOperand(0);
8449 SDValue N1 = N->getOperand(1);
8450
8451 // First try with the default operand order.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008452 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008453 if (Result.getNode())
8454 return Result;
8455
8456 // If that didn't work, try again with the operands commuted.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008457 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008458}
8459
Chris Lattner4147f082009-03-12 06:52:53 +00008460/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson728eb292010-07-29 20:34:14 +00008461///
Chris Lattner4147f082009-03-12 06:52:53 +00008462static SDValue PerformSUBCombine(SDNode *N,
8463 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson728eb292010-07-29 20:34:14 +00008464 SDValue N0 = N->getOperand(0);
8465 SDValue N1 = N->getOperand(1);
Bob Wilson7117a912009-03-20 22:42:55 +00008466
Chris Lattner4147f082009-03-12 06:52:53 +00008467 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008468 if (N1.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008469 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
8470 if (Result.getNode()) return Result;
8471 }
Bob Wilson7117a912009-03-20 22:42:55 +00008472
Chris Lattner4147f082009-03-12 06:52:53 +00008473 return SDValue();
8474}
8475
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008476/// PerformVMULCombine
8477/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
8478/// special multiplier accumulator forwarding.
8479/// vmul d3, d0, d2
8480/// vmla d3, d1, d2
8481/// is faster than
8482/// vadd d3, d0, d1
8483/// vmul d3, d3, d2
Weiming Zhao2052f482013-09-25 23:12:06 +00008484// However, for (A + B) * (A + B),
8485// vadd d2, d0, d1
8486// vmul d3, d0, d2
8487// vmla d3, d1, d2
8488// is slower than
8489// vadd d2, d0, d1
8490// vmul d3, d2, d2
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008491static SDValue PerformVMULCombine(SDNode *N,
8492 TargetLowering::DAGCombinerInfo &DCI,
8493 const ARMSubtarget *Subtarget) {
8494 if (!Subtarget->hasVMLxForwarding())
8495 return SDValue();
8496
8497 SelectionDAG &DAG = DCI.DAG;
8498 SDValue N0 = N->getOperand(0);
8499 SDValue N1 = N->getOperand(1);
8500 unsigned Opcode = N0.getOpcode();
8501 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8502 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier27301622011-06-16 01:21:54 +00008503 Opcode = N1.getOpcode();
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008504 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8505 Opcode != ISD::FADD && Opcode != ISD::FSUB)
8506 return SDValue();
8507 std::swap(N0, N1);
8508 }
8509
Weiming Zhao2052f482013-09-25 23:12:06 +00008510 if (N0 == N1)
8511 return SDValue();
8512
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008513 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008514 SDLoc DL(N);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008515 SDValue N00 = N0->getOperand(0);
8516 SDValue N01 = N0->getOperand(1);
8517 return DAG.getNode(Opcode, DL, VT,
8518 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
8519 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
8520}
8521
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008522static SDValue PerformMULCombine(SDNode *N,
8523 TargetLowering::DAGCombinerInfo &DCI,
8524 const ARMSubtarget *Subtarget) {
8525 SelectionDAG &DAG = DCI.DAG;
8526
8527 if (Subtarget->isThumb1Only())
8528 return SDValue();
8529
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008530 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8531 return SDValue();
8532
8533 EVT VT = N->getValueType(0);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008534 if (VT.is64BitVector() || VT.is128BitVector())
8535 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008536 if (VT != MVT::i32)
8537 return SDValue();
8538
8539 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8540 if (!C)
8541 return SDValue();
8542
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008543 int64_t MulAmt = C->getSExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008544 unsigned ShiftAmt = countTrailingZeros<uint64_t>(MulAmt);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008545
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008546 ShiftAmt = ShiftAmt & (32 - 1);
8547 SDValue V = N->getOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008548 SDLoc DL(N);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008549
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008550 SDValue Res;
8551 MulAmt >>= ShiftAmt;
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008552
8553 if (MulAmt >= 0) {
8554 if (isPowerOf2_32(MulAmt - 1)) {
8555 // (mul x, 2^N + 1) => (add (shl x, N), x)
8556 Res = DAG.getNode(ISD::ADD, DL, VT,
8557 V,
8558 DAG.getNode(ISD::SHL, DL, VT,
8559 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008560 DAG.getConstant(Log2_32(MulAmt - 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008561 MVT::i32)));
8562 } else if (isPowerOf2_32(MulAmt + 1)) {
8563 // (mul x, 2^N - 1) => (sub (shl x, N), x)
8564 Res = DAG.getNode(ISD::SUB, DL, VT,
8565 DAG.getNode(ISD::SHL, DL, VT,
8566 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008567 DAG.getConstant(Log2_32(MulAmt + 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008568 MVT::i32)),
8569 V);
8570 } else
8571 return SDValue();
8572 } else {
8573 uint64_t MulAmtAbs = -MulAmt;
8574 if (isPowerOf2_32(MulAmtAbs + 1)) {
8575 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
8576 Res = DAG.getNode(ISD::SUB, DL, VT,
8577 V,
8578 DAG.getNode(ISD::SHL, DL, VT,
8579 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008580 DAG.getConstant(Log2_32(MulAmtAbs + 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008581 MVT::i32)));
8582 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
8583 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
8584 Res = DAG.getNode(ISD::ADD, DL, VT,
8585 V,
8586 DAG.getNode(ISD::SHL, DL, VT,
8587 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008588 DAG.getConstant(Log2_32(MulAmtAbs - 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008589 MVT::i32)));
8590 Res = DAG.getNode(ISD::SUB, DL, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008591 DAG.getConstant(0, DL, MVT::i32), Res);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008592
8593 } else
8594 return SDValue();
8595 }
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008596
8597 if (ShiftAmt != 0)
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008598 Res = DAG.getNode(ISD::SHL, DL, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008599 Res, DAG.getConstant(ShiftAmt, DL, MVT::i32));
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008600
8601 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008602 DCI.CombineTo(N, Res, false);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008603 return SDValue();
8604}
8605
Owen Anderson30c48922010-11-05 19:27:46 +00008606static SDValue PerformANDCombine(SDNode *N,
Evan Chenge87681c2012-02-23 01:19:06 +00008607 TargetLowering::DAGCombinerInfo &DCI,
8608 const ARMSubtarget *Subtarget) {
Owen Anderson77aa2662011-04-05 21:48:57 +00008609
Owen Anderson30c48922010-11-05 19:27:46 +00008610 // Attempt to use immediate-form VBIC
8611 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008612 SDLoc dl(N);
Owen Anderson30c48922010-11-05 19:27:46 +00008613 EVT VT = N->getValueType(0);
8614 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008615
Tanya Lattner266792a2011-04-07 15:24:20 +00008616 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8617 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008618
Owen Anderson30c48922010-11-05 19:27:46 +00008619 APInt SplatBits, SplatUndef;
8620 unsigned SplatBitSize;
8621 bool HasAnyUndefs;
8622 if (BVN &&
8623 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8624 if (SplatBitSize <= 64) {
8625 EVT VbicVT;
8626 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
8627 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008628 DAG, dl, VbicVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008629 OtherModImm);
Owen Anderson30c48922010-11-05 19:27:46 +00008630 if (Val.getNode()) {
8631 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008632 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson30c48922010-11-05 19:27:46 +00008633 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008634 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson30c48922010-11-05 19:27:46 +00008635 }
8636 }
8637 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008638
Evan Chenge87681c2012-02-23 01:19:06 +00008639 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008640 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
8641 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
8642 if (Result.getNode())
8643 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008644 }
8645
Owen Anderson30c48922010-11-05 19:27:46 +00008646 return SDValue();
8647}
8648
Jim Grosbach11013ed2010-07-16 23:05:05 +00008649/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
8650static SDValue PerformORCombine(SDNode *N,
8651 TargetLowering::DAGCombinerInfo &DCI,
8652 const ARMSubtarget *Subtarget) {
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008653 // Attempt to use immediate-form VORR
8654 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008655 SDLoc dl(N);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008656 EVT VT = N->getValueType(0);
8657 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008658
Tanya Lattner266792a2011-04-07 15:24:20 +00008659 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8660 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008661
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008662 APInt SplatBits, SplatUndef;
8663 unsigned SplatBitSize;
8664 bool HasAnyUndefs;
8665 if (BVN && Subtarget->hasNEON() &&
8666 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8667 if (SplatBitSize <= 64) {
8668 EVT VorrVT;
8669 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8670 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008671 DAG, dl, VorrVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008672 OtherModImm);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008673 if (Val.getNode()) {
8674 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008675 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008676 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008677 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008678 }
8679 }
8680 }
8681
Evan Chenge87681c2012-02-23 01:19:06 +00008682 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008683 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8684 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8685 if (Result.getNode())
8686 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008687 }
8688
Nadav Rotem3a94c542012-08-13 18:52:44 +00008689 // The code below optimizes (or (and X, Y), Z).
8690 // The AND operand needs to have a single user to make these optimizations
8691 // profitable.
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008692 SDValue N0 = N->getOperand(0);
Nadav Rotem3a94c542012-08-13 18:52:44 +00008693 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008694 return SDValue();
8695 SDValue N1 = N->getOperand(1);
8696
8697 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
8698 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
8699 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
8700 APInt SplatUndef;
8701 unsigned SplatBitSize;
8702 bool HasAnyUndefs;
8703
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008704 APInt SplatBits0, SplatBits1;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008705 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008706 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
8707 // Ensure that the second operand of both ands are constants
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008708 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008709 HasAnyUndefs) && !HasAnyUndefs) {
8710 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
8711 HasAnyUndefs) && !HasAnyUndefs) {
8712 // Ensure that the bit width of the constants are the same and that
8713 // the splat arguments are logical inverses as per the pattern we
8714 // are trying to simplify.
8715 if (SplatBits0.getBitWidth() == SplatBits1.getBitWidth() &&
8716 SplatBits0 == ~SplatBits1) {
8717 // Canonicalize the vector type to make instruction selection
8718 // simpler.
8719 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
8720 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
8721 N0->getOperand(1),
8722 N0->getOperand(0),
8723 N1->getOperand(0));
8724 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
8725 }
8726 }
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008727 }
8728 }
8729
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008730 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
8731 // reasonable.
8732
Jim Grosbach11013ed2010-07-16 23:05:05 +00008733 // BFI is only available on V6T2+
8734 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
8735 return SDValue();
8736
Andrew Trickef9de2a2013-05-25 02:42:55 +00008737 SDLoc DL(N);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008738 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008739 // iff (val & mask) == val
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008740 //
8741 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008742 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008743 // && mask == ~mask2
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008744 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008745 // && ~mask == mask2
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008746 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008747
Jim Grosbach11013ed2010-07-16 23:05:05 +00008748 if (VT != MVT::i32)
8749 return SDValue();
8750
Evan Cheng2e51bb42010-12-13 20:32:54 +00008751 SDValue N00 = N0.getOperand(0);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008752
Jim Grosbach11013ed2010-07-16 23:05:05 +00008753 // The value and the mask need to be constants so we can verify this is
8754 // actually a bitfield set. If the mask is 0xffff, we can do better
8755 // via a movt instruction, so don't use BFI in that case.
Evan Cheng2e51bb42010-12-13 20:32:54 +00008756 SDValue MaskOp = N0.getOperand(1);
8757 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8758 if (!MaskC)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008759 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008760 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008761 if (Mask == 0xffff)
8762 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008763 SDValue Res;
8764 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008765 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8766 if (N1C) {
8767 unsigned Val = N1C->getZExtValue();
Evan Cheng34345752010-12-11 04:11:38 +00008768 if ((Val & ~Mask) != Val)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008769 return SDValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008770
Evan Cheng34345752010-12-11 04:11:38 +00008771 if (ARM::isBitFieldInvertedMask(Mask)) {
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008772 Val >>= countTrailingZeros(~Mask);
Jim Grosbach11013ed2010-07-16 23:05:05 +00008773
Evan Cheng2e51bb42010-12-13 20:32:54 +00008774 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008775 DAG.getConstant(Val, DL, MVT::i32),
8776 DAG.getConstant(Mask, DL, MVT::i32));
Evan Cheng34345752010-12-11 04:11:38 +00008777
8778 // Do not add new nodes to DAG combiner worklist.
8779 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008780 return SDValue();
Evan Cheng34345752010-12-11 04:11:38 +00008781 }
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008782 } else if (N1.getOpcode() == ISD::AND) {
8783 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008784 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8785 if (!N11C)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008786 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008787 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008788
Eric Christopherd5530962011-03-26 01:21:03 +00008789 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8790 // as is to match.
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008791 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008792 (Mask == ~Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008793 // The pack halfword instruction works better for masks that fit it,
8794 // so use that when it's available.
8795 if (Subtarget->hasT2ExtractPack() &&
8796 (Mask == 0xffff || Mask == 0xffff0000))
8797 return SDValue();
8798 // 2a
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008799 unsigned amt = countTrailingZeros(Mask2);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008800 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008801 DAG.getConstant(amt, DL, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00008802 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008803 DAG.getConstant(Mask, DL, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008804 // Do not add new nodes to DAG combiner worklist.
8805 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008806 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008807 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008808 (~Mask == Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008809 // The pack halfword instruction works better for masks that fit it,
8810 // so use that when it's available.
8811 if (Subtarget->hasT2ExtractPack() &&
8812 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8813 return SDValue();
8814 // 2b
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008815 unsigned lsb = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008816 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008817 DAG.getConstant(lsb, DL, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008818 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008819 DAG.getConstant(Mask2, DL, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008820 // Do not add new nodes to DAG combiner worklist.
8821 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008822 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008823 }
8824 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008825
Evan Cheng2e51bb42010-12-13 20:32:54 +00008826 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8827 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8828 ARM::isBitFieldInvertedMask(~Mask)) {
8829 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8830 // where lsb(mask) == #shamt and masked bits of B are known zero.
8831 SDValue ShAmt = N00.getOperand(1);
8832 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008833 unsigned LSB = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008834 if (ShAmtC != LSB)
8835 return SDValue();
8836
8837 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008838 DAG.getConstant(~Mask, DL, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00008839
8840 // Do not add new nodes to DAG combiner worklist.
8841 DCI.CombineTo(N, Res, false);
8842 }
8843
Jim Grosbach11013ed2010-07-16 23:05:05 +00008844 return SDValue();
8845}
8846
Evan Chenge87681c2012-02-23 01:19:06 +00008847static SDValue PerformXORCombine(SDNode *N,
8848 TargetLowering::DAGCombinerInfo &DCI,
8849 const ARMSubtarget *Subtarget) {
8850 EVT VT = N->getValueType(0);
8851 SelectionDAG &DAG = DCI.DAG;
8852
8853 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8854 return SDValue();
8855
8856 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008857 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8858 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8859 if (Result.getNode())
8860 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008861 }
8862
8863 return SDValue();
8864}
8865
Evan Cheng6d02d902011-06-15 01:12:31 +00008866/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8867/// the bits being cleared by the AND are not demanded by the BFI.
Evan Chengc1778132010-12-14 03:22:07 +00008868static SDValue PerformBFICombine(SDNode *N,
8869 TargetLowering::DAGCombinerInfo &DCI) {
8870 SDValue N1 = N->getOperand(1);
8871 if (N1.getOpcode() == ISD::AND) {
8872 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8873 if (!N11C)
8874 return SDValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008875 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008876 unsigned LSB = countTrailingZeros(~InvMask);
8877 unsigned Width = (32 - countLeadingZeros(~InvMask)) - LSB;
Aaron Ballman0d6a0102014-12-16 14:04:11 +00008878 assert(Width <
8879 static_cast<unsigned>(std::numeric_limits<unsigned>::digits) &&
Michael Ilsemanaddddc42014-12-15 18:48:43 +00008880 "undefined behavior");
8881 unsigned Mask = (1u << Width) - 1;
Evan Chengc1778132010-12-14 03:22:07 +00008882 unsigned Mask2 = N11C->getZExtValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008883 if ((Mask & (~Mask2)) == 0)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008884 return DCI.DAG.getNode(ARMISD::BFI, SDLoc(N), N->getValueType(0),
Evan Chengc1778132010-12-14 03:22:07 +00008885 N->getOperand(0), N1.getOperand(0),
8886 N->getOperand(2));
8887 }
8888 return SDValue();
8889}
8890
Bob Wilson22806742010-09-22 22:09:21 +00008891/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8892/// ARMISD::VMOVRRD.
8893static SDValue PerformVMOVRRDCombine(SDNode *N,
Oliver Stannard51b1d462014-08-21 12:50:31 +00008894 TargetLowering::DAGCombinerInfo &DCI,
8895 const ARMSubtarget *Subtarget) {
Bob Wilson22806742010-09-22 22:09:21 +00008896 // vmovrrd(vmovdrr x, y) -> x,y
8897 SDValue InDouble = N->getOperand(0);
Oliver Stannard51b1d462014-08-21 12:50:31 +00008898 if (InDouble.getOpcode() == ARMISD::VMOVDRR && !Subtarget->isFPOnlySP())
Bob Wilson22806742010-09-22 22:09:21 +00008899 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008900
8901 // vmovrrd(load f64) -> (load i32), (load i32)
8902 SDNode *InNode = InDouble.getNode();
8903 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8904 InNode->getValueType(0) == MVT::f64 &&
8905 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8906 !cast<LoadSDNode>(InNode)->isVolatile()) {
8907 // TODO: Should this be done for non-FrameIndex operands?
8908 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8909
8910 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008911 SDLoc DL(LD);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008912 SDValue BasePtr = LD->getBasePtr();
8913 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8914 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008915 LD->isNonTemporal(), LD->isInvariant(),
8916 LD->getAlignment());
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008917
8918 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008919 DAG.getConstant(4, DL, MVT::i32));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008920 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8921 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008922 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008923 std::min(4U, LD->getAlignment() / 2));
8924
8925 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
Mehdi Aminiffc14022015-07-08 01:00:38 +00008926 if (DCI.DAG.getDataLayout().isBigEndian())
Christian Pirker762b2c62014-06-01 09:30:52 +00008927 std::swap (NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008928 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008929 return Result;
8930 }
8931
Bob Wilson22806742010-09-22 22:09:21 +00008932 return SDValue();
8933}
8934
8935/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8936/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8937static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8938 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8939 SDValue Op0 = N->getOperand(0);
8940 SDValue Op1 = N->getOperand(1);
Wesley Peck527da1b2010-11-23 03:31:01 +00008941 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008942 Op0 = Op0.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00008943 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008944 Op1 = Op1.getOperand(0);
8945 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8946 Op0.getNode() == Op1.getNode() &&
8947 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008948 return DAG.getNode(ISD::BITCAST, SDLoc(N),
Bob Wilson22806742010-09-22 22:09:21 +00008949 N->getValueType(0), Op0.getOperand(0));
8950 return SDValue();
8951}
8952
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008953/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
8954/// are normal, non-volatile loads. If so, it is profitable to bitcast an
8955/// i64 vector to have f64 elements, since the value can then be loaded
8956/// directly into a VFP register.
8957static bool hasNormalLoadOperand(SDNode *N) {
8958 unsigned NumElts = N->getValueType(0).getVectorNumElements();
8959 for (unsigned i = 0; i < NumElts; ++i) {
8960 SDNode *Elt = N->getOperand(i).getNode();
8961 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
8962 return true;
8963 }
8964 return false;
8965}
8966
Bob Wilsoncb6db982010-09-17 22:59:05 +00008967/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
8968/// ISD::BUILD_VECTOR.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008969static SDValue PerformBUILD_VECTORCombine(SDNode *N,
Oliver Stannard51b1d462014-08-21 12:50:31 +00008970 TargetLowering::DAGCombinerInfo &DCI,
8971 const ARMSubtarget *Subtarget) {
Bob Wilsoncb6db982010-09-17 22:59:05 +00008972 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
8973 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
8974 // into a pair of GPRs, which is fine when the value is used as a scalar,
8975 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008976 SelectionDAG &DAG = DCI.DAG;
8977 if (N->getNumOperands() == 2) {
8978 SDValue RV = PerformVMOVDRRCombine(N, DAG);
8979 if (RV.getNode())
8980 return RV;
8981 }
Bob Wilsoncb6db982010-09-17 22:59:05 +00008982
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008983 // Load i64 elements as f64 values so that type legalization does not split
8984 // them up into i32 values.
8985 EVT VT = N->getValueType(0);
8986 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
8987 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00008988 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008989 SmallVector<SDValue, 8> Ops;
8990 unsigned NumElts = VT.getVectorNumElements();
8991 for (unsigned i = 0; i < NumElts; ++i) {
8992 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
8993 Ops.push_back(V);
8994 // Make the DAGCombiner fold the bitcast.
8995 DCI.AddToWorklist(V.getNode());
8996 }
8997 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00008998 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008999 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
9000}
9001
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009002/// \brief Target-specific dag combine xforms for ARMISD::BUILD_VECTOR.
9003static SDValue
9004PerformARMBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9005 // ARMISD::BUILD_VECTOR is introduced when legalizing ISD::BUILD_VECTOR.
9006 // At that time, we may have inserted bitcasts from integer to float.
9007 // If these bitcasts have survived DAGCombine, change the lowering of this
9008 // BUILD_VECTOR in something more vector friendly, i.e., that does not
9009 // force to use floating point types.
9010
9011 // Make sure we can change the type of the vector.
9012 // This is possible iff:
9013 // 1. The vector is only used in a bitcast to a integer type. I.e.,
9014 // 1.1. Vector is used only once.
9015 // 1.2. Use is a bit convert to an integer type.
9016 // 2. The size of its operands are 32-bits (64-bits are not legal).
9017 EVT VT = N->getValueType(0);
9018 EVT EltVT = VT.getVectorElementType();
9019
9020 // Check 1.1. and 2.
9021 if (EltVT.getSizeInBits() != 32 || !N->hasOneUse())
9022 return SDValue();
9023
9024 // By construction, the input type must be float.
9025 assert(EltVT == MVT::f32 && "Unexpected type!");
9026
9027 // Check 1.2.
9028 SDNode *Use = *N->use_begin();
9029 if (Use->getOpcode() != ISD::BITCAST ||
9030 Use->getValueType(0).isFloatingPoint())
9031 return SDValue();
9032
9033 // Check profitability.
9034 // Model is, if more than half of the relevant operands are bitcast from
9035 // i32, turn the build_vector into a sequence of insert_vector_elt.
9036 // Relevant operands are everything that is not statically
9037 // (i.e., at compile time) bitcasted.
9038 unsigned NumOfBitCastedElts = 0;
9039 unsigned NumElts = VT.getVectorNumElements();
9040 unsigned NumOfRelevantElts = NumElts;
9041 for (unsigned Idx = 0; Idx < NumElts; ++Idx) {
9042 SDValue Elt = N->getOperand(Idx);
9043 if (Elt->getOpcode() == ISD::BITCAST) {
9044 // Assume only bit cast to i32 will go away.
9045 if (Elt->getOperand(0).getValueType() == MVT::i32)
9046 ++NumOfBitCastedElts;
9047 } else if (Elt.getOpcode() == ISD::UNDEF || isa<ConstantSDNode>(Elt))
9048 // Constants are statically casted, thus do not count them as
9049 // relevant operands.
9050 --NumOfRelevantElts;
9051 }
9052
9053 // Check if more than half of the elements require a non-free bitcast.
9054 if (NumOfBitCastedElts <= NumOfRelevantElts / 2)
9055 return SDValue();
9056
9057 SelectionDAG &DAG = DCI.DAG;
9058 // Create the new vector type.
9059 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
9060 // Check if the type is legal.
9061 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9062 if (!TLI.isTypeLegal(VecVT))
9063 return SDValue();
9064
9065 // Combine:
9066 // ARMISD::BUILD_VECTOR E1, E2, ..., EN.
9067 // => BITCAST INSERT_VECTOR_ELT
9068 // (INSERT_VECTOR_ELT (...), (BITCAST EN-1), N-1),
9069 // (BITCAST EN), N.
9070 SDValue Vec = DAG.getUNDEF(VecVT);
9071 SDLoc dl(N);
9072 for (unsigned Idx = 0 ; Idx < NumElts; ++Idx) {
9073 SDValue V = N->getOperand(Idx);
9074 if (V.getOpcode() == ISD::UNDEF)
9075 continue;
9076 if (V.getOpcode() == ISD::BITCAST &&
9077 V->getOperand(0).getValueType() == MVT::i32)
9078 // Fold obvious case.
9079 V = V.getOperand(0);
9080 else {
Jim Grosbach1a597112014-04-03 23:43:18 +00009081 V = DAG.getNode(ISD::BITCAST, SDLoc(V), MVT::i32, V);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009082 // Make the DAGCombiner fold the bitcasts.
9083 DCI.AddToWorklist(V.getNode());
9084 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009085 SDValue LaneIdx = DAG.getConstant(Idx, dl, MVT::i32);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009086 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VecVT, Vec, V, LaneIdx);
9087 }
9088 Vec = DAG.getNode(ISD::BITCAST, dl, VT, Vec);
9089 // Make the DAGCombiner fold the bitcasts.
9090 DCI.AddToWorklist(Vec.getNode());
9091 return Vec;
9092}
9093
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009094/// PerformInsertEltCombine - Target-specific dag combine xforms for
9095/// ISD::INSERT_VECTOR_ELT.
9096static SDValue PerformInsertEltCombine(SDNode *N,
9097 TargetLowering::DAGCombinerInfo &DCI) {
9098 // Bitcast an i64 load inserted into a vector to f64.
9099 // Otherwise, the i64 value will be legalized to a pair of i32 values.
9100 EVT VT = N->getValueType(0);
9101 SDNode *Elt = N->getOperand(1).getNode();
9102 if (VT.getVectorElementType() != MVT::i64 ||
9103 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
9104 return SDValue();
9105
9106 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009107 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009108 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
9109 VT.getVectorNumElements());
9110 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
9111 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
9112 // Make the DAGCombiner fold the bitcasts.
9113 DCI.AddToWorklist(Vec.getNode());
9114 DCI.AddToWorklist(V.getNode());
9115 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
9116 Vec, V, N->getOperand(2));
9117 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilsoncb6db982010-09-17 22:59:05 +00009118}
9119
Bob Wilsonc7334a12010-10-27 20:38:28 +00009120/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
9121/// ISD::VECTOR_SHUFFLE.
9122static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
9123 // The LLVM shufflevector instruction does not require the shuffle mask
9124 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
9125 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
9126 // operands do not match the mask length, they are extended by concatenating
9127 // them with undef vectors. That is probably the right thing for other
9128 // targets, but for NEON it is better to concatenate two double-register
9129 // size vector operands into a single quad-register size vector. Do that
9130 // transformation here:
9131 // shuffle(concat(v1, undef), concat(v2, undef)) ->
9132 // shuffle(concat(v1, v2), undef)
9133 SDValue Op0 = N->getOperand(0);
9134 SDValue Op1 = N->getOperand(1);
9135 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
9136 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
9137 Op0.getNumOperands() != 2 ||
9138 Op1.getNumOperands() != 2)
9139 return SDValue();
9140 SDValue Concat0Op1 = Op0.getOperand(1);
9141 SDValue Concat1Op1 = Op1.getOperand(1);
9142 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
9143 Concat1Op1.getOpcode() != ISD::UNDEF)
9144 return SDValue();
9145 // Skip the transformation if any of the types are illegal.
9146 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9147 EVT VT = N->getValueType(0);
9148 if (!TLI.isTypeLegal(VT) ||
9149 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
9150 !TLI.isTypeLegal(Concat1Op1.getValueType()))
9151 return SDValue();
9152
Andrew Trickef9de2a2013-05-25 02:42:55 +00009153 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT,
Bob Wilsonc7334a12010-10-27 20:38:28 +00009154 Op0.getOperand(0), Op1.getOperand(0));
9155 // Translate the shuffle mask.
9156 SmallVector<int, 16> NewMask;
9157 unsigned NumElts = VT.getVectorNumElements();
9158 unsigned HalfElts = NumElts/2;
9159 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
9160 for (unsigned n = 0; n < NumElts; ++n) {
9161 int MaskElt = SVN->getMaskElt(n);
9162 int NewElt = -1;
Bob Wilson6c550072010-10-27 23:49:00 +00009163 if (MaskElt < (int)HalfElts)
Bob Wilsonc7334a12010-10-27 20:38:28 +00009164 NewElt = MaskElt;
Bob Wilson6c550072010-10-27 23:49:00 +00009165 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonc7334a12010-10-27 20:38:28 +00009166 NewElt = HalfElts + MaskElt - NumElts;
9167 NewMask.push_back(NewElt);
9168 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009169 return DAG.getVectorShuffle(VT, SDLoc(N), NewConcat,
Bob Wilsonc7334a12010-10-27 20:38:28 +00009170 DAG.getUNDEF(VT), NewMask.data());
9171}
9172
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009173/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP,
9174/// NEON load/store intrinsics, and generic vector load/stores, to merge
9175/// base address updates.
9176/// For generic load/stores, the memory type is assumed to be a vector.
9177/// The caller is assumed to have checked legality.
Bob Wilson06fce872011-02-07 17:43:21 +00009178static SDValue CombineBaseUpdate(SDNode *N,
9179 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson06fce872011-02-07 17:43:21 +00009180 SelectionDAG &DAG = DCI.DAG;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009181 const bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
9182 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009183 const bool isStore = N->getOpcode() == ISD::STORE;
9184 const unsigned AddrOpIdx = ((isIntrinsic || isStore) ? 2 : 1);
Bob Wilson06fce872011-02-07 17:43:21 +00009185 SDValue Addr = N->getOperand(AddrOpIdx);
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009186 MemSDNode *MemN = cast<MemSDNode>(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009187 SDLoc dl(N);
Bob Wilson06fce872011-02-07 17:43:21 +00009188
9189 // Search for a use of the address operand that is an increment.
9190 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
9191 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
9192 SDNode *User = *UI;
9193 if (User->getOpcode() != ISD::ADD ||
9194 UI.getUse().getResNo() != Addr.getResNo())
9195 continue;
9196
9197 // Check that the add is independent of the load/store. Otherwise, folding
9198 // it would create a cycle.
9199 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
9200 continue;
9201
9202 // Find the new opcode for the updating load/store.
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009203 bool isLoadOp = true;
Bob Wilson06fce872011-02-07 17:43:21 +00009204 bool isLaneOp = false;
9205 unsigned NewOpc = 0;
9206 unsigned NumVecs = 0;
9207 if (isIntrinsic) {
9208 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
9209 switch (IntNo) {
Craig Toppere55c5562012-02-07 02:50:20 +00009210 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009211 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
9212 NumVecs = 1; break;
9213 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
9214 NumVecs = 2; break;
9215 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
9216 NumVecs = 3; break;
9217 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
9218 NumVecs = 4; break;
9219 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
9220 NumVecs = 2; isLaneOp = true; break;
9221 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
9222 NumVecs = 3; isLaneOp = true; break;
9223 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
9224 NumVecs = 4; isLaneOp = true; break;
9225 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009226 NumVecs = 1; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009227 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009228 NumVecs = 2; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009229 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009230 NumVecs = 3; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009231 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009232 NumVecs = 4; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009233 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009234 NumVecs = 2; isLoadOp = false; isLaneOp = true; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009235 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009236 NumVecs = 3; isLoadOp = false; isLaneOp = true; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009237 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009238 NumVecs = 4; isLoadOp = false; isLaneOp = true; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009239 }
9240 } else {
9241 isLaneOp = true;
9242 switch (N->getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00009243 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009244 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
9245 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
9246 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009247 case ISD::LOAD: NewOpc = ARMISD::VLD1_UPD;
9248 NumVecs = 1; isLaneOp = false; break;
9249 case ISD::STORE: NewOpc = ARMISD::VST1_UPD;
9250 NumVecs = 1; isLaneOp = false; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009251 }
9252 }
9253
9254 // Find the size of memory referenced by the load/store.
9255 EVT VecTy;
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009256 if (isLoadOp) {
Bob Wilson06fce872011-02-07 17:43:21 +00009257 VecTy = N->getValueType(0);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009258 } else if (isIntrinsic) {
Renato Golin2a5c0a52015-02-04 10:11:59 +00009259 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009260 } else {
9261 assert(isStore && "Node has to be a load, a store, or an intrinsic!");
9262 VecTy = N->getOperand(1).getValueType();
9263 }
9264
Bob Wilson06fce872011-02-07 17:43:21 +00009265 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
9266 if (isLaneOp)
9267 NumBytes /= VecTy.getVectorNumElements();
9268
9269 // If the increment is a constant, it must match the memory ref size.
9270 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
9271 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
9272 uint64_t IncVal = CInc->getZExtValue();
9273 if (IncVal != NumBytes)
9274 continue;
9275 } else if (NumBytes >= 3 * 16) {
9276 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
9277 // separate instructions that make it harder to use a non-constant update.
9278 continue;
9279 }
9280
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009281 // OK, we found an ADD we can fold into the base update.
9282 // Now, create a _UPD node, taking care of not breaking alignment.
9283
9284 EVT AlignedVecTy = VecTy;
9285 unsigned Alignment = MemN->getAlignment();
9286
9287 // If this is a less-than-standard-aligned load/store, change the type to
9288 // match the standard alignment.
9289 // The alignment is overlooked when selecting _UPD variants; and it's
9290 // easier to introduce bitcasts here than fix that.
9291 // There are 3 ways to get to this base-update combine:
9292 // - intrinsics: they are assumed to be properly aligned (to the standard
9293 // alignment of the memory type), so we don't need to do anything.
9294 // - ARMISD::VLDx nodes: they are only generated from the aforementioned
9295 // intrinsics, so, likewise, there's nothing to do.
9296 // - generic load/store instructions: the alignment is specified as an
9297 // explicit operand, rather than implicitly as the standard alignment
9298 // of the memory type (like the intrisics). We need to change the
9299 // memory type to match the explicit alignment. That way, we don't
9300 // generate non-standard-aligned ARMISD::VLDx nodes.
9301 if (isa<LSBaseSDNode>(N)) {
9302 if (Alignment == 0)
9303 Alignment = 1;
9304 if (Alignment < VecTy.getScalarSizeInBits() / 8) {
9305 MVT EltTy = MVT::getIntegerVT(Alignment * 8);
9306 assert(NumVecs == 1 && "Unexpected multi-element generic load/store.");
9307 assert(!isLaneOp && "Unexpected generic load/store lane.");
9308 unsigned NumElts = NumBytes / (EltTy.getSizeInBits() / 8);
9309 AlignedVecTy = MVT::getVectorVT(EltTy, NumElts);
9310 }
9311 // Don't set an explicit alignment on regular load/stores that we want
9312 // to transform to VLD/VST 1_UPD nodes.
9313 // This matches the behavior of regular load/stores, which only get an
9314 // explicit alignment if the MMO alignment is larger than the standard
9315 // alignment of the memory type.
9316 // Intrinsics, however, always get an explicit alignment, set to the
9317 // alignment of the MMO.
9318 Alignment = 1;
9319 }
9320
Bob Wilson06fce872011-02-07 17:43:21 +00009321 // Create the new updating load/store node.
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009322 // First, create an SDVTList for the new updating node's results.
Bob Wilson06fce872011-02-07 17:43:21 +00009323 EVT Tys[6];
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009324 unsigned NumResultVecs = (isLoadOp ? NumVecs : 0);
Bob Wilson06fce872011-02-07 17:43:21 +00009325 unsigned n;
9326 for (n = 0; n < NumResultVecs; ++n)
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009327 Tys[n] = AlignedVecTy;
Bob Wilson06fce872011-02-07 17:43:21 +00009328 Tys[n++] = MVT::i32;
9329 Tys[n] = MVT::Other;
Craig Toppere1d12942014-08-27 05:25:25 +00009330 SDVTList SDTys = DAG.getVTList(makeArrayRef(Tys, NumResultVecs+2));
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009331
9332 // Then, gather the new node's operands.
Bob Wilson06fce872011-02-07 17:43:21 +00009333 SmallVector<SDValue, 8> Ops;
9334 Ops.push_back(N->getOperand(0)); // incoming chain
9335 Ops.push_back(N->getOperand(AddrOpIdx));
9336 Ops.push_back(Inc);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009337
9338 if (StoreSDNode *StN = dyn_cast<StoreSDNode>(N)) {
9339 // Try to match the intrinsic's signature
9340 Ops.push_back(StN->getValue());
9341 } else {
9342 // Loads (and of course intrinsics) match the intrinsics' signature,
9343 // so just add all but the alignment operand.
9344 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands() - 1; ++i)
9345 Ops.push_back(N->getOperand(i));
9346 }
9347
9348 // For all node types, the alignment operand is always the last one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009349 Ops.push_back(DAG.getConstant(Alignment, dl, MVT::i32));
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009350
9351 // If this is a non-standard-aligned STORE, the penultimate operand is the
9352 // stored value. Bitcast it to the aligned type.
9353 if (AlignedVecTy != VecTy && N->getOpcode() == ISD::STORE) {
9354 SDValue &StVal = Ops[Ops.size()-2];
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009355 StVal = DAG.getNode(ISD::BITCAST, dl, AlignedVecTy, StVal);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009356 }
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009357
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009358 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, dl, SDTys,
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009359 Ops, AlignedVecTy,
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009360 MemN->getMemOperand());
Bob Wilson06fce872011-02-07 17:43:21 +00009361
9362 // Update the uses.
Ahmed Bougacha4c2b0782015-02-19 23:13:10 +00009363 SmallVector<SDValue, 5> NewResults;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009364 for (unsigned i = 0; i < NumResultVecs; ++i)
Bob Wilson06fce872011-02-07 17:43:21 +00009365 NewResults.push_back(SDValue(UpdN.getNode(), i));
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009366
9367 // If this is an non-standard-aligned LOAD, the first result is the loaded
9368 // value. Bitcast it to the expected result type.
9369 if (AlignedVecTy != VecTy && N->getOpcode() == ISD::LOAD) {
9370 SDValue &LdVal = NewResults[0];
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009371 LdVal = DAG.getNode(ISD::BITCAST, dl, VecTy, LdVal);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009372 }
9373
Bob Wilson06fce872011-02-07 17:43:21 +00009374 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
9375 DCI.CombineTo(N, NewResults);
9376 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
9377
9378 break;
Owen Anderson77aa2662011-04-05 21:48:57 +00009379 }
Bob Wilson06fce872011-02-07 17:43:21 +00009380 return SDValue();
9381}
9382
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009383static SDValue PerformVLDCombine(SDNode *N,
9384 TargetLowering::DAGCombinerInfo &DCI) {
9385 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9386 return SDValue();
9387
9388 return CombineBaseUpdate(N, DCI);
9389}
9390
Bob Wilson2d790df2010-11-28 06:51:26 +00009391/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
9392/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
9393/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
9394/// return true.
9395static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9396 SelectionDAG &DAG = DCI.DAG;
9397 EVT VT = N->getValueType(0);
9398 // vldN-dup instructions only support 64-bit vectors for N > 1.
9399 if (!VT.is64BitVector())
9400 return false;
9401
9402 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
9403 SDNode *VLD = N->getOperand(0).getNode();
9404 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
9405 return false;
9406 unsigned NumVecs = 0;
9407 unsigned NewOpc = 0;
9408 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
9409 if (IntNo == Intrinsic::arm_neon_vld2lane) {
9410 NumVecs = 2;
9411 NewOpc = ARMISD::VLD2DUP;
9412 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
9413 NumVecs = 3;
9414 NewOpc = ARMISD::VLD3DUP;
9415 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
9416 NumVecs = 4;
9417 NewOpc = ARMISD::VLD4DUP;
9418 } else {
9419 return false;
9420 }
9421
9422 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
9423 // numbers match the load.
9424 unsigned VLDLaneNo =
9425 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
9426 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9427 UI != UE; ++UI) {
9428 // Ignore uses of the chain result.
9429 if (UI.getUse().getResNo() == NumVecs)
9430 continue;
9431 SDNode *User = *UI;
9432 if (User->getOpcode() != ARMISD::VDUPLANE ||
9433 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
9434 return false;
9435 }
9436
9437 // Create the vldN-dup node.
9438 EVT Tys[5];
9439 unsigned n;
9440 for (n = 0; n < NumVecs; ++n)
9441 Tys[n] = VT;
9442 Tys[n] = MVT::Other;
Craig Toppere1d12942014-08-27 05:25:25 +00009443 SDVTList SDTys = DAG.getVTList(makeArrayRef(Tys, NumVecs+1));
Bob Wilson2d790df2010-11-28 06:51:26 +00009444 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
9445 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009446 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, SDLoc(VLD), SDTys,
Craig Topper206fcd42014-04-26 19:29:41 +00009447 Ops, VLDMemInt->getMemoryVT(),
Bob Wilson2d790df2010-11-28 06:51:26 +00009448 VLDMemInt->getMemOperand());
9449
9450 // Update the uses.
9451 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9452 UI != UE; ++UI) {
9453 unsigned ResNo = UI.getUse().getResNo();
9454 // Ignore uses of the chain result.
9455 if (ResNo == NumVecs)
9456 continue;
9457 SDNode *User = *UI;
9458 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
9459 }
9460
9461 // Now the vldN-lane intrinsic is dead except for its chain result.
9462 // Update uses of the chain.
9463 std::vector<SDValue> VLDDupResults;
9464 for (unsigned n = 0; n < NumVecs; ++n)
9465 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
9466 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
9467 DCI.CombineTo(VLD, VLDDupResults);
9468
9469 return true;
9470}
9471
Bob Wilson103a0dc2010-07-14 01:22:12 +00009472/// PerformVDUPLANECombine - Target-specific dag combine xforms for
9473/// ARMISD::VDUPLANE.
Bob Wilson2d790df2010-11-28 06:51:26 +00009474static SDValue PerformVDUPLANECombine(SDNode *N,
9475 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson103a0dc2010-07-14 01:22:12 +00009476 SDValue Op = N->getOperand(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009477
Bob Wilson2d790df2010-11-28 06:51:26 +00009478 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
9479 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
9480 if (CombineVLDDUP(N, DCI))
9481 return SDValue(N, 0);
9482
9483 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
9484 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peck527da1b2010-11-23 03:31:01 +00009485 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009486 Op = Op.getOperand(0);
Bob Wilsonbad47f62010-07-14 06:31:50 +00009487 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009488 return SDValue();
9489
9490 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
9491 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
9492 // The canonical VMOV for a zero vector uses a 32-bit element size.
9493 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9494 unsigned EltBits;
9495 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
9496 EltSize = 8;
Bob Wilson2d790df2010-11-28 06:51:26 +00009497 EVT VT = N->getValueType(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009498 if (EltSize > VT.getVectorElementType().getSizeInBits())
9499 return SDValue();
9500
Andrew Trickef9de2a2013-05-25 02:42:55 +00009501 return DCI.DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009502}
9503
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009504static SDValue PerformLOADCombine(SDNode *N,
9505 TargetLowering::DAGCombinerInfo &DCI) {
9506 EVT VT = N->getValueType(0);
9507
9508 // If this is a legal vector load, try to combine it into a VLD1_UPD.
9509 if (ISD::isNormalLoad(N) && VT.isVector() &&
9510 DCI.DAG.getTargetLoweringInfo().isTypeLegal(VT))
9511 return CombineBaseUpdate(N, DCI);
9512
9513 return SDValue();
9514}
9515
Ahmed Bougacha23167462014-12-09 21:26:53 +00009516/// PerformSTORECombine - Target-specific dag combine xforms for
9517/// ISD::STORE.
9518static SDValue PerformSTORECombine(SDNode *N,
9519 TargetLowering::DAGCombinerInfo &DCI) {
9520 StoreSDNode *St = cast<StoreSDNode>(N);
9521 if (St->isVolatile())
9522 return SDValue();
9523
9524 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
9525 // pack all of the elements in one place. Next, store to memory in fewer
9526 // chunks.
9527 SDValue StVal = St->getValue();
9528 EVT VT = StVal.getValueType();
9529 if (St->isTruncatingStore() && VT.isVector()) {
9530 SelectionDAG &DAG = DCI.DAG;
9531 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9532 EVT StVT = St->getMemoryVT();
9533 unsigned NumElems = VT.getVectorNumElements();
9534 assert(StVT != VT && "Cannot truncate to the same type");
9535 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
9536 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
9537
9538 // From, To sizes and ElemCount must be pow of two
9539 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
9540
9541 // We are going to use the original vector elt for storing.
9542 // Accumulated smaller vector elements must be a multiple of the store size.
9543 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
9544
9545 unsigned SizeRatio = FromEltSz / ToEltSz;
9546 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
9547
9548 // Create a type on which we perform the shuffle.
9549 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
9550 NumElems*SizeRatio);
9551 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
9552
9553 SDLoc DL(St);
9554 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
9555 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
9556 for (unsigned i = 0; i < NumElems; ++i)
Mehdi Aminiffc14022015-07-08 01:00:38 +00009557 ShuffleVec[i] = DAG.getDataLayout().isBigEndian()
9558 ? (i + 1) * SizeRatio - 1
9559 : i * SizeRatio;
Ahmed Bougacha23167462014-12-09 21:26:53 +00009560
9561 // Can't shuffle using an illegal type.
9562 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
9563
9564 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
9565 DAG.getUNDEF(WideVec.getValueType()),
9566 ShuffleVec.data());
9567 // At this point all of the data is stored at the bottom of the
9568 // register. We now need to save it to mem.
9569
9570 // Find the largest store unit
9571 MVT StoreType = MVT::i8;
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +00009572 for (MVT Tp : MVT::integer_valuetypes()) {
Ahmed Bougacha23167462014-12-09 21:26:53 +00009573 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
9574 StoreType = Tp;
9575 }
9576 // Didn't find a legal store type.
9577 if (!TLI.isTypeLegal(StoreType))
9578 return SDValue();
9579
9580 // Bitcast the original vector into a vector of store-size units
9581 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
9582 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
9583 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
9584 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
9585 SmallVector<SDValue, 8> Chains;
Mehdi Amini44ede332015-07-09 02:09:04 +00009586 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits() / 8, DL,
9587 TLI.getPointerTy(DAG.getDataLayout()));
Ahmed Bougacha23167462014-12-09 21:26:53 +00009588 SDValue BasePtr = St->getBasePtr();
9589
9590 // Perform one or more big stores into memory.
9591 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
9592 for (unsigned I = 0; I < E; I++) {
9593 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
9594 StoreType, ShuffWide,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009595 DAG.getIntPtrConstant(I, DL));
Ahmed Bougacha23167462014-12-09 21:26:53 +00009596 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
9597 St->getPointerInfo(), St->isVolatile(),
9598 St->isNonTemporal(), St->getAlignment());
9599 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
9600 Increment);
9601 Chains.push_back(Ch);
9602 }
9603 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
9604 }
9605
9606 if (!ISD::isNormalStore(St))
9607 return SDValue();
9608
9609 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
9610 // ARM stores of arguments in the same cache line.
9611 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
9612 StVal.getNode()->hasOneUse()) {
9613 SelectionDAG &DAG = DCI.DAG;
Mehdi Aminiffc14022015-07-08 01:00:38 +00009614 bool isBigEndian = DAG.getDataLayout().isBigEndian();
Ahmed Bougacha23167462014-12-09 21:26:53 +00009615 SDLoc DL(St);
9616 SDValue BasePtr = St->getBasePtr();
9617 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
9618 StVal.getNode()->getOperand(isBigEndian ? 1 : 0 ),
9619 BasePtr, St->getPointerInfo(), St->isVolatile(),
9620 St->isNonTemporal(), St->getAlignment());
9621
9622 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009623 DAG.getConstant(4, DL, MVT::i32));
Ahmed Bougacha23167462014-12-09 21:26:53 +00009624 return DAG.getStore(NewST1.getValue(0), DL,
9625 StVal.getNode()->getOperand(isBigEndian ? 0 : 1),
9626 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
9627 St->isNonTemporal(),
9628 std::min(4U, St->getAlignment() / 2));
9629 }
9630
9631 if (StVal.getValueType() == MVT::i64 &&
9632 StVal.getNode()->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9633
9634 // Bitcast an i64 store extracted from a vector to f64.
9635 // Otherwise, the i64 value will be legalized to a pair of i32 values.
9636 SelectionDAG &DAG = DCI.DAG;
9637 SDLoc dl(StVal);
9638 SDValue IntVec = StVal.getOperand(0);
9639 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
9640 IntVec.getValueType().getVectorNumElements());
9641 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
9642 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
9643 Vec, StVal.getOperand(1));
9644 dl = SDLoc(N);
9645 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
9646 // Make the DAGCombiner fold the bitcasts.
9647 DCI.AddToWorklist(Vec.getNode());
9648 DCI.AddToWorklist(ExtElt.getNode());
9649 DCI.AddToWorklist(V.getNode());
9650 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
9651 St->getPointerInfo(), St->isVolatile(),
9652 St->isNonTemporal(), St->getAlignment(),
9653 St->getAAInfo());
9654 }
9655
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009656 // If this is a legal vector store, try to combine it into a VST1_UPD.
9657 if (ISD::isNormalStore(N) && VT.isVector() &&
9658 DCI.DAG.getTargetLoweringInfo().isTypeLegal(VT))
9659 return CombineBaseUpdate(N, DCI);
9660
Ahmed Bougacha23167462014-12-09 21:26:53 +00009661 return SDValue();
9662}
9663
Eric Christopher1b8b94192011-06-29 21:10:36 +00009664// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosierfa8d8932011-06-24 19:23:04 +00009665// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
9666static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
9667{
Chad Rosier6b610b32011-06-28 17:26:57 +00009668 integerPart cN;
9669 integerPart c0 = 0;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009670 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
9671 I != E; I++) {
9672 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
9673 if (!C)
9674 return false;
9675
Eric Christopher1b8b94192011-06-29 21:10:36 +00009676 bool isExact;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009677 APFloat APF = C->getValueAPF();
9678 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
9679 != APFloat::opOK || !isExact)
9680 return false;
9681
9682 c0 = (I == 0) ? cN : c0;
9683 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
9684 return false;
9685 }
9686 C = c0;
9687 return true;
9688}
9689
9690/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
9691/// can replace combinations of VMUL and VCVT (floating-point to integer)
9692/// when the VMUL has a constant operand that is a power of 2.
9693///
9694/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9695/// vmul.f32 d16, d17, d16
9696/// vcvt.s32.f32 d16, d16
9697/// becomes:
9698/// vcvt.s32.f32 d16, d16, #3
9699static SDValue PerformVCVTCombine(SDNode *N,
9700 TargetLowering::DAGCombinerInfo &DCI,
9701 const ARMSubtarget *Subtarget) {
9702 SelectionDAG &DAG = DCI.DAG;
9703 SDValue Op = N->getOperand(0);
9704
9705 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
9706 Op.getOpcode() != ISD::FMUL)
9707 return SDValue();
9708
9709 uint64_t C;
9710 SDValue N0 = Op->getOperand(0);
9711 SDValue ConstVec = Op->getOperand(1);
9712 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
9713
Eric Christopher1b8b94192011-06-29 21:10:36 +00009714 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosierfa8d8932011-06-24 19:23:04 +00009715 !isConstVecPow2(ConstVec, isSigned, C))
9716 return SDValue();
9717
Tim Northover7cbc2152013-06-28 15:29:25 +00009718 MVT FloatTy = Op.getSimpleValueType().getVectorElementType();
9719 MVT IntTy = N->getSimpleValueType(0).getVectorElementType();
Bradley Smithececb7f2014-12-16 10:59:27 +00009720 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9721 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32 ||
9722 NumLanes > 4) {
Tim Northover7cbc2152013-06-28 15:29:25 +00009723 // These instructions only exist converting from f32 to i32. We can handle
9724 // smaller integers by generating an extra truncate, but larger ones would
Bradley Smithececb7f2014-12-16 10:59:27 +00009725 // be lossy. We also can't handle more then 4 lanes, since these intructions
9726 // only support v2i32/v4i32 types.
Tim Northover7cbc2152013-06-28 15:29:25 +00009727 return SDValue();
9728 }
9729
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009730 SDLoc dl(N);
Chad Rosierfa8d8932011-06-24 19:23:04 +00009731 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
9732 Intrinsic::arm_neon_vcvtfp2fxu;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009733 SDValue FixConv = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl,
Tim Northover7cbc2152013-06-28 15:29:25 +00009734 NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009735 DAG.getConstant(IntrinsicOpcode, dl, MVT::i32),
9736 N0,
9737 DAG.getConstant(Log2_64(C), dl, MVT::i32));
Tim Northover7cbc2152013-06-28 15:29:25 +00009738
9739 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009740 FixConv = DAG.getNode(ISD::TRUNCATE, dl, N->getValueType(0), FixConv);
Tim Northover7cbc2152013-06-28 15:29:25 +00009741
9742 return FixConv;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009743}
9744
9745/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
9746/// can replace combinations of VCVT (integer to floating-point) and VDIV
9747/// when the VDIV has a constant operand that is a power of 2.
9748///
9749/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9750/// vcvt.f32.s32 d16, d16
9751/// vdiv.f32 d16, d17, d16
9752/// becomes:
9753/// vcvt.f32.s32 d16, d16, #3
9754static SDValue PerformVDIVCombine(SDNode *N,
9755 TargetLowering::DAGCombinerInfo &DCI,
9756 const ARMSubtarget *Subtarget) {
9757 SelectionDAG &DAG = DCI.DAG;
9758 SDValue Op = N->getOperand(0);
9759 unsigned OpOpcode = Op.getNode()->getOpcode();
9760
9761 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
9762 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
9763 return SDValue();
9764
9765 uint64_t C;
9766 SDValue ConstVec = N->getOperand(1);
9767 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
9768
9769 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
9770 !isConstVecPow2(ConstVec, isSigned, C))
9771 return SDValue();
9772
Tim Northover7cbc2152013-06-28 15:29:25 +00009773 MVT FloatTy = N->getSimpleValueType(0).getVectorElementType();
9774 MVT IntTy = Op.getOperand(0).getSimpleValueType().getVectorElementType();
9775 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9776 // These instructions only exist converting from i32 to f32. We can handle
9777 // smaller integers by generating an extra extend, but larger ones would
9778 // be lossy.
9779 return SDValue();
9780 }
9781
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009782 SDLoc dl(N);
Tim Northover7cbc2152013-06-28 15:29:25 +00009783 SDValue ConvInput = Op.getOperand(0);
9784 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9785 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9786 ConvInput = DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009787 dl, NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
Tim Northover7cbc2152013-06-28 15:29:25 +00009788 ConvInput);
9789
Eric Christopher1b8b94192011-06-29 21:10:36 +00009790 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosierfa8d8932011-06-24 19:23:04 +00009791 Intrinsic::arm_neon_vcvtfxu2fp;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009792 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl,
Chad Rosierfa8d8932011-06-24 19:23:04 +00009793 Op.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009794 DAG.getConstant(IntrinsicOpcode, dl, MVT::i32),
9795 ConvInput, DAG.getConstant(Log2_64(C), dl, MVT::i32));
Chad Rosierfa8d8932011-06-24 19:23:04 +00009796}
9797
9798/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson2e076c42009-06-22 23:27:02 +00009799/// operand of a vector shift operation, where all the elements of the
9800/// build_vector must have the same constant integer value.
9801static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
9802 // Ignore bit_converts.
Wesley Peck527da1b2010-11-23 03:31:01 +00009803 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00009804 Op = Op.getOperand(0);
9805 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
9806 APInt SplatBits, SplatUndef;
9807 unsigned SplatBitSize;
9808 bool HasAnyUndefs;
9809 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
9810 HasAnyUndefs, ElementBits) ||
9811 SplatBitSize > ElementBits)
9812 return false;
9813 Cnt = SplatBits.getSExtValue();
9814 return true;
9815}
9816
9817/// isVShiftLImm - Check if this is a valid build_vector for the immediate
9818/// operand of a vector shift left operation. That value must be in the range:
9819/// 0 <= Value < ElementBits for a left shift; or
9820/// 0 <= Value <= ElementBits for a long left shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009821static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009822 assert(VT.isVector() && "vector shift count is not a vector type");
Luke Cheesemanb5c627a2015-07-24 09:31:48 +00009823 int64_t ElementBits = VT.getVectorElementType().getSizeInBits();
Bob Wilson2e076c42009-06-22 23:27:02 +00009824 if (! getVShiftImm(Op, ElementBits, Cnt))
9825 return false;
9826 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
9827}
9828
9829/// isVShiftRImm - Check if this is a valid build_vector for the immediate
9830/// operand of a vector shift right operation. For a shift opcode, the value
9831/// is positive, but for an intrinsic the value count must be negative. The
9832/// absolute value must be in the range:
9833/// 1 <= |Value| <= ElementBits for a right shift; or
9834/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009835static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson2e076c42009-06-22 23:27:02 +00009836 int64_t &Cnt) {
9837 assert(VT.isVector() && "vector shift count is not a vector type");
Luke Cheesemanb5c627a2015-07-24 09:31:48 +00009838 int64_t ElementBits = VT.getVectorElementType().getSizeInBits();
Bob Wilson2e076c42009-06-22 23:27:02 +00009839 if (! getVShiftImm(Op, ElementBits, Cnt))
9840 return false;
Luke Cheesemanb5c627a2015-07-24 09:31:48 +00009841 if (!isIntrinsic)
9842 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
9843 if (Cnt >= -(isNarrow ? ElementBits/2 : ElementBits) && Cnt <= -1) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009844 Cnt = -Cnt;
Luke Cheesemanb5c627a2015-07-24 09:31:48 +00009845 return true;
9846 }
9847 return false;
Bob Wilson2e076c42009-06-22 23:27:02 +00009848}
9849
9850/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
9851static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
9852 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
9853 switch (IntNo) {
9854 default:
9855 // Don't do anything for most intrinsics.
9856 break;
9857
James Molloya6702e22015-07-17 17:10:55 +00009858 case Intrinsic::arm_neon_vabds:
9859 if (!N->getValueType(0).isInteger())
9860 return SDValue();
9861 return DAG.getNode(ISD::SABSDIFF, SDLoc(N), N->getValueType(0),
9862 N->getOperand(1), N->getOperand(2));
9863 case Intrinsic::arm_neon_vabdu:
9864 return DAG.getNode(ISD::UABSDIFF, SDLoc(N), N->getValueType(0),
9865 N->getOperand(1), N->getOperand(2));
9866
Bob Wilson2e076c42009-06-22 23:27:02 +00009867 // Vector shifts: check for immediate versions and lower them.
9868 // Note: This is done during DAG combining instead of DAG legalizing because
9869 // the build_vectors for 64-bit vector element shift counts are generally
9870 // not legal, and it is hard to see their values after they get legalized to
9871 // loads from a constant pool.
9872 case Intrinsic::arm_neon_vshifts:
9873 case Intrinsic::arm_neon_vshiftu:
Bob Wilson2e076c42009-06-22 23:27:02 +00009874 case Intrinsic::arm_neon_vrshifts:
9875 case Intrinsic::arm_neon_vrshiftu:
9876 case Intrinsic::arm_neon_vrshiftn:
9877 case Intrinsic::arm_neon_vqshifts:
9878 case Intrinsic::arm_neon_vqshiftu:
9879 case Intrinsic::arm_neon_vqshiftsu:
9880 case Intrinsic::arm_neon_vqshiftns:
9881 case Intrinsic::arm_neon_vqshiftnu:
9882 case Intrinsic::arm_neon_vqshiftnsu:
9883 case Intrinsic::arm_neon_vqrshiftns:
9884 case Intrinsic::arm_neon_vqrshiftnu:
9885 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009886 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009887 int64_t Cnt;
9888 unsigned VShiftOpc = 0;
9889
9890 switch (IntNo) {
9891 case Intrinsic::arm_neon_vshifts:
9892 case Intrinsic::arm_neon_vshiftu:
9893 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
9894 VShiftOpc = ARMISD::VSHL;
9895 break;
9896 }
9897 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
9898 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
9899 ARMISD::VSHRs : ARMISD::VSHRu);
9900 break;
9901 }
9902 return SDValue();
9903
Bob Wilson2e076c42009-06-22 23:27:02 +00009904 case Intrinsic::arm_neon_vrshifts:
9905 case Intrinsic::arm_neon_vrshiftu:
9906 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9907 break;
9908 return SDValue();
9909
9910 case Intrinsic::arm_neon_vqshifts:
9911 case Intrinsic::arm_neon_vqshiftu:
9912 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9913 break;
9914 return SDValue();
9915
9916 case Intrinsic::arm_neon_vqshiftsu:
9917 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9918 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +00009919 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009920
Bob Wilson2e076c42009-06-22 23:27:02 +00009921 case Intrinsic::arm_neon_vrshiftn:
9922 case Intrinsic::arm_neon_vqshiftns:
9923 case Intrinsic::arm_neon_vqshiftnu:
9924 case Intrinsic::arm_neon_vqshiftnsu:
9925 case Intrinsic::arm_neon_vqrshiftns:
9926 case Intrinsic::arm_neon_vqrshiftnu:
9927 case Intrinsic::arm_neon_vqrshiftnsu:
9928 // Narrowing shifts require an immediate right shift.
9929 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9930 break;
Jim Grosbach84511e12010-06-02 21:53:11 +00009931 llvm_unreachable("invalid shift count for narrowing vector shift "
9932 "intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009933
9934 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00009935 llvm_unreachable("unhandled vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00009936 }
9937
9938 switch (IntNo) {
9939 case Intrinsic::arm_neon_vshifts:
9940 case Intrinsic::arm_neon_vshiftu:
9941 // Opcode already set above.
9942 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00009943 case Intrinsic::arm_neon_vrshifts:
9944 VShiftOpc = ARMISD::VRSHRs; break;
9945 case Intrinsic::arm_neon_vrshiftu:
9946 VShiftOpc = ARMISD::VRSHRu; break;
9947 case Intrinsic::arm_neon_vrshiftn:
9948 VShiftOpc = ARMISD::VRSHRN; break;
9949 case Intrinsic::arm_neon_vqshifts:
9950 VShiftOpc = ARMISD::VQSHLs; break;
9951 case Intrinsic::arm_neon_vqshiftu:
9952 VShiftOpc = ARMISD::VQSHLu; break;
9953 case Intrinsic::arm_neon_vqshiftsu:
9954 VShiftOpc = ARMISD::VQSHLsu; break;
9955 case Intrinsic::arm_neon_vqshiftns:
9956 VShiftOpc = ARMISD::VQSHRNs; break;
9957 case Intrinsic::arm_neon_vqshiftnu:
9958 VShiftOpc = ARMISD::VQSHRNu; break;
9959 case Intrinsic::arm_neon_vqshiftnsu:
9960 VShiftOpc = ARMISD::VQSHRNsu; break;
9961 case Intrinsic::arm_neon_vqrshiftns:
9962 VShiftOpc = ARMISD::VQRSHRNs; break;
9963 case Intrinsic::arm_neon_vqrshiftnu:
9964 VShiftOpc = ARMISD::VQRSHRNu; break;
9965 case Intrinsic::arm_neon_vqrshiftnsu:
9966 VShiftOpc = ARMISD::VQRSHRNsu; break;
9967 }
9968
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009969 SDLoc dl(N);
9970 return DAG.getNode(VShiftOpc, dl, N->getValueType(0),
9971 N->getOperand(1), DAG.getConstant(Cnt, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009972 }
9973
9974 case Intrinsic::arm_neon_vshiftins: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009975 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009976 int64_t Cnt;
9977 unsigned VShiftOpc = 0;
9978
9979 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9980 VShiftOpc = ARMISD::VSLI;
9981 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9982 VShiftOpc = ARMISD::VSRI;
9983 else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009984 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009985 }
9986
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009987 SDLoc dl(N);
9988 return DAG.getNode(VShiftOpc, dl, N->getValueType(0),
Bob Wilson2e076c42009-06-22 23:27:02 +00009989 N->getOperand(1), N->getOperand(2),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009990 DAG.getConstant(Cnt, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009991 }
9992
9993 case Intrinsic::arm_neon_vqrshifts:
9994 case Intrinsic::arm_neon_vqrshiftu:
9995 // No immediate versions of these to check for.
9996 break;
9997 }
9998
9999 return SDValue();
10000}
10001
10002/// PerformShiftCombine - Checks for immediate versions of vector shifts and
10003/// lowers them. As with the vector shift intrinsics, this is done during DAG
10004/// combining instead of DAG legalizing because the build_vectors for 64-bit
10005/// vector element shift counts are generally not legal, and it is hard to see
10006/// their values after they get legalized to loads from a constant pool.
10007static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
10008 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +000010009 EVT VT = N->getValueType(0);
Evan Chengf258a152012-02-23 02:58:19 +000010010 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
10011 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
10012 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
10013 SDValue N1 = N->getOperand(1);
10014 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
10015 SDValue N0 = N->getOperand(0);
10016 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
10017 DAG.MaskedValueIsZero(N0.getOperand(0),
10018 APInt::getHighBitsSet(32, 16)))
Andrew Trickef9de2a2013-05-25 02:42:55 +000010019 return DAG.getNode(ISD::ROTR, SDLoc(N), VT, N0, N1);
Evan Chengf258a152012-02-23 02:58:19 +000010020 }
10021 }
Bob Wilson2e076c42009-06-22 23:27:02 +000010022
10023 // Nothing to be done for scalar shifts.
Tanya Lattnercd680952010-11-18 22:06:46 +000010024 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10025 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson2e076c42009-06-22 23:27:02 +000010026 return SDValue();
10027
10028 assert(ST->hasNEON() && "unexpected vector shift");
10029 int64_t Cnt;
10030
10031 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +000010032 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +000010033
10034 case ISD::SHL:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010035 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt)) {
10036 SDLoc dl(N);
10037 return DAG.getNode(ARMISD::VSHL, dl, VT, N->getOperand(0),
10038 DAG.getConstant(Cnt, dl, MVT::i32));
10039 }
Bob Wilson2e076c42009-06-22 23:27:02 +000010040 break;
10041
10042 case ISD::SRA:
10043 case ISD::SRL:
10044 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
10045 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
10046 ARMISD::VSHRs : ARMISD::VSHRu);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010047 SDLoc dl(N);
10048 return DAG.getNode(VShiftOpc, dl, VT, N->getOperand(0),
10049 DAG.getConstant(Cnt, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +000010050 }
10051 }
10052 return SDValue();
10053}
10054
10055/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
10056/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
10057static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
10058 const ARMSubtarget *ST) {
10059 SDValue N0 = N->getOperand(0);
10060
10061 // Check for sign- and zero-extensions of vector extract operations of 8-
10062 // and 16-bit vector elements. NEON supports these directly. They are
10063 // handled during DAG combining because type legalization will promote them
10064 // to 32-bit types and it is messy to recognize the operations after that.
10065 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
10066 SDValue Vec = N0.getOperand(0);
10067 SDValue Lane = N0.getOperand(1);
Owen Anderson53aa7a92009-08-10 22:56:29 +000010068 EVT VT = N->getValueType(0);
10069 EVT EltVT = N0.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +000010070 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10071
Owen Anderson9f944592009-08-11 20:47:22 +000010072 if (VT == MVT::i32 &&
10073 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilsonceb49292010-11-03 16:24:50 +000010074 TLI.isTypeLegal(Vec.getValueType()) &&
10075 isa<ConstantSDNode>(Lane)) {
Bob Wilson2e076c42009-06-22 23:27:02 +000010076
10077 unsigned Opc = 0;
10078 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +000010079 default: llvm_unreachable("unexpected opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +000010080 case ISD::SIGN_EXTEND:
10081 Opc = ARMISD::VGETLANEs;
10082 break;
10083 case ISD::ZERO_EXTEND:
10084 case ISD::ANY_EXTEND:
10085 Opc = ARMISD::VGETLANEu;
10086 break;
10087 }
Andrew Trickef9de2a2013-05-25 02:42:55 +000010088 return DAG.getNode(Opc, SDLoc(N), VT, Vec, Lane);
Bob Wilson2e076c42009-06-22 23:27:02 +000010089 }
10090 }
10091
10092 return SDValue();
10093}
10094
Evan Chengf863e3f2011-07-13 00:42:17 +000010095/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
10096SDValue
10097ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
10098 SDValue Cmp = N->getOperand(4);
10099 if (Cmp.getOpcode() != ARMISD::CMPZ)
10100 // Only looking at EQ and NE cases.
10101 return SDValue();
10102
10103 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +000010104 SDLoc dl(N);
Evan Chengf863e3f2011-07-13 00:42:17 +000010105 SDValue LHS = Cmp.getOperand(0);
10106 SDValue RHS = Cmp.getOperand(1);
10107 SDValue FalseVal = N->getOperand(0);
10108 SDValue TrueVal = N->getOperand(1);
10109 SDValue ARMcc = N->getOperand(2);
Jim Grosbache7e2aca2011-09-13 20:30:37 +000010110 ARMCC::CondCodes CC =
10111 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chengf863e3f2011-07-13 00:42:17 +000010112
10113 // Simplify
10114 // mov r1, r0
10115 // cmp r1, x
10116 // mov r0, y
10117 // moveq r0, x
10118 // to
10119 // cmp r0, x
10120 // movne r0, y
10121 //
10122 // mov r1, r0
10123 // cmp r1, x
10124 // mov r0, x
10125 // movne r0, y
10126 // to
10127 // cmp r0, x
10128 // movne r0, y
10129 /// FIXME: Turn this into a target neutral optimization?
10130 SDValue Res;
Evan Cheng81563762011-09-28 23:16:31 +000010131 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chengf863e3f2011-07-13 00:42:17 +000010132 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
10133 N->getOperand(3), Cmp);
10134 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
10135 SDValue ARMcc;
10136 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
10137 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
10138 N->getOperand(3), NewCmp);
10139 }
10140
10141 if (Res.getNode()) {
10142 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +000010143 DAG.computeKnownBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chengf863e3f2011-07-13 00:42:17 +000010144 // Capture demanded bits information that would be otherwise lost.
10145 if (KnownZero == 0xfffffffe)
10146 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10147 DAG.getValueType(MVT::i1));
10148 else if (KnownZero == 0xffffff00)
10149 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10150 DAG.getValueType(MVT::i8));
10151 else if (KnownZero == 0xffff0000)
10152 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10153 DAG.getValueType(MVT::i16));
10154 }
10155
10156 return Res;
10157}
10158
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010159SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson7117a912009-03-20 22:42:55 +000010160 DAGCombinerInfo &DCI) const {
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010161 switch (N->getOpcode()) {
10162 default: break;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +000010163 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattnere9e67052011-06-14 23:48:48 +000010164 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010165 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +000010166 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach11013ed2010-07-16 23:05:05 +000010167 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chenge87681c2012-02-23 01:19:06 +000010168 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
10169 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Chengc1778132010-12-14 03:22:07 +000010170 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Oliver Stannard51b1d462014-08-21 12:50:31 +000010171 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI, Subtarget);
Bob Wilson22806742010-09-22 22:09:21 +000010172 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson1a20c2a2010-12-21 06:43:19 +000010173 case ISD::STORE: return PerformSTORECombine(N, DCI);
Oliver Stannard51b1d462014-08-21 12:50:31 +000010174 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI, Subtarget);
Bob Wilson1a20c2a2010-12-21 06:43:19 +000010175 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonc7334a12010-10-27 20:38:28 +000010176 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilson2d790df2010-11-28 06:51:26 +000010177 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosierfa8d8932011-06-24 19:23:04 +000010178 case ISD::FP_TO_SINT:
10179 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
10180 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010181 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +000010182 case ISD::SHL:
10183 case ISD::SRA:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010184 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +000010185 case ISD::SIGN_EXTEND:
10186 case ISD::ZERO_EXTEND:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010187 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
Evan Chengf863e3f2011-07-13 00:42:17 +000010188 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +000010189 case ISD::LOAD: return PerformLOADCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010190 case ARMISD::VLD2DUP:
10191 case ARMISD::VLD3DUP:
10192 case ARMISD::VLD4DUP:
Ahmed Bougachadb141ac2015-02-19 23:52:41 +000010193 return PerformVLDCombine(N, DCI);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +000010194 case ARMISD::BUILD_VECTOR:
10195 return PerformARMBUILD_VECTORCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010196 case ISD::INTRINSIC_VOID:
10197 case ISD::INTRINSIC_W_CHAIN:
10198 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10199 case Intrinsic::arm_neon_vld1:
10200 case Intrinsic::arm_neon_vld2:
10201 case Intrinsic::arm_neon_vld3:
10202 case Intrinsic::arm_neon_vld4:
10203 case Intrinsic::arm_neon_vld2lane:
10204 case Intrinsic::arm_neon_vld3lane:
10205 case Intrinsic::arm_neon_vld4lane:
10206 case Intrinsic::arm_neon_vst1:
10207 case Intrinsic::arm_neon_vst2:
10208 case Intrinsic::arm_neon_vst3:
10209 case Intrinsic::arm_neon_vst4:
10210 case Intrinsic::arm_neon_vst2lane:
10211 case Intrinsic::arm_neon_vst3lane:
10212 case Intrinsic::arm_neon_vst4lane:
Ahmed Bougachadb141ac2015-02-19 23:52:41 +000010213 return PerformVLDCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010214 default: break;
10215 }
10216 break;
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010217 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010218 return SDValue();
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010219}
10220
Evan Chengd42641c2011-02-02 01:06:55 +000010221bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
10222 EVT VT) const {
10223 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
10224}
10225
Matt Arsenault6f2a5262014-07-27 17:46:40 +000010226bool ARMTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
10227 unsigned,
10228 unsigned,
10229 bool *Fast) const {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010230 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosier66bb1782012-11-09 18:25:27 +000010231 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingbae6b2c2009-08-15 21:21:19 +000010232
10233 switch (VT.getSimpleVT().SimpleTy) {
10234 default:
10235 return false;
10236 case MVT::i8:
10237 case MVT::i16:
Evan Cheng79e2ca92012-12-10 23:21:26 +000010238 case MVT::i32: {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010239 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng79e2ca92012-12-10 23:21:26 +000010240 if (AllowsUnaligned) {
10241 if (Fast)
10242 *Fast = Subtarget->hasV7Ops();
10243 return true;
10244 }
10245 return false;
10246 }
Evan Chengeec6bc62012-08-15 17:44:53 +000010247 case MVT::f64:
Evan Cheng79e2ca92012-12-10 23:21:26 +000010248 case MVT::v2f64: {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010249 // For any little-endian targets with neon, we can support unaligned ld/st
10250 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
Alp Tokercb402912014-01-24 17:20:08 +000010251 // A big-endian target may also explicitly support unaligned accesses
Mehdi Aminiffc14022015-07-08 01:00:38 +000010252 if (Subtarget->hasNEON() && (AllowsUnaligned || Subtarget->isLittle())) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010253 if (Fast)
10254 *Fast = true;
10255 return true;
10256 }
10257 return false;
10258 }
Bill Wendlingbae6b2c2009-08-15 21:21:19 +000010259 }
10260}
10261
Lang Hames9929c422011-11-02 22:52:45 +000010262static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
10263 unsigned AlignCheck) {
10264 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
10265 (DstAlign == 0 || DstAlign % AlignCheck == 0));
10266}
10267
10268EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
10269 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +000010270 bool IsMemset, bool ZeroMemset,
Lang Hames9929c422011-11-02 22:52:45 +000010271 bool MemcpyStrSrc,
10272 MachineFunction &MF) const {
10273 const Function *F = MF.getFunction();
10274
10275 // See if we can use NEON instructions for this...
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +000010276 if ((!IsMemset || ZeroMemset) && Subtarget->hasNEON() &&
10277 !F->hasFnAttribute(Attribute::NoImplicitFloat)) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010278 bool Fast;
Evan Chengc2bd6202012-12-11 02:31:57 +000010279 if (Size >= 16 &&
10280 (memOpAlign(SrcAlign, DstAlign, 16) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +000010281 (allowsMisalignedMemoryAccesses(MVT::v2f64, 0, 1, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010282 return MVT::v2f64;
Evan Chengc2bd6202012-12-11 02:31:57 +000010283 } else if (Size >= 8 &&
10284 (memOpAlign(SrcAlign, DstAlign, 8) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +000010285 (allowsMisalignedMemoryAccesses(MVT::f64, 0, 1, &Fast) &&
10286 Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010287 return MVT::f64;
Lang Hames9929c422011-11-02 22:52:45 +000010288 }
10289 }
10290
Lang Hamesb85fcd02011-11-08 18:56:23 +000010291 // Lowering to i32/i16 if the size permits.
Evan Chengc2bd6202012-12-11 02:31:57 +000010292 if (Size >= 4)
Lang Hamesb85fcd02011-11-08 18:56:23 +000010293 return MVT::i32;
Evan Chengc2bd6202012-12-11 02:31:57 +000010294 else if (Size >= 2)
Lang Hamesb85fcd02011-11-08 18:56:23 +000010295 return MVT::i16;
Lang Hamesb85fcd02011-11-08 18:56:23 +000010296
Lang Hames9929c422011-11-02 22:52:45 +000010297 // Let the target-independent logic figure it out.
10298 return MVT::Other;
10299}
10300
Evan Cheng9ec512d2012-12-06 19:13:27 +000010301bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
10302 if (Val.getOpcode() != ISD::LOAD)
10303 return false;
10304
10305 EVT VT1 = Val.getValueType();
10306 if (!VT1.isSimple() || !VT1.isInteger() ||
10307 !VT2.isSimple() || !VT2.isInteger())
10308 return false;
10309
10310 switch (VT1.getSimpleVT().SimpleTy) {
10311 default: break;
10312 case MVT::i1:
10313 case MVT::i8:
10314 case MVT::i16:
10315 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
10316 return true;
10317 }
10318
10319 return false;
10320}
10321
Ahmed Bougacha4200cc92015-03-05 19:37:53 +000010322bool ARMTargetLowering::isVectorLoadExtDesirable(SDValue ExtVal) const {
10323 EVT VT = ExtVal.getValueType();
10324
10325 if (!isTypeLegal(VT))
10326 return false;
10327
10328 // Don't create a loadext if we can fold the extension into a wide/long
10329 // instruction.
10330 // If there's more than one user instruction, the loadext is desirable no
10331 // matter what. There can be two uses by the same instruction.
10332 if (ExtVal->use_empty() ||
10333 !ExtVal->use_begin()->isOnlyUserOf(ExtVal.getNode()))
10334 return true;
10335
10336 SDNode *U = *ExtVal->use_begin();
10337 if ((U->getOpcode() == ISD::ADD || U->getOpcode() == ISD::SUB ||
10338 U->getOpcode() == ISD::SHL || U->getOpcode() == ARMISD::VSHL))
10339 return false;
10340
10341 return true;
10342}
10343
Tim Northovercc2e9032013-08-06 13:58:03 +000010344bool ARMTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
10345 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
10346 return false;
10347
10348 if (!isTypeLegal(EVT::getEVT(Ty1)))
10349 return false;
10350
10351 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
10352
10353 // Assuming the caller doesn't have a zeroext or signext return parameter,
10354 // truncation all the way down to i1 is valid.
10355 return true;
10356}
10357
10358
Evan Chengdc49a8d2009-08-14 20:09:37 +000010359static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
10360 if (V < 0)
10361 return false;
10362
10363 unsigned Scale = 1;
10364 switch (VT.getSimpleVT().SimpleTy) {
10365 default: return false;
10366 case MVT::i1:
10367 case MVT::i8:
10368 // Scale == 1;
10369 break;
10370 case MVT::i16:
10371 // Scale == 2;
10372 Scale = 2;
10373 break;
10374 case MVT::i32:
10375 // Scale == 4;
10376 Scale = 4;
10377 break;
10378 }
10379
10380 if ((V & (Scale - 1)) != 0)
10381 return false;
10382 V /= Scale;
10383 return V == (V & ((1LL << 5) - 1));
10384}
10385
10386static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
10387 const ARMSubtarget *Subtarget) {
10388 bool isNeg = false;
10389 if (V < 0) {
10390 isNeg = true;
10391 V = - V;
10392 }
10393
10394 switch (VT.getSimpleVT().SimpleTy) {
10395 default: return false;
10396 case MVT::i1:
10397 case MVT::i8:
10398 case MVT::i16:
10399 case MVT::i32:
10400 // + imm12 or - imm8
10401 if (isNeg)
10402 return V == (V & ((1LL << 8) - 1));
10403 return V == (V & ((1LL << 12) - 1));
10404 case MVT::f32:
10405 case MVT::f64:
10406 // Same as ARM mode. FIXME: NEON?
10407 if (!Subtarget->hasVFP2())
10408 return false;
10409 if ((V & 3) != 0)
10410 return false;
10411 V >>= 2;
10412 return V == (V & ((1LL << 8) - 1));
10413 }
10414}
10415
Evan Cheng2150b922007-03-12 23:30:29 +000010416/// isLegalAddressImmediate - Return true if the integer value can be used
10417/// as the offset of the target addressing mode for load / store of the
10418/// given type.
Owen Anderson53aa7a92009-08-10 22:56:29 +000010419static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010420 const ARMSubtarget *Subtarget) {
Evan Cheng507eefa2007-03-13 20:37:59 +000010421 if (V == 0)
10422 return true;
10423
Evan Chengce5dfb62009-03-09 19:15:00 +000010424 if (!VT.isSimple())
10425 return false;
10426
Evan Chengdc49a8d2009-08-14 20:09:37 +000010427 if (Subtarget->isThumb1Only())
10428 return isLegalT1AddressImmediate(V, VT);
10429 else if (Subtarget->isThumb2())
10430 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Cheng2150b922007-03-12 23:30:29 +000010431
Evan Chengdc49a8d2009-08-14 20:09:37 +000010432 // ARM mode.
Evan Cheng2150b922007-03-12 23:30:29 +000010433 if (V < 0)
10434 V = - V;
Owen Anderson9f944592009-08-11 20:47:22 +000010435 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng2150b922007-03-12 23:30:29 +000010436 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010437 case MVT::i1:
10438 case MVT::i8:
10439 case MVT::i32:
Evan Cheng2150b922007-03-12 23:30:29 +000010440 // +- imm12
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010441 return V == (V & ((1LL << 12) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010442 case MVT::i16:
Evan Cheng2150b922007-03-12 23:30:29 +000010443 // +- imm8
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010444 return V == (V & ((1LL << 8) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010445 case MVT::f32:
10446 case MVT::f64:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010447 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Cheng2150b922007-03-12 23:30:29 +000010448 return false;
Evan Chengbef131de2007-05-03 02:00:18 +000010449 if ((V & 3) != 0)
Evan Cheng2150b922007-03-12 23:30:29 +000010450 return false;
10451 V >>= 2;
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010452 return V == (V & ((1LL << 8) - 1));
Evan Cheng2150b922007-03-12 23:30:29 +000010453 }
Evan Cheng10043e22007-01-19 07:51:42 +000010454}
10455
Evan Chengdc49a8d2009-08-14 20:09:37 +000010456bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
10457 EVT VT) const {
10458 int Scale = AM.Scale;
10459 if (Scale < 0)
10460 return false;
10461
10462 switch (VT.getSimpleVT().SimpleTy) {
10463 default: return false;
10464 case MVT::i1:
10465 case MVT::i8:
10466 case MVT::i16:
10467 case MVT::i32:
10468 if (Scale == 1)
10469 return true;
10470 // r + r << imm
10471 Scale = Scale & ~1;
10472 return Scale == 2 || Scale == 4 || Scale == 8;
10473 case MVT::i64:
10474 // r + r
10475 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
10476 return true;
10477 return false;
10478 case MVT::isVoid:
10479 // Note, we allow "void" uses (basically, uses that aren't loads or
10480 // stores), because arm allows folding a scale into many arithmetic
10481 // operations. This should be made more precise and revisited later.
10482
10483 // Allow r << imm, but the imm has to be a multiple of two.
10484 if (Scale & 1) return false;
10485 return isPowerOf2_32(Scale);
10486 }
10487}
10488
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010489/// isLegalAddressingMode - Return true if the addressing mode represented
10490/// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +000010491bool ARMTargetLowering::isLegalAddressingMode(const DataLayout &DL,
10492 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +000010493 unsigned AS) const {
Mehdi Amini0cdec1e2015-07-09 02:09:40 +000010494 EVT VT = getValueType(DL, Ty, true);
Bob Wilson866c1742009-04-08 17:55:28 +000010495 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Cheng2150b922007-03-12 23:30:29 +000010496 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010497
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010498 // Can never fold addr of global into load/store.
Bob Wilson7117a912009-03-20 22:42:55 +000010499 if (AM.BaseGV)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010500 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010501
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010502 switch (AM.Scale) {
10503 case 0: // no scale reg, must be "r+i" or "r", or "i".
10504 break;
10505 case 1:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010506 if (Subtarget->isThumb1Only())
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010507 return false;
Chris Lattner502c3f42007-04-13 06:50:55 +000010508 // FALL THROUGH.
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010509 default:
Chris Lattner502c3f42007-04-13 06:50:55 +000010510 // ARM doesn't support any R+R*scale+imm addr modes.
10511 if (AM.BaseOffs)
10512 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010513
Bob Wilson866c1742009-04-08 17:55:28 +000010514 if (!VT.isSimple())
10515 return false;
10516
Evan Chengdc49a8d2009-08-14 20:09:37 +000010517 if (Subtarget->isThumb2())
10518 return isLegalT2ScaledAddressingMode(AM, VT);
10519
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010520 int Scale = AM.Scale;
Owen Anderson9f944592009-08-11 20:47:22 +000010521 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010522 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010523 case MVT::i1:
10524 case MVT::i8:
10525 case MVT::i32:
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010526 if (Scale < 0) Scale = -Scale;
10527 if (Scale == 1)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010528 return true;
10529 // r + r << imm
Chris Lattnerfe926e22007-04-11 16:17:12 +000010530 return isPowerOf2_32(Scale & ~1);
Owen Anderson9f944592009-08-11 20:47:22 +000010531 case MVT::i16:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010532 case MVT::i64:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010533 // r + r
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010534 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010535 return true;
Chris Lattnerfe926e22007-04-11 16:17:12 +000010536 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010537
Owen Anderson9f944592009-08-11 20:47:22 +000010538 case MVT::isVoid:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010539 // Note, we allow "void" uses (basically, uses that aren't loads or
10540 // stores), because arm allows folding a scale into many arithmetic
10541 // operations. This should be made more precise and revisited later.
Bob Wilson7117a912009-03-20 22:42:55 +000010542
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010543 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chengdc49a8d2009-08-14 20:09:37 +000010544 if (Scale & 1) return false;
10545 return isPowerOf2_32(Scale);
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010546 }
Evan Cheng2150b922007-03-12 23:30:29 +000010547 }
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010548 return true;
Evan Cheng2150b922007-03-12 23:30:29 +000010549}
10550
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010551/// isLegalICmpImmediate - Return true if the specified immediate is legal
10552/// icmp immediate, that is the target has icmp instructions which can compare
10553/// a register against the immediate without having to materialize the
10554/// immediate into a register.
Evan Cheng15b80e42009-11-12 07:13:11 +000010555bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010556 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010557 if (!Subtarget->isThumb())
Benjamin Kramer7bd1f7c2015-03-09 20:20:16 +000010558 return ARM_AM::getSOImmVal(std::abs(Imm)) != -1;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010559 if (Subtarget->isThumb2())
Benjamin Kramer7bd1f7c2015-03-09 20:20:16 +000010560 return ARM_AM::getT2SOImmVal(std::abs(Imm)) != -1;
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010561 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng15b80e42009-11-12 07:13:11 +000010562 return Imm >= 0 && Imm <= 255;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010563}
10564
Andrew Tricka22cdb72012-07-18 18:34:27 +000010565/// isLegalAddImmediate - Return true if the specified immediate is a legal add
10566/// *or sub* immediate, that is the target has add or sub instructions which can
10567/// add a register with the immediate without having to materialize the
Dan Gohman6136e942011-05-03 00:46:49 +000010568/// immediate into a register.
10569bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Tricka22cdb72012-07-18 18:34:27 +000010570 // Same encoding for add/sub, just flip the sign.
Benjamin Kramer7bd1f7c2015-03-09 20:20:16 +000010571 int64_t AbsImm = std::abs(Imm);
Andrew Tricka22cdb72012-07-18 18:34:27 +000010572 if (!Subtarget->isThumb())
10573 return ARM_AM::getSOImmVal(AbsImm) != -1;
10574 if (Subtarget->isThumb2())
10575 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
10576 // Thumb1 only has 8-bit unsigned immediate.
10577 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohman6136e942011-05-03 00:46:49 +000010578}
10579
Owen Anderson53aa7a92009-08-10 22:56:29 +000010580static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010581 bool isSEXTLoad, SDValue &Base,
10582 SDValue &Offset, bool &isInc,
10583 SelectionDAG &DAG) {
Evan Cheng10043e22007-01-19 07:51:42 +000010584 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10585 return false;
10586
Owen Anderson9f944592009-08-11 20:47:22 +000010587 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Cheng10043e22007-01-19 07:51:42 +000010588 // AddressingMode 3
10589 Base = Ptr->getOperand(0);
10590 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010591 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010592 if (RHSC < 0 && RHSC > -256) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010593 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010594 isInc = false;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010595 Offset = DAG.getConstant(-RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng10043e22007-01-19 07:51:42 +000010596 return true;
10597 }
10598 }
10599 isInc = (Ptr->getOpcode() == ISD::ADD);
10600 Offset = Ptr->getOperand(1);
10601 return true;
Owen Anderson9f944592009-08-11 20:47:22 +000010602 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Cheng10043e22007-01-19 07:51:42 +000010603 // AddressingMode 2
10604 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010605 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010606 if (RHSC < 0 && RHSC > -0x1000) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010607 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010608 isInc = false;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010609 Offset = DAG.getConstant(-RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng10043e22007-01-19 07:51:42 +000010610 Base = Ptr->getOperand(0);
10611 return true;
10612 }
10613 }
10614
10615 if (Ptr->getOpcode() == ISD::ADD) {
10616 isInc = true;
Evan Chenga20cde32011-07-20 23:34:39 +000010617 ARM_AM::ShiftOpc ShOpcVal=
10618 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +000010619 if (ShOpcVal != ARM_AM::no_shift) {
10620 Base = Ptr->getOperand(1);
10621 Offset = Ptr->getOperand(0);
10622 } else {
10623 Base = Ptr->getOperand(0);
10624 Offset = Ptr->getOperand(1);
10625 }
10626 return true;
10627 }
10628
10629 isInc = (Ptr->getOpcode() == ISD::ADD);
10630 Base = Ptr->getOperand(0);
10631 Offset = Ptr->getOperand(1);
10632 return true;
10633 }
10634
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000010635 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Cheng10043e22007-01-19 07:51:42 +000010636 return false;
10637}
10638
Owen Anderson53aa7a92009-08-10 22:56:29 +000010639static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010640 bool isSEXTLoad, SDValue &Base,
10641 SDValue &Offset, bool &isInc,
10642 SelectionDAG &DAG) {
10643 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10644 return false;
10645
10646 Base = Ptr->getOperand(0);
10647 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
10648 int RHSC = (int)RHS->getZExtValue();
10649 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
10650 assert(Ptr->getOpcode() == ISD::ADD);
10651 isInc = false;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010652 Offset = DAG.getConstant(-RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng84c6cda2009-07-02 07:28:31 +000010653 return true;
10654 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
10655 isInc = Ptr->getOpcode() == ISD::ADD;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010656 Offset = DAG.getConstant(RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng84c6cda2009-07-02 07:28:31 +000010657 return true;
10658 }
10659 }
10660
10661 return false;
10662}
10663
Evan Cheng10043e22007-01-19 07:51:42 +000010664/// getPreIndexedAddressParts - returns true by value, base pointer and
10665/// offset pointer and addressing mode by reference if the node's address
10666/// can be legally represented as pre-indexed load / store address.
10667bool
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010668ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
10669 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010670 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010671 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010672 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010673 return false;
10674
Owen Anderson53aa7a92009-08-10 22:56:29 +000010675 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010676 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010677 bool isSEXTLoad = false;
10678 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
10679 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010680 VT = LD->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010681 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10682 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
10683 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010684 VT = ST->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010685 } else
10686 return false;
10687
10688 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010689 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010690 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010691 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
10692 Offset, isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010693 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010694 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng844f0b42009-07-02 06:44:30 +000010695 Offset, isInc, DAG);
Evan Cheng84c6cda2009-07-02 07:28:31 +000010696 if (!isLegal)
10697 return false;
10698
10699 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
10700 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010701}
10702
10703/// getPostIndexedAddressParts - returns true by value, base pointer and
10704/// offset pointer and addressing mode by reference if this node can be
10705/// combined with a load / store to form a post-indexed load / store.
10706bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010707 SDValue &Base,
10708 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010709 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010710 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010711 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010712 return false;
10713
Owen Anderson53aa7a92009-08-10 22:56:29 +000010714 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010715 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010716 bool isSEXTLoad = false;
10717 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010718 VT = LD->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010719 Ptr = LD->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010720 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10721 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010722 VT = ST->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010723 Ptr = ST->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010724 } else
10725 return false;
10726
10727 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010728 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010729 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010730 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chengf19384d2010-05-18 21:31:17 +000010731 isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010732 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010733 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
10734 isInc, DAG);
10735 if (!isLegal)
10736 return false;
10737
Evan Chengf19384d2010-05-18 21:31:17 +000010738 if (Ptr != Base) {
10739 // Swap base ptr and offset to catch more post-index load / store when
10740 // it's legal. In Thumb2 mode, offset must be an immediate.
10741 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
10742 !Subtarget->isThumb2())
10743 std::swap(Base, Offset);
10744
10745 // Post-indexed load / store update the base pointer.
10746 if (Ptr != Base)
10747 return false;
10748 }
10749
Evan Cheng84c6cda2009-07-02 07:28:31 +000010750 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
10751 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010752}
10753
Jay Foada0653a32014-05-14 21:14:37 +000010754void ARMTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
10755 APInt &KnownZero,
10756 APInt &KnownOne,
10757 const SelectionDAG &DAG,
10758 unsigned Depth) const {
Michael Gottesman696e44e2013-06-18 20:49:45 +000010759 unsigned BitWidth = KnownOne.getBitWidth();
10760 KnownZero = KnownOne = APInt(BitWidth, 0);
Evan Cheng10043e22007-01-19 07:51:42 +000010761 switch (Op.getOpcode()) {
10762 default: break;
Michael Gottesman696e44e2013-06-18 20:49:45 +000010763 case ARMISD::ADDC:
10764 case ARMISD::ADDE:
10765 case ARMISD::SUBC:
10766 case ARMISD::SUBE:
10767 // These nodes' second result is a boolean
10768 if (Op.getResNo() == 0)
10769 break;
10770 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
10771 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010772 case ARMISD::CMOV: {
10773 // Bits are known zero/one if known on the LHS and RHS.
Jay Foada0653a32014-05-14 21:14:37 +000010774 DAG.computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010775 if (KnownZero == 0 && KnownOne == 0) return;
10776
Dan Gohmanf990faf2008-02-13 00:35:47 +000010777 APInt KnownZeroRHS, KnownOneRHS;
Jay Foada0653a32014-05-14 21:14:37 +000010778 DAG.computeKnownBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010779 KnownZero &= KnownZeroRHS;
10780 KnownOne &= KnownOneRHS;
10781 return;
10782 }
Tim Northover01b4aa92014-04-03 15:10:35 +000010783 case ISD::INTRINSIC_W_CHAIN: {
10784 ConstantSDNode *CN = cast<ConstantSDNode>(Op->getOperand(1));
10785 Intrinsic::ID IntID = static_cast<Intrinsic::ID>(CN->getZExtValue());
10786 switch (IntID) {
10787 default: return;
10788 case Intrinsic::arm_ldaex:
10789 case Intrinsic::arm_ldrex: {
10790 EVT VT = cast<MemIntrinsicSDNode>(Op)->getMemoryVT();
10791 unsigned MemBits = VT.getScalarType().getSizeInBits();
10792 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits);
10793 return;
10794 }
10795 }
10796 }
Evan Cheng10043e22007-01-19 07:51:42 +000010797 }
10798}
10799
10800//===----------------------------------------------------------------------===//
10801// ARM Inline Assembly Support
10802//===----------------------------------------------------------------------===//
10803
Evan Cheng078b0b02011-01-08 01:24:27 +000010804bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
10805 // Looking for "rev" which is V6+.
10806 if (!Subtarget->hasV6Ops())
10807 return false;
10808
10809 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10810 std::string AsmStr = IA->getAsmString();
10811 SmallVector<StringRef, 4> AsmPieces;
10812 SplitString(AsmStr, AsmPieces, ";\n");
10813
10814 switch (AsmPieces.size()) {
10815 default: return false;
10816 case 1:
10817 AsmStr = AsmPieces[0];
10818 AsmPieces.clear();
10819 SplitString(AsmStr, AsmPieces, " \t,");
10820
10821 // rev $0, $1
10822 if (AsmPieces.size() == 3 &&
10823 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
10824 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattner229907c2011-07-18 04:54:35 +000010825 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng078b0b02011-01-08 01:24:27 +000010826 if (Ty && Ty->getBitWidth() == 32)
10827 return IntrinsicLowering::LowerToByteSwap(CI);
10828 }
10829 break;
10830 }
10831
10832 return false;
10833}
10834
Evan Cheng10043e22007-01-19 07:51:42 +000010835/// getConstraintType - Given a constraint letter, return the type of
10836/// constraint it is for this target.
10837ARMTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +000010838ARMTargetLowering::getConstraintType(StringRef Constraint) const {
Chris Lattnerd6855142007-03-25 02:14:49 +000010839 if (Constraint.size() == 1) {
10840 switch (Constraint[0]) {
10841 default: break;
10842 case 'l': return C_RegisterClass;
Chris Lattner6223e832007-04-02 17:24:08 +000010843 case 'w': return C_RegisterClass;
Eric Christopherf45daac2011-06-30 23:23:01 +000010844 case 'h': return C_RegisterClass;
Eric Christopherf1c74592011-07-01 00:14:47 +000010845 case 'x': return C_RegisterClass;
Eric Christopherc011d312011-07-01 00:30:46 +000010846 case 't': return C_RegisterClass;
Eric Christopher29f1db82011-07-01 01:00:07 +000010847 case 'j': return C_Other; // Constant for movw.
Eric Christopheraa503002011-07-29 21:18:58 +000010848 // An address with a single base register. Due to the way we
10849 // currently handle addresses it is the same as an 'r' memory constraint.
10850 case 'Q': return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010851 }
Eric Christophere256cd02011-06-21 22:10:57 +000010852 } else if (Constraint.size() == 2) {
10853 switch (Constraint[0]) {
10854 default: break;
10855 // All 'U+' constraints are addresses.
10856 case 'U': return C_Memory;
10857 }
Evan Cheng10043e22007-01-19 07:51:42 +000010858 }
Chris Lattnerd6855142007-03-25 02:14:49 +000010859 return TargetLowering::getConstraintType(Constraint);
Evan Cheng10043e22007-01-19 07:51:42 +000010860}
10861
John Thompsone8360b72010-10-29 17:29:13 +000010862/// Examine constraint type and operand type and determine a weight value.
10863/// This object must already have been set up with the operand type
10864/// and the current alternative constraint selected.
10865TargetLowering::ConstraintWeight
10866ARMTargetLowering::getSingleConstraintMatchWeight(
10867 AsmOperandInfo &info, const char *constraint) const {
10868 ConstraintWeight weight = CW_Invalid;
10869 Value *CallOperandVal = info.CallOperandVal;
10870 // If we don't have a value, we can't do a match,
10871 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +000010872 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +000010873 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010874 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +000010875 // Look at the constraint type.
10876 switch (*constraint) {
10877 default:
10878 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10879 break;
10880 case 'l':
10881 if (type->isIntegerTy()) {
10882 if (Subtarget->isThumb())
10883 weight = CW_SpecificReg;
10884 else
10885 weight = CW_Register;
10886 }
10887 break;
10888 case 'w':
10889 if (type->isFloatingPointTy())
10890 weight = CW_Register;
10891 break;
10892 }
10893 return weight;
10894}
10895
Eric Christophercf2007c2011-06-30 23:50:52 +000010896typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
Benjamin Kramer9bfb6272015-07-05 19:29:18 +000010897RCPair ARMTargetLowering::getRegForInlineAsmConstraint(
10898 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
Evan Cheng10043e22007-01-19 07:51:42 +000010899 if (Constraint.size() == 1) {
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010900 // GCC ARM Constraint Letters
Evan Cheng10043e22007-01-19 07:51:42 +000010901 switch (Constraint[0]) {
Eric Christopherf45daac2011-06-30 23:23:01 +000010902 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010903 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010904 return RCPair(0U, &ARM::tGPRRegClass);
10905 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopherf45daac2011-06-30 23:23:01 +000010906 case 'h': // High regs or no regs.
10907 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010908 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopherf09b0f12011-07-01 00:19:27 +000010909 break;
Chris Lattner6223e832007-04-02 17:24:08 +000010910 case 'r':
Akira Hatanakab9615342014-11-03 20:37:04 +000010911 if (Subtarget->isThumb1Only())
10912 return RCPair(0U, &ARM::tGPRRegClass);
Craig Topperc7242e02012-04-20 07:30:17 +000010913 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010914 case 'w':
Tim Northover28adfbb2013-11-14 17:15:39 +000010915 if (VT == MVT::Other)
10916 break;
Owen Anderson9f944592009-08-11 20:47:22 +000010917 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010918 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson3152b0472009-12-18 01:03:29 +000010919 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010920 return RCPair(0U, &ARM::DPRRegClass);
Evan Cheng0c2544f2009-12-08 23:06:22 +000010921 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010922 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010923 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010924 case 'x':
Tim Northover28adfbb2013-11-14 17:15:39 +000010925 if (VT == MVT::Other)
10926 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010927 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010928 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010929 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010930 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010931 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010932 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010933 break;
Eric Christopherc011d312011-07-01 00:30:46 +000010934 case 't':
10935 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010936 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherc011d312011-07-01 00:30:46 +000010937 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010938 }
10939 }
Bob Wilson3f2293b2010-03-15 23:09:18 +000010940 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topperc7242e02012-04-20 07:30:17 +000010941 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson3f2293b2010-03-15 23:09:18 +000010942
Eric Christopher11e4df72015-02-26 22:38:43 +000010943 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Evan Cheng10043e22007-01-19 07:51:42 +000010944}
10945
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010946/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10947/// vector. If it is invalid, don't add anything to Ops.
10948void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010949 std::string &Constraint,
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010950 std::vector<SDValue>&Ops,
10951 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +000010952 SDValue Result;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010953
Eric Christopherde9399b2011-06-02 23:16:42 +000010954 // Currently only support length 1 constraints.
10955 if (Constraint.length() != 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010956
Eric Christopherde9399b2011-06-02 23:16:42 +000010957 char ConstraintLetter = Constraint[0];
10958 switch (ConstraintLetter) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010959 default: break;
Eric Christopher29f1db82011-07-01 01:00:07 +000010960 case 'j':
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010961 case 'I': case 'J': case 'K': case 'L':
10962 case 'M': case 'N': case 'O':
10963 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
10964 if (!C)
10965 return;
10966
10967 int64_t CVal64 = C->getSExtValue();
10968 int CVal = (int) CVal64;
10969 // None of these constraints allow values larger than 32 bits. Check
10970 // that the value fits in an int.
10971 if (CVal != CVal64)
10972 return;
10973
Eric Christopherde9399b2011-06-02 23:16:42 +000010974 switch (ConstraintLetter) {
Eric Christopher29f1db82011-07-01 01:00:07 +000010975 case 'j':
Andrew Trick53df4b62011-09-20 03:06:13 +000010976 // Constant suitable for movw, must be between 0 and
10977 // 65535.
10978 if (Subtarget->hasV6T2Ops())
10979 if (CVal >= 0 && CVal <= 65535)
10980 break;
10981 return;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010982 case 'I':
David Goodwin22c2fba2009-07-08 23:10:31 +000010983 if (Subtarget->isThumb1Only()) {
10984 // This must be a constant between 0 and 255, for ADD
10985 // immediates.
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010986 if (CVal >= 0 && CVal <= 255)
10987 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010988 } else if (Subtarget->isThumb2()) {
10989 // A constant that can be used as an immediate value in a
10990 // data-processing instruction.
10991 if (ARM_AM::getT2SOImmVal(CVal) != -1)
10992 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010993 } else {
10994 // A constant that can be used as an immediate value in a
10995 // data-processing instruction.
10996 if (ARM_AM::getSOImmVal(CVal) != -1)
10997 break;
10998 }
10999 return;
11000
11001 case 'J':
David Goodwin22c2fba2009-07-08 23:10:31 +000011002 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011003 // This must be a constant between -255 and -1, for negated ADD
11004 // immediates. This can be used in GCC with an "n" modifier that
11005 // prints the negated value, for use with SUB instructions. It is
11006 // not useful otherwise but is implemented for compatibility.
11007 if (CVal >= -255 && CVal <= -1)
11008 break;
11009 } else {
11010 // This must be a constant between -4095 and 4095. It is not clear
11011 // what this constraint is intended for. Implemented for
11012 // compatibility with GCC.
11013 if (CVal >= -4095 && CVal <= 4095)
11014 break;
11015 }
11016 return;
11017
11018 case 'K':
David Goodwin22c2fba2009-07-08 23:10:31 +000011019 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011020 // A 32-bit value where only one byte has a nonzero value. Exclude
11021 // zero to match GCC. This constraint is used by GCC internally for
11022 // constants that can be loaded with a move/shift combination.
11023 // It is not useful otherwise but is implemented for compatibility.
11024 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
11025 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000011026 } else if (Subtarget->isThumb2()) {
11027 // A constant whose bitwise inverse can be used as an immediate
11028 // value in a data-processing instruction. This can be used in GCC
11029 // with a "B" modifier that prints the inverted value, for use with
11030 // BIC and MVN instructions. It is not useful otherwise but is
11031 // implemented for compatibility.
11032 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
11033 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011034 } else {
11035 // A constant whose bitwise inverse can be used as an immediate
11036 // value in a data-processing instruction. This can be used in GCC
11037 // with a "B" modifier that prints the inverted value, for use with
11038 // BIC and MVN instructions. It is not useful otherwise but is
11039 // implemented for compatibility.
11040 if (ARM_AM::getSOImmVal(~CVal) != -1)
11041 break;
11042 }
11043 return;
11044
11045 case 'L':
David Goodwin22c2fba2009-07-08 23:10:31 +000011046 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011047 // This must be a constant between -7 and 7,
11048 // for 3-operand ADD/SUB immediate instructions.
11049 if (CVal >= -7 && CVal < 7)
11050 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000011051 } else if (Subtarget->isThumb2()) {
11052 // A constant whose negation can be used as an immediate value in a
11053 // data-processing instruction. This can be used in GCC with an "n"
11054 // modifier that prints the negated value, for use with SUB
11055 // instructions. It is not useful otherwise but is implemented for
11056 // compatibility.
11057 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
11058 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011059 } else {
11060 // A constant whose negation can be used as an immediate value in a
11061 // data-processing instruction. This can be used in GCC with an "n"
11062 // modifier that prints the negated value, for use with SUB
11063 // instructions. It is not useful otherwise but is implemented for
11064 // compatibility.
11065 if (ARM_AM::getSOImmVal(-CVal) != -1)
11066 break;
11067 }
11068 return;
11069
11070 case 'M':
David Goodwin22c2fba2009-07-08 23:10:31 +000011071 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011072 // This must be a multiple of 4 between 0 and 1020, for
11073 // ADD sp + immediate.
11074 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
11075 break;
11076 } else {
11077 // A power of two or a constant between 0 and 32. This is used in
11078 // GCC for the shift amount on shifted register operands, but it is
11079 // useful in general for any shift amounts.
11080 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
11081 break;
11082 }
11083 return;
11084
11085 case 'N':
David Goodwin22c2fba2009-07-08 23:10:31 +000011086 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011087 // This must be a constant between 0 and 31, for shift amounts.
11088 if (CVal >= 0 && CVal <= 31)
11089 break;
11090 }
11091 return;
11092
11093 case 'O':
David Goodwin22c2fba2009-07-08 23:10:31 +000011094 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011095 // This must be a multiple of 4 between -508 and 508, for
11096 // ADD/SUB sp = sp + immediate.
11097 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
11098 break;
11099 }
11100 return;
11101 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011102 Result = DAG.getTargetConstant(CVal, SDLoc(Op), Op.getValueType());
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011103 break;
11104 }
11105
11106 if (Result.getNode()) {
11107 Ops.push_back(Result);
11108 return;
11109 }
Dale Johannesence97d552010-06-25 21:55:36 +000011110 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011111}
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000011112
Scott Douglassd2974a62015-08-24 09:17:11 +000011113static RTLIB::Libcall getDivRemLibcall(
11114 const SDNode *N, MVT::SimpleValueType SVT) {
Scott Douglassbdef6042015-08-24 09:17:18 +000011115 assert((N->getOpcode() == ISD::SDIVREM || N->getOpcode() == ISD::UDIVREM ||
11116 N->getOpcode() == ISD::SREM || N->getOpcode() == ISD::UREM) &&
Scott Douglassd2974a62015-08-24 09:17:11 +000011117 "Unhandled Opcode in getDivRemLibcall");
Scott Douglassbdef6042015-08-24 09:17:18 +000011118 bool isSigned = N->getOpcode() == ISD::SDIVREM ||
11119 N->getOpcode() == ISD::SREM;
Scott Douglassd2974a62015-08-24 09:17:11 +000011120 RTLIB::Libcall LC;
11121 switch (SVT) {
11122 default: llvm_unreachable("Unexpected request for libcall!");
11123 case MVT::i8: LC = isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
11124 case MVT::i16: LC = isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
11125 case MVT::i32: LC = isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
11126 case MVT::i64: LC = isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
11127 }
11128 return LC;
11129}
11130
11131static TargetLowering::ArgListTy getDivRemArgList(
11132 const SDNode *N, LLVMContext *Context) {
Scott Douglassbdef6042015-08-24 09:17:18 +000011133 assert((N->getOpcode() == ISD::SDIVREM || N->getOpcode() == ISD::UDIVREM ||
11134 N->getOpcode() == ISD::SREM || N->getOpcode() == ISD::UREM) &&
Scott Douglassd2974a62015-08-24 09:17:11 +000011135 "Unhandled Opcode in getDivRemArgList");
Scott Douglassbdef6042015-08-24 09:17:18 +000011136 bool isSigned = N->getOpcode() == ISD::SDIVREM ||
11137 N->getOpcode() == ISD::SREM;
Scott Douglassd2974a62015-08-24 09:17:11 +000011138 TargetLowering::ArgListTy Args;
11139 TargetLowering::ArgListEntry Entry;
11140 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
11141 EVT ArgVT = N->getOperand(i).getValueType();
11142 Type *ArgTy = ArgVT.getTypeForEVT(*Context);
11143 Entry.Node = N->getOperand(i);
11144 Entry.Ty = ArgTy;
11145 Entry.isSExt = isSigned;
11146 Entry.isZExt = !isSigned;
11147 Args.push_back(Entry);
11148 }
11149 return Args;
11150}
11151
Renato Golin87610692013-07-16 09:32:17 +000011152SDValue ARMTargetLowering::LowerDivRem(SDValue Op, SelectionDAG &DAG) const {
Sumanth Gundapaneni532a1362015-07-31 00:45:12 +000011153 assert((Subtarget->isTargetAEABI() || Subtarget->isTargetAndroid()) &&
11154 "Register-based DivRem lowering only");
Renato Golin87610692013-07-16 09:32:17 +000011155 unsigned Opcode = Op->getOpcode();
11156 assert((Opcode == ISD::SDIVREM || Opcode == ISD::UDIVREM) &&
Saleem Abdulrasool740be892014-08-17 22:50:59 +000011157 "Invalid opcode for Div/Rem lowering");
Renato Golin87610692013-07-16 09:32:17 +000011158 bool isSigned = (Opcode == ISD::SDIVREM);
11159 EVT VT = Op->getValueType(0);
11160 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
11161
Scott Douglassd2974a62015-08-24 09:17:11 +000011162 RTLIB::Libcall LC = getDivRemLibcall(Op.getNode(),
11163 VT.getSimpleVT().SimpleTy);
Renato Golin87610692013-07-16 09:32:17 +000011164 SDValue InChain = DAG.getEntryNode();
11165
Scott Douglassd2974a62015-08-24 09:17:11 +000011166 TargetLowering::ArgListTy Args = getDivRemArgList(Op.getNode(),
11167 DAG.getContext());
Renato Golin87610692013-07-16 09:32:17 +000011168
11169 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
Mehdi Amini44ede332015-07-09 02:09:04 +000011170 getPointerTy(DAG.getDataLayout()));
Renato Golin87610692013-07-16 09:32:17 +000011171
Reid Kleckner343c3952014-11-20 23:51:47 +000011172 Type *RetTy = (Type*)StructType::get(Ty, Ty, nullptr);
Renato Golin87610692013-07-16 09:32:17 +000011173
11174 SDLoc dl(Op);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000011175 TargetLowering::CallLoweringInfo CLI(DAG);
11176 CLI.setDebugLoc(dl).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +000011177 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000011178 .setInRegister().setSExtResult(isSigned).setZExtResult(!isSigned);
Renato Golin87610692013-07-16 09:32:17 +000011179
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000011180 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
Renato Golin87610692013-07-16 09:32:17 +000011181 return CallInfo.first;
11182}
11183
Scott Douglassbdef6042015-08-24 09:17:18 +000011184// Lowers REM using divmod helpers
11185// see RTABI section 4.2/4.3
11186SDValue ARMTargetLowering::LowerREM(SDNode *N, SelectionDAG &DAG) const {
11187 // Build return types (div and rem)
11188 std::vector<Type*> RetTyParams;
11189 Type *RetTyElement;
11190
11191 switch (N->getValueType(0).getSimpleVT().SimpleTy) {
11192 default: llvm_unreachable("Unexpected request for libcall!");
11193 case MVT::i8: RetTyElement = Type::getInt8Ty(*DAG.getContext()); break;
11194 case MVT::i16: RetTyElement = Type::getInt16Ty(*DAG.getContext()); break;
11195 case MVT::i32: RetTyElement = Type::getInt32Ty(*DAG.getContext()); break;
11196 case MVT::i64: RetTyElement = Type::getInt64Ty(*DAG.getContext()); break;
11197 }
11198
11199 RetTyParams.push_back(RetTyElement);
11200 RetTyParams.push_back(RetTyElement);
11201 ArrayRef<Type*> ret = ArrayRef<Type*>(RetTyParams);
11202 Type *RetTy = StructType::get(*DAG.getContext(), ret);
11203
11204 RTLIB::Libcall LC = getDivRemLibcall(N, N->getValueType(0).getSimpleVT().
11205 SimpleTy);
11206 SDValue InChain = DAG.getEntryNode();
11207 TargetLowering::ArgListTy Args = getDivRemArgList(N, DAG.getContext());
11208 bool isSigned = N->getOpcode() == ISD::SREM;
11209 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
11210 getPointerTy(DAG.getDataLayout()));
11211
11212 // Lower call
11213 CallLoweringInfo CLI(DAG);
11214 CLI.setChain(InChain)
11215 .setCallee(CallingConv::ARM_AAPCS, RetTy, Callee, std::move(Args), 0)
11216 .setSExtResult(isSigned).setZExtResult(!isSigned).setDebugLoc(SDLoc(N));
11217 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
11218
11219 // Return second (rem) result operand (first contains div)
11220 SDNode *ResNode = CallResult.first.getNode();
11221 assert(ResNode->getNumOperands() == 2 && "divmod should return two operands");
11222 return ResNode->getOperand(1);
11223}
11224
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000011225SDValue
11226ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const {
11227 assert(Subtarget->isTargetWindows() && "unsupported target platform");
11228 SDLoc DL(Op);
11229
11230 // Get the inputs.
11231 SDValue Chain = Op.getOperand(0);
11232 SDValue Size = Op.getOperand(1);
11233
11234 SDValue Words = DAG.getNode(ISD::SRL, DL, MVT::i32, Size,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011235 DAG.getConstant(2, DL, MVT::i32));
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000011236
11237 SDValue Flag;
11238 Chain = DAG.getCopyToReg(Chain, DL, ARM::R4, Words, Flag);
11239 Flag = Chain.getValue(1);
11240
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +000011241 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000011242 Chain = DAG.getNode(ARMISD::WIN__CHKSTK, DL, NodeTys, Chain, Flag);
11243
11244 SDValue NewSP = DAG.getCopyFromReg(Chain, DL, ARM::SP, MVT::i32);
11245 Chain = NewSP.getValue(1);
11246
11247 SDValue Ops[2] = { NewSP, Chain };
11248 return DAG.getMergeValues(Ops, DL);
11249}
11250
Oliver Stannard51b1d462014-08-21 12:50:31 +000011251SDValue ARMTargetLowering::LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const {
11252 assert(Op.getValueType() == MVT::f64 && Subtarget->isFPOnlySP() &&
11253 "Unexpected type for custom-lowering FP_EXTEND");
11254
11255 RTLIB::Libcall LC;
11256 LC = RTLIB::getFPEXT(Op.getOperand(0).getValueType(), Op.getValueType());
11257
11258 SDValue SrcVal = Op.getOperand(0);
11259 return makeLibCall(DAG, LC, Op.getValueType(), &SrcVal, 1,
11260 /*isSigned*/ false, SDLoc(Op)).first;
11261}
11262
11263SDValue ARMTargetLowering::LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
11264 assert(Op.getOperand(0).getValueType() == MVT::f64 &&
11265 Subtarget->isFPOnlySP() &&
11266 "Unexpected type for custom-lowering FP_ROUND");
11267
11268 RTLIB::Libcall LC;
11269 LC = RTLIB::getFPROUND(Op.getOperand(0).getValueType(), Op.getValueType());
11270
11271 SDValue SrcVal = Op.getOperand(0);
11272 return makeLibCall(DAG, LC, Op.getValueType(), &SrcVal, 1,
11273 /*isSigned*/ false, SDLoc(Op)).first;
11274}
11275
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000011276bool
11277ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
11278 // The ARM target isn't yet aware of offsets.
11279 return false;
11280}
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011281
Jim Grosbach11013ed2010-07-16 23:05:05 +000011282bool ARM::isBitFieldInvertedMask(unsigned v) {
11283 if (v == 0xffffffff)
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000011284 return false;
11285
Jim Grosbach11013ed2010-07-16 23:05:05 +000011286 // there can be 1's on either or both "outsides", all the "inside"
11287 // bits must be 0's
Benjamin Kramer5f6a9072015-02-12 15:35:40 +000011288 return isShiftedMask_32(~v);
Jim Grosbach11013ed2010-07-16 23:05:05 +000011289}
11290
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011291/// isFPImmLegal - Returns true if the target can instruction select the
11292/// specified FP immediate natively. If false, the legalizer will
11293/// materialize the FP immediate as a load from a constant pool.
11294bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
11295 if (!Subtarget->hasVFP3())
11296 return false;
11297 if (VT == MVT::f32)
Jim Grosbachefc761a2011-09-30 00:50:06 +000011298 return ARM_AM::getFP32Imm(Imm) != -1;
Oliver Stannard51b1d462014-08-21 12:50:31 +000011299 if (VT == MVT::f64 && !Subtarget->isFPOnlySP())
Jim Grosbachefc761a2011-09-30 00:50:06 +000011300 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011301 return false;
11302}
Bob Wilson5549d492010-09-21 17:56:22 +000011303
Wesley Peck527da1b2010-11-23 03:31:01 +000011304/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson5549d492010-09-21 17:56:22 +000011305/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
11306/// specified in the intrinsic calls.
11307bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
11308 const CallInst &I,
11309 unsigned Intrinsic) const {
11310 switch (Intrinsic) {
11311 case Intrinsic::arm_neon_vld1:
11312 case Intrinsic::arm_neon_vld2:
11313 case Intrinsic::arm_neon_vld3:
11314 case Intrinsic::arm_neon_vld4:
11315 case Intrinsic::arm_neon_vld2lane:
11316 case Intrinsic::arm_neon_vld3lane:
11317 case Intrinsic::arm_neon_vld4lane: {
11318 Info.opc = ISD::INTRINSIC_W_CHAIN;
11319 // Conservatively set memVT to the entire set of vectors loaded.
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011320 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
11321 uint64_t NumElts = DL.getTypeAllocSize(I.getType()) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000011322 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
11323 Info.ptrVal = I.getArgOperand(0);
11324 Info.offset = 0;
11325 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
11326 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
11327 Info.vol = false; // volatile loads with NEON intrinsics not supported
11328 Info.readMem = true;
11329 Info.writeMem = false;
11330 return true;
11331 }
11332 case Intrinsic::arm_neon_vst1:
11333 case Intrinsic::arm_neon_vst2:
11334 case Intrinsic::arm_neon_vst3:
11335 case Intrinsic::arm_neon_vst4:
11336 case Intrinsic::arm_neon_vst2lane:
11337 case Intrinsic::arm_neon_vst3lane:
11338 case Intrinsic::arm_neon_vst4lane: {
11339 Info.opc = ISD::INTRINSIC_VOID;
11340 // Conservatively set memVT to the entire set of vectors stored.
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011341 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
Bob Wilson5549d492010-09-21 17:56:22 +000011342 unsigned NumElts = 0;
11343 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattner229907c2011-07-18 04:54:35 +000011344 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson5549d492010-09-21 17:56:22 +000011345 if (!ArgTy->isVectorTy())
11346 break;
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011347 NumElts += DL.getTypeAllocSize(ArgTy) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000011348 }
11349 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
11350 Info.ptrVal = I.getArgOperand(0);
11351 Info.offset = 0;
11352 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
11353 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
11354 Info.vol = false; // volatile stores with NEON intrinsics not supported
11355 Info.readMem = false;
11356 Info.writeMem = true;
11357 return true;
11358 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011359 case Intrinsic::arm_ldaex:
Tim Northovera7ecd242013-07-16 09:46:55 +000011360 case Intrinsic::arm_ldrex: {
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011361 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
Tim Northovera7ecd242013-07-16 09:46:55 +000011362 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(0)->getType());
11363 Info.opc = ISD::INTRINSIC_W_CHAIN;
11364 Info.memVT = MVT::getVT(PtrTy->getElementType());
11365 Info.ptrVal = I.getArgOperand(0);
11366 Info.offset = 0;
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011367 Info.align = DL.getABITypeAlignment(PtrTy->getElementType());
Tim Northovera7ecd242013-07-16 09:46:55 +000011368 Info.vol = true;
11369 Info.readMem = true;
11370 Info.writeMem = false;
11371 return true;
11372 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011373 case Intrinsic::arm_stlex:
Tim Northovera7ecd242013-07-16 09:46:55 +000011374 case Intrinsic::arm_strex: {
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011375 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
Tim Northovera7ecd242013-07-16 09:46:55 +000011376 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(1)->getType());
11377 Info.opc = ISD::INTRINSIC_W_CHAIN;
11378 Info.memVT = MVT::getVT(PtrTy->getElementType());
11379 Info.ptrVal = I.getArgOperand(1);
11380 Info.offset = 0;
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011381 Info.align = DL.getABITypeAlignment(PtrTy->getElementType());
Tim Northovera7ecd242013-07-16 09:46:55 +000011382 Info.vol = true;
11383 Info.readMem = false;
11384 Info.writeMem = true;
11385 return true;
11386 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011387 case Intrinsic::arm_stlexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011388 case Intrinsic::arm_strexd: {
11389 Info.opc = ISD::INTRINSIC_W_CHAIN;
11390 Info.memVT = MVT::i64;
11391 Info.ptrVal = I.getArgOperand(2);
11392 Info.offset = 0;
11393 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000011394 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011395 Info.readMem = false;
11396 Info.writeMem = true;
11397 return true;
11398 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011399 case Intrinsic::arm_ldaexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011400 case Intrinsic::arm_ldrexd: {
11401 Info.opc = ISD::INTRINSIC_W_CHAIN;
11402 Info.memVT = MVT::i64;
11403 Info.ptrVal = I.getArgOperand(0);
11404 Info.offset = 0;
11405 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000011406 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011407 Info.readMem = true;
11408 Info.writeMem = false;
11409 return true;
11410 }
Bob Wilson5549d492010-09-21 17:56:22 +000011411 default:
11412 break;
11413 }
11414
11415 return false;
11416}
Juergen Ributzka659ce002014-01-28 01:20:14 +000011417
11418/// \brief Returns true if it is beneficial to convert a load of a constant
11419/// to just the constant itself.
11420bool ARMTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
11421 Type *Ty) const {
11422 assert(Ty->isIntegerTy());
11423
11424 unsigned Bits = Ty->getPrimitiveSizeInBits();
11425 if (Bits == 0 || Bits > 32)
11426 return false;
11427 return true;
11428}
Tim Northover037f26f22014-04-17 18:22:47 +000011429
Robin Morisset5349e8e2014-09-18 18:56:04 +000011430Instruction* ARMTargetLowering::makeDMB(IRBuilder<> &Builder,
11431 ARM_MB::MemBOpt Domain) const {
Robin Morisseta47cb412014-09-03 21:01:03 +000011432 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
Robin Morisset5349e8e2014-09-18 18:56:04 +000011433
11434 // First, if the target has no DMB, see what fallback we can use.
11435 if (!Subtarget->hasDataBarrier()) {
11436 // Some ARMv6 cpus can support data barriers with an mcr instruction.
11437 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
11438 // here.
11439 if (Subtarget->hasV6Ops() && !Subtarget->isThumb()) {
11440 Function *MCR = llvm::Intrinsic::getDeclaration(M, Intrinsic::arm_mcr);
11441 Value* args[6] = {Builder.getInt32(15), Builder.getInt32(0),
11442 Builder.getInt32(0), Builder.getInt32(7),
11443 Builder.getInt32(10), Builder.getInt32(5)};
11444 return Builder.CreateCall(MCR, args);
11445 } else {
11446 // Instead of using barriers, atomic accesses on these subtargets use
11447 // libcalls.
11448 llvm_unreachable("makeDMB on a target so old that it has no barriers");
11449 }
11450 } else {
11451 Function *DMB = llvm::Intrinsic::getDeclaration(M, Intrinsic::arm_dmb);
11452 // Only a full system barrier exists in the M-class architectures.
11453 Domain = Subtarget->isMClass() ? ARM_MB::SY : Domain;
11454 Constant *CDomain = Builder.getInt32(Domain);
11455 return Builder.CreateCall(DMB, CDomain);
11456 }
Robin Morisseta47cb412014-09-03 21:01:03 +000011457}
11458
11459// Based on http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
Robin Morissetdedef332014-09-23 20:31:14 +000011460Instruction* ARMTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
Robin Morisseta47cb412014-09-03 21:01:03 +000011461 AtomicOrdering Ord, bool IsStore,
11462 bool IsLoad) const {
11463 if (!getInsertFencesForAtomic())
Robin Morissetdedef332014-09-23 20:31:14 +000011464 return nullptr;
Robin Morisseta47cb412014-09-03 21:01:03 +000011465
11466 switch (Ord) {
11467 case NotAtomic:
11468 case Unordered:
11469 llvm_unreachable("Invalid fence: unordered/non-atomic");
11470 case Monotonic:
11471 case Acquire:
Robin Morissetdedef332014-09-23 20:31:14 +000011472 return nullptr; // Nothing to do
Robin Morisseta47cb412014-09-03 21:01:03 +000011473 case SequentiallyConsistent:
11474 if (!IsStore)
Robin Morissetdedef332014-09-23 20:31:14 +000011475 return nullptr; // Nothing to do
11476 /*FALLTHROUGH*/
Robin Morisseta47cb412014-09-03 21:01:03 +000011477 case Release:
11478 case AcquireRelease:
11479 if (Subtarget->isSwift())
Robin Morissetdedef332014-09-23 20:31:14 +000011480 return makeDMB(Builder, ARM_MB::ISHST);
Robin Morisseta47cb412014-09-03 21:01:03 +000011481 // FIXME: add a comment with a link to documentation justifying this.
11482 else
Robin Morissetdedef332014-09-23 20:31:14 +000011483 return makeDMB(Builder, ARM_MB::ISH);
Robin Morisseta47cb412014-09-03 21:01:03 +000011484 }
Robin Morissetdedef332014-09-23 20:31:14 +000011485 llvm_unreachable("Unknown fence ordering in emitLeadingFence");
Robin Morisseta47cb412014-09-03 21:01:03 +000011486}
11487
Robin Morissetdedef332014-09-23 20:31:14 +000011488Instruction* ARMTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
Robin Morisseta47cb412014-09-03 21:01:03 +000011489 AtomicOrdering Ord, bool IsStore,
11490 bool IsLoad) const {
11491 if (!getInsertFencesForAtomic())
Robin Morissetdedef332014-09-23 20:31:14 +000011492 return nullptr;
Robin Morisseta47cb412014-09-03 21:01:03 +000011493
11494 switch (Ord) {
11495 case NotAtomic:
11496 case Unordered:
11497 llvm_unreachable("Invalid fence: unordered/not-atomic");
11498 case Monotonic:
11499 case Release:
Robin Morissetdedef332014-09-23 20:31:14 +000011500 return nullptr; // Nothing to do
Robin Morisseta47cb412014-09-03 21:01:03 +000011501 case Acquire:
11502 case AcquireRelease:
Robin Morissetdedef332014-09-23 20:31:14 +000011503 case SequentiallyConsistent:
11504 return makeDMB(Builder, ARM_MB::ISH);
Robin Morisseta47cb412014-09-03 21:01:03 +000011505 }
Robin Morissetdedef332014-09-23 20:31:14 +000011506 llvm_unreachable("Unknown fence ordering in emitTrailingFence");
Robin Morisseta47cb412014-09-03 21:01:03 +000011507}
11508
Robin Morisseted3d48f2014-09-03 21:29:59 +000011509// Loads and stores less than 64-bits are already atomic; ones above that
11510// are doomed anyway, so defer to the default libcall and blame the OS when
11511// things go wrong. Cortex M doesn't have ldrexd/strexd though, so don't emit
11512// anything for those.
11513bool ARMTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const {
11514 unsigned Size = SI->getValueOperand()->getType()->getPrimitiveSizeInBits();
11515 return (Size == 64) && !Subtarget->isMClass();
11516}
Tim Northover037f26f22014-04-17 18:22:47 +000011517
Robin Morisseted3d48f2014-09-03 21:29:59 +000011518// Loads and stores less than 64-bits are already atomic; ones above that
11519// are doomed anyway, so defer to the default libcall and blame the OS when
11520// things go wrong. Cortex M doesn't have ldrexd/strexd though, so don't emit
11521// anything for those.
Robin Morisseta7b357f2014-09-23 18:33:21 +000011522// FIXME: ldrd and strd are atomic if the CPU has LPAE (e.g. A15 has that
11523// guarantee, see DDI0406C ARM architecture reference manual,
11524// sections A8.8.72-74 LDRD)
Ahmed Bougacha52468672015-09-11 17:08:28 +000011525TargetLowering::AtomicExpansionKind
11526ARMTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const {
Robin Morisseted3d48f2014-09-03 21:29:59 +000011527 unsigned Size = LI->getType()->getPrimitiveSizeInBits();
Ahmed Bougacha52468672015-09-11 17:08:28 +000011528 return ((Size == 64) && !Subtarget->isMClass()) ? AtomicExpansionKind::LLSC
11529 : AtomicExpansionKind::None;
Robin Morisseted3d48f2014-09-03 21:29:59 +000011530}
11531
11532// For the real atomic operations, we have ldrex/strex up to 32 bits,
11533// and up to 64 bits on the non-M profiles
Ahmed Bougacha52468672015-09-11 17:08:28 +000011534TargetLowering::AtomicExpansionKind
JF Bastienf14889e2015-03-04 15:47:57 +000011535ARMTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
Robin Morisseted3d48f2014-09-03 21:29:59 +000011536 unsigned Size = AI->getType()->getPrimitiveSizeInBits();
JF Bastienf14889e2015-03-04 15:47:57 +000011537 return (Size <= (Subtarget->isMClass() ? 32U : 64U))
Ahmed Bougacha9d677132015-09-11 17:08:17 +000011538 ? AtomicExpansionKind::LLSC
11539 : AtomicExpansionKind::None;
Tim Northover037f26f22014-04-17 18:22:47 +000011540}
11541
Ahmed Bougacha52468672015-09-11 17:08:28 +000011542bool ARMTargetLowering::shouldExpandAtomicCmpXchgInIR(
11543 AtomicCmpXchgInst *AI) const {
11544 return true;
11545}
11546
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000011547// This has so far only been implemented for MachO.
11548bool ARMTargetLowering::useLoadStackGuardNode() const {
Eric Christopher66322e82014-12-05 00:22:35 +000011549 return Subtarget->isTargetMachO();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000011550}
11551
Quentin Colombetc32615d2014-10-31 17:52:53 +000011552bool ARMTargetLowering::canCombineStoreAndExtract(Type *VectorTy, Value *Idx,
11553 unsigned &Cost) const {
11554 // If we do not have NEON, vector types are not natively supported.
11555 if (!Subtarget->hasNEON())
11556 return false;
11557
11558 // Floating point values and vector values map to the same register file.
Benjamin Kramerdf005cb2015-08-08 18:27:36 +000011559 // Therefore, although we could do a store extract of a vector type, this is
Quentin Colombetc32615d2014-10-31 17:52:53 +000011560 // better to leave at float as we have more freedom in the addressing mode for
11561 // those.
11562 if (VectorTy->isFPOrFPVectorTy())
11563 return false;
11564
11565 // If the index is unknown at compile time, this is very expensive to lower
11566 // and it is not possible to combine the store with the extract.
11567 if (!isa<ConstantInt>(Idx))
11568 return false;
11569
11570 assert(VectorTy->isVectorTy() && "VectorTy is not a vector type");
11571 unsigned BitWidth = cast<VectorType>(VectorTy)->getBitWidth();
11572 // We can do a store + vector extract on any vector that fits perfectly in a D
11573 // or Q register.
11574 if (BitWidth == 64 || BitWidth == 128) {
11575 Cost = 0;
11576 return true;
11577 }
11578 return false;
11579}
11580
Tim Northover037f26f22014-04-17 18:22:47 +000011581Value *ARMTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
11582 AtomicOrdering Ord) const {
11583 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
11584 Type *ValTy = cast<PointerType>(Addr->getType())->getElementType();
Robin Morissetb155f522014-08-18 16:48:58 +000011585 bool IsAcquire = isAtLeastAcquire(Ord);
Tim Northover037f26f22014-04-17 18:22:47 +000011586
11587 // Since i64 isn't legal and intrinsics don't get type-lowered, the ldrexd
11588 // intrinsic must return {i32, i32} and we have to recombine them into a
11589 // single i64 here.
11590 if (ValTy->getPrimitiveSizeInBits() == 64) {
11591 Intrinsic::ID Int =
11592 IsAcquire ? Intrinsic::arm_ldaexd : Intrinsic::arm_ldrexd;
11593 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int);
11594
11595 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
11596 Value *LoHi = Builder.CreateCall(Ldrex, Addr, "lohi");
11597
11598 Value *Lo = Builder.CreateExtractValue(LoHi, 0, "lo");
11599 Value *Hi = Builder.CreateExtractValue(LoHi, 1, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000011600 if (!Subtarget->isLittle())
11601 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000011602 Lo = Builder.CreateZExt(Lo, ValTy, "lo64");
11603 Hi = Builder.CreateZExt(Hi, ValTy, "hi64");
11604 return Builder.CreateOr(
11605 Lo, Builder.CreateShl(Hi, ConstantInt::get(ValTy, 32)), "val64");
11606 }
11607
11608 Type *Tys[] = { Addr->getType() };
11609 Intrinsic::ID Int = IsAcquire ? Intrinsic::arm_ldaex : Intrinsic::arm_ldrex;
11610 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int, Tys);
11611
11612 return Builder.CreateTruncOrBitCast(
11613 Builder.CreateCall(Ldrex, Addr),
11614 cast<PointerType>(Addr->getType())->getElementType());
11615}
11616
11617Value *ARMTargetLowering::emitStoreConditional(IRBuilder<> &Builder, Value *Val,
11618 Value *Addr,
11619 AtomicOrdering Ord) const {
11620 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
Robin Morissetb155f522014-08-18 16:48:58 +000011621 bool IsRelease = isAtLeastRelease(Ord);
Tim Northover037f26f22014-04-17 18:22:47 +000011622
11623 // Since the intrinsics must have legal type, the i64 intrinsics take two
11624 // parameters: "i32, i32". We must marshal Val into the appropriate form
11625 // before the call.
11626 if (Val->getType()->getPrimitiveSizeInBits() == 64) {
11627 Intrinsic::ID Int =
11628 IsRelease ? Intrinsic::arm_stlexd : Intrinsic::arm_strexd;
11629 Function *Strex = Intrinsic::getDeclaration(M, Int);
11630 Type *Int32Ty = Type::getInt32Ty(M->getContext());
11631
11632 Value *Lo = Builder.CreateTrunc(Val, Int32Ty, "lo");
11633 Value *Hi = Builder.CreateTrunc(Builder.CreateLShr(Val, 32), Int32Ty, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000011634 if (!Subtarget->isLittle())
11635 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000011636 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
David Blaikieff6409d2015-05-18 22:13:54 +000011637 return Builder.CreateCall(Strex, {Lo, Hi, Addr});
Tim Northover037f26f22014-04-17 18:22:47 +000011638 }
11639
11640 Intrinsic::ID Int = IsRelease ? Intrinsic::arm_stlex : Intrinsic::arm_strex;
11641 Type *Tys[] = { Addr->getType() };
11642 Function *Strex = Intrinsic::getDeclaration(M, Int, Tys);
11643
David Blaikieff6409d2015-05-18 22:13:54 +000011644 return Builder.CreateCall(
11645 Strex, {Builder.CreateZExtOrBitCast(
11646 Val, Strex->getFunctionType()->getParamType(0)),
11647 Addr});
Tim Northover037f26f22014-04-17 18:22:47 +000011648}
Oliver Stannardc24f2172014-05-09 14:01:47 +000011649
Hao Liu2cd34bb2015-06-26 02:45:36 +000011650/// \brief Lower an interleaved load into a vldN intrinsic.
11651///
11652/// E.g. Lower an interleaved load (Factor = 2):
11653/// %wide.vec = load <8 x i32>, <8 x i32>* %ptr, align 4
11654/// %v0 = shuffle %wide.vec, undef, <0, 2, 4, 6> ; Extract even elements
11655/// %v1 = shuffle %wide.vec, undef, <1, 3, 5, 7> ; Extract odd elements
11656///
11657/// Into:
11658/// %vld2 = { <4 x i32>, <4 x i32> } call llvm.arm.neon.vld2(%ptr, 4)
11659/// %vec0 = extractelement { <4 x i32>, <4 x i32> } %vld2, i32 0
11660/// %vec1 = extractelement { <4 x i32>, <4 x i32> } %vld2, i32 1
11661bool ARMTargetLowering::lowerInterleavedLoad(
11662 LoadInst *LI, ArrayRef<ShuffleVectorInst *> Shuffles,
11663 ArrayRef<unsigned> Indices, unsigned Factor) const {
11664 assert(Factor >= 2 && Factor <= getMaxSupportedInterleaveFactor() &&
11665 "Invalid interleave factor");
11666 assert(!Shuffles.empty() && "Empty shufflevector input");
11667 assert(Shuffles.size() == Indices.size() &&
11668 "Unmatched number of shufflevectors and indices");
11669
11670 VectorType *VecTy = Shuffles[0]->getType();
11671 Type *EltTy = VecTy->getVectorElementType();
11672
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011673 const DataLayout &DL = LI->getModule()->getDataLayout();
11674 unsigned VecSize = DL.getTypeAllocSizeInBits(VecTy);
11675 bool EltIs64Bits = DL.getTypeAllocSizeInBits(EltTy) == 64;
Hao Liu2cd34bb2015-06-26 02:45:36 +000011676
11677 // Skip illegal vector types and vector types of i64/f64 element (vldN doesn't
11678 // support i64/f64 element).
11679 if ((VecSize != 64 && VecSize != 128) || EltIs64Bits)
11680 return false;
11681
11682 // A pointer vector can not be the return type of the ldN intrinsics. Need to
11683 // load integer vectors first and then convert to pointer vectors.
11684 if (EltTy->isPointerTy())
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011685 VecTy =
11686 VectorType::get(DL.getIntPtrType(EltTy), VecTy->getVectorNumElements());
Hao Liu2cd34bb2015-06-26 02:45:36 +000011687
11688 static const Intrinsic::ID LoadInts[3] = {Intrinsic::arm_neon_vld2,
11689 Intrinsic::arm_neon_vld3,
11690 Intrinsic::arm_neon_vld4};
11691
11692 Function *VldnFunc =
11693 Intrinsic::getDeclaration(LI->getModule(), LoadInts[Factor - 2], VecTy);
11694
11695 IRBuilder<> Builder(LI);
11696 SmallVector<Value *, 2> Ops;
11697
11698 Type *Int8Ptr = Builder.getInt8PtrTy(LI->getPointerAddressSpace());
11699 Ops.push_back(Builder.CreateBitCast(LI->getPointerOperand(), Int8Ptr));
11700 Ops.push_back(Builder.getInt32(LI->getAlignment()));
11701
11702 CallInst *VldN = Builder.CreateCall(VldnFunc, Ops, "vldN");
11703
11704 // Replace uses of each shufflevector with the corresponding vector loaded
11705 // by ldN.
11706 for (unsigned i = 0; i < Shuffles.size(); i++) {
11707 ShuffleVectorInst *SV = Shuffles[i];
11708 unsigned Index = Indices[i];
11709
11710 Value *SubVec = Builder.CreateExtractValue(VldN, Index);
11711
11712 // Convert the integer vector to pointer vector if the element is pointer.
11713 if (EltTy->isPointerTy())
11714 SubVec = Builder.CreateIntToPtr(SubVec, SV->getType());
11715
11716 SV->replaceAllUsesWith(SubVec);
11717 }
11718
11719 return true;
11720}
11721
11722/// \brief Get a mask consisting of sequential integers starting from \p Start.
11723///
11724/// I.e. <Start, Start + 1, ..., Start + NumElts - 1>
11725static Constant *getSequentialMask(IRBuilder<> &Builder, unsigned Start,
11726 unsigned NumElts) {
11727 SmallVector<Constant *, 16> Mask;
11728 for (unsigned i = 0; i < NumElts; i++)
11729 Mask.push_back(Builder.getInt32(Start + i));
11730
11731 return ConstantVector::get(Mask);
11732}
11733
11734/// \brief Lower an interleaved store into a vstN intrinsic.
11735///
11736/// E.g. Lower an interleaved store (Factor = 3):
11737/// %i.vec = shuffle <8 x i32> %v0, <8 x i32> %v1,
11738/// <0, 4, 8, 1, 5, 9, 2, 6, 10, 3, 7, 11>
11739/// store <12 x i32> %i.vec, <12 x i32>* %ptr, align 4
11740///
11741/// Into:
11742/// %sub.v0 = shuffle <8 x i32> %v0, <8 x i32> v1, <0, 1, 2, 3>
11743/// %sub.v1 = shuffle <8 x i32> %v0, <8 x i32> v1, <4, 5, 6, 7>
11744/// %sub.v2 = shuffle <8 x i32> %v0, <8 x i32> v1, <8, 9, 10, 11>
11745/// call void llvm.arm.neon.vst3(%ptr, %sub.v0, %sub.v1, %sub.v2, 4)
11746///
11747/// Note that the new shufflevectors will be removed and we'll only generate one
11748/// vst3 instruction in CodeGen.
11749bool ARMTargetLowering::lowerInterleavedStore(StoreInst *SI,
11750 ShuffleVectorInst *SVI,
11751 unsigned Factor) const {
11752 assert(Factor >= 2 && Factor <= getMaxSupportedInterleaveFactor() &&
11753 "Invalid interleave factor");
11754
11755 VectorType *VecTy = SVI->getType();
11756 assert(VecTy->getVectorNumElements() % Factor == 0 &&
11757 "Invalid interleaved store");
11758
11759 unsigned NumSubElts = VecTy->getVectorNumElements() / Factor;
11760 Type *EltTy = VecTy->getVectorElementType();
11761 VectorType *SubVecTy = VectorType::get(EltTy, NumSubElts);
11762
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011763 const DataLayout &DL = SI->getModule()->getDataLayout();
11764 unsigned SubVecSize = DL.getTypeAllocSizeInBits(SubVecTy);
11765 bool EltIs64Bits = DL.getTypeAllocSizeInBits(EltTy) == 64;
Hao Liu2cd34bb2015-06-26 02:45:36 +000011766
11767 // Skip illegal sub vector types and vector types of i64/f64 element (vstN
11768 // doesn't support i64/f64 element).
11769 if ((SubVecSize != 64 && SubVecSize != 128) || EltIs64Bits)
11770 return false;
11771
11772 Value *Op0 = SVI->getOperand(0);
11773 Value *Op1 = SVI->getOperand(1);
11774 IRBuilder<> Builder(SI);
11775
11776 // StN intrinsics don't support pointer vectors as arguments. Convert pointer
11777 // vectors to integer vectors.
11778 if (EltTy->isPointerTy()) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011779 Type *IntTy = DL.getIntPtrType(EltTy);
Hao Liu2cd34bb2015-06-26 02:45:36 +000011780
11781 // Convert to the corresponding integer vector.
11782 Type *IntVecTy =
11783 VectorType::get(IntTy, Op0->getType()->getVectorNumElements());
11784 Op0 = Builder.CreatePtrToInt(Op0, IntVecTy);
11785 Op1 = Builder.CreatePtrToInt(Op1, IntVecTy);
11786
11787 SubVecTy = VectorType::get(IntTy, NumSubElts);
11788 }
11789
11790 static Intrinsic::ID StoreInts[3] = {Intrinsic::arm_neon_vst2,
11791 Intrinsic::arm_neon_vst3,
11792 Intrinsic::arm_neon_vst4};
11793 Function *VstNFunc = Intrinsic::getDeclaration(
11794 SI->getModule(), StoreInts[Factor - 2], SubVecTy);
11795
11796 SmallVector<Value *, 6> Ops;
11797
11798 Type *Int8Ptr = Builder.getInt8PtrTy(SI->getPointerAddressSpace());
11799 Ops.push_back(Builder.CreateBitCast(SI->getPointerOperand(), Int8Ptr));
11800
11801 // Split the shufflevector operands into sub vectors for the new vstN call.
11802 for (unsigned i = 0; i < Factor; i++)
11803 Ops.push_back(Builder.CreateShuffleVector(
11804 Op0, Op1, getSequentialMask(Builder, NumSubElts * i, NumSubElts)));
11805
11806 Ops.push_back(Builder.getInt32(SI->getAlignment()));
11807 Builder.CreateCall(VstNFunc, Ops);
11808 return true;
11809}
11810
Oliver Stannardc24f2172014-05-09 14:01:47 +000011811enum HABaseType {
11812 HA_UNKNOWN = 0,
11813 HA_FLOAT,
11814 HA_DOUBLE,
11815 HA_VECT64,
11816 HA_VECT128
11817};
11818
11819static bool isHomogeneousAggregate(Type *Ty, HABaseType &Base,
11820 uint64_t &Members) {
Craig Toppere3dcce92015-08-01 22:20:21 +000011821 if (auto *ST = dyn_cast<StructType>(Ty)) {
Oliver Stannardc24f2172014-05-09 14:01:47 +000011822 for (unsigned i = 0; i < ST->getNumElements(); ++i) {
11823 uint64_t SubMembers = 0;
11824 if (!isHomogeneousAggregate(ST->getElementType(i), Base, SubMembers))
11825 return false;
11826 Members += SubMembers;
11827 }
Craig Toppere3dcce92015-08-01 22:20:21 +000011828 } else if (auto *AT = dyn_cast<ArrayType>(Ty)) {
Oliver Stannardc24f2172014-05-09 14:01:47 +000011829 uint64_t SubMembers = 0;
11830 if (!isHomogeneousAggregate(AT->getElementType(), Base, SubMembers))
11831 return false;
11832 Members += SubMembers * AT->getNumElements();
11833 } else if (Ty->isFloatTy()) {
11834 if (Base != HA_UNKNOWN && Base != HA_FLOAT)
11835 return false;
11836 Members = 1;
11837 Base = HA_FLOAT;
11838 } else if (Ty->isDoubleTy()) {
11839 if (Base != HA_UNKNOWN && Base != HA_DOUBLE)
11840 return false;
11841 Members = 1;
11842 Base = HA_DOUBLE;
Craig Toppere3dcce92015-08-01 22:20:21 +000011843 } else if (auto *VT = dyn_cast<VectorType>(Ty)) {
Oliver Stannardc24f2172014-05-09 14:01:47 +000011844 Members = 1;
11845 switch (Base) {
11846 case HA_FLOAT:
11847 case HA_DOUBLE:
11848 return false;
11849 case HA_VECT64:
11850 return VT->getBitWidth() == 64;
11851 case HA_VECT128:
11852 return VT->getBitWidth() == 128;
11853 case HA_UNKNOWN:
11854 switch (VT->getBitWidth()) {
11855 case 64:
11856 Base = HA_VECT64;
11857 return true;
11858 case 128:
11859 Base = HA_VECT128;
11860 return true;
11861 default:
11862 return false;
11863 }
11864 }
11865 }
11866
11867 return (Members > 0 && Members <= 4);
11868}
11869
Tim Northovere95c5b32015-02-24 17:22:34 +000011870/// \brief Return true if a type is an AAPCS-VFP homogeneous aggregate or one of
11871/// [N x i32] or [N x i64]. This allows front-ends to skip emitting padding when
11872/// passing according to AAPCS rules.
Oliver Stannardc24f2172014-05-09 14:01:47 +000011873bool ARMTargetLowering::functionArgumentNeedsConsecutiveRegisters(
11874 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const {
Tim Northover4f1909f2014-05-27 10:43:38 +000011875 if (getEffectiveCallingConv(CallConv, isVarArg) !=
11876 CallingConv::ARM_AAPCS_VFP)
Oliver Stannardc24f2172014-05-09 14:01:47 +000011877 return false;
Tim Northover4f1909f2014-05-27 10:43:38 +000011878
11879 HABaseType Base = HA_UNKNOWN;
11880 uint64_t Members = 0;
Tim Northovere95c5b32015-02-24 17:22:34 +000011881 bool IsHA = isHomogeneousAggregate(Ty, Base, Members);
11882 DEBUG(dbgs() << "isHA: " << IsHA << " "; Ty->dump());
11883
11884 bool IsIntArray = Ty->isArrayTy() && Ty->getArrayElementType()->isIntegerTy();
11885 return IsHA || IsIntArray;
Oliver Stannardc24f2172014-05-09 14:01:47 +000011886}