blob: 50c890cac7d9188aae1337ef40d6fa2ba4a35db8 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000016#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000018#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
Rafael Espindolaac4ad252013-10-05 16:42:21 +000020#include "llvm/MC/MCELFStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +000024#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000026#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000028
Joey Gouly0e76fa72013-09-12 10:28:05 +000029using namespace llvm;
30
Evan Cheng928ce722011-07-06 22:02:34 +000031#define GET_REGINFO_MC_DESC
32#include "ARMGenRegisterInfo.inc"
33
Joey Gouly0e76fa72013-09-12 10:28:05 +000034static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
35 std::string &Info) {
Joey Gouly830c27a2013-09-17 09:54:57 +000036 if (STI.getFeatureBits() & llvm::ARM::HasV7Ops &&
37 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000038 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000039 // Checks for the deprecated CP15ISB encoding:
40 // mcr p15, #0, rX, c7, c5, #4
41 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
42 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
43 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
44 Info = "deprecated since v7, use 'isb'";
45 return true;
46 }
47
48 // Checks for the deprecated CP15DSB encoding:
49 // mcr p15, #0, rX, c7, c10, #4
50 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
51 Info = "deprecated since v7, use 'dsb'";
52 return true;
53 }
54 }
55 // Checks for the deprecated CP15DMB encoding:
56 // mcr p15, #0, rX, c7, c10, #5
57 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
58 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
59 Info = "deprecated since v7, use 'dmb'";
60 return true;
61 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000062 }
63 return false;
64}
65
Amara Emerson52cfb6a2013-10-03 09:31:51 +000066static bool getITDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
Saleem Abdulrasool08408ea2014-12-16 04:10:10 +000067 std::string &Info) {
68 if (STI.getFeatureBits() & llvm::ARM::HasV8Ops && MI.getOperand(1).isImm() &&
69 MI.getOperand(1).getImm() != 8) {
70 Info = "applying IT instruction to more than one subsequent instruction is "
71 "deprecated";
Amara Emerson52cfb6a2013-10-03 09:31:51 +000072 return true;
73 }
74
75 return false;
76}
77
Evan Cheng928ce722011-07-06 22:02:34 +000078#define GET_INSTRINFO_MC_DESC
79#include "ARMGenInstrInfo.inc"
80
81#define GET_SUBTARGETINFO_MC_DESC
82#include "ARMGenSubtargetInfo.inc"
83
Evan Cheng928ce722011-07-06 22:02:34 +000084
Evan Cheng9f7ad312012-04-26 01:13:36 +000085std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +000086 Triple triple(TT);
87
Christian Pirker2a111602014-03-28 14:35:30 +000088 bool isThumb = triple.getArch() == Triple::thumb ||
89 triple.getArch() == Triple::thumbeb;
Evan Cheng2bd65362011-07-07 00:08:19 +000090
Evan Chengf52003d2012-04-27 01:27:19 +000091 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +000092 std::string ARMArchFeature;
Renato Golinc17a07b2014-07-18 12:00:48 +000093 switch (triple.getSubArch()) {
Tim Northoverc879d062014-09-05 07:56:46 +000094 default:
95 llvm_unreachable("invalid sub-architecture for ARM");
Renato Golinc17a07b2014-07-18 12:00:48 +000096 case Triple::ARMSubArch_v8:
97 if (NoCPU)
98 // v8a: FeatureDB, FeatureFPARMv8, FeatureNEON, FeatureDSPThumb2,
99 // FeatureMP, FeatureHWDiv, FeatureHWDivARM, FeatureTrustZone,
100 // FeatureT2XtPk, FeatureCrypto, FeatureCRC
101 ARMArchFeature = "+v8,+db,+fp-armv8,+neon,+t2dsp,+mp,+hwdiv,+hwdiv-arm,"
102 "+trustzone,+t2xtpk,+crypto,+crc";
103 else
104 // Use CPU to figure out the exact features
105 ARMArchFeature = "+v8";
106 break;
107 case Triple::ARMSubArch_v7m:
108 isThumb = true;
109 if (NoCPU)
110 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
111 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
112 else
113 // Use CPU to figure out the exact features.
114 ARMArchFeature = "+v7";
115 break;
116 case Triple::ARMSubArch_v7em:
117 if (NoCPU)
118 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
119 // FeatureT2XtPk, FeatureMClass
120 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
121 else
122 // Use CPU to figure out the exact features.
123 ARMArchFeature = "+v7";
124 break;
125 case Triple::ARMSubArch_v7s:
126 if (NoCPU)
127 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureHasRAS
128 // Swift
129 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+ras";
130 else
131 // Use CPU to figure out the exact features.
132 ARMArchFeature = "+v7";
133 break;
134 case Triple::ARMSubArch_v7:
135 // v7 CPUs have lots of different feature sets. If no CPU is specified,
136 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
137 // the "minimum" feature set and use CPU string to figure out the exact
138 // features.
139 if (NoCPU)
140 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
141 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
142 else
143 // Use CPU to figure out the exact features.
144 ARMArchFeature = "+v7";
145 break;
146 case Triple::ARMSubArch_v6t2:
147 ARMArchFeature = "+v6t2";
148 break;
149 case Triple::ARMSubArch_v6m:
150 isThumb = true;
151 if (NoCPU)
152 // v6m: FeatureNoARM, FeatureMClass
153 ARMArchFeature = "+v6m,+noarm,+mclass";
154 else
155 ARMArchFeature = "+v6";
156 break;
157 case Triple::ARMSubArch_v6:
158 ARMArchFeature = "+v6";
159 break;
160 case Triple::ARMSubArch_v5te:
161 ARMArchFeature = "+v5te";
162 break;
163 case Triple::ARMSubArch_v5:
164 ARMArchFeature = "+v5t";
165 break;
166 case Triple::ARMSubArch_v4t:
167 ARMArchFeature = "+v4t";
168 break;
Renato Goline48d9dc2014-07-18 12:13:04 +0000169 case Triple::NoSubArch:
170 break;
Evan Cheng2bd65362011-07-07 00:08:19 +0000171 }
172
Evan Chengf2c26162011-07-07 08:26:46 +0000173 if (isThumb) {
174 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000175 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000176 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000177 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000178 }
179
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000180 if (triple.isOSNaCl()) {
181 if (ARMArchFeature.empty())
182 ARMArchFeature = "+nacl-trap";
183 else
184 ARMArchFeature += ",+nacl-trap";
185 }
186
Evan Cheng2bd65362011-07-07 00:08:19 +0000187 return ARMArchFeature;
188}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000189
190MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
191 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000192 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000193 if (!FS.empty()) {
194 if (!ArchFS.empty())
195 ArchFS = ArchFS + "," + FS.str();
196 else
197 ArchFS = FS;
198 }
199
200 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000201 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000202 return X;
203}
204
Evan Cheng1705ab02011-07-14 23:50:31 +0000205static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000206 MCInstrInfo *X = new MCInstrInfo();
207 InitARMMCInstrInfo(X);
208 return X;
209}
210
Evan Chengd60fa58b2011-07-18 20:57:22 +0000211static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000212 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000213 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000214 return X;
215}
216
Rafael Espindola227144c2013-05-13 01:16:13 +0000217static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000218 Triple TheTriple(TT);
219
Mark Seabornba86cf52014-01-27 22:38:14 +0000220 MCAsmInfo *MAI;
Bob Wilson1e1f1382014-10-19 00:39:30 +0000221 if (TheTriple.isOSDarwin() || TheTriple.isOSBinFormatMachO())
Christian Pirker2a111602014-03-28 14:35:30 +0000222 MAI = new ARMMCAsmInfoDarwin(TT);
Bob Wilson1e1f1382014-10-19 00:39:30 +0000223 else if (TheTriple.isWindowsItaniumEnvironment())
224 MAI = new ARMCOFFMCAsmInfoGNU();
Reid Klecknerd9707022014-11-17 22:55:59 +0000225 else if (TheTriple.isWindowsMSVCEnvironment())
Bob Wilson1e1f1382014-10-19 00:39:30 +0000226 MAI = new ARMCOFFMCAsmInfoMicrosoft();
227 else
228 MAI = new ARMELFMCAsmInfo(TT);
Evan Cheng1705ab02011-07-14 23:50:31 +0000229
Mark Seabornba86cf52014-01-27 22:38:14 +0000230 unsigned Reg = MRI.getDwarfRegNum(ARM::SP, true);
Craig Topper062a2ba2014-04-25 05:30:21 +0000231 MAI->addInitialFrameState(MCCFIInstruction::createDefCfa(nullptr, Reg, 0));
Mark Seabornba86cf52014-01-27 22:38:14 +0000232
233 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000234}
235
Evan Chengad5f4852011-07-23 00:00:19 +0000236static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000237 CodeModel::Model CM,
238 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000239 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000240 if (RM == Reloc::Default) {
241 Triple TheTriple(TT);
242 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
243 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
244 }
Evan Chengecb29082011-11-16 08:38:26 +0000245 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000246 return X;
247}
248
Evan Chengad5f4852011-07-23 00:00:19 +0000249// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000250static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000251 MCContext &Ctx, MCAsmBackend &MAB,
Rafael Espindola7b61ddf2014-10-15 16:12:52 +0000252 raw_ostream &OS, MCCodeEmitter *Emitter,
253 const MCSubtargetInfo &STI, bool RelaxAll) {
Evan Chengad5f4852011-07-23 00:00:19 +0000254 Triple TheTriple(TT);
255
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +0000256 switch (TheTriple.getObjectFormat()) {
257 default: llvm_unreachable("unsupported object format");
258 case Triple::MachO: {
David Peixottob9b73622014-02-04 17:22:40 +0000259 MCStreamer *S = createMachOStreamer(Ctx, MAB, OS, Emitter, false);
260 new ARMTargetStreamer(*S);
261 return S;
262 }
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +0000263 case Triple::COFF:
264 assert(TheTriple.isOSWindows() && "non-Windows ARM COFF is not supported");
265 return createARMWinCOFFStreamer(Ctx, MAB, *Emitter, OS);
266 case Triple::ELF:
Rafael Espindola7b61ddf2014-10-15 16:12:52 +0000267 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false,
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +0000268 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000269 }
Evan Chengad5f4852011-07-23 00:00:19 +0000270}
271
Evan Cheng61faa552011-07-25 21:20:24 +0000272static MCInstPrinter *createARMMCInstPrinter(const Target &T,
273 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000274 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000275 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000276 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000277 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000278 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000279 return new ARMInstPrinter(MAI, MII, MRI, STI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000280 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000281}
282
Quentin Colombetf4828052013-05-24 22:51:52 +0000283static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
284 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000285 Triple TheTriple(TT);
Tim Northover9653eb52013-12-10 16:57:43 +0000286 if (TheTriple.isOSBinFormatMachO())
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000287 return createARMMachORelocationInfo(Ctx);
288 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000289 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000290}
291
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000292namespace {
293
294class ARMMCInstrAnalysis : public MCInstrAnalysis {
295public:
296 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000297
Craig Topperca7e3e52014-03-10 03:19:03 +0000298 bool isUnconditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000299 // BCCs with the "always" predicate are unconditional branches.
300 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
301 return true;
302 return MCInstrAnalysis::isUnconditionalBranch(Inst);
303 }
304
Craig Topperca7e3e52014-03-10 03:19:03 +0000305 bool isConditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000306 // BCCs with the "always" predicate are unconditional branches.
307 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
308 return false;
309 return MCInstrAnalysis::isConditionalBranch(Inst);
310 }
311
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000312 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
Craig Topperca7e3e52014-03-10 03:19:03 +0000313 uint64_t Size, uint64_t &Target) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000314 // We only handle PCRel branches for now.
315 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000316 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000317
318 int64_t Imm = Inst.getOperand(0).getImm();
319 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000320 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
321 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000322 }
323};
324
325}
326
327static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
328 return new ARMMCInstrAnalysis(Info);
329}
Evan Chengad5f4852011-07-23 00:00:19 +0000330
Evan Cheng8c886a42011-07-22 21:58:54 +0000331// Force static initialization.
332extern "C" void LLVMInitializeARMTargetMC() {
333 // Register the MC asm info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000334 RegisterMCAsmInfoFn X(TheARMLETarget, createARMMCAsmInfo);
335 RegisterMCAsmInfoFn Y(TheARMBETarget, createARMMCAsmInfo);
336 RegisterMCAsmInfoFn A(TheThumbLETarget, createARMMCAsmInfo);
337 RegisterMCAsmInfoFn B(TheThumbBETarget, createARMMCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000338
339 // Register the MC codegen info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000340 TargetRegistry::RegisterMCCodeGenInfo(TheARMLETarget, createARMMCCodeGenInfo);
341 TargetRegistry::RegisterMCCodeGenInfo(TheARMBETarget, createARMMCCodeGenInfo);
Nico Webera822d942014-07-25 21:37:41 +0000342 TargetRegistry::RegisterMCCodeGenInfo(TheThumbLETarget,
343 createARMMCCodeGenInfo);
344 TargetRegistry::RegisterMCCodeGenInfo(TheThumbBETarget,
345 createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000346
347 // Register the MC instruction info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000348 TargetRegistry::RegisterMCInstrInfo(TheARMLETarget, createARMMCInstrInfo);
349 TargetRegistry::RegisterMCInstrInfo(TheARMBETarget, createARMMCInstrInfo);
350 TargetRegistry::RegisterMCInstrInfo(TheThumbLETarget, createARMMCInstrInfo);
351 TargetRegistry::RegisterMCInstrInfo(TheThumbBETarget, createARMMCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000352
353 // Register the MC register info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000354 TargetRegistry::RegisterMCRegInfo(TheARMLETarget, createARMMCRegisterInfo);
355 TargetRegistry::RegisterMCRegInfo(TheARMBETarget, createARMMCRegisterInfo);
356 TargetRegistry::RegisterMCRegInfo(TheThumbLETarget, createARMMCRegisterInfo);
357 TargetRegistry::RegisterMCRegInfo(TheThumbBETarget, createARMMCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000358
359 // Register the MC subtarget info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000360 TargetRegistry::RegisterMCSubtargetInfo(TheARMLETarget,
Evan Cheng8c886a42011-07-22 21:58:54 +0000361 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000362 TargetRegistry::RegisterMCSubtargetInfo(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000363 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000364 TargetRegistry::RegisterMCSubtargetInfo(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000365 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000366 TargetRegistry::RegisterMCSubtargetInfo(TheThumbBETarget,
Evan Cheng8c886a42011-07-22 21:58:54 +0000367 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000368
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000369 // Register the MC instruction analyzer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000370 TargetRegistry::RegisterMCInstrAnalysis(TheARMLETarget,
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000371 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000372 TargetRegistry::RegisterMCInstrAnalysis(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000373 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000374 TargetRegistry::RegisterMCInstrAnalysis(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000375 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000376 TargetRegistry::RegisterMCInstrAnalysis(TheThumbBETarget,
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000377 createARMMCInstrAnalysis);
378
Evan Chengad5f4852011-07-23 00:00:19 +0000379 // Register the MC Code Emitter
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000380 TargetRegistry::RegisterMCCodeEmitter(TheARMLETarget,
381 createARMLEMCCodeEmitter);
382 TargetRegistry::RegisterMCCodeEmitter(TheARMBETarget,
383 createARMBEMCCodeEmitter);
384 TargetRegistry::RegisterMCCodeEmitter(TheThumbLETarget,
385 createARMLEMCCodeEmitter);
386 TargetRegistry::RegisterMCCodeEmitter(TheThumbBETarget,
387 createARMBEMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000388
389 // Register the asm backend.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000390 TargetRegistry::RegisterMCAsmBackend(TheARMLETarget, createARMLEAsmBackend);
391 TargetRegistry::RegisterMCAsmBackend(TheARMBETarget, createARMBEAsmBackend);
392 TargetRegistry::RegisterMCAsmBackend(TheThumbLETarget,
393 createThumbLEAsmBackend);
394 TargetRegistry::RegisterMCAsmBackend(TheThumbBETarget,
395 createThumbBEAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000396
397 // Register the object streamer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000398 TargetRegistry::RegisterMCObjectStreamer(TheARMLETarget, createMCStreamer);
399 TargetRegistry::RegisterMCObjectStreamer(TheARMBETarget, createMCStreamer);
400 TargetRegistry::RegisterMCObjectStreamer(TheThumbLETarget, createMCStreamer);
401 TargetRegistry::RegisterMCObjectStreamer(TheThumbBETarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000402
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000403 // Register the asm streamer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000404 TargetRegistry::RegisterAsmStreamer(TheARMLETarget, createMCAsmStreamer);
405 TargetRegistry::RegisterAsmStreamer(TheARMBETarget, createMCAsmStreamer);
406 TargetRegistry::RegisterAsmStreamer(TheThumbLETarget, createMCAsmStreamer);
407 TargetRegistry::RegisterAsmStreamer(TheThumbBETarget, createMCAsmStreamer);
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000408
Rafael Espindola1fc003e2014-06-20 13:11:28 +0000409 // Register the null streamer.
410 TargetRegistry::RegisterNullStreamer(TheARMLETarget, createARMNullStreamer);
411 TargetRegistry::RegisterNullStreamer(TheARMBETarget, createARMNullStreamer);
412 TargetRegistry::RegisterNullStreamer(TheThumbLETarget, createARMNullStreamer);
413 TargetRegistry::RegisterNullStreamer(TheThumbBETarget, createARMNullStreamer);
414
Evan Cheng61faa552011-07-25 21:20:24 +0000415 // Register the MCInstPrinter.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000416 TargetRegistry::RegisterMCInstPrinter(TheARMLETarget, createARMMCInstPrinter);
417 TargetRegistry::RegisterMCInstPrinter(TheARMBETarget, createARMMCInstPrinter);
418 TargetRegistry::RegisterMCInstPrinter(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000419 createARMMCInstPrinter);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000420 TargetRegistry::RegisterMCInstPrinter(TheThumbBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000421 createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000422
423 // Register the MC relocation info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000424 TargetRegistry::RegisterMCRelocationInfo(TheARMLETarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000425 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000426 TargetRegistry::RegisterMCRelocationInfo(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000427 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000428 TargetRegistry::RegisterMCRelocationInfo(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000429 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000430 TargetRegistry::RegisterMCRelocationInfo(TheThumbBETarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000431 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000432}