blob: e4c01a4a1d519a9240ea15fbf273556af10f9e5b [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000016#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000018#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
Rafael Espindolaac4ad252013-10-05 16:42:21 +000020#include "llvm/MC/MCELFStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +000024#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000026#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000028
Joey Gouly0e76fa72013-09-12 10:28:05 +000029using namespace llvm;
30
Evan Cheng928ce722011-07-06 22:02:34 +000031#define GET_REGINFO_MC_DESC
32#include "ARMGenRegisterInfo.inc"
33
Joey Gouly0e76fa72013-09-12 10:28:05 +000034static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
35 std::string &Info) {
Joey Gouly830c27a2013-09-17 09:54:57 +000036 if (STI.getFeatureBits() & llvm::ARM::HasV7Ops &&
37 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000038 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000039 // Checks for the deprecated CP15ISB encoding:
40 // mcr p15, #0, rX, c7, c5, #4
41 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
42 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
43 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
44 Info = "deprecated since v7, use 'isb'";
45 return true;
46 }
47
48 // Checks for the deprecated CP15DSB encoding:
49 // mcr p15, #0, rX, c7, c10, #4
50 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
51 Info = "deprecated since v7, use 'dsb'";
52 return true;
53 }
54 }
55 // Checks for the deprecated CP15DMB encoding:
56 // mcr p15, #0, rX, c7, c10, #5
57 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
58 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
59 Info = "deprecated since v7, use 'dmb'";
60 return true;
61 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000062 }
63 return false;
64}
65
Amara Emerson52cfb6a2013-10-03 09:31:51 +000066static bool getITDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
67 std::string &Info) {
68 if (STI.getFeatureBits() & llvm::ARM::HasV8Ops &&
69 MI.getOperand(1).isImm() && MI.getOperand(1).getImm() != 8) {
70 Info = "applying IT instruction to more than one subsequent instruction is deprecated";
71 return true;
72 }
73
74 return false;
75}
76
Evan Cheng928ce722011-07-06 22:02:34 +000077#define GET_INSTRINFO_MC_DESC
78#include "ARMGenInstrInfo.inc"
79
80#define GET_SUBTARGETINFO_MC_DESC
81#include "ARMGenSubtargetInfo.inc"
82
Evan Cheng928ce722011-07-06 22:02:34 +000083
Evan Cheng9f7ad312012-04-26 01:13:36 +000084std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +000085 Triple triple(TT);
86
Christian Pirker2a111602014-03-28 14:35:30 +000087 bool isThumb = triple.getArch() == Triple::thumb ||
88 triple.getArch() == Triple::thumbeb;
Evan Cheng2bd65362011-07-07 00:08:19 +000089
Evan Chengf52003d2012-04-27 01:27:19 +000090 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +000091 std::string ARMArchFeature;
Renato Golinc17a07b2014-07-18 12:00:48 +000092 switch (triple.getSubArch()) {
Tim Northoverc879d062014-09-05 07:56:46 +000093 default:
94 llvm_unreachable("invalid sub-architecture for ARM");
Renato Golinc17a07b2014-07-18 12:00:48 +000095 case Triple::ARMSubArch_v8:
96 if (NoCPU)
97 // v8a: FeatureDB, FeatureFPARMv8, FeatureNEON, FeatureDSPThumb2,
98 // FeatureMP, FeatureHWDiv, FeatureHWDivARM, FeatureTrustZone,
99 // FeatureT2XtPk, FeatureCrypto, FeatureCRC
100 ARMArchFeature = "+v8,+db,+fp-armv8,+neon,+t2dsp,+mp,+hwdiv,+hwdiv-arm,"
101 "+trustzone,+t2xtpk,+crypto,+crc";
102 else
103 // Use CPU to figure out the exact features
104 ARMArchFeature = "+v8";
105 break;
106 case Triple::ARMSubArch_v7m:
107 isThumb = true;
108 if (NoCPU)
109 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
110 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
111 else
112 // Use CPU to figure out the exact features.
113 ARMArchFeature = "+v7";
114 break;
115 case Triple::ARMSubArch_v7em:
116 if (NoCPU)
117 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
118 // FeatureT2XtPk, FeatureMClass
119 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
120 else
121 // Use CPU to figure out the exact features.
122 ARMArchFeature = "+v7";
123 break;
124 case Triple::ARMSubArch_v7s:
125 if (NoCPU)
126 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureHasRAS
127 // Swift
128 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+ras";
129 else
130 // Use CPU to figure out the exact features.
131 ARMArchFeature = "+v7";
132 break;
133 case Triple::ARMSubArch_v7:
134 // v7 CPUs have lots of different feature sets. If no CPU is specified,
135 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
136 // the "minimum" feature set and use CPU string to figure out the exact
137 // features.
138 if (NoCPU)
139 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
140 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
141 else
142 // Use CPU to figure out the exact features.
143 ARMArchFeature = "+v7";
144 break;
145 case Triple::ARMSubArch_v6t2:
146 ARMArchFeature = "+v6t2";
147 break;
148 case Triple::ARMSubArch_v6m:
149 isThumb = true;
150 if (NoCPU)
151 // v6m: FeatureNoARM, FeatureMClass
152 ARMArchFeature = "+v6m,+noarm,+mclass";
153 else
154 ARMArchFeature = "+v6";
155 break;
156 case Triple::ARMSubArch_v6:
157 ARMArchFeature = "+v6";
158 break;
159 case Triple::ARMSubArch_v5te:
160 ARMArchFeature = "+v5te";
161 break;
162 case Triple::ARMSubArch_v5:
163 ARMArchFeature = "+v5t";
164 break;
165 case Triple::ARMSubArch_v4t:
166 ARMArchFeature = "+v4t";
167 break;
Renato Goline48d9dc2014-07-18 12:13:04 +0000168 case Triple::NoSubArch:
169 break;
Evan Cheng2bd65362011-07-07 00:08:19 +0000170 }
171
Evan Chengf2c26162011-07-07 08:26:46 +0000172 if (isThumb) {
173 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000174 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000175 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000176 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000177 }
178
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000179 if (triple.isOSNaCl()) {
180 if (ARMArchFeature.empty())
181 ARMArchFeature = "+nacl-trap";
182 else
183 ARMArchFeature += ",+nacl-trap";
184 }
185
Evan Cheng2bd65362011-07-07 00:08:19 +0000186 return ARMArchFeature;
187}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000188
189MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
190 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000191 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000192 if (!FS.empty()) {
193 if (!ArchFS.empty())
194 ArchFS = ArchFS + "," + FS.str();
195 else
196 ArchFS = FS;
197 }
198
199 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000200 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000201 return X;
202}
203
Evan Cheng1705ab02011-07-14 23:50:31 +0000204static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000205 MCInstrInfo *X = new MCInstrInfo();
206 InitARMMCInstrInfo(X);
207 return X;
208}
209
Evan Chengd60fa58b2011-07-18 20:57:22 +0000210static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000211 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000212 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000213 return X;
214}
215
Rafael Espindola227144c2013-05-13 01:16:13 +0000216static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000217 Triple TheTriple(TT);
218
Mark Seabornba86cf52014-01-27 22:38:14 +0000219 MCAsmInfo *MAI;
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000220 switch (TheTriple.getOS()) {
221 case llvm::Triple::Darwin:
222 case llvm::Triple::IOS:
223 case llvm::Triple::MacOSX:
Christian Pirker2a111602014-03-28 14:35:30 +0000224 MAI = new ARMMCAsmInfoDarwin(TT);
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000225 break;
226 case llvm::Triple::Win32:
227 switch (TheTriple.getEnvironment()) {
228 case llvm::Triple::Itanium:
229 MAI = new ARMCOFFMCAsmInfoGNU();
230 break;
231 case llvm::Triple::MSVC:
232 MAI = new ARMCOFFMCAsmInfoMicrosoft();
233 break;
234 default:
235 llvm_unreachable("invalid environment");
236 }
237 break;
238 default:
239 if (TheTriple.isOSBinFormatMachO())
240 MAI = new ARMMCAsmInfoDarwin(TT);
241 else
242 MAI = new ARMELFMCAsmInfo(TT);
243 break;
244 }
Evan Cheng1705ab02011-07-14 23:50:31 +0000245
Mark Seabornba86cf52014-01-27 22:38:14 +0000246 unsigned Reg = MRI.getDwarfRegNum(ARM::SP, true);
Craig Topper062a2ba2014-04-25 05:30:21 +0000247 MAI->addInitialFrameState(MCCFIInstruction::createDefCfa(nullptr, Reg, 0));
Mark Seabornba86cf52014-01-27 22:38:14 +0000248
249 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000250}
251
Evan Chengad5f4852011-07-23 00:00:19 +0000252static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000253 CodeModel::Model CM,
254 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000255 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000256 if (RM == Reloc::Default) {
257 Triple TheTriple(TT);
258 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
259 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
260 }
Evan Chengecb29082011-11-16 08:38:26 +0000261 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000262 return X;
263}
264
Evan Chengad5f4852011-07-23 00:00:19 +0000265// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000266static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000267 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000268 raw_ostream &OS,
269 MCCodeEmitter *Emitter,
Rafael Espindolae41383f2014-01-26 06:38:58 +0000270 const MCSubtargetInfo &STI,
Evan Chengad5f4852011-07-23 00:00:19 +0000271 bool RelaxAll,
272 bool NoExecStack) {
273 Triple TheTriple(TT);
274
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +0000275 switch (TheTriple.getObjectFormat()) {
276 default: llvm_unreachable("unsupported object format");
277 case Triple::MachO: {
David Peixottob9b73622014-02-04 17:22:40 +0000278 MCStreamer *S = createMachOStreamer(Ctx, MAB, OS, Emitter, false);
279 new ARMTargetStreamer(*S);
280 return S;
281 }
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +0000282 case Triple::COFF:
283 assert(TheTriple.isOSWindows() && "non-Windows ARM COFF is not supported");
284 return createARMWinCOFFStreamer(Ctx, MAB, *Emitter, OS);
285 case Triple::ELF:
286 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
287 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000288 }
Evan Chengad5f4852011-07-23 00:00:19 +0000289}
290
Evan Cheng61faa552011-07-25 21:20:24 +0000291static MCInstPrinter *createARMMCInstPrinter(const Target &T,
292 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000293 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000294 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000295 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000296 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000297 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000298 return new ARMInstPrinter(MAI, MII, MRI, STI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000299 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000300}
301
Quentin Colombetf4828052013-05-24 22:51:52 +0000302static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
303 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000304 Triple TheTriple(TT);
Tim Northover9653eb52013-12-10 16:57:43 +0000305 if (TheTriple.isOSBinFormatMachO())
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000306 return createARMMachORelocationInfo(Ctx);
307 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000308 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000309}
310
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000311namespace {
312
313class ARMMCInstrAnalysis : public MCInstrAnalysis {
314public:
315 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000316
Craig Topperca7e3e52014-03-10 03:19:03 +0000317 bool isUnconditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000318 // BCCs with the "always" predicate are unconditional branches.
319 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
320 return true;
321 return MCInstrAnalysis::isUnconditionalBranch(Inst);
322 }
323
Craig Topperca7e3e52014-03-10 03:19:03 +0000324 bool isConditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000325 // BCCs with the "always" predicate are unconditional branches.
326 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
327 return false;
328 return MCInstrAnalysis::isConditionalBranch(Inst);
329 }
330
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000331 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
Craig Topperca7e3e52014-03-10 03:19:03 +0000332 uint64_t Size, uint64_t &Target) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000333 // We only handle PCRel branches for now.
334 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000335 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000336
337 int64_t Imm = Inst.getOperand(0).getImm();
338 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000339 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
340 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000341 }
342};
343
344}
345
346static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
347 return new ARMMCInstrAnalysis(Info);
348}
Evan Chengad5f4852011-07-23 00:00:19 +0000349
Evan Cheng8c886a42011-07-22 21:58:54 +0000350// Force static initialization.
351extern "C" void LLVMInitializeARMTargetMC() {
352 // Register the MC asm info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000353 RegisterMCAsmInfoFn X(TheARMLETarget, createARMMCAsmInfo);
354 RegisterMCAsmInfoFn Y(TheARMBETarget, createARMMCAsmInfo);
355 RegisterMCAsmInfoFn A(TheThumbLETarget, createARMMCAsmInfo);
356 RegisterMCAsmInfoFn B(TheThumbBETarget, createARMMCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000357
358 // Register the MC codegen info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000359 TargetRegistry::RegisterMCCodeGenInfo(TheARMLETarget, createARMMCCodeGenInfo);
360 TargetRegistry::RegisterMCCodeGenInfo(TheARMBETarget, createARMMCCodeGenInfo);
Nico Webera822d942014-07-25 21:37:41 +0000361 TargetRegistry::RegisterMCCodeGenInfo(TheThumbLETarget,
362 createARMMCCodeGenInfo);
363 TargetRegistry::RegisterMCCodeGenInfo(TheThumbBETarget,
364 createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000365
366 // Register the MC instruction info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000367 TargetRegistry::RegisterMCInstrInfo(TheARMLETarget, createARMMCInstrInfo);
368 TargetRegistry::RegisterMCInstrInfo(TheARMBETarget, createARMMCInstrInfo);
369 TargetRegistry::RegisterMCInstrInfo(TheThumbLETarget, createARMMCInstrInfo);
370 TargetRegistry::RegisterMCInstrInfo(TheThumbBETarget, createARMMCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000371
372 // Register the MC register info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000373 TargetRegistry::RegisterMCRegInfo(TheARMLETarget, createARMMCRegisterInfo);
374 TargetRegistry::RegisterMCRegInfo(TheARMBETarget, createARMMCRegisterInfo);
375 TargetRegistry::RegisterMCRegInfo(TheThumbLETarget, createARMMCRegisterInfo);
376 TargetRegistry::RegisterMCRegInfo(TheThumbBETarget, createARMMCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000377
378 // Register the MC subtarget info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000379 TargetRegistry::RegisterMCSubtargetInfo(TheARMLETarget,
Evan Cheng8c886a42011-07-22 21:58:54 +0000380 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000381 TargetRegistry::RegisterMCSubtargetInfo(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000382 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000383 TargetRegistry::RegisterMCSubtargetInfo(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000384 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000385 TargetRegistry::RegisterMCSubtargetInfo(TheThumbBETarget,
Evan Cheng8c886a42011-07-22 21:58:54 +0000386 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000387
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000388 // Register the MC instruction analyzer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000389 TargetRegistry::RegisterMCInstrAnalysis(TheARMLETarget,
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000390 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000391 TargetRegistry::RegisterMCInstrAnalysis(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000392 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000393 TargetRegistry::RegisterMCInstrAnalysis(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000394 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000395 TargetRegistry::RegisterMCInstrAnalysis(TheThumbBETarget,
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000396 createARMMCInstrAnalysis);
397
Evan Chengad5f4852011-07-23 00:00:19 +0000398 // Register the MC Code Emitter
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000399 TargetRegistry::RegisterMCCodeEmitter(TheARMLETarget,
400 createARMLEMCCodeEmitter);
401 TargetRegistry::RegisterMCCodeEmitter(TheARMBETarget,
402 createARMBEMCCodeEmitter);
403 TargetRegistry::RegisterMCCodeEmitter(TheThumbLETarget,
404 createARMLEMCCodeEmitter);
405 TargetRegistry::RegisterMCCodeEmitter(TheThumbBETarget,
406 createARMBEMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000407
408 // Register the asm backend.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000409 TargetRegistry::RegisterMCAsmBackend(TheARMLETarget, createARMLEAsmBackend);
410 TargetRegistry::RegisterMCAsmBackend(TheARMBETarget, createARMBEAsmBackend);
411 TargetRegistry::RegisterMCAsmBackend(TheThumbLETarget,
412 createThumbLEAsmBackend);
413 TargetRegistry::RegisterMCAsmBackend(TheThumbBETarget,
414 createThumbBEAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000415
416 // Register the object streamer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000417 TargetRegistry::RegisterMCObjectStreamer(TheARMLETarget, createMCStreamer);
418 TargetRegistry::RegisterMCObjectStreamer(TheARMBETarget, createMCStreamer);
419 TargetRegistry::RegisterMCObjectStreamer(TheThumbLETarget, createMCStreamer);
420 TargetRegistry::RegisterMCObjectStreamer(TheThumbBETarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000421
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000422 // Register the asm streamer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000423 TargetRegistry::RegisterAsmStreamer(TheARMLETarget, createMCAsmStreamer);
424 TargetRegistry::RegisterAsmStreamer(TheARMBETarget, createMCAsmStreamer);
425 TargetRegistry::RegisterAsmStreamer(TheThumbLETarget, createMCAsmStreamer);
426 TargetRegistry::RegisterAsmStreamer(TheThumbBETarget, createMCAsmStreamer);
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000427
Rafael Espindola1fc003e2014-06-20 13:11:28 +0000428 // Register the null streamer.
429 TargetRegistry::RegisterNullStreamer(TheARMLETarget, createARMNullStreamer);
430 TargetRegistry::RegisterNullStreamer(TheARMBETarget, createARMNullStreamer);
431 TargetRegistry::RegisterNullStreamer(TheThumbLETarget, createARMNullStreamer);
432 TargetRegistry::RegisterNullStreamer(TheThumbBETarget, createARMNullStreamer);
433
Evan Cheng61faa552011-07-25 21:20:24 +0000434 // Register the MCInstPrinter.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000435 TargetRegistry::RegisterMCInstPrinter(TheARMLETarget, createARMMCInstPrinter);
436 TargetRegistry::RegisterMCInstPrinter(TheARMBETarget, createARMMCInstPrinter);
437 TargetRegistry::RegisterMCInstPrinter(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000438 createARMMCInstPrinter);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000439 TargetRegistry::RegisterMCInstPrinter(TheThumbBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000440 createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000441
442 // Register the MC relocation info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000443 TargetRegistry::RegisterMCRelocationInfo(TheARMLETarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000444 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000445 TargetRegistry::RegisterMCRelocationInfo(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000446 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000447 TargetRegistry::RegisterMCRelocationInfo(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000448 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000449 TargetRegistry::RegisterMCRelocationInfo(TheThumbBETarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000450 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000451}