blob: ccb1c641efeb725ad3c3d1a4ca8e6484628f57a4 [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000011#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000012#include "MCTargetDesc/ARMAddressingModes.h"
Logan Chien439e8f92013-12-11 17:16:25 +000013#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/ARMBaseInfo.h"
15#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach5c932b22011-08-22 18:50:36 +000016#include "llvm/ADT/BitVector.h"
David Peixotto52303f62013-12-19 22:41:56 +000017#include "llvm/ADT/MapVector.h"
Benjamin Kramerdebe69f2011-07-08 21:06:23 +000018#include "llvm/ADT/OwningPtr.h"
Evan Cheng11424442011-07-26 00:24:13 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000020#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000021#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000022#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000023#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000025#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000027#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000028#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/MC/MCExpr.h"
30#include "llvm/MC/MCInst.h"
31#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000032#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool11543a92014-03-17 17:13:54 +000033#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/MC/MCParser/MCAsmLexer.h"
35#include "llvm/MC/MCParser/MCAsmParser.h"
36#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
37#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000038#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/MC/MCStreamer.h"
40#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000041#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000042#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000043#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000044#include "llvm/Support/ARMEHABI.h"
Saleem Abdulrasool11543a92014-03-17 17:13:54 +000045#include "llvm/Support/COFF.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000046#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000047#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000048#include "llvm/Support/MathExtras.h"
49#include "llvm/Support/SourceMgr.h"
50#include "llvm/Support/TargetRegistry.h"
51#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000052
Kevin Enderbyccab3172009-09-15 00:27:25 +000053using namespace llvm;
54
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000055namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000056
57class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000058
Jim Grosbach04945c42011-12-02 00:35:16 +000059enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000060
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000061class UnwindContext {
62 MCAsmParser &Parser;
63
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000064 typedef SmallVector<SMLoc, 4> Locs;
65
66 Locs FnStartLocs;
67 Locs CantUnwindLocs;
68 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000069 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000070 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000071 int FPReg;
72
73public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000074 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000075
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000076 bool hasFnStart() const { return !FnStartLocs.empty(); }
77 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
78 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000079 bool hasPersonality() const {
80 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
81 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000082
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000083 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
84 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
85 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
86 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000087 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000088
89 void saveFPReg(int Reg) { FPReg = Reg; }
90 int getFPReg() const { return FPReg; }
91
92 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000093 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
94 FI != FE; ++FI)
95 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000096 }
97 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000098 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
99 UE = CantUnwindLocs.end(); UI != UE; ++UI)
100 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000101 }
102 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000103 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
104 HE = HandlerDataLocs.end(); HI != HE; ++HI)
105 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000106 }
107 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000108 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000109 PE = PersonalityLocs.end(),
110 PII = PersonalityIndexLocs.begin(),
111 PIE = PersonalityIndexLocs.end();
112 PI != PE || PII != PIE;) {
113 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
114 Parser.Note(*PI++, ".personality was specified here");
115 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
116 Parser.Note(*PII++, ".personalityindex was specified here");
117 else
118 llvm_unreachable(".personality and .personalityindex cannot be "
119 "at the same location");
120 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000121 }
122
123 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000124 FnStartLocs = Locs();
125 CantUnwindLocs = Locs();
126 PersonalityLocs = Locs();
127 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000128 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000129 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000130 }
131};
132
Evan Cheng11424442011-07-26 00:24:13 +0000133class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000134 MCSubtargetInfo &STI;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000135 MCAsmParser &Parser;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000136 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000137 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000138 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000139
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 ARMTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000141 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000142 return static_cast<ARMTargetStreamer &>(TS);
143 }
144
Jim Grosbachab5830e2011-12-14 02:16:11 +0000145 // Map of register aliases registers via the .req directive.
146 StringMap<unsigned> RegisterReqs;
147
Tim Northover1744d0a2013-10-25 12:49:50 +0000148 bool NextSymbolIsThumb;
149
Jim Grosbached16ec42011-08-29 22:24:09 +0000150 struct {
151 ARMCC::CondCodes Cond; // Condition for IT block.
152 unsigned Mask:4; // Condition mask for instructions.
153 // Starting at first 1 (from lsb).
154 // '1' condition as indicated in IT.
155 // '0' inverse of condition (else).
156 // Count of instructions in IT block is
157 // 4 - trailingzeroes(mask)
158
159 bool FirstCond; // Explicit flag for when we're parsing the
160 // First instruction in the IT block. It's
161 // implied in the mask, so needs special
162 // handling.
163
164 unsigned CurPosition; // Current position in parsing of IT
165 // block. In range [0,3]. Initialized
166 // according to count of instructions in block.
167 // ~0U if no active IT block.
168 } ITState;
169 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000170 void forwardITPosition() {
171 if (!inITBlock()) return;
172 // Move to the next instruction in the IT block, if there is one. If not,
173 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000174 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000175 if (++ITState.CurPosition == 5 - TZ)
176 ITState.CurPosition = ~0U; // Done with the IT block after this.
177 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000178
179
Kevin Enderbyccab3172009-09-15 00:27:25 +0000180 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000181 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
182
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000183 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
184 return Parser.Note(L, Msg, Ranges);
185 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000187 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000188 return Parser.Warning(L, Msg, Ranges);
189 }
190 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000191 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000192 return Parser.Error(L, Msg, Ranges);
193 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000194
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000195 int tryParseRegister();
196 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d6022d2011-07-26 20:41:24 +0000197 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000198 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachd3595712011-08-03 23:50:40 +0000199 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000200 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
201 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000202 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
203 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000204 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000205 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000206 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000207 bool parseDirectiveThumbFunc(SMLoc L);
208 bool parseDirectiveCode(SMLoc L);
209 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000210 bool parseDirectiveReq(StringRef Name, SMLoc L);
211 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000212 bool parseDirectiveArch(SMLoc L);
213 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000214 bool parseDirectiveCPU(SMLoc L);
215 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000216 bool parseDirectiveFnStart(SMLoc L);
217 bool parseDirectiveFnEnd(SMLoc L);
218 bool parseDirectiveCantUnwind(SMLoc L);
219 bool parseDirectivePersonality(SMLoc L);
220 bool parseDirectiveHandlerData(SMLoc L);
221 bool parseDirectiveSetFP(SMLoc L);
222 bool parseDirectivePad(SMLoc L);
223 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000224 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000225 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000226 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000227 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000228 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000229 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000230 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000231 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000232 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000233 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool11543a92014-03-17 17:13:54 +0000234 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000235
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000236 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000237 bool &CarrySetting, unsigned &ProcessorIMod,
238 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000239 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
240 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000241 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000242
Evan Cheng4d1ca962011-07-08 01:53:10 +0000243 bool isThumb() const {
244 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000245 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000246 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000247 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000248 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000249 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000250 bool isThumbTwo() const {
251 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
252 }
Tim Northovera2292d02013-06-10 23:20:58 +0000253 bool hasThumb() const {
254 return STI.getFeatureBits() & ARM::HasV4TOps;
255 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000256 bool hasV6Ops() const {
257 return STI.getFeatureBits() & ARM::HasV6Ops;
258 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000259 bool hasV6MOps() const {
260 return STI.getFeatureBits() & ARM::HasV6MOps;
261 }
James Molloy21efa7d2011-09-28 14:21:38 +0000262 bool hasV7Ops() const {
263 return STI.getFeatureBits() & ARM::HasV7Ops;
264 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000265 bool hasV8Ops() const {
266 return STI.getFeatureBits() & ARM::HasV8Ops;
267 }
Tim Northovera2292d02013-06-10 23:20:58 +0000268 bool hasARM() const {
269 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
270 }
271
Evan Cheng284b4672011-07-08 22:36:29 +0000272 void SwitchMode() {
Evan Cheng91111d22011-07-09 05:47:46 +0000273 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
274 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000275 }
James Molloy21efa7d2011-09-28 14:21:38 +0000276 bool isMClass() const {
277 return STI.getFeatureBits() & ARM::FeatureMClass;
278 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000279
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000280 /// @name Auto-generated Match Functions
281 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000282
Chris Lattner3e4582a2010-09-06 19:11:01 +0000283#define GET_ASSEMBLER_HEADER
284#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000285
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000286 /// }
287
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000288 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000289 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000290 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000291 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000292 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach48399582011-10-12 17:34:41 +0000293 OperandMatchResultTy parseCoprocOptionOperand(
294 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000295 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000296 SmallVectorImpl<MCParsedAsmOperand*>&);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000297 OperandMatchResultTy parseInstSyncBarrierOptOperand(
298 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000299 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000300 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000301 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000302 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach27c1e252011-07-21 17:23:04 +0000303 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
304 StringRef Op, int Low, int High);
305 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
306 return parsePKHImm(O, "lsl", 0, 31);
307 }
308 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
309 return parsePKHImm(O, "asr", 1, 32);
310 }
Jim Grosbach0a547702011-07-22 17:44:50 +0000311 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000312 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach833b9d32011-07-27 20:15:40 +0000313 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach864b6092011-07-28 21:34:26 +0000314 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachd3595712011-08-03 23:50:40 +0000315 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach1d9d5e92011-08-10 21:56:18 +0000316 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbache7fbce72011-10-03 23:38:36 +0000317 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000318 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000319 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
320 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000321
322 // Asm Match Converter Methods
Chad Rosier451ef132012-08-31 22:12:31 +0000323 void cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +0000324 const SmallVectorImpl<MCParsedAsmOperand*> &);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000325 void cvtThumbBranches(MCInst &Inst,
326 const SmallVectorImpl<MCParsedAsmOperand*> &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000327
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000328 bool validateInstruction(MCInst &Inst,
329 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachafad0532011-11-10 23:42:14 +0000330 bool processInstruction(MCInst &Inst,
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000331 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach7283da92011-08-16 21:12:37 +0000332 bool shouldOmitCCOutOperand(StringRef Mnemonic,
333 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Joey Goulye8602552013-07-19 16:34:16 +0000334 bool shouldOmitPredicateOperand(StringRef Mnemonic,
335 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000336public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000337 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000338 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000339 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000340 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000341 Match_RequiresThumb2,
342#define GET_OPERAND_DIAGNOSTIC_TYPES
343#include "ARMGenAsmMatcher.inc"
344
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000345 };
346
Joey Gouly0e76fa72013-09-12 10:28:05 +0000347 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
348 const MCInstrInfo &MII)
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000349 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(MII), UC(_Parser) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000350 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000351
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000352 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000353 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000354
Evan Cheng4d1ca962011-07-08 01:53:10 +0000355 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000356 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000357
358 // Not in an ITBlock to start with.
359 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000360
361 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000362 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000363
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000364 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000365 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
366 bool
367 ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
368 SMLoc NameLoc,
369 SmallVectorImpl<MCParsedAsmOperand*> &Operands) override;
370 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000371
Craig Topperca7e3e52014-03-10 03:19:03 +0000372 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op,
373 unsigned Kind) override;
374 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000375
Chad Rosier49963552012-10-13 00:26:04 +0000376 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000377 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +0000378 MCStreamer &Out, unsigned &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000379 bool MatchingInlineAsm) override;
380 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000381};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000382} // end anonymous namespace
383
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000384namespace {
385
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000386/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000387/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000388class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000389 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000390 k_CondCode,
391 k_CCOut,
392 k_ITCondMask,
393 k_CoprocNum,
394 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000395 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000396 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000397 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000398 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000399 k_Memory,
400 k_PostIndexRegister,
401 k_MSRMask,
402 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000403 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000404 k_Register,
405 k_RegisterList,
406 k_DPRRegisterList,
407 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000408 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000409 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000410 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000411 k_ShiftedRegister,
412 k_ShiftedImmediate,
413 k_ShifterImmediate,
414 k_RotateImmediate,
415 k_BitfieldDescriptor,
416 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000417 } Kind;
418
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000419 SMLoc StartLoc, EndLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000420 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000421
Eric Christopher8996c5d2013-03-15 00:42:55 +0000422 struct CCOp {
423 ARMCC::CondCodes Val;
424 };
425
426 struct CopOp {
427 unsigned Val;
428 };
429
430 struct CoprocOptionOp {
431 unsigned Val;
432 };
433
434 struct ITMaskOp {
435 unsigned Mask:4;
436 };
437
438 struct MBOptOp {
439 ARM_MB::MemBOpt Val;
440 };
441
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000442 struct ISBOptOp {
443 ARM_ISB::InstSyncBOpt Val;
444 };
445
Eric Christopher8996c5d2013-03-15 00:42:55 +0000446 struct IFlagsOp {
447 ARM_PROC::IFlags Val;
448 };
449
450 struct MMaskOp {
451 unsigned Val;
452 };
453
454 struct TokOp {
455 const char *Data;
456 unsigned Length;
457 };
458
459 struct RegOp {
460 unsigned RegNum;
461 };
462
463 // A vector register list is a sequential list of 1 to 4 registers.
464 struct VectorListOp {
465 unsigned RegNum;
466 unsigned Count;
467 unsigned LaneIndex;
468 bool isDoubleSpaced;
469 };
470
471 struct VectorIndexOp {
472 unsigned Val;
473 };
474
475 struct ImmOp {
476 const MCExpr *Val;
477 };
478
479 /// Combined record for all forms of ARM address expressions.
480 struct MemoryOp {
481 unsigned BaseRegNum;
482 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
483 // was specified.
484 const MCConstantExpr *OffsetImm; // Offset immediate value
485 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
486 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
487 unsigned ShiftImm; // shift for OffsetReg.
488 unsigned Alignment; // 0 = no alignment specified
489 // n = alignment in bytes (2, 4, 8, 16, or 32)
490 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
491 };
492
493 struct PostIdxRegOp {
494 unsigned RegNum;
495 bool isAdd;
496 ARM_AM::ShiftOpc ShiftTy;
497 unsigned ShiftImm;
498 };
499
500 struct ShifterImmOp {
501 bool isASR;
502 unsigned Imm;
503 };
504
505 struct RegShiftedRegOp {
506 ARM_AM::ShiftOpc ShiftTy;
507 unsigned SrcReg;
508 unsigned ShiftReg;
509 unsigned ShiftImm;
510 };
511
512 struct RegShiftedImmOp {
513 ARM_AM::ShiftOpc ShiftTy;
514 unsigned SrcReg;
515 unsigned ShiftImm;
516 };
517
518 struct RotImmOp {
519 unsigned Imm;
520 };
521
522 struct BitfieldOp {
523 unsigned LSB;
524 unsigned Width;
525 };
526
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000527 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000528 struct CCOp CC;
529 struct CopOp Cop;
530 struct CoprocOptionOp CoprocOption;
531 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000532 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000533 struct ITMaskOp ITMask;
534 struct IFlagsOp IFlags;
535 struct MMaskOp MMask;
536 struct TokOp Tok;
537 struct RegOp Reg;
538 struct VectorListOp VectorList;
539 struct VectorIndexOp VectorIndex;
540 struct ImmOp Imm;
541 struct MemoryOp Memory;
542 struct PostIdxRegOp PostIdxReg;
543 struct ShifterImmOp ShifterImm;
544 struct RegShiftedRegOp RegShiftedReg;
545 struct RegShiftedImmOp RegShiftedImm;
546 struct RotImmOp RotImm;
547 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000548 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000549
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000550 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
551public:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000552 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
553 Kind = o.Kind;
554 StartLoc = o.StartLoc;
555 EndLoc = o.EndLoc;
556 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000557 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000558 CC = o.CC;
559 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000560 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000561 ITMask = o.ITMask;
562 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000563 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000564 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000565 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000566 case k_CCOut:
567 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000568 Reg = o.Reg;
569 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000570 case k_RegisterList:
571 case k_DPRRegisterList:
572 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000573 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000574 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000575 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000576 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000577 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000578 VectorList = o.VectorList;
579 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000580 case k_CoprocNum:
581 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000582 Cop = o.Cop;
583 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000584 case k_CoprocOption:
585 CoprocOption = o.CoprocOption;
586 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000587 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000588 Imm = o.Imm;
589 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000590 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000591 MBOpt = o.MBOpt;
592 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000593 case k_InstSyncBarrierOpt:
594 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000595 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000596 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000597 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000598 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000599 PostIdxReg = o.PostIdxReg;
600 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000601 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000602 MMask = o.MMask;
603 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000604 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000605 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000606 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000607 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000608 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000609 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000610 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000611 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000612 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000613 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000614 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000615 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000616 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000617 RotImm = o.RotImm;
618 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000619 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000620 Bitfield = o.Bitfield;
621 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000622 case k_VectorIndex:
623 VectorIndex = o.VectorIndex;
624 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000625 }
626 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000627
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000628 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000629 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000630 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000631 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000632 /// getLocRange - Get the range between the first and last token of this
633 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000634 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
635
Daniel Dunbard8042b72010-08-11 06:36:53 +0000636 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000637 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000638 return CC.Val;
639 }
640
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000641 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000642 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000643 return Cop.Val;
644 }
645
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000646 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000647 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000648 return StringRef(Tok.Data, Tok.Length);
649 }
650
Craig Topperca7e3e52014-03-10 03:19:03 +0000651 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000652 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000653 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000654 }
655
Bill Wendlingbed94652010-11-09 23:28:44 +0000656 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000657 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
658 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000659 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000660 }
661
Kevin Enderbyf5079942009-10-13 22:19:02 +0000662 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000663 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000664 return Imm.Val;
665 }
666
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000667 unsigned getVectorIndex() const {
668 assert(Kind == k_VectorIndex && "Invalid access!");
669 return VectorIndex.Val;
670 }
671
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000672 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000673 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000674 return MBOpt.Val;
675 }
676
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000677 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
678 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
679 return ISBOpt.Val;
680 }
681
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000682 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000683 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000684 return IFlags.Val;
685 }
686
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000687 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000688 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000689 return MMask.Val;
690 }
691
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000692 bool isCoprocNum() const { return Kind == k_CoprocNum; }
693 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000694 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000695 bool isCondCode() const { return Kind == k_CondCode; }
696 bool isCCOut() const { return Kind == k_CCOut; }
697 bool isITMask() const { return Kind == k_ITCondMask; }
698 bool isITCondCode() const { return Kind == k_CondCode; }
Craig Topperca7e3e52014-03-10 03:19:03 +0000699 bool isImm() const override { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000700 // checks whether this operand is an unsigned offset which fits is a field
701 // of specified width and scaled by a specific number of bits
702 template<unsigned width, unsigned scale>
703 bool isUnsignedOffset() const {
704 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000705 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000706 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
707 int64_t Val = CE->getValue();
708 int64_t Align = 1LL << scale;
709 int64_t Max = Align * ((1LL << width) - 1);
710 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
711 }
712 return false;
713 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000714 // checks whether this operand is an signed offset which fits is a field
715 // of specified width and scaled by a specific number of bits
716 template<unsigned width, unsigned scale>
717 bool isSignedOffset() const {
718 if (!isImm()) return false;
719 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
720 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
721 int64_t Val = CE->getValue();
722 int64_t Align = 1LL << scale;
723 int64_t Max = Align * ((1LL << (width-1)) - 1);
724 int64_t Min = -Align * (1LL << (width-1));
725 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
726 }
727 return false;
728 }
729
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000730 // checks whether this operand is a memory operand computed as an offset
731 // applied to PC. the offset may have 8 bits of magnitude and is represented
732 // with two bits of shift. textually it may be either [pc, #imm], #imm or
733 // relocable expression...
734 bool isThumbMemPC() const {
735 int64_t Val = 0;
736 if (isImm()) {
737 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
738 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
739 if (!CE) return false;
740 Val = CE->getValue();
741 }
742 else if (isMem()) {
743 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
744 if(Memory.BaseRegNum != ARM::PC) return false;
745 Val = Memory.OffsetImm->getValue();
746 }
747 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000748 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000749 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000750 bool isFPImm() const {
751 if (!isImm()) return false;
752 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
753 if (!CE) return false;
754 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
755 return Val != -1;
756 }
Jim Grosbachea231912011-12-22 22:19:05 +0000757 bool isFBits16() const {
758 if (!isImm()) return false;
759 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
760 if (!CE) return false;
761 int64_t Value = CE->getValue();
762 return Value >= 0 && Value <= 16;
763 }
764 bool isFBits32() const {
765 if (!isImm()) return false;
766 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
767 if (!CE) return false;
768 int64_t Value = CE->getValue();
769 return Value >= 1 && Value <= 32;
770 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000771 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000772 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000773 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
774 if (!CE) return false;
775 int64_t Value = CE->getValue();
776 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
777 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000778 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000779 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000780 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
781 if (!CE) return false;
782 int64_t Value = CE->getValue();
783 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
784 }
785 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000786 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000787 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
788 if (!CE) return false;
789 int64_t Value = CE->getValue();
790 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
791 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000792 bool isImm0_508s4Neg() const {
793 if (!isImm()) return false;
794 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
795 if (!CE) return false;
796 int64_t Value = -CE->getValue();
797 // explicitly exclude zero. we want that to use the normal 0_508 version.
798 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
799 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000800 bool isImm0_239() const {
801 if (!isImm()) return false;
802 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
803 if (!CE) return false;
804 int64_t Value = CE->getValue();
805 return Value >= 0 && Value < 240;
806 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000807 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000808 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000809 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
810 if (!CE) return false;
811 int64_t Value = CE->getValue();
812 return Value >= 0 && Value < 256;
813 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000814 bool isImm0_4095() const {
815 if (!isImm()) return false;
816 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
817 if (!CE) return false;
818 int64_t Value = CE->getValue();
819 return Value >= 0 && Value < 4096;
820 }
821 bool isImm0_4095Neg() const {
822 if (!isImm()) return false;
823 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
824 if (!CE) return false;
825 int64_t Value = -CE->getValue();
826 return Value > 0 && Value < 4096;
827 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000828 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000829 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000830 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
831 if (!CE) return false;
832 int64_t Value = CE->getValue();
833 return Value >= 0 && Value < 2;
834 }
835 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000836 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000837 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
838 if (!CE) return false;
839 int64_t Value = CE->getValue();
840 return Value >= 0 && Value < 4;
841 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000842 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000843 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000844 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
845 if (!CE) return false;
846 int64_t Value = CE->getValue();
847 return Value >= 0 && Value < 8;
848 }
849 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000850 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000851 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
852 if (!CE) return false;
853 int64_t Value = CE->getValue();
854 return Value >= 0 && Value < 16;
855 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000856 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000857 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
859 if (!CE) return false;
860 int64_t Value = CE->getValue();
861 return Value >= 0 && Value < 32;
862 }
Jim Grosbach00326402011-12-08 01:30:04 +0000863 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000864 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000865 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
866 if (!CE) return false;
867 int64_t Value = CE->getValue();
868 return Value >= 0 && Value < 64;
869 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000870 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000871 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000872 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
873 if (!CE) return false;
874 int64_t Value = CE->getValue();
875 return Value == 8;
876 }
877 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000878 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000879 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
880 if (!CE) return false;
881 int64_t Value = CE->getValue();
882 return Value == 16;
883 }
884 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000885 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000886 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
887 if (!CE) return false;
888 int64_t Value = CE->getValue();
889 return Value == 32;
890 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000891 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000892 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000893 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
894 if (!CE) return false;
895 int64_t Value = CE->getValue();
896 return Value > 0 && Value <= 8;
897 }
898 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000899 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
901 if (!CE) return false;
902 int64_t Value = CE->getValue();
903 return Value > 0 && Value <= 16;
904 }
905 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000906 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000907 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
908 if (!CE) return false;
909 int64_t Value = CE->getValue();
910 return Value > 0 && Value <= 32;
911 }
912 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000913 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000914 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
915 if (!CE) return false;
916 int64_t Value = CE->getValue();
917 return Value > 0 && Value <= 64;
918 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000919 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000920 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000921 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
922 if (!CE) return false;
923 int64_t Value = CE->getValue();
924 return Value > 0 && Value < 8;
925 }
926 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000927 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000928 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
929 if (!CE) return false;
930 int64_t Value = CE->getValue();
931 return Value > 0 && Value < 16;
932 }
933 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000934 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000935 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
936 if (!CE) return false;
937 int64_t Value = CE->getValue();
938 return Value > 0 && Value < 32;
939 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000940 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000941 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000942 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
943 if (!CE) return false;
944 int64_t Value = CE->getValue();
945 return Value > 0 && Value < 17;
946 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000947 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000948 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000949 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
950 if (!CE) return false;
951 int64_t Value = CE->getValue();
952 return Value > 0 && Value < 33;
953 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000954 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000955 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000956 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
957 if (!CE) return false;
958 int64_t Value = CE->getValue();
959 return Value >= 0 && Value < 33;
960 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000961 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000962 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000963 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
964 if (!CE) return false;
965 int64_t Value = CE->getValue();
966 return Value >= 0 && Value < 65536;
967 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000968 bool isImm256_65535Expr() const {
969 if (!isImm()) return false;
970 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
971 // If it's not a constant expression, it'll generate a fixup and be
972 // handled later.
973 if (!CE) return true;
974 int64_t Value = CE->getValue();
975 return Value >= 256 && Value < 65536;
976 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000977 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000978 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000979 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
980 // If it's not a constant expression, it'll generate a fixup and be
981 // handled later.
982 if (!CE) return true;
983 int64_t Value = CE->getValue();
984 return Value >= 0 && Value < 65536;
985 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000986 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000987 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000988 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
989 if (!CE) return false;
990 int64_t Value = CE->getValue();
991 return Value >= 0 && Value <= 0xffffff;
992 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000993 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000994 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000995 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
996 if (!CE) return false;
997 int64_t Value = CE->getValue();
998 return Value > 0 && Value < 33;
999 }
Jim Grosbach27c1e252011-07-21 17:23:04 +00001000 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001001 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001002 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1003 if (!CE) return false;
1004 int64_t Value = CE->getValue();
1005 return Value >= 0 && Value < 32;
1006 }
1007 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001008 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001009 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1010 if (!CE) return false;
1011 int64_t Value = CE->getValue();
1012 return Value > 0 && Value <= 32;
1013 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001014 bool isAdrLabel() const {
1015 // If we have an immediate that's not a constant, treat it as a label
1016 // reference needing a fixup. If it is a constant, but it can't fit
1017 // into shift immediate encoding, we reject it.
1018 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
1019 else return (isARMSOImm() || isARMSOImmNeg());
1020 }
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001021 bool isARMSOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001022 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001023 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1024 if (!CE) return false;
1025 int64_t Value = CE->getValue();
1026 return ARM_AM::getSOImmVal(Value) != -1;
1027 }
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001028 bool isARMSOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001029 if (!isImm()) return false;
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001030 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1031 if (!CE) return false;
1032 int64_t Value = CE->getValue();
1033 return ARM_AM::getSOImmVal(~Value) != -1;
1034 }
Jim Grosbach30506252011-12-08 00:31:07 +00001035 bool isARMSOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001036 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001037 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1038 if (!CE) return false;
1039 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001040 // Only use this when not representable as a plain so_imm.
1041 return ARM_AM::getSOImmVal(Value) == -1 &&
1042 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001043 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001044 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001045 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001046 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1047 if (!CE) return false;
1048 int64_t Value = CE->getValue();
1049 return ARM_AM::getT2SOImmVal(Value) != -1;
1050 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001051 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001052 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001053 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1054 if (!CE) return false;
1055 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001056 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1057 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001058 }
Jim Grosbach30506252011-12-08 00:31:07 +00001059 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001060 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001061 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1062 if (!CE) return false;
1063 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001064 // Only use this when not representable as a plain so_imm.
1065 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1066 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001067 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001068 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001069 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001070 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1071 if (!CE) return false;
1072 int64_t Value = CE->getValue();
1073 return Value == 1 || Value == 0;
1074 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001075 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001076 bool isRegList() const { return Kind == k_RegisterList; }
1077 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1078 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001079 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001080 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001081 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001082 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001083 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1084 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1085 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1086 bool isRotImm() const { return Kind == k_RotateImmediate; }
1087 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1088 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001089 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001090 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001091 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001092 bool isMemNoOffset(bool alignOK = false) const {
Chad Rosier41099832012-09-11 23:02:35 +00001093 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001094 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001095 // No offset of any kind.
Jim Grosbacha95ec992011-10-11 17:29:55 +00001096 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == 0 &&
1097 (alignOK || Memory.Alignment == 0);
1098 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001099 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001100 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001101 return false;
1102 // Base register must be PC.
1103 if (Memory.BaseRegNum != ARM::PC)
1104 return false;
1105 // Immediate offset in range [-4095, 4095].
1106 if (!Memory.OffsetImm) return true;
1107 int64_t Val = Memory.OffsetImm->getValue();
1108 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1109 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001110 bool isAlignedMemory() const {
1111 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001112 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001113 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001114 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001115 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001116 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001117 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001118 if (!Memory.OffsetImm) return true;
1119 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001120 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001121 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001122 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001123 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001124 // Immediate offset in range [-4095, 4095].
1125 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1126 if (!CE) return false;
1127 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001128 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001129 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001130 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001131 // If we have an immediate that's not a constant, treat it as a label
1132 // reference needing a fixup. If it is a constant, it's something else
1133 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001134 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001135 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001136 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001137 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001138 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001139 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001140 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001141 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001142 if (!Memory.OffsetImm) return true;
1143 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001144 // The #-0 offset is encoded as INT32_MIN, and we have to check
1145 // for this too.
1146 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001147 }
1148 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001149 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001150 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001151 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001152 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1153 // Immediate offset in range [-255, 255].
1154 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1155 if (!CE) return false;
1156 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001157 // Special case, #-0 is INT32_MIN.
1158 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001159 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001160 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001161 // If we have an immediate that's not a constant, treat it as a label
1162 // reference needing a fixup. If it is a constant, it's something else
1163 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001164 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001165 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001166 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001167 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001168 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001169 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001170 if (!Memory.OffsetImm) return true;
1171 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001172 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001173 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001174 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001175 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001176 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001177 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001178 return false;
1179 return true;
1180 }
1181 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001182 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001183 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1184 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001185 return false;
1186 return true;
1187 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001188 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001189 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001190 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001191 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001192 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001193 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001194 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001195 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001196 return false;
1197 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001198 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001199 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001200 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001201 return false;
1202 return true;
1203 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001204 bool isMemThumbRR() const {
1205 // Thumb reg+reg addressing is simple. Just two registers, a base and
1206 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001207 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001208 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001209 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001210 return isARMLowRegister(Memory.BaseRegNum) &&
1211 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001212 }
1213 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001214 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001215 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001216 return false;
1217 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001218 if (!Memory.OffsetImm) return true;
1219 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001220 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1221 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001222 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001223 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001224 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001225 return false;
1226 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001227 if (!Memory.OffsetImm) return true;
1228 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001229 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1230 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001231 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001232 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001233 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001234 return false;
1235 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001236 if (!Memory.OffsetImm) return true;
1237 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001238 return Val >= 0 && Val <= 31;
1239 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001240 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001241 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001242 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001243 return false;
1244 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001245 if (!Memory.OffsetImm) return true;
1246 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001247 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001248 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001249 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001250 // If we have an immediate that's not a constant, treat it as a label
1251 // reference needing a fixup. If it is a constant, it's something else
1252 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001253 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001254 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001255 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001256 return false;
1257 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001258 if (!Memory.OffsetImm) return true;
1259 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001260 // Special case, #-0 is INT32_MIN.
1261 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001262 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001263 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001264 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001265 return false;
1266 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001267 if (!Memory.OffsetImm) return true;
1268 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001269 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1270 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001271 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001272 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001273 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001274 // Base reg of PC isn't allowed for these encodings.
1275 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001276 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001277 if (!Memory.OffsetImm) return true;
1278 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001279 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001280 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001281 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001282 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001283 return false;
1284 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001285 if (!Memory.OffsetImm) return true;
1286 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001287 return Val >= 0 && Val < 256;
1288 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001289 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001290 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001291 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001292 // Base reg of PC isn't allowed for these encodings.
1293 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001294 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001295 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001296 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001297 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001298 }
1299 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001300 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001301 return false;
1302 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001303 if (!Memory.OffsetImm) return true;
1304 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001305 return (Val >= 0 && Val < 4096);
1306 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001307 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001308 // If we have an immediate that's not a constant, treat it as a label
1309 // reference needing a fixup. If it is a constant, it's something else
1310 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001311 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001312 return true;
1313
Chad Rosier41099832012-09-11 23:02:35 +00001314 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001315 return false;
1316 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001317 if (!Memory.OffsetImm) return true;
1318 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001319 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001320 }
1321 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001322 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001323 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1324 if (!CE) return false;
1325 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001326 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001327 }
Jim Grosbach93981412011-10-11 21:55:36 +00001328 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001329 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001330 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1331 if (!CE) return false;
1332 int64_t Val = CE->getValue();
1333 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1334 (Val == INT32_MIN);
1335 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001336
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001337 bool isMSRMask() const { return Kind == k_MSRMask; }
1338 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001339
Jim Grosbach741cd732011-10-17 22:26:03 +00001340 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001341 bool isSingleSpacedVectorList() const {
1342 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1343 }
1344 bool isDoubleSpacedVectorList() const {
1345 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1346 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001347 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001348 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001349 return VectorList.Count == 1;
1350 }
1351
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001352 bool isVecListDPair() const {
1353 if (!isSingleSpacedVectorList()) return false;
1354 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1355 .contains(VectorList.RegNum));
1356 }
1357
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001358 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001359 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001360 return VectorList.Count == 3;
1361 }
1362
Jim Grosbach846bcff2011-10-21 20:35:01 +00001363 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001364 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001365 return VectorList.Count == 4;
1366 }
1367
Jim Grosbache5307f92012-03-05 21:43:40 +00001368 bool isVecListDPairSpaced() const {
Kevin Enderby816ca272012-03-20 17:41:51 +00001369 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001370 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1371 .contains(VectorList.RegNum));
1372 }
1373
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001374 bool isVecListThreeQ() const {
1375 if (!isDoubleSpacedVectorList()) return false;
1376 return VectorList.Count == 3;
1377 }
1378
Jim Grosbach1e946a42012-01-24 00:43:12 +00001379 bool isVecListFourQ() const {
1380 if (!isDoubleSpacedVectorList()) return false;
1381 return VectorList.Count == 4;
1382 }
1383
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001384 bool isSingleSpacedVectorAllLanes() const {
1385 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1386 }
1387 bool isDoubleSpacedVectorAllLanes() const {
1388 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1389 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001390 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001391 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001392 return VectorList.Count == 1;
1393 }
1394
Jim Grosbach13a292c2012-03-06 22:01:44 +00001395 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001396 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001397 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1398 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001399 }
1400
Jim Grosbached428bc2012-03-06 23:10:38 +00001401 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001402 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001403 return VectorList.Count == 2;
1404 }
1405
Jim Grosbachb78403c2012-01-24 23:47:04 +00001406 bool isVecListThreeDAllLanes() const {
1407 if (!isSingleSpacedVectorAllLanes()) return false;
1408 return VectorList.Count == 3;
1409 }
1410
1411 bool isVecListThreeQAllLanes() const {
1412 if (!isDoubleSpacedVectorAllLanes()) return false;
1413 return VectorList.Count == 3;
1414 }
1415
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001416 bool isVecListFourDAllLanes() const {
1417 if (!isSingleSpacedVectorAllLanes()) return false;
1418 return VectorList.Count == 4;
1419 }
1420
1421 bool isVecListFourQAllLanes() const {
1422 if (!isDoubleSpacedVectorAllLanes()) return false;
1423 return VectorList.Count == 4;
1424 }
1425
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001426 bool isSingleSpacedVectorIndexed() const {
1427 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1428 }
1429 bool isDoubleSpacedVectorIndexed() const {
1430 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1431 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001432 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001433 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001434 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1435 }
1436
Jim Grosbachda511042011-12-14 23:35:06 +00001437 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001438 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001439 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1440 }
1441
1442 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001443 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001444 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1445 }
1446
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001447 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001448 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001449 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1450 }
1451
Jim Grosbachda511042011-12-14 23:35:06 +00001452 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001453 if (!isSingleSpacedVectorIndexed()) return false;
1454 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1455 }
1456
1457 bool isVecListTwoQWordIndexed() const {
1458 if (!isDoubleSpacedVectorIndexed()) return false;
1459 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1460 }
1461
1462 bool isVecListTwoQHWordIndexed() const {
1463 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001464 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1465 }
1466
1467 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001468 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001469 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1470 }
1471
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001472 bool isVecListThreeDByteIndexed() const {
1473 if (!isSingleSpacedVectorIndexed()) return false;
1474 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1475 }
1476
1477 bool isVecListThreeDHWordIndexed() const {
1478 if (!isSingleSpacedVectorIndexed()) return false;
1479 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1480 }
1481
1482 bool isVecListThreeQWordIndexed() const {
1483 if (!isDoubleSpacedVectorIndexed()) return false;
1484 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1485 }
1486
1487 bool isVecListThreeQHWordIndexed() const {
1488 if (!isDoubleSpacedVectorIndexed()) return false;
1489 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1490 }
1491
1492 bool isVecListThreeDWordIndexed() const {
1493 if (!isSingleSpacedVectorIndexed()) return false;
1494 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1495 }
1496
Jim Grosbach14952a02012-01-24 18:37:25 +00001497 bool isVecListFourDByteIndexed() const {
1498 if (!isSingleSpacedVectorIndexed()) return false;
1499 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1500 }
1501
1502 bool isVecListFourDHWordIndexed() const {
1503 if (!isSingleSpacedVectorIndexed()) return false;
1504 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1505 }
1506
1507 bool isVecListFourQWordIndexed() const {
1508 if (!isDoubleSpacedVectorIndexed()) return false;
1509 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1510 }
1511
1512 bool isVecListFourQHWordIndexed() const {
1513 if (!isDoubleSpacedVectorIndexed()) return false;
1514 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1515 }
1516
1517 bool isVecListFourDWordIndexed() const {
1518 if (!isSingleSpacedVectorIndexed()) return false;
1519 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1520 }
1521
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001522 bool isVectorIndex8() const {
1523 if (Kind != k_VectorIndex) return false;
1524 return VectorIndex.Val < 8;
1525 }
1526 bool isVectorIndex16() const {
1527 if (Kind != k_VectorIndex) return false;
1528 return VectorIndex.Val < 4;
1529 }
1530 bool isVectorIndex32() const {
1531 if (Kind != k_VectorIndex) return false;
1532 return VectorIndex.Val < 2;
1533 }
1534
Jim Grosbach741cd732011-10-17 22:26:03 +00001535 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001536 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001537 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1538 // Must be a constant.
1539 if (!CE) return false;
1540 int64_t Value = CE->getValue();
1541 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1542 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001543 return Value >= 0 && Value < 256;
1544 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001545
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001546 bool isNEONi16splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001547 if (!isImm()) return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001548 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1549 // Must be a constant.
1550 if (!CE) return false;
1551 int64_t Value = CE->getValue();
1552 // i16 value in the range [0,255] or [0x0100, 0xff00]
1553 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00);
1554 }
1555
Jim Grosbach8211c052011-10-18 00:22:00 +00001556 bool isNEONi32splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001557 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001558 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1559 // Must be a constant.
1560 if (!CE) return false;
1561 int64_t Value = CE->getValue();
1562 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X.
1563 return (Value >= 0 && Value < 256) ||
1564 (Value >= 0x0100 && Value <= 0xff00) ||
1565 (Value >= 0x010000 && Value <= 0xff0000) ||
1566 (Value >= 0x01000000 && Value <= 0xff000000);
1567 }
1568
1569 bool isNEONi32vmov() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001570 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001571 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1572 // Must be a constant.
1573 if (!CE) return false;
1574 int64_t Value = CE->getValue();
1575 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1576 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1577 return (Value >= 0 && Value < 256) ||
1578 (Value >= 0x0100 && Value <= 0xff00) ||
1579 (Value >= 0x010000 && Value <= 0xff0000) ||
1580 (Value >= 0x01000000 && Value <= 0xff000000) ||
1581 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1582 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1583 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001584 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001585 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001586 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1587 // Must be a constant.
1588 if (!CE) return false;
1589 int64_t Value = ~CE->getValue();
1590 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1591 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1592 return (Value >= 0 && Value < 256) ||
1593 (Value >= 0x0100 && Value <= 0xff00) ||
1594 (Value >= 0x010000 && Value <= 0xff0000) ||
1595 (Value >= 0x01000000 && Value <= 0xff000000) ||
1596 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1597 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1598 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001599
Jim Grosbache4454e02011-10-18 16:18:11 +00001600 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001601 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001602 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1603 // Must be a constant.
1604 if (!CE) return false;
1605 uint64_t Value = CE->getValue();
1606 // i64 value with each byte being either 0 or 0xff.
1607 for (unsigned i = 0; i < 8; ++i)
1608 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1609 return true;
1610 }
1611
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001612 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001613 // Add as immediates when possible. Null MCExpr = 0.
1614 if (Expr == 0)
1615 Inst.addOperand(MCOperand::CreateImm(0));
1616 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001617 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1618 else
1619 Inst.addOperand(MCOperand::CreateExpr(Expr));
1620 }
1621
Daniel Dunbard8042b72010-08-11 06:36:53 +00001622 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001623 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001624 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001625 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1626 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001627 }
1628
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001629 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1630 assert(N == 1 && "Invalid number of operands!");
1631 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1632 }
1633
Jim Grosbach48399582011-10-12 17:34:41 +00001634 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1635 assert(N == 1 && "Invalid number of operands!");
1636 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1637 }
1638
1639 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1640 assert(N == 1 && "Invalid number of operands!");
1641 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1642 }
1643
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001644 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1645 assert(N == 1 && "Invalid number of operands!");
1646 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1647 }
1648
1649 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1650 assert(N == 1 && "Invalid number of operands!");
1651 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1652 }
1653
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001654 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1655 assert(N == 1 && "Invalid number of operands!");
1656 Inst.addOperand(MCOperand::CreateReg(getReg()));
1657 }
1658
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001659 void addRegOperands(MCInst &Inst, unsigned N) const {
1660 assert(N == 1 && "Invalid number of operands!");
1661 Inst.addOperand(MCOperand::CreateReg(getReg()));
1662 }
1663
Jim Grosbachac798e12011-07-25 20:49:51 +00001664 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001665 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001666 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001667 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001668 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1669 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001670 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001671 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001672 }
1673
Jim Grosbachac798e12011-07-25 20:49:51 +00001674 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001675 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001676 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001677 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001678 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001679 // Shift of #32 is encoded as 0 where permitted
1680 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001681 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001682 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001683 }
1684
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001685 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001686 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001687 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1688 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001689 }
1690
Bill Wendling8d2aa032010-11-08 23:49:57 +00001691 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001692 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001693 const SmallVectorImpl<unsigned> &RegList = getRegList();
1694 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001695 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1696 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001697 }
1698
Bill Wendling9898ac92010-11-17 04:32:08 +00001699 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1700 addRegListOperands(Inst, N);
1701 }
1702
1703 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1704 addRegListOperands(Inst, N);
1705 }
1706
Jim Grosbach833b9d32011-07-27 20:15:40 +00001707 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1708 assert(N == 1 && "Invalid number of operands!");
1709 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1710 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1711 }
1712
Jim Grosbach864b6092011-07-28 21:34:26 +00001713 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1714 assert(N == 1 && "Invalid number of operands!");
1715 // Munge the lsb/width into a bitfield mask.
1716 unsigned lsb = Bitfield.LSB;
1717 unsigned width = Bitfield.Width;
1718 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1719 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1720 (32 - (lsb + width)));
1721 Inst.addOperand(MCOperand::CreateImm(Mask));
1722 }
1723
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001724 void addImmOperands(MCInst &Inst, unsigned N) const {
1725 assert(N == 1 && "Invalid number of operands!");
1726 addExpr(Inst, getImm());
1727 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001728
Jim Grosbachea231912011-12-22 22:19:05 +00001729 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1730 assert(N == 1 && "Invalid number of operands!");
1731 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1732 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1733 }
1734
1735 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1736 assert(N == 1 && "Invalid number of operands!");
1737 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1738 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1739 }
1740
Jim Grosbache7fbce72011-10-03 23:38:36 +00001741 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1742 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001743 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1744 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1745 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001746 }
1747
Jim Grosbach7db8d692011-09-08 22:07:06 +00001748 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1749 assert(N == 1 && "Invalid number of operands!");
1750 // FIXME: We really want to scale the value here, but the LDRD/STRD
1751 // instruction don't encode operands that way yet.
1752 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1753 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1754 }
1755
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001756 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1757 assert(N == 1 && "Invalid number of operands!");
1758 // The immediate is scaled by four in the encoding and is stored
1759 // in the MCInst as such. Lop off the low two bits here.
1760 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1761 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1762 }
1763
Jim Grosbach930f2f62012-04-05 20:57:13 +00001764 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1765 assert(N == 1 && "Invalid number of operands!");
1766 // The immediate is scaled by four in the encoding and is stored
1767 // in the MCInst as such. Lop off the low two bits here.
1768 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1769 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1770 }
1771
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001772 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1773 assert(N == 1 && "Invalid number of operands!");
1774 // The immediate is scaled by four in the encoding and is stored
1775 // in the MCInst as such. Lop off the low two bits here.
1776 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1777 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1778 }
1779
Jim Grosbach475c6db2011-07-25 23:09:14 +00001780 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1781 assert(N == 1 && "Invalid number of operands!");
1782 // The constant encodes as the immediate-1, and we store in the instruction
1783 // the bits as encoded, so subtract off one here.
1784 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1785 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1786 }
1787
Jim Grosbach801e0a32011-07-22 23:16:18 +00001788 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1789 assert(N == 1 && "Invalid number of operands!");
1790 // The constant encodes as the immediate-1, and we store in the instruction
1791 // the bits as encoded, so subtract off one here.
1792 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1793 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1794 }
1795
Jim Grosbach46dd4132011-08-17 21:51:27 +00001796 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1797 assert(N == 1 && "Invalid number of operands!");
1798 // The constant encodes as the immediate, except for 32, which encodes as
1799 // zero.
1800 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1801 unsigned Imm = CE->getValue();
1802 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1803 }
1804
Jim Grosbach27c1e252011-07-21 17:23:04 +00001805 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1806 assert(N == 1 && "Invalid number of operands!");
1807 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1808 // the instruction as well.
1809 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1810 int Val = CE->getValue();
1811 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1812 }
1813
Jim Grosbachb009a872011-10-28 22:36:30 +00001814 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1815 assert(N == 1 && "Invalid number of operands!");
1816 // The operand is actually a t2_so_imm, but we have its bitwise
1817 // negation in the assembly source, so twiddle it here.
1818 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1819 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1820 }
1821
Jim Grosbach30506252011-12-08 00:31:07 +00001822 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1823 assert(N == 1 && "Invalid number of operands!");
1824 // The operand is actually a t2_so_imm, but we have its
1825 // negation in the assembly source, so twiddle it here.
1826 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1827 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1828 }
1829
Jim Grosbach930f2f62012-04-05 20:57:13 +00001830 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1831 assert(N == 1 && "Invalid number of operands!");
1832 // The operand is actually an imm0_4095, but we have its
1833 // negation in the assembly source, so twiddle it here.
1834 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1835 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1836 }
1837
Mihai Popad36cbaa2013-07-03 09:21:44 +00001838 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1839 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1840 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
1841 return;
1842 }
1843
1844 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1845 assert(SR && "Unknown value type!");
1846 Inst.addOperand(MCOperand::CreateExpr(SR));
1847 }
1848
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001849 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1850 assert(N == 1 && "Invalid number of operands!");
1851 if (isImm()) {
1852 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1853 if (CE) {
1854 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1855 return;
1856 }
1857
1858 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1859 assert(SR && "Unknown value type!");
1860 Inst.addOperand(MCOperand::CreateExpr(SR));
1861 return;
1862 }
1863
1864 assert(isMem() && "Unknown value type!");
1865 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
1866 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
1867 }
1868
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001869 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1870 assert(N == 1 && "Invalid number of operands!");
1871 // The operand is actually a so_imm, but we have its bitwise
1872 // negation in the assembly source, so twiddle it here.
1873 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1874 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1875 }
1876
Jim Grosbach30506252011-12-08 00:31:07 +00001877 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1878 assert(N == 1 && "Invalid number of operands!");
1879 // The operand is actually a so_imm, but we have its
1880 // negation in the assembly source, so twiddle it here.
1881 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1882 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1883 }
1884
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001885 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1886 assert(N == 1 && "Invalid number of operands!");
1887 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1888 }
1889
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001890 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1891 assert(N == 1 && "Invalid number of operands!");
1892 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
1893 }
1894
Jim Grosbachd3595712011-08-03 23:50:40 +00001895 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1896 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001897 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001898 }
1899
Jim Grosbach94298a92012-01-18 22:46:46 +00001900 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1901 assert(N == 1 && "Invalid number of operands!");
1902 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00001903 Inst.addOperand(MCOperand::CreateImm(Imm));
1904 }
1905
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001906 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1907 assert(N == 1 && "Invalid number of operands!");
1908 assert(isImm() && "Not an immediate!");
1909
1910 // If we have an immediate that's not a constant, treat it as a label
1911 // reference needing a fixup.
1912 if (!isa<MCConstantExpr>(getImm())) {
1913 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1914 return;
1915 }
1916
1917 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1918 int Val = CE->getValue();
1919 Inst.addOperand(MCOperand::CreateImm(Val));
1920 }
1921
Jim Grosbacha95ec992011-10-11 17:29:55 +00001922 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1923 assert(N == 2 && "Invalid number of operands!");
1924 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1925 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
1926 }
1927
Jim Grosbachd3595712011-08-03 23:50:40 +00001928 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1929 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001930 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1931 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00001932 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1933 // Special case for #-0
1934 if (Val == INT32_MIN) Val = 0;
1935 if (Val < 0) Val = -Val;
1936 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1937 } else {
1938 // For register offset, we encode the shift type and negation flag
1939 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001940 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
1941 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001942 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001943 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1944 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00001945 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001946 }
1947
Jim Grosbachcd17c122011-08-04 23:01:30 +00001948 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1949 assert(N == 2 && "Invalid number of operands!");
1950 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1951 assert(CE && "non-constant AM2OffsetImm operand!");
1952 int32_t Val = CE->getValue();
1953 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1954 // Special case for #-0
1955 if (Val == INT32_MIN) Val = 0;
1956 if (Val < 0) Val = -Val;
1957 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1958 Inst.addOperand(MCOperand::CreateReg(0));
1959 Inst.addOperand(MCOperand::CreateImm(Val));
1960 }
1961
Jim Grosbach5b96b802011-08-10 20:29:19 +00001962 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1963 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00001964 // If we have an immediate that's not a constant, treat it as a label
1965 // reference needing a fixup. If it is a constant, it's something else
1966 // and we reject it.
1967 if (isImm()) {
1968 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1969 Inst.addOperand(MCOperand::CreateReg(0));
1970 Inst.addOperand(MCOperand::CreateImm(0));
1971 return;
1972 }
1973
Jim Grosbach871dff72011-10-11 15:59:20 +00001974 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1975 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00001976 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1977 // Special case for #-0
1978 if (Val == INT32_MIN) Val = 0;
1979 if (Val < 0) Val = -Val;
1980 Val = ARM_AM::getAM3Opc(AddSub, Val);
1981 } else {
1982 // For register offset, we encode the shift type and negation flag
1983 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001984 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00001985 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001986 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1987 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00001988 Inst.addOperand(MCOperand::CreateImm(Val));
1989 }
1990
1991 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1992 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001993 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00001994 int32_t Val =
1995 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1996 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1997 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001998 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001999 }
2000
2001 // Constant offset.
2002 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2003 int32_t Val = CE->getValue();
2004 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2005 // Special case for #-0
2006 if (Val == INT32_MIN) Val = 0;
2007 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002008 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002009 Inst.addOperand(MCOperand::CreateReg(0));
2010 Inst.addOperand(MCOperand::CreateImm(Val));
2011 }
2012
Jim Grosbachd3595712011-08-03 23:50:40 +00002013 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2014 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002015 // If we have an immediate that's not a constant, treat it as a label
2016 // reference needing a fixup. If it is a constant, it's something else
2017 // and we reject it.
2018 if (isImm()) {
2019 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2020 Inst.addOperand(MCOperand::CreateImm(0));
2021 return;
2022 }
2023
Jim Grosbachd3595712011-08-03 23:50:40 +00002024 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002025 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002026 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2027 // Special case for #-0
2028 if (Val == INT32_MIN) Val = 0;
2029 if (Val < 0) Val = -Val;
2030 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002031 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002032 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002033 }
2034
Jim Grosbach7db8d692011-09-08 22:07:06 +00002035 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2036 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002037 // If we have an immediate that's not a constant, treat it as a label
2038 // reference needing a fixup. If it is a constant, it's something else
2039 // and we reject it.
2040 if (isImm()) {
2041 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2042 Inst.addOperand(MCOperand::CreateImm(0));
2043 return;
2044 }
2045
Jim Grosbach871dff72011-10-11 15:59:20 +00002046 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2047 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002048 Inst.addOperand(MCOperand::CreateImm(Val));
2049 }
2050
Jim Grosbacha05627e2011-09-09 18:37:27 +00002051 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2052 assert(N == 2 && "Invalid number of operands!");
2053 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002054 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2055 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002056 Inst.addOperand(MCOperand::CreateImm(Val));
2057 }
2058
Jim Grosbachd3595712011-08-03 23:50:40 +00002059 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2060 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002061 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2062 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002063 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002064 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002065
Jim Grosbach2392c532011-09-07 23:39:14 +00002066 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2067 addMemImm8OffsetOperands(Inst, N);
2068 }
2069
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002070 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002071 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002072 }
2073
2074 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2075 assert(N == 2 && "Invalid number of operands!");
2076 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002077 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002078 addExpr(Inst, getImm());
2079 Inst.addOperand(MCOperand::CreateImm(0));
2080 return;
2081 }
2082
2083 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002084 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2085 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002086 Inst.addOperand(MCOperand::CreateImm(Val));
2087 }
2088
Jim Grosbachd3595712011-08-03 23:50:40 +00002089 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2090 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002091 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002092 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002093 addExpr(Inst, getImm());
2094 Inst.addOperand(MCOperand::CreateImm(0));
2095 return;
2096 }
2097
2098 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002099 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2100 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002101 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002102 }
Bill Wendling811c9362010-11-30 07:44:32 +00002103
Jim Grosbach05541f42011-09-19 22:21:13 +00002104 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2105 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002106 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2107 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002108 }
2109
2110 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2111 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002112 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2113 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002114 }
2115
Jim Grosbachd3595712011-08-03 23:50:40 +00002116 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2117 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002118 unsigned Val =
2119 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2120 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002121 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2122 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002123 Inst.addOperand(MCOperand::CreateImm(Val));
2124 }
2125
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002126 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2127 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002128 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2129 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2130 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002131 }
2132
Jim Grosbachd3595712011-08-03 23:50:40 +00002133 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2134 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002135 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2136 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002137 }
2138
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002139 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2140 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002141 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2142 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002143 Inst.addOperand(MCOperand::CreateImm(Val));
2144 }
2145
Jim Grosbach26d35872011-08-19 18:55:51 +00002146 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2147 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002148 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2149 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002150 Inst.addOperand(MCOperand::CreateImm(Val));
2151 }
2152
Jim Grosbacha32c7532011-08-19 18:49:59 +00002153 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2154 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002155 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2156 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002157 Inst.addOperand(MCOperand::CreateImm(Val));
2158 }
2159
Jim Grosbach23983d62011-08-19 18:13:48 +00002160 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2161 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002162 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2163 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002164 Inst.addOperand(MCOperand::CreateImm(Val));
2165 }
2166
Jim Grosbachd3595712011-08-03 23:50:40 +00002167 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2168 assert(N == 1 && "Invalid number of operands!");
2169 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2170 assert(CE && "non-constant post-idx-imm8 operand!");
2171 int Imm = CE->getValue();
2172 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002173 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002174 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2175 Inst.addOperand(MCOperand::CreateImm(Imm));
2176 }
2177
Jim Grosbach93981412011-10-11 21:55:36 +00002178 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2179 assert(N == 1 && "Invalid number of operands!");
2180 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2181 assert(CE && "non-constant post-idx-imm8s4 operand!");
2182 int Imm = CE->getValue();
2183 bool isAdd = Imm >= 0;
2184 if (Imm == INT32_MIN) Imm = 0;
2185 // Immediate is scaled by 4.
2186 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2187 Inst.addOperand(MCOperand::CreateImm(Imm));
2188 }
2189
Jim Grosbachd3595712011-08-03 23:50:40 +00002190 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2191 assert(N == 2 && "Invalid number of operands!");
2192 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002193 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2194 }
2195
2196 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2197 assert(N == 2 && "Invalid number of operands!");
2198 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2199 // The sign, shift type, and shift amount are encoded in a single operand
2200 // using the AM2 encoding helpers.
2201 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2202 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2203 PostIdxReg.ShiftTy);
2204 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002205 }
2206
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002207 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2208 assert(N == 1 && "Invalid number of operands!");
2209 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2210 }
2211
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002212 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2213 assert(N == 1 && "Invalid number of operands!");
2214 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2215 }
2216
Jim Grosbach182b6a02011-11-29 23:51:09 +00002217 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002218 assert(N == 1 && "Invalid number of operands!");
2219 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2220 }
2221
Jim Grosbach04945c42011-12-02 00:35:16 +00002222 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2223 assert(N == 2 && "Invalid number of operands!");
2224 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2225 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2226 }
2227
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002228 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2229 assert(N == 1 && "Invalid number of operands!");
2230 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2231 }
2232
2233 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2234 assert(N == 1 && "Invalid number of operands!");
2235 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2236 }
2237
2238 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2239 assert(N == 1 && "Invalid number of operands!");
2240 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2241 }
2242
Jim Grosbach741cd732011-10-17 22:26:03 +00002243 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2244 assert(N == 1 && "Invalid number of operands!");
2245 // The immediate encodes the type of constant as well as the value.
2246 // Mask in that this is an i8 splat.
2247 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2248 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2249 }
2250
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002251 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2252 assert(N == 1 && "Invalid number of operands!");
2253 // The immediate encodes the type of constant as well as the value.
2254 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2255 unsigned Value = CE->getValue();
2256 if (Value >= 256)
2257 Value = (Value >> 8) | 0xa00;
2258 else
2259 Value |= 0x800;
2260 Inst.addOperand(MCOperand::CreateImm(Value));
2261 }
2262
Jim Grosbach8211c052011-10-18 00:22:00 +00002263 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2264 assert(N == 1 && "Invalid number of operands!");
2265 // The immediate encodes the type of constant as well as the value.
2266 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2267 unsigned Value = CE->getValue();
2268 if (Value >= 256 && Value <= 0xff00)
2269 Value = (Value >> 8) | 0x200;
2270 else if (Value > 0xffff && Value <= 0xff0000)
2271 Value = (Value >> 16) | 0x400;
2272 else if (Value > 0xffffff)
2273 Value = (Value >> 24) | 0x600;
2274 Inst.addOperand(MCOperand::CreateImm(Value));
2275 }
2276
2277 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2278 assert(N == 1 && "Invalid number of operands!");
2279 // The immediate encodes the type of constant as well as the value.
2280 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2281 unsigned Value = CE->getValue();
2282 if (Value >= 256 && Value <= 0xffff)
2283 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2284 else if (Value > 0xffff && Value <= 0xffffff)
2285 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2286 else if (Value > 0xffffff)
2287 Value = (Value >> 24) | 0x600;
2288 Inst.addOperand(MCOperand::CreateImm(Value));
2289 }
2290
Jim Grosbach045b6c72011-12-19 23:51:07 +00002291 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2292 assert(N == 1 && "Invalid number of operands!");
2293 // The immediate encodes the type of constant as well as the value.
2294 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2295 unsigned Value = ~CE->getValue();
2296 if (Value >= 256 && Value <= 0xffff)
2297 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2298 else if (Value > 0xffff && Value <= 0xffffff)
2299 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2300 else if (Value > 0xffffff)
2301 Value = (Value >> 24) | 0x600;
2302 Inst.addOperand(MCOperand::CreateImm(Value));
2303 }
2304
Jim Grosbache4454e02011-10-18 16:18:11 +00002305 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2306 assert(N == 1 && "Invalid number of operands!");
2307 // The immediate encodes the type of constant as well as the value.
2308 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2309 uint64_t Value = CE->getValue();
2310 unsigned Imm = 0;
2311 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2312 Imm |= (Value & 1) << i;
2313 }
2314 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2315 }
2316
Craig Topperca7e3e52014-03-10 03:19:03 +00002317 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002318
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002319 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002320 ARMOperand *Op = new ARMOperand(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002321 Op->ITMask.Mask = Mask;
2322 Op->StartLoc = S;
2323 Op->EndLoc = S;
2324 return Op;
2325 }
2326
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002327 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002328 ARMOperand *Op = new ARMOperand(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002329 Op->CC.Val = CC;
2330 Op->StartLoc = S;
2331 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002332 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002333 }
2334
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002335 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002336 ARMOperand *Op = new ARMOperand(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002337 Op->Cop.Val = CopVal;
2338 Op->StartLoc = S;
2339 Op->EndLoc = S;
2340 return Op;
2341 }
2342
2343 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002344 ARMOperand *Op = new ARMOperand(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002345 Op->Cop.Val = CopVal;
2346 Op->StartLoc = S;
2347 Op->EndLoc = S;
2348 return Op;
2349 }
2350
Jim Grosbach48399582011-10-12 17:34:41 +00002351 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) {
2352 ARMOperand *Op = new ARMOperand(k_CoprocOption);
2353 Op->Cop.Val = Val;
2354 Op->StartLoc = S;
2355 Op->EndLoc = E;
2356 return Op;
2357 }
2358
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002359 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002360 ARMOperand *Op = new ARMOperand(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002361 Op->Reg.RegNum = RegNum;
2362 Op->StartLoc = S;
2363 Op->EndLoc = S;
2364 return Op;
2365 }
2366
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002367 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002368 ARMOperand *Op = new ARMOperand(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002369 Op->Tok.Data = Str.data();
2370 Op->Tok.Length = Str.size();
2371 Op->StartLoc = S;
2372 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002373 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002374 }
2375
Bill Wendling2063b842010-11-18 23:43:05 +00002376 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002377 ARMOperand *Op = new ARMOperand(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002378 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002379 Op->StartLoc = S;
2380 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002381 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002382 }
2383
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002384 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
2385 unsigned SrcReg,
2386 unsigned ShiftReg,
2387 unsigned ShiftImm,
2388 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002389 ARMOperand *Op = new ARMOperand(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002390 Op->RegShiftedReg.ShiftTy = ShTy;
2391 Op->RegShiftedReg.SrcReg = SrcReg;
2392 Op->RegShiftedReg.ShiftReg = ShiftReg;
2393 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002394 Op->StartLoc = S;
2395 Op->EndLoc = E;
2396 return Op;
2397 }
2398
Owen Andersonb595ed02011-07-21 18:54:16 +00002399 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
2400 unsigned SrcReg,
2401 unsigned ShiftImm,
2402 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002403 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002404 Op->RegShiftedImm.ShiftTy = ShTy;
2405 Op->RegShiftedImm.SrcReg = SrcReg;
2406 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002407 Op->StartLoc = S;
2408 Op->EndLoc = E;
2409 return Op;
2410 }
2411
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002412 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002413 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002414 ARMOperand *Op = new ARMOperand(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002415 Op->ShifterImm.isASR = isASR;
2416 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002417 Op->StartLoc = S;
2418 Op->EndLoc = E;
2419 return Op;
2420 }
2421
Jim Grosbach833b9d32011-07-27 20:15:40 +00002422 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002423 ARMOperand *Op = new ARMOperand(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002424 Op->RotImm.Imm = Imm;
2425 Op->StartLoc = S;
2426 Op->EndLoc = E;
2427 return Op;
2428 }
2429
Jim Grosbach864b6092011-07-28 21:34:26 +00002430 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
2431 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002432 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002433 Op->Bitfield.LSB = LSB;
2434 Op->Bitfield.Width = Width;
2435 Op->StartLoc = S;
2436 Op->EndLoc = E;
2437 return Op;
2438 }
2439
Bill Wendling2cae3272010-11-09 22:44:22 +00002440 static ARMOperand *
Chad Rosierfa705ee2013-07-01 20:49:23 +00002441 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned> > &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002442 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002443 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002444 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002445
Chad Rosierfa705ee2013-07-01 20:49:23 +00002446 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002447 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002448 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002449 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002450 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002451
Chad Rosierfa705ee2013-07-01 20:49:23 +00002452 // Sort based on the register encoding values.
2453 array_pod_sort(Regs.begin(), Regs.end());
2454
Bill Wendling9898ac92010-11-17 04:32:08 +00002455 ARMOperand *Op = new ARMOperand(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002456 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002457 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002458 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002459 Op->StartLoc = StartLoc;
2460 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002461 return Op;
2462 }
2463
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002464 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count,
Jim Grosbach2f50e922011-12-15 21:44:33 +00002465 bool isDoubleSpaced, SMLoc S, SMLoc E) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002466 ARMOperand *Op = new ARMOperand(k_VectorList);
2467 Op->VectorList.RegNum = RegNum;
2468 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002469 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002470 Op->StartLoc = S;
2471 Op->EndLoc = E;
2472 return Op;
2473 }
2474
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002475 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002476 bool isDoubleSpaced,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002477 SMLoc S, SMLoc E) {
2478 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes);
2479 Op->VectorList.RegNum = RegNum;
2480 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002481 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002482 Op->StartLoc = S;
2483 Op->EndLoc = E;
2484 return Op;
2485 }
2486
Jim Grosbach04945c42011-12-02 00:35:16 +00002487 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002488 unsigned Index,
2489 bool isDoubleSpaced,
2490 SMLoc S, SMLoc E) {
Jim Grosbach04945c42011-12-02 00:35:16 +00002491 ARMOperand *Op = new ARMOperand(k_VectorListIndexed);
2492 Op->VectorList.RegNum = RegNum;
2493 Op->VectorList.Count = Count;
2494 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002495 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002496 Op->StartLoc = S;
2497 Op->EndLoc = E;
2498 return Op;
2499 }
2500
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002501 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E,
2502 MCContext &Ctx) {
2503 ARMOperand *Op = new ARMOperand(k_VectorIndex);
2504 Op->VectorIndex.Val = Idx;
2505 Op->StartLoc = S;
2506 Op->EndLoc = E;
2507 return Op;
2508 }
2509
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002510 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002511 ARMOperand *Op = new ARMOperand(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002512 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002513 Op->StartLoc = S;
2514 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002515 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002516 }
2517
Jim Grosbachd3595712011-08-03 23:50:40 +00002518 static ARMOperand *CreateMem(unsigned BaseRegNum,
2519 const MCConstantExpr *OffsetImm,
2520 unsigned OffsetRegNum,
2521 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00002522 unsigned ShiftImm,
Jim Grosbacha95ec992011-10-11 17:29:55 +00002523 unsigned Alignment,
Jim Grosbachd3595712011-08-03 23:50:40 +00002524 bool isNegative,
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002525 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002526 ARMOperand *Op = new ARMOperand(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002527 Op->Memory.BaseRegNum = BaseRegNum;
2528 Op->Memory.OffsetImm = OffsetImm;
2529 Op->Memory.OffsetRegNum = OffsetRegNum;
2530 Op->Memory.ShiftType = ShiftType;
2531 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002532 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002533 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002534 Op->StartLoc = S;
2535 Op->EndLoc = E;
2536 return Op;
2537 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002538
Jim Grosbachc320c852011-08-05 21:28:30 +00002539 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
2540 ARM_AM::ShiftOpc ShiftTy,
2541 unsigned ShiftImm,
Jim Grosbachd3595712011-08-03 23:50:40 +00002542 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002543 ARMOperand *Op = new ARMOperand(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002544 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002545 Op->PostIdxReg.isAdd = isAdd;
2546 Op->PostIdxReg.ShiftTy = ShiftTy;
2547 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002548 Op->StartLoc = S;
2549 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002550 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002551 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002552
2553 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002554 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002555 Op->MBOpt.Val = Opt;
2556 Op->StartLoc = S;
2557 Op->EndLoc = S;
2558 return Op;
2559 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002560
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002561 static ARMOperand *CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt,
2562 SMLoc S) {
2563 ARMOperand *Op = new ARMOperand(k_InstSyncBarrierOpt);
2564 Op->ISBOpt.Val = Opt;
2565 Op->StartLoc = S;
2566 Op->EndLoc = S;
2567 return Op;
2568 }
2569
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002570 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002571 ARMOperand *Op = new ARMOperand(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002572 Op->IFlags.Val = IFlags;
2573 Op->StartLoc = S;
2574 Op->EndLoc = S;
2575 return Op;
2576 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002577
2578 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002579 ARMOperand *Op = new ARMOperand(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002580 Op->MMask.Val = MMask;
2581 Op->StartLoc = S;
2582 Op->EndLoc = S;
2583 return Op;
2584 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002585};
2586
2587} // end anonymous namespace.
2588
Jim Grosbach602aa902011-07-13 15:34:57 +00002589void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002590 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002591 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002592 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002593 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002594 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002595 OS << "<ccout " << getReg() << ">";
2596 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002597 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002598 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002599 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2600 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2601 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002602 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2603 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2604 break;
2605 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002606 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002607 OS << "<coprocessor number: " << getCoproc() << ">";
2608 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002609 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002610 OS << "<coprocessor register: " << getCoproc() << ">";
2611 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002612 case k_CoprocOption:
2613 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2614 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002615 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002616 OS << "<mask: " << getMSRMask() << ">";
2617 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002618 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002619 getImm()->print(OS);
2620 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002621 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002622 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002623 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002624 case k_InstSyncBarrierOpt:
2625 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2626 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002627 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002628 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002629 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002630 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002631 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002632 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002633 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2634 << PostIdxReg.RegNum;
2635 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2636 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2637 << PostIdxReg.ShiftImm;
2638 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002639 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002640 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002641 OS << "<ARM_PROC::";
2642 unsigned IFlags = getProcIFlags();
2643 for (int i=2; i >= 0; --i)
2644 if (IFlags & (1 << i))
2645 OS << ARM_PROC::IFlagsToString(1 << i);
2646 OS << ">";
2647 break;
2648 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002649 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002650 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002651 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002652 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002653 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2654 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002655 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002656 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002657 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002658 << RegShiftedReg.SrcReg << " "
2659 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2660 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002661 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002662 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002663 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002664 << RegShiftedImm.SrcReg << " "
2665 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2666 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002667 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002668 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002669 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2670 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002671 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002672 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2673 << ", width: " << Bitfield.Width << ">";
2674 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002675 case k_RegisterList:
2676 case k_DPRRegisterList:
2677 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002678 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002679
Bill Wendlingbed94652010-11-09 23:28:44 +00002680 const SmallVectorImpl<unsigned> &RegList = getRegList();
2681 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002682 I = RegList.begin(), E = RegList.end(); I != E; ) {
2683 OS << *I;
2684 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002685 }
2686
2687 OS << ">";
2688 break;
2689 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002690 case k_VectorList:
2691 OS << "<vector_list " << VectorList.Count << " * "
2692 << VectorList.RegNum << ">";
2693 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002694 case k_VectorListAllLanes:
2695 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2696 << VectorList.RegNum << ">";
2697 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002698 case k_VectorListIndexed:
2699 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2700 << VectorList.Count << " * " << VectorList.RegNum << ">";
2701 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002702 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002703 OS << "'" << getToken() << "'";
2704 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002705 case k_VectorIndex:
2706 OS << "<vectorindex " << getVectorIndex() << ">";
2707 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002708 }
2709}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002710
2711/// @name Auto-generated Match Functions
2712/// {
2713
2714static unsigned MatchRegisterName(StringRef Name);
2715
2716/// }
2717
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002718bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2719 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbachab5830e2011-12-14 02:16:11 +00002720 StartLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002721 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002722 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002723
2724 return (RegNo == (unsigned)-1);
2725}
2726
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002727/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002728/// and if it is a register name the token is eaten and the register number is
2729/// returned. Otherwise return -1.
2730///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002731int ARMAsmParser::tryParseRegister() {
Chris Lattner44e5981c2010-10-30 04:09:10 +00002732 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002733 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002734
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002735 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002736 unsigned RegNum = MatchRegisterName(lowerCase);
2737 if (!RegNum) {
2738 RegNum = StringSwitch<unsigned>(lowerCase)
2739 .Case("r13", ARM::SP)
2740 .Case("r14", ARM::LR)
2741 .Case("r15", ARM::PC)
2742 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002743 // Additional register name aliases for 'gas' compatibility.
2744 .Case("a1", ARM::R0)
2745 .Case("a2", ARM::R1)
2746 .Case("a3", ARM::R2)
2747 .Case("a4", ARM::R3)
2748 .Case("v1", ARM::R4)
2749 .Case("v2", ARM::R5)
2750 .Case("v3", ARM::R6)
2751 .Case("v4", ARM::R7)
2752 .Case("v5", ARM::R8)
2753 .Case("v6", ARM::R9)
2754 .Case("v7", ARM::R10)
2755 .Case("v8", ARM::R11)
2756 .Case("sb", ARM::R9)
2757 .Case("sl", ARM::R10)
2758 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002759 .Default(0);
2760 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002761 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002762 // Check for aliases registered via .req. Canonicalize to lower case.
2763 // That's more consistent since register names are case insensitive, and
2764 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2765 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002766 // If no match, return failure.
2767 if (Entry == RegisterReqs.end())
2768 return -1;
2769 Parser.Lex(); // Eat identifier token.
2770 return Entry->getValue();
2771 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002772
Chris Lattner44e5981c2010-10-30 04:09:10 +00002773 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002774
Chris Lattner44e5981c2010-10-30 04:09:10 +00002775 return RegNum;
2776}
Jim Grosbach99710a82010-11-01 16:44:21 +00002777
Jim Grosbachbb24c592011-07-13 18:49:30 +00002778// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2779// If a recoverable error occurs, return 1. If an irrecoverable error
2780// occurs, return -1. An irrecoverable error is one where tokens have been
2781// consumed in the process of trying to parse the shifter (i.e., when it is
2782// indeed a shifter operand, but malformed).
Jim Grosbach0d6022d2011-07-26 20:41:24 +00002783int ARMAsmParser::tryParseShiftRegister(
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002784 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2785 SMLoc S = Parser.getTok().getLoc();
2786 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00002787 if (Tok.isNot(AsmToken::Identifier))
2788 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002789
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002790 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002791 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002792 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002793 .Case("lsl", ARM_AM::lsl)
2794 .Case("lsr", ARM_AM::lsr)
2795 .Case("asr", ARM_AM::asr)
2796 .Case("ror", ARM_AM::ror)
2797 .Case("rrx", ARM_AM::rrx)
2798 .Default(ARM_AM::no_shift);
2799
2800 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002801 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002802
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002803 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002804
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002805 // The source register for the shift has already been added to the
2806 // operand list, so we need to pop it off and combine it into the shifted
2807 // register operand instead.
Benjamin Kramer1757e7a2011-07-14 18:41:22 +00002808 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002809 if (!PrevOp->isReg())
2810 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2811 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002812
2813 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002814 int64_t Imm = 0;
2815 int ShiftReg = 0;
2816 if (ShiftTy == ARM_AM::rrx) {
2817 // RRX Doesn't have an explicit shift amount. The encoder expects
2818 // the shift register to be the same as the source register. Seems odd,
2819 // but OK.
2820 ShiftReg = SrcReg;
2821 } else {
2822 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00002823 if (Parser.getTok().is(AsmToken::Hash) ||
2824 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002825 Parser.Lex(); // Eat hash.
2826 SMLoc ImmLoc = Parser.getTok().getLoc();
2827 const MCExpr *ShiftExpr = 0;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002828 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002829 Error(ImmLoc, "invalid immediate shift value");
2830 return -1;
2831 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002832 // The expression must be evaluatable as an immediate.
2833 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00002834 if (!CE) {
2835 Error(ImmLoc, "invalid immediate shift value");
2836 return -1;
2837 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002838 // Range check the immediate.
2839 // lsl, ror: 0 <= imm <= 31
2840 // lsr, asr: 0 <= imm <= 32
2841 Imm = CE->getValue();
2842 if (Imm < 0 ||
2843 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
2844 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002845 Error(ImmLoc, "immediate shift value out of range");
2846 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002847 }
Jim Grosbach21488b82011-12-22 17:37:00 +00002848 // shift by zero is a nop. Always send it through as lsl.
2849 // ('as' compatibility)
2850 if (Imm == 0)
2851 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002852 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002853 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002854 EndLoc = Parser.getTok().getEndLoc();
2855 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00002856 if (ShiftReg == -1) {
2857 Error (L, "expected immediate or register in shift operand");
2858 return -1;
2859 }
2860 } else {
2861 Error (Parser.getTok().getLoc(),
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002862 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00002863 return -1;
2864 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002865 }
2866
Owen Andersonb595ed02011-07-21 18:54:16 +00002867 if (ShiftReg && ShiftTy != ARM_AM::rrx)
2868 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00002869 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002870 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00002871 else
2872 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002873 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002874
Jim Grosbachbb24c592011-07-13 18:49:30 +00002875 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002876}
2877
2878
Bill Wendling2063b842010-11-18 23:43:05 +00002879/// Try to parse a register name. The token must be an Identifier when called.
2880/// If it's a register, an AsmOperand is created. Another AsmOperand is created
2881/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002882///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002883/// TODO this is likely to change to allow different register types and or to
2884/// parse for a specific register type.
Bill Wendling2063b842010-11-18 23:43:05 +00002885bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002886tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002887 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002888 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00002889 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00002890 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00002891
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002892 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
2893 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002894
Chris Lattner44e5981c2010-10-30 04:09:10 +00002895 const AsmToken &ExclaimTok = Parser.getTok();
2896 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00002897 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
2898 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00002899 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002900 return false;
2901 }
2902
2903 // Also check for an index operand. This is only legal for vector registers,
2904 // but that'll get caught OK in operand matching, so we don't need to
2905 // explicitly filter everything else out here.
2906 if (Parser.getTok().is(AsmToken::LBrac)) {
2907 SMLoc SIdx = Parser.getTok().getLoc();
2908 Parser.Lex(); // Eat left bracket token.
2909
2910 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002911 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00002912 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002913 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002914 if (!MCE)
2915 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002916
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002917 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002918 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002919
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002920 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002921 Parser.Lex(); // Eat right bracket token.
2922
2923 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
2924 SIdx, E,
2925 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00002926 }
2927
Bill Wendling2063b842010-11-18 23:43:05 +00002928 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002929}
2930
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002931/// MatchCoprocessorOperandName - Try to parse an coprocessor related
2932/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
2933/// "c5", ...
2934static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002935 // Use the same layout as the tablegen'erated register name matcher. Ugly,
2936 // but efficient.
2937 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00002938 default: return -1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002939 case 2:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002940 if (Name[0] != CoprocOp)
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002941 return -1;
2942 switch (Name[1]) {
2943 default: return -1;
2944 case '0': return 0;
2945 case '1': return 1;
2946 case '2': return 2;
2947 case '3': return 3;
2948 case '4': return 4;
2949 case '5': return 5;
2950 case '6': return 6;
2951 case '7': return 7;
2952 case '8': return 8;
2953 case '9': return 9;
2954 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002955 case 3:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002956 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002957 return -1;
2958 switch (Name[2]) {
2959 default: return -1;
Artyom Skrobov86534432013-11-08 09:16:31 +00002960 // p10 and p11 are invalid for coproc instructions (reserved for FP/NEON)
2961 case '0': return CoprocOp == 'p'? -1: 10;
2962 case '1': return CoprocOp == 'p'? -1: 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002963 case '2': return 12;
2964 case '3': return 13;
2965 case '4': return 14;
2966 case '5': return 15;
2967 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002968 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002969}
2970
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002971/// parseITCondCode - Try to parse a condition code for an IT instruction.
2972ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2973parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2974 SMLoc S = Parser.getTok().getLoc();
2975 const AsmToken &Tok = Parser.getTok();
2976 if (!Tok.is(AsmToken::Identifier))
2977 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00002978 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002979 .Case("eq", ARMCC::EQ)
2980 .Case("ne", ARMCC::NE)
2981 .Case("hs", ARMCC::HS)
2982 .Case("cs", ARMCC::HS)
2983 .Case("lo", ARMCC::LO)
2984 .Case("cc", ARMCC::LO)
2985 .Case("mi", ARMCC::MI)
2986 .Case("pl", ARMCC::PL)
2987 .Case("vs", ARMCC::VS)
2988 .Case("vc", ARMCC::VC)
2989 .Case("hi", ARMCC::HI)
2990 .Case("ls", ARMCC::LS)
2991 .Case("ge", ARMCC::GE)
2992 .Case("lt", ARMCC::LT)
2993 .Case("gt", ARMCC::GT)
2994 .Case("le", ARMCC::LE)
2995 .Case("al", ARMCC::AL)
2996 .Default(~0U);
2997 if (CC == ~0U)
2998 return MatchOperand_NoMatch;
2999 Parser.Lex(); // Eat the token.
3000
3001 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3002
3003 return MatchOperand_Success;
3004}
3005
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003006/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003007/// token must be an Identifier when called, and if it is a coprocessor
3008/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003009ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003010parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003011 SMLoc S = Parser.getTok().getLoc();
3012 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003013 if (Tok.isNot(AsmToken::Identifier))
3014 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003015
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003016 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003017 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003018 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003019
3020 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003021 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003022 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003023}
3024
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003025/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003026/// token must be an Identifier when called, and if it is a coprocessor
3027/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003028ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003029parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003030 SMLoc S = Parser.getTok().getLoc();
3031 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003032 if (Tok.isNot(AsmToken::Identifier))
3033 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003034
3035 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3036 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003037 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003038
3039 Parser.Lex(); // Eat identifier token.
3040 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003041 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003042}
3043
Jim Grosbach48399582011-10-12 17:34:41 +00003044/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3045/// coproc_option : '{' imm0_255 '}'
3046ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3047parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3048 SMLoc S = Parser.getTok().getLoc();
3049
3050 // If this isn't a '{', this isn't a coprocessor immediate operand.
3051 if (Parser.getTok().isNot(AsmToken::LCurly))
3052 return MatchOperand_NoMatch;
3053 Parser.Lex(); // Eat the '{'
3054
3055 const MCExpr *Expr;
3056 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003057 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003058 Error(Loc, "illegal expression");
3059 return MatchOperand_ParseFail;
3060 }
3061 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3062 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3063 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3064 return MatchOperand_ParseFail;
3065 }
3066 int Val = CE->getValue();
3067
3068 // Check for and consume the closing '}'
3069 if (Parser.getTok().isNot(AsmToken::RCurly))
3070 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003071 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003072 Parser.Lex(); // Eat the '}'
3073
3074 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3075 return MatchOperand_Success;
3076}
3077
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003078// For register list parsing, we need to map from raw GPR register numbering
3079// to the enumeration values. The enumeration values aren't sorted by
3080// register number due to our using "sp", "lr" and "pc" as canonical names.
3081static unsigned getNextRegister(unsigned Reg) {
3082 // If this is a GPR, we need to do it manually, otherwise we can rely
3083 // on the sort ordering of the enumeration since the other reg-classes
3084 // are sane.
3085 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3086 return Reg + 1;
3087 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003088 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003089 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3090 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3091 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3092 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3093 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3094 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3095 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3096 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3097 }
3098}
3099
Jim Grosbach85a23432011-11-11 21:27:40 +00003100// Return the low-subreg of a given Q register.
3101static unsigned getDRegFromQReg(unsigned QReg) {
3102 switch (QReg) {
3103 default: llvm_unreachable("expected a Q register!");
3104 case ARM::Q0: return ARM::D0;
3105 case ARM::Q1: return ARM::D2;
3106 case ARM::Q2: return ARM::D4;
3107 case ARM::Q3: return ARM::D6;
3108 case ARM::Q4: return ARM::D8;
3109 case ARM::Q5: return ARM::D10;
3110 case ARM::Q6: return ARM::D12;
3111 case ARM::Q7: return ARM::D14;
3112 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003113 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003114 case ARM::Q10: return ARM::D20;
3115 case ARM::Q11: return ARM::D22;
3116 case ARM::Q12: return ARM::D24;
3117 case ARM::Q13: return ARM::D26;
3118 case ARM::Q14: return ARM::D28;
3119 case ARM::Q15: return ARM::D30;
3120 }
3121}
3122
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003123/// Parse a register list.
Bill Wendling2063b842010-11-18 23:43:05 +00003124bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003125parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan936b0d32010-01-19 21:44:56 +00003126 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003127 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003128 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003129 Parser.Lex(); // Eat '{' token.
3130 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003131
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003132 // Check the first register in the list to see what register class
3133 // this is a list of.
3134 int Reg = tryParseRegister();
3135 if (Reg == -1)
3136 return Error(RegLoc, "register expected");
3137
Jim Grosbach85a23432011-11-11 21:27:40 +00003138 // The reglist instructions have at most 16 registers, so reserve
3139 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003140 int EReg = 0;
3141 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003142
3143 // Allow Q regs and just interpret them as the two D sub-registers.
3144 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3145 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003146 EReg = MRI->getEncodingValue(Reg);
3147 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003148 ++Reg;
3149 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003150 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003151 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3152 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3153 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3154 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3155 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3156 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3157 else
3158 return Error(RegLoc, "invalid register in register list");
3159
Jim Grosbach85a23432011-11-11 21:27:40 +00003160 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003161 EReg = MRI->getEncodingValue(Reg);
3162 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003163
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003164 // This starts immediately after the first register token in the list,
3165 // so we can see either a comma or a minus (range separator) as a legal
3166 // next token.
3167 while (Parser.getTok().is(AsmToken::Comma) ||
3168 Parser.getTok().is(AsmToken::Minus)) {
3169 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003170 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003171 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003172 int EndReg = tryParseRegister();
3173 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003174 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003175 // Allow Q regs and just interpret them as the two D sub-registers.
3176 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3177 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003178 // If the register is the same as the start reg, there's nothing
3179 // more to do.
3180 if (Reg == EndReg)
3181 continue;
3182 // The register must be in the same register class as the first.
3183 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003184 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003185 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003186 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003187 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003188
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003189 // Add all the registers in the range to the register list.
3190 while (Reg != EndReg) {
3191 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003192 EReg = MRI->getEncodingValue(Reg);
3193 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003194 }
3195 continue;
3196 }
3197 Parser.Lex(); // Eat the comma.
3198 RegLoc = Parser.getTok().getLoc();
3199 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003200 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003201 Reg = tryParseRegister();
3202 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003203 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003204 // Allow Q regs and just interpret them as the two D sub-registers.
3205 bool isQReg = false;
3206 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3207 Reg = getDRegFromQReg(Reg);
3208 isQReg = true;
3209 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003210 // The register must be in the same register class as the first.
3211 if (!RC->contains(Reg))
3212 return Error(RegLoc, "invalid register in register list");
3213 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003214 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003215 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3216 Warning(RegLoc, "register list not in ascending order");
3217 else
3218 return Error(RegLoc, "register list not in ascending order");
3219 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003220 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003221 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3222 ") in register list");
3223 continue;
3224 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003225 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003226 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3227 Reg != OldReg + 1)
3228 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003229 EReg = MRI->getEncodingValue(Reg);
3230 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3231 if (isQReg) {
3232 EReg = MRI->getEncodingValue(++Reg);
3233 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3234 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003235 }
3236
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003237 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003238 return Error(Parser.getTok().getLoc(), "'}' expected");
3239 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003240 Parser.Lex(); // Eat '}' token.
3241
Jim Grosbach18bf3632011-12-13 21:48:29 +00003242 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003243 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003244
3245 // The ARM system instruction variants for LDM/STM have a '^' token here.
3246 if (Parser.getTok().is(AsmToken::Caret)) {
3247 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3248 Parser.Lex(); // Eat '^' token.
3249 }
3250
Bill Wendling2063b842010-11-18 23:43:05 +00003251 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003252}
3253
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003254// Helper function to parse the lane index for vector lists.
3255ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003256parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Jim Grosbach04945c42011-12-02 00:35:16 +00003257 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003258 if (Parser.getTok().is(AsmToken::LBrac)) {
3259 Parser.Lex(); // Eat the '['.
3260 if (Parser.getTok().is(AsmToken::RBrac)) {
3261 // "Dn[]" is the 'all lanes' syntax.
3262 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003263 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003264 Parser.Lex(); // Eat the ']'.
3265 return MatchOperand_Success;
3266 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003267
3268 // There's an optional '#' token here. Normally there wouldn't be, but
3269 // inline assemble puts one in, and it's friendly to accept that.
3270 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003271 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003272
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003273 const MCExpr *LaneIndex;
3274 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003275 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003276 Error(Loc, "illegal expression");
3277 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003278 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003279 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3280 if (!CE) {
3281 Error(Loc, "lane index must be empty or an integer");
3282 return MatchOperand_ParseFail;
3283 }
3284 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3285 Error(Parser.getTok().getLoc(), "']' expected");
3286 return MatchOperand_ParseFail;
3287 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003288 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003289 Parser.Lex(); // Eat the ']'.
3290 int64_t Val = CE->getValue();
3291
3292 // FIXME: Make this range check context sensitive for .8, .16, .32.
3293 if (Val < 0 || Val > 7) {
3294 Error(Parser.getTok().getLoc(), "lane index out of range");
3295 return MatchOperand_ParseFail;
3296 }
3297 Index = Val;
3298 LaneKind = IndexedLane;
3299 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003300 }
3301 LaneKind = NoLanes;
3302 return MatchOperand_Success;
3303}
3304
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003305// parse a vector register list
3306ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3307parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003308 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003309 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003310 SMLoc S = Parser.getTok().getLoc();
3311 // As an extension (to match gas), support a plain D register or Q register
3312 // (without encosing curly braces) as a single or double entry list,
3313 // respectively.
3314 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003315 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003316 int Reg = tryParseRegister();
3317 if (Reg == -1)
3318 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003319 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003320 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003321 if (Res != MatchOperand_Success)
3322 return Res;
3323 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003324 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003325 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003326 break;
3327 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003328 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3329 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003330 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003331 case IndexedLane:
3332 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003333 LaneIndex,
3334 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003335 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003336 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003337 return MatchOperand_Success;
3338 }
3339 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3340 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003341 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003342 if (Res != MatchOperand_Success)
3343 return Res;
3344 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003345 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003346 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003347 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003348 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003349 break;
3350 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003351 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3352 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003353 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3354 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003355 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003356 case IndexedLane:
3357 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003358 LaneIndex,
3359 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003360 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003361 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003362 return MatchOperand_Success;
3363 }
3364 Error(S, "vector register expected");
3365 return MatchOperand_ParseFail;
3366 }
3367
3368 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003369 return MatchOperand_NoMatch;
3370
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003371 Parser.Lex(); // Eat '{' token.
3372 SMLoc RegLoc = Parser.getTok().getLoc();
3373
3374 int Reg = tryParseRegister();
3375 if (Reg == -1) {
3376 Error(RegLoc, "register expected");
3377 return MatchOperand_ParseFail;
3378 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003379 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003380 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003381 unsigned FirstReg = Reg;
3382 // The list is of D registers, but we also allow Q regs and just interpret
3383 // them as the two D sub-registers.
3384 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3385 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003386 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3387 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003388 ++Reg;
3389 ++Count;
3390 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003391
3392 SMLoc E;
3393 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003394 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003395
Jim Grosbache891fe82011-11-15 23:19:15 +00003396 while (Parser.getTok().is(AsmToken::Comma) ||
3397 Parser.getTok().is(AsmToken::Minus)) {
3398 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003399 if (!Spacing)
3400 Spacing = 1; // Register range implies a single spaced list.
3401 else if (Spacing == 2) {
3402 Error(Parser.getTok().getLoc(),
3403 "sequential registers in double spaced list");
3404 return MatchOperand_ParseFail;
3405 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003406 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003407 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003408 int EndReg = tryParseRegister();
3409 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003410 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003411 return MatchOperand_ParseFail;
3412 }
3413 // Allow Q regs and just interpret them as the two D sub-registers.
3414 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3415 EndReg = getDRegFromQReg(EndReg) + 1;
3416 // If the register is the same as the start reg, there's nothing
3417 // more to do.
3418 if (Reg == EndReg)
3419 continue;
3420 // The register must be in the same register class as the first.
3421 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003422 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003423 return MatchOperand_ParseFail;
3424 }
3425 // Ranges must go from low to high.
3426 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003427 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003428 return MatchOperand_ParseFail;
3429 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003430 // Parse the lane specifier if present.
3431 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003432 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003433 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3434 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003435 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003436 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003437 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003438 return MatchOperand_ParseFail;
3439 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003440
3441 // Add all the registers in the range to the register list.
3442 Count += EndReg - Reg;
3443 Reg = EndReg;
3444 continue;
3445 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003446 Parser.Lex(); // Eat the comma.
3447 RegLoc = Parser.getTok().getLoc();
3448 int OldReg = Reg;
3449 Reg = tryParseRegister();
3450 if (Reg == -1) {
3451 Error(RegLoc, "register expected");
3452 return MatchOperand_ParseFail;
3453 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003454 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003455 // It's OK to use the enumeration values directly here rather, as the
3456 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003457 //
3458 // The list is of D registers, but we also allow Q regs and just interpret
3459 // them as the two D sub-registers.
3460 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003461 if (!Spacing)
3462 Spacing = 1; // Register range implies a single spaced list.
3463 else if (Spacing == 2) {
3464 Error(RegLoc,
3465 "invalid register in double-spaced list (must be 'D' register')");
3466 return MatchOperand_ParseFail;
3467 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003468 Reg = getDRegFromQReg(Reg);
3469 if (Reg != OldReg + 1) {
3470 Error(RegLoc, "non-contiguous register range");
3471 return MatchOperand_ParseFail;
3472 }
3473 ++Reg;
3474 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003475 // Parse the lane specifier if present.
3476 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003477 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003478 SMLoc LaneLoc = Parser.getTok().getLoc();
3479 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3480 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003481 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003482 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003483 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003484 return MatchOperand_ParseFail;
3485 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003486 continue;
3487 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003488 // Normal D register.
3489 // Figure out the register spacing (single or double) of the list if
3490 // we don't know it already.
3491 if (!Spacing)
3492 Spacing = 1 + (Reg == OldReg + 2);
3493
3494 // Just check that it's contiguous and keep going.
3495 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003496 Error(RegLoc, "non-contiguous register range");
3497 return MatchOperand_ParseFail;
3498 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003499 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003500 // Parse the lane specifier if present.
3501 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003502 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003503 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003504 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003505 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003506 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003507 Error(EndLoc, "mismatched lane index in register list");
3508 return MatchOperand_ParseFail;
3509 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003510 }
3511
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003512 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003513 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003514 return MatchOperand_ParseFail;
3515 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003516 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003517 Parser.Lex(); // Eat '}' token.
3518
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003519 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003520 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003521 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003522 // composite register classes.
3523 if (Count == 2) {
3524 const MCRegisterClass *RC = (Spacing == 1) ?
3525 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3526 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3527 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3528 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003529
Jim Grosbach2f50e922011-12-15 21:44:33 +00003530 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3531 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003532 break;
3533 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003534 // Two-register operands have been converted to the
3535 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003536 if (Count == 2) {
3537 const MCRegisterClass *RC = (Spacing == 1) ?
3538 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3539 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003540 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3541 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003542 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003543 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003544 S, E));
3545 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003546 case IndexedLane:
3547 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003548 LaneIndex,
3549 (Spacing == 2),
3550 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003551 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003552 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003553 return MatchOperand_Success;
3554}
3555
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003556/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003557ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003558parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003559 SMLoc S = Parser.getTok().getLoc();
3560 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003561 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003562
Jiangning Liu288e1af2012-08-02 08:21:27 +00003563 if (Tok.is(AsmToken::Identifier)) {
3564 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003565
Jiangning Liu288e1af2012-08-02 08:21:27 +00003566 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3567 .Case("sy", ARM_MB::SY)
3568 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003569 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003570 .Case("sh", ARM_MB::ISH)
3571 .Case("ish", ARM_MB::ISH)
3572 .Case("shst", ARM_MB::ISHST)
3573 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003574 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003575 .Case("nsh", ARM_MB::NSH)
3576 .Case("un", ARM_MB::NSH)
3577 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003578 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003579 .Case("unst", ARM_MB::NSHST)
3580 .Case("osh", ARM_MB::OSH)
3581 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003582 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003583 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003584
Joey Gouly926d3f52013-09-05 15:35:24 +00003585 // ishld, oshld, nshld and ld are only available from ARMv8.
3586 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3587 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3588 Opt = ~0U;
3589
Jiangning Liu288e1af2012-08-02 08:21:27 +00003590 if (Opt == ~0U)
3591 return MatchOperand_NoMatch;
3592
3593 Parser.Lex(); // Eat identifier token.
3594 } else if (Tok.is(AsmToken::Hash) ||
3595 Tok.is(AsmToken::Dollar) ||
3596 Tok.is(AsmToken::Integer)) {
3597 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003598 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003599 SMLoc Loc = Parser.getTok().getLoc();
3600
3601 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003602 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003603 Error(Loc, "illegal expression");
3604 return MatchOperand_ParseFail;
3605 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003606
Jiangning Liu288e1af2012-08-02 08:21:27 +00003607 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3608 if (!CE) {
3609 Error(Loc, "constant expression expected");
3610 return MatchOperand_ParseFail;
3611 }
3612
3613 int Val = CE->getValue();
3614 if (Val & ~0xf) {
3615 Error(Loc, "immediate value out of range");
3616 return MatchOperand_ParseFail;
3617 }
3618
3619 Opt = ARM_MB::RESERVED_0 + Val;
3620 } else
3621 return MatchOperand_ParseFail;
3622
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003623 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003624 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003625}
3626
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003627/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
3628ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3629parseInstSyncBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3630 SMLoc S = Parser.getTok().getLoc();
3631 const AsmToken &Tok = Parser.getTok();
3632 unsigned Opt;
3633
3634 if (Tok.is(AsmToken::Identifier)) {
3635 StringRef OptStr = Tok.getString();
3636
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003637 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003638 Opt = ARM_ISB::SY;
3639 else
3640 return MatchOperand_NoMatch;
3641
3642 Parser.Lex(); // Eat identifier token.
3643 } else if (Tok.is(AsmToken::Hash) ||
3644 Tok.is(AsmToken::Dollar) ||
3645 Tok.is(AsmToken::Integer)) {
3646 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003647 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003648 SMLoc Loc = Parser.getTok().getLoc();
3649
3650 const MCExpr *ISBarrierID;
3651 if (getParser().parseExpression(ISBarrierID)) {
3652 Error(Loc, "illegal expression");
3653 return MatchOperand_ParseFail;
3654 }
3655
3656 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3657 if (!CE) {
3658 Error(Loc, "constant expression expected");
3659 return MatchOperand_ParseFail;
3660 }
3661
3662 int Val = CE->getValue();
3663 if (Val & ~0xf) {
3664 Error(Loc, "immediate value out of range");
3665 return MatchOperand_ParseFail;
3666 }
3667
3668 Opt = ARM_ISB::RESERVED_0 + Val;
3669 } else
3670 return MatchOperand_ParseFail;
3671
3672 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3673 (ARM_ISB::InstSyncBOpt)Opt, S));
3674 return MatchOperand_Success;
3675}
3676
3677
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003678/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003679ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003680parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003681 SMLoc S = Parser.getTok().getLoc();
3682 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003683 if (!Tok.is(AsmToken::Identifier))
3684 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003685 StringRef IFlagsStr = Tok.getString();
3686
Owen Anderson10c5b122011-10-05 17:16:40 +00003687 // An iflags string of "none" is interpreted to mean that none of the AIF
3688 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003689 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003690 if (IFlagsStr != "none") {
3691 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3692 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3693 .Case("a", ARM_PROC::A)
3694 .Case("i", ARM_PROC::I)
3695 .Case("f", ARM_PROC::F)
3696 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003697
Owen Anderson10c5b122011-10-05 17:16:40 +00003698 // If some specific iflag is already set, it means that some letter is
3699 // present more than once, this is not acceptable.
3700 if (Flag == ~0U || (IFlags & Flag))
3701 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003702
Owen Anderson10c5b122011-10-05 17:16:40 +00003703 IFlags |= Flag;
3704 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003705 }
3706
3707 Parser.Lex(); // Eat identifier token.
3708 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3709 return MatchOperand_Success;
3710}
3711
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003712/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003713ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003714parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003715 SMLoc S = Parser.getTok().getLoc();
3716 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003717 if (!Tok.is(AsmToken::Identifier))
3718 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003719 StringRef Mask = Tok.getString();
3720
James Molloy21efa7d2011-09-28 14:21:38 +00003721 if (isMClass()) {
3722 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003723 std::string Name = Mask.lower();
3724 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003725 // Note: in the documentation:
3726 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3727 // for MSR APSR_nzcvq.
3728 // but we do make it an alias here. This is so to get the "mask encoding"
3729 // bits correct on MSR APSR writes.
3730 //
3731 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3732 // should really only be allowed when writing a special register. Note
3733 // they get dropped in the MRS instruction reading a special register as
3734 // the SYSm field is only 8 bits.
3735 //
3736 // FIXME: the _g and _nzcvqg versions are only allowed if the processor
3737 // includes the DSP extension but that is not checked.
3738 .Case("apsr", 0x800)
3739 .Case("apsr_nzcvq", 0x800)
3740 .Case("apsr_g", 0x400)
3741 .Case("apsr_nzcvqg", 0xc00)
3742 .Case("iapsr", 0x801)
3743 .Case("iapsr_nzcvq", 0x801)
3744 .Case("iapsr_g", 0x401)
3745 .Case("iapsr_nzcvqg", 0xc01)
3746 .Case("eapsr", 0x802)
3747 .Case("eapsr_nzcvq", 0x802)
3748 .Case("eapsr_g", 0x402)
3749 .Case("eapsr_nzcvqg", 0xc02)
3750 .Case("xpsr", 0x803)
3751 .Case("xpsr_nzcvq", 0x803)
3752 .Case("xpsr_g", 0x403)
3753 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003754 .Case("ipsr", 0x805)
3755 .Case("epsr", 0x806)
3756 .Case("iepsr", 0x807)
3757 .Case("msp", 0x808)
3758 .Case("psp", 0x809)
3759 .Case("primask", 0x810)
3760 .Case("basepri", 0x811)
3761 .Case("basepri_max", 0x812)
3762 .Case("faultmask", 0x813)
3763 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003764 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003765
James Molloy21efa7d2011-09-28 14:21:38 +00003766 if (FlagsVal == ~0U)
3767 return MatchOperand_NoMatch;
3768
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003769 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003770 // basepri, basepri_max and faultmask only valid for V7m.
3771 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003772
James Molloy21efa7d2011-09-28 14:21:38 +00003773 Parser.Lex(); // Eat identifier token.
3774 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3775 return MatchOperand_Success;
3776 }
3777
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003778 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3779 size_t Start = 0, Next = Mask.find('_');
3780 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003781 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003782 if (Next != StringRef::npos)
3783 Flags = Mask.slice(Next+1, Mask.size());
3784
3785 // FlagsVal contains the complete mask:
3786 // 3-0: Mask
3787 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3788 unsigned FlagsVal = 0;
3789
3790 if (SpecReg == "apsr") {
3791 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00003792 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003793 .Case("g", 0x4) // same as CPSR_s
3794 .Case("nzcvqg", 0xc) // same as CPSR_fs
3795 .Default(~0U);
3796
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003797 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003798 if (!Flags.empty())
3799 return MatchOperand_NoMatch;
3800 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00003801 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003802 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003803 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00003804 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
3805 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00003806 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003807 for (int i = 0, e = Flags.size(); i != e; ++i) {
3808 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
3809 .Case("c", 1)
3810 .Case("x", 2)
3811 .Case("s", 4)
3812 .Case("f", 8)
3813 .Default(~0U);
3814
3815 // If some specific flag is already set, it means that some letter is
3816 // present more than once, this is not acceptable.
3817 if (FlagsVal == ~0U || (FlagsVal & Flag))
3818 return MatchOperand_NoMatch;
3819 FlagsVal |= Flag;
3820 }
3821 } else // No match for special register.
3822 return MatchOperand_NoMatch;
3823
Owen Anderson03a173e2011-10-21 18:43:28 +00003824 // Special register without flags is NOT equivalent to "fc" flags.
3825 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
3826 // two lines would enable gas compatibility at the expense of breaking
3827 // round-tripping.
3828 //
3829 // if (!FlagsVal)
3830 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003831
3832 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3833 if (SpecReg == "spsr")
3834 FlagsVal |= 16;
3835
3836 Parser.Lex(); // Eat identifier token.
3837 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3838 return MatchOperand_Success;
3839}
3840
Jim Grosbach27c1e252011-07-21 17:23:04 +00003841ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3842parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
3843 int Low, int High) {
3844 const AsmToken &Tok = Parser.getTok();
3845 if (Tok.isNot(AsmToken::Identifier)) {
3846 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3847 return MatchOperand_ParseFail;
3848 }
3849 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003850 std::string LowerOp = Op.lower();
3851 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00003852 if (ShiftName != LowerOp && ShiftName != UpperOp) {
3853 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3854 return MatchOperand_ParseFail;
3855 }
3856 Parser.Lex(); // Eat shift type token.
3857
3858 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003859 if (Parser.getTok().isNot(AsmToken::Hash) &&
3860 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003861 Error(Parser.getTok().getLoc(), "'#' expected");
3862 return MatchOperand_ParseFail;
3863 }
3864 Parser.Lex(); // Eat hash token.
3865
3866 const MCExpr *ShiftAmount;
3867 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003868 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003869 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003870 Error(Loc, "illegal expression");
3871 return MatchOperand_ParseFail;
3872 }
3873 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3874 if (!CE) {
3875 Error(Loc, "constant expression expected");
3876 return MatchOperand_ParseFail;
3877 }
3878 int Val = CE->getValue();
3879 if (Val < Low || Val > High) {
3880 Error(Loc, "immediate value out of range");
3881 return MatchOperand_ParseFail;
3882 }
3883
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003884 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00003885
3886 return MatchOperand_Success;
3887}
3888
Jim Grosbach0a547702011-07-22 17:44:50 +00003889ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3890parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3891 const AsmToken &Tok = Parser.getTok();
3892 SMLoc S = Tok.getLoc();
3893 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003894 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003895 return MatchOperand_ParseFail;
3896 }
Tim Northover4d141442013-05-31 15:58:45 +00003897 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00003898 .Case("be", 1)
3899 .Case("le", 0)
3900 .Default(-1);
3901 Parser.Lex(); // Eat the token.
3902
3903 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003904 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003905 return MatchOperand_ParseFail;
3906 }
3907 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
3908 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003909 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00003910 return MatchOperand_Success;
3911}
3912
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003913/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
3914/// instructions. Legal values are:
3915/// lsl #n 'n' in [0,31]
3916/// asr #n 'n' in [1,32]
3917/// n == 32 encoded as n == 0.
3918ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3919parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3920 const AsmToken &Tok = Parser.getTok();
3921 SMLoc S = Tok.getLoc();
3922 if (Tok.isNot(AsmToken::Identifier)) {
3923 Error(S, "shift operator 'asr' or 'lsl' expected");
3924 return MatchOperand_ParseFail;
3925 }
3926 StringRef ShiftName = Tok.getString();
3927 bool isASR;
3928 if (ShiftName == "lsl" || ShiftName == "LSL")
3929 isASR = false;
3930 else if (ShiftName == "asr" || ShiftName == "ASR")
3931 isASR = true;
3932 else {
3933 Error(S, "shift operator 'asr' or 'lsl' expected");
3934 return MatchOperand_ParseFail;
3935 }
3936 Parser.Lex(); // Eat the operator.
3937
3938 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003939 if (Parser.getTok().isNot(AsmToken::Hash) &&
3940 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003941 Error(Parser.getTok().getLoc(), "'#' expected");
3942 return MatchOperand_ParseFail;
3943 }
3944 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003945 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003946
3947 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003948 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003949 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003950 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003951 return MatchOperand_ParseFail;
3952 }
3953 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3954 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003955 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003956 return MatchOperand_ParseFail;
3957 }
3958
3959 int64_t Val = CE->getValue();
3960 if (isASR) {
3961 // Shift amount must be in [1,32]
3962 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003963 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003964 return MatchOperand_ParseFail;
3965 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00003966 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
3967 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003968 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00003969 return MatchOperand_ParseFail;
3970 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003971 if (Val == 32) Val = 0;
3972 } else {
3973 // Shift amount must be in [1,32]
3974 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003975 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003976 return MatchOperand_ParseFail;
3977 }
3978 }
3979
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003980 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003981
3982 return MatchOperand_Success;
3983}
3984
Jim Grosbach833b9d32011-07-27 20:15:40 +00003985/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
3986/// of instructions. Legal values are:
3987/// ror #n 'n' in {0, 8, 16, 24}
3988ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3989parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3990 const AsmToken &Tok = Parser.getTok();
3991 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00003992 if (Tok.isNot(AsmToken::Identifier))
3993 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00003994 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00003995 if (ShiftName != "ror" && ShiftName != "ROR")
3996 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00003997 Parser.Lex(); // Eat the operator.
3998
3999 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004000 if (Parser.getTok().isNot(AsmToken::Hash) &&
4001 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004002 Error(Parser.getTok().getLoc(), "'#' expected");
4003 return MatchOperand_ParseFail;
4004 }
4005 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004006 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004007
4008 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004009 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004010 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004011 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004012 return MatchOperand_ParseFail;
4013 }
4014 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4015 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004016 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004017 return MatchOperand_ParseFail;
4018 }
4019
4020 int64_t Val = CE->getValue();
4021 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4022 // normally, zero is represented in asm by omitting the rotate operand
4023 // entirely.
4024 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004025 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004026 return MatchOperand_ParseFail;
4027 }
4028
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004029 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004030
4031 return MatchOperand_Success;
4032}
4033
Jim Grosbach864b6092011-07-28 21:34:26 +00004034ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4035parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4036 SMLoc S = Parser.getTok().getLoc();
4037 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004038 if (Parser.getTok().isNot(AsmToken::Hash) &&
4039 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004040 Error(Parser.getTok().getLoc(), "'#' expected");
4041 return MatchOperand_ParseFail;
4042 }
4043 Parser.Lex(); // Eat hash token.
4044
4045 const MCExpr *LSBExpr;
4046 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004047 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004048 Error(E, "malformed immediate expression");
4049 return MatchOperand_ParseFail;
4050 }
4051 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4052 if (!CE) {
4053 Error(E, "'lsb' operand must be an immediate");
4054 return MatchOperand_ParseFail;
4055 }
4056
4057 int64_t LSB = CE->getValue();
4058 // The LSB must be in the range [0,31]
4059 if (LSB < 0 || LSB > 31) {
4060 Error(E, "'lsb' operand must be in the range [0,31]");
4061 return MatchOperand_ParseFail;
4062 }
4063 E = Parser.getTok().getLoc();
4064
4065 // Expect another immediate operand.
4066 if (Parser.getTok().isNot(AsmToken::Comma)) {
4067 Error(Parser.getTok().getLoc(), "too few operands");
4068 return MatchOperand_ParseFail;
4069 }
4070 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004071 if (Parser.getTok().isNot(AsmToken::Hash) &&
4072 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004073 Error(Parser.getTok().getLoc(), "'#' expected");
4074 return MatchOperand_ParseFail;
4075 }
4076 Parser.Lex(); // Eat hash token.
4077
4078 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004079 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004080 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004081 Error(E, "malformed immediate expression");
4082 return MatchOperand_ParseFail;
4083 }
4084 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4085 if (!CE) {
4086 Error(E, "'width' operand must be an immediate");
4087 return MatchOperand_ParseFail;
4088 }
4089
4090 int64_t Width = CE->getValue();
4091 // The LSB must be in the range [1,32-lsb]
4092 if (Width < 1 || Width > 32 - LSB) {
4093 Error(E, "'width' operand must be in the range [1,32-lsb]");
4094 return MatchOperand_ParseFail;
4095 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004096
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004097 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004098
4099 return MatchOperand_Success;
4100}
4101
Jim Grosbachd3595712011-08-03 23:50:40 +00004102ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4103parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4104 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004105 // postidx_reg := '+' register {, shift}
4106 // | '-' register {, shift}
4107 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004108
4109 // This method must return MatchOperand_NoMatch without consuming any tokens
4110 // in the case where there is no match, as other alternatives take other
4111 // parse methods.
4112 AsmToken Tok = Parser.getTok();
4113 SMLoc S = Tok.getLoc();
4114 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004115 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004116 if (Tok.is(AsmToken::Plus)) {
4117 Parser.Lex(); // Eat the '+' token.
4118 haveEaten = true;
4119 } else if (Tok.is(AsmToken::Minus)) {
4120 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004121 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004122 haveEaten = true;
4123 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004124
4125 SMLoc E = Parser.getTok().getEndLoc();
4126 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004127 if (Reg == -1) {
4128 if (!haveEaten)
4129 return MatchOperand_NoMatch;
4130 Error(Parser.getTok().getLoc(), "register expected");
4131 return MatchOperand_ParseFail;
4132 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004133
Jim Grosbachc320c852011-08-05 21:28:30 +00004134 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4135 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004136 if (Parser.getTok().is(AsmToken::Comma)) {
4137 Parser.Lex(); // Eat the ','.
4138 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4139 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004140
4141 // FIXME: Only approximates end...may include intervening whitespace.
4142 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004143 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004144
4145 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4146 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004147
4148 return MatchOperand_Success;
4149}
4150
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004151ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4152parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4153 // Check for a post-index addressing register operand. Specifically:
4154 // am3offset := '+' register
4155 // | '-' register
4156 // | register
4157 // | # imm
4158 // | # + imm
4159 // | # - imm
4160
4161 // This method must return MatchOperand_NoMatch without consuming any tokens
4162 // in the case where there is no match, as other alternatives take other
4163 // parse methods.
4164 AsmToken Tok = Parser.getTok();
4165 SMLoc S = Tok.getLoc();
4166
4167 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004168 if (Parser.getTok().is(AsmToken::Hash) ||
4169 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004170 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004171 // Explicitly look for a '-', as we need to encode negative zero
4172 // differently.
4173 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4174 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004175 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004176 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004177 return MatchOperand_ParseFail;
4178 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4179 if (!CE) {
4180 Error(S, "constant expression expected");
4181 return MatchOperand_ParseFail;
4182 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004183 // Negative zero is encoded as the flag value INT32_MIN.
4184 int32_t Val = CE->getValue();
4185 if (isNegative && Val == 0)
4186 Val = INT32_MIN;
4187
4188 Operands.push_back(
4189 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4190
4191 return MatchOperand_Success;
4192 }
4193
4194
4195 bool haveEaten = false;
4196 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004197 if (Tok.is(AsmToken::Plus)) {
4198 Parser.Lex(); // Eat the '+' token.
4199 haveEaten = true;
4200 } else if (Tok.is(AsmToken::Minus)) {
4201 Parser.Lex(); // Eat the '-' token.
4202 isAdd = false;
4203 haveEaten = true;
4204 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004205
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004206 Tok = Parser.getTok();
4207 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004208 if (Reg == -1) {
4209 if (!haveEaten)
4210 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004211 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004212 return MatchOperand_ParseFail;
4213 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004214
4215 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004216 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004217
4218 return MatchOperand_Success;
4219}
4220
Tim Northovereb5e4d52013-07-22 09:06:12 +00004221/// Convert parsed operands to MCInst. Needed here because this instruction
4222/// only has two register operands, but multiplication is commutative so
4223/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
Chad Rosier98cfa102012-08-31 00:03:31 +00004224void ARMAsmParser::
Chad Rosier451ef132012-08-31 22:12:31 +00004225cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +00004226 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach8e048492011-08-19 22:07:46 +00004227 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4228 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004229 // If we have a three-operand form, make sure to set Rn to be the operand
4230 // that isn't the same as Rd.
4231 unsigned RegOp = 4;
4232 if (Operands.size() == 6 &&
4233 ((ARMOperand*)Operands[4])->getReg() ==
4234 ((ARMOperand*)Operands[3])->getReg())
4235 RegOp = 5;
4236 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1);
4237 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach8e048492011-08-19 22:07:46 +00004238 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004239}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004240
Mihai Popaad18d3c2013-08-09 10:38:32 +00004241void ARMAsmParser::
4242cvtThumbBranches(MCInst &Inst,
4243 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4244 int CondOp = -1, ImmOp = -1;
4245 switch(Inst.getOpcode()) {
4246 case ARM::tB:
4247 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4248
4249 case ARM::t2B:
4250 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4251
4252 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4253 }
4254 // first decide whether or not the branch should be conditional
4255 // by looking at it's location relative to an IT block
4256 if(inITBlock()) {
4257 // inside an IT block we cannot have any conditional branches. any
4258 // such instructions needs to be converted to unconditional form
4259 switch(Inst.getOpcode()) {
4260 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4261 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4262 }
4263 } else {
4264 // outside IT blocks we can only have unconditional branches with AL
4265 // condition code or conditional branches with non-AL condition code
4266 unsigned Cond = static_cast<ARMOperand*>(Operands[CondOp])->getCondCode();
4267 switch(Inst.getOpcode()) {
4268 case ARM::tB:
4269 case ARM::tBcc:
4270 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4271 break;
4272 case ARM::t2B:
4273 case ARM::t2Bcc:
4274 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4275 break;
4276 }
4277 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004278
Mihai Popaad18d3c2013-08-09 10:38:32 +00004279 // now decide on encoding size based on branch target range
4280 switch(Inst.getOpcode()) {
4281 // classify tB as either t2B or t1B based on range of immediate operand
4282 case ARM::tB: {
4283 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4284 if(!op->isSignedOffset<11, 1>() && isThumbTwo())
4285 Inst.setOpcode(ARM::t2B);
4286 break;
4287 }
4288 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4289 case ARM::tBcc: {
4290 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4291 if(!op->isSignedOffset<8, 1>() && isThumbTwo())
4292 Inst.setOpcode(ARM::t2Bcc);
4293 break;
4294 }
4295 }
4296 ((ARMOperand*)Operands[ImmOp])->addImmOperands(Inst, 1);
4297 ((ARMOperand*)Operands[CondOp])->addCondCodeOperands(Inst, 2);
4298}
4299
Bill Wendlinge18980a2010-11-06 22:36:58 +00004300/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004301/// or an error. The first token must be a '[' when called.
Bill Wendling2063b842010-11-18 23:43:05 +00004302bool ARMAsmParser::
Jim Grosbachd3595712011-08-03 23:50:40 +00004303parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004304 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004305 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004306 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004307 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004308 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004309
Sean Callanan936b0d32010-01-19 21:44:56 +00004310 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004311 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004312 if (BaseRegNum == -1)
4313 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004314
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004315 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004316 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004317 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4318 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004319 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004320
Jim Grosbachd3595712011-08-03 23:50:40 +00004321 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004322 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004323 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004324
Jim Grosbachd3595712011-08-03 23:50:40 +00004325 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004326 0, 0, false, S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004327
Jim Grosbach40700e02011-09-19 18:42:21 +00004328 // If there's a pre-indexing writeback marker, '!', just add it as a token
4329 // operand. It's rather odd, but syntactically valid.
4330 if (Parser.getTok().is(AsmToken::Exclaim)) {
4331 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4332 Parser.Lex(); // Eat the '!'.
4333 }
4334
Jim Grosbachd3595712011-08-03 23:50:40 +00004335 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004336 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004337
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004338 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4339 "Lost colon or comma in memory operand?!");
4340 if (Tok.is(AsmToken::Comma)) {
4341 Parser.Lex(); // Eat the comma.
4342 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004343
Jim Grosbacha95ec992011-10-11 17:29:55 +00004344 // If we have a ':', it's an alignment specifier.
4345 if (Parser.getTok().is(AsmToken::Colon)) {
4346 Parser.Lex(); // Eat the ':'.
4347 E = Parser.getTok().getLoc();
4348
4349 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004350 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004351 return true;
4352
4353 // The expression has to be a constant. Memory references with relocations
4354 // don't come through here, as they use the <label> forms of the relevant
4355 // instructions.
4356 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4357 if (!CE)
4358 return Error (E, "constant expression expected");
4359
4360 unsigned Align = 0;
4361 switch (CE->getValue()) {
4362 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004363 return Error(E,
4364 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4365 case 16: Align = 2; break;
4366 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004367 case 64: Align = 8; break;
4368 case 128: Align = 16; break;
4369 case 256: Align = 32; break;
4370 }
4371
4372 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004373 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004374 return Error(Parser.getTok().getLoc(), "']' expected");
4375 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004376 Parser.Lex(); // Eat right bracket token.
4377
4378 // Don't worry about range checking the value here. That's handled by
4379 // the is*() predicates.
4380 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0,
4381 ARM_AM::no_shift, 0, Align,
4382 false, S, E));
4383
4384 // If there's a pre-indexing writeback marker, '!', just add it as a token
4385 // operand.
4386 if (Parser.getTok().is(AsmToken::Exclaim)) {
4387 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4388 Parser.Lex(); // Eat the '!'.
4389 }
4390
4391 return false;
4392 }
4393
4394 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004395 // offset. Be friendly and also accept a plain integer (without a leading
4396 // hash) for gas compatibility.
4397 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004398 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004399 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004400 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004401 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004402 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004403
Owen Anderson967674d2011-08-29 19:36:44 +00004404 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004405 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004406 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004407 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004408
4409 // The expression has to be a constant. Memory references with relocations
4410 // don't come through here, as they use the <label> forms of the relevant
4411 // instructions.
4412 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4413 if (!CE)
4414 return Error (E, "constant expression expected");
4415
Owen Anderson967674d2011-08-29 19:36:44 +00004416 // If the constant was #-0, represent it as INT32_MIN.
4417 int32_t Val = CE->getValue();
4418 if (isNegative && Val == 0)
4419 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4420
Jim Grosbachd3595712011-08-03 23:50:40 +00004421 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004422 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004423 return Error(Parser.getTok().getLoc(), "']' expected");
4424 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004425 Parser.Lex(); // Eat right bracket token.
4426
4427 // Don't worry about range checking the value here. That's handled by
4428 // the is*() predicates.
4429 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004430 ARM_AM::no_shift, 0, 0,
4431 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004432
4433 // If there's a pre-indexing writeback marker, '!', just add it as a token
4434 // operand.
4435 if (Parser.getTok().is(AsmToken::Exclaim)) {
4436 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4437 Parser.Lex(); // Eat the '!'.
4438 }
4439
4440 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004441 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004442
4443 // The register offset is optionally preceded by a '+' or '-'
4444 bool isNegative = false;
4445 if (Parser.getTok().is(AsmToken::Minus)) {
4446 isNegative = true;
4447 Parser.Lex(); // Eat the '-'.
4448 } else if (Parser.getTok().is(AsmToken::Plus)) {
4449 // Nothing to do.
4450 Parser.Lex(); // Eat the '+'.
4451 }
4452
4453 E = Parser.getTok().getLoc();
4454 int OffsetRegNum = tryParseRegister();
4455 if (OffsetRegNum == -1)
4456 return Error(E, "register expected");
4457
4458 // If there's a shift operator, handle it.
4459 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004460 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004461 if (Parser.getTok().is(AsmToken::Comma)) {
4462 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004463 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004464 return true;
4465 }
4466
4467 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004468 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004469 return Error(Parser.getTok().getLoc(), "']' expected");
4470 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004471 Parser.Lex(); // Eat right bracket token.
4472
4473 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004474 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004475 S, E));
4476
Jim Grosbachc320c852011-08-05 21:28:30 +00004477 // If there's a pre-indexing writeback marker, '!', just add it as a token
4478 // operand.
4479 if (Parser.getTok().is(AsmToken::Exclaim)) {
4480 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4481 Parser.Lex(); // Eat the '!'.
4482 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004483
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004484 return false;
4485}
4486
Jim Grosbachd3595712011-08-03 23:50:40 +00004487/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004488/// ( lsl | lsr | asr | ror ) , # shift_amount
4489/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004490/// return true if it parses a shift otherwise it returns false.
4491bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4492 unsigned &Amount) {
4493 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004494 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004495 if (Tok.isNot(AsmToken::Identifier))
4496 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004497 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004498 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4499 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004500 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004501 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004502 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004503 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004504 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004505 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004506 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004507 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004508 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004509 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004510 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004511 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004512
Jim Grosbachd3595712011-08-03 23:50:40 +00004513 // rrx stands alone.
4514 Amount = 0;
4515 if (St != ARM_AM::rrx) {
4516 Loc = Parser.getTok().getLoc();
4517 // A '#' and a shift amount.
4518 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004519 if (HashTok.isNot(AsmToken::Hash) &&
4520 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004521 return Error(HashTok.getLoc(), "'#' expected");
4522 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004523
Jim Grosbachd3595712011-08-03 23:50:40 +00004524 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004525 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004526 return true;
4527 // Range check the immediate.
4528 // lsl, ror: 0 <= imm <= 31
4529 // lsr, asr: 0 <= imm <= 32
4530 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4531 if (!CE)
4532 return Error(Loc, "shift amount must be an immediate");
4533 int64_t Imm = CE->getValue();
4534 if (Imm < 0 ||
4535 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4536 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4537 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004538 // If <ShiftTy> #0, turn it into a no_shift.
4539 if (Imm == 0)
4540 St = ARM_AM::lsl;
4541 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4542 if (Imm == 32)
4543 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004544 Amount = Imm;
4545 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004546
4547 return false;
4548}
4549
Jim Grosbache7fbce72011-10-03 23:38:36 +00004550/// parseFPImm - A floating point immediate expression operand.
4551ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4552parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004553 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004554 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004555 // integer only.
4556 //
4557 // This routine still creates a generic Immediate operand, containing
4558 // a bitcast of the 64-bit floating point value. The various operands
4559 // that accept floats can check whether the value is valid for them
4560 // via the standard is*() predicates.
4561
Jim Grosbache7fbce72011-10-03 23:38:36 +00004562 SMLoc S = Parser.getTok().getLoc();
4563
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004564 if (Parser.getTok().isNot(AsmToken::Hash) &&
4565 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004566 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004567
4568 // Disambiguate the VMOV forms that can accept an FP immediate.
4569 // vmov.f32 <sreg>, #imm
4570 // vmov.f64 <dreg>, #imm
4571 // vmov.f32 <dreg>, #imm @ vector f32x2
4572 // vmov.f32 <qreg>, #imm @ vector f32x4
4573 //
4574 // There are also the NEON VMOV instructions which expect an
4575 // integer constant. Make sure we don't try to parse an FPImm
4576 // for these:
4577 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
4578 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]);
David Peixottoa872e0e2014-01-07 18:19:23 +00004579 bool isVmovf = TyOp->isToken() && (TyOp->getToken() == ".f32" ||
4580 TyOp->getToken() == ".f64");
4581 ARMOperand *Mnemonic = static_cast<ARMOperand*>(Operands[0]);
4582 bool isFconst = Mnemonic->isToken() && (Mnemonic->getToken() == "fconstd" ||
4583 Mnemonic->getToken() == "fconsts");
4584 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004585 return MatchOperand_NoMatch;
4586
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004587 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004588
4589 // Handle negation, as that still comes through as a separate token.
4590 bool isNegative = false;
4591 if (Parser.getTok().is(AsmToken::Minus)) {
4592 isNegative = true;
4593 Parser.Lex();
4594 }
4595 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004596 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004597 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004598 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004599 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4600 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004601 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004602 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004603 Operands.push_back(ARMOperand::CreateImm(
4604 MCConstantExpr::Create(IntVal, getContext()),
4605 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004606 return MatchOperand_Success;
4607 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004608 // Also handle plain integers. Instructions which allow floating point
4609 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00004610 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00004611 int64_t Val = Tok.getIntVal();
4612 Parser.Lex(); // Eat the token.
4613 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00004614 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004615 return MatchOperand_ParseFail;
4616 }
David Peixottoa872e0e2014-01-07 18:19:23 +00004617 float RealVal = ARM_AM::getFPImmFloat(Val);
4618 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
4619
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004620 Operands.push_back(ARMOperand::CreateImm(
4621 MCConstantExpr::Create(Val, getContext()), S,
4622 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004623 return MatchOperand_Success;
4624 }
4625
Jim Grosbach235c8d22012-01-19 02:47:30 +00004626 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004627 return MatchOperand_ParseFail;
4628}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004629
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004630/// Parse a arm instruction operand. For now this parses the operand regardless
4631/// of the mnemonic.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004632bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004633 StringRef Mnemonic) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004634 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004635
4636 // Check if the current operand has a custom associated parser, if so, try to
4637 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00004638 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4639 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004640 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00004641 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4642 // there was a match, but an error occurred, in which case, just return that
4643 // the operand parsing failed.
4644 if (ResTy == MatchOperand_ParseFail)
4645 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004646
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004647 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00004648 default:
4649 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00004650 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00004651 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00004652 // If we've seen a branch mnemonic, the next operand must be a label. This
4653 // is true even if the label is a register name. So "br r1" means branch to
4654 // label "r1".
4655 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
4656 if (!ExpectLabel) {
4657 if (!tryParseRegisterWithWriteBack(Operands))
4658 return false;
4659 int Res = tryParseShiftRegister(Operands);
4660 if (Res == 0) // success
4661 return false;
4662 else if (Res == -1) // irrecoverable error
4663 return true;
4664 // If this is VMRS, check for the apsr_nzcv operand.
4665 if (Mnemonic == "vmrs" &&
4666 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
4667 S = Parser.getTok().getLoc();
4668 Parser.Lex();
4669 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
4670 return false;
4671 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00004672 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004673
4674 // Fall though for the Identifier case that is not a register or a
4675 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00004676 }
Jim Grosbach4e380352011-10-26 21:14:08 +00004677 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00004678 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00004679 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00004680 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00004681 // This was not a register so parse other operands that start with an
4682 // identifier (like labels) as expressions and create them as immediates.
4683 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004684 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004685 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00004686 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004687 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00004688 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
4689 return false;
4690 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004691 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004692 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00004693 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004694 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004695 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00004696 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00004697 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004698 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004699 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00004700
4701 if (Parser.getTok().isNot(AsmToken::Colon)) {
4702 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4703 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004704 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00004705 return true;
4706 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
4707 if (CE) {
4708 int32_t Val = CE->getValue();
4709 if (isNegative && Val == 0)
4710 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
4711 }
4712 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4713 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00004714
4715 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00004716 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00004717 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
4718 if (Parser.getTok().is(AsmToken::Exclaim)) {
4719 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
4720 Parser.getTok().getLoc()));
4721 Parser.Lex(); // Eat exclaim token
4722 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004723 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00004724 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004725 // w/ a ':' after the '#', it's just like a plain ':'.
4726 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00004727 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004728 case AsmToken::Colon: {
4729 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00004730 // FIXME: Check it's an expression prefix,
4731 // e.g. (FOO - :lower16:BAR) isn't legal.
4732 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004733 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004734 return true;
4735
Evan Cheng965b3c72011-01-13 07:58:56 +00004736 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004737 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004738 return true;
4739
Evan Cheng965b3c72011-01-13 07:58:56 +00004740 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00004741 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00004742 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00004743 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00004744 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004745 }
David Peixottoe407d092013-12-19 18:12:36 +00004746 case AsmToken::Equal: {
4747 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
4748 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
4749
David Peixottoe407d092013-12-19 18:12:36 +00004750 Parser.Lex(); // Eat '='
4751 const MCExpr *SubExprVal;
4752 if (getParser().parseExpression(SubExprVal))
4753 return true;
4754 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4755
David Peixottob9b73622014-02-04 17:22:40 +00004756 const MCExpr *CPLoc = getTargetStreamer().addConstantPoolEntry(SubExprVal);
David Peixottoe407d092013-12-19 18:12:36 +00004757 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
4758 return false;
4759 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004760 }
4761}
4762
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004763// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00004764// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004765bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng965b3c72011-01-13 07:58:56 +00004766 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004767
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00004768 // consume an optional '#' (GNU compatibility)
4769 if (getLexer().is(AsmToken::Hash))
4770 Parser.Lex();
4771
Jason W Kim1f7bc072011-01-11 23:53:41 +00004772 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00004773 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00004774 Parser.Lex(); // Eat ':'
4775
4776 if (getLexer().isNot(AsmToken::Identifier)) {
4777 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
4778 return true;
4779 }
4780
4781 StringRef IDVal = Parser.getTok().getIdentifier();
4782 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004783 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004784 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004785 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004786 } else {
4787 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
4788 return true;
4789 }
4790 Parser.Lex();
4791
4792 if (getLexer().isNot(AsmToken::Colon)) {
4793 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
4794 return true;
4795 }
4796 Parser.Lex(); // Eat the last ':'
4797 return false;
4798}
4799
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004800/// \brief Given a mnemonic, split out possible predication code and carry
4801/// setting letters to form a canonical mnemonic and flags.
4802//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004803// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004804// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004805StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004806 unsigned &PredicationCode,
4807 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004808 unsigned &ProcessorIMod,
4809 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004810 PredicationCode = ARMCC::AL;
4811 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004812 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004813
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004814 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004815 //
4816 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004817 if ((Mnemonic == "movs" && isThumb()) ||
4818 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
4819 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
4820 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
4821 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00004822 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004823 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
4824 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00004825 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00004826 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004827 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
4828 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
4829 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004830 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00004831
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004832 // First, split out any predication code. Ignore mnemonics we know aren't
4833 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00004834 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00004835 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00004836 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00004837 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004838 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
4839 .Case("eq", ARMCC::EQ)
4840 .Case("ne", ARMCC::NE)
4841 .Case("hs", ARMCC::HS)
4842 .Case("cs", ARMCC::HS)
4843 .Case("lo", ARMCC::LO)
4844 .Case("cc", ARMCC::LO)
4845 .Case("mi", ARMCC::MI)
4846 .Case("pl", ARMCC::PL)
4847 .Case("vs", ARMCC::VS)
4848 .Case("vc", ARMCC::VC)
4849 .Case("hi", ARMCC::HI)
4850 .Case("ls", ARMCC::LS)
4851 .Case("ge", ARMCC::GE)
4852 .Case("lt", ARMCC::LT)
4853 .Case("gt", ARMCC::GT)
4854 .Case("le", ARMCC::LE)
4855 .Case("al", ARMCC::AL)
4856 .Default(~0U);
4857 if (CC != ~0U) {
4858 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
4859 PredicationCode = CC;
4860 }
Bill Wendling193961b2010-10-29 23:50:21 +00004861 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00004862
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004863 // Next, determine if we have a carry setting bit. We explicitly ignore all
4864 // the instructions we know end in 's'.
4865 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00004866 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004867 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
4868 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
4869 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00004870 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00004871 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00004872 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00004873 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00004874 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00004875 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004876 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
4877 CarrySetting = true;
4878 }
4879
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004880 // The "cps" instruction can have a interrupt mode operand which is glued into
4881 // the mnemonic. Check if this is the case, split it and parse the imod op
4882 if (Mnemonic.startswith("cps")) {
4883 // Split out any imod code.
4884 unsigned IMod =
4885 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
4886 .Case("ie", ARM_PROC::IE)
4887 .Case("id", ARM_PROC::ID)
4888 .Default(~0U);
4889 if (IMod != ~0U) {
4890 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
4891 ProcessorIMod = IMod;
4892 }
4893 }
4894
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004895 // The "it" instruction has the condition mask on the end of the mnemonic.
4896 if (Mnemonic.startswith("it")) {
4897 ITMask = Mnemonic.slice(2, Mnemonic.size());
4898 Mnemonic = Mnemonic.slice(0, 2);
4899 }
4900
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004901 return Mnemonic;
4902}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004903
4904/// \brief Given a canonical mnemonic, determine if the instruction ever allows
4905/// inclusion of carry set or predication code operands.
4906//
4907// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00004908void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00004909getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
4910 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004911 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
4912 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004913 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004914 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004915 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004916 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004917 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00004918 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004919 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004920 Mnemonic == "mla" || Mnemonic == "smlal" ||
4921 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004922 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00004923 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00004924 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004925
Tim Northover2c45a382013-06-26 16:52:40 +00004926 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
4927 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Joey Gouly2f8890e2013-09-18 09:45:55 +00004928 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic.startswith("crc32") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00004929 Mnemonic.startswith("cps") || Mnemonic.startswith("vsel") ||
4930 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004931 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
4932 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Amara Emerson33089092013-09-19 11:59:01 +00004933 Mnemonic == "vrintm" || Mnemonic.startswith("aes") ||
4934 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
4935 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00004936 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004937 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00004938 } else if (!isThumb()) {
4939 // Some instructions are only predicable in Thumb mode
4940 CanAcceptPredicationCode
4941 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
4942 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
4943 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
4944 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
4945 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
4946 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
4947 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
4948 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00004949 if (hasV6MOps())
4950 CanAcceptPredicationCode = Mnemonic != "movs";
4951 else
4952 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00004953 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004954 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004955}
4956
Jim Grosbach7283da92011-08-16 21:12:37 +00004957bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
4958 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004959 // FIXME: This is all horribly hacky. We really need a better way to deal
4960 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00004961
4962 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
4963 // another does not. Specifically, the MOVW instruction does not. So we
4964 // special case it here and remove the defaulted (non-setting) cc_out
4965 // operand if that's the instruction we're trying to match.
4966 //
4967 // We do this as post-processing of the explicit operands rather than just
4968 // conditionally adding the cc_out in the first place because we need
4969 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00004970 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbach7283da92011-08-16 21:12:37 +00004971 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
4972 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
4973 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4974 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00004975
4976 // Register-register 'add' for thumb does not have a cc_out operand
4977 // when there are only two register operands.
4978 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
4979 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4980 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4981 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4982 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004983 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004984 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
4985 // have to check the immediate range here since Thumb2 has a variant
4986 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004987 if (((isThumb() && Mnemonic == "add") ||
4988 (isThumbTwo() && Mnemonic == "sub")) &&
4989 Operands.size() == 6 &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004990 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4991 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4992 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004993 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00004994 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) ||
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004995 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004996 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004997 // For Thumb2, add/sub immediate does not have a cc_out operand for the
4998 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004999 // selecting via the generic "add" mnemonic, so to know that we
5000 // should remove the cc_out operand, we have to explicitly check that
5001 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005002 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
5003 Operands.size() == 6 &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005004 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5005 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5006 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5007 // Nest conditions rather than one big 'if' statement for readability.
5008 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005009 // If both registers are low, we're in an IT block, and the immediate is
5010 // in range, we should use encoding T1 instead, which has a cc_out.
5011 if (inITBlock() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005012 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005013 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
5014 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
5015 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005016 // Check against T3. If the second register is the PC, this is an
5017 // alternate form of ADR, which uses encoding T4, so check for that too.
5018 if (static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC &&
5019 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
5020 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005021
5022 // Otherwise, we use encoding T4, which does not have a cc_out
5023 // operand.
5024 return true;
5025 }
5026
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005027 // The thumb2 multiply instruction doesn't have a CCOut register, so
5028 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5029 // use the 16-bit encoding or not.
5030 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
5031 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5032 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5033 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5034 static_cast<ARMOperand*>(Operands[5])->isReg() &&
5035 // If the registers aren't low regs, the destination reg isn't the
5036 // same as one of the source regs, or the cc_out operand is zero
5037 // outside of an IT block, we have to use the 32-bit encoding, so
5038 // remove the cc_out operand.
5039 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5040 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
Jim Grosbach6efa7b92011-11-15 19:29:45 +00005041 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) ||
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005042 !inITBlock() ||
5043 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
5044 static_cast<ARMOperand*>(Operands[5])->getReg() &&
5045 static_cast<ARMOperand*>(Operands[3])->getReg() !=
5046 static_cast<ARMOperand*>(Operands[4])->getReg())))
5047 return true;
5048
Jim Grosbachefa7e952011-11-15 19:55:16 +00005049 // Also check the 'mul' syntax variant that doesn't specify an explicit
5050 // destination register.
5051 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
5052 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5053 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5054 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5055 // If the registers aren't low regs or the cc_out operand is zero
5056 // outside of an IT block, we have to use the 32-bit encoding, so
5057 // remove the cc_out operand.
5058 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5059 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
5060 !inITBlock()))
5061 return true;
5062
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005063
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005064
Jim Grosbach4b701af2011-08-24 21:42:27 +00005065 // Register-register 'add/sub' for thumb does not have a cc_out operand
5066 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5067 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5068 // right, this will result in better diagnostics (which operand is off)
5069 // anyway.
5070 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5071 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005072 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5073 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005074 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5075 (static_cast<ARMOperand*>(Operands[4])->isImm() ||
5076 (Operands.size() == 6 &&
5077 static_cast<ARMOperand*>(Operands[5])->isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005078 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005079
Jim Grosbach7283da92011-08-16 21:12:37 +00005080 return false;
5081}
5082
Joey Goulye8602552013-07-19 16:34:16 +00005083bool ARMAsmParser::shouldOmitPredicateOperand(
5084 StringRef Mnemonic, SmallVectorImpl<MCParsedAsmOperand *> &Operands) {
5085 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5086 unsigned RegIdx = 3;
5087 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
5088 static_cast<ARMOperand *>(Operands[2])->getToken() == ".f32") {
5089 if (static_cast<ARMOperand *>(Operands[3])->isToken() &&
5090 static_cast<ARMOperand *>(Operands[3])->getToken() == ".f32")
5091 RegIdx = 4;
5092
5093 if (static_cast<ARMOperand *>(Operands[RegIdx])->isReg() &&
5094 (ARMMCRegisterClasses[ARM::DPRRegClassID]
5095 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()) ||
5096 ARMMCRegisterClasses[ARM::QPRRegClassID]
5097 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg())))
5098 return true;
5099 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005100 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005101}
5102
Jim Grosbach12952fe2011-11-11 23:08:10 +00005103static bool isDataTypeToken(StringRef Tok) {
5104 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5105 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5106 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5107 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5108 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5109 Tok == ".f" || Tok == ".d";
5110}
5111
5112// FIXME: This bit should probably be handled via an explicit match class
5113// in the .td files that matches the suffix instead of having it be
5114// a literal string token the way it is now.
5115static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5116 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5117}
Chad Rosier9f7a2212013-04-18 22:35:36 +00005118static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features,
5119 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005120
5121static bool RequiresVFPRegListValidation(StringRef Inst,
5122 bool &AcceptSinglePrecisionOnly,
5123 bool &AcceptDoublePrecisionOnly) {
5124 if (Inst.size() < 7)
5125 return false;
5126
5127 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5128 StringRef AddressingMode = Inst.substr(4, 2);
5129 if (AddressingMode == "ia" || AddressingMode == "db" ||
5130 AddressingMode == "ea" || AddressingMode == "fd") {
5131 AcceptSinglePrecisionOnly = Inst[6] == 's';
5132 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5133 return true;
5134 }
5135 }
5136
5137 return false;
5138}
5139
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005140/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005141bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
5142 SMLoc NameLoc,
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005143 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005144 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005145 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005146 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005147 bool AcceptDoublePrecisionOnly;
5148 RequireVFPRegisterListCheck =
5149 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5150 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005151
Jim Grosbach8be2f652011-12-09 23:34:09 +00005152 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005153 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005154 // The generic tblgen'erated code does this later, at the start of
5155 // MatchInstructionImpl(), but that's too late for aliases that include
5156 // any sort of suffix.
5157 unsigned AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005158 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5159 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005160
Jim Grosbachab5830e2011-12-14 02:16:11 +00005161 // First check for the ARM-specific .req directive.
5162 if (Parser.getTok().is(AsmToken::Identifier) &&
5163 Parser.getTok().getIdentifier() == ".req") {
5164 parseDirectiveReq(Name, NameLoc);
5165 // We always return 'error' for this, as we're done with this
5166 // statement and don't need to match the 'instruction."
5167 return true;
5168 }
5169
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005170 // Create the leading tokens for the mnemonic, split by '.' characters.
5171 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005172 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005173
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005174 // Split out the predication code and carry setting flag from the mnemonic.
5175 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005176 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005177 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005178 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005179 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005180 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005181
Jim Grosbach1c171b12011-08-25 17:23:55 +00005182 // In Thumb1, only the branch (B) instruction can be predicated.
5183 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005184 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005185 return Error(NameLoc, "conditional execution not supported in Thumb1");
5186 }
5187
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005188 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5189
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005190 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5191 // is the mask as it will be for the IT encoding if the conditional
5192 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5193 // where the conditional bit0 is zero, the instruction post-processing
5194 // will adjust the mask accordingly.
5195 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005196 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5197 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005198 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005199 return Error(Loc, "too many conditions on IT instruction");
5200 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005201 unsigned Mask = 8;
5202 for (unsigned i = ITMask.size(); i != 0; --i) {
5203 char pos = ITMask[i - 1];
5204 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005205 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005206 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005207 }
5208 Mask >>= 1;
5209 if (ITMask[i - 1] == 't')
5210 Mask |= 8;
5211 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005212 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005213 }
5214
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005215 // FIXME: This is all a pretty gross hack. We should automatically handle
5216 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005217
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005218 // Next, add the CCOut and ConditionCode operands, if needed.
5219 //
5220 // For mnemonics which can ever incorporate a carry setting bit or predication
5221 // code, our matching model involves us always generating CCOut and
5222 // ConditionCode operands to match the mnemonic "as written" and then we let
5223 // the matcher deal with finding the right instruction or generating an
5224 // appropriate error.
5225 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005226 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005227
Jim Grosbach03a8a162011-07-14 22:04:21 +00005228 // If we had a carry-set on an instruction that can't do that, issue an
5229 // error.
5230 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005231 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005232 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005233 "' can not set flags, but 's' suffix specified");
5234 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005235 // If we had a predication code on an instruction that can't do that, issue an
5236 // error.
5237 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005238 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005239 return Error(NameLoc, "instruction '" + Mnemonic +
5240 "' is not predicable, but condition code specified");
5241 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005242
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005243 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005244 if (CanAcceptCarrySet) {
5245 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005246 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005247 Loc));
5248 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005249
5250 // Add the predication code operand, if necessary.
5251 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005252 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5253 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005254 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005255 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005256 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005257
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005258 // Add the processor imod operand, if necessary.
5259 if (ProcessorIMod) {
5260 Operands.push_back(ARMOperand::CreateImm(
5261 MCConstantExpr::Create(ProcessorIMod, getContext()),
5262 NameLoc, NameLoc));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005263 }
5264
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005265 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005266 while (Next != StringRef::npos) {
5267 Start = Next;
5268 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005269 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005270
Jim Grosbach12952fe2011-11-11 23:08:10 +00005271 // Some NEON instructions have an optional datatype suffix that is
5272 // completely ignored. Check for that.
5273 if (isDataTypeToken(ExtraToken) &&
5274 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5275 continue;
5276
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005277 // For for ARM mode generate an error if the .n qualifier is used.
5278 if (ExtraToken == ".n" && !isThumb()) {
5279 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005280 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005281 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5282 "arm mode");
5283 }
5284
5285 // The .n qualifier is always discarded as that is what the tables
5286 // and matcher expect. In ARM mode the .w qualifier has no effect,
5287 // so discard it to avoid errors that can be caused by the matcher.
5288 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005289 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5290 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5291 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005292 }
5293
5294 // Read the remaining operands.
5295 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005296 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005297 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005298 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005299 return true;
5300 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005301
5302 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005303 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005304
5305 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005306 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005307 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005308 return true;
5309 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005310 }
5311 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005312
Chris Lattnera2a9d162010-09-11 16:18:25 +00005313 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005314 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005315 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005316 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005317 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005318
Chris Lattner91689c12010-09-08 05:10:46 +00005319 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005320
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005321 if (RequireVFPRegisterListCheck) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005322 ARMOperand *Op = static_cast<ARMOperand*>(Operands.back());
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005323 if (AcceptSinglePrecisionOnly && !Op->isSPRRegList())
5324 return Error(Op->getStartLoc(),
5325 "VFP/Neon single precision register expected");
5326 if (AcceptDoublePrecisionOnly && !Op->isDPRRegList())
5327 return Error(Op->getStartLoc(),
5328 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005329 }
5330
Jim Grosbach7283da92011-08-16 21:12:37 +00005331 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5332 // do and don't have a cc_out optional-def operand. With some spot-checks
5333 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005334 // parse and adjust accordingly before actually matching. We shouldn't ever
5335 // try to remove a cc_out operand that was explicitly set on the the
5336 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5337 // table driven matcher doesn't fit well with the ARM instruction set.
5338 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005339 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5340 Operands.erase(Operands.begin() + 1);
5341 delete Op;
5342 }
5343
Joey Goulye8602552013-07-19 16:34:16 +00005344 // Some instructions have the same mnemonic, but don't always
5345 // have a predicate. Distinguish them here and delete the
5346 // predicate if needed.
5347 if (shouldOmitPredicateOperand(Mnemonic, Operands)) {
5348 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5349 Operands.erase(Operands.begin() + 1);
5350 delete Op;
5351 }
5352
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005353 // ARM mode 'blx' need special handling, as the register operand version
5354 // is predicable, but the label operand version is not. So, we can't rely
5355 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005356 // a k_CondCode operand in the list. If we're trying to match the label
5357 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005358 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
5359 static_cast<ARMOperand*>(Operands[2])->isImm()) {
5360 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5361 Operands.erase(Operands.begin() + 1);
5362 delete Op;
5363 }
Jim Grosbach8cffa282011-08-11 23:51:13 +00005364
Weiming Zhao8f56f882012-11-16 21:55:34 +00005365 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5366 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5367 // a single GPRPair reg operand is used in the .td file to replace the two
5368 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5369 // expressed as a GPRPair, so we have to manually merge them.
5370 // FIXME: We would really like to be able to tablegen'erate this.
5371 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005372 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5373 Mnemonic == "stlexd")) {
5374 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005375 unsigned Idx = isLoad ? 2 : 3;
5376 ARMOperand* Op1 = static_cast<ARMOperand*>(Operands[Idx]);
5377 ARMOperand* Op2 = static_cast<ARMOperand*>(Operands[Idx+1]);
5378
5379 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5380 // Adjust only if Op1 and Op2 are GPRs.
5381 if (Op1->isReg() && Op2->isReg() && MRC.contains(Op1->getReg()) &&
5382 MRC.contains(Op2->getReg())) {
5383 unsigned Reg1 = Op1->getReg();
5384 unsigned Reg2 = Op2->getReg();
5385 unsigned Rt = MRI->getEncodingValue(Reg1);
5386 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5387
5388 // Rt2 must be Rt + 1 and Rt must be even.
5389 if (Rt + 1 != Rt2 || (Rt & 1)) {
5390 Error(Op2->getStartLoc(), isLoad ?
5391 "destination operands must be sequential" :
5392 "source operands must be sequential");
5393 return true;
5394 }
5395 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5396 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
5397 Operands.erase(Operands.begin() + Idx, Operands.begin() + Idx + 2);
5398 Operands.insert(Operands.begin() + Idx, ARMOperand::CreateReg(
5399 NewReg, Op1->getStartLoc(), Op2->getEndLoc()));
5400 delete Op1;
5401 delete Op2;
5402 }
5403 }
5404
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005405 // GNU Assembler extension (compatibility)
5406 if ((Mnemonic == "ldrd" || Mnemonic == "strd") && !isThumb() &&
5407 Operands.size() == 4) {
5408 ARMOperand *Op = static_cast<ARMOperand *>(Operands[2]);
5409 assert(Op->isReg() && "expected register argument");
5410 assert(MRI->getMatchingSuperReg(Op->getReg(), ARM::gsub_0,
5411 &MRI->getRegClass(ARM::GPRPairRegClassID))
5412 && "expected register pair");
5413 Operands.insert(Operands.begin() + 3,
5414 ARMOperand::CreateReg(Op->getReg() + 1, Op->getStartLoc(),
5415 Op->getEndLoc()));
5416 }
5417
Kevin Enderby78f95722013-07-31 21:05:30 +00005418 // FIXME: As said above, this is all a pretty gross hack. This instruction
5419 // does not fit with other "subs" and tblgen.
5420 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5421 // so the Mnemonic is the original name "subs" and delete the predicate
5422 // operand so it will match the table entry.
5423 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
5424 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5425 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::PC &&
5426 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5427 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::LR &&
5428 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5429 ARMOperand *Op0 = static_cast<ARMOperand*>(Operands[0]);
5430 Operands.erase(Operands.begin());
5431 delete Op0;
5432 Operands.insert(Operands.begin(), ARMOperand::CreateToken(Name, NameLoc));
5433
5434 ARMOperand *Op1 = static_cast<ARMOperand*>(Operands[1]);
5435 Operands.erase(Operands.begin() + 1);
5436 delete Op1;
5437 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005438 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005439}
5440
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005441// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005442
5443// return 'true' if register list contains non-low GPR registers,
5444// 'false' otherwise. If Reg is in the register list or is HiReg, set
5445// 'containsReg' to true.
5446static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5447 unsigned HiReg, bool &containsReg) {
5448 containsReg = false;
5449 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5450 unsigned OpReg = Inst.getOperand(i).getReg();
5451 if (OpReg == Reg)
5452 containsReg = true;
5453 // Anything other than a low register isn't legal here.
5454 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5455 return true;
5456 }
5457 return false;
5458}
5459
Jim Grosbacha31f2232011-09-07 18:05:34 +00005460// Check if the specified regisgter is in the register list of the inst,
5461// starting at the indicated operand number.
5462static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5463 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5464 unsigned OpReg = Inst.getOperand(i).getReg();
5465 if (OpReg == Reg)
5466 return true;
5467 }
5468 return false;
5469}
5470
Richard Barton8d519fe2013-09-05 14:14:19 +00005471// Return true if instruction has the interesting property of being
5472// allowed in IT blocks, but not being predicable.
5473static bool instIsBreakpoint(const MCInst &Inst) {
5474 return Inst.getOpcode() == ARM::tBKPT ||
5475 Inst.getOpcode() == ARM::BKPT ||
5476 Inst.getOpcode() == ARM::tHLT ||
5477 Inst.getOpcode() == ARM::HLT;
5478
5479}
5480
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005481// FIXME: We would really like to be able to tablegen'erate this.
5482bool ARMAsmParser::
5483validateInstruction(MCInst &Inst,
5484 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00005485 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00005486 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00005487
Jim Grosbached16ec42011-08-29 22:24:09 +00005488 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00005489 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00005490 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00005491 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005492 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005493 if (ITState.FirstCond)
5494 ITState.FirstCond = false;
5495 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00005496 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005497 // The instruction must be predicable.
5498 if (!MCID.isPredicable())
5499 return Error(Loc, "instructions in IT block must be predicable");
5500 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005501 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00005502 ARMCC::getOppositeCondition(ITState.Cond);
5503 if (Cond != ITCond) {
5504 // Find the condition code Operand to get its SMLoc information.
5505 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005506 for (unsigned I = 1; I < Operands.size(); ++I)
5507 if (static_cast<ARMOperand*>(Operands[I])->isCondCode())
5508 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00005509 return Error(CondLoc, "incorrect condition in IT block; got '" +
5510 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5511 "', but expected '" +
5512 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5513 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00005514 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00005515 } else if (isThumbTwo() && MCID.isPredicable() &&
5516 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00005517 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
5518 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00005519 return Error(Loc, "predicated instructions must be in IT block");
5520
Tilmann Scheller255722b2013-09-30 16:11:48 +00005521 const unsigned Opcode = Inst.getOpcode();
5522 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00005523 case ARM::LDRD:
5524 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005525 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00005526 const unsigned RtReg = Inst.getOperand(0).getReg();
5527
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005528 // Rt can't be R14.
5529 if (RtReg == ARM::LR)
5530 return Error(Operands[3]->getStartLoc(),
5531 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005532
5533 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005534 // Rt must be even-numbered.
5535 if ((Rt & 1) == 1)
5536 return Error(Operands[3]->getStartLoc(),
5537 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005538
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005539 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00005540 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005541 if (Rt2 != Rt + 1)
5542 return Error(Operands[3]->getStartLoc(),
5543 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005544
5545 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
5546 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
5547 // For addressing modes with writeback, the base register needs to be
5548 // different from the destination registers.
5549 if (Rn == Rt || Rn == Rt2)
5550 return Error(Operands[3]->getStartLoc(),
5551 "base register needs to be different from destination "
5552 "registers");
5553 }
5554
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005555 return false;
5556 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005557 case ARM::t2LDRDi8:
5558 case ARM::t2LDRD_PRE:
5559 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00005560 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005561 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5562 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5563 if (Rt2 == Rt)
5564 return Error(Operands[3]->getStartLoc(),
5565 "destination operands can't be identical");
5566 return false;
5567 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00005568 case ARM::STRD: {
5569 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005570 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5571 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00005572 if (Rt2 != Rt + 1)
5573 return Error(Operands[3]->getStartLoc(),
5574 "source operands must be sequential");
5575 return false;
5576 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00005577 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005578 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005579 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005580 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5581 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005582 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00005583 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005584 "source operands must be sequential");
5585 return false;
5586 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00005587 case ARM::SBFX:
5588 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005589 // Width must be in range [1, 32-lsb].
5590 unsigned LSB = Inst.getOperand(2).getImm();
5591 unsigned Widthm1 = Inst.getOperand(3).getImm();
5592 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00005593 return Error(Operands[5]->getStartLoc(),
5594 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00005595 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00005596 }
Tim Northover08a86602013-10-22 19:00:39 +00005597 // Notionally handles ARM::tLDMIA_UPD too.
Jim Grosbach90103cc2011-08-18 21:50:53 +00005598 case ARM::tLDMIA: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005599 // If we're parsing Thumb2, the .w variant is available and handles
Tilmann Schellerbe904772013-09-30 17:57:30 +00005600 // most cases that are normally illegal for a Thumb1 LDM instruction.
5601 // We'll make the transformation in processInstruction() if necessary.
Jim Grosbacha31f2232011-09-07 18:05:34 +00005602 //
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00005603 // Thumb LDM instructions are writeback iff the base register is not
Jim Grosbach90103cc2011-08-18 21:50:53 +00005604 // in the register list.
5605 unsigned Rn = Inst.getOperand(0).getReg();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005606 bool HasWritebackToken =
Jim Grosbach139acd22011-08-22 23:01:07 +00005607 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
5608 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Tilmann Schellerbe904772013-09-30 17:57:30 +00005609 bool ListContainsBase;
5610 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
5611 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
Jim Grosbach169b2be2011-08-23 18:13:04 +00005612 "registers must be in range r0-r7");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005613 // If we should have writeback, then there should be a '!' token.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005614 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
Jim Grosbach90103cc2011-08-18 21:50:53 +00005615 return Error(Operands[2]->getStartLoc(),
5616 "writeback operator '!' expected");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005617 // If we should not have writeback, there must not be a '!'. This is
5618 // true even for the 32-bit wide encodings.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005619 if (ListContainsBase && HasWritebackToken)
Jim Grosbach139acd22011-08-22 23:01:07 +00005620 return Error(Operands[3]->getStartLoc(),
5621 "writeback operator '!' not allowed when base register "
5622 "in register list");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005623
5624 break;
5625 }
Tim Northover08a86602013-10-22 19:00:39 +00005626 case ARM::LDMIA_UPD:
5627 case ARM::LDMDB_UPD:
5628 case ARM::LDMIB_UPD:
5629 case ARM::LDMDA_UPD:
5630 // ARM variants loading and updating the same register are only officially
5631 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
5632 if (!hasV7Ops())
5633 break;
5634 // Fallthrough
5635 case ARM::t2LDMIA_UPD:
5636 case ARM::t2LDMDB_UPD:
5637 case ARM::t2STMIA_UPD:
5638 case ARM::t2STMDB_UPD: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005639 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
Tim Northover741e6ef2013-10-24 09:37:18 +00005640 return Error(Operands.back()->getStartLoc(),
5641 "writeback register not allowed in register list");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005642 break;
5643 }
Tim Northover8eaf1542013-11-12 21:32:41 +00005644 case ARM::sysLDMIA_UPD:
5645 case ARM::sysLDMDA_UPD:
5646 case ARM::sysLDMDB_UPD:
5647 case ARM::sysLDMIB_UPD:
5648 if (!listContainsReg(Inst, 3, ARM::PC))
5649 return Error(Operands[4]->getStartLoc(),
5650 "writeback register only allowed on system LDM "
5651 "if PC in register-list");
5652 break;
5653 case ARM::sysSTMIA_UPD:
5654 case ARM::sysSTMDA_UPD:
5655 case ARM::sysSTMDB_UPD:
5656 case ARM::sysSTMIB_UPD:
5657 return Error(Operands[2]->getStartLoc(),
5658 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005659 case ARM::tMUL: {
5660 // The second source operand must be the same register as the destination
5661 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00005662 //
5663 // In this case, we must directly check the parsed operands because the
5664 // cvtThumbMultiply() function is written in such a way that it guarantees
5665 // this first statement is always true for the new Inst. Essentially, the
5666 // destination is unconditionally copied into the second source operand
5667 // without checking to see if it matches what we actually parsed.
Chad Rosier8513ffb2012-08-30 23:20:38 +00005668 if (Operands.size() == 6 &&
5669 (((ARMOperand*)Operands[3])->getReg() !=
5670 ((ARMOperand*)Operands[5])->getReg()) &&
5671 (((ARMOperand*)Operands[3])->getReg() !=
5672 ((ARMOperand*)Operands[4])->getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00005673 return Error(Operands[3]->getStartLoc(),
5674 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005675 }
5676 break;
5677 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005678 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
5679 // so only issue a diagnostic for thumb1. The instructions will be
5680 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005681 case ARM::tPOP: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005682 bool ListContainsBase;
5683 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005684 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005685 return Error(Operands[2]->getStartLoc(),
5686 "registers must be in range r0-r7 or pc");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005687 break;
5688 }
5689 case ARM::tPUSH: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005690 bool ListContainsBase;
5691 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005692 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005693 return Error(Operands[2]->getStartLoc(),
5694 "registers must be in range r0-r7 or lr");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005695 break;
5696 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00005697 case ARM::tSTMIA_UPD: {
Tim Northover08a86602013-10-22 19:00:39 +00005698 bool ListContainsBase, InvalidLowList;
5699 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
5700 0, ListContainsBase);
5701 if (InvalidLowList && !isThumbTwo())
Jim Grosbachd80d1692011-08-23 18:15:37 +00005702 return Error(Operands[4]->getStartLoc(),
5703 "registers must be in range r0-r7");
Tim Northover08a86602013-10-22 19:00:39 +00005704
5705 // This would be converted to a 32-bit stm, but that's not valid if the
5706 // writeback register is in the list.
5707 if (InvalidLowList && ListContainsBase)
5708 return Error(Operands[4]->getStartLoc(),
5709 "writeback operator '!' not allowed when base register "
5710 "in register list");
Jim Grosbachd80d1692011-08-23 18:15:37 +00005711 break;
5712 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00005713 case ARM::tADDrSP: {
5714 // If the non-SP source operand and the destination operand are not the
5715 // same, we need thumb2 (for the wide encoding), or we have an error.
5716 if (!isThumbTwo() &&
5717 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
5718 return Error(Operands[4]->getStartLoc(),
5719 "source register must be the same as destination");
5720 }
5721 break;
5722 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005723 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005724 case ARM::tB:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005725 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<11, 1>())
5726 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005727 break;
5728 case ARM::t2B: {
5729 int op = (Operands[2]->isImm()) ? 2 : 3;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005730 if (!(static_cast<ARMOperand*>(Operands[op]))->isSignedOffset<24, 1>())
5731 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005732 break;
5733 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005734 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005735 case ARM::tBcc:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005736 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<8, 1>())
5737 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005738 break;
5739 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005740 int Op = (Operands[2]->isImm()) ? 2 : 3;
5741 if (!(static_cast<ARMOperand*>(Operands[Op]))->isSignedOffset<20, 1>())
5742 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005743 break;
5744 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005745 }
5746
5747 return false;
5748}
5749
Jim Grosbach1a747242012-01-23 23:45:44 +00005750static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00005751 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005752 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005753 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005754 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5755 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5756 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5757 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5758 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5759 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5760 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
5761 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
5762 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005763
5764 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005765 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5766 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5767 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5768 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5769 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005770
Jim Grosbach1e946a42012-01-24 00:43:12 +00005771 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5772 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5773 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5774 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5775 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005776
Jim Grosbach1e946a42012-01-24 00:43:12 +00005777 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
5778 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
5779 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
5780 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
5781 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00005782
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005783 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005784 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5785 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5786 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5787 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
5788 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5789 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5790 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5791 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5792 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
5793 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5794 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
5795 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
5796 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
5797 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
5798 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005799
Jim Grosbach1a747242012-01-23 23:45:44 +00005800 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005801 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5802 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5803 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5804 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5805 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5806 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5807 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5808 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5809 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5810 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5811 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5812 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5813 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
5814 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
5815 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
5816 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
5817 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
5818 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00005819
Jim Grosbach8e2722c2012-01-24 18:53:13 +00005820 // VST4LN
5821 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5822 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5823 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5824 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
5825 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5826 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5827 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5828 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5829 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
5830 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5831 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
5832 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
5833 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
5834 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
5835 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
5836
Jim Grosbachda70eac2012-01-24 00:58:13 +00005837 // VST4
5838 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5839 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5840 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5841 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5842 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5843 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5844 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5845 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5846 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5847 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5848 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5849 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5850 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
5851 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
5852 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
5853 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
5854 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
5855 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00005856 }
5857}
5858
Jim Grosbach1a747242012-01-23 23:45:44 +00005859static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00005860 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005861 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005862 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005863 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5864 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5865 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5866 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5867 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5868 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5869 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
5870 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
5871 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005872
5873 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005874 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5875 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5876 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5877 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
5878 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5879 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5880 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5881 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5882 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
5883 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5884 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
5885 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
5886 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
5887 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
5888 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005889
Jim Grosbachb78403c2012-01-24 23:47:04 +00005890 // VLD3DUP
5891 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5892 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5893 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5894 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
5895 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPq16_UPD;
5896 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5897 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5898 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5899 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5900 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
5901 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
5902 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5903 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
5904 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
5905 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
5906 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
5907 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
5908 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
5909
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005910 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005911 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5912 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5913 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5914 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
5915 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5916 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5917 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5918 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5919 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
5920 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5921 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
5922 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
5923 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
5924 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
5925 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00005926
5927 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005928 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5929 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5930 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5931 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5932 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5933 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5934 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5935 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5936 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5937 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5938 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5939 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5940 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
5941 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
5942 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
5943 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
5944 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
5945 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00005946
Jim Grosbach14952a02012-01-24 18:37:25 +00005947 // VLD4LN
5948 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5949 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5950 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5951 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNq16_UPD;
5952 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5953 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5954 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5955 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5956 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
5957 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5958 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
5959 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
5960 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
5961 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
5962 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
5963
Jim Grosbach086cbfa2012-01-25 00:01:08 +00005964 // VLD4DUP
5965 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5966 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5967 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5968 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
5969 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
5970 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5971 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5972 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5973 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5974 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
5975 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
5976 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5977 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
5978 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
5979 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
5980 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
5981 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
5982 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
5983
Jim Grosbached561fc2012-01-24 00:43:17 +00005984 // VLD4
5985 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5986 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5987 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5988 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5989 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5990 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5991 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5992 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5993 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5994 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5995 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5996 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5997 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
5998 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
5999 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6000 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6001 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6002 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006003 }
6004}
6005
Jim Grosbachafad0532011-11-10 23:42:14 +00006006bool ARMAsmParser::
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006007processInstruction(MCInst &Inst,
6008 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
6009 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006010 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6011 case ARM::LDRT_POST:
6012 case ARM::LDRBT_POST: {
6013 const unsigned Opcode =
6014 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6015 : ARM::LDRBT_POST_IMM;
6016 MCInst TmpInst;
6017 TmpInst.setOpcode(Opcode);
6018 TmpInst.addOperand(Inst.getOperand(0));
6019 TmpInst.addOperand(Inst.getOperand(1));
6020 TmpInst.addOperand(Inst.getOperand(1));
6021 TmpInst.addOperand(MCOperand::CreateReg(0));
6022 TmpInst.addOperand(MCOperand::CreateImm(0));
6023 TmpInst.addOperand(Inst.getOperand(2));
6024 TmpInst.addOperand(Inst.getOperand(3));
6025 Inst = TmpInst;
6026 return true;
6027 }
6028 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6029 case ARM::STRT_POST:
6030 case ARM::STRBT_POST: {
6031 const unsigned Opcode =
6032 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6033 : ARM::STRBT_POST_IMM;
6034 MCInst TmpInst;
6035 TmpInst.setOpcode(Opcode);
6036 TmpInst.addOperand(Inst.getOperand(1));
6037 TmpInst.addOperand(Inst.getOperand(0));
6038 TmpInst.addOperand(Inst.getOperand(1));
6039 TmpInst.addOperand(MCOperand::CreateReg(0));
6040 TmpInst.addOperand(MCOperand::CreateImm(0));
6041 TmpInst.addOperand(Inst.getOperand(2));
6042 TmpInst.addOperand(Inst.getOperand(3));
6043 Inst = TmpInst;
6044 return true;
6045 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006046 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6047 case ARM::ADDri: {
6048 if (Inst.getOperand(1).getReg() != ARM::PC ||
6049 Inst.getOperand(5).getReg() != 0)
6050 return false;
6051 MCInst TmpInst;
6052 TmpInst.setOpcode(ARM::ADR);
6053 TmpInst.addOperand(Inst.getOperand(0));
6054 TmpInst.addOperand(Inst.getOperand(2));
6055 TmpInst.addOperand(Inst.getOperand(3));
6056 TmpInst.addOperand(Inst.getOperand(4));
6057 Inst = TmpInst;
6058 return true;
6059 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006060 // Aliases for alternate PC+imm syntax of LDR instructions.
6061 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006062 // Select the narrow version if the immediate will fit.
6063 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006064 Inst.getOperand(1).getImm() <= 0xff &&
6065 !(static_cast<ARMOperand*>(Operands[2])->isToken() &&
6066 static_cast<ARMOperand*>(Operands[2])->getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006067 Inst.setOpcode(ARM::tLDRpci);
6068 else
6069 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006070 return true;
6071 case ARM::t2LDRBpcrel:
6072 Inst.setOpcode(ARM::t2LDRBpci);
6073 return true;
6074 case ARM::t2LDRHpcrel:
6075 Inst.setOpcode(ARM::t2LDRHpci);
6076 return true;
6077 case ARM::t2LDRSBpcrel:
6078 Inst.setOpcode(ARM::t2LDRSBpci);
6079 return true;
6080 case ARM::t2LDRSHpcrel:
6081 Inst.setOpcode(ARM::t2LDRSHpci);
6082 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006083 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006084 case ARM::VST1LNdWB_register_Asm_8:
6085 case ARM::VST1LNdWB_register_Asm_16:
6086 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006087 MCInst TmpInst;
6088 // Shuffle the operands around so the lane index operand is in the
6089 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006090 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006091 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006092 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6093 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6094 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6095 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6096 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6097 TmpInst.addOperand(Inst.getOperand(1)); // lane
6098 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6099 TmpInst.addOperand(Inst.getOperand(6));
6100 Inst = TmpInst;
6101 return true;
6102 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006103
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006104 case ARM::VST2LNdWB_register_Asm_8:
6105 case ARM::VST2LNdWB_register_Asm_16:
6106 case ARM::VST2LNdWB_register_Asm_32:
6107 case ARM::VST2LNqWB_register_Asm_16:
6108 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006109 MCInst TmpInst;
6110 // Shuffle the operands around so the lane index operand is in the
6111 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006112 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006113 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006114 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6115 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6116 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6117 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6118 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006119 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6120 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006121 TmpInst.addOperand(Inst.getOperand(1)); // lane
6122 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6123 TmpInst.addOperand(Inst.getOperand(6));
6124 Inst = TmpInst;
6125 return true;
6126 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006127
6128 case ARM::VST3LNdWB_register_Asm_8:
6129 case ARM::VST3LNdWB_register_Asm_16:
6130 case ARM::VST3LNdWB_register_Asm_32:
6131 case ARM::VST3LNqWB_register_Asm_16:
6132 case ARM::VST3LNqWB_register_Asm_32: {
6133 MCInst TmpInst;
6134 // Shuffle the operands around so the lane index operand is in the
6135 // right place.
6136 unsigned Spacing;
6137 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6138 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6139 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6140 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6141 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6142 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6143 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6144 Spacing));
6145 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6146 Spacing * 2));
6147 TmpInst.addOperand(Inst.getOperand(1)); // lane
6148 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6149 TmpInst.addOperand(Inst.getOperand(6));
6150 Inst = TmpInst;
6151 return true;
6152 }
6153
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006154 case ARM::VST4LNdWB_register_Asm_8:
6155 case ARM::VST4LNdWB_register_Asm_16:
6156 case ARM::VST4LNdWB_register_Asm_32:
6157 case ARM::VST4LNqWB_register_Asm_16:
6158 case ARM::VST4LNqWB_register_Asm_32: {
6159 MCInst TmpInst;
6160 // Shuffle the operands around so the lane index operand is in the
6161 // right place.
6162 unsigned Spacing;
6163 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6164 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6165 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6166 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6167 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6168 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6169 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6170 Spacing));
6171 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6172 Spacing * 2));
6173 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6174 Spacing * 3));
6175 TmpInst.addOperand(Inst.getOperand(1)); // lane
6176 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6177 TmpInst.addOperand(Inst.getOperand(6));
6178 Inst = TmpInst;
6179 return true;
6180 }
6181
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006182 case ARM::VST1LNdWB_fixed_Asm_8:
6183 case ARM::VST1LNdWB_fixed_Asm_16:
6184 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006185 MCInst TmpInst;
6186 // Shuffle the operands around so the lane index operand is in the
6187 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006188 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006189 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006190 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6191 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6192 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6193 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6194 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6195 TmpInst.addOperand(Inst.getOperand(1)); // lane
6196 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6197 TmpInst.addOperand(Inst.getOperand(5));
6198 Inst = TmpInst;
6199 return true;
6200 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006201
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006202 case ARM::VST2LNdWB_fixed_Asm_8:
6203 case ARM::VST2LNdWB_fixed_Asm_16:
6204 case ARM::VST2LNdWB_fixed_Asm_32:
6205 case ARM::VST2LNqWB_fixed_Asm_16:
6206 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006207 MCInst TmpInst;
6208 // Shuffle the operands around so the lane index operand is in the
6209 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006210 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006211 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006212 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6213 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6214 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6215 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6216 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006217 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6218 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006219 TmpInst.addOperand(Inst.getOperand(1)); // lane
6220 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6221 TmpInst.addOperand(Inst.getOperand(5));
6222 Inst = TmpInst;
6223 return true;
6224 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006225
6226 case ARM::VST3LNdWB_fixed_Asm_8:
6227 case ARM::VST3LNdWB_fixed_Asm_16:
6228 case ARM::VST3LNdWB_fixed_Asm_32:
6229 case ARM::VST3LNqWB_fixed_Asm_16:
6230 case ARM::VST3LNqWB_fixed_Asm_32: {
6231 MCInst TmpInst;
6232 // Shuffle the operands around so the lane index operand is in the
6233 // right place.
6234 unsigned Spacing;
6235 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6236 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6237 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6238 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6239 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6240 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6241 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6242 Spacing));
6243 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6244 Spacing * 2));
6245 TmpInst.addOperand(Inst.getOperand(1)); // lane
6246 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6247 TmpInst.addOperand(Inst.getOperand(5));
6248 Inst = TmpInst;
6249 return true;
6250 }
6251
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006252 case ARM::VST4LNdWB_fixed_Asm_8:
6253 case ARM::VST4LNdWB_fixed_Asm_16:
6254 case ARM::VST4LNdWB_fixed_Asm_32:
6255 case ARM::VST4LNqWB_fixed_Asm_16:
6256 case ARM::VST4LNqWB_fixed_Asm_32: {
6257 MCInst TmpInst;
6258 // Shuffle the operands around so the lane index operand is in the
6259 // right place.
6260 unsigned Spacing;
6261 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6262 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6263 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6264 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6265 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6266 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6267 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6268 Spacing));
6269 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6270 Spacing * 2));
6271 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6272 Spacing * 3));
6273 TmpInst.addOperand(Inst.getOperand(1)); // lane
6274 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6275 TmpInst.addOperand(Inst.getOperand(5));
6276 Inst = TmpInst;
6277 return true;
6278 }
6279
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006280 case ARM::VST1LNdAsm_8:
6281 case ARM::VST1LNdAsm_16:
6282 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006283 MCInst TmpInst;
6284 // Shuffle the operands around so the lane index operand is in the
6285 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006286 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006287 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006288 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6289 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6290 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6291 TmpInst.addOperand(Inst.getOperand(1)); // lane
6292 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6293 TmpInst.addOperand(Inst.getOperand(5));
6294 Inst = TmpInst;
6295 return true;
6296 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006297
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006298 case ARM::VST2LNdAsm_8:
6299 case ARM::VST2LNdAsm_16:
6300 case ARM::VST2LNdAsm_32:
6301 case ARM::VST2LNqAsm_16:
6302 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006303 MCInst TmpInst;
6304 // Shuffle the operands around so the lane index operand is in the
6305 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006306 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006307 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006308 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6309 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6310 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006311 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6312 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006313 TmpInst.addOperand(Inst.getOperand(1)); // lane
6314 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6315 TmpInst.addOperand(Inst.getOperand(5));
6316 Inst = TmpInst;
6317 return true;
6318 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006319
6320 case ARM::VST3LNdAsm_8:
6321 case ARM::VST3LNdAsm_16:
6322 case ARM::VST3LNdAsm_32:
6323 case ARM::VST3LNqAsm_16:
6324 case ARM::VST3LNqAsm_32: {
6325 MCInst TmpInst;
6326 // Shuffle the operands around so the lane index operand is in the
6327 // right place.
6328 unsigned Spacing;
6329 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6330 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6331 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6332 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6333 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6334 Spacing));
6335 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6336 Spacing * 2));
6337 TmpInst.addOperand(Inst.getOperand(1)); // lane
6338 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6339 TmpInst.addOperand(Inst.getOperand(5));
6340 Inst = TmpInst;
6341 return true;
6342 }
6343
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006344 case ARM::VST4LNdAsm_8:
6345 case ARM::VST4LNdAsm_16:
6346 case ARM::VST4LNdAsm_32:
6347 case ARM::VST4LNqAsm_16:
6348 case ARM::VST4LNqAsm_32: {
6349 MCInst TmpInst;
6350 // Shuffle the operands around so the lane index operand is in the
6351 // right place.
6352 unsigned Spacing;
6353 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6354 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6355 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6356 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6357 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6358 Spacing));
6359 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6360 Spacing * 2));
6361 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6362 Spacing * 3));
6363 TmpInst.addOperand(Inst.getOperand(1)); // lane
6364 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6365 TmpInst.addOperand(Inst.getOperand(5));
6366 Inst = TmpInst;
6367 return true;
6368 }
6369
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006370 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006371 case ARM::VLD1LNdWB_register_Asm_8:
6372 case ARM::VLD1LNdWB_register_Asm_16:
6373 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006374 MCInst TmpInst;
6375 // Shuffle the operands around so the lane index operand is in the
6376 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006377 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006378 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006379 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6380 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6381 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6382 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6383 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6384 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6385 TmpInst.addOperand(Inst.getOperand(1)); // lane
6386 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6387 TmpInst.addOperand(Inst.getOperand(6));
6388 Inst = TmpInst;
6389 return true;
6390 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006391
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006392 case ARM::VLD2LNdWB_register_Asm_8:
6393 case ARM::VLD2LNdWB_register_Asm_16:
6394 case ARM::VLD2LNdWB_register_Asm_32:
6395 case ARM::VLD2LNqWB_register_Asm_16:
6396 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006397 MCInst TmpInst;
6398 // Shuffle the operands around so the lane index operand is in the
6399 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006400 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006401 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006402 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006403 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6404 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006405 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6406 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6407 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6408 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6409 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006410 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6411 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006412 TmpInst.addOperand(Inst.getOperand(1)); // lane
6413 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6414 TmpInst.addOperand(Inst.getOperand(6));
6415 Inst = TmpInst;
6416 return true;
6417 }
6418
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006419 case ARM::VLD3LNdWB_register_Asm_8:
6420 case ARM::VLD3LNdWB_register_Asm_16:
6421 case ARM::VLD3LNdWB_register_Asm_32:
6422 case ARM::VLD3LNqWB_register_Asm_16:
6423 case ARM::VLD3LNqWB_register_Asm_32: {
6424 MCInst TmpInst;
6425 // Shuffle the operands around so the lane index operand is in the
6426 // right place.
6427 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006428 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006429 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6430 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6431 Spacing));
6432 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006433 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006434 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6435 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6436 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6437 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6438 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6439 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6440 Spacing));
6441 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006442 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006443 TmpInst.addOperand(Inst.getOperand(1)); // lane
6444 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6445 TmpInst.addOperand(Inst.getOperand(6));
6446 Inst = TmpInst;
6447 return true;
6448 }
6449
Jim Grosbach14952a02012-01-24 18:37:25 +00006450 case ARM::VLD4LNdWB_register_Asm_8:
6451 case ARM::VLD4LNdWB_register_Asm_16:
6452 case ARM::VLD4LNdWB_register_Asm_32:
6453 case ARM::VLD4LNqWB_register_Asm_16:
6454 case ARM::VLD4LNqWB_register_Asm_32: {
6455 MCInst TmpInst;
6456 // Shuffle the operands around so the lane index operand is in the
6457 // right place.
6458 unsigned Spacing;
6459 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6460 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6461 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6462 Spacing));
6463 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6464 Spacing * 2));
6465 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6466 Spacing * 3));
6467 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6468 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6469 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6470 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6471 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6472 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6473 Spacing));
6474 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6475 Spacing * 2));
6476 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6477 Spacing * 3));
6478 TmpInst.addOperand(Inst.getOperand(1)); // lane
6479 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6480 TmpInst.addOperand(Inst.getOperand(6));
6481 Inst = TmpInst;
6482 return true;
6483 }
6484
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006485 case ARM::VLD1LNdWB_fixed_Asm_8:
6486 case ARM::VLD1LNdWB_fixed_Asm_16:
6487 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006488 MCInst TmpInst;
6489 // Shuffle the operands around so the lane index operand is in the
6490 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006491 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006492 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006493 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6494 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6495 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6496 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6497 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6498 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6499 TmpInst.addOperand(Inst.getOperand(1)); // lane
6500 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6501 TmpInst.addOperand(Inst.getOperand(5));
6502 Inst = TmpInst;
6503 return true;
6504 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006505
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006506 case ARM::VLD2LNdWB_fixed_Asm_8:
6507 case ARM::VLD2LNdWB_fixed_Asm_16:
6508 case ARM::VLD2LNdWB_fixed_Asm_32:
6509 case ARM::VLD2LNqWB_fixed_Asm_16:
6510 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006511 MCInst TmpInst;
6512 // Shuffle the operands around so the lane index operand is in the
6513 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006514 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006515 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006516 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006517 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6518 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006519 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6520 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6521 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6522 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6523 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006524 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6525 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006526 TmpInst.addOperand(Inst.getOperand(1)); // lane
6527 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6528 TmpInst.addOperand(Inst.getOperand(5));
6529 Inst = TmpInst;
6530 return true;
6531 }
6532
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006533 case ARM::VLD3LNdWB_fixed_Asm_8:
6534 case ARM::VLD3LNdWB_fixed_Asm_16:
6535 case ARM::VLD3LNdWB_fixed_Asm_32:
6536 case ARM::VLD3LNqWB_fixed_Asm_16:
6537 case ARM::VLD3LNqWB_fixed_Asm_32: {
6538 MCInst TmpInst;
6539 // Shuffle the operands around so the lane index operand is in the
6540 // right place.
6541 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006542 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006543 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6544 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6545 Spacing));
6546 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006547 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006548 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6549 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6550 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6551 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6552 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6553 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6554 Spacing));
6555 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006556 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006557 TmpInst.addOperand(Inst.getOperand(1)); // lane
6558 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6559 TmpInst.addOperand(Inst.getOperand(5));
6560 Inst = TmpInst;
6561 return true;
6562 }
6563
Jim Grosbach14952a02012-01-24 18:37:25 +00006564 case ARM::VLD4LNdWB_fixed_Asm_8:
6565 case ARM::VLD4LNdWB_fixed_Asm_16:
6566 case ARM::VLD4LNdWB_fixed_Asm_32:
6567 case ARM::VLD4LNqWB_fixed_Asm_16:
6568 case ARM::VLD4LNqWB_fixed_Asm_32: {
6569 MCInst TmpInst;
6570 // Shuffle the operands around so the lane index operand is in the
6571 // right place.
6572 unsigned Spacing;
6573 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6574 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6575 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6576 Spacing));
6577 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6578 Spacing * 2));
6579 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6580 Spacing * 3));
6581 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6582 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6583 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6584 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6585 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6586 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6587 Spacing));
6588 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6589 Spacing * 2));
6590 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6591 Spacing * 3));
6592 TmpInst.addOperand(Inst.getOperand(1)); // lane
6593 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6594 TmpInst.addOperand(Inst.getOperand(5));
6595 Inst = TmpInst;
6596 return true;
6597 }
6598
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006599 case ARM::VLD1LNdAsm_8:
6600 case ARM::VLD1LNdAsm_16:
6601 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00006602 MCInst TmpInst;
6603 // Shuffle the operands around so the lane index operand is in the
6604 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006605 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006606 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00006607 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6608 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6609 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6610 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6611 TmpInst.addOperand(Inst.getOperand(1)); // lane
6612 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6613 TmpInst.addOperand(Inst.getOperand(5));
6614 Inst = TmpInst;
6615 return true;
6616 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006617
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006618 case ARM::VLD2LNdAsm_8:
6619 case ARM::VLD2LNdAsm_16:
6620 case ARM::VLD2LNdAsm_32:
6621 case ARM::VLD2LNqAsm_16:
6622 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006623 MCInst TmpInst;
6624 // Shuffle the operands around so the lane index operand is in the
6625 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006626 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006627 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006628 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006629 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6630 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006631 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6632 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6633 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006634 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6635 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006636 TmpInst.addOperand(Inst.getOperand(1)); // lane
6637 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6638 TmpInst.addOperand(Inst.getOperand(5));
6639 Inst = TmpInst;
6640 return true;
6641 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006642
6643 case ARM::VLD3LNdAsm_8:
6644 case ARM::VLD3LNdAsm_16:
6645 case ARM::VLD3LNdAsm_32:
6646 case ARM::VLD3LNqAsm_16:
6647 case ARM::VLD3LNqAsm_32: {
6648 MCInst TmpInst;
6649 // Shuffle the operands around so the lane index operand is in the
6650 // right place.
6651 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006652 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006653 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6654 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6655 Spacing));
6656 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006657 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006658 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6659 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6660 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6661 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6662 Spacing));
6663 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006664 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006665 TmpInst.addOperand(Inst.getOperand(1)); // lane
6666 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6667 TmpInst.addOperand(Inst.getOperand(5));
6668 Inst = TmpInst;
6669 return true;
6670 }
6671
Jim Grosbach14952a02012-01-24 18:37:25 +00006672 case ARM::VLD4LNdAsm_8:
6673 case ARM::VLD4LNdAsm_16:
6674 case ARM::VLD4LNdAsm_32:
6675 case ARM::VLD4LNqAsm_16:
6676 case ARM::VLD4LNqAsm_32: {
6677 MCInst TmpInst;
6678 // Shuffle the operands around so the lane index operand is in the
6679 // right place.
6680 unsigned Spacing;
6681 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6682 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6683 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6684 Spacing));
6685 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6686 Spacing * 2));
6687 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6688 Spacing * 3));
6689 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6690 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6691 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6692 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6693 Spacing));
6694 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6695 Spacing * 2));
6696 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6697 Spacing * 3));
6698 TmpInst.addOperand(Inst.getOperand(1)); // lane
6699 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6700 TmpInst.addOperand(Inst.getOperand(5));
6701 Inst = TmpInst;
6702 return true;
6703 }
6704
Jim Grosbachb78403c2012-01-24 23:47:04 +00006705 // VLD3DUP single 3-element structure to all lanes instructions.
6706 case ARM::VLD3DUPdAsm_8:
6707 case ARM::VLD3DUPdAsm_16:
6708 case ARM::VLD3DUPdAsm_32:
6709 case ARM::VLD3DUPqAsm_8:
6710 case ARM::VLD3DUPqAsm_16:
6711 case ARM::VLD3DUPqAsm_32: {
6712 MCInst TmpInst;
6713 unsigned Spacing;
6714 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6715 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6716 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6717 Spacing));
6718 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6719 Spacing * 2));
6720 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6721 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6722 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6723 TmpInst.addOperand(Inst.getOperand(4));
6724 Inst = TmpInst;
6725 return true;
6726 }
6727
6728 case ARM::VLD3DUPdWB_fixed_Asm_8:
6729 case ARM::VLD3DUPdWB_fixed_Asm_16:
6730 case ARM::VLD3DUPdWB_fixed_Asm_32:
6731 case ARM::VLD3DUPqWB_fixed_Asm_8:
6732 case ARM::VLD3DUPqWB_fixed_Asm_16:
6733 case ARM::VLD3DUPqWB_fixed_Asm_32: {
6734 MCInst TmpInst;
6735 unsigned Spacing;
6736 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6737 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6738 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6739 Spacing));
6740 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6741 Spacing * 2));
6742 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6743 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6744 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6745 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6746 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6747 TmpInst.addOperand(Inst.getOperand(4));
6748 Inst = TmpInst;
6749 return true;
6750 }
6751
6752 case ARM::VLD3DUPdWB_register_Asm_8:
6753 case ARM::VLD3DUPdWB_register_Asm_16:
6754 case ARM::VLD3DUPdWB_register_Asm_32:
6755 case ARM::VLD3DUPqWB_register_Asm_8:
6756 case ARM::VLD3DUPqWB_register_Asm_16:
6757 case ARM::VLD3DUPqWB_register_Asm_32: {
6758 MCInst TmpInst;
6759 unsigned Spacing;
6760 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6761 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6762 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6763 Spacing));
6764 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6765 Spacing * 2));
6766 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6767 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6768 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6769 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6770 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6771 TmpInst.addOperand(Inst.getOperand(5));
6772 Inst = TmpInst;
6773 return true;
6774 }
6775
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006776 // VLD3 multiple 3-element structure instructions.
6777 case ARM::VLD3dAsm_8:
6778 case ARM::VLD3dAsm_16:
6779 case ARM::VLD3dAsm_32:
6780 case ARM::VLD3qAsm_8:
6781 case ARM::VLD3qAsm_16:
6782 case ARM::VLD3qAsm_32: {
6783 MCInst TmpInst;
6784 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006785 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006786 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6787 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6788 Spacing));
6789 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6790 Spacing * 2));
6791 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6792 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6793 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6794 TmpInst.addOperand(Inst.getOperand(4));
6795 Inst = TmpInst;
6796 return true;
6797 }
6798
6799 case ARM::VLD3dWB_fixed_Asm_8:
6800 case ARM::VLD3dWB_fixed_Asm_16:
6801 case ARM::VLD3dWB_fixed_Asm_32:
6802 case ARM::VLD3qWB_fixed_Asm_8:
6803 case ARM::VLD3qWB_fixed_Asm_16:
6804 case ARM::VLD3qWB_fixed_Asm_32: {
6805 MCInst TmpInst;
6806 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006807 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006808 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6809 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6810 Spacing));
6811 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6812 Spacing * 2));
6813 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6814 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6815 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6816 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6817 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6818 TmpInst.addOperand(Inst.getOperand(4));
6819 Inst = TmpInst;
6820 return true;
6821 }
6822
6823 case ARM::VLD3dWB_register_Asm_8:
6824 case ARM::VLD3dWB_register_Asm_16:
6825 case ARM::VLD3dWB_register_Asm_32:
6826 case ARM::VLD3qWB_register_Asm_8:
6827 case ARM::VLD3qWB_register_Asm_16:
6828 case ARM::VLD3qWB_register_Asm_32: {
6829 MCInst TmpInst;
6830 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006831 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006832 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6833 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6834 Spacing));
6835 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6836 Spacing * 2));
6837 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6838 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6839 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6840 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6841 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6842 TmpInst.addOperand(Inst.getOperand(5));
6843 Inst = TmpInst;
6844 return true;
6845 }
6846
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006847 // VLD4DUP single 3-element structure to all lanes instructions.
6848 case ARM::VLD4DUPdAsm_8:
6849 case ARM::VLD4DUPdAsm_16:
6850 case ARM::VLD4DUPdAsm_32:
6851 case ARM::VLD4DUPqAsm_8:
6852 case ARM::VLD4DUPqAsm_16:
6853 case ARM::VLD4DUPqAsm_32: {
6854 MCInst TmpInst;
6855 unsigned Spacing;
6856 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6857 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6858 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6859 Spacing));
6860 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6861 Spacing * 2));
6862 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6863 Spacing * 3));
6864 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6865 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6866 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6867 TmpInst.addOperand(Inst.getOperand(4));
6868 Inst = TmpInst;
6869 return true;
6870 }
6871
6872 case ARM::VLD4DUPdWB_fixed_Asm_8:
6873 case ARM::VLD4DUPdWB_fixed_Asm_16:
6874 case ARM::VLD4DUPdWB_fixed_Asm_32:
6875 case ARM::VLD4DUPqWB_fixed_Asm_8:
6876 case ARM::VLD4DUPqWB_fixed_Asm_16:
6877 case ARM::VLD4DUPqWB_fixed_Asm_32: {
6878 MCInst TmpInst;
6879 unsigned Spacing;
6880 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6881 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6882 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6883 Spacing));
6884 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6885 Spacing * 2));
6886 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6887 Spacing * 3));
6888 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6889 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6890 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6891 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6892 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6893 TmpInst.addOperand(Inst.getOperand(4));
6894 Inst = TmpInst;
6895 return true;
6896 }
6897
6898 case ARM::VLD4DUPdWB_register_Asm_8:
6899 case ARM::VLD4DUPdWB_register_Asm_16:
6900 case ARM::VLD4DUPdWB_register_Asm_32:
6901 case ARM::VLD4DUPqWB_register_Asm_8:
6902 case ARM::VLD4DUPqWB_register_Asm_16:
6903 case ARM::VLD4DUPqWB_register_Asm_32: {
6904 MCInst TmpInst;
6905 unsigned Spacing;
6906 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6907 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6908 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6909 Spacing));
6910 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6911 Spacing * 2));
6912 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6913 Spacing * 3));
6914 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6915 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6916 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6917 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6918 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6919 TmpInst.addOperand(Inst.getOperand(5));
6920 Inst = TmpInst;
6921 return true;
6922 }
6923
6924 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00006925 case ARM::VLD4dAsm_8:
6926 case ARM::VLD4dAsm_16:
6927 case ARM::VLD4dAsm_32:
6928 case ARM::VLD4qAsm_8:
6929 case ARM::VLD4qAsm_16:
6930 case ARM::VLD4qAsm_32: {
6931 MCInst TmpInst;
6932 unsigned Spacing;
6933 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6934 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6935 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6936 Spacing));
6937 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6938 Spacing * 2));
6939 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6940 Spacing * 3));
6941 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6942 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6943 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6944 TmpInst.addOperand(Inst.getOperand(4));
6945 Inst = TmpInst;
6946 return true;
6947 }
6948
6949 case ARM::VLD4dWB_fixed_Asm_8:
6950 case ARM::VLD4dWB_fixed_Asm_16:
6951 case ARM::VLD4dWB_fixed_Asm_32:
6952 case ARM::VLD4qWB_fixed_Asm_8:
6953 case ARM::VLD4qWB_fixed_Asm_16:
6954 case ARM::VLD4qWB_fixed_Asm_32: {
6955 MCInst TmpInst;
6956 unsigned Spacing;
6957 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6958 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6959 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6960 Spacing));
6961 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6962 Spacing * 2));
6963 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6964 Spacing * 3));
6965 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6966 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6967 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6968 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6969 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6970 TmpInst.addOperand(Inst.getOperand(4));
6971 Inst = TmpInst;
6972 return true;
6973 }
6974
6975 case ARM::VLD4dWB_register_Asm_8:
6976 case ARM::VLD4dWB_register_Asm_16:
6977 case ARM::VLD4dWB_register_Asm_32:
6978 case ARM::VLD4qWB_register_Asm_8:
6979 case ARM::VLD4qWB_register_Asm_16:
6980 case ARM::VLD4qWB_register_Asm_32: {
6981 MCInst TmpInst;
6982 unsigned Spacing;
6983 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6984 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6985 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6986 Spacing));
6987 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6988 Spacing * 2));
6989 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6990 Spacing * 3));
6991 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6992 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6993 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6994 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6995 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6996 TmpInst.addOperand(Inst.getOperand(5));
6997 Inst = TmpInst;
6998 return true;
6999 }
7000
Jim Grosbach1a747242012-01-23 23:45:44 +00007001 // VST3 multiple 3-element structure instructions.
7002 case ARM::VST3dAsm_8:
7003 case ARM::VST3dAsm_16:
7004 case ARM::VST3dAsm_32:
7005 case ARM::VST3qAsm_8:
7006 case ARM::VST3qAsm_16:
7007 case ARM::VST3qAsm_32: {
7008 MCInst TmpInst;
7009 unsigned Spacing;
7010 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7011 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7012 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7013 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7014 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7015 Spacing));
7016 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7017 Spacing * 2));
7018 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7019 TmpInst.addOperand(Inst.getOperand(4));
7020 Inst = TmpInst;
7021 return true;
7022 }
7023
7024 case ARM::VST3dWB_fixed_Asm_8:
7025 case ARM::VST3dWB_fixed_Asm_16:
7026 case ARM::VST3dWB_fixed_Asm_32:
7027 case ARM::VST3qWB_fixed_Asm_8:
7028 case ARM::VST3qWB_fixed_Asm_16:
7029 case ARM::VST3qWB_fixed_Asm_32: {
7030 MCInst TmpInst;
7031 unsigned Spacing;
7032 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7033 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7034 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7035 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7036 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7037 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7038 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7039 Spacing));
7040 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7041 Spacing * 2));
7042 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7043 TmpInst.addOperand(Inst.getOperand(4));
7044 Inst = TmpInst;
7045 return true;
7046 }
7047
7048 case ARM::VST3dWB_register_Asm_8:
7049 case ARM::VST3dWB_register_Asm_16:
7050 case ARM::VST3dWB_register_Asm_32:
7051 case ARM::VST3qWB_register_Asm_8:
7052 case ARM::VST3qWB_register_Asm_16:
7053 case ARM::VST3qWB_register_Asm_32: {
7054 MCInst TmpInst;
7055 unsigned Spacing;
7056 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7057 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7058 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7059 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7060 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7061 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7062 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7063 Spacing));
7064 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7065 Spacing * 2));
7066 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7067 TmpInst.addOperand(Inst.getOperand(5));
7068 Inst = TmpInst;
7069 return true;
7070 }
7071
Jim Grosbachda70eac2012-01-24 00:58:13 +00007072 // VST4 multiple 3-element structure instructions.
7073 case ARM::VST4dAsm_8:
7074 case ARM::VST4dAsm_16:
7075 case ARM::VST4dAsm_32:
7076 case ARM::VST4qAsm_8:
7077 case ARM::VST4qAsm_16:
7078 case ARM::VST4qAsm_32: {
7079 MCInst TmpInst;
7080 unsigned Spacing;
7081 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7082 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7083 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7084 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7085 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7086 Spacing));
7087 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7088 Spacing * 2));
7089 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7090 Spacing * 3));
7091 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7092 TmpInst.addOperand(Inst.getOperand(4));
7093 Inst = TmpInst;
7094 return true;
7095 }
7096
7097 case ARM::VST4dWB_fixed_Asm_8:
7098 case ARM::VST4dWB_fixed_Asm_16:
7099 case ARM::VST4dWB_fixed_Asm_32:
7100 case ARM::VST4qWB_fixed_Asm_8:
7101 case ARM::VST4qWB_fixed_Asm_16:
7102 case ARM::VST4qWB_fixed_Asm_32: {
7103 MCInst TmpInst;
7104 unsigned Spacing;
7105 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7106 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7107 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7108 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7109 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7110 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7111 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7112 Spacing));
7113 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7114 Spacing * 2));
7115 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7116 Spacing * 3));
7117 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7118 TmpInst.addOperand(Inst.getOperand(4));
7119 Inst = TmpInst;
7120 return true;
7121 }
7122
7123 case ARM::VST4dWB_register_Asm_8:
7124 case ARM::VST4dWB_register_Asm_16:
7125 case ARM::VST4dWB_register_Asm_32:
7126 case ARM::VST4qWB_register_Asm_8:
7127 case ARM::VST4qWB_register_Asm_16:
7128 case ARM::VST4qWB_register_Asm_32: {
7129 MCInst TmpInst;
7130 unsigned Spacing;
7131 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7132 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7133 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7134 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7135 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7136 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7137 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7138 Spacing));
7139 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7140 Spacing * 2));
7141 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7142 Spacing * 3));
7143 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7144 TmpInst.addOperand(Inst.getOperand(5));
7145 Inst = TmpInst;
7146 return true;
7147 }
7148
Jim Grosbachad66de12012-04-11 00:15:16 +00007149 // Handle encoding choice for the shift-immediate instructions.
7150 case ARM::t2LSLri:
7151 case ARM::t2LSRri:
7152 case ARM::t2ASRri: {
7153 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7154 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7155 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
7156 !(static_cast<ARMOperand*>(Operands[3])->isToken() &&
7157 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) {
7158 unsigned NewOpc;
7159 switch (Inst.getOpcode()) {
7160 default: llvm_unreachable("unexpected opcode");
7161 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7162 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7163 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7164 }
7165 // The Thumb1 operands aren't in the same order. Awesome, eh?
7166 MCInst TmpInst;
7167 TmpInst.setOpcode(NewOpc);
7168 TmpInst.addOperand(Inst.getOperand(0));
7169 TmpInst.addOperand(Inst.getOperand(5));
7170 TmpInst.addOperand(Inst.getOperand(1));
7171 TmpInst.addOperand(Inst.getOperand(2));
7172 TmpInst.addOperand(Inst.getOperand(3));
7173 TmpInst.addOperand(Inst.getOperand(4));
7174 Inst = TmpInst;
7175 return true;
7176 }
7177 return false;
7178 }
7179
Jim Grosbach485e5622011-12-13 22:45:11 +00007180 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007181 case ARM::t2MOVsr:
7182 case ARM::t2MOVSsr: {
7183 // Which instruction to expand to depends on the CCOut operand and
7184 // whether we're in an IT block if the register operands are low
7185 // registers.
7186 bool isNarrow = false;
7187 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7188 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7189 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7190 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7191 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7192 isNarrow = true;
7193 MCInst TmpInst;
7194 unsigned newOpc;
7195 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7196 default: llvm_unreachable("unexpected opcode!");
7197 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7198 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7199 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7200 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7201 }
7202 TmpInst.setOpcode(newOpc);
7203 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7204 if (isNarrow)
7205 TmpInst.addOperand(MCOperand::CreateReg(
7206 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7207 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7208 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7209 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7210 TmpInst.addOperand(Inst.getOperand(5));
7211 if (!isNarrow)
7212 TmpInst.addOperand(MCOperand::CreateReg(
7213 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7214 Inst = TmpInst;
7215 return true;
7216 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007217 case ARM::t2MOVsi:
7218 case ARM::t2MOVSsi: {
7219 // Which instruction to expand to depends on the CCOut operand and
7220 // whether we're in an IT block if the register operands are low
7221 // registers.
7222 bool isNarrow = false;
7223 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7224 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7225 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7226 isNarrow = true;
7227 MCInst TmpInst;
7228 unsigned newOpc;
7229 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7230 default: llvm_unreachable("unexpected opcode!");
7231 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7232 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7233 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7234 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007235 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007236 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007237 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7238 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007239 TmpInst.setOpcode(newOpc);
7240 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7241 if (isNarrow)
7242 TmpInst.addOperand(MCOperand::CreateReg(
7243 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7244 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007245 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007246 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007247 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7248 TmpInst.addOperand(Inst.getOperand(4));
7249 if (!isNarrow)
7250 TmpInst.addOperand(MCOperand::CreateReg(
7251 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7252 Inst = TmpInst;
7253 return true;
7254 }
7255 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007256 case ARM::ASRr:
7257 case ARM::LSRr:
7258 case ARM::LSLr:
7259 case ARM::RORr: {
7260 ARM_AM::ShiftOpc ShiftTy;
7261 switch(Inst.getOpcode()) {
7262 default: llvm_unreachable("unexpected opcode!");
7263 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7264 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7265 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7266 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7267 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007268 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7269 MCInst TmpInst;
7270 TmpInst.setOpcode(ARM::MOVsr);
7271 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7272 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7273 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7274 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7275 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7276 TmpInst.addOperand(Inst.getOperand(4));
7277 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7278 Inst = TmpInst;
7279 return true;
7280 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007281 case ARM::ASRi:
7282 case ARM::LSRi:
7283 case ARM::LSLi:
7284 case ARM::RORi: {
7285 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007286 switch(Inst.getOpcode()) {
7287 default: llvm_unreachable("unexpected opcode!");
7288 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7289 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7290 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7291 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7292 }
7293 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007294 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007295 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007296 // A shift by 32 should be encoded as 0 when permitted
7297 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7298 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007299 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007300 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007301 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007302 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7303 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007304 if (Opc == ARM::MOVsi)
7305 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007306 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7307 TmpInst.addOperand(Inst.getOperand(4));
7308 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7309 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007310 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007311 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007312 case ARM::RRXi: {
7313 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7314 MCInst TmpInst;
7315 TmpInst.setOpcode(ARM::MOVsi);
7316 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7317 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7318 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7319 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7320 TmpInst.addOperand(Inst.getOperand(3));
7321 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7322 Inst = TmpInst;
7323 return true;
7324 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007325 case ARM::t2LDMIA_UPD: {
7326 // If this is a load of a single register, then we should use
7327 // a post-indexed LDR instruction instead, per the ARM ARM.
7328 if (Inst.getNumOperands() != 5)
7329 return false;
7330 MCInst TmpInst;
7331 TmpInst.setOpcode(ARM::t2LDR_POST);
7332 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7333 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7334 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7335 TmpInst.addOperand(MCOperand::CreateImm(4));
7336 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7337 TmpInst.addOperand(Inst.getOperand(3));
7338 Inst = TmpInst;
7339 return true;
7340 }
7341 case ARM::t2STMDB_UPD: {
7342 // If this is a store of a single register, then we should use
7343 // a pre-indexed STR instruction instead, per the ARM ARM.
7344 if (Inst.getNumOperands() != 5)
7345 return false;
7346 MCInst TmpInst;
7347 TmpInst.setOpcode(ARM::t2STR_PRE);
7348 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7349 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7350 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7351 TmpInst.addOperand(MCOperand::CreateImm(-4));
7352 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7353 TmpInst.addOperand(Inst.getOperand(3));
7354 Inst = TmpInst;
7355 return true;
7356 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007357 case ARM::LDMIA_UPD:
7358 // If this is a load of a single register via a 'pop', then we should use
7359 // a post-indexed LDR instruction instead, per the ARM ARM.
7360 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
7361 Inst.getNumOperands() == 5) {
7362 MCInst TmpInst;
7363 TmpInst.setOpcode(ARM::LDR_POST_IMM);
7364 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7365 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7366 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7367 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
7368 TmpInst.addOperand(MCOperand::CreateImm(4));
7369 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7370 TmpInst.addOperand(Inst.getOperand(3));
7371 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007372 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007373 }
7374 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007375 case ARM::STMDB_UPD:
7376 // If this is a store of a single register via a 'push', then we should use
7377 // a pre-indexed STR instruction instead, per the ARM ARM.
7378 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
7379 Inst.getNumOperands() == 5) {
7380 MCInst TmpInst;
7381 TmpInst.setOpcode(ARM::STR_PRE_IMM);
7382 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7383 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7384 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7385 TmpInst.addOperand(MCOperand::CreateImm(-4));
7386 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7387 TmpInst.addOperand(Inst.getOperand(3));
7388 Inst = TmpInst;
7389 }
7390 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00007391 case ARM::t2ADDri12:
7392 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7393 // mnemonic was used (not "addw"), encoding T3 is preferred.
7394 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" ||
7395 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7396 break;
7397 Inst.setOpcode(ARM::t2ADDri);
7398 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7399 break;
7400 case ARM::t2SUBri12:
7401 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7402 // mnemonic was used (not "subw"), encoding T3 is preferred.
7403 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" ||
7404 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7405 break;
7406 Inst.setOpcode(ARM::t2SUBri);
7407 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7408 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007409 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007410 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00007411 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7412 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7413 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007414 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007415 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007416 return true;
7417 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007418 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007419 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007420 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007421 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7422 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7423 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007424 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007425 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007426 return true;
7427 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007428 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00007429 case ARM::t2ADDri:
7430 case ARM::t2SUBri: {
7431 // If the destination and first source operand are the same, and
7432 // the flags are compatible with the current IT status, use encoding T2
7433 // instead of T3. For compatibility with the system 'as'. Make sure the
7434 // wide encoding wasn't explicit.
7435 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00007436 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00007437 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7438 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
7439 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7440 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7441 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
7442 break;
7443 MCInst TmpInst;
7444 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7445 ARM::tADDi8 : ARM::tSUBi8);
7446 TmpInst.addOperand(Inst.getOperand(0));
7447 TmpInst.addOperand(Inst.getOperand(5));
7448 TmpInst.addOperand(Inst.getOperand(0));
7449 TmpInst.addOperand(Inst.getOperand(2));
7450 TmpInst.addOperand(Inst.getOperand(3));
7451 TmpInst.addOperand(Inst.getOperand(4));
7452 Inst = TmpInst;
7453 return true;
7454 }
Jim Grosbache489bab2011-12-05 22:16:39 +00007455 case ARM::t2ADDrr: {
7456 // If the destination and first source operand are the same, and
7457 // there's no setting of the flags, use encoding T2 instead of T3.
7458 // Note that this is only for ADD, not SUB. This mirrors the system
7459 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7460 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7461 Inst.getOperand(5).getReg() != 0 ||
Jim Grosbachb8c719c2011-12-05 22:27:04 +00007462 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7463 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00007464 break;
7465 MCInst TmpInst;
7466 TmpInst.setOpcode(ARM::tADDhirr);
7467 TmpInst.addOperand(Inst.getOperand(0));
7468 TmpInst.addOperand(Inst.getOperand(0));
7469 TmpInst.addOperand(Inst.getOperand(2));
7470 TmpInst.addOperand(Inst.getOperand(3));
7471 TmpInst.addOperand(Inst.getOperand(4));
7472 Inst = TmpInst;
7473 return true;
7474 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00007475 case ARM::tADDrSP: {
7476 // If the non-SP source operand and the destination operand are not the
7477 // same, we need to use the 32-bit encoding if it's available.
7478 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7479 Inst.setOpcode(ARM::t2ADDrr);
7480 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7481 return true;
7482 }
7483 break;
7484 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007485 case ARM::tB:
7486 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007487 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007488 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007489 return true;
7490 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007491 break;
7492 case ARM::t2B:
7493 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007494 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007495 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007496 return true;
7497 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007498 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00007499 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007500 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00007501 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00007502 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00007503 return true;
7504 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00007505 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007506 case ARM::tBcc:
7507 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00007508 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007509 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00007510 return true;
7511 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00007512 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007513 case ARM::tLDMIA: {
7514 // If the register list contains any high registers, or if the writeback
7515 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7516 // instead if we're in Thumb2. Otherwise, this should have generated
7517 // an error in validateInstruction().
7518 unsigned Rn = Inst.getOperand(0).getReg();
7519 bool hasWritebackToken =
7520 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7521 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
7522 bool listContainsBase;
7523 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7524 (!listContainsBase && !hasWritebackToken) ||
7525 (listContainsBase && hasWritebackToken)) {
7526 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7527 assert (isThumbTwo());
7528 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7529 // If we're switching to the updating version, we need to insert
7530 // the writeback tied operand.
7531 if (hasWritebackToken)
7532 Inst.insert(Inst.begin(),
7533 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00007534 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007535 }
7536 break;
7537 }
Jim Grosbach099c9762011-09-16 20:50:13 +00007538 case ARM::tSTMIA_UPD: {
7539 // If the register list contains any high registers, we need to use
7540 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7541 // should have generated an error in validateInstruction().
7542 unsigned Rn = Inst.getOperand(0).getReg();
7543 bool listContainsBase;
7544 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7545 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7546 assert (isThumbTwo());
7547 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00007548 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00007549 }
7550 break;
7551 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007552 case ARM::tPOP: {
7553 bool listContainsBase;
7554 // If the register list contains any high registers, we need to use
7555 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7556 // should have generated an error in validateInstruction().
7557 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007558 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007559 assert (isThumbTwo());
7560 Inst.setOpcode(ARM::t2LDMIA_UPD);
7561 // Add the base register and writeback operands.
7562 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7563 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007564 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007565 }
7566 case ARM::tPUSH: {
7567 bool listContainsBase;
7568 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007569 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007570 assert (isThumbTwo());
7571 Inst.setOpcode(ARM::t2STMDB_UPD);
7572 // Add the base register and writeback operands.
7573 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7574 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007575 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007576 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007577 case ARM::t2MOVi: {
7578 // If we can use the 16-bit encoding and the user didn't explicitly
7579 // request the 32-bit variant, transform it here.
7580 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00007581 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00007582 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
7583 Inst.getOperand(4).getReg() == ARM::CPSR) ||
7584 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007585 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7586 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7587 // The operands aren't in the same order for tMOVi8...
7588 MCInst TmpInst;
7589 TmpInst.setOpcode(ARM::tMOVi8);
7590 TmpInst.addOperand(Inst.getOperand(0));
7591 TmpInst.addOperand(Inst.getOperand(4));
7592 TmpInst.addOperand(Inst.getOperand(1));
7593 TmpInst.addOperand(Inst.getOperand(2));
7594 TmpInst.addOperand(Inst.getOperand(3));
7595 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007596 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007597 }
7598 break;
7599 }
7600 case ARM::t2MOVr: {
7601 // If we can use the 16-bit encoding and the user didn't explicitly
7602 // request the 32-bit variant, transform it here.
7603 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7604 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7605 Inst.getOperand(2).getImm() == ARMCC::AL &&
7606 Inst.getOperand(4).getReg() == ARM::CPSR &&
7607 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7608 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7609 // The operands aren't the same for tMOV[S]r... (no cc_out)
7610 MCInst TmpInst;
7611 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
7612 TmpInst.addOperand(Inst.getOperand(0));
7613 TmpInst.addOperand(Inst.getOperand(1));
7614 TmpInst.addOperand(Inst.getOperand(2));
7615 TmpInst.addOperand(Inst.getOperand(3));
7616 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007617 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007618 }
7619 break;
7620 }
Jim Grosbach82213192011-09-19 20:29:33 +00007621 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00007622 case ARM::t2SXTB:
7623 case ARM::t2UXTH:
7624 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00007625 // If we can use the 16-bit encoding and the user didn't explicitly
7626 // request the 32-bit variant, transform it here.
7627 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7628 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7629 Inst.getOperand(2).getImm() == 0 &&
7630 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7631 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00007632 unsigned NewOpc;
7633 switch (Inst.getOpcode()) {
7634 default: llvm_unreachable("Illegal opcode!");
7635 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
7636 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
7637 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
7638 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
7639 }
Jim Grosbach82213192011-09-19 20:29:33 +00007640 // The operands aren't the same for thumb1 (no rotate operand).
7641 MCInst TmpInst;
7642 TmpInst.setOpcode(NewOpc);
7643 TmpInst.addOperand(Inst.getOperand(0));
7644 TmpInst.addOperand(Inst.getOperand(1));
7645 TmpInst.addOperand(Inst.getOperand(3));
7646 TmpInst.addOperand(Inst.getOperand(4));
7647 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007648 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00007649 }
7650 break;
7651 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007652 case ARM::MOVsi: {
7653 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007654 // rrx shifts and asr/lsr of #32 is encoded as 0
7655 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
7656 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007657 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
7658 // Shifting by zero is accepted as a vanilla 'MOVr'
7659 MCInst TmpInst;
7660 TmpInst.setOpcode(ARM::MOVr);
7661 TmpInst.addOperand(Inst.getOperand(0));
7662 TmpInst.addOperand(Inst.getOperand(1));
7663 TmpInst.addOperand(Inst.getOperand(3));
7664 TmpInst.addOperand(Inst.getOperand(4));
7665 TmpInst.addOperand(Inst.getOperand(5));
7666 Inst = TmpInst;
7667 return true;
7668 }
7669 return false;
7670 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00007671 case ARM::ANDrsi:
7672 case ARM::ORRrsi:
7673 case ARM::EORrsi:
7674 case ARM::BICrsi:
7675 case ARM::SUBrsi:
7676 case ARM::ADDrsi: {
7677 unsigned newOpc;
7678 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
7679 if (SOpc == ARM_AM::rrx) return false;
7680 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00007681 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00007682 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
7683 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
7684 case ARM::EORrsi: newOpc = ARM::EORrr; break;
7685 case ARM::BICrsi: newOpc = ARM::BICrr; break;
7686 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
7687 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
7688 }
7689 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00007690 // The exception is for right shifts, where 0 == 32
7691 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
7692 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00007693 MCInst TmpInst;
7694 TmpInst.setOpcode(newOpc);
7695 TmpInst.addOperand(Inst.getOperand(0));
7696 TmpInst.addOperand(Inst.getOperand(1));
7697 TmpInst.addOperand(Inst.getOperand(2));
7698 TmpInst.addOperand(Inst.getOperand(4));
7699 TmpInst.addOperand(Inst.getOperand(5));
7700 TmpInst.addOperand(Inst.getOperand(6));
7701 Inst = TmpInst;
7702 return true;
7703 }
7704 return false;
7705 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00007706 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007707 case ARM::t2IT: {
7708 // The mask bits for all but the first condition are represented as
7709 // the low bit of the condition code value implies 't'. We currently
7710 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00007711 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007712 MCOperand &MO = Inst.getOperand(1);
7713 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00007714 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00007715 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007716 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007717 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00007718 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00007719 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007720 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00007721
7722 // Set up the IT block state according to the IT instruction we just
7723 // matched.
7724 assert(!inITBlock() && "nested IT blocks?!");
7725 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
7726 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
7727 ITState.CurPosition = 0;
7728 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007729 break;
7730 }
Richard Bartona39625e2012-07-09 16:12:24 +00007731 case ARM::t2LSLrr:
7732 case ARM::t2LSRrr:
7733 case ARM::t2ASRrr:
7734 case ARM::t2SBCrr:
7735 case ARM::t2RORrr:
7736 case ARM::t2BICrr:
7737 {
Richard Bartond5660372012-07-09 16:14:28 +00007738 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007739 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7740 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7741 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007742 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7743 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007744 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7745 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7746 unsigned NewOpc;
7747 switch (Inst.getOpcode()) {
7748 default: llvm_unreachable("unexpected opcode");
7749 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
7750 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
7751 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
7752 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
7753 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
7754 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
7755 }
7756 MCInst TmpInst;
7757 TmpInst.setOpcode(NewOpc);
7758 TmpInst.addOperand(Inst.getOperand(0));
7759 TmpInst.addOperand(Inst.getOperand(5));
7760 TmpInst.addOperand(Inst.getOperand(1));
7761 TmpInst.addOperand(Inst.getOperand(2));
7762 TmpInst.addOperand(Inst.getOperand(3));
7763 TmpInst.addOperand(Inst.getOperand(4));
7764 Inst = TmpInst;
7765 return true;
7766 }
7767 return false;
7768 }
7769 case ARM::t2ANDrr:
7770 case ARM::t2EORrr:
7771 case ARM::t2ADCrr:
7772 case ARM::t2ORRrr:
7773 {
Richard Bartond5660372012-07-09 16:14:28 +00007774 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007775 // These instructions are special in that they are commutable, so shorter encodings
7776 // are available more often.
7777 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7778 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7779 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
7780 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007781 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7782 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007783 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7784 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7785 unsigned NewOpc;
7786 switch (Inst.getOpcode()) {
7787 default: llvm_unreachable("unexpected opcode");
7788 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
7789 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
7790 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
7791 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
7792 }
7793 MCInst TmpInst;
7794 TmpInst.setOpcode(NewOpc);
7795 TmpInst.addOperand(Inst.getOperand(0));
7796 TmpInst.addOperand(Inst.getOperand(5));
7797 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
7798 TmpInst.addOperand(Inst.getOperand(1));
7799 TmpInst.addOperand(Inst.getOperand(2));
7800 } else {
7801 TmpInst.addOperand(Inst.getOperand(2));
7802 TmpInst.addOperand(Inst.getOperand(1));
7803 }
7804 TmpInst.addOperand(Inst.getOperand(3));
7805 TmpInst.addOperand(Inst.getOperand(4));
7806 Inst = TmpInst;
7807 return true;
7808 }
7809 return false;
7810 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007811 }
Jim Grosbachafad0532011-11-10 23:42:14 +00007812 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007813}
7814
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007815unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
7816 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
7817 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007818 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00007819 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007820 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
7821 assert(MCID.hasOptionalDef() &&
7822 "optionally flag setting instruction missing optional def operand");
7823 assert(MCID.NumOperands == Inst.getNumOperands() &&
7824 "operand count mismatch!");
7825 // Find the optional-def operand (cc_out).
7826 unsigned OpNo;
7827 for (OpNo = 0;
7828 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
7829 ++OpNo)
7830 ;
7831 // If we're parsing Thumb1, reject it completely.
7832 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
7833 return Match_MnemonicFail;
7834 // If we're parsing Thumb2, which form is legal depends on whether we're
7835 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00007836 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
7837 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007838 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00007839 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
7840 inITBlock())
7841 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007842 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007843 // Some high-register supporting Thumb1 encodings only allow both registers
7844 // to be from r0-r7 when in Thumb2.
7845 else if (Opc == ARM::tADDhirr && isThumbOne() &&
7846 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7847 isARMLowRegister(Inst.getOperand(2).getReg()))
7848 return Match_RequiresThumb2;
7849 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00007850 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007851 isARMLowRegister(Inst.getOperand(0).getReg()) &&
7852 isARMLowRegister(Inst.getOperand(1).getReg()))
7853 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007854 return Match_Success;
7855}
7856
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00007857template<> inline bool IsCPSRDead<MCInst>(MCInst* Instr) {
7858 return true; // In an assembly source, no need to second-guess
7859}
7860
Jim Grosbach5117ef72012-04-24 22:40:08 +00007861static const char *getSubtargetFeatureName(unsigned Val);
Chris Lattner9487de62010-10-28 21:28:01 +00007862bool ARMAsmParser::
Chad Rosier49963552012-10-13 00:26:04 +00007863MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner9487de62010-10-28 21:28:01 +00007864 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +00007865 MCStreamer &Out, unsigned &ErrorInfo,
7866 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00007867 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00007868 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00007869
Chad Rosier2f480a82012-10-12 22:53:36 +00007870 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00007871 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00007872 switch (MatchResult) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00007873 default: break;
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007874 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007875 // Context sensitive operand constraints aren't handled by the matcher,
7876 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007877 if (validateInstruction(Inst, Operands)) {
7878 // Still progress the IT block, otherwise one wrong condition causes
7879 // nasty cascading errors.
7880 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007881 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007882 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007883
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007884 { // processInstruction() updates inITBlock state, we need to save it away
7885 bool wasInITBlock = inITBlock();
7886
7887 // Some instructions need post-processing to, for example, tweak which
7888 // encoding is selected. Loop on it while changes happen so the
7889 // individual transformations can chain off each other. E.g.,
7890 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
7891 while (processInstruction(Inst, Operands))
7892 ;
7893
7894 // Only after the instruction is fully processed, we can validate it
7895 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00007896 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007897 Warning(IDLoc, "deprecated instruction in IT block");
7898 }
7899 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007900
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007901 // Only move forward at the very end so that everything in validate
7902 // and process gets a consistent answer about whether we're in an IT
7903 // block.
7904 forwardITPosition();
7905
Jim Grosbach82f76d12012-01-25 19:52:01 +00007906 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
7907 // doesn't actually encode.
7908 if (Inst.getOpcode() == ARM::ITasm)
7909 return false;
7910
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00007911 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00007912 Out.EmitInstruction(Inst, STI);
Chris Lattner9487de62010-10-28 21:28:01 +00007913 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00007914 case Match_MissingFeature: {
7915 assert(ErrorInfo && "Unknown missing feature!");
7916 // Special case the error message for the very common case where only
7917 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
7918 std::string Msg = "instruction requires:";
7919 unsigned Mask = 1;
7920 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
7921 if (ErrorInfo & Mask) {
7922 Msg += " ";
7923 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
7924 }
7925 Mask <<= 1;
7926 }
7927 return Error(IDLoc, Msg);
7928 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007929 case Match_InvalidOperand: {
7930 SMLoc ErrorLoc = IDLoc;
7931 if (ErrorInfo != ~0U) {
7932 if (ErrorInfo >= Operands.size())
7933 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00007934
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007935 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7936 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7937 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007938
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007939 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00007940 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007941 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00007942 return Error(IDLoc, "invalid instruction",
7943 ((ARMOperand*)Operands[0])->getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00007944 case Match_RequiresNotITBlock:
7945 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007946 case Match_RequiresITBlock:
7947 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007948 case Match_RequiresV6:
7949 return Error(IDLoc, "instruction variant requires ARMv6 or later");
7950 case Match_RequiresThumb2:
7951 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00007952 case Match_ImmRange0_15: {
7953 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7954 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7955 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
7956 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00007957 case Match_ImmRange0_239: {
7958 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7959 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7960 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
7961 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007962 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007963
Eric Christopher91d7b902010-10-29 09:26:59 +00007964 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00007965}
7966
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007967/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00007968bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
7969 StringRef IDVal = DirectiveID.getIdentifier();
7970 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00007971 return parseLiteralValues(4, DirectiveID.getLoc());
7972 else if (IDVal == ".short" || IDVal == ".hword")
7973 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007974 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007975 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00007976 else if (IDVal == ".arm")
7977 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007978 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007979 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007980 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007981 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007982 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007983 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00007984 else if (IDVal == ".unreq")
7985 return parseDirectiveUnreq(DirectiveID.getLoc());
Jason W Kim135d2442011-12-20 17:38:12 +00007986 else if (IDVal == ".arch")
7987 return parseDirectiveArch(DirectiveID.getLoc());
7988 else if (IDVal == ".eabi_attribute")
7989 return parseDirectiveEabiAttr(DirectiveID.getLoc());
Logan Chien8cbb80d2013-10-28 17:51:12 +00007990 else if (IDVal == ".cpu")
7991 return parseDirectiveCPU(DirectiveID.getLoc());
7992 else if (IDVal == ".fpu")
7993 return parseDirectiveFPU(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00007994 else if (IDVal == ".fnstart")
7995 return parseDirectiveFnStart(DirectiveID.getLoc());
7996 else if (IDVal == ".fnend")
7997 return parseDirectiveFnEnd(DirectiveID.getLoc());
7998 else if (IDVal == ".cantunwind")
7999 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8000 else if (IDVal == ".personality")
8001 return parseDirectivePersonality(DirectiveID.getLoc());
8002 else if (IDVal == ".handlerdata")
8003 return parseDirectiveHandlerData(DirectiveID.getLoc());
8004 else if (IDVal == ".setfp")
8005 return parseDirectiveSetFP(DirectiveID.getLoc());
8006 else if (IDVal == ".pad")
8007 return parseDirectivePad(DirectiveID.getLoc());
8008 else if (IDVal == ".save")
8009 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8010 else if (IDVal == ".vsave")
8011 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008012 else if (IDVal == ".inst")
8013 return parseDirectiveInst(DirectiveID.getLoc());
8014 else if (IDVal == ".inst.n")
8015 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8016 else if (IDVal == ".inst.w")
8017 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008018 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008019 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008020 else if (IDVal == ".even")
8021 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008022 else if (IDVal == ".personalityindex")
8023 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008024 else if (IDVal == ".unwind_raw")
8025 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00008026 else if (IDVal == ".tlsdescseq")
8027 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008028 else if (IDVal == ".movsp")
8029 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00008030 else if (IDVal == ".object_arch")
8031 return parseDirectiveObjectArch(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008032 else if (IDVal == ".arch_extension")
8033 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00008034 else if (IDVal == ".align")
8035 return parseDirectiveAlign(DirectiveID.getLoc());
Saleem Abdulrasool11543a92014-03-17 17:13:54 +00008036 else if (IDVal == ".thumb_set")
8037 return parseDirectiveThumbSet(DirectiveID.getLoc());
Kevin Enderbyccab3172009-09-15 00:27:25 +00008038 return true;
8039}
8040
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008041/// parseLiteralValues
8042/// ::= .hword expression [, expression]*
8043/// ::= .short expression [, expression]*
8044/// ::= .word expression [, expression]*
8045bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Kevin Enderbyccab3172009-09-15 00:27:25 +00008046 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8047 for (;;) {
8048 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008049 if (getParser().parseExpression(Value)) {
8050 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008051 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008052 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008053
Eric Christopherbf7bc492013-01-09 03:52:05 +00008054 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008055
8056 if (getLexer().is(AsmToken::EndOfStatement))
8057 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008058
Kevin Enderbyccab3172009-09-15 00:27:25 +00008059 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008060 if (getLexer().isNot(AsmToken::Comma)) {
8061 Error(L, "unexpected token in directive");
8062 return false;
8063 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008064 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008065 }
8066 }
8067
Sean Callanana83fd7d2010-01-19 20:27:46 +00008068 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008069 return false;
8070}
8071
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008072/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008073/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008074bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008075 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8076 Error(L, "unexpected token in directive");
8077 return false;
8078 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008079 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008080
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008081 if (!hasThumb()) {
8082 Error(L, "target does not support Thumb mode");
8083 return false;
8084 }
Tim Northovera2292d02013-06-10 23:20:58 +00008085
Jim Grosbach7f882392011-12-07 18:04:19 +00008086 if (!isThumb())
8087 SwitchMode();
8088 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8089 return false;
8090}
8091
8092/// parseDirectiveARM
8093/// ::= .arm
8094bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008095 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8096 Error(L, "unexpected token in directive");
8097 return false;
8098 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008099 Parser.Lex();
8100
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008101 if (!hasARM()) {
8102 Error(L, "target does not support ARM mode");
8103 return false;
8104 }
Tim Northovera2292d02013-06-10 23:20:58 +00008105
Jim Grosbach7f882392011-12-07 18:04:19 +00008106 if (isThumb())
8107 SwitchMode();
8108 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008109 return false;
8110}
8111
Tim Northover1744d0a2013-10-25 12:49:50 +00008112void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8113 if (NextSymbolIsThumb) {
8114 getParser().getStreamer().EmitThumbFunc(Symbol);
8115 NextSymbolIsThumb = false;
8116 }
8117}
8118
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008119/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008120/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008121bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00008122 const MCAsmInfo *MAI = getParser().getStreamer().getContext().getAsmInfo();
8123 bool isMachO = MAI->hasSubsectionsViaSymbols();
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008124
Jim Grosbach1152cc02011-12-21 22:30:16 +00008125 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008126 // ELF doesn't
8127 if (isMachO) {
8128 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008129 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008130 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8131 Error(L, "unexpected token in .thumb_func directive");
8132 return false;
8133 }
8134
Tim Northover1744d0a2013-10-25 12:49:50 +00008135 MCSymbol *Func =
8136 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8137 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008138 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008139 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008140 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008141 }
8142
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008143 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8144 Error(L, "unexpected token in directive");
8145 return false;
8146 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008147
Tim Northover1744d0a2013-10-25 12:49:50 +00008148 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008149 return false;
8150}
8151
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008152/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008153/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008154bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008155 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008156 if (Tok.isNot(AsmToken::Identifier)) {
8157 Error(L, "unexpected token in .syntax directive");
8158 return false;
8159 }
8160
Benjamin Kramer92d89982010-07-14 22:38:02 +00008161 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008162 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008163 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008164 } else if (Mode == "divided" || Mode == "DIVIDED") {
8165 Error(L, "'.syntax divided' arm asssembly not supported");
8166 return false;
8167 } else {
8168 Error(L, "unrecognized syntax mode in .syntax directive");
8169 return false;
8170 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008171
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008172 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8173 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8174 return false;
8175 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008176 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008177
8178 // TODO tell the MC streamer the mode
8179 // getParser().getStreamer().Emit???();
8180 return false;
8181}
8182
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008183/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008184/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008185bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008186 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008187 if (Tok.isNot(AsmToken::Integer)) {
8188 Error(L, "unexpected token in .code directive");
8189 return false;
8190 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008191 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008192 if (Val != 16 && Val != 32) {
8193 Error(L, "invalid operand to .code directive");
8194 return false;
8195 }
8196 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008197
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008198 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8199 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8200 return false;
8201 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008202 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008203
Evan Cheng284b4672011-07-08 22:36:29 +00008204 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008205 if (!hasThumb()) {
8206 Error(L, "target does not support Thumb mode");
8207 return false;
8208 }
Tim Northovera2292d02013-06-10 23:20:58 +00008209
Jim Grosbachf471ac32011-09-06 18:46:23 +00008210 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008211 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008212 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008213 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008214 if (!hasARM()) {
8215 Error(L, "target does not support ARM mode");
8216 return false;
8217 }
Tim Northovera2292d02013-06-10 23:20:58 +00008218
Jim Grosbachf471ac32011-09-06 18:46:23 +00008219 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008220 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008221 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008222 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008223
Kevin Enderby146dcf22009-10-15 20:48:48 +00008224 return false;
8225}
8226
Jim Grosbachab5830e2011-12-14 02:16:11 +00008227/// parseDirectiveReq
8228/// ::= name .req registername
8229bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
8230 Parser.Lex(); // Eat the '.req' token.
8231 unsigned Reg;
8232 SMLoc SRegLoc, ERegLoc;
8233 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008234 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008235 Error(SRegLoc, "register name expected");
8236 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008237 }
8238
8239 // Shouldn't be anything else.
8240 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008241 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008242 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8243 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008244 }
8245
8246 Parser.Lex(); // Consume the EndOfStatement
8247
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008248 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg) {
8249 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8250 return false;
8251 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008252
8253 return false;
8254}
8255
8256/// parseDirectiveUneq
8257/// ::= .unreq registername
8258bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
8259 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008260 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008261 Error(L, "unexpected input in .unreq directive.");
8262 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008263 }
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00008264 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008265 Parser.Lex(); // Eat the identifier.
8266 return false;
8267}
8268
Jason W Kim135d2442011-12-20 17:38:12 +00008269/// parseDirectiveArch
8270/// ::= .arch token
8271bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00008272 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
8273
8274 unsigned ID = StringSwitch<unsigned>(Arch)
8275#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
8276 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00008277#define ARM_ARCH_ALIAS(NAME, ID) \
8278 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00008279#include "MCTargetDesc/ARMArchName.def"
8280 .Default(ARM::INVALID_ARCH);
8281
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008282 if (ID == ARM::INVALID_ARCH) {
8283 Error(L, "Unknown arch name");
8284 return false;
8285 }
Logan Chien439e8f92013-12-11 17:16:25 +00008286
8287 getTargetStreamer().emitArch(ID);
8288 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008289}
8290
8291/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008292/// ::= .eabi_attribute int, int [, "str"]
8293/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00008294bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008295 int64_t Tag;
8296 SMLoc TagLoc;
8297
8298 TagLoc = Parser.getTok().getLoc();
8299 if (Parser.getTok().is(AsmToken::Identifier)) {
8300 StringRef Name = Parser.getTok().getIdentifier();
8301 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
8302 if (Tag == -1) {
8303 Error(TagLoc, "attribute name not recognised: " + Name);
8304 Parser.eatToEndOfStatement();
8305 return false;
8306 }
8307 Parser.Lex();
8308 } else {
8309 const MCExpr *AttrExpr;
8310
8311 TagLoc = Parser.getTok().getLoc();
8312 if (Parser.parseExpression(AttrExpr)) {
8313 Parser.eatToEndOfStatement();
8314 return false;
8315 }
8316
8317 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
8318 if (!CE) {
8319 Error(TagLoc, "expected numeric constant");
8320 Parser.eatToEndOfStatement();
8321 return false;
8322 }
8323
8324 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008325 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008326
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008327 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008328 Error(Parser.getTok().getLoc(), "comma expected");
8329 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008330 return false;
8331 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008332 Parser.Lex(); // skip comma
8333
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008334 StringRef StringValue = "";
8335 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00008336
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008337 int64_t IntegerValue = 0;
8338 bool IsIntegerValue = false;
8339
8340 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
8341 IsStringValue = true;
8342 else if (Tag == ARMBuildAttrs::compatibility) {
8343 IsStringValue = true;
8344 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00008345 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008346 IsIntegerValue = true;
8347 else if (Tag % 2 == 1)
8348 IsStringValue = true;
8349 else
8350 llvm_unreachable("invalid tag type");
8351
8352 if (IsIntegerValue) {
8353 const MCExpr *ValueExpr;
8354 SMLoc ValueExprLoc = Parser.getTok().getLoc();
8355 if (Parser.parseExpression(ValueExpr)) {
8356 Parser.eatToEndOfStatement();
8357 return false;
8358 }
8359
8360 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
8361 if (!CE) {
8362 Error(ValueExprLoc, "expected numeric constant");
8363 Parser.eatToEndOfStatement();
8364 return false;
8365 }
8366
8367 IntegerValue = CE->getValue();
8368 }
8369
8370 if (Tag == ARMBuildAttrs::compatibility) {
8371 if (Parser.getTok().isNot(AsmToken::Comma))
8372 IsStringValue = false;
8373 else
8374 Parser.Lex();
8375 }
8376
8377 if (IsStringValue) {
8378 if (Parser.getTok().isNot(AsmToken::String)) {
8379 Error(Parser.getTok().getLoc(), "bad string constant");
8380 Parser.eatToEndOfStatement();
8381 return false;
8382 }
8383
8384 StringValue = Parser.getTok().getStringContents();
8385 Parser.Lex();
8386 }
8387
8388 if (IsIntegerValue && IsStringValue) {
8389 assert(Tag == ARMBuildAttrs::compatibility);
8390 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
8391 } else if (IsIntegerValue)
8392 getTargetStreamer().emitAttribute(Tag, IntegerValue);
8393 else if (IsStringValue)
8394 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00008395 return false;
8396}
8397
8398/// parseDirectiveCPU
8399/// ::= .cpu str
8400bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
8401 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
8402 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
8403 return false;
8404}
8405
8406/// parseDirectiveFPU
8407/// ::= .fpu str
8408bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
8409 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
8410
8411 unsigned ID = StringSwitch<unsigned>(FPU)
8412#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
8413#include "ARMFPUName.def"
8414 .Default(ARM::INVALID_FPU);
8415
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008416 if (ID == ARM::INVALID_FPU) {
8417 Error(L, "Unknown FPU name");
8418 return false;
8419 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008420
8421 getTargetStreamer().emitFPU(ID);
8422 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008423}
8424
Logan Chien4ea23b52013-05-10 16:17:24 +00008425/// parseDirectiveFnStart
8426/// ::= .fnstart
8427bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008428 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008429 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008430 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008431 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008432 }
8433
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008434 // Reset the unwind directives parser state
8435 UC.reset();
8436
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008437 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008438
8439 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00008440 return false;
8441}
8442
8443/// parseDirectiveFnEnd
8444/// ::= .fnend
8445bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
8446 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008447 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008448 Error(L, ".fnstart must precede .fnend directive");
8449 return false;
8450 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008451
8452 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008453 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008454
8455 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00008456 return false;
8457}
8458
8459/// parseDirectiveCantUnwind
8460/// ::= .cantunwind
8461bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008462 UC.recordCantUnwind(L);
8463
Logan Chien4ea23b52013-05-10 16:17:24 +00008464 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008465 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008466 Error(L, ".fnstart must precede .cantunwind directive");
8467 return false;
8468 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008469 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008470 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008471 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008472 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008473 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008474 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008475 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008476 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008477 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008478 }
8479
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008480 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00008481 return false;
8482}
8483
8484/// parseDirectivePersonality
8485/// ::= .personality name
8486bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008487 bool HasExistingPersonality = UC.hasPersonality();
8488
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008489 UC.recordPersonality(L);
8490
Logan Chien4ea23b52013-05-10 16:17:24 +00008491 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008492 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008493 Error(L, ".fnstart must precede .personality directive");
8494 return false;
8495 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008496 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008497 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008498 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008499 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008500 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008501 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008502 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008503 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008504 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008505 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008506 if (HasExistingPersonality) {
8507 Parser.eatToEndOfStatement();
8508 Error(L, "multiple personality directives");
8509 UC.emitPersonalityLocNotes();
8510 return false;
8511 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008512
8513 // Parse the name of the personality routine
8514 if (Parser.getTok().isNot(AsmToken::Identifier)) {
8515 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008516 Error(L, "unexpected input in .personality directive.");
8517 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008518 }
8519 StringRef Name(Parser.getTok().getIdentifier());
8520 Parser.Lex();
8521
8522 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008523 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00008524 return false;
8525}
8526
8527/// parseDirectiveHandlerData
8528/// ::= .handlerdata
8529bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008530 UC.recordHandlerData(L);
8531
Logan Chien4ea23b52013-05-10 16:17:24 +00008532 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008533 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008534 Error(L, ".fnstart must precede .personality directive");
8535 return false;
8536 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008537 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008538 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008539 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008540 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008541 }
8542
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008543 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00008544 return false;
8545}
8546
8547/// parseDirectiveSetFP
8548/// ::= .setfp fpreg, spreg [, offset]
8549bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
8550 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008551 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008552 Error(L, ".fnstart must precede .setfp directive");
8553 return false;
8554 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008555 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008556 Error(L, ".setfp must precede .handlerdata directive");
8557 return false;
8558 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008559
8560 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008561 SMLoc FPRegLoc = Parser.getTok().getLoc();
8562 int FPReg = tryParseRegister();
8563 if (FPReg == -1) {
8564 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008565 return false;
8566 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008567
8568 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008569 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008570 Error(Parser.getTok().getLoc(), "comma expected");
8571 return false;
8572 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008573 Parser.Lex(); // skip comma
8574
8575 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008576 SMLoc SPRegLoc = Parser.getTok().getLoc();
8577 int SPReg = tryParseRegister();
8578 if (SPReg == -1) {
8579 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008580 return false;
8581 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008582
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008583 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
8584 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008585 return false;
8586 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008587
8588 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008589 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00008590
8591 // Parse offset
8592 int64_t Offset = 0;
8593 if (Parser.getTok().is(AsmToken::Comma)) {
8594 Parser.Lex(); // skip comma
8595
8596 if (Parser.getTok().isNot(AsmToken::Hash) &&
8597 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008598 Error(Parser.getTok().getLoc(), "'#' expected");
8599 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008600 }
8601 Parser.Lex(); // skip hash token.
8602
8603 const MCExpr *OffsetExpr;
8604 SMLoc ExLoc = Parser.getTok().getLoc();
8605 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008606 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8607 Error(ExLoc, "malformed setfp offset");
8608 return false;
8609 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008610 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008611 if (!CE) {
8612 Error(ExLoc, "setfp offset must be an immediate");
8613 return false;
8614 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008615
8616 Offset = CE->getValue();
8617 }
8618
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008619 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
8620 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00008621 return false;
8622}
8623
8624/// parseDirective
8625/// ::= .pad offset
8626bool ARMAsmParser::parseDirectivePad(SMLoc L) {
8627 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008628 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008629 Error(L, ".fnstart must precede .pad directive");
8630 return false;
8631 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008632 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008633 Error(L, ".pad must precede .handlerdata directive");
8634 return false;
8635 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008636
8637 // Parse the offset
8638 if (Parser.getTok().isNot(AsmToken::Hash) &&
8639 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008640 Error(Parser.getTok().getLoc(), "'#' expected");
8641 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008642 }
8643 Parser.Lex(); // skip hash token.
8644
8645 const MCExpr *OffsetExpr;
8646 SMLoc ExLoc = Parser.getTok().getLoc();
8647 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008648 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8649 Error(ExLoc, "malformed pad offset");
8650 return false;
8651 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008652 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008653 if (!CE) {
8654 Error(ExLoc, "pad offset must be an immediate");
8655 return false;
8656 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008657
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008658 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00008659 return false;
8660}
8661
8662/// parseDirectiveRegSave
8663/// ::= .save { registers }
8664/// ::= .vsave { registers }
8665bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
8666 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008667 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008668 Error(L, ".fnstart must precede .save or .vsave directives");
8669 return false;
8670 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008671 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008672 Error(L, ".save or .vsave must precede .handlerdata directive");
8673 return false;
8674 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008675
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008676 // RAII object to make sure parsed operands are deleted.
8677 struct CleanupObject {
8678 SmallVector<MCParsedAsmOperand *, 1> Operands;
8679 ~CleanupObject() {
8680 for (unsigned I = 0, E = Operands.size(); I != E; ++I)
8681 delete Operands[I];
8682 }
8683 } CO;
8684
Logan Chien4ea23b52013-05-10 16:17:24 +00008685 // Parse the register list
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008686 if (parseRegisterList(CO.Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008687 return false;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008688 ARMOperand *Op = (ARMOperand*)CO.Operands[0];
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008689 if (!IsVector && !Op->isRegList()) {
8690 Error(L, ".save expects GPR registers");
8691 return false;
8692 }
8693 if (IsVector && !Op->isDPRRegList()) {
8694 Error(L, ".vsave expects DPR registers");
8695 return false;
8696 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008697
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008698 getTargetStreamer().emitRegSave(Op->getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00008699 return false;
8700}
8701
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008702/// parseDirectiveInst
8703/// ::= .inst opcode [, ...]
8704/// ::= .inst.n opcode [, ...]
8705/// ::= .inst.w opcode [, ...]
8706bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
8707 int Width;
8708
8709 if (isThumb()) {
8710 switch (Suffix) {
8711 case 'n':
8712 Width = 2;
8713 break;
8714 case 'w':
8715 Width = 4;
8716 break;
8717 default:
8718 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008719 Error(Loc, "cannot determine Thumb instruction size, "
8720 "use inst.n/inst.w instead");
8721 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008722 }
8723 } else {
8724 if (Suffix) {
8725 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008726 Error(Loc, "width suffixes are invalid in ARM mode");
8727 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008728 }
8729 Width = 4;
8730 }
8731
8732 if (getLexer().is(AsmToken::EndOfStatement)) {
8733 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008734 Error(Loc, "expected expression following directive");
8735 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008736 }
8737
8738 for (;;) {
8739 const MCExpr *Expr;
8740
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008741 if (getParser().parseExpression(Expr)) {
8742 Error(Loc, "expected expression");
8743 return false;
8744 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008745
8746 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008747 if (!Value) {
8748 Error(Loc, "expected constant expression");
8749 return false;
8750 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008751
8752 switch (Width) {
8753 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008754 if (Value->getValue() > 0xffff) {
8755 Error(Loc, "inst.n operand is too big, use inst.w instead");
8756 return false;
8757 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008758 break;
8759 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008760 if (Value->getValue() > 0xffffffff) {
8761 Error(Loc,
8762 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
8763 return false;
8764 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008765 break;
8766 default:
8767 llvm_unreachable("only supported widths are 2 and 4");
8768 }
8769
8770 getTargetStreamer().emitInst(Value->getValue(), Suffix);
8771
8772 if (getLexer().is(AsmToken::EndOfStatement))
8773 break;
8774
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008775 if (getLexer().isNot(AsmToken::Comma)) {
8776 Error(Loc, "unexpected token in directive");
8777 return false;
8778 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008779
8780 Parser.Lex();
8781 }
8782
8783 Parser.Lex();
8784 return false;
8785}
8786
David Peixotto80c083a2013-12-19 18:26:07 +00008787/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008788/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00008789bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00008790 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00008791 return false;
8792}
8793
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008794bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
8795 const MCSection *Section = getStreamer().getCurrentSection().first;
8796
8797 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8798 TokError("unexpected token in directive");
8799 return false;
8800 }
8801
8802 if (!Section) {
Rafael Espindolaf1440342014-01-23 23:14:14 +00008803 getStreamer().InitSections();
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008804 Section = getStreamer().getCurrentSection().first;
8805 }
8806
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00008807 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008808 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00008809 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008810 else
Rafael Espindola7b514962014-02-04 18:34:04 +00008811 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008812
8813 return false;
8814}
8815
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008816/// parseDirectivePersonalityIndex
8817/// ::= .personalityindex index
8818bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
8819 bool HasExistingPersonality = UC.hasPersonality();
8820
8821 UC.recordPersonalityIndex(L);
8822
8823 if (!UC.hasFnStart()) {
8824 Parser.eatToEndOfStatement();
8825 Error(L, ".fnstart must precede .personalityindex directive");
8826 return false;
8827 }
8828 if (UC.cantUnwind()) {
8829 Parser.eatToEndOfStatement();
8830 Error(L, ".personalityindex cannot be used with .cantunwind");
8831 UC.emitCantUnwindLocNotes();
8832 return false;
8833 }
8834 if (UC.hasHandlerData()) {
8835 Parser.eatToEndOfStatement();
8836 Error(L, ".personalityindex must precede .handlerdata directive");
8837 UC.emitHandlerDataLocNotes();
8838 return false;
8839 }
8840 if (HasExistingPersonality) {
8841 Parser.eatToEndOfStatement();
8842 Error(L, "multiple personality directives");
8843 UC.emitPersonalityLocNotes();
8844 return false;
8845 }
8846
8847 const MCExpr *IndexExpression;
8848 SMLoc IndexLoc = Parser.getTok().getLoc();
8849 if (Parser.parseExpression(IndexExpression)) {
8850 Parser.eatToEndOfStatement();
8851 return false;
8852 }
8853
8854 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
8855 if (!CE) {
8856 Parser.eatToEndOfStatement();
8857 Error(IndexLoc, "index must be a constant number");
8858 return false;
8859 }
8860 if (CE->getValue() < 0 ||
8861 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
8862 Parser.eatToEndOfStatement();
8863 Error(IndexLoc, "personality routine index should be in range [0-3]");
8864 return false;
8865 }
8866
8867 getTargetStreamer().emitPersonalityIndex(CE->getValue());
8868 return false;
8869}
8870
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008871/// parseDirectiveUnwindRaw
8872/// ::= .unwind_raw offset, opcode [, opcode...]
8873bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
8874 if (!UC.hasFnStart()) {
8875 Parser.eatToEndOfStatement();
8876 Error(L, ".fnstart must precede .unwind_raw directives");
8877 return false;
8878 }
8879
8880 int64_t StackOffset;
8881
8882 const MCExpr *OffsetExpr;
8883 SMLoc OffsetLoc = getLexer().getLoc();
8884 if (getLexer().is(AsmToken::EndOfStatement) ||
8885 getParser().parseExpression(OffsetExpr)) {
8886 Error(OffsetLoc, "expected expression");
8887 Parser.eatToEndOfStatement();
8888 return false;
8889 }
8890
8891 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
8892 if (!CE) {
8893 Error(OffsetLoc, "offset must be a constant");
8894 Parser.eatToEndOfStatement();
8895 return false;
8896 }
8897
8898 StackOffset = CE->getValue();
8899
8900 if (getLexer().isNot(AsmToken::Comma)) {
8901 Error(getLexer().getLoc(), "expected comma");
8902 Parser.eatToEndOfStatement();
8903 return false;
8904 }
8905 Parser.Lex();
8906
8907 SmallVector<uint8_t, 16> Opcodes;
8908 for (;;) {
8909 const MCExpr *OE;
8910
8911 SMLoc OpcodeLoc = getLexer().getLoc();
8912 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
8913 Error(OpcodeLoc, "expected opcode expression");
8914 Parser.eatToEndOfStatement();
8915 return false;
8916 }
8917
8918 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
8919 if (!OC) {
8920 Error(OpcodeLoc, "opcode value must be a constant");
8921 Parser.eatToEndOfStatement();
8922 return false;
8923 }
8924
8925 const int64_t Opcode = OC->getValue();
8926 if (Opcode & ~0xff) {
8927 Error(OpcodeLoc, "invalid opcode");
8928 Parser.eatToEndOfStatement();
8929 return false;
8930 }
8931
8932 Opcodes.push_back(uint8_t(Opcode));
8933
8934 if (getLexer().is(AsmToken::EndOfStatement))
8935 break;
8936
8937 if (getLexer().isNot(AsmToken::Comma)) {
8938 Error(getLexer().getLoc(), "unexpected token in directive");
8939 Parser.eatToEndOfStatement();
8940 return false;
8941 }
8942
8943 Parser.Lex();
8944 }
8945
8946 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
8947
8948 Parser.Lex();
8949 return false;
8950}
8951
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00008952/// parseDirectiveTLSDescSeq
8953/// ::= .tlsdescseq tls-variable
8954bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
8955 if (getLexer().isNot(AsmToken::Identifier)) {
8956 TokError("expected variable after '.tlsdescseq' directive");
8957 Parser.eatToEndOfStatement();
8958 return false;
8959 }
8960
8961 const MCSymbolRefExpr *SRE =
8962 MCSymbolRefExpr::Create(Parser.getTok().getIdentifier(),
8963 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
8964 Lex();
8965
8966 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8967 Error(Parser.getTok().getLoc(), "unexpected token");
8968 Parser.eatToEndOfStatement();
8969 return false;
8970 }
8971
8972 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
8973 return false;
8974}
8975
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008976/// parseDirectiveMovSP
8977/// ::= .movsp reg [, #offset]
8978bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
8979 if (!UC.hasFnStart()) {
8980 Parser.eatToEndOfStatement();
8981 Error(L, ".fnstart must precede .movsp directives");
8982 return false;
8983 }
8984 if (UC.getFPReg() != ARM::SP) {
8985 Parser.eatToEndOfStatement();
8986 Error(L, "unexpected .movsp directive");
8987 return false;
8988 }
8989
8990 SMLoc SPRegLoc = Parser.getTok().getLoc();
8991 int SPReg = tryParseRegister();
8992 if (SPReg == -1) {
8993 Parser.eatToEndOfStatement();
8994 Error(SPRegLoc, "register expected");
8995 return false;
8996 }
8997
8998 if (SPReg == ARM::SP || SPReg == ARM::PC) {
8999 Parser.eatToEndOfStatement();
9000 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
9001 return false;
9002 }
9003
9004 int64_t Offset = 0;
9005 if (Parser.getTok().is(AsmToken::Comma)) {
9006 Parser.Lex();
9007
9008 if (Parser.getTok().isNot(AsmToken::Hash)) {
9009 Error(Parser.getTok().getLoc(), "expected #constant");
9010 Parser.eatToEndOfStatement();
9011 return false;
9012 }
9013 Parser.Lex();
9014
9015 const MCExpr *OffsetExpr;
9016 SMLoc OffsetLoc = Parser.getTok().getLoc();
9017 if (Parser.parseExpression(OffsetExpr)) {
9018 Parser.eatToEndOfStatement();
9019 Error(OffsetLoc, "malformed offset expression");
9020 return false;
9021 }
9022
9023 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9024 if (!CE) {
9025 Parser.eatToEndOfStatement();
9026 Error(OffsetLoc, "offset must be an immediate constant");
9027 return false;
9028 }
9029
9030 Offset = CE->getValue();
9031 }
9032
9033 getTargetStreamer().emitMovSP(SPReg, Offset);
9034 UC.saveFPReg(SPReg);
9035
9036 return false;
9037}
9038
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009039/// parseDirectiveObjectArch
9040/// ::= .object_arch name
9041bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
9042 if (getLexer().isNot(AsmToken::Identifier)) {
9043 Error(getLexer().getLoc(), "unexpected token");
9044 Parser.eatToEndOfStatement();
9045 return false;
9046 }
9047
9048 StringRef Arch = Parser.getTok().getString();
9049 SMLoc ArchLoc = Parser.getTok().getLoc();
9050 getLexer().Lex();
9051
9052 unsigned ID = StringSwitch<unsigned>(Arch)
9053#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
9054 .Case(NAME, ARM::ID)
9055#define ARM_ARCH_ALIAS(NAME, ID) \
9056 .Case(NAME, ARM::ID)
9057#include "MCTargetDesc/ARMArchName.def"
9058#undef ARM_ARCH_NAME
9059#undef ARM_ARCH_ALIAS
9060 .Default(ARM::INVALID_ARCH);
9061
9062 if (ID == ARM::INVALID_ARCH) {
9063 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9064 Parser.eatToEndOfStatement();
9065 return false;
9066 }
9067
9068 getTargetStreamer().emitObjectArch(ID);
9069
9070 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9071 Error(getLexer().getLoc(), "unexpected token");
9072 Parser.eatToEndOfStatement();
9073 }
9074
9075 return false;
9076}
9077
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009078/// parseDirectiveAlign
9079/// ::= .align
9080bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
9081 // NOTE: if this is not the end of the statement, fall back to the target
9082 // agnostic handling for this directive which will correctly handle this.
9083 if (getLexer().isNot(AsmToken::EndOfStatement))
9084 return true;
9085
9086 // '.align' is target specifically handled to mean 2**2 byte alignment.
9087 if (getStreamer().getCurrentSection().first->UseCodeAlign())
9088 getStreamer().EmitCodeAlignment(4, 0);
9089 else
9090 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
9091
9092 return false;
9093}
9094
Saleem Abdulrasool11543a92014-03-17 17:13:54 +00009095/// parseDirectiveThumbSet
9096/// ::= .thumb_set name, value
9097bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
9098 StringRef Name;
9099 if (Parser.parseIdentifier(Name)) {
9100 TokError("expected identifier after '.thumb_set'");
9101 Parser.eatToEndOfStatement();
9102 return false;
9103 }
9104
9105 if (getLexer().isNot(AsmToken::Comma)) {
9106 TokError("expected comma after name '" + Name + "'");
9107 Parser.eatToEndOfStatement();
9108 return false;
9109 }
9110 Lex();
9111
9112 const MCExpr *Value;
9113 if (Parser.parseExpression(Value)) {
9114 TokError("missing expression");
9115 Parser.eatToEndOfStatement();
9116 return false;
9117 }
9118
9119 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9120 TokError("unexpected token");
9121 Parser.eatToEndOfStatement();
9122 return false;
9123 }
9124 Lex();
9125
9126 MCSymbol *Alias = getContext().GetOrCreateSymbol(Name);
9127 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Value)) {
9128 MCSymbol *Sym = getContext().LookupSymbol(SRE->getSymbol().getName());
9129 if (!Sym->isDefined()) {
9130 getStreamer().EmitSymbolAttribute(Sym, MCSA_Global);
9131 getStreamer().EmitAssignment(Alias, Value);
9132 return false;
9133 }
9134
9135 const MCObjectFileInfo::Environment Format =
9136 getContext().getObjectFileInfo()->getObjectFileType();
9137 switch (Format) {
9138 case MCObjectFileInfo::IsCOFF: {
9139 char Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
9140 getStreamer().EmitCOFFSymbolType(Type);
9141 // .set values are always local in COFF
9142 getStreamer().EmitSymbolAttribute(Alias, MCSA_Local);
9143 break;
9144 }
9145 case MCObjectFileInfo::IsELF:
9146 getStreamer().EmitSymbolAttribute(Alias, MCSA_ELF_TypeFunction);
9147 break;
9148 case MCObjectFileInfo::IsMachO:
9149 break;
9150 }
9151 }
9152
9153 // FIXME: set the function as being a thumb function via the assembler
9154 getStreamer().EmitThumbFunc(Alias);
9155 getStreamer().EmitAssignment(Alias, Value);
9156
9157 return false;
9158}
9159
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009160/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009161extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng11424442011-07-26 00:24:13 +00009162 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
9163 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009164}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009165
Chris Lattner3e4582a2010-09-06 19:11:01 +00009166#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009167#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009168#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009169#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009170
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009171static const struct ExtMapEntry {
9172 const char *Extension;
9173 const unsigned ArchCheck;
9174 const uint64_t Features;
9175} Extensions[] = {
9176 { "crc", Feature_HasV8, ARM::FeatureCRC },
9177 { "crypto", Feature_HasV8,
9178 ARM::FeatureCrypto | ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9179 { "fp", Feature_HasV8, ARM::FeatureFPARMv8 },
9180 { "idiv", Feature_HasV7 | Feature_IsNotMClass,
9181 ARM::FeatureHWDiv | ARM::FeatureHWDivARM },
9182 // FIXME: iWMMXT not supported
9183 { "iwmmxt", Feature_None, 0 },
9184 // FIXME: iWMMXT2 not supported
9185 { "iwmmxt2", Feature_None, 0 },
9186 // FIXME: Maverick not supported
9187 { "maverick", Feature_None, 0 },
9188 { "mp", Feature_HasV7 | Feature_IsNotMClass, ARM::FeatureMP },
9189 // FIXME: ARMv6-m OS Extensions feature not checked
9190 { "os", Feature_None, 0 },
9191 // FIXME: Also available in ARMv6-K
9192 { "sec", Feature_HasV7, ARM::FeatureTrustZone },
9193 { "simd", Feature_HasV8, ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9194 // FIXME: Only available in A-class, isel not predicated
9195 { "virt", Feature_HasV7, ARM::FeatureVirtualization },
9196 // FIXME: xscale not supported
9197 { "xscale", Feature_None, 0 },
9198};
9199
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009200/// parseDirectiveArchExtension
9201/// ::= .arch_extension [no]feature
9202bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
9203 if (getLexer().isNot(AsmToken::Identifier)) {
9204 Error(getLexer().getLoc(), "unexpected token");
9205 Parser.eatToEndOfStatement();
9206 return false;
9207 }
9208
9209 StringRef Extension = Parser.getTok().getString();
9210 SMLoc ExtLoc = Parser.getTok().getLoc();
9211 getLexer().Lex();
9212
9213 bool EnableFeature = true;
Benjamin Kramere9391a52014-02-20 17:36:31 +00009214 if (Extension.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009215 EnableFeature = false;
9216 Extension = Extension.substr(2);
9217 }
9218
Benjamin Kramere9391a52014-02-20 17:36:31 +00009219 for (unsigned EI = 0, EE = array_lengthof(Extensions); EI != EE; ++EI) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009220 if (Extensions[EI].Extension != Extension)
9221 continue;
9222
9223 unsigned FB = getAvailableFeatures();
9224 if ((FB & Extensions[EI].ArchCheck) != Extensions[EI].ArchCheck) {
9225 Error(ExtLoc, "architectural extension '" + Extension + "' is not "
9226 "allowed for the current base architecture");
9227 return false;
9228 }
9229
9230 if (!Extensions[EI].Features)
9231 report_fatal_error("unsupported architectural extension: " + Extension);
9232
9233 if (EnableFeature)
9234 FB |= ComputeAvailableFeatures(Extensions[EI].Features);
9235 else
9236 FB &= ~ComputeAvailableFeatures(Extensions[EI].Features);
9237
9238 setAvailableFeatures(FB);
9239 return false;
9240 }
9241
9242 Error(ExtLoc, "unknown architectural extension: " + Extension);
9243 Parser.eatToEndOfStatement();
9244 return false;
9245}
9246
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009247// Define this matcher function after the auto-generated include so we
9248// have the match class enum definitions.
9249unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
9250 unsigned Kind) {
9251 ARMOperand *Op = static_cast<ARMOperand*>(AsmOp);
9252 // If the kind is a token for a literal immediate, check if our asm
9253 // operand matches. This is for InstAliases which have a fixed-value
9254 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009255 switch (Kind) {
9256 default: break;
9257 case MCK__35_0:
9258 if (Op->isImm())
9259 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()))
9260 if (CE->getValue() == 0)
9261 return Match_Success;
9262 break;
9263 case MCK_ARMSOImm:
9264 if (Op->isImm()) {
9265 const MCExpr *SOExpr = Op->getImm();
9266 int64_t Value;
9267 if (!SOExpr->EvaluateAsAbsolute(Value))
9268 return Match_Success;
9269 assert((Value >= INT32_MIN && Value <= INT32_MAX) &&
9270 "expression value must be representiable in 32 bits");
9271 }
9272 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00009273 case MCK_GPRPair:
9274 if (Op->isReg() &&
9275 MRI->getRegClass(ARM::GPRRegClassID).contains(Op->getReg()))
9276 return Match_Success;
9277 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009278 }
9279 return Match_InvalidOperand;
9280}