blob: 7c0dcd6c7d260835a378765b4ada8f7cf8b057fa [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000011#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000012#include "MCTargetDesc/ARMAddressingModes.h"
Logan Chien439e8f92013-12-11 17:16:25 +000013#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/ARMBaseInfo.h"
15#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach5c932b22011-08-22 18:50:36 +000016#include "llvm/ADT/BitVector.h"
David Peixotto52303f62013-12-19 22:41:56 +000017#include "llvm/ADT/MapVector.h"
Benjamin Kramerdebe69f2011-07-08 21:06:23 +000018#include "llvm/ADT/OwningPtr.h"
Evan Cheng11424442011-07-26 00:24:13 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000020#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000021#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000022#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000023#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000025#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000027#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000028#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/MC/MCExpr.h"
30#include "llvm/MC/MCInst.h"
31#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000032#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCAsmLexer.h"
34#include "llvm/MC/MCParser/MCAsmParser.h"
35#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
36#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000037#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/MC/MCStreamer.h"
39#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000040#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000041#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000042#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000043#include "llvm/Support/ARMEHABI.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000044#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000045#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/MathExtras.h"
47#include "llvm/Support/SourceMgr.h"
48#include "llvm/Support/TargetRegistry.h"
49#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000050
Kevin Enderbyccab3172009-09-15 00:27:25 +000051using namespace llvm;
52
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000053namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000054
55class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000056
Jim Grosbach04945c42011-12-02 00:35:16 +000057enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000058
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000059class UnwindContext {
60 MCAsmParser &Parser;
61
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000062 typedef SmallVector<SMLoc, 4> Locs;
63
64 Locs FnStartLocs;
65 Locs CantUnwindLocs;
66 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000067 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000068 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000069 int FPReg;
70
71public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000072 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000073
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000074 bool hasFnStart() const { return !FnStartLocs.empty(); }
75 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
76 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000077 bool hasPersonality() const {
78 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
79 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000080
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000081 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
82 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
83 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
84 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000085 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000086
87 void saveFPReg(int Reg) { FPReg = Reg; }
88 int getFPReg() const { return FPReg; }
89
90 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000091 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
92 FI != FE; ++FI)
93 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000094 }
95 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000096 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
97 UE = CantUnwindLocs.end(); UI != UE; ++UI)
98 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000099 }
100 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000101 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
102 HE = HandlerDataLocs.end(); HI != HE; ++HI)
103 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104 }
105 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000106 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000107 PE = PersonalityLocs.end(),
108 PII = PersonalityIndexLocs.begin(),
109 PIE = PersonalityIndexLocs.end();
110 PI != PE || PII != PIE;) {
111 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
112 Parser.Note(*PI++, ".personality was specified here");
113 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
114 Parser.Note(*PII++, ".personalityindex was specified here");
115 else
116 llvm_unreachable(".personality and .personalityindex cannot be "
117 "at the same location");
118 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000119 }
120
121 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000122 FnStartLocs = Locs();
123 CantUnwindLocs = Locs();
124 PersonalityLocs = Locs();
125 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000126 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000127 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000128 }
129};
130
Evan Cheng11424442011-07-26 00:24:13 +0000131class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000132 MCSubtargetInfo &STI;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000133 MCAsmParser &Parser;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000134 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000135 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000136 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000137
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000138 ARMTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
167 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000168 void forwardITPosition() {
169 if (!inITBlock()) return;
170 // Move to the next instruction in the IT block, if there is one. If not,
171 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000172 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000173 if (++ITState.CurPosition == 5 - TZ)
174 ITState.CurPosition = ~0U; // Done with the IT block after this.
175 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000176
177
Kevin Enderbyccab3172009-09-15 00:27:25 +0000178 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000179 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
180
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000181 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
182 return Parser.Note(L, Msg, Ranges);
183 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000184 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000185 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 return Parser.Warning(L, Msg, Ranges);
187 }
188 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000189 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000190 return Parser.Error(L, Msg, Ranges);
191 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000192
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000193 int tryParseRegister();
194 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d6022d2011-07-26 20:41:24 +0000195 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000196 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachd3595712011-08-03 23:50:40 +0000197 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000198 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
199 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000200 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
201 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000202 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000203 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000204 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000205 bool parseDirectiveThumbFunc(SMLoc L);
206 bool parseDirectiveCode(SMLoc L);
207 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000208 bool parseDirectiveReq(StringRef Name, SMLoc L);
209 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000210 bool parseDirectiveArch(SMLoc L);
211 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000212 bool parseDirectiveCPU(SMLoc L);
213 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000214 bool parseDirectiveFnStart(SMLoc L);
215 bool parseDirectiveFnEnd(SMLoc L);
216 bool parseDirectiveCantUnwind(SMLoc L);
217 bool parseDirectivePersonality(SMLoc L);
218 bool parseDirectiveHandlerData(SMLoc L);
219 bool parseDirectiveSetFP(SMLoc L);
220 bool parseDirectivePad(SMLoc L);
221 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000222 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000223 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000224 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000225 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000226 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000227 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000228 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000229 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000230 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000231 bool parseDirectiveAlign(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000232
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000233 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000234 bool &CarrySetting, unsigned &ProcessorIMod,
235 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000236 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
237 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000238 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000239
Evan Cheng4d1ca962011-07-08 01:53:10 +0000240 bool isThumb() const {
241 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000242 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000243 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000244 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000245 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000246 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000247 bool isThumbTwo() const {
248 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
249 }
Tim Northovera2292d02013-06-10 23:20:58 +0000250 bool hasThumb() const {
251 return STI.getFeatureBits() & ARM::HasV4TOps;
252 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000253 bool hasV6Ops() const {
254 return STI.getFeatureBits() & ARM::HasV6Ops;
255 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000256 bool hasV6MOps() const {
257 return STI.getFeatureBits() & ARM::HasV6MOps;
258 }
James Molloy21efa7d2011-09-28 14:21:38 +0000259 bool hasV7Ops() const {
260 return STI.getFeatureBits() & ARM::HasV7Ops;
261 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000262 bool hasV8Ops() const {
263 return STI.getFeatureBits() & ARM::HasV8Ops;
264 }
Tim Northovera2292d02013-06-10 23:20:58 +0000265 bool hasARM() const {
266 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
267 }
268
Evan Cheng284b4672011-07-08 22:36:29 +0000269 void SwitchMode() {
Evan Cheng91111d22011-07-09 05:47:46 +0000270 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
271 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000272 }
James Molloy21efa7d2011-09-28 14:21:38 +0000273 bool isMClass() const {
274 return STI.getFeatureBits() & ARM::FeatureMClass;
275 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000276
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000277 /// @name Auto-generated Match Functions
278 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000279
Chris Lattner3e4582a2010-09-06 19:11:01 +0000280#define GET_ASSEMBLER_HEADER
281#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000282
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000283 /// }
284
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000285 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000286 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000287 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000288 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000289 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach48399582011-10-12 17:34:41 +0000290 OperandMatchResultTy parseCoprocOptionOperand(
291 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000292 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000293 SmallVectorImpl<MCParsedAsmOperand*>&);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000294 OperandMatchResultTy parseInstSyncBarrierOptOperand(
295 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000296 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000297 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000298 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000299 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach27c1e252011-07-21 17:23:04 +0000300 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
301 StringRef Op, int Low, int High);
302 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
303 return parsePKHImm(O, "lsl", 0, 31);
304 }
305 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
306 return parsePKHImm(O, "asr", 1, 32);
307 }
Jim Grosbach0a547702011-07-22 17:44:50 +0000308 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000309 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach833b9d32011-07-27 20:15:40 +0000310 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach864b6092011-07-28 21:34:26 +0000311 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachd3595712011-08-03 23:50:40 +0000312 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach1d9d5e92011-08-10 21:56:18 +0000313 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbache7fbce72011-10-03 23:38:36 +0000314 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000315 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000316 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
317 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000318
319 // Asm Match Converter Methods
Chad Rosier451ef132012-08-31 22:12:31 +0000320 void cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +0000321 const SmallVectorImpl<MCParsedAsmOperand*> &);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000322 void cvtThumbBranches(MCInst &Inst,
323 const SmallVectorImpl<MCParsedAsmOperand*> &);
324
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000325 bool validateInstruction(MCInst &Inst,
326 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachafad0532011-11-10 23:42:14 +0000327 bool processInstruction(MCInst &Inst,
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000328 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach7283da92011-08-16 21:12:37 +0000329 bool shouldOmitCCOutOperand(StringRef Mnemonic,
330 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Joey Goulye8602552013-07-19 16:34:16 +0000331 bool shouldOmitPredicateOperand(StringRef Mnemonic,
332 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000333public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000334 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000335 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000336 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000337 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000338 Match_RequiresThumb2,
339#define GET_OPERAND_DIAGNOSTIC_TYPES
340#include "ARMGenAsmMatcher.inc"
341
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000342 };
343
Joey Gouly0e76fa72013-09-12 10:28:05 +0000344 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
345 const MCInstrInfo &MII)
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000346 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(MII), UC(_Parser) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000347 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000348
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000349 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000350 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000351
Evan Cheng4d1ca962011-07-08 01:53:10 +0000352 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000353 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000354
355 // Not in an ITBlock to start with.
356 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000357
358 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000359 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000360
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000361 // Implementation of the MCTargetAsmParser interface:
362 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Chad Rosierf0e87202012-10-25 20:41:34 +0000363 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
364 SMLoc NameLoc,
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000365 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000366 bool ParseDirective(AsmToken DirectiveID);
367
Jim Grosbach231e7aa2013-02-06 06:00:11 +0000368 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, unsigned Kind);
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000369 unsigned checkTargetMatchPredicate(MCInst &Inst);
370
Chad Rosier49963552012-10-13 00:26:04 +0000371 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000372 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +0000373 MCStreamer &Out, unsigned &ErrorInfo,
374 bool MatchingInlineAsm);
Tim Northover1744d0a2013-10-25 12:49:50 +0000375 void onLabelParsed(MCSymbol *Symbol);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000376};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000377} // end anonymous namespace
378
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000379namespace {
380
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000381/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000382/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000383class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000384 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000385 k_CondCode,
386 k_CCOut,
387 k_ITCondMask,
388 k_CoprocNum,
389 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000390 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000391 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000392 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000393 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000394 k_Memory,
395 k_PostIndexRegister,
396 k_MSRMask,
397 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000398 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000399 k_Register,
400 k_RegisterList,
401 k_DPRRegisterList,
402 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000403 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000404 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000405 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000406 k_ShiftedRegister,
407 k_ShiftedImmediate,
408 k_ShifterImmediate,
409 k_RotateImmediate,
410 k_BitfieldDescriptor,
411 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000412 } Kind;
413
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000414 SMLoc StartLoc, EndLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000415 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000416
Eric Christopher8996c5d2013-03-15 00:42:55 +0000417 struct CCOp {
418 ARMCC::CondCodes Val;
419 };
420
421 struct CopOp {
422 unsigned Val;
423 };
424
425 struct CoprocOptionOp {
426 unsigned Val;
427 };
428
429 struct ITMaskOp {
430 unsigned Mask:4;
431 };
432
433 struct MBOptOp {
434 ARM_MB::MemBOpt Val;
435 };
436
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000437 struct ISBOptOp {
438 ARM_ISB::InstSyncBOpt Val;
439 };
440
Eric Christopher8996c5d2013-03-15 00:42:55 +0000441 struct IFlagsOp {
442 ARM_PROC::IFlags Val;
443 };
444
445 struct MMaskOp {
446 unsigned Val;
447 };
448
449 struct TokOp {
450 const char *Data;
451 unsigned Length;
452 };
453
454 struct RegOp {
455 unsigned RegNum;
456 };
457
458 // A vector register list is a sequential list of 1 to 4 registers.
459 struct VectorListOp {
460 unsigned RegNum;
461 unsigned Count;
462 unsigned LaneIndex;
463 bool isDoubleSpaced;
464 };
465
466 struct VectorIndexOp {
467 unsigned Val;
468 };
469
470 struct ImmOp {
471 const MCExpr *Val;
472 };
473
474 /// Combined record for all forms of ARM address expressions.
475 struct MemoryOp {
476 unsigned BaseRegNum;
477 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
478 // was specified.
479 const MCConstantExpr *OffsetImm; // Offset immediate value
480 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
481 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
482 unsigned ShiftImm; // shift for OffsetReg.
483 unsigned Alignment; // 0 = no alignment specified
484 // n = alignment in bytes (2, 4, 8, 16, or 32)
485 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
486 };
487
488 struct PostIdxRegOp {
489 unsigned RegNum;
490 bool isAdd;
491 ARM_AM::ShiftOpc ShiftTy;
492 unsigned ShiftImm;
493 };
494
495 struct ShifterImmOp {
496 bool isASR;
497 unsigned Imm;
498 };
499
500 struct RegShiftedRegOp {
501 ARM_AM::ShiftOpc ShiftTy;
502 unsigned SrcReg;
503 unsigned ShiftReg;
504 unsigned ShiftImm;
505 };
506
507 struct RegShiftedImmOp {
508 ARM_AM::ShiftOpc ShiftTy;
509 unsigned SrcReg;
510 unsigned ShiftImm;
511 };
512
513 struct RotImmOp {
514 unsigned Imm;
515 };
516
517 struct BitfieldOp {
518 unsigned LSB;
519 unsigned Width;
520 };
521
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000522 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000523 struct CCOp CC;
524 struct CopOp Cop;
525 struct CoprocOptionOp CoprocOption;
526 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000527 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000528 struct ITMaskOp ITMask;
529 struct IFlagsOp IFlags;
530 struct MMaskOp MMask;
531 struct TokOp Tok;
532 struct RegOp Reg;
533 struct VectorListOp VectorList;
534 struct VectorIndexOp VectorIndex;
535 struct ImmOp Imm;
536 struct MemoryOp Memory;
537 struct PostIdxRegOp PostIdxReg;
538 struct ShifterImmOp ShifterImm;
539 struct RegShiftedRegOp RegShiftedReg;
540 struct RegShiftedImmOp RegShiftedImm;
541 struct RotImmOp RotImm;
542 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000543 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000544
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000545 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
546public:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000547 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
548 Kind = o.Kind;
549 StartLoc = o.StartLoc;
550 EndLoc = o.EndLoc;
551 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000552 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000553 CC = o.CC;
554 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000555 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000556 ITMask = o.ITMask;
557 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000558 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000559 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000560 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000561 case k_CCOut:
562 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000563 Reg = o.Reg;
564 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000565 case k_RegisterList:
566 case k_DPRRegisterList:
567 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000568 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000569 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000570 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000571 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000572 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000573 VectorList = o.VectorList;
574 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000575 case k_CoprocNum:
576 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000577 Cop = o.Cop;
578 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000579 case k_CoprocOption:
580 CoprocOption = o.CoprocOption;
581 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000582 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000583 Imm = o.Imm;
584 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000585 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000586 MBOpt = o.MBOpt;
587 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000588 case k_InstSyncBarrierOpt:
589 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000590 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000591 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000592 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000593 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000594 PostIdxReg = o.PostIdxReg;
595 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000596 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000597 MMask = o.MMask;
598 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000599 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000600 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000601 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000602 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000603 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000604 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000605 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000606 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000607 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000608 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000609 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000610 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000611 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000612 RotImm = o.RotImm;
613 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000614 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000615 Bitfield = o.Bitfield;
616 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000617 case k_VectorIndex:
618 VectorIndex = o.VectorIndex;
619 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000620 }
621 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000622
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000623 /// getStartLoc - Get the location of the first token of this operand.
624 SMLoc getStartLoc() const { return StartLoc; }
625 /// getEndLoc - Get the location of the last token of this operand.
626 SMLoc getEndLoc() const { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000627 /// getLocRange - Get the range between the first and last token of this
628 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000629 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
630
Daniel Dunbard8042b72010-08-11 06:36:53 +0000631 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000632 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000633 return CC.Val;
634 }
635
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000636 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000637 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000638 return Cop.Val;
639 }
640
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000641 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000642 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000643 return StringRef(Tok.Data, Tok.Length);
644 }
645
646 unsigned getReg() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000647 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000648 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000649 }
650
Bill Wendlingbed94652010-11-09 23:28:44 +0000651 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000652 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
653 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000654 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000655 }
656
Kevin Enderbyf5079942009-10-13 22:19:02 +0000657 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000658 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000659 return Imm.Val;
660 }
661
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000662 unsigned getVectorIndex() const {
663 assert(Kind == k_VectorIndex && "Invalid access!");
664 return VectorIndex.Val;
665 }
666
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000667 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000668 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000669 return MBOpt.Val;
670 }
671
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000672 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
673 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
674 return ISBOpt.Val;
675 }
676
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000677 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000678 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000679 return IFlags.Val;
680 }
681
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000682 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000683 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000684 return MMask.Val;
685 }
686
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000687 bool isCoprocNum() const { return Kind == k_CoprocNum; }
688 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000689 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000690 bool isCondCode() const { return Kind == k_CondCode; }
691 bool isCCOut() const { return Kind == k_CCOut; }
692 bool isITMask() const { return Kind == k_ITCondMask; }
693 bool isITCondCode() const { return Kind == k_CondCode; }
694 bool isImm() const { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000695 // checks whether this operand is an unsigned offset which fits is a field
696 // of specified width and scaled by a specific number of bits
697 template<unsigned width, unsigned scale>
698 bool isUnsignedOffset() const {
699 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000700 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000701 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
702 int64_t Val = CE->getValue();
703 int64_t Align = 1LL << scale;
704 int64_t Max = Align * ((1LL << width) - 1);
705 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
706 }
707 return false;
708 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000709 // checks whether this operand is an signed offset which fits is a field
710 // of specified width and scaled by a specific number of bits
711 template<unsigned width, unsigned scale>
712 bool isSignedOffset() const {
713 if (!isImm()) return false;
714 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
715 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
716 int64_t Val = CE->getValue();
717 int64_t Align = 1LL << scale;
718 int64_t Max = Align * ((1LL << (width-1)) - 1);
719 int64_t Min = -Align * (1LL << (width-1));
720 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
721 }
722 return false;
723 }
724
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000725 // checks whether this operand is a memory operand computed as an offset
726 // applied to PC. the offset may have 8 bits of magnitude and is represented
727 // with two bits of shift. textually it may be either [pc, #imm], #imm or
728 // relocable expression...
729 bool isThumbMemPC() const {
730 int64_t Val = 0;
731 if (isImm()) {
732 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
733 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
734 if (!CE) return false;
735 Val = CE->getValue();
736 }
737 else if (isMem()) {
738 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
739 if(Memory.BaseRegNum != ARM::PC) return false;
740 Val = Memory.OffsetImm->getValue();
741 }
742 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000743 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000744 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000745 bool isFPImm() const {
746 if (!isImm()) return false;
747 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
748 if (!CE) return false;
749 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
750 return Val != -1;
751 }
Jim Grosbachea231912011-12-22 22:19:05 +0000752 bool isFBits16() const {
753 if (!isImm()) return false;
754 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
755 if (!CE) return false;
756 int64_t Value = CE->getValue();
757 return Value >= 0 && Value <= 16;
758 }
759 bool isFBits32() const {
760 if (!isImm()) return false;
761 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
762 if (!CE) return false;
763 int64_t Value = CE->getValue();
764 return Value >= 1 && Value <= 32;
765 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000766 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000767 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000768 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
769 if (!CE) return false;
770 int64_t Value = CE->getValue();
771 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
772 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000773 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000774 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000775 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
776 if (!CE) return false;
777 int64_t Value = CE->getValue();
778 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
779 }
780 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000781 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000782 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
783 if (!CE) return false;
784 int64_t Value = CE->getValue();
785 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
786 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000787 bool isImm0_508s4Neg() const {
788 if (!isImm()) return false;
789 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
790 if (!CE) return false;
791 int64_t Value = -CE->getValue();
792 // explicitly exclude zero. we want that to use the normal 0_508 version.
793 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
794 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000795 bool isImm0_239() const {
796 if (!isImm()) return false;
797 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
798 if (!CE) return false;
799 int64_t Value = CE->getValue();
800 return Value >= 0 && Value < 240;
801 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000802 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000803 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000804 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
805 if (!CE) return false;
806 int64_t Value = CE->getValue();
807 return Value >= 0 && Value < 256;
808 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000809 bool isImm0_4095() const {
810 if (!isImm()) return false;
811 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
812 if (!CE) return false;
813 int64_t Value = CE->getValue();
814 return Value >= 0 && Value < 4096;
815 }
816 bool isImm0_4095Neg() const {
817 if (!isImm()) return false;
818 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
819 if (!CE) return false;
820 int64_t Value = -CE->getValue();
821 return Value > 0 && Value < 4096;
822 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000823 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000824 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000825 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
826 if (!CE) return false;
827 int64_t Value = CE->getValue();
828 return Value >= 0 && Value < 2;
829 }
830 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000831 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000832 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
833 if (!CE) return false;
834 int64_t Value = CE->getValue();
835 return Value >= 0 && Value < 4;
836 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000837 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000838 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000839 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
840 if (!CE) return false;
841 int64_t Value = CE->getValue();
842 return Value >= 0 && Value < 8;
843 }
844 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000845 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000846 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
847 if (!CE) return false;
848 int64_t Value = CE->getValue();
849 return Value >= 0 && Value < 16;
850 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000851 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000852 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000853 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
854 if (!CE) return false;
855 int64_t Value = CE->getValue();
856 return Value >= 0 && Value < 32;
857 }
Jim Grosbach00326402011-12-08 01:30:04 +0000858 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000859 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000860 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
861 if (!CE) return false;
862 int64_t Value = CE->getValue();
863 return Value >= 0 && Value < 64;
864 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000865 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000866 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000867 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
868 if (!CE) return false;
869 int64_t Value = CE->getValue();
870 return Value == 8;
871 }
872 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000873 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000874 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
875 if (!CE) return false;
876 int64_t Value = CE->getValue();
877 return Value == 16;
878 }
879 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000880 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000881 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
882 if (!CE) return false;
883 int64_t Value = CE->getValue();
884 return Value == 32;
885 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000886 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000887 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000888 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
889 if (!CE) return false;
890 int64_t Value = CE->getValue();
891 return Value > 0 && Value <= 8;
892 }
893 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000894 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000895 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
896 if (!CE) return false;
897 int64_t Value = CE->getValue();
898 return Value > 0 && Value <= 16;
899 }
900 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000901 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000902 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
903 if (!CE) return false;
904 int64_t Value = CE->getValue();
905 return Value > 0 && Value <= 32;
906 }
907 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000908 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000909 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
910 if (!CE) return false;
911 int64_t Value = CE->getValue();
912 return Value > 0 && Value <= 64;
913 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000914 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000915 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000916 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
917 if (!CE) return false;
918 int64_t Value = CE->getValue();
919 return Value > 0 && Value < 8;
920 }
921 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000922 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000923 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
924 if (!CE) return false;
925 int64_t Value = CE->getValue();
926 return Value > 0 && Value < 16;
927 }
928 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000929 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000930 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
931 if (!CE) return false;
932 int64_t Value = CE->getValue();
933 return Value > 0 && Value < 32;
934 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000935 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000936 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000937 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
938 if (!CE) return false;
939 int64_t Value = CE->getValue();
940 return Value > 0 && Value < 17;
941 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000942 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000943 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000944 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
945 if (!CE) return false;
946 int64_t Value = CE->getValue();
947 return Value > 0 && Value < 33;
948 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000949 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000950 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000951 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
952 if (!CE) return false;
953 int64_t Value = CE->getValue();
954 return Value >= 0 && Value < 33;
955 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000956 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000957 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000958 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
959 if (!CE) return false;
960 int64_t Value = CE->getValue();
961 return Value >= 0 && Value < 65536;
962 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000963 bool isImm256_65535Expr() const {
964 if (!isImm()) return false;
965 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
966 // If it's not a constant expression, it'll generate a fixup and be
967 // handled later.
968 if (!CE) return true;
969 int64_t Value = CE->getValue();
970 return Value >= 256 && Value < 65536;
971 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000972 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000973 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000974 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
975 // If it's not a constant expression, it'll generate a fixup and be
976 // handled later.
977 if (!CE) return true;
978 int64_t Value = CE->getValue();
979 return Value >= 0 && Value < 65536;
980 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000981 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000982 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000983 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
984 if (!CE) return false;
985 int64_t Value = CE->getValue();
986 return Value >= 0 && Value <= 0xffffff;
987 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000988 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000989 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000990 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
991 if (!CE) return false;
992 int64_t Value = CE->getValue();
993 return Value > 0 && Value < 33;
994 }
Jim Grosbach27c1e252011-07-21 17:23:04 +0000995 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000996 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000997 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
998 if (!CE) return false;
999 int64_t Value = CE->getValue();
1000 return Value >= 0 && Value < 32;
1001 }
1002 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001003 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001004 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1005 if (!CE) return false;
1006 int64_t Value = CE->getValue();
1007 return Value > 0 && Value <= 32;
1008 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001009 bool isAdrLabel() const {
1010 // If we have an immediate that's not a constant, treat it as a label
1011 // reference needing a fixup. If it is a constant, but it can't fit
1012 // into shift immediate encoding, we reject it.
1013 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
1014 else return (isARMSOImm() || isARMSOImmNeg());
1015 }
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001016 bool isARMSOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001017 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001018 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1019 if (!CE) return false;
1020 int64_t Value = CE->getValue();
1021 return ARM_AM::getSOImmVal(Value) != -1;
1022 }
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001023 bool isARMSOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001024 if (!isImm()) return false;
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001025 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1026 if (!CE) return false;
1027 int64_t Value = CE->getValue();
1028 return ARM_AM::getSOImmVal(~Value) != -1;
1029 }
Jim Grosbach30506252011-12-08 00:31:07 +00001030 bool isARMSOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001031 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001032 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1033 if (!CE) return false;
1034 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001035 // Only use this when not representable as a plain so_imm.
1036 return ARM_AM::getSOImmVal(Value) == -1 &&
1037 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001038 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001039 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001040 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001041 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1042 if (!CE) return false;
1043 int64_t Value = CE->getValue();
1044 return ARM_AM::getT2SOImmVal(Value) != -1;
1045 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001046 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001047 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001048 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1049 if (!CE) return false;
1050 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001051 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1052 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001053 }
Jim Grosbach30506252011-12-08 00:31:07 +00001054 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001055 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001056 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1057 if (!CE) return false;
1058 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001059 // Only use this when not representable as a plain so_imm.
1060 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1061 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001062 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001063 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001064 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001065 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1066 if (!CE) return false;
1067 int64_t Value = CE->getValue();
1068 return Value == 1 || Value == 0;
1069 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001070 bool isReg() const { return Kind == k_Register; }
1071 bool isRegList() const { return Kind == k_RegisterList; }
1072 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1073 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
1074 bool isToken() const { return Kind == k_Token; }
1075 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001076 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Chad Rosier41099832012-09-11 23:02:35 +00001077 bool isMem() const { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001078 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1079 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1080 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1081 bool isRotImm() const { return Kind == k_RotateImmediate; }
1082 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1083 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001084 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001085 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001086 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001087 bool isMemNoOffset(bool alignOK = false) const {
Chad Rosier41099832012-09-11 23:02:35 +00001088 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001089 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001090 // No offset of any kind.
Jim Grosbacha95ec992011-10-11 17:29:55 +00001091 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == 0 &&
1092 (alignOK || Memory.Alignment == 0);
1093 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001094 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001095 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001096 return false;
1097 // Base register must be PC.
1098 if (Memory.BaseRegNum != ARM::PC)
1099 return false;
1100 // Immediate offset in range [-4095, 4095].
1101 if (!Memory.OffsetImm) return true;
1102 int64_t Val = Memory.OffsetImm->getValue();
1103 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1104 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001105 bool isAlignedMemory() const {
1106 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001107 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001108 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001109 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001110 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001111 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001112 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001113 if (!Memory.OffsetImm) return true;
1114 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001115 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001116 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001117 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001118 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001119 // Immediate offset in range [-4095, 4095].
1120 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1121 if (!CE) return false;
1122 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001123 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001124 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001125 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001126 // If we have an immediate that's not a constant, treat it as a label
1127 // reference needing a fixup. If it is a constant, it's something else
1128 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001129 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001130 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001131 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001132 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001133 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001134 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001135 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001136 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001137 if (!Memory.OffsetImm) return true;
1138 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001139 // The #-0 offset is encoded as INT32_MIN, and we have to check
1140 // for this too.
1141 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001142 }
1143 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001144 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001145 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001146 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001147 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1148 // Immediate offset in range [-255, 255].
1149 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1150 if (!CE) return false;
1151 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001152 // Special case, #-0 is INT32_MIN.
1153 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001154 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001155 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001156 // If we have an immediate that's not a constant, treat it as a label
1157 // reference needing a fixup. If it is a constant, it's something else
1158 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001159 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001160 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001161 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001162 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001163 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001164 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001165 if (!Memory.OffsetImm) return true;
1166 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001167 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001168 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001169 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001170 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001171 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001172 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001173 return false;
1174 return true;
1175 }
1176 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001177 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001178 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1179 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001180 return false;
1181 return true;
1182 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001183 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001184 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001185 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001186 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001187 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001188 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001189 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001190 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001191 return false;
1192 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001193 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001194 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001195 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001196 return false;
1197 return true;
1198 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001199 bool isMemThumbRR() const {
1200 // Thumb reg+reg addressing is simple. Just two registers, a base and
1201 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001202 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001203 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001204 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001205 return isARMLowRegister(Memory.BaseRegNum) &&
1206 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001207 }
1208 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001209 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001210 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001211 return false;
1212 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001213 if (!Memory.OffsetImm) return true;
1214 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001215 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1216 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001217 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001218 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001219 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001220 return false;
1221 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001222 if (!Memory.OffsetImm) return true;
1223 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001224 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1225 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001226 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001227 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001228 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001229 return false;
1230 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001231 if (!Memory.OffsetImm) return true;
1232 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001233 return Val >= 0 && Val <= 31;
1234 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001235 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001236 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001237 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001238 return false;
1239 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001240 if (!Memory.OffsetImm) return true;
1241 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001242 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001243 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001244 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001245 // If we have an immediate that's not a constant, treat it as a label
1246 // reference needing a fixup. If it is a constant, it's something else
1247 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001248 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001249 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001250 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001251 return false;
1252 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001253 if (!Memory.OffsetImm) return true;
1254 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001255 // Special case, #-0 is INT32_MIN.
1256 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001257 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001258 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001259 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001260 return false;
1261 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001262 if (!Memory.OffsetImm) return true;
1263 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001264 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1265 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001266 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001267 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001268 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001269 // Base reg of PC isn't allowed for these encodings.
1270 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001271 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001272 if (!Memory.OffsetImm) return true;
1273 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001274 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001275 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001276 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001277 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001278 return false;
1279 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001280 if (!Memory.OffsetImm) return true;
1281 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001282 return Val >= 0 && Val < 256;
1283 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001284 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001285 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001286 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001287 // Base reg of PC isn't allowed for these encodings.
1288 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001289 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001290 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001291 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001292 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001293 }
1294 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001295 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001296 return false;
1297 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001298 if (!Memory.OffsetImm) return true;
1299 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001300 return (Val >= 0 && Val < 4096);
1301 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001302 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001303 // If we have an immediate that's not a constant, treat it as a label
1304 // reference needing a fixup. If it is a constant, it's something else
1305 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001306 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001307 return true;
1308
Chad Rosier41099832012-09-11 23:02:35 +00001309 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001310 return false;
1311 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001312 if (!Memory.OffsetImm) return true;
1313 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001314 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001315 }
1316 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001317 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001318 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1319 if (!CE) return false;
1320 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001321 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001322 }
Jim Grosbach93981412011-10-11 21:55:36 +00001323 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001324 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001325 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1326 if (!CE) return false;
1327 int64_t Val = CE->getValue();
1328 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1329 (Val == INT32_MIN);
1330 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001331
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001332 bool isMSRMask() const { return Kind == k_MSRMask; }
1333 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001334
Jim Grosbach741cd732011-10-17 22:26:03 +00001335 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001336 bool isSingleSpacedVectorList() const {
1337 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1338 }
1339 bool isDoubleSpacedVectorList() const {
1340 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1341 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001342 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001343 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001344 return VectorList.Count == 1;
1345 }
1346
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001347 bool isVecListDPair() const {
1348 if (!isSingleSpacedVectorList()) return false;
1349 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1350 .contains(VectorList.RegNum));
1351 }
1352
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001353 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001354 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001355 return VectorList.Count == 3;
1356 }
1357
Jim Grosbach846bcff2011-10-21 20:35:01 +00001358 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001359 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001360 return VectorList.Count == 4;
1361 }
1362
Jim Grosbache5307f92012-03-05 21:43:40 +00001363 bool isVecListDPairSpaced() const {
Kevin Enderby816ca272012-03-20 17:41:51 +00001364 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001365 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1366 .contains(VectorList.RegNum));
1367 }
1368
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001369 bool isVecListThreeQ() const {
1370 if (!isDoubleSpacedVectorList()) return false;
1371 return VectorList.Count == 3;
1372 }
1373
Jim Grosbach1e946a42012-01-24 00:43:12 +00001374 bool isVecListFourQ() const {
1375 if (!isDoubleSpacedVectorList()) return false;
1376 return VectorList.Count == 4;
1377 }
1378
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001379 bool isSingleSpacedVectorAllLanes() const {
1380 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1381 }
1382 bool isDoubleSpacedVectorAllLanes() const {
1383 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1384 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001385 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001386 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001387 return VectorList.Count == 1;
1388 }
1389
Jim Grosbach13a292c2012-03-06 22:01:44 +00001390 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001391 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001392 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1393 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001394 }
1395
Jim Grosbached428bc2012-03-06 23:10:38 +00001396 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001397 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001398 return VectorList.Count == 2;
1399 }
1400
Jim Grosbachb78403c2012-01-24 23:47:04 +00001401 bool isVecListThreeDAllLanes() const {
1402 if (!isSingleSpacedVectorAllLanes()) return false;
1403 return VectorList.Count == 3;
1404 }
1405
1406 bool isVecListThreeQAllLanes() const {
1407 if (!isDoubleSpacedVectorAllLanes()) return false;
1408 return VectorList.Count == 3;
1409 }
1410
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001411 bool isVecListFourDAllLanes() const {
1412 if (!isSingleSpacedVectorAllLanes()) return false;
1413 return VectorList.Count == 4;
1414 }
1415
1416 bool isVecListFourQAllLanes() const {
1417 if (!isDoubleSpacedVectorAllLanes()) return false;
1418 return VectorList.Count == 4;
1419 }
1420
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001421 bool isSingleSpacedVectorIndexed() const {
1422 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1423 }
1424 bool isDoubleSpacedVectorIndexed() const {
1425 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1426 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001427 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001428 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001429 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1430 }
1431
Jim Grosbachda511042011-12-14 23:35:06 +00001432 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001433 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001434 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1435 }
1436
1437 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001438 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001439 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1440 }
1441
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001442 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001443 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001444 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1445 }
1446
Jim Grosbachda511042011-12-14 23:35:06 +00001447 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001448 if (!isSingleSpacedVectorIndexed()) return false;
1449 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1450 }
1451
1452 bool isVecListTwoQWordIndexed() const {
1453 if (!isDoubleSpacedVectorIndexed()) return false;
1454 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1455 }
1456
1457 bool isVecListTwoQHWordIndexed() const {
1458 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001459 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1460 }
1461
1462 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001463 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001464 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1465 }
1466
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001467 bool isVecListThreeDByteIndexed() const {
1468 if (!isSingleSpacedVectorIndexed()) return false;
1469 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1470 }
1471
1472 bool isVecListThreeDHWordIndexed() const {
1473 if (!isSingleSpacedVectorIndexed()) return false;
1474 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1475 }
1476
1477 bool isVecListThreeQWordIndexed() const {
1478 if (!isDoubleSpacedVectorIndexed()) return false;
1479 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1480 }
1481
1482 bool isVecListThreeQHWordIndexed() const {
1483 if (!isDoubleSpacedVectorIndexed()) return false;
1484 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1485 }
1486
1487 bool isVecListThreeDWordIndexed() const {
1488 if (!isSingleSpacedVectorIndexed()) return false;
1489 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1490 }
1491
Jim Grosbach14952a02012-01-24 18:37:25 +00001492 bool isVecListFourDByteIndexed() const {
1493 if (!isSingleSpacedVectorIndexed()) return false;
1494 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1495 }
1496
1497 bool isVecListFourDHWordIndexed() const {
1498 if (!isSingleSpacedVectorIndexed()) return false;
1499 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1500 }
1501
1502 bool isVecListFourQWordIndexed() const {
1503 if (!isDoubleSpacedVectorIndexed()) return false;
1504 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1505 }
1506
1507 bool isVecListFourQHWordIndexed() const {
1508 if (!isDoubleSpacedVectorIndexed()) return false;
1509 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1510 }
1511
1512 bool isVecListFourDWordIndexed() const {
1513 if (!isSingleSpacedVectorIndexed()) return false;
1514 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1515 }
1516
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001517 bool isVectorIndex8() const {
1518 if (Kind != k_VectorIndex) return false;
1519 return VectorIndex.Val < 8;
1520 }
1521 bool isVectorIndex16() const {
1522 if (Kind != k_VectorIndex) return false;
1523 return VectorIndex.Val < 4;
1524 }
1525 bool isVectorIndex32() const {
1526 if (Kind != k_VectorIndex) return false;
1527 return VectorIndex.Val < 2;
1528 }
1529
Jim Grosbach741cd732011-10-17 22:26:03 +00001530 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001531 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001532 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1533 // Must be a constant.
1534 if (!CE) return false;
1535 int64_t Value = CE->getValue();
1536 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1537 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001538 return Value >= 0 && Value < 256;
1539 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001540
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001541 bool isNEONi16splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001542 if (!isImm()) return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001543 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1544 // Must be a constant.
1545 if (!CE) return false;
1546 int64_t Value = CE->getValue();
1547 // i16 value in the range [0,255] or [0x0100, 0xff00]
1548 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00);
1549 }
1550
Jim Grosbach8211c052011-10-18 00:22:00 +00001551 bool isNEONi32splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001552 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001553 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1554 // Must be a constant.
1555 if (!CE) return false;
1556 int64_t Value = CE->getValue();
1557 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X.
1558 return (Value >= 0 && Value < 256) ||
1559 (Value >= 0x0100 && Value <= 0xff00) ||
1560 (Value >= 0x010000 && Value <= 0xff0000) ||
1561 (Value >= 0x01000000 && Value <= 0xff000000);
1562 }
1563
1564 bool isNEONi32vmov() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001565 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001566 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1567 // Must be a constant.
1568 if (!CE) return false;
1569 int64_t Value = CE->getValue();
1570 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1571 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1572 return (Value >= 0 && Value < 256) ||
1573 (Value >= 0x0100 && Value <= 0xff00) ||
1574 (Value >= 0x010000 && Value <= 0xff0000) ||
1575 (Value >= 0x01000000 && Value <= 0xff000000) ||
1576 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1577 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1578 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001579 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001580 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001581 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1582 // Must be a constant.
1583 if (!CE) return false;
1584 int64_t Value = ~CE->getValue();
1585 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1586 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1587 return (Value >= 0 && Value < 256) ||
1588 (Value >= 0x0100 && Value <= 0xff00) ||
1589 (Value >= 0x010000 && Value <= 0xff0000) ||
1590 (Value >= 0x01000000 && Value <= 0xff000000) ||
1591 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1592 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1593 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001594
Jim Grosbache4454e02011-10-18 16:18:11 +00001595 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001596 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001597 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1598 // Must be a constant.
1599 if (!CE) return false;
1600 uint64_t Value = CE->getValue();
1601 // i64 value with each byte being either 0 or 0xff.
1602 for (unsigned i = 0; i < 8; ++i)
1603 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1604 return true;
1605 }
1606
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001607 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001608 // Add as immediates when possible. Null MCExpr = 0.
1609 if (Expr == 0)
1610 Inst.addOperand(MCOperand::CreateImm(0));
1611 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001612 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1613 else
1614 Inst.addOperand(MCOperand::CreateExpr(Expr));
1615 }
1616
Daniel Dunbard8042b72010-08-11 06:36:53 +00001617 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001618 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001619 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001620 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1621 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001622 }
1623
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001624 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1625 assert(N == 1 && "Invalid number of operands!");
1626 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1627 }
1628
Jim Grosbach48399582011-10-12 17:34:41 +00001629 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1630 assert(N == 1 && "Invalid number of operands!");
1631 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1632 }
1633
1634 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1635 assert(N == 1 && "Invalid number of operands!");
1636 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1637 }
1638
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001639 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1640 assert(N == 1 && "Invalid number of operands!");
1641 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1642 }
1643
1644 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1645 assert(N == 1 && "Invalid number of operands!");
1646 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1647 }
1648
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001649 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1650 assert(N == 1 && "Invalid number of operands!");
1651 Inst.addOperand(MCOperand::CreateReg(getReg()));
1652 }
1653
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001654 void addRegOperands(MCInst &Inst, unsigned N) const {
1655 assert(N == 1 && "Invalid number of operands!");
1656 Inst.addOperand(MCOperand::CreateReg(getReg()));
1657 }
1658
Jim Grosbachac798e12011-07-25 20:49:51 +00001659 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001660 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001661 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001662 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001663 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1664 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001665 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001666 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001667 }
1668
Jim Grosbachac798e12011-07-25 20:49:51 +00001669 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001670 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001671 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001672 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001673 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001674 // Shift of #32 is encoded as 0 where permitted
1675 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001676 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001677 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001678 }
1679
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001680 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001681 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001682 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1683 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001684 }
1685
Bill Wendling8d2aa032010-11-08 23:49:57 +00001686 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001687 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001688 const SmallVectorImpl<unsigned> &RegList = getRegList();
1689 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001690 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1691 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001692 }
1693
Bill Wendling9898ac92010-11-17 04:32:08 +00001694 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1695 addRegListOperands(Inst, N);
1696 }
1697
1698 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1699 addRegListOperands(Inst, N);
1700 }
1701
Jim Grosbach833b9d32011-07-27 20:15:40 +00001702 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1703 assert(N == 1 && "Invalid number of operands!");
1704 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1705 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1706 }
1707
Jim Grosbach864b6092011-07-28 21:34:26 +00001708 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1709 assert(N == 1 && "Invalid number of operands!");
1710 // Munge the lsb/width into a bitfield mask.
1711 unsigned lsb = Bitfield.LSB;
1712 unsigned width = Bitfield.Width;
1713 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1714 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1715 (32 - (lsb + width)));
1716 Inst.addOperand(MCOperand::CreateImm(Mask));
1717 }
1718
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001719 void addImmOperands(MCInst &Inst, unsigned N) const {
1720 assert(N == 1 && "Invalid number of operands!");
1721 addExpr(Inst, getImm());
1722 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001723
Jim Grosbachea231912011-12-22 22:19:05 +00001724 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1725 assert(N == 1 && "Invalid number of operands!");
1726 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1727 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1728 }
1729
1730 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1731 assert(N == 1 && "Invalid number of operands!");
1732 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1733 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1734 }
1735
Jim Grosbache7fbce72011-10-03 23:38:36 +00001736 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1737 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001738 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1739 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1740 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001741 }
1742
Jim Grosbach7db8d692011-09-08 22:07:06 +00001743 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1744 assert(N == 1 && "Invalid number of operands!");
1745 // FIXME: We really want to scale the value here, but the LDRD/STRD
1746 // instruction don't encode operands that way yet.
1747 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1748 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1749 }
1750
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001751 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1752 assert(N == 1 && "Invalid number of operands!");
1753 // The immediate is scaled by four in the encoding and is stored
1754 // in the MCInst as such. Lop off the low two bits here.
1755 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1756 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1757 }
1758
Jim Grosbach930f2f62012-04-05 20:57:13 +00001759 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1760 assert(N == 1 && "Invalid number of operands!");
1761 // The immediate is scaled by four in the encoding and is stored
1762 // in the MCInst as such. Lop off the low two bits here.
1763 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1764 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1765 }
1766
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001767 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1768 assert(N == 1 && "Invalid number of operands!");
1769 // The immediate is scaled by four in the encoding and is stored
1770 // in the MCInst as such. Lop off the low two bits here.
1771 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1772 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1773 }
1774
Jim Grosbach475c6db2011-07-25 23:09:14 +00001775 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1776 assert(N == 1 && "Invalid number of operands!");
1777 // The constant encodes as the immediate-1, and we store in the instruction
1778 // the bits as encoded, so subtract off one here.
1779 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1780 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1781 }
1782
Jim Grosbach801e0a32011-07-22 23:16:18 +00001783 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1784 assert(N == 1 && "Invalid number of operands!");
1785 // The constant encodes as the immediate-1, and we store in the instruction
1786 // the bits as encoded, so subtract off one here.
1787 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1788 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1789 }
1790
Jim Grosbach46dd4132011-08-17 21:51:27 +00001791 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1792 assert(N == 1 && "Invalid number of operands!");
1793 // The constant encodes as the immediate, except for 32, which encodes as
1794 // zero.
1795 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1796 unsigned Imm = CE->getValue();
1797 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1798 }
1799
Jim Grosbach27c1e252011-07-21 17:23:04 +00001800 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1801 assert(N == 1 && "Invalid number of operands!");
1802 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1803 // the instruction as well.
1804 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1805 int Val = CE->getValue();
1806 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1807 }
1808
Jim Grosbachb009a872011-10-28 22:36:30 +00001809 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1810 assert(N == 1 && "Invalid number of operands!");
1811 // The operand is actually a t2_so_imm, but we have its bitwise
1812 // negation in the assembly source, so twiddle it here.
1813 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1814 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1815 }
1816
Jim Grosbach30506252011-12-08 00:31:07 +00001817 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1818 assert(N == 1 && "Invalid number of operands!");
1819 // The operand is actually a t2_so_imm, but we have its
1820 // negation in the assembly source, so twiddle it here.
1821 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1822 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1823 }
1824
Jim Grosbach930f2f62012-04-05 20:57:13 +00001825 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1826 assert(N == 1 && "Invalid number of operands!");
1827 // The operand is actually an imm0_4095, but we have its
1828 // negation in the assembly source, so twiddle it here.
1829 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1830 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1831 }
1832
Mihai Popad36cbaa2013-07-03 09:21:44 +00001833 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1834 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1835 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
1836 return;
1837 }
1838
1839 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1840 assert(SR && "Unknown value type!");
1841 Inst.addOperand(MCOperand::CreateExpr(SR));
1842 }
1843
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001844 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1845 assert(N == 1 && "Invalid number of operands!");
1846 if (isImm()) {
1847 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1848 if (CE) {
1849 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1850 return;
1851 }
1852
1853 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1854 assert(SR && "Unknown value type!");
1855 Inst.addOperand(MCOperand::CreateExpr(SR));
1856 return;
1857 }
1858
1859 assert(isMem() && "Unknown value type!");
1860 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
1861 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
1862 }
1863
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001864 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1865 assert(N == 1 && "Invalid number of operands!");
1866 // The operand is actually a so_imm, but we have its bitwise
1867 // negation in the assembly source, so twiddle it here.
1868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1869 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1870 }
1871
Jim Grosbach30506252011-12-08 00:31:07 +00001872 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1873 assert(N == 1 && "Invalid number of operands!");
1874 // The operand is actually a so_imm, but we have its
1875 // negation in the assembly source, so twiddle it here.
1876 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1877 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1878 }
1879
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001880 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1881 assert(N == 1 && "Invalid number of operands!");
1882 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1883 }
1884
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001885 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1886 assert(N == 1 && "Invalid number of operands!");
1887 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
1888 }
1889
Jim Grosbachd3595712011-08-03 23:50:40 +00001890 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1891 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001892 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001893 }
1894
Jim Grosbach94298a92012-01-18 22:46:46 +00001895 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1896 assert(N == 1 && "Invalid number of operands!");
1897 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00001898 Inst.addOperand(MCOperand::CreateImm(Imm));
1899 }
1900
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001901 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1902 assert(N == 1 && "Invalid number of operands!");
1903 assert(isImm() && "Not an immediate!");
1904
1905 // If we have an immediate that's not a constant, treat it as a label
1906 // reference needing a fixup.
1907 if (!isa<MCConstantExpr>(getImm())) {
1908 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1909 return;
1910 }
1911
1912 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1913 int Val = CE->getValue();
1914 Inst.addOperand(MCOperand::CreateImm(Val));
1915 }
1916
Jim Grosbacha95ec992011-10-11 17:29:55 +00001917 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1918 assert(N == 2 && "Invalid number of operands!");
1919 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1920 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
1921 }
1922
Jim Grosbachd3595712011-08-03 23:50:40 +00001923 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1924 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001925 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1926 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00001927 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1928 // Special case for #-0
1929 if (Val == INT32_MIN) Val = 0;
1930 if (Val < 0) Val = -Val;
1931 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1932 } else {
1933 // For register offset, we encode the shift type and negation flag
1934 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001935 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
1936 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001937 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001938 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1939 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00001940 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001941 }
1942
Jim Grosbachcd17c122011-08-04 23:01:30 +00001943 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1944 assert(N == 2 && "Invalid number of operands!");
1945 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1946 assert(CE && "non-constant AM2OffsetImm operand!");
1947 int32_t Val = CE->getValue();
1948 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1949 // Special case for #-0
1950 if (Val == INT32_MIN) Val = 0;
1951 if (Val < 0) Val = -Val;
1952 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1953 Inst.addOperand(MCOperand::CreateReg(0));
1954 Inst.addOperand(MCOperand::CreateImm(Val));
1955 }
1956
Jim Grosbach5b96b802011-08-10 20:29:19 +00001957 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1958 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00001959 // If we have an immediate that's not a constant, treat it as a label
1960 // reference needing a fixup. If it is a constant, it's something else
1961 // and we reject it.
1962 if (isImm()) {
1963 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1964 Inst.addOperand(MCOperand::CreateReg(0));
1965 Inst.addOperand(MCOperand::CreateImm(0));
1966 return;
1967 }
1968
Jim Grosbach871dff72011-10-11 15:59:20 +00001969 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1970 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00001971 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1972 // Special case for #-0
1973 if (Val == INT32_MIN) Val = 0;
1974 if (Val < 0) Val = -Val;
1975 Val = ARM_AM::getAM3Opc(AddSub, Val);
1976 } else {
1977 // For register offset, we encode the shift type and negation flag
1978 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001979 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00001980 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001981 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1982 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00001983 Inst.addOperand(MCOperand::CreateImm(Val));
1984 }
1985
1986 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1987 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001988 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00001989 int32_t Val =
1990 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1991 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1992 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001993 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001994 }
1995
1996 // Constant offset.
1997 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1998 int32_t Val = CE->getValue();
1999 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2000 // Special case for #-0
2001 if (Val == INT32_MIN) Val = 0;
2002 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002003 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002004 Inst.addOperand(MCOperand::CreateReg(0));
2005 Inst.addOperand(MCOperand::CreateImm(Val));
2006 }
2007
Jim Grosbachd3595712011-08-03 23:50:40 +00002008 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2009 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002010 // If we have an immediate that's not a constant, treat it as a label
2011 // reference needing a fixup. If it is a constant, it's something else
2012 // and we reject it.
2013 if (isImm()) {
2014 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2015 Inst.addOperand(MCOperand::CreateImm(0));
2016 return;
2017 }
2018
Jim Grosbachd3595712011-08-03 23:50:40 +00002019 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002020 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002021 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2022 // Special case for #-0
2023 if (Val == INT32_MIN) Val = 0;
2024 if (Val < 0) Val = -Val;
2025 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002026 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002027 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002028 }
2029
Jim Grosbach7db8d692011-09-08 22:07:06 +00002030 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2031 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002032 // If we have an immediate that's not a constant, treat it as a label
2033 // reference needing a fixup. If it is a constant, it's something else
2034 // and we reject it.
2035 if (isImm()) {
2036 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2037 Inst.addOperand(MCOperand::CreateImm(0));
2038 return;
2039 }
2040
Jim Grosbach871dff72011-10-11 15:59:20 +00002041 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2042 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002043 Inst.addOperand(MCOperand::CreateImm(Val));
2044 }
2045
Jim Grosbacha05627e2011-09-09 18:37:27 +00002046 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2047 assert(N == 2 && "Invalid number of operands!");
2048 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002049 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2050 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002051 Inst.addOperand(MCOperand::CreateImm(Val));
2052 }
2053
Jim Grosbachd3595712011-08-03 23:50:40 +00002054 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2055 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002056 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2057 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002058 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002059 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002060
Jim Grosbach2392c532011-09-07 23:39:14 +00002061 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2062 addMemImm8OffsetOperands(Inst, N);
2063 }
2064
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002065 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002066 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002067 }
2068
2069 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2070 assert(N == 2 && "Invalid number of operands!");
2071 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002072 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002073 addExpr(Inst, getImm());
2074 Inst.addOperand(MCOperand::CreateImm(0));
2075 return;
2076 }
2077
2078 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002079 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2080 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002081 Inst.addOperand(MCOperand::CreateImm(Val));
2082 }
2083
Jim Grosbachd3595712011-08-03 23:50:40 +00002084 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2085 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002086 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002087 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002088 addExpr(Inst, getImm());
2089 Inst.addOperand(MCOperand::CreateImm(0));
2090 return;
2091 }
2092
2093 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002094 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2095 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002096 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002097 }
Bill Wendling811c9362010-11-30 07:44:32 +00002098
Jim Grosbach05541f42011-09-19 22:21:13 +00002099 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2100 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002101 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2102 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002103 }
2104
2105 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2106 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002107 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2108 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002109 }
2110
Jim Grosbachd3595712011-08-03 23:50:40 +00002111 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2112 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002113 unsigned Val =
2114 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2115 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002116 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2117 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002118 Inst.addOperand(MCOperand::CreateImm(Val));
2119 }
2120
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002121 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2122 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002123 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2124 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2125 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002126 }
2127
Jim Grosbachd3595712011-08-03 23:50:40 +00002128 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2129 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002130 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2131 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002132 }
2133
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002134 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2135 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002136 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2137 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002138 Inst.addOperand(MCOperand::CreateImm(Val));
2139 }
2140
Jim Grosbach26d35872011-08-19 18:55:51 +00002141 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2142 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002143 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2144 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002145 Inst.addOperand(MCOperand::CreateImm(Val));
2146 }
2147
Jim Grosbacha32c7532011-08-19 18:49:59 +00002148 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2149 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002150 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2151 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002152 Inst.addOperand(MCOperand::CreateImm(Val));
2153 }
2154
Jim Grosbach23983d62011-08-19 18:13:48 +00002155 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2156 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002157 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2158 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002159 Inst.addOperand(MCOperand::CreateImm(Val));
2160 }
2161
Jim Grosbachd3595712011-08-03 23:50:40 +00002162 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2163 assert(N == 1 && "Invalid number of operands!");
2164 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2165 assert(CE && "non-constant post-idx-imm8 operand!");
2166 int Imm = CE->getValue();
2167 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002168 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002169 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2170 Inst.addOperand(MCOperand::CreateImm(Imm));
2171 }
2172
Jim Grosbach93981412011-10-11 21:55:36 +00002173 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2174 assert(N == 1 && "Invalid number of operands!");
2175 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2176 assert(CE && "non-constant post-idx-imm8s4 operand!");
2177 int Imm = CE->getValue();
2178 bool isAdd = Imm >= 0;
2179 if (Imm == INT32_MIN) Imm = 0;
2180 // Immediate is scaled by 4.
2181 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2182 Inst.addOperand(MCOperand::CreateImm(Imm));
2183 }
2184
Jim Grosbachd3595712011-08-03 23:50:40 +00002185 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2186 assert(N == 2 && "Invalid number of operands!");
2187 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002188 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2189 }
2190
2191 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2192 assert(N == 2 && "Invalid number of operands!");
2193 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2194 // The sign, shift type, and shift amount are encoded in a single operand
2195 // using the AM2 encoding helpers.
2196 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2197 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2198 PostIdxReg.ShiftTy);
2199 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002200 }
2201
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002202 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2203 assert(N == 1 && "Invalid number of operands!");
2204 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2205 }
2206
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002207 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2208 assert(N == 1 && "Invalid number of operands!");
2209 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2210 }
2211
Jim Grosbach182b6a02011-11-29 23:51:09 +00002212 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002213 assert(N == 1 && "Invalid number of operands!");
2214 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2215 }
2216
Jim Grosbach04945c42011-12-02 00:35:16 +00002217 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2218 assert(N == 2 && "Invalid number of operands!");
2219 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2220 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2221 }
2222
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002223 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2224 assert(N == 1 && "Invalid number of operands!");
2225 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2226 }
2227
2228 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2229 assert(N == 1 && "Invalid number of operands!");
2230 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2231 }
2232
2233 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2234 assert(N == 1 && "Invalid number of operands!");
2235 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2236 }
2237
Jim Grosbach741cd732011-10-17 22:26:03 +00002238 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2239 assert(N == 1 && "Invalid number of operands!");
2240 // The immediate encodes the type of constant as well as the value.
2241 // Mask in that this is an i8 splat.
2242 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2243 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2244 }
2245
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002246 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2247 assert(N == 1 && "Invalid number of operands!");
2248 // The immediate encodes the type of constant as well as the value.
2249 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2250 unsigned Value = CE->getValue();
2251 if (Value >= 256)
2252 Value = (Value >> 8) | 0xa00;
2253 else
2254 Value |= 0x800;
2255 Inst.addOperand(MCOperand::CreateImm(Value));
2256 }
2257
Jim Grosbach8211c052011-10-18 00:22:00 +00002258 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2259 assert(N == 1 && "Invalid number of operands!");
2260 // The immediate encodes the type of constant as well as the value.
2261 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2262 unsigned Value = CE->getValue();
2263 if (Value >= 256 && Value <= 0xff00)
2264 Value = (Value >> 8) | 0x200;
2265 else if (Value > 0xffff && Value <= 0xff0000)
2266 Value = (Value >> 16) | 0x400;
2267 else if (Value > 0xffffff)
2268 Value = (Value >> 24) | 0x600;
2269 Inst.addOperand(MCOperand::CreateImm(Value));
2270 }
2271
2272 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2273 assert(N == 1 && "Invalid number of operands!");
2274 // The immediate encodes the type of constant as well as the value.
2275 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2276 unsigned Value = CE->getValue();
2277 if (Value >= 256 && Value <= 0xffff)
2278 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2279 else if (Value > 0xffff && Value <= 0xffffff)
2280 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2281 else if (Value > 0xffffff)
2282 Value = (Value >> 24) | 0x600;
2283 Inst.addOperand(MCOperand::CreateImm(Value));
2284 }
2285
Jim Grosbach045b6c72011-12-19 23:51:07 +00002286 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2287 assert(N == 1 && "Invalid number of operands!");
2288 // The immediate encodes the type of constant as well as the value.
2289 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2290 unsigned Value = ~CE->getValue();
2291 if (Value >= 256 && Value <= 0xffff)
2292 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2293 else if (Value > 0xffff && Value <= 0xffffff)
2294 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2295 else if (Value > 0xffffff)
2296 Value = (Value >> 24) | 0x600;
2297 Inst.addOperand(MCOperand::CreateImm(Value));
2298 }
2299
Jim Grosbache4454e02011-10-18 16:18:11 +00002300 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2301 assert(N == 1 && "Invalid number of operands!");
2302 // The immediate encodes the type of constant as well as the value.
2303 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2304 uint64_t Value = CE->getValue();
2305 unsigned Imm = 0;
2306 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2307 Imm |= (Value & 1) << i;
2308 }
2309 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2310 }
2311
Jim Grosbach602aa902011-07-13 15:34:57 +00002312 virtual void print(raw_ostream &OS) const;
Daniel Dunbarebace222010-08-11 06:37:04 +00002313
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002314 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002315 ARMOperand *Op = new ARMOperand(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002316 Op->ITMask.Mask = Mask;
2317 Op->StartLoc = S;
2318 Op->EndLoc = S;
2319 return Op;
2320 }
2321
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002322 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002323 ARMOperand *Op = new ARMOperand(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002324 Op->CC.Val = CC;
2325 Op->StartLoc = S;
2326 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002327 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002328 }
2329
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002330 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002331 ARMOperand *Op = new ARMOperand(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002332 Op->Cop.Val = CopVal;
2333 Op->StartLoc = S;
2334 Op->EndLoc = S;
2335 return Op;
2336 }
2337
2338 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002339 ARMOperand *Op = new ARMOperand(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002340 Op->Cop.Val = CopVal;
2341 Op->StartLoc = S;
2342 Op->EndLoc = S;
2343 return Op;
2344 }
2345
Jim Grosbach48399582011-10-12 17:34:41 +00002346 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) {
2347 ARMOperand *Op = new ARMOperand(k_CoprocOption);
2348 Op->Cop.Val = Val;
2349 Op->StartLoc = S;
2350 Op->EndLoc = E;
2351 return Op;
2352 }
2353
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002354 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002355 ARMOperand *Op = new ARMOperand(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002356 Op->Reg.RegNum = RegNum;
2357 Op->StartLoc = S;
2358 Op->EndLoc = S;
2359 return Op;
2360 }
2361
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002362 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002363 ARMOperand *Op = new ARMOperand(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002364 Op->Tok.Data = Str.data();
2365 Op->Tok.Length = Str.size();
2366 Op->StartLoc = S;
2367 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002368 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002369 }
2370
Bill Wendling2063b842010-11-18 23:43:05 +00002371 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002372 ARMOperand *Op = new ARMOperand(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002373 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002374 Op->StartLoc = S;
2375 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002376 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002377 }
2378
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002379 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
2380 unsigned SrcReg,
2381 unsigned ShiftReg,
2382 unsigned ShiftImm,
2383 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002384 ARMOperand *Op = new ARMOperand(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002385 Op->RegShiftedReg.ShiftTy = ShTy;
2386 Op->RegShiftedReg.SrcReg = SrcReg;
2387 Op->RegShiftedReg.ShiftReg = ShiftReg;
2388 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002389 Op->StartLoc = S;
2390 Op->EndLoc = E;
2391 return Op;
2392 }
2393
Owen Andersonb595ed02011-07-21 18:54:16 +00002394 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
2395 unsigned SrcReg,
2396 unsigned ShiftImm,
2397 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002398 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002399 Op->RegShiftedImm.ShiftTy = ShTy;
2400 Op->RegShiftedImm.SrcReg = SrcReg;
2401 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002402 Op->StartLoc = S;
2403 Op->EndLoc = E;
2404 return Op;
2405 }
2406
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002407 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002408 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002409 ARMOperand *Op = new ARMOperand(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002410 Op->ShifterImm.isASR = isASR;
2411 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002412 Op->StartLoc = S;
2413 Op->EndLoc = E;
2414 return Op;
2415 }
2416
Jim Grosbach833b9d32011-07-27 20:15:40 +00002417 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002418 ARMOperand *Op = new ARMOperand(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002419 Op->RotImm.Imm = Imm;
2420 Op->StartLoc = S;
2421 Op->EndLoc = E;
2422 return Op;
2423 }
2424
Jim Grosbach864b6092011-07-28 21:34:26 +00002425 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
2426 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002427 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002428 Op->Bitfield.LSB = LSB;
2429 Op->Bitfield.Width = Width;
2430 Op->StartLoc = S;
2431 Op->EndLoc = E;
2432 return Op;
2433 }
2434
Bill Wendling2cae3272010-11-09 22:44:22 +00002435 static ARMOperand *
Chad Rosierfa705ee2013-07-01 20:49:23 +00002436 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned> > &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002437 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002438 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002439 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002440
Chad Rosierfa705ee2013-07-01 20:49:23 +00002441 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002442 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002443 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002444 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002445 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002446
Chad Rosierfa705ee2013-07-01 20:49:23 +00002447 // Sort based on the register encoding values.
2448 array_pod_sort(Regs.begin(), Regs.end());
2449
Bill Wendling9898ac92010-11-17 04:32:08 +00002450 ARMOperand *Op = new ARMOperand(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002451 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002452 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002453 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002454 Op->StartLoc = StartLoc;
2455 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002456 return Op;
2457 }
2458
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002459 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count,
Jim Grosbach2f50e922011-12-15 21:44:33 +00002460 bool isDoubleSpaced, SMLoc S, SMLoc E) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002461 ARMOperand *Op = new ARMOperand(k_VectorList);
2462 Op->VectorList.RegNum = RegNum;
2463 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002464 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002465 Op->StartLoc = S;
2466 Op->EndLoc = E;
2467 return Op;
2468 }
2469
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002470 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002471 bool isDoubleSpaced,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002472 SMLoc S, SMLoc E) {
2473 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes);
2474 Op->VectorList.RegNum = RegNum;
2475 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002476 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002477 Op->StartLoc = S;
2478 Op->EndLoc = E;
2479 return Op;
2480 }
2481
Jim Grosbach04945c42011-12-02 00:35:16 +00002482 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002483 unsigned Index,
2484 bool isDoubleSpaced,
2485 SMLoc S, SMLoc E) {
Jim Grosbach04945c42011-12-02 00:35:16 +00002486 ARMOperand *Op = new ARMOperand(k_VectorListIndexed);
2487 Op->VectorList.RegNum = RegNum;
2488 Op->VectorList.Count = Count;
2489 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002490 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002491 Op->StartLoc = S;
2492 Op->EndLoc = E;
2493 return Op;
2494 }
2495
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002496 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E,
2497 MCContext &Ctx) {
2498 ARMOperand *Op = new ARMOperand(k_VectorIndex);
2499 Op->VectorIndex.Val = Idx;
2500 Op->StartLoc = S;
2501 Op->EndLoc = E;
2502 return Op;
2503 }
2504
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002505 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002506 ARMOperand *Op = new ARMOperand(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002507 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002508 Op->StartLoc = S;
2509 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002510 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002511 }
2512
Jim Grosbachd3595712011-08-03 23:50:40 +00002513 static ARMOperand *CreateMem(unsigned BaseRegNum,
2514 const MCConstantExpr *OffsetImm,
2515 unsigned OffsetRegNum,
2516 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00002517 unsigned ShiftImm,
Jim Grosbacha95ec992011-10-11 17:29:55 +00002518 unsigned Alignment,
Jim Grosbachd3595712011-08-03 23:50:40 +00002519 bool isNegative,
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002520 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002521 ARMOperand *Op = new ARMOperand(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002522 Op->Memory.BaseRegNum = BaseRegNum;
2523 Op->Memory.OffsetImm = OffsetImm;
2524 Op->Memory.OffsetRegNum = OffsetRegNum;
2525 Op->Memory.ShiftType = ShiftType;
2526 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002527 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002528 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002529 Op->StartLoc = S;
2530 Op->EndLoc = E;
2531 return Op;
2532 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002533
Jim Grosbachc320c852011-08-05 21:28:30 +00002534 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
2535 ARM_AM::ShiftOpc ShiftTy,
2536 unsigned ShiftImm,
Jim Grosbachd3595712011-08-03 23:50:40 +00002537 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002538 ARMOperand *Op = new ARMOperand(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002539 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002540 Op->PostIdxReg.isAdd = isAdd;
2541 Op->PostIdxReg.ShiftTy = ShiftTy;
2542 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002543 Op->StartLoc = S;
2544 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002545 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002546 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002547
2548 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002549 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002550 Op->MBOpt.Val = Opt;
2551 Op->StartLoc = S;
2552 Op->EndLoc = S;
2553 return Op;
2554 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002555
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002556 static ARMOperand *CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt,
2557 SMLoc S) {
2558 ARMOperand *Op = new ARMOperand(k_InstSyncBarrierOpt);
2559 Op->ISBOpt.Val = Opt;
2560 Op->StartLoc = S;
2561 Op->EndLoc = S;
2562 return Op;
2563 }
2564
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002565 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002566 ARMOperand *Op = new ARMOperand(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002567 Op->IFlags.Val = IFlags;
2568 Op->StartLoc = S;
2569 Op->EndLoc = S;
2570 return Op;
2571 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002572
2573 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002574 ARMOperand *Op = new ARMOperand(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002575 Op->MMask.Val = MMask;
2576 Op->StartLoc = S;
2577 Op->EndLoc = S;
2578 return Op;
2579 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002580};
2581
2582} // end anonymous namespace.
2583
Jim Grosbach602aa902011-07-13 15:34:57 +00002584void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002585 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002586 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002587 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002588 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002589 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002590 OS << "<ccout " << getReg() << ">";
2591 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002592 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002593 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002594 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2595 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2596 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002597 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2598 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2599 break;
2600 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002601 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002602 OS << "<coprocessor number: " << getCoproc() << ">";
2603 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002604 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002605 OS << "<coprocessor register: " << getCoproc() << ">";
2606 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002607 case k_CoprocOption:
2608 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2609 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002610 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002611 OS << "<mask: " << getMSRMask() << ">";
2612 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002613 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002614 getImm()->print(OS);
2615 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002616 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002617 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002618 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002619 case k_InstSyncBarrierOpt:
2620 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2621 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002622 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002623 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002624 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002625 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002626 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002627 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002628 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2629 << PostIdxReg.RegNum;
2630 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2631 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2632 << PostIdxReg.ShiftImm;
2633 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002634 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002635 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002636 OS << "<ARM_PROC::";
2637 unsigned IFlags = getProcIFlags();
2638 for (int i=2; i >= 0; --i)
2639 if (IFlags & (1 << i))
2640 OS << ARM_PROC::IFlagsToString(1 << i);
2641 OS << ">";
2642 break;
2643 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002644 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002645 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002646 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002647 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002648 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2649 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002650 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002651 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002652 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002653 << RegShiftedReg.SrcReg << " "
2654 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2655 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002656 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002657 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002658 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002659 << RegShiftedImm.SrcReg << " "
2660 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2661 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002662 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002663 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002664 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2665 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002666 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002667 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2668 << ", width: " << Bitfield.Width << ">";
2669 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002670 case k_RegisterList:
2671 case k_DPRRegisterList:
2672 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002673 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002674
Bill Wendlingbed94652010-11-09 23:28:44 +00002675 const SmallVectorImpl<unsigned> &RegList = getRegList();
2676 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002677 I = RegList.begin(), E = RegList.end(); I != E; ) {
2678 OS << *I;
2679 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002680 }
2681
2682 OS << ">";
2683 break;
2684 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002685 case k_VectorList:
2686 OS << "<vector_list " << VectorList.Count << " * "
2687 << VectorList.RegNum << ">";
2688 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002689 case k_VectorListAllLanes:
2690 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2691 << VectorList.RegNum << ">";
2692 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002693 case k_VectorListIndexed:
2694 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2695 << VectorList.Count << " * " << VectorList.RegNum << ">";
2696 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002697 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002698 OS << "'" << getToken() << "'";
2699 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002700 case k_VectorIndex:
2701 OS << "<vectorindex " << getVectorIndex() << ">";
2702 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002703 }
2704}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002705
2706/// @name Auto-generated Match Functions
2707/// {
2708
2709static unsigned MatchRegisterName(StringRef Name);
2710
2711/// }
2712
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002713bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2714 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbachab5830e2011-12-14 02:16:11 +00002715 StartLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002716 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002717 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002718
2719 return (RegNo == (unsigned)-1);
2720}
2721
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002722/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002723/// and if it is a register name the token is eaten and the register number is
2724/// returned. Otherwise return -1.
2725///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002726int ARMAsmParser::tryParseRegister() {
Chris Lattner44e5981c2010-10-30 04:09:10 +00002727 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002728 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002729
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002730 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002731 unsigned RegNum = MatchRegisterName(lowerCase);
2732 if (!RegNum) {
2733 RegNum = StringSwitch<unsigned>(lowerCase)
2734 .Case("r13", ARM::SP)
2735 .Case("r14", ARM::LR)
2736 .Case("r15", ARM::PC)
2737 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002738 // Additional register name aliases for 'gas' compatibility.
2739 .Case("a1", ARM::R0)
2740 .Case("a2", ARM::R1)
2741 .Case("a3", ARM::R2)
2742 .Case("a4", ARM::R3)
2743 .Case("v1", ARM::R4)
2744 .Case("v2", ARM::R5)
2745 .Case("v3", ARM::R6)
2746 .Case("v4", ARM::R7)
2747 .Case("v5", ARM::R8)
2748 .Case("v6", ARM::R9)
2749 .Case("v7", ARM::R10)
2750 .Case("v8", ARM::R11)
2751 .Case("sb", ARM::R9)
2752 .Case("sl", ARM::R10)
2753 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002754 .Default(0);
2755 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002756 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002757 // Check for aliases registered via .req. Canonicalize to lower case.
2758 // That's more consistent since register names are case insensitive, and
2759 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2760 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002761 // If no match, return failure.
2762 if (Entry == RegisterReqs.end())
2763 return -1;
2764 Parser.Lex(); // Eat identifier token.
2765 return Entry->getValue();
2766 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002767
Chris Lattner44e5981c2010-10-30 04:09:10 +00002768 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002769
Chris Lattner44e5981c2010-10-30 04:09:10 +00002770 return RegNum;
2771}
Jim Grosbach99710a82010-11-01 16:44:21 +00002772
Jim Grosbachbb24c592011-07-13 18:49:30 +00002773// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2774// If a recoverable error occurs, return 1. If an irrecoverable error
2775// occurs, return -1. An irrecoverable error is one where tokens have been
2776// consumed in the process of trying to parse the shifter (i.e., when it is
2777// indeed a shifter operand, but malformed).
Jim Grosbach0d6022d2011-07-26 20:41:24 +00002778int ARMAsmParser::tryParseShiftRegister(
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002779 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2780 SMLoc S = Parser.getTok().getLoc();
2781 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00002782 if (Tok.isNot(AsmToken::Identifier))
2783 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002784
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002785 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002786 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002787 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002788 .Case("lsl", ARM_AM::lsl)
2789 .Case("lsr", ARM_AM::lsr)
2790 .Case("asr", ARM_AM::asr)
2791 .Case("ror", ARM_AM::ror)
2792 .Case("rrx", ARM_AM::rrx)
2793 .Default(ARM_AM::no_shift);
2794
2795 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002796 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002797
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002798 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002799
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002800 // The source register for the shift has already been added to the
2801 // operand list, so we need to pop it off and combine it into the shifted
2802 // register operand instead.
Benjamin Kramer1757e7a2011-07-14 18:41:22 +00002803 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002804 if (!PrevOp->isReg())
2805 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2806 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002807
2808 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002809 int64_t Imm = 0;
2810 int ShiftReg = 0;
2811 if (ShiftTy == ARM_AM::rrx) {
2812 // RRX Doesn't have an explicit shift amount. The encoder expects
2813 // the shift register to be the same as the source register. Seems odd,
2814 // but OK.
2815 ShiftReg = SrcReg;
2816 } else {
2817 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00002818 if (Parser.getTok().is(AsmToken::Hash) ||
2819 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002820 Parser.Lex(); // Eat hash.
2821 SMLoc ImmLoc = Parser.getTok().getLoc();
2822 const MCExpr *ShiftExpr = 0;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002823 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002824 Error(ImmLoc, "invalid immediate shift value");
2825 return -1;
2826 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002827 // The expression must be evaluatable as an immediate.
2828 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00002829 if (!CE) {
2830 Error(ImmLoc, "invalid immediate shift value");
2831 return -1;
2832 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002833 // Range check the immediate.
2834 // lsl, ror: 0 <= imm <= 31
2835 // lsr, asr: 0 <= imm <= 32
2836 Imm = CE->getValue();
2837 if (Imm < 0 ||
2838 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
2839 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002840 Error(ImmLoc, "immediate shift value out of range");
2841 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002842 }
Jim Grosbach21488b82011-12-22 17:37:00 +00002843 // shift by zero is a nop. Always send it through as lsl.
2844 // ('as' compatibility)
2845 if (Imm == 0)
2846 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002847 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002848 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002849 EndLoc = Parser.getTok().getEndLoc();
2850 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00002851 if (ShiftReg == -1) {
2852 Error (L, "expected immediate or register in shift operand");
2853 return -1;
2854 }
2855 } else {
2856 Error (Parser.getTok().getLoc(),
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002857 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00002858 return -1;
2859 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002860 }
2861
Owen Andersonb595ed02011-07-21 18:54:16 +00002862 if (ShiftReg && ShiftTy != ARM_AM::rrx)
2863 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00002864 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002865 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00002866 else
2867 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002868 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002869
Jim Grosbachbb24c592011-07-13 18:49:30 +00002870 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002871}
2872
2873
Bill Wendling2063b842010-11-18 23:43:05 +00002874/// Try to parse a register name. The token must be an Identifier when called.
2875/// If it's a register, an AsmOperand is created. Another AsmOperand is created
2876/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002877///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002878/// TODO this is likely to change to allow different register types and or to
2879/// parse for a specific register type.
Bill Wendling2063b842010-11-18 23:43:05 +00002880bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002881tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002882 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002883 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00002884 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00002885 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00002886
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002887 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
2888 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002889
Chris Lattner44e5981c2010-10-30 04:09:10 +00002890 const AsmToken &ExclaimTok = Parser.getTok();
2891 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00002892 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
2893 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00002894 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002895 return false;
2896 }
2897
2898 // Also check for an index operand. This is only legal for vector registers,
2899 // but that'll get caught OK in operand matching, so we don't need to
2900 // explicitly filter everything else out here.
2901 if (Parser.getTok().is(AsmToken::LBrac)) {
2902 SMLoc SIdx = Parser.getTok().getLoc();
2903 Parser.Lex(); // Eat left bracket token.
2904
2905 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002906 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00002907 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002908 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002909 if (!MCE)
2910 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002911
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002912 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002913 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002914
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002915 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002916 Parser.Lex(); // Eat right bracket token.
2917
2918 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
2919 SIdx, E,
2920 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00002921 }
2922
Bill Wendling2063b842010-11-18 23:43:05 +00002923 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002924}
2925
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002926/// MatchCoprocessorOperandName - Try to parse an coprocessor related
2927/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
2928/// "c5", ...
2929static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002930 // Use the same layout as the tablegen'erated register name matcher. Ugly,
2931 // but efficient.
2932 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00002933 default: return -1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002934 case 2:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002935 if (Name[0] != CoprocOp)
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002936 return -1;
2937 switch (Name[1]) {
2938 default: return -1;
2939 case '0': return 0;
2940 case '1': return 1;
2941 case '2': return 2;
2942 case '3': return 3;
2943 case '4': return 4;
2944 case '5': return 5;
2945 case '6': return 6;
2946 case '7': return 7;
2947 case '8': return 8;
2948 case '9': return 9;
2949 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002950 case 3:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002951 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002952 return -1;
2953 switch (Name[2]) {
2954 default: return -1;
Artyom Skrobov86534432013-11-08 09:16:31 +00002955 // p10 and p11 are invalid for coproc instructions (reserved for FP/NEON)
2956 case '0': return CoprocOp == 'p'? -1: 10;
2957 case '1': return CoprocOp == 'p'? -1: 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002958 case '2': return 12;
2959 case '3': return 13;
2960 case '4': return 14;
2961 case '5': return 15;
2962 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002963 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002964}
2965
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002966/// parseITCondCode - Try to parse a condition code for an IT instruction.
2967ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2968parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2969 SMLoc S = Parser.getTok().getLoc();
2970 const AsmToken &Tok = Parser.getTok();
2971 if (!Tok.is(AsmToken::Identifier))
2972 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00002973 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002974 .Case("eq", ARMCC::EQ)
2975 .Case("ne", ARMCC::NE)
2976 .Case("hs", ARMCC::HS)
2977 .Case("cs", ARMCC::HS)
2978 .Case("lo", ARMCC::LO)
2979 .Case("cc", ARMCC::LO)
2980 .Case("mi", ARMCC::MI)
2981 .Case("pl", ARMCC::PL)
2982 .Case("vs", ARMCC::VS)
2983 .Case("vc", ARMCC::VC)
2984 .Case("hi", ARMCC::HI)
2985 .Case("ls", ARMCC::LS)
2986 .Case("ge", ARMCC::GE)
2987 .Case("lt", ARMCC::LT)
2988 .Case("gt", ARMCC::GT)
2989 .Case("le", ARMCC::LE)
2990 .Case("al", ARMCC::AL)
2991 .Default(~0U);
2992 if (CC == ~0U)
2993 return MatchOperand_NoMatch;
2994 Parser.Lex(); // Eat the token.
2995
2996 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
2997
2998 return MatchOperand_Success;
2999}
3000
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003001/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003002/// token must be an Identifier when called, and if it is a coprocessor
3003/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003004ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003005parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003006 SMLoc S = Parser.getTok().getLoc();
3007 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003008 if (Tok.isNot(AsmToken::Identifier))
3009 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003010
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003011 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003012 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003013 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003014
3015 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003016 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003017 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003018}
3019
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003020/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003021/// token must be an Identifier when called, and if it is a coprocessor
3022/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003023ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003024parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003025 SMLoc S = Parser.getTok().getLoc();
3026 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003027 if (Tok.isNot(AsmToken::Identifier))
3028 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003029
3030 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3031 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003032 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003033
3034 Parser.Lex(); // Eat identifier token.
3035 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003036 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003037}
3038
Jim Grosbach48399582011-10-12 17:34:41 +00003039/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3040/// coproc_option : '{' imm0_255 '}'
3041ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3042parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3043 SMLoc S = Parser.getTok().getLoc();
3044
3045 // If this isn't a '{', this isn't a coprocessor immediate operand.
3046 if (Parser.getTok().isNot(AsmToken::LCurly))
3047 return MatchOperand_NoMatch;
3048 Parser.Lex(); // Eat the '{'
3049
3050 const MCExpr *Expr;
3051 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003052 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003053 Error(Loc, "illegal expression");
3054 return MatchOperand_ParseFail;
3055 }
3056 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3057 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3058 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3059 return MatchOperand_ParseFail;
3060 }
3061 int Val = CE->getValue();
3062
3063 // Check for and consume the closing '}'
3064 if (Parser.getTok().isNot(AsmToken::RCurly))
3065 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003066 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003067 Parser.Lex(); // Eat the '}'
3068
3069 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3070 return MatchOperand_Success;
3071}
3072
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003073// For register list parsing, we need to map from raw GPR register numbering
3074// to the enumeration values. The enumeration values aren't sorted by
3075// register number due to our using "sp", "lr" and "pc" as canonical names.
3076static unsigned getNextRegister(unsigned Reg) {
3077 // If this is a GPR, we need to do it manually, otherwise we can rely
3078 // on the sort ordering of the enumeration since the other reg-classes
3079 // are sane.
3080 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3081 return Reg + 1;
3082 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003083 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003084 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3085 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3086 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3087 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3088 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3089 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3090 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3091 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3092 }
3093}
3094
Jim Grosbach85a23432011-11-11 21:27:40 +00003095// Return the low-subreg of a given Q register.
3096static unsigned getDRegFromQReg(unsigned QReg) {
3097 switch (QReg) {
3098 default: llvm_unreachable("expected a Q register!");
3099 case ARM::Q0: return ARM::D0;
3100 case ARM::Q1: return ARM::D2;
3101 case ARM::Q2: return ARM::D4;
3102 case ARM::Q3: return ARM::D6;
3103 case ARM::Q4: return ARM::D8;
3104 case ARM::Q5: return ARM::D10;
3105 case ARM::Q6: return ARM::D12;
3106 case ARM::Q7: return ARM::D14;
3107 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003108 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003109 case ARM::Q10: return ARM::D20;
3110 case ARM::Q11: return ARM::D22;
3111 case ARM::Q12: return ARM::D24;
3112 case ARM::Q13: return ARM::D26;
3113 case ARM::Q14: return ARM::D28;
3114 case ARM::Q15: return ARM::D30;
3115 }
3116}
3117
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003118/// Parse a register list.
Bill Wendling2063b842010-11-18 23:43:05 +00003119bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003120parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan936b0d32010-01-19 21:44:56 +00003121 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003122 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003123 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003124 Parser.Lex(); // Eat '{' token.
3125 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003126
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003127 // Check the first register in the list to see what register class
3128 // this is a list of.
3129 int Reg = tryParseRegister();
3130 if (Reg == -1)
3131 return Error(RegLoc, "register expected");
3132
Jim Grosbach85a23432011-11-11 21:27:40 +00003133 // The reglist instructions have at most 16 registers, so reserve
3134 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003135 int EReg = 0;
3136 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003137
3138 // Allow Q regs and just interpret them as the two D sub-registers.
3139 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3140 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003141 EReg = MRI->getEncodingValue(Reg);
3142 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003143 ++Reg;
3144 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003145 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003146 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3147 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3148 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3149 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3150 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3151 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3152 else
3153 return Error(RegLoc, "invalid register in register list");
3154
Jim Grosbach85a23432011-11-11 21:27:40 +00003155 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003156 EReg = MRI->getEncodingValue(Reg);
3157 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003158
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003159 // This starts immediately after the first register token in the list,
3160 // so we can see either a comma or a minus (range separator) as a legal
3161 // next token.
3162 while (Parser.getTok().is(AsmToken::Comma) ||
3163 Parser.getTok().is(AsmToken::Minus)) {
3164 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003165 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003166 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003167 int EndReg = tryParseRegister();
3168 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003169 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003170 // Allow Q regs and just interpret them as the two D sub-registers.
3171 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3172 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003173 // If the register is the same as the start reg, there's nothing
3174 // more to do.
3175 if (Reg == EndReg)
3176 continue;
3177 // The register must be in the same register class as the first.
3178 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003179 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003180 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003181 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003182 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003183
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003184 // Add all the registers in the range to the register list.
3185 while (Reg != EndReg) {
3186 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003187 EReg = MRI->getEncodingValue(Reg);
3188 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003189 }
3190 continue;
3191 }
3192 Parser.Lex(); // Eat the comma.
3193 RegLoc = Parser.getTok().getLoc();
3194 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003195 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003196 Reg = tryParseRegister();
3197 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003198 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003199 // Allow Q regs and just interpret them as the two D sub-registers.
3200 bool isQReg = false;
3201 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3202 Reg = getDRegFromQReg(Reg);
3203 isQReg = true;
3204 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003205 // The register must be in the same register class as the first.
3206 if (!RC->contains(Reg))
3207 return Error(RegLoc, "invalid register in register list");
3208 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003209 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003210 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3211 Warning(RegLoc, "register list not in ascending order");
3212 else
3213 return Error(RegLoc, "register list not in ascending order");
3214 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003215 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003216 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3217 ") in register list");
3218 continue;
3219 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003220 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003221 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3222 Reg != OldReg + 1)
3223 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003224 EReg = MRI->getEncodingValue(Reg);
3225 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3226 if (isQReg) {
3227 EReg = MRI->getEncodingValue(++Reg);
3228 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3229 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003230 }
3231
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003232 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003233 return Error(Parser.getTok().getLoc(), "'}' expected");
3234 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003235 Parser.Lex(); // Eat '}' token.
3236
Jim Grosbach18bf3632011-12-13 21:48:29 +00003237 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003238 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003239
3240 // The ARM system instruction variants for LDM/STM have a '^' token here.
3241 if (Parser.getTok().is(AsmToken::Caret)) {
3242 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3243 Parser.Lex(); // Eat '^' token.
3244 }
3245
Bill Wendling2063b842010-11-18 23:43:05 +00003246 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003247}
3248
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003249// Helper function to parse the lane index for vector lists.
3250ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003251parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Jim Grosbach04945c42011-12-02 00:35:16 +00003252 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003253 if (Parser.getTok().is(AsmToken::LBrac)) {
3254 Parser.Lex(); // Eat the '['.
3255 if (Parser.getTok().is(AsmToken::RBrac)) {
3256 // "Dn[]" is the 'all lanes' syntax.
3257 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003258 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003259 Parser.Lex(); // Eat the ']'.
3260 return MatchOperand_Success;
3261 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003262
3263 // There's an optional '#' token here. Normally there wouldn't be, but
3264 // inline assemble puts one in, and it's friendly to accept that.
3265 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003266 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003267
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003268 const MCExpr *LaneIndex;
3269 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003270 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003271 Error(Loc, "illegal expression");
3272 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003273 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003274 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3275 if (!CE) {
3276 Error(Loc, "lane index must be empty or an integer");
3277 return MatchOperand_ParseFail;
3278 }
3279 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3280 Error(Parser.getTok().getLoc(), "']' expected");
3281 return MatchOperand_ParseFail;
3282 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003283 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003284 Parser.Lex(); // Eat the ']'.
3285 int64_t Val = CE->getValue();
3286
3287 // FIXME: Make this range check context sensitive for .8, .16, .32.
3288 if (Val < 0 || Val > 7) {
3289 Error(Parser.getTok().getLoc(), "lane index out of range");
3290 return MatchOperand_ParseFail;
3291 }
3292 Index = Val;
3293 LaneKind = IndexedLane;
3294 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003295 }
3296 LaneKind = NoLanes;
3297 return MatchOperand_Success;
3298}
3299
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003300// parse a vector register list
3301ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3302parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003303 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003304 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003305 SMLoc S = Parser.getTok().getLoc();
3306 // As an extension (to match gas), support a plain D register or Q register
3307 // (without encosing curly braces) as a single or double entry list,
3308 // respectively.
3309 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003310 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003311 int Reg = tryParseRegister();
3312 if (Reg == -1)
3313 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003314 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003315 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003316 if (Res != MatchOperand_Success)
3317 return Res;
3318 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003319 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003320 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003321 break;
3322 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003323 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3324 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003325 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003326 case IndexedLane:
3327 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003328 LaneIndex,
3329 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003330 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003331 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003332 return MatchOperand_Success;
3333 }
3334 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3335 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003336 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003337 if (Res != MatchOperand_Success)
3338 return Res;
3339 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003340 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003341 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003342 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003343 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003344 break;
3345 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003346 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3347 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003348 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3349 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003350 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003351 case IndexedLane:
3352 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003353 LaneIndex,
3354 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003355 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003356 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003357 return MatchOperand_Success;
3358 }
3359 Error(S, "vector register expected");
3360 return MatchOperand_ParseFail;
3361 }
3362
3363 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003364 return MatchOperand_NoMatch;
3365
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003366 Parser.Lex(); // Eat '{' token.
3367 SMLoc RegLoc = Parser.getTok().getLoc();
3368
3369 int Reg = tryParseRegister();
3370 if (Reg == -1) {
3371 Error(RegLoc, "register expected");
3372 return MatchOperand_ParseFail;
3373 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003374 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003375 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003376 unsigned FirstReg = Reg;
3377 // The list is of D registers, but we also allow Q regs and just interpret
3378 // them as the two D sub-registers.
3379 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3380 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003381 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3382 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003383 ++Reg;
3384 ++Count;
3385 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003386
3387 SMLoc E;
3388 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003389 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003390
Jim Grosbache891fe82011-11-15 23:19:15 +00003391 while (Parser.getTok().is(AsmToken::Comma) ||
3392 Parser.getTok().is(AsmToken::Minus)) {
3393 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003394 if (!Spacing)
3395 Spacing = 1; // Register range implies a single spaced list.
3396 else if (Spacing == 2) {
3397 Error(Parser.getTok().getLoc(),
3398 "sequential registers in double spaced list");
3399 return MatchOperand_ParseFail;
3400 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003401 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003402 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003403 int EndReg = tryParseRegister();
3404 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003405 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003406 return MatchOperand_ParseFail;
3407 }
3408 // Allow Q regs and just interpret them as the two D sub-registers.
3409 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3410 EndReg = getDRegFromQReg(EndReg) + 1;
3411 // If the register is the same as the start reg, there's nothing
3412 // more to do.
3413 if (Reg == EndReg)
3414 continue;
3415 // The register must be in the same register class as the first.
3416 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003417 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003418 return MatchOperand_ParseFail;
3419 }
3420 // Ranges must go from low to high.
3421 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003422 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003423 return MatchOperand_ParseFail;
3424 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003425 // Parse the lane specifier if present.
3426 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003427 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003428 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3429 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003430 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003431 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003432 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003433 return MatchOperand_ParseFail;
3434 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003435
3436 // Add all the registers in the range to the register list.
3437 Count += EndReg - Reg;
3438 Reg = EndReg;
3439 continue;
3440 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003441 Parser.Lex(); // Eat the comma.
3442 RegLoc = Parser.getTok().getLoc();
3443 int OldReg = Reg;
3444 Reg = tryParseRegister();
3445 if (Reg == -1) {
3446 Error(RegLoc, "register expected");
3447 return MatchOperand_ParseFail;
3448 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003449 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003450 // It's OK to use the enumeration values directly here rather, as the
3451 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003452 //
3453 // The list is of D registers, but we also allow Q regs and just interpret
3454 // them as the two D sub-registers.
3455 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003456 if (!Spacing)
3457 Spacing = 1; // Register range implies a single spaced list.
3458 else if (Spacing == 2) {
3459 Error(RegLoc,
3460 "invalid register in double-spaced list (must be 'D' register')");
3461 return MatchOperand_ParseFail;
3462 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003463 Reg = getDRegFromQReg(Reg);
3464 if (Reg != OldReg + 1) {
3465 Error(RegLoc, "non-contiguous register range");
3466 return MatchOperand_ParseFail;
3467 }
3468 ++Reg;
3469 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003470 // Parse the lane specifier if present.
3471 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003472 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003473 SMLoc LaneLoc = Parser.getTok().getLoc();
3474 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3475 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003476 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003477 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003478 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003479 return MatchOperand_ParseFail;
3480 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003481 continue;
3482 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003483 // Normal D register.
3484 // Figure out the register spacing (single or double) of the list if
3485 // we don't know it already.
3486 if (!Spacing)
3487 Spacing = 1 + (Reg == OldReg + 2);
3488
3489 // Just check that it's contiguous and keep going.
3490 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003491 Error(RegLoc, "non-contiguous register range");
3492 return MatchOperand_ParseFail;
3493 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003494 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003495 // Parse the lane specifier if present.
3496 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003497 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003498 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003499 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003500 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003501 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003502 Error(EndLoc, "mismatched lane index in register list");
3503 return MatchOperand_ParseFail;
3504 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003505 }
3506
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003507 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003508 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003509 return MatchOperand_ParseFail;
3510 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003511 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003512 Parser.Lex(); // Eat '}' token.
3513
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003514 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003515 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003516 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003517 // composite register classes.
3518 if (Count == 2) {
3519 const MCRegisterClass *RC = (Spacing == 1) ?
3520 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3521 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3522 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3523 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003524
Jim Grosbach2f50e922011-12-15 21:44:33 +00003525 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3526 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003527 break;
3528 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003529 // Two-register operands have been converted to the
3530 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003531 if (Count == 2) {
3532 const MCRegisterClass *RC = (Spacing == 1) ?
3533 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3534 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003535 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3536 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003537 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003538 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003539 S, E));
3540 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003541 case IndexedLane:
3542 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003543 LaneIndex,
3544 (Spacing == 2),
3545 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003546 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003547 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003548 return MatchOperand_Success;
3549}
3550
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003551/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003552ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003553parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003554 SMLoc S = Parser.getTok().getLoc();
3555 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003556 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003557
Jiangning Liu288e1af2012-08-02 08:21:27 +00003558 if (Tok.is(AsmToken::Identifier)) {
3559 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003560
Jiangning Liu288e1af2012-08-02 08:21:27 +00003561 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3562 .Case("sy", ARM_MB::SY)
3563 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003564 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003565 .Case("sh", ARM_MB::ISH)
3566 .Case("ish", ARM_MB::ISH)
3567 .Case("shst", ARM_MB::ISHST)
3568 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003569 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003570 .Case("nsh", ARM_MB::NSH)
3571 .Case("un", ARM_MB::NSH)
3572 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003573 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003574 .Case("unst", ARM_MB::NSHST)
3575 .Case("osh", ARM_MB::OSH)
3576 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003577 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003578 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003579
Joey Gouly926d3f52013-09-05 15:35:24 +00003580 // ishld, oshld, nshld and ld are only available from ARMv8.
3581 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3582 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3583 Opt = ~0U;
3584
Jiangning Liu288e1af2012-08-02 08:21:27 +00003585 if (Opt == ~0U)
3586 return MatchOperand_NoMatch;
3587
3588 Parser.Lex(); // Eat identifier token.
3589 } else if (Tok.is(AsmToken::Hash) ||
3590 Tok.is(AsmToken::Dollar) ||
3591 Tok.is(AsmToken::Integer)) {
3592 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003593 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003594 SMLoc Loc = Parser.getTok().getLoc();
3595
3596 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003597 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003598 Error(Loc, "illegal expression");
3599 return MatchOperand_ParseFail;
3600 }
3601
3602 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3603 if (!CE) {
3604 Error(Loc, "constant expression expected");
3605 return MatchOperand_ParseFail;
3606 }
3607
3608 int Val = CE->getValue();
3609 if (Val & ~0xf) {
3610 Error(Loc, "immediate value out of range");
3611 return MatchOperand_ParseFail;
3612 }
3613
3614 Opt = ARM_MB::RESERVED_0 + Val;
3615 } else
3616 return MatchOperand_ParseFail;
3617
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003618 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003619 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003620}
3621
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003622/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
3623ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3624parseInstSyncBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3625 SMLoc S = Parser.getTok().getLoc();
3626 const AsmToken &Tok = Parser.getTok();
3627 unsigned Opt;
3628
3629 if (Tok.is(AsmToken::Identifier)) {
3630 StringRef OptStr = Tok.getString();
3631
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003632 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003633 Opt = ARM_ISB::SY;
3634 else
3635 return MatchOperand_NoMatch;
3636
3637 Parser.Lex(); // Eat identifier token.
3638 } else if (Tok.is(AsmToken::Hash) ||
3639 Tok.is(AsmToken::Dollar) ||
3640 Tok.is(AsmToken::Integer)) {
3641 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003642 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003643 SMLoc Loc = Parser.getTok().getLoc();
3644
3645 const MCExpr *ISBarrierID;
3646 if (getParser().parseExpression(ISBarrierID)) {
3647 Error(Loc, "illegal expression");
3648 return MatchOperand_ParseFail;
3649 }
3650
3651 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3652 if (!CE) {
3653 Error(Loc, "constant expression expected");
3654 return MatchOperand_ParseFail;
3655 }
3656
3657 int Val = CE->getValue();
3658 if (Val & ~0xf) {
3659 Error(Loc, "immediate value out of range");
3660 return MatchOperand_ParseFail;
3661 }
3662
3663 Opt = ARM_ISB::RESERVED_0 + Val;
3664 } else
3665 return MatchOperand_ParseFail;
3666
3667 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3668 (ARM_ISB::InstSyncBOpt)Opt, S));
3669 return MatchOperand_Success;
3670}
3671
3672
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003673/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003674ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003675parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003676 SMLoc S = Parser.getTok().getLoc();
3677 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003678 if (!Tok.is(AsmToken::Identifier))
3679 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003680 StringRef IFlagsStr = Tok.getString();
3681
Owen Anderson10c5b122011-10-05 17:16:40 +00003682 // An iflags string of "none" is interpreted to mean that none of the AIF
3683 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003684 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003685 if (IFlagsStr != "none") {
3686 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3687 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3688 .Case("a", ARM_PROC::A)
3689 .Case("i", ARM_PROC::I)
3690 .Case("f", ARM_PROC::F)
3691 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003692
Owen Anderson10c5b122011-10-05 17:16:40 +00003693 // If some specific iflag is already set, it means that some letter is
3694 // present more than once, this is not acceptable.
3695 if (Flag == ~0U || (IFlags & Flag))
3696 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003697
Owen Anderson10c5b122011-10-05 17:16:40 +00003698 IFlags |= Flag;
3699 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003700 }
3701
3702 Parser.Lex(); // Eat identifier token.
3703 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3704 return MatchOperand_Success;
3705}
3706
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003707/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003708ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003709parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003710 SMLoc S = Parser.getTok().getLoc();
3711 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003712 if (!Tok.is(AsmToken::Identifier))
3713 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003714 StringRef Mask = Tok.getString();
3715
James Molloy21efa7d2011-09-28 14:21:38 +00003716 if (isMClass()) {
3717 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003718 std::string Name = Mask.lower();
3719 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003720 // Note: in the documentation:
3721 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3722 // for MSR APSR_nzcvq.
3723 // but we do make it an alias here. This is so to get the "mask encoding"
3724 // bits correct on MSR APSR writes.
3725 //
3726 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3727 // should really only be allowed when writing a special register. Note
3728 // they get dropped in the MRS instruction reading a special register as
3729 // the SYSm field is only 8 bits.
3730 //
3731 // FIXME: the _g and _nzcvqg versions are only allowed if the processor
3732 // includes the DSP extension but that is not checked.
3733 .Case("apsr", 0x800)
3734 .Case("apsr_nzcvq", 0x800)
3735 .Case("apsr_g", 0x400)
3736 .Case("apsr_nzcvqg", 0xc00)
3737 .Case("iapsr", 0x801)
3738 .Case("iapsr_nzcvq", 0x801)
3739 .Case("iapsr_g", 0x401)
3740 .Case("iapsr_nzcvqg", 0xc01)
3741 .Case("eapsr", 0x802)
3742 .Case("eapsr_nzcvq", 0x802)
3743 .Case("eapsr_g", 0x402)
3744 .Case("eapsr_nzcvqg", 0xc02)
3745 .Case("xpsr", 0x803)
3746 .Case("xpsr_nzcvq", 0x803)
3747 .Case("xpsr_g", 0x403)
3748 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003749 .Case("ipsr", 0x805)
3750 .Case("epsr", 0x806)
3751 .Case("iepsr", 0x807)
3752 .Case("msp", 0x808)
3753 .Case("psp", 0x809)
3754 .Case("primask", 0x810)
3755 .Case("basepri", 0x811)
3756 .Case("basepri_max", 0x812)
3757 .Case("faultmask", 0x813)
3758 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003759 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003760
James Molloy21efa7d2011-09-28 14:21:38 +00003761 if (FlagsVal == ~0U)
3762 return MatchOperand_NoMatch;
3763
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003764 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003765 // basepri, basepri_max and faultmask only valid for V7m.
3766 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003767
James Molloy21efa7d2011-09-28 14:21:38 +00003768 Parser.Lex(); // Eat identifier token.
3769 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3770 return MatchOperand_Success;
3771 }
3772
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003773 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3774 size_t Start = 0, Next = Mask.find('_');
3775 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003776 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003777 if (Next != StringRef::npos)
3778 Flags = Mask.slice(Next+1, Mask.size());
3779
3780 // FlagsVal contains the complete mask:
3781 // 3-0: Mask
3782 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3783 unsigned FlagsVal = 0;
3784
3785 if (SpecReg == "apsr") {
3786 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00003787 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003788 .Case("g", 0x4) // same as CPSR_s
3789 .Case("nzcvqg", 0xc) // same as CPSR_fs
3790 .Default(~0U);
3791
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003792 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003793 if (!Flags.empty())
3794 return MatchOperand_NoMatch;
3795 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00003796 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003797 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003798 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00003799 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
3800 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00003801 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003802 for (int i = 0, e = Flags.size(); i != e; ++i) {
3803 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
3804 .Case("c", 1)
3805 .Case("x", 2)
3806 .Case("s", 4)
3807 .Case("f", 8)
3808 .Default(~0U);
3809
3810 // If some specific flag is already set, it means that some letter is
3811 // present more than once, this is not acceptable.
3812 if (FlagsVal == ~0U || (FlagsVal & Flag))
3813 return MatchOperand_NoMatch;
3814 FlagsVal |= Flag;
3815 }
3816 } else // No match for special register.
3817 return MatchOperand_NoMatch;
3818
Owen Anderson03a173e2011-10-21 18:43:28 +00003819 // Special register without flags is NOT equivalent to "fc" flags.
3820 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
3821 // two lines would enable gas compatibility at the expense of breaking
3822 // round-tripping.
3823 //
3824 // if (!FlagsVal)
3825 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003826
3827 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3828 if (SpecReg == "spsr")
3829 FlagsVal |= 16;
3830
3831 Parser.Lex(); // Eat identifier token.
3832 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3833 return MatchOperand_Success;
3834}
3835
Jim Grosbach27c1e252011-07-21 17:23:04 +00003836ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3837parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
3838 int Low, int High) {
3839 const AsmToken &Tok = Parser.getTok();
3840 if (Tok.isNot(AsmToken::Identifier)) {
3841 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3842 return MatchOperand_ParseFail;
3843 }
3844 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003845 std::string LowerOp = Op.lower();
3846 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00003847 if (ShiftName != LowerOp && ShiftName != UpperOp) {
3848 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3849 return MatchOperand_ParseFail;
3850 }
3851 Parser.Lex(); // Eat shift type token.
3852
3853 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003854 if (Parser.getTok().isNot(AsmToken::Hash) &&
3855 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003856 Error(Parser.getTok().getLoc(), "'#' expected");
3857 return MatchOperand_ParseFail;
3858 }
3859 Parser.Lex(); // Eat hash token.
3860
3861 const MCExpr *ShiftAmount;
3862 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003863 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003864 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003865 Error(Loc, "illegal expression");
3866 return MatchOperand_ParseFail;
3867 }
3868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3869 if (!CE) {
3870 Error(Loc, "constant expression expected");
3871 return MatchOperand_ParseFail;
3872 }
3873 int Val = CE->getValue();
3874 if (Val < Low || Val > High) {
3875 Error(Loc, "immediate value out of range");
3876 return MatchOperand_ParseFail;
3877 }
3878
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003879 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00003880
3881 return MatchOperand_Success;
3882}
3883
Jim Grosbach0a547702011-07-22 17:44:50 +00003884ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3885parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3886 const AsmToken &Tok = Parser.getTok();
3887 SMLoc S = Tok.getLoc();
3888 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003889 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003890 return MatchOperand_ParseFail;
3891 }
Tim Northover4d141442013-05-31 15:58:45 +00003892 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00003893 .Case("be", 1)
3894 .Case("le", 0)
3895 .Default(-1);
3896 Parser.Lex(); // Eat the token.
3897
3898 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003899 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003900 return MatchOperand_ParseFail;
3901 }
3902 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
3903 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003904 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00003905 return MatchOperand_Success;
3906}
3907
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003908/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
3909/// instructions. Legal values are:
3910/// lsl #n 'n' in [0,31]
3911/// asr #n 'n' in [1,32]
3912/// n == 32 encoded as n == 0.
3913ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3914parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3915 const AsmToken &Tok = Parser.getTok();
3916 SMLoc S = Tok.getLoc();
3917 if (Tok.isNot(AsmToken::Identifier)) {
3918 Error(S, "shift operator 'asr' or 'lsl' expected");
3919 return MatchOperand_ParseFail;
3920 }
3921 StringRef ShiftName = Tok.getString();
3922 bool isASR;
3923 if (ShiftName == "lsl" || ShiftName == "LSL")
3924 isASR = false;
3925 else if (ShiftName == "asr" || ShiftName == "ASR")
3926 isASR = true;
3927 else {
3928 Error(S, "shift operator 'asr' or 'lsl' expected");
3929 return MatchOperand_ParseFail;
3930 }
3931 Parser.Lex(); // Eat the operator.
3932
3933 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003934 if (Parser.getTok().isNot(AsmToken::Hash) &&
3935 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003936 Error(Parser.getTok().getLoc(), "'#' expected");
3937 return MatchOperand_ParseFail;
3938 }
3939 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003940 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003941
3942 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003943 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003944 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003945 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003946 return MatchOperand_ParseFail;
3947 }
3948 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3949 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003950 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003951 return MatchOperand_ParseFail;
3952 }
3953
3954 int64_t Val = CE->getValue();
3955 if (isASR) {
3956 // Shift amount must be in [1,32]
3957 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003958 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003959 return MatchOperand_ParseFail;
3960 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00003961 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
3962 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003963 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00003964 return MatchOperand_ParseFail;
3965 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003966 if (Val == 32) Val = 0;
3967 } else {
3968 // Shift amount must be in [1,32]
3969 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003970 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003971 return MatchOperand_ParseFail;
3972 }
3973 }
3974
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003975 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003976
3977 return MatchOperand_Success;
3978}
3979
Jim Grosbach833b9d32011-07-27 20:15:40 +00003980/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
3981/// of instructions. Legal values are:
3982/// ror #n 'n' in {0, 8, 16, 24}
3983ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3984parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3985 const AsmToken &Tok = Parser.getTok();
3986 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00003987 if (Tok.isNot(AsmToken::Identifier))
3988 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00003989 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00003990 if (ShiftName != "ror" && ShiftName != "ROR")
3991 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00003992 Parser.Lex(); // Eat the operator.
3993
3994 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003995 if (Parser.getTok().isNot(AsmToken::Hash) &&
3996 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00003997 Error(Parser.getTok().getLoc(), "'#' expected");
3998 return MatchOperand_ParseFail;
3999 }
4000 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004001 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004002
4003 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004004 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004005 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004006 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004007 return MatchOperand_ParseFail;
4008 }
4009 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4010 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004011 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004012 return MatchOperand_ParseFail;
4013 }
4014
4015 int64_t Val = CE->getValue();
4016 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4017 // normally, zero is represented in asm by omitting the rotate operand
4018 // entirely.
4019 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004020 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004021 return MatchOperand_ParseFail;
4022 }
4023
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004024 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004025
4026 return MatchOperand_Success;
4027}
4028
Jim Grosbach864b6092011-07-28 21:34:26 +00004029ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4030parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4031 SMLoc S = Parser.getTok().getLoc();
4032 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004033 if (Parser.getTok().isNot(AsmToken::Hash) &&
4034 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004035 Error(Parser.getTok().getLoc(), "'#' expected");
4036 return MatchOperand_ParseFail;
4037 }
4038 Parser.Lex(); // Eat hash token.
4039
4040 const MCExpr *LSBExpr;
4041 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004042 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004043 Error(E, "malformed immediate expression");
4044 return MatchOperand_ParseFail;
4045 }
4046 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4047 if (!CE) {
4048 Error(E, "'lsb' operand must be an immediate");
4049 return MatchOperand_ParseFail;
4050 }
4051
4052 int64_t LSB = CE->getValue();
4053 // The LSB must be in the range [0,31]
4054 if (LSB < 0 || LSB > 31) {
4055 Error(E, "'lsb' operand must be in the range [0,31]");
4056 return MatchOperand_ParseFail;
4057 }
4058 E = Parser.getTok().getLoc();
4059
4060 // Expect another immediate operand.
4061 if (Parser.getTok().isNot(AsmToken::Comma)) {
4062 Error(Parser.getTok().getLoc(), "too few operands");
4063 return MatchOperand_ParseFail;
4064 }
4065 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004066 if (Parser.getTok().isNot(AsmToken::Hash) &&
4067 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004068 Error(Parser.getTok().getLoc(), "'#' expected");
4069 return MatchOperand_ParseFail;
4070 }
4071 Parser.Lex(); // Eat hash token.
4072
4073 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004074 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004075 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004076 Error(E, "malformed immediate expression");
4077 return MatchOperand_ParseFail;
4078 }
4079 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4080 if (!CE) {
4081 Error(E, "'width' operand must be an immediate");
4082 return MatchOperand_ParseFail;
4083 }
4084
4085 int64_t Width = CE->getValue();
4086 // The LSB must be in the range [1,32-lsb]
4087 if (Width < 1 || Width > 32 - LSB) {
4088 Error(E, "'width' operand must be in the range [1,32-lsb]");
4089 return MatchOperand_ParseFail;
4090 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004091
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004092 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004093
4094 return MatchOperand_Success;
4095}
4096
Jim Grosbachd3595712011-08-03 23:50:40 +00004097ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4098parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4099 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004100 // postidx_reg := '+' register {, shift}
4101 // | '-' register {, shift}
4102 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004103
4104 // This method must return MatchOperand_NoMatch without consuming any tokens
4105 // in the case where there is no match, as other alternatives take other
4106 // parse methods.
4107 AsmToken Tok = Parser.getTok();
4108 SMLoc S = Tok.getLoc();
4109 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004110 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004111 if (Tok.is(AsmToken::Plus)) {
4112 Parser.Lex(); // Eat the '+' token.
4113 haveEaten = true;
4114 } else if (Tok.is(AsmToken::Minus)) {
4115 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004116 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004117 haveEaten = true;
4118 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004119
4120 SMLoc E = Parser.getTok().getEndLoc();
4121 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004122 if (Reg == -1) {
4123 if (!haveEaten)
4124 return MatchOperand_NoMatch;
4125 Error(Parser.getTok().getLoc(), "register expected");
4126 return MatchOperand_ParseFail;
4127 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004128
Jim Grosbachc320c852011-08-05 21:28:30 +00004129 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4130 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004131 if (Parser.getTok().is(AsmToken::Comma)) {
4132 Parser.Lex(); // Eat the ','.
4133 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4134 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004135
4136 // FIXME: Only approximates end...may include intervening whitespace.
4137 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004138 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004139
4140 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4141 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004142
4143 return MatchOperand_Success;
4144}
4145
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004146ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4147parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4148 // Check for a post-index addressing register operand. Specifically:
4149 // am3offset := '+' register
4150 // | '-' register
4151 // | register
4152 // | # imm
4153 // | # + imm
4154 // | # - imm
4155
4156 // This method must return MatchOperand_NoMatch without consuming any tokens
4157 // in the case where there is no match, as other alternatives take other
4158 // parse methods.
4159 AsmToken Tok = Parser.getTok();
4160 SMLoc S = Tok.getLoc();
4161
4162 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004163 if (Parser.getTok().is(AsmToken::Hash) ||
4164 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004165 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004166 // Explicitly look for a '-', as we need to encode negative zero
4167 // differently.
4168 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4169 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004170 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004171 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004172 return MatchOperand_ParseFail;
4173 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4174 if (!CE) {
4175 Error(S, "constant expression expected");
4176 return MatchOperand_ParseFail;
4177 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004178 // Negative zero is encoded as the flag value INT32_MIN.
4179 int32_t Val = CE->getValue();
4180 if (isNegative && Val == 0)
4181 Val = INT32_MIN;
4182
4183 Operands.push_back(
4184 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4185
4186 return MatchOperand_Success;
4187 }
4188
4189
4190 bool haveEaten = false;
4191 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004192 if (Tok.is(AsmToken::Plus)) {
4193 Parser.Lex(); // Eat the '+' token.
4194 haveEaten = true;
4195 } else if (Tok.is(AsmToken::Minus)) {
4196 Parser.Lex(); // Eat the '-' token.
4197 isAdd = false;
4198 haveEaten = true;
4199 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004200
4201 Tok = Parser.getTok();
4202 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004203 if (Reg == -1) {
4204 if (!haveEaten)
4205 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004206 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004207 return MatchOperand_ParseFail;
4208 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004209
4210 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004211 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004212
4213 return MatchOperand_Success;
4214}
4215
Tim Northovereb5e4d52013-07-22 09:06:12 +00004216/// Convert parsed operands to MCInst. Needed here because this instruction
4217/// only has two register operands, but multiplication is commutative so
4218/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
Chad Rosier98cfa102012-08-31 00:03:31 +00004219void ARMAsmParser::
Chad Rosier451ef132012-08-31 22:12:31 +00004220cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +00004221 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach8e048492011-08-19 22:07:46 +00004222 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4223 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004224 // If we have a three-operand form, make sure to set Rn to be the operand
4225 // that isn't the same as Rd.
4226 unsigned RegOp = 4;
4227 if (Operands.size() == 6 &&
4228 ((ARMOperand*)Operands[4])->getReg() ==
4229 ((ARMOperand*)Operands[3])->getReg())
4230 RegOp = 5;
4231 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1);
4232 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach8e048492011-08-19 22:07:46 +00004233 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004234}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004235
Mihai Popaad18d3c2013-08-09 10:38:32 +00004236void ARMAsmParser::
4237cvtThumbBranches(MCInst &Inst,
4238 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4239 int CondOp = -1, ImmOp = -1;
4240 switch(Inst.getOpcode()) {
4241 case ARM::tB:
4242 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4243
4244 case ARM::t2B:
4245 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4246
4247 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4248 }
4249 // first decide whether or not the branch should be conditional
4250 // by looking at it's location relative to an IT block
4251 if(inITBlock()) {
4252 // inside an IT block we cannot have any conditional branches. any
4253 // such instructions needs to be converted to unconditional form
4254 switch(Inst.getOpcode()) {
4255 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4256 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4257 }
4258 } else {
4259 // outside IT blocks we can only have unconditional branches with AL
4260 // condition code or conditional branches with non-AL condition code
4261 unsigned Cond = static_cast<ARMOperand*>(Operands[CondOp])->getCondCode();
4262 switch(Inst.getOpcode()) {
4263 case ARM::tB:
4264 case ARM::tBcc:
4265 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4266 break;
4267 case ARM::t2B:
4268 case ARM::t2Bcc:
4269 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4270 break;
4271 }
4272 }
4273
4274 // now decide on encoding size based on branch target range
4275 switch(Inst.getOpcode()) {
4276 // classify tB as either t2B or t1B based on range of immediate operand
4277 case ARM::tB: {
4278 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4279 if(!op->isSignedOffset<11, 1>() && isThumbTwo())
4280 Inst.setOpcode(ARM::t2B);
4281 break;
4282 }
4283 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4284 case ARM::tBcc: {
4285 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4286 if(!op->isSignedOffset<8, 1>() && isThumbTwo())
4287 Inst.setOpcode(ARM::t2Bcc);
4288 break;
4289 }
4290 }
4291 ((ARMOperand*)Operands[ImmOp])->addImmOperands(Inst, 1);
4292 ((ARMOperand*)Operands[CondOp])->addCondCodeOperands(Inst, 2);
4293}
4294
Bill Wendlinge18980a2010-11-06 22:36:58 +00004295/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004296/// or an error. The first token must be a '[' when called.
Bill Wendling2063b842010-11-18 23:43:05 +00004297bool ARMAsmParser::
Jim Grosbachd3595712011-08-03 23:50:40 +00004298parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004299 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004300 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004301 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004302 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004303 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004304
Sean Callanan936b0d32010-01-19 21:44:56 +00004305 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004306 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004307 if (BaseRegNum == -1)
4308 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004309
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004310 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004311 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004312 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4313 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004314 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004315
Jim Grosbachd3595712011-08-03 23:50:40 +00004316 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004317 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004318 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004319
Jim Grosbachd3595712011-08-03 23:50:40 +00004320 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004321 0, 0, false, S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004322
Jim Grosbach40700e02011-09-19 18:42:21 +00004323 // If there's a pre-indexing writeback marker, '!', just add it as a token
4324 // operand. It's rather odd, but syntactically valid.
4325 if (Parser.getTok().is(AsmToken::Exclaim)) {
4326 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4327 Parser.Lex(); // Eat the '!'.
4328 }
4329
Jim Grosbachd3595712011-08-03 23:50:40 +00004330 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004331 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004332
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004333 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4334 "Lost colon or comma in memory operand?!");
4335 if (Tok.is(AsmToken::Comma)) {
4336 Parser.Lex(); // Eat the comma.
4337 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004338
Jim Grosbacha95ec992011-10-11 17:29:55 +00004339 // If we have a ':', it's an alignment specifier.
4340 if (Parser.getTok().is(AsmToken::Colon)) {
4341 Parser.Lex(); // Eat the ':'.
4342 E = Parser.getTok().getLoc();
4343
4344 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004345 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004346 return true;
4347
4348 // The expression has to be a constant. Memory references with relocations
4349 // don't come through here, as they use the <label> forms of the relevant
4350 // instructions.
4351 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4352 if (!CE)
4353 return Error (E, "constant expression expected");
4354
4355 unsigned Align = 0;
4356 switch (CE->getValue()) {
4357 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004358 return Error(E,
4359 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4360 case 16: Align = 2; break;
4361 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004362 case 64: Align = 8; break;
4363 case 128: Align = 16; break;
4364 case 256: Align = 32; break;
4365 }
4366
4367 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004368 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004369 return Error(Parser.getTok().getLoc(), "']' expected");
4370 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004371 Parser.Lex(); // Eat right bracket token.
4372
4373 // Don't worry about range checking the value here. That's handled by
4374 // the is*() predicates.
4375 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0,
4376 ARM_AM::no_shift, 0, Align,
4377 false, S, E));
4378
4379 // If there's a pre-indexing writeback marker, '!', just add it as a token
4380 // operand.
4381 if (Parser.getTok().is(AsmToken::Exclaim)) {
4382 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4383 Parser.Lex(); // Eat the '!'.
4384 }
4385
4386 return false;
4387 }
4388
4389 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004390 // offset. Be friendly and also accept a plain integer (without a leading
4391 // hash) for gas compatibility.
4392 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004393 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004394 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004395 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004396 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004397 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004398
Owen Anderson967674d2011-08-29 19:36:44 +00004399 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004400 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004401 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004402 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004403
4404 // The expression has to be a constant. Memory references with relocations
4405 // don't come through here, as they use the <label> forms of the relevant
4406 // instructions.
4407 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4408 if (!CE)
4409 return Error (E, "constant expression expected");
4410
Owen Anderson967674d2011-08-29 19:36:44 +00004411 // If the constant was #-0, represent it as INT32_MIN.
4412 int32_t Val = CE->getValue();
4413 if (isNegative && Val == 0)
4414 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4415
Jim Grosbachd3595712011-08-03 23:50:40 +00004416 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004417 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004418 return Error(Parser.getTok().getLoc(), "']' expected");
4419 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004420 Parser.Lex(); // Eat right bracket token.
4421
4422 // Don't worry about range checking the value here. That's handled by
4423 // the is*() predicates.
4424 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004425 ARM_AM::no_shift, 0, 0,
4426 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004427
4428 // If there's a pre-indexing writeback marker, '!', just add it as a token
4429 // operand.
4430 if (Parser.getTok().is(AsmToken::Exclaim)) {
4431 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4432 Parser.Lex(); // Eat the '!'.
4433 }
4434
4435 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004436 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004437
4438 // The register offset is optionally preceded by a '+' or '-'
4439 bool isNegative = false;
4440 if (Parser.getTok().is(AsmToken::Minus)) {
4441 isNegative = true;
4442 Parser.Lex(); // Eat the '-'.
4443 } else if (Parser.getTok().is(AsmToken::Plus)) {
4444 // Nothing to do.
4445 Parser.Lex(); // Eat the '+'.
4446 }
4447
4448 E = Parser.getTok().getLoc();
4449 int OffsetRegNum = tryParseRegister();
4450 if (OffsetRegNum == -1)
4451 return Error(E, "register expected");
4452
4453 // If there's a shift operator, handle it.
4454 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004455 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004456 if (Parser.getTok().is(AsmToken::Comma)) {
4457 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004458 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004459 return true;
4460 }
4461
4462 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004463 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004464 return Error(Parser.getTok().getLoc(), "']' expected");
4465 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004466 Parser.Lex(); // Eat right bracket token.
4467
4468 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004469 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004470 S, E));
4471
Jim Grosbachc320c852011-08-05 21:28:30 +00004472 // If there's a pre-indexing writeback marker, '!', just add it as a token
4473 // operand.
4474 if (Parser.getTok().is(AsmToken::Exclaim)) {
4475 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4476 Parser.Lex(); // Eat the '!'.
4477 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004478
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004479 return false;
4480}
4481
Jim Grosbachd3595712011-08-03 23:50:40 +00004482/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004483/// ( lsl | lsr | asr | ror ) , # shift_amount
4484/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004485/// return true if it parses a shift otherwise it returns false.
4486bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4487 unsigned &Amount) {
4488 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004489 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004490 if (Tok.isNot(AsmToken::Identifier))
4491 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004492 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004493 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4494 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004495 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004496 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004497 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004498 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004499 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004500 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004501 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004502 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004503 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004504 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004505 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004506 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004507
Jim Grosbachd3595712011-08-03 23:50:40 +00004508 // rrx stands alone.
4509 Amount = 0;
4510 if (St != ARM_AM::rrx) {
4511 Loc = Parser.getTok().getLoc();
4512 // A '#' and a shift amount.
4513 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004514 if (HashTok.isNot(AsmToken::Hash) &&
4515 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004516 return Error(HashTok.getLoc(), "'#' expected");
4517 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004518
Jim Grosbachd3595712011-08-03 23:50:40 +00004519 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004520 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004521 return true;
4522 // Range check the immediate.
4523 // lsl, ror: 0 <= imm <= 31
4524 // lsr, asr: 0 <= imm <= 32
4525 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4526 if (!CE)
4527 return Error(Loc, "shift amount must be an immediate");
4528 int64_t Imm = CE->getValue();
4529 if (Imm < 0 ||
4530 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4531 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4532 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004533 // If <ShiftTy> #0, turn it into a no_shift.
4534 if (Imm == 0)
4535 St = ARM_AM::lsl;
4536 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4537 if (Imm == 32)
4538 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004539 Amount = Imm;
4540 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004541
4542 return false;
4543}
4544
Jim Grosbache7fbce72011-10-03 23:38:36 +00004545/// parseFPImm - A floating point immediate expression operand.
4546ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4547parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004548 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004549 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004550 // integer only.
4551 //
4552 // This routine still creates a generic Immediate operand, containing
4553 // a bitcast of the 64-bit floating point value. The various operands
4554 // that accept floats can check whether the value is valid for them
4555 // via the standard is*() predicates.
4556
Jim Grosbache7fbce72011-10-03 23:38:36 +00004557 SMLoc S = Parser.getTok().getLoc();
4558
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004559 if (Parser.getTok().isNot(AsmToken::Hash) &&
4560 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004561 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004562
4563 // Disambiguate the VMOV forms that can accept an FP immediate.
4564 // vmov.f32 <sreg>, #imm
4565 // vmov.f64 <dreg>, #imm
4566 // vmov.f32 <dreg>, #imm @ vector f32x2
4567 // vmov.f32 <qreg>, #imm @ vector f32x4
4568 //
4569 // There are also the NEON VMOV instructions which expect an
4570 // integer constant. Make sure we don't try to parse an FPImm
4571 // for these:
4572 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
4573 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]);
David Peixottoa872e0e2014-01-07 18:19:23 +00004574 bool isVmovf = TyOp->isToken() && (TyOp->getToken() == ".f32" ||
4575 TyOp->getToken() == ".f64");
4576 ARMOperand *Mnemonic = static_cast<ARMOperand*>(Operands[0]);
4577 bool isFconst = Mnemonic->isToken() && (Mnemonic->getToken() == "fconstd" ||
4578 Mnemonic->getToken() == "fconsts");
4579 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004580 return MatchOperand_NoMatch;
4581
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004582 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004583
4584 // Handle negation, as that still comes through as a separate token.
4585 bool isNegative = false;
4586 if (Parser.getTok().is(AsmToken::Minus)) {
4587 isNegative = true;
4588 Parser.Lex();
4589 }
4590 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004591 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004592 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004593 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004594 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4595 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004596 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004597 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004598 Operands.push_back(ARMOperand::CreateImm(
4599 MCConstantExpr::Create(IntVal, getContext()),
4600 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004601 return MatchOperand_Success;
4602 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004603 // Also handle plain integers. Instructions which allow floating point
4604 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00004605 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00004606 int64_t Val = Tok.getIntVal();
4607 Parser.Lex(); // Eat the token.
4608 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00004609 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004610 return MatchOperand_ParseFail;
4611 }
David Peixottoa872e0e2014-01-07 18:19:23 +00004612 float RealVal = ARM_AM::getFPImmFloat(Val);
4613 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
4614
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004615 Operands.push_back(ARMOperand::CreateImm(
4616 MCConstantExpr::Create(Val, getContext()), S,
4617 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004618 return MatchOperand_Success;
4619 }
4620
Jim Grosbach235c8d22012-01-19 02:47:30 +00004621 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004622 return MatchOperand_ParseFail;
4623}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004624
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004625/// Parse a arm instruction operand. For now this parses the operand regardless
4626/// of the mnemonic.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004627bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004628 StringRef Mnemonic) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004629 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004630
4631 // Check if the current operand has a custom associated parser, if so, try to
4632 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00004633 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4634 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004635 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00004636 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4637 // there was a match, but an error occurred, in which case, just return that
4638 // the operand parsing failed.
4639 if (ResTy == MatchOperand_ParseFail)
4640 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004641
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004642 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00004643 default:
4644 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00004645 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00004646 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00004647 // If we've seen a branch mnemonic, the next operand must be a label. This
4648 // is true even if the label is a register name. So "br r1" means branch to
4649 // label "r1".
4650 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
4651 if (!ExpectLabel) {
4652 if (!tryParseRegisterWithWriteBack(Operands))
4653 return false;
4654 int Res = tryParseShiftRegister(Operands);
4655 if (Res == 0) // success
4656 return false;
4657 else if (Res == -1) // irrecoverable error
4658 return true;
4659 // If this is VMRS, check for the apsr_nzcv operand.
4660 if (Mnemonic == "vmrs" &&
4661 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
4662 S = Parser.getTok().getLoc();
4663 Parser.Lex();
4664 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
4665 return false;
4666 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00004667 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004668
4669 // Fall though for the Identifier case that is not a register or a
4670 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00004671 }
Jim Grosbach4e380352011-10-26 21:14:08 +00004672 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00004673 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00004674 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00004675 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00004676 // This was not a register so parse other operands that start with an
4677 // identifier (like labels) as expressions and create them as immediates.
4678 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004679 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004680 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00004681 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004682 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00004683 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
4684 return false;
4685 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004686 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004687 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00004688 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004689 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004690 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00004691 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00004692 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004693 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004694 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00004695
4696 if (Parser.getTok().isNot(AsmToken::Colon)) {
4697 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4698 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004699 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00004700 return true;
4701 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
4702 if (CE) {
4703 int32_t Val = CE->getValue();
4704 if (isNegative && Val == 0)
4705 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
4706 }
4707 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4708 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00004709
4710 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00004711 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00004712 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
4713 if (Parser.getTok().is(AsmToken::Exclaim)) {
4714 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
4715 Parser.getTok().getLoc()));
4716 Parser.Lex(); // Eat exclaim token
4717 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004718 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00004719 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004720 // w/ a ':' after the '#', it's just like a plain ':'.
4721 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00004722 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004723 case AsmToken::Colon: {
4724 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00004725 // FIXME: Check it's an expression prefix,
4726 // e.g. (FOO - :lower16:BAR) isn't legal.
4727 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004728 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004729 return true;
4730
Evan Cheng965b3c72011-01-13 07:58:56 +00004731 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004732 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004733 return true;
4734
Evan Cheng965b3c72011-01-13 07:58:56 +00004735 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00004736 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00004737 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00004738 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00004739 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004740 }
David Peixottoe407d092013-12-19 18:12:36 +00004741 case AsmToken::Equal: {
4742 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
4743 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
4744
David Peixottoe407d092013-12-19 18:12:36 +00004745 Parser.Lex(); // Eat '='
4746 const MCExpr *SubExprVal;
4747 if (getParser().parseExpression(SubExprVal))
4748 return true;
4749 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4750
David Peixottob9b73622014-02-04 17:22:40 +00004751 const MCExpr *CPLoc = getTargetStreamer().addConstantPoolEntry(SubExprVal);
David Peixottoe407d092013-12-19 18:12:36 +00004752 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
4753 return false;
4754 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004755 }
4756}
4757
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004758// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00004759// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004760bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng965b3c72011-01-13 07:58:56 +00004761 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004762
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00004763 // consume an optional '#' (GNU compatibility)
4764 if (getLexer().is(AsmToken::Hash))
4765 Parser.Lex();
4766
Jason W Kim1f7bc072011-01-11 23:53:41 +00004767 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00004768 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00004769 Parser.Lex(); // Eat ':'
4770
4771 if (getLexer().isNot(AsmToken::Identifier)) {
4772 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
4773 return true;
4774 }
4775
4776 StringRef IDVal = Parser.getTok().getIdentifier();
4777 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004778 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004779 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004780 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004781 } else {
4782 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
4783 return true;
4784 }
4785 Parser.Lex();
4786
4787 if (getLexer().isNot(AsmToken::Colon)) {
4788 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
4789 return true;
4790 }
4791 Parser.Lex(); // Eat the last ':'
4792 return false;
4793}
4794
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004795/// \brief Given a mnemonic, split out possible predication code and carry
4796/// setting letters to form a canonical mnemonic and flags.
4797//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004798// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004799// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004800StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004801 unsigned &PredicationCode,
4802 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004803 unsigned &ProcessorIMod,
4804 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004805 PredicationCode = ARMCC::AL;
4806 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004807 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004808
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004809 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004810 //
4811 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004812 if ((Mnemonic == "movs" && isThumb()) ||
4813 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
4814 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
4815 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
4816 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00004817 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004818 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
4819 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00004820 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00004821 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004822 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
4823 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
4824 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004825 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00004826
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004827 // First, split out any predication code. Ignore mnemonics we know aren't
4828 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00004829 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00004830 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00004831 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00004832 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004833 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
4834 .Case("eq", ARMCC::EQ)
4835 .Case("ne", ARMCC::NE)
4836 .Case("hs", ARMCC::HS)
4837 .Case("cs", ARMCC::HS)
4838 .Case("lo", ARMCC::LO)
4839 .Case("cc", ARMCC::LO)
4840 .Case("mi", ARMCC::MI)
4841 .Case("pl", ARMCC::PL)
4842 .Case("vs", ARMCC::VS)
4843 .Case("vc", ARMCC::VC)
4844 .Case("hi", ARMCC::HI)
4845 .Case("ls", ARMCC::LS)
4846 .Case("ge", ARMCC::GE)
4847 .Case("lt", ARMCC::LT)
4848 .Case("gt", ARMCC::GT)
4849 .Case("le", ARMCC::LE)
4850 .Case("al", ARMCC::AL)
4851 .Default(~0U);
4852 if (CC != ~0U) {
4853 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
4854 PredicationCode = CC;
4855 }
Bill Wendling193961b2010-10-29 23:50:21 +00004856 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00004857
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004858 // Next, determine if we have a carry setting bit. We explicitly ignore all
4859 // the instructions we know end in 's'.
4860 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00004861 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004862 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
4863 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
4864 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00004865 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00004866 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00004867 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00004868 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00004869 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00004870 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004871 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
4872 CarrySetting = true;
4873 }
4874
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004875 // The "cps" instruction can have a interrupt mode operand which is glued into
4876 // the mnemonic. Check if this is the case, split it and parse the imod op
4877 if (Mnemonic.startswith("cps")) {
4878 // Split out any imod code.
4879 unsigned IMod =
4880 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
4881 .Case("ie", ARM_PROC::IE)
4882 .Case("id", ARM_PROC::ID)
4883 .Default(~0U);
4884 if (IMod != ~0U) {
4885 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
4886 ProcessorIMod = IMod;
4887 }
4888 }
4889
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004890 // The "it" instruction has the condition mask on the end of the mnemonic.
4891 if (Mnemonic.startswith("it")) {
4892 ITMask = Mnemonic.slice(2, Mnemonic.size());
4893 Mnemonic = Mnemonic.slice(0, 2);
4894 }
4895
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004896 return Mnemonic;
4897}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004898
4899/// \brief Given a canonical mnemonic, determine if the instruction ever allows
4900/// inclusion of carry set or predication code operands.
4901//
4902// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00004903void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00004904getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
4905 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004906 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
4907 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004908 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004909 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004910 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004911 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004912 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00004913 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004914 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004915 Mnemonic == "mla" || Mnemonic == "smlal" ||
4916 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004917 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00004918 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00004919 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004920
Tim Northover2c45a382013-06-26 16:52:40 +00004921 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
4922 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Joey Gouly2f8890e2013-09-18 09:45:55 +00004923 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic.startswith("crc32") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00004924 Mnemonic.startswith("cps") || Mnemonic.startswith("vsel") ||
4925 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004926 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
4927 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Amara Emerson33089092013-09-19 11:59:01 +00004928 Mnemonic == "vrintm" || Mnemonic.startswith("aes") ||
4929 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
4930 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00004931 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004932 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00004933 } else if (!isThumb()) {
4934 // Some instructions are only predicable in Thumb mode
4935 CanAcceptPredicationCode
4936 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
4937 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
4938 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
4939 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
4940 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
4941 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
4942 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
4943 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00004944 if (hasV6MOps())
4945 CanAcceptPredicationCode = Mnemonic != "movs";
4946 else
4947 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00004948 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004949 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004950}
4951
Jim Grosbach7283da92011-08-16 21:12:37 +00004952bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
4953 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004954 // FIXME: This is all horribly hacky. We really need a better way to deal
4955 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00004956
4957 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
4958 // another does not. Specifically, the MOVW instruction does not. So we
4959 // special case it here and remove the defaulted (non-setting) cc_out
4960 // operand if that's the instruction we're trying to match.
4961 //
4962 // We do this as post-processing of the explicit operands rather than just
4963 // conditionally adding the cc_out in the first place because we need
4964 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00004965 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbach7283da92011-08-16 21:12:37 +00004966 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
4967 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
4968 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4969 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00004970
4971 // Register-register 'add' for thumb does not have a cc_out operand
4972 // when there are only two register operands.
4973 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
4974 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4975 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4976 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4977 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004978 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004979 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
4980 // have to check the immediate range here since Thumb2 has a variant
4981 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004982 if (((isThumb() && Mnemonic == "add") ||
4983 (isThumbTwo() && Mnemonic == "sub")) &&
4984 Operands.size() == 6 &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004985 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4986 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4987 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004988 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00004989 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) ||
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004990 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004991 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004992 // For Thumb2, add/sub immediate does not have a cc_out operand for the
4993 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004994 // selecting via the generic "add" mnemonic, so to know that we
4995 // should remove the cc_out operand, we have to explicitly check that
4996 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004997 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
4998 Operands.size() == 6 &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004999 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5000 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5001 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5002 // Nest conditions rather than one big 'if' statement for readability.
5003 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005004 // If both registers are low, we're in an IT block, and the immediate is
5005 // in range, we should use encoding T1 instead, which has a cc_out.
5006 if (inITBlock() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005007 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005008 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
5009 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
5010 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005011 // Check against T3. If the second register is the PC, this is an
5012 // alternate form of ADR, which uses encoding T4, so check for that too.
5013 if (static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC &&
5014 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
5015 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005016
5017 // Otherwise, we use encoding T4, which does not have a cc_out
5018 // operand.
5019 return true;
5020 }
5021
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005022 // The thumb2 multiply instruction doesn't have a CCOut register, so
5023 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5024 // use the 16-bit encoding or not.
5025 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
5026 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5027 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5028 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5029 static_cast<ARMOperand*>(Operands[5])->isReg() &&
5030 // If the registers aren't low regs, the destination reg isn't the
5031 // same as one of the source regs, or the cc_out operand is zero
5032 // outside of an IT block, we have to use the 32-bit encoding, so
5033 // remove the cc_out operand.
5034 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5035 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
Jim Grosbach6efa7b92011-11-15 19:29:45 +00005036 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) ||
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005037 !inITBlock() ||
5038 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
5039 static_cast<ARMOperand*>(Operands[5])->getReg() &&
5040 static_cast<ARMOperand*>(Operands[3])->getReg() !=
5041 static_cast<ARMOperand*>(Operands[4])->getReg())))
5042 return true;
5043
Jim Grosbachefa7e952011-11-15 19:55:16 +00005044 // Also check the 'mul' syntax variant that doesn't specify an explicit
5045 // destination register.
5046 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
5047 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5048 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5049 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5050 // If the registers aren't low regs or the cc_out operand is zero
5051 // outside of an IT block, we have to use the 32-bit encoding, so
5052 // remove the cc_out operand.
5053 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5054 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
5055 !inITBlock()))
5056 return true;
5057
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005058
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005059
Jim Grosbach4b701af2011-08-24 21:42:27 +00005060 // Register-register 'add/sub' for thumb does not have a cc_out operand
5061 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5062 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5063 // right, this will result in better diagnostics (which operand is off)
5064 // anyway.
5065 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5066 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005067 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5068 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005069 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5070 (static_cast<ARMOperand*>(Operands[4])->isImm() ||
5071 (Operands.size() == 6 &&
5072 static_cast<ARMOperand*>(Operands[5])->isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005073 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005074
Jim Grosbach7283da92011-08-16 21:12:37 +00005075 return false;
5076}
5077
Joey Goulye8602552013-07-19 16:34:16 +00005078bool ARMAsmParser::shouldOmitPredicateOperand(
5079 StringRef Mnemonic, SmallVectorImpl<MCParsedAsmOperand *> &Operands) {
5080 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5081 unsigned RegIdx = 3;
5082 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
5083 static_cast<ARMOperand *>(Operands[2])->getToken() == ".f32") {
5084 if (static_cast<ARMOperand *>(Operands[3])->isToken() &&
5085 static_cast<ARMOperand *>(Operands[3])->getToken() == ".f32")
5086 RegIdx = 4;
5087
5088 if (static_cast<ARMOperand *>(Operands[RegIdx])->isReg() &&
5089 (ARMMCRegisterClasses[ARM::DPRRegClassID]
5090 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()) ||
5091 ARMMCRegisterClasses[ARM::QPRRegClassID]
5092 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg())))
5093 return true;
5094 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005095 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005096}
5097
Jim Grosbach12952fe2011-11-11 23:08:10 +00005098static bool isDataTypeToken(StringRef Tok) {
5099 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5100 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5101 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5102 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5103 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5104 Tok == ".f" || Tok == ".d";
5105}
5106
5107// FIXME: This bit should probably be handled via an explicit match class
5108// in the .td files that matches the suffix instead of having it be
5109// a literal string token the way it is now.
5110static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5111 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5112}
Chad Rosier9f7a2212013-04-18 22:35:36 +00005113static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features,
5114 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005115
5116static bool RequiresVFPRegListValidation(StringRef Inst,
5117 bool &AcceptSinglePrecisionOnly,
5118 bool &AcceptDoublePrecisionOnly) {
5119 if (Inst.size() < 7)
5120 return false;
5121
5122 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5123 StringRef AddressingMode = Inst.substr(4, 2);
5124 if (AddressingMode == "ia" || AddressingMode == "db" ||
5125 AddressingMode == "ea" || AddressingMode == "fd") {
5126 AcceptSinglePrecisionOnly = Inst[6] == 's';
5127 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5128 return true;
5129 }
5130 }
5131
5132 return false;
5133}
5134
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005135/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005136bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
5137 SMLoc NameLoc,
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005138 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005139 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005140 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005141 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005142 bool AcceptDoublePrecisionOnly;
5143 RequireVFPRegisterListCheck =
5144 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5145 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005146
Jim Grosbach8be2f652011-12-09 23:34:09 +00005147 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005148 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005149 // The generic tblgen'erated code does this later, at the start of
5150 // MatchInstructionImpl(), but that's too late for aliases that include
5151 // any sort of suffix.
5152 unsigned AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005153 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5154 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005155
Jim Grosbachab5830e2011-12-14 02:16:11 +00005156 // First check for the ARM-specific .req directive.
5157 if (Parser.getTok().is(AsmToken::Identifier) &&
5158 Parser.getTok().getIdentifier() == ".req") {
5159 parseDirectiveReq(Name, NameLoc);
5160 // We always return 'error' for this, as we're done with this
5161 // statement and don't need to match the 'instruction."
5162 return true;
5163 }
5164
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005165 // Create the leading tokens for the mnemonic, split by '.' characters.
5166 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005167 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005168
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005169 // Split out the predication code and carry setting flag from the mnemonic.
5170 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005171 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005172 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005173 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005174 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005175 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005176
Jim Grosbach1c171b12011-08-25 17:23:55 +00005177 // In Thumb1, only the branch (B) instruction can be predicated.
5178 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005179 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005180 return Error(NameLoc, "conditional execution not supported in Thumb1");
5181 }
5182
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005183 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5184
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005185 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5186 // is the mask as it will be for the IT encoding if the conditional
5187 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5188 // where the conditional bit0 is zero, the instruction post-processing
5189 // will adjust the mask accordingly.
5190 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005191 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5192 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005193 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005194 return Error(Loc, "too many conditions on IT instruction");
5195 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005196 unsigned Mask = 8;
5197 for (unsigned i = ITMask.size(); i != 0; --i) {
5198 char pos = ITMask[i - 1];
5199 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005200 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005201 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005202 }
5203 Mask >>= 1;
5204 if (ITMask[i - 1] == 't')
5205 Mask |= 8;
5206 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005207 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005208 }
5209
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005210 // FIXME: This is all a pretty gross hack. We should automatically handle
5211 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005212
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005213 // Next, add the CCOut and ConditionCode operands, if needed.
5214 //
5215 // For mnemonics which can ever incorporate a carry setting bit or predication
5216 // code, our matching model involves us always generating CCOut and
5217 // ConditionCode operands to match the mnemonic "as written" and then we let
5218 // the matcher deal with finding the right instruction or generating an
5219 // appropriate error.
5220 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005221 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005222
Jim Grosbach03a8a162011-07-14 22:04:21 +00005223 // If we had a carry-set on an instruction that can't do that, issue an
5224 // error.
5225 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005226 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005227 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005228 "' can not set flags, but 's' suffix specified");
5229 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005230 // If we had a predication code on an instruction that can't do that, issue an
5231 // error.
5232 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005233 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005234 return Error(NameLoc, "instruction '" + Mnemonic +
5235 "' is not predicable, but condition code specified");
5236 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005237
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005238 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005239 if (CanAcceptCarrySet) {
5240 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005241 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005242 Loc));
5243 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005244
5245 // Add the predication code operand, if necessary.
5246 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005247 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5248 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005249 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005250 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005251 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005252
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005253 // Add the processor imod operand, if necessary.
5254 if (ProcessorIMod) {
5255 Operands.push_back(ARMOperand::CreateImm(
5256 MCConstantExpr::Create(ProcessorIMod, getContext()),
5257 NameLoc, NameLoc));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005258 }
5259
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005260 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005261 while (Next != StringRef::npos) {
5262 Start = Next;
5263 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005264 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005265
Jim Grosbach12952fe2011-11-11 23:08:10 +00005266 // Some NEON instructions have an optional datatype suffix that is
5267 // completely ignored. Check for that.
5268 if (isDataTypeToken(ExtraToken) &&
5269 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5270 continue;
5271
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005272 // For for ARM mode generate an error if the .n qualifier is used.
5273 if (ExtraToken == ".n" && !isThumb()) {
5274 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005275 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005276 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5277 "arm mode");
5278 }
5279
5280 // The .n qualifier is always discarded as that is what the tables
5281 // and matcher expect. In ARM mode the .w qualifier has no effect,
5282 // so discard it to avoid errors that can be caused by the matcher.
5283 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005284 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5285 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5286 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005287 }
5288
5289 // Read the remaining operands.
5290 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005291 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005292 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005293 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005294 return true;
5295 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005296
5297 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005298 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005299
5300 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005301 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005302 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005303 return true;
5304 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005305 }
5306 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005307
Chris Lattnera2a9d162010-09-11 16:18:25 +00005308 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005309 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005310 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005311 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005312 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005313
Chris Lattner91689c12010-09-08 05:10:46 +00005314 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005315
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005316 if (RequireVFPRegisterListCheck) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005317 ARMOperand *Op = static_cast<ARMOperand*>(Operands.back());
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005318 if (AcceptSinglePrecisionOnly && !Op->isSPRRegList())
5319 return Error(Op->getStartLoc(),
5320 "VFP/Neon single precision register expected");
5321 if (AcceptDoublePrecisionOnly && !Op->isDPRRegList())
5322 return Error(Op->getStartLoc(),
5323 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005324 }
5325
Jim Grosbach7283da92011-08-16 21:12:37 +00005326 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5327 // do and don't have a cc_out optional-def operand. With some spot-checks
5328 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005329 // parse and adjust accordingly before actually matching. We shouldn't ever
5330 // try to remove a cc_out operand that was explicitly set on the the
5331 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5332 // table driven matcher doesn't fit well with the ARM instruction set.
5333 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005334 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5335 Operands.erase(Operands.begin() + 1);
5336 delete Op;
5337 }
5338
Joey Goulye8602552013-07-19 16:34:16 +00005339 // Some instructions have the same mnemonic, but don't always
5340 // have a predicate. Distinguish them here and delete the
5341 // predicate if needed.
5342 if (shouldOmitPredicateOperand(Mnemonic, Operands)) {
5343 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5344 Operands.erase(Operands.begin() + 1);
5345 delete Op;
5346 }
5347
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005348 // ARM mode 'blx' need special handling, as the register operand version
5349 // is predicable, but the label operand version is not. So, we can't rely
5350 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005351 // a k_CondCode operand in the list. If we're trying to match the label
5352 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005353 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
5354 static_cast<ARMOperand*>(Operands[2])->isImm()) {
5355 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5356 Operands.erase(Operands.begin() + 1);
5357 delete Op;
5358 }
Jim Grosbach8cffa282011-08-11 23:51:13 +00005359
Weiming Zhao8f56f882012-11-16 21:55:34 +00005360 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5361 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5362 // a single GPRPair reg operand is used in the .td file to replace the two
5363 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5364 // expressed as a GPRPair, so we have to manually merge them.
5365 // FIXME: We would really like to be able to tablegen'erate this.
5366 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005367 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5368 Mnemonic == "stlexd")) {
5369 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005370 unsigned Idx = isLoad ? 2 : 3;
5371 ARMOperand* Op1 = static_cast<ARMOperand*>(Operands[Idx]);
5372 ARMOperand* Op2 = static_cast<ARMOperand*>(Operands[Idx+1]);
5373
5374 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5375 // Adjust only if Op1 and Op2 are GPRs.
5376 if (Op1->isReg() && Op2->isReg() && MRC.contains(Op1->getReg()) &&
5377 MRC.contains(Op2->getReg())) {
5378 unsigned Reg1 = Op1->getReg();
5379 unsigned Reg2 = Op2->getReg();
5380 unsigned Rt = MRI->getEncodingValue(Reg1);
5381 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5382
5383 // Rt2 must be Rt + 1 and Rt must be even.
5384 if (Rt + 1 != Rt2 || (Rt & 1)) {
5385 Error(Op2->getStartLoc(), isLoad ?
5386 "destination operands must be sequential" :
5387 "source operands must be sequential");
5388 return true;
5389 }
5390 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5391 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
5392 Operands.erase(Operands.begin() + Idx, Operands.begin() + Idx + 2);
5393 Operands.insert(Operands.begin() + Idx, ARMOperand::CreateReg(
5394 NewReg, Op1->getStartLoc(), Op2->getEndLoc()));
5395 delete Op1;
5396 delete Op2;
5397 }
5398 }
5399
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005400 // GNU Assembler extension (compatibility)
5401 if ((Mnemonic == "ldrd" || Mnemonic == "strd") && !isThumb() &&
5402 Operands.size() == 4) {
5403 ARMOperand *Op = static_cast<ARMOperand *>(Operands[2]);
5404 assert(Op->isReg() && "expected register argument");
5405 assert(MRI->getMatchingSuperReg(Op->getReg(), ARM::gsub_0,
5406 &MRI->getRegClass(ARM::GPRPairRegClassID))
5407 && "expected register pair");
5408 Operands.insert(Operands.begin() + 3,
5409 ARMOperand::CreateReg(Op->getReg() + 1, Op->getStartLoc(),
5410 Op->getEndLoc()));
5411 }
5412
Kevin Enderby78f95722013-07-31 21:05:30 +00005413 // FIXME: As said above, this is all a pretty gross hack. This instruction
5414 // does not fit with other "subs" and tblgen.
5415 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5416 // so the Mnemonic is the original name "subs" and delete the predicate
5417 // operand so it will match the table entry.
5418 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
5419 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5420 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::PC &&
5421 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5422 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::LR &&
5423 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5424 ARMOperand *Op0 = static_cast<ARMOperand*>(Operands[0]);
5425 Operands.erase(Operands.begin());
5426 delete Op0;
5427 Operands.insert(Operands.begin(), ARMOperand::CreateToken(Name, NameLoc));
5428
5429 ARMOperand *Op1 = static_cast<ARMOperand*>(Operands[1]);
5430 Operands.erase(Operands.begin() + 1);
5431 delete Op1;
5432 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005433 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005434}
5435
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005436// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005437
5438// return 'true' if register list contains non-low GPR registers,
5439// 'false' otherwise. If Reg is in the register list or is HiReg, set
5440// 'containsReg' to true.
5441static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5442 unsigned HiReg, bool &containsReg) {
5443 containsReg = false;
5444 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5445 unsigned OpReg = Inst.getOperand(i).getReg();
5446 if (OpReg == Reg)
5447 containsReg = true;
5448 // Anything other than a low register isn't legal here.
5449 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5450 return true;
5451 }
5452 return false;
5453}
5454
Jim Grosbacha31f2232011-09-07 18:05:34 +00005455// Check if the specified regisgter is in the register list of the inst,
5456// starting at the indicated operand number.
5457static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5458 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5459 unsigned OpReg = Inst.getOperand(i).getReg();
5460 if (OpReg == Reg)
5461 return true;
5462 }
5463 return false;
5464}
5465
Richard Barton8d519fe2013-09-05 14:14:19 +00005466// Return true if instruction has the interesting property of being
5467// allowed in IT blocks, but not being predicable.
5468static bool instIsBreakpoint(const MCInst &Inst) {
5469 return Inst.getOpcode() == ARM::tBKPT ||
5470 Inst.getOpcode() == ARM::BKPT ||
5471 Inst.getOpcode() == ARM::tHLT ||
5472 Inst.getOpcode() == ARM::HLT;
5473
5474}
5475
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005476// FIXME: We would really like to be able to tablegen'erate this.
5477bool ARMAsmParser::
5478validateInstruction(MCInst &Inst,
5479 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00005480 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00005481 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00005482
Jim Grosbached16ec42011-08-29 22:24:09 +00005483 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00005484 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00005485 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00005486 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005487 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005488 if (ITState.FirstCond)
5489 ITState.FirstCond = false;
5490 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00005491 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005492 // The instruction must be predicable.
5493 if (!MCID.isPredicable())
5494 return Error(Loc, "instructions in IT block must be predicable");
5495 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005496 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00005497 ARMCC::getOppositeCondition(ITState.Cond);
5498 if (Cond != ITCond) {
5499 // Find the condition code Operand to get its SMLoc information.
5500 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005501 for (unsigned I = 1; I < Operands.size(); ++I)
5502 if (static_cast<ARMOperand*>(Operands[I])->isCondCode())
5503 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00005504 return Error(CondLoc, "incorrect condition in IT block; got '" +
5505 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5506 "', but expected '" +
5507 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5508 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00005509 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00005510 } else if (isThumbTwo() && MCID.isPredicable() &&
5511 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00005512 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
5513 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00005514 return Error(Loc, "predicated instructions must be in IT block");
5515
Tilmann Scheller255722b2013-09-30 16:11:48 +00005516 const unsigned Opcode = Inst.getOpcode();
5517 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00005518 case ARM::LDRD:
5519 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005520 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00005521 const unsigned RtReg = Inst.getOperand(0).getReg();
5522
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005523 // Rt can't be R14.
5524 if (RtReg == ARM::LR)
5525 return Error(Operands[3]->getStartLoc(),
5526 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005527
5528 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005529 // Rt must be even-numbered.
5530 if ((Rt & 1) == 1)
5531 return Error(Operands[3]->getStartLoc(),
5532 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005533
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005534 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00005535 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005536 if (Rt2 != Rt + 1)
5537 return Error(Operands[3]->getStartLoc(),
5538 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005539
5540 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
5541 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
5542 // For addressing modes with writeback, the base register needs to be
5543 // different from the destination registers.
5544 if (Rn == Rt || Rn == Rt2)
5545 return Error(Operands[3]->getStartLoc(),
5546 "base register needs to be different from destination "
5547 "registers");
5548 }
5549
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005550 return false;
5551 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005552 case ARM::t2LDRDi8:
5553 case ARM::t2LDRD_PRE:
5554 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00005555 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005556 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5557 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5558 if (Rt2 == Rt)
5559 return Error(Operands[3]->getStartLoc(),
5560 "destination operands can't be identical");
5561 return false;
5562 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00005563 case ARM::STRD: {
5564 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005565 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5566 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00005567 if (Rt2 != Rt + 1)
5568 return Error(Operands[3]->getStartLoc(),
5569 "source operands must be sequential");
5570 return false;
5571 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00005572 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005573 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005574 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005575 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5576 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005577 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00005578 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005579 "source operands must be sequential");
5580 return false;
5581 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00005582 case ARM::SBFX:
5583 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005584 // Width must be in range [1, 32-lsb].
5585 unsigned LSB = Inst.getOperand(2).getImm();
5586 unsigned Widthm1 = Inst.getOperand(3).getImm();
5587 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00005588 return Error(Operands[5]->getStartLoc(),
5589 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00005590 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00005591 }
Tim Northover08a86602013-10-22 19:00:39 +00005592 // Notionally handles ARM::tLDMIA_UPD too.
Jim Grosbach90103cc2011-08-18 21:50:53 +00005593 case ARM::tLDMIA: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005594 // If we're parsing Thumb2, the .w variant is available and handles
Tilmann Schellerbe904772013-09-30 17:57:30 +00005595 // most cases that are normally illegal for a Thumb1 LDM instruction.
5596 // We'll make the transformation in processInstruction() if necessary.
Jim Grosbacha31f2232011-09-07 18:05:34 +00005597 //
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00005598 // Thumb LDM instructions are writeback iff the base register is not
Jim Grosbach90103cc2011-08-18 21:50:53 +00005599 // in the register list.
5600 unsigned Rn = Inst.getOperand(0).getReg();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005601 bool HasWritebackToken =
Jim Grosbach139acd22011-08-22 23:01:07 +00005602 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
5603 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Tilmann Schellerbe904772013-09-30 17:57:30 +00005604 bool ListContainsBase;
5605 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
5606 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
Jim Grosbach169b2be2011-08-23 18:13:04 +00005607 "registers must be in range r0-r7");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005608 // If we should have writeback, then there should be a '!' token.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005609 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
Jim Grosbach90103cc2011-08-18 21:50:53 +00005610 return Error(Operands[2]->getStartLoc(),
5611 "writeback operator '!' expected");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005612 // If we should not have writeback, there must not be a '!'. This is
5613 // true even for the 32-bit wide encodings.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005614 if (ListContainsBase && HasWritebackToken)
Jim Grosbach139acd22011-08-22 23:01:07 +00005615 return Error(Operands[3]->getStartLoc(),
5616 "writeback operator '!' not allowed when base register "
5617 "in register list");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005618
5619 break;
5620 }
Tim Northover08a86602013-10-22 19:00:39 +00005621 case ARM::LDMIA_UPD:
5622 case ARM::LDMDB_UPD:
5623 case ARM::LDMIB_UPD:
5624 case ARM::LDMDA_UPD:
5625 // ARM variants loading and updating the same register are only officially
5626 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
5627 if (!hasV7Ops())
5628 break;
5629 // Fallthrough
5630 case ARM::t2LDMIA_UPD:
5631 case ARM::t2LDMDB_UPD:
5632 case ARM::t2STMIA_UPD:
5633 case ARM::t2STMDB_UPD: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005634 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
Tim Northover741e6ef2013-10-24 09:37:18 +00005635 return Error(Operands.back()->getStartLoc(),
5636 "writeback register not allowed in register list");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005637 break;
5638 }
Tim Northover8eaf1542013-11-12 21:32:41 +00005639 case ARM::sysLDMIA_UPD:
5640 case ARM::sysLDMDA_UPD:
5641 case ARM::sysLDMDB_UPD:
5642 case ARM::sysLDMIB_UPD:
5643 if (!listContainsReg(Inst, 3, ARM::PC))
5644 return Error(Operands[4]->getStartLoc(),
5645 "writeback register only allowed on system LDM "
5646 "if PC in register-list");
5647 break;
5648 case ARM::sysSTMIA_UPD:
5649 case ARM::sysSTMDA_UPD:
5650 case ARM::sysSTMDB_UPD:
5651 case ARM::sysSTMIB_UPD:
5652 return Error(Operands[2]->getStartLoc(),
5653 "system STM cannot have writeback register");
5654 break;
Chad Rosier8513ffb2012-08-30 23:20:38 +00005655 case ARM::tMUL: {
5656 // The second source operand must be the same register as the destination
5657 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00005658 //
5659 // In this case, we must directly check the parsed operands because the
5660 // cvtThumbMultiply() function is written in such a way that it guarantees
5661 // this first statement is always true for the new Inst. Essentially, the
5662 // destination is unconditionally copied into the second source operand
5663 // without checking to see if it matches what we actually parsed.
Chad Rosier8513ffb2012-08-30 23:20:38 +00005664 if (Operands.size() == 6 &&
5665 (((ARMOperand*)Operands[3])->getReg() !=
5666 ((ARMOperand*)Operands[5])->getReg()) &&
5667 (((ARMOperand*)Operands[3])->getReg() !=
5668 ((ARMOperand*)Operands[4])->getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00005669 return Error(Operands[3]->getStartLoc(),
5670 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005671 }
5672 break;
5673 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005674 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
5675 // so only issue a diagnostic for thumb1. The instructions will be
5676 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005677 case ARM::tPOP: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005678 bool ListContainsBase;
5679 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005680 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005681 return Error(Operands[2]->getStartLoc(),
5682 "registers must be in range r0-r7 or pc");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005683 break;
5684 }
5685 case ARM::tPUSH: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005686 bool ListContainsBase;
5687 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005688 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005689 return Error(Operands[2]->getStartLoc(),
5690 "registers must be in range r0-r7 or lr");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005691 break;
5692 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00005693 case ARM::tSTMIA_UPD: {
Tim Northover08a86602013-10-22 19:00:39 +00005694 bool ListContainsBase, InvalidLowList;
5695 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
5696 0, ListContainsBase);
5697 if (InvalidLowList && !isThumbTwo())
Jim Grosbachd80d1692011-08-23 18:15:37 +00005698 return Error(Operands[4]->getStartLoc(),
5699 "registers must be in range r0-r7");
Tim Northover08a86602013-10-22 19:00:39 +00005700
5701 // This would be converted to a 32-bit stm, but that's not valid if the
5702 // writeback register is in the list.
5703 if (InvalidLowList && ListContainsBase)
5704 return Error(Operands[4]->getStartLoc(),
5705 "writeback operator '!' not allowed when base register "
5706 "in register list");
Jim Grosbachd80d1692011-08-23 18:15:37 +00005707 break;
5708 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00005709 case ARM::tADDrSP: {
5710 // If the non-SP source operand and the destination operand are not the
5711 // same, we need thumb2 (for the wide encoding), or we have an error.
5712 if (!isThumbTwo() &&
5713 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
5714 return Error(Operands[4]->getStartLoc(),
5715 "source register must be the same as destination");
5716 }
5717 break;
5718 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005719 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005720 case ARM::tB:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005721 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<11, 1>())
5722 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005723 break;
5724 case ARM::t2B: {
5725 int op = (Operands[2]->isImm()) ? 2 : 3;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005726 if (!(static_cast<ARMOperand*>(Operands[op]))->isSignedOffset<24, 1>())
5727 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005728 break;
5729 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005730 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005731 case ARM::tBcc:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005732 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<8, 1>())
5733 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005734 break;
5735 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005736 int Op = (Operands[2]->isImm()) ? 2 : 3;
5737 if (!(static_cast<ARMOperand*>(Operands[Op]))->isSignedOffset<20, 1>())
5738 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005739 break;
5740 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005741 }
5742
5743 return false;
5744}
5745
Jim Grosbach1a747242012-01-23 23:45:44 +00005746static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00005747 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005748 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005749 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005750 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5751 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5752 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5753 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5754 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5755 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5756 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
5757 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
5758 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005759
5760 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005761 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5762 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5763 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5764 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5765 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005766
Jim Grosbach1e946a42012-01-24 00:43:12 +00005767 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5768 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5769 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5770 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5771 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005772
Jim Grosbach1e946a42012-01-24 00:43:12 +00005773 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
5774 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
5775 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
5776 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
5777 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00005778
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005779 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005780 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5781 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5782 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5783 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
5784 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5785 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5786 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5787 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5788 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
5789 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5790 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
5791 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
5792 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
5793 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
5794 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005795
Jim Grosbach1a747242012-01-23 23:45:44 +00005796 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005797 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5798 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5799 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5800 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5801 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5802 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5803 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5804 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5805 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5806 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5807 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5808 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5809 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
5810 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
5811 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
5812 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
5813 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
5814 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00005815
Jim Grosbach8e2722c2012-01-24 18:53:13 +00005816 // VST4LN
5817 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5818 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5819 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5820 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
5821 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5822 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5823 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5824 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5825 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
5826 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5827 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
5828 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
5829 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
5830 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
5831 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
5832
Jim Grosbachda70eac2012-01-24 00:58:13 +00005833 // VST4
5834 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5835 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5836 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5837 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5838 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5839 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5840 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5841 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5842 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5843 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5844 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5845 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5846 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
5847 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
5848 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
5849 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
5850 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
5851 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00005852 }
5853}
5854
Jim Grosbach1a747242012-01-23 23:45:44 +00005855static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00005856 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005857 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005858 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005859 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5860 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5861 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5862 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5863 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5864 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5865 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
5866 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
5867 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005868
5869 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005870 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5871 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5872 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5873 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
5874 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5875 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5876 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5877 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5878 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
5879 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5880 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
5881 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
5882 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
5883 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
5884 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005885
Jim Grosbachb78403c2012-01-24 23:47:04 +00005886 // VLD3DUP
5887 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5888 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5889 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5890 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
5891 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPq16_UPD;
5892 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5893 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5894 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5895 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5896 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
5897 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
5898 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5899 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
5900 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
5901 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
5902 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
5903 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
5904 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
5905
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005906 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005907 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5908 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5909 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5910 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
5911 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5912 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5913 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5914 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5915 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
5916 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5917 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
5918 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
5919 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
5920 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
5921 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00005922
5923 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005924 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5925 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5926 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5927 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5928 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5929 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5930 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5931 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5932 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5933 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5934 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5935 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5936 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
5937 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
5938 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
5939 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
5940 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
5941 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00005942
Jim Grosbach14952a02012-01-24 18:37:25 +00005943 // VLD4LN
5944 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5945 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5946 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5947 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNq16_UPD;
5948 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5949 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5950 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5951 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5952 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
5953 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5954 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
5955 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
5956 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
5957 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
5958 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
5959
Jim Grosbach086cbfa2012-01-25 00:01:08 +00005960 // VLD4DUP
5961 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5962 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5963 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5964 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
5965 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
5966 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5967 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5968 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5969 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5970 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
5971 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
5972 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5973 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
5974 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
5975 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
5976 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
5977 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
5978 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
5979
Jim Grosbached561fc2012-01-24 00:43:17 +00005980 // VLD4
5981 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5982 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5983 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5984 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5985 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5986 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5987 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5988 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5989 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5990 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5991 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5992 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5993 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
5994 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
5995 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
5996 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
5997 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
5998 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00005999 }
6000}
6001
Jim Grosbachafad0532011-11-10 23:42:14 +00006002bool ARMAsmParser::
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006003processInstruction(MCInst &Inst,
6004 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
6005 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006006 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6007 case ARM::LDRT_POST:
6008 case ARM::LDRBT_POST: {
6009 const unsigned Opcode =
6010 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6011 : ARM::LDRBT_POST_IMM;
6012 MCInst TmpInst;
6013 TmpInst.setOpcode(Opcode);
6014 TmpInst.addOperand(Inst.getOperand(0));
6015 TmpInst.addOperand(Inst.getOperand(1));
6016 TmpInst.addOperand(Inst.getOperand(1));
6017 TmpInst.addOperand(MCOperand::CreateReg(0));
6018 TmpInst.addOperand(MCOperand::CreateImm(0));
6019 TmpInst.addOperand(Inst.getOperand(2));
6020 TmpInst.addOperand(Inst.getOperand(3));
6021 Inst = TmpInst;
6022 return true;
6023 }
6024 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6025 case ARM::STRT_POST:
6026 case ARM::STRBT_POST: {
6027 const unsigned Opcode =
6028 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6029 : ARM::STRBT_POST_IMM;
6030 MCInst TmpInst;
6031 TmpInst.setOpcode(Opcode);
6032 TmpInst.addOperand(Inst.getOperand(1));
6033 TmpInst.addOperand(Inst.getOperand(0));
6034 TmpInst.addOperand(Inst.getOperand(1));
6035 TmpInst.addOperand(MCOperand::CreateReg(0));
6036 TmpInst.addOperand(MCOperand::CreateImm(0));
6037 TmpInst.addOperand(Inst.getOperand(2));
6038 TmpInst.addOperand(Inst.getOperand(3));
6039 Inst = TmpInst;
6040 return true;
6041 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006042 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6043 case ARM::ADDri: {
6044 if (Inst.getOperand(1).getReg() != ARM::PC ||
6045 Inst.getOperand(5).getReg() != 0)
6046 return false;
6047 MCInst TmpInst;
6048 TmpInst.setOpcode(ARM::ADR);
6049 TmpInst.addOperand(Inst.getOperand(0));
6050 TmpInst.addOperand(Inst.getOperand(2));
6051 TmpInst.addOperand(Inst.getOperand(3));
6052 TmpInst.addOperand(Inst.getOperand(4));
6053 Inst = TmpInst;
6054 return true;
6055 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006056 // Aliases for alternate PC+imm syntax of LDR instructions.
6057 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006058 // Select the narrow version if the immediate will fit.
6059 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006060 Inst.getOperand(1).getImm() <= 0xff &&
6061 !(static_cast<ARMOperand*>(Operands[2])->isToken() &&
6062 static_cast<ARMOperand*>(Operands[2])->getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006063 Inst.setOpcode(ARM::tLDRpci);
6064 else
6065 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006066 return true;
6067 case ARM::t2LDRBpcrel:
6068 Inst.setOpcode(ARM::t2LDRBpci);
6069 return true;
6070 case ARM::t2LDRHpcrel:
6071 Inst.setOpcode(ARM::t2LDRHpci);
6072 return true;
6073 case ARM::t2LDRSBpcrel:
6074 Inst.setOpcode(ARM::t2LDRSBpci);
6075 return true;
6076 case ARM::t2LDRSHpcrel:
6077 Inst.setOpcode(ARM::t2LDRSHpci);
6078 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006079 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006080 case ARM::VST1LNdWB_register_Asm_8:
6081 case ARM::VST1LNdWB_register_Asm_16:
6082 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006083 MCInst TmpInst;
6084 // Shuffle the operands around so the lane index operand is in the
6085 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006086 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006087 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006088 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6089 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6090 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6091 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6092 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6093 TmpInst.addOperand(Inst.getOperand(1)); // lane
6094 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6095 TmpInst.addOperand(Inst.getOperand(6));
6096 Inst = TmpInst;
6097 return true;
6098 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006099
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006100 case ARM::VST2LNdWB_register_Asm_8:
6101 case ARM::VST2LNdWB_register_Asm_16:
6102 case ARM::VST2LNdWB_register_Asm_32:
6103 case ARM::VST2LNqWB_register_Asm_16:
6104 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006105 MCInst TmpInst;
6106 // Shuffle the operands around so the lane index operand is in the
6107 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006108 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006109 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006110 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6111 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6112 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6113 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6114 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006115 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6116 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006117 TmpInst.addOperand(Inst.getOperand(1)); // lane
6118 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6119 TmpInst.addOperand(Inst.getOperand(6));
6120 Inst = TmpInst;
6121 return true;
6122 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006123
6124 case ARM::VST3LNdWB_register_Asm_8:
6125 case ARM::VST3LNdWB_register_Asm_16:
6126 case ARM::VST3LNdWB_register_Asm_32:
6127 case ARM::VST3LNqWB_register_Asm_16:
6128 case ARM::VST3LNqWB_register_Asm_32: {
6129 MCInst TmpInst;
6130 // Shuffle the operands around so the lane index operand is in the
6131 // right place.
6132 unsigned Spacing;
6133 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6134 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6135 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6136 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6137 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6138 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6139 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6140 Spacing));
6141 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6142 Spacing * 2));
6143 TmpInst.addOperand(Inst.getOperand(1)); // lane
6144 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6145 TmpInst.addOperand(Inst.getOperand(6));
6146 Inst = TmpInst;
6147 return true;
6148 }
6149
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006150 case ARM::VST4LNdWB_register_Asm_8:
6151 case ARM::VST4LNdWB_register_Asm_16:
6152 case ARM::VST4LNdWB_register_Asm_32:
6153 case ARM::VST4LNqWB_register_Asm_16:
6154 case ARM::VST4LNqWB_register_Asm_32: {
6155 MCInst TmpInst;
6156 // Shuffle the operands around so the lane index operand is in the
6157 // right place.
6158 unsigned Spacing;
6159 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6160 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6161 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6162 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6163 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6164 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6165 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6166 Spacing));
6167 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6168 Spacing * 2));
6169 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6170 Spacing * 3));
6171 TmpInst.addOperand(Inst.getOperand(1)); // lane
6172 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6173 TmpInst.addOperand(Inst.getOperand(6));
6174 Inst = TmpInst;
6175 return true;
6176 }
6177
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006178 case ARM::VST1LNdWB_fixed_Asm_8:
6179 case ARM::VST1LNdWB_fixed_Asm_16:
6180 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006181 MCInst TmpInst;
6182 // Shuffle the operands around so the lane index operand is in the
6183 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006184 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006185 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006186 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6187 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6188 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6189 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6190 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6191 TmpInst.addOperand(Inst.getOperand(1)); // lane
6192 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6193 TmpInst.addOperand(Inst.getOperand(5));
6194 Inst = TmpInst;
6195 return true;
6196 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006197
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006198 case ARM::VST2LNdWB_fixed_Asm_8:
6199 case ARM::VST2LNdWB_fixed_Asm_16:
6200 case ARM::VST2LNdWB_fixed_Asm_32:
6201 case ARM::VST2LNqWB_fixed_Asm_16:
6202 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006203 MCInst TmpInst;
6204 // Shuffle the operands around so the lane index operand is in the
6205 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006206 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006207 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006208 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6209 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6210 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6211 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6212 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006213 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6214 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006215 TmpInst.addOperand(Inst.getOperand(1)); // lane
6216 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6217 TmpInst.addOperand(Inst.getOperand(5));
6218 Inst = TmpInst;
6219 return true;
6220 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006221
6222 case ARM::VST3LNdWB_fixed_Asm_8:
6223 case ARM::VST3LNdWB_fixed_Asm_16:
6224 case ARM::VST3LNdWB_fixed_Asm_32:
6225 case ARM::VST3LNqWB_fixed_Asm_16:
6226 case ARM::VST3LNqWB_fixed_Asm_32: {
6227 MCInst TmpInst;
6228 // Shuffle the operands around so the lane index operand is in the
6229 // right place.
6230 unsigned Spacing;
6231 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6232 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6233 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6234 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6235 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6236 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6237 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6238 Spacing));
6239 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6240 Spacing * 2));
6241 TmpInst.addOperand(Inst.getOperand(1)); // lane
6242 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6243 TmpInst.addOperand(Inst.getOperand(5));
6244 Inst = TmpInst;
6245 return true;
6246 }
6247
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006248 case ARM::VST4LNdWB_fixed_Asm_8:
6249 case ARM::VST4LNdWB_fixed_Asm_16:
6250 case ARM::VST4LNdWB_fixed_Asm_32:
6251 case ARM::VST4LNqWB_fixed_Asm_16:
6252 case ARM::VST4LNqWB_fixed_Asm_32: {
6253 MCInst TmpInst;
6254 // Shuffle the operands around so the lane index operand is in the
6255 // right place.
6256 unsigned Spacing;
6257 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6258 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6259 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6260 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6261 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6262 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6263 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6264 Spacing));
6265 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6266 Spacing * 2));
6267 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6268 Spacing * 3));
6269 TmpInst.addOperand(Inst.getOperand(1)); // lane
6270 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6271 TmpInst.addOperand(Inst.getOperand(5));
6272 Inst = TmpInst;
6273 return true;
6274 }
6275
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006276 case ARM::VST1LNdAsm_8:
6277 case ARM::VST1LNdAsm_16:
6278 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006279 MCInst TmpInst;
6280 // Shuffle the operands around so the lane index operand is in the
6281 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006282 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006283 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006284 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6285 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6286 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6287 TmpInst.addOperand(Inst.getOperand(1)); // lane
6288 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6289 TmpInst.addOperand(Inst.getOperand(5));
6290 Inst = TmpInst;
6291 return true;
6292 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006293
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006294 case ARM::VST2LNdAsm_8:
6295 case ARM::VST2LNdAsm_16:
6296 case ARM::VST2LNdAsm_32:
6297 case ARM::VST2LNqAsm_16:
6298 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006299 MCInst TmpInst;
6300 // Shuffle the operands around so the lane index operand is in the
6301 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006302 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006303 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006304 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6305 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6306 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006307 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6308 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006309 TmpInst.addOperand(Inst.getOperand(1)); // lane
6310 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6311 TmpInst.addOperand(Inst.getOperand(5));
6312 Inst = TmpInst;
6313 return true;
6314 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006315
6316 case ARM::VST3LNdAsm_8:
6317 case ARM::VST3LNdAsm_16:
6318 case ARM::VST3LNdAsm_32:
6319 case ARM::VST3LNqAsm_16:
6320 case ARM::VST3LNqAsm_32: {
6321 MCInst TmpInst;
6322 // Shuffle the operands around so the lane index operand is in the
6323 // right place.
6324 unsigned Spacing;
6325 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6326 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6327 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6328 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6329 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6330 Spacing));
6331 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6332 Spacing * 2));
6333 TmpInst.addOperand(Inst.getOperand(1)); // lane
6334 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6335 TmpInst.addOperand(Inst.getOperand(5));
6336 Inst = TmpInst;
6337 return true;
6338 }
6339
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006340 case ARM::VST4LNdAsm_8:
6341 case ARM::VST4LNdAsm_16:
6342 case ARM::VST4LNdAsm_32:
6343 case ARM::VST4LNqAsm_16:
6344 case ARM::VST4LNqAsm_32: {
6345 MCInst TmpInst;
6346 // Shuffle the operands around so the lane index operand is in the
6347 // right place.
6348 unsigned Spacing;
6349 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6350 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6351 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6352 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6353 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6354 Spacing));
6355 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6356 Spacing * 2));
6357 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6358 Spacing * 3));
6359 TmpInst.addOperand(Inst.getOperand(1)); // lane
6360 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6361 TmpInst.addOperand(Inst.getOperand(5));
6362 Inst = TmpInst;
6363 return true;
6364 }
6365
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006366 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006367 case ARM::VLD1LNdWB_register_Asm_8:
6368 case ARM::VLD1LNdWB_register_Asm_16:
6369 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006370 MCInst TmpInst;
6371 // Shuffle the operands around so the lane index operand is in the
6372 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006373 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006374 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006375 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6376 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6377 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6378 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6379 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6380 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6381 TmpInst.addOperand(Inst.getOperand(1)); // lane
6382 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6383 TmpInst.addOperand(Inst.getOperand(6));
6384 Inst = TmpInst;
6385 return true;
6386 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006387
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006388 case ARM::VLD2LNdWB_register_Asm_8:
6389 case ARM::VLD2LNdWB_register_Asm_16:
6390 case ARM::VLD2LNdWB_register_Asm_32:
6391 case ARM::VLD2LNqWB_register_Asm_16:
6392 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006393 MCInst TmpInst;
6394 // Shuffle the operands around so the lane index operand is in the
6395 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006396 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006397 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006398 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006399 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6400 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006401 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6402 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6403 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6404 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6405 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006406 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6407 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006408 TmpInst.addOperand(Inst.getOperand(1)); // lane
6409 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6410 TmpInst.addOperand(Inst.getOperand(6));
6411 Inst = TmpInst;
6412 return true;
6413 }
6414
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006415 case ARM::VLD3LNdWB_register_Asm_8:
6416 case ARM::VLD3LNdWB_register_Asm_16:
6417 case ARM::VLD3LNdWB_register_Asm_32:
6418 case ARM::VLD3LNqWB_register_Asm_16:
6419 case ARM::VLD3LNqWB_register_Asm_32: {
6420 MCInst TmpInst;
6421 // Shuffle the operands around so the lane index operand is in the
6422 // right place.
6423 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006424 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006425 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6426 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6427 Spacing));
6428 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006429 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006430 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6431 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6432 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6433 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6434 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6435 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6436 Spacing));
6437 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006438 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006439 TmpInst.addOperand(Inst.getOperand(1)); // lane
6440 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6441 TmpInst.addOperand(Inst.getOperand(6));
6442 Inst = TmpInst;
6443 return true;
6444 }
6445
Jim Grosbach14952a02012-01-24 18:37:25 +00006446 case ARM::VLD4LNdWB_register_Asm_8:
6447 case ARM::VLD4LNdWB_register_Asm_16:
6448 case ARM::VLD4LNdWB_register_Asm_32:
6449 case ARM::VLD4LNqWB_register_Asm_16:
6450 case ARM::VLD4LNqWB_register_Asm_32: {
6451 MCInst TmpInst;
6452 // Shuffle the operands around so the lane index operand is in the
6453 // right place.
6454 unsigned Spacing;
6455 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6456 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6457 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6458 Spacing));
6459 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6460 Spacing * 2));
6461 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6462 Spacing * 3));
6463 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6464 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6465 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6466 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6467 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6468 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6469 Spacing));
6470 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6471 Spacing * 2));
6472 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6473 Spacing * 3));
6474 TmpInst.addOperand(Inst.getOperand(1)); // lane
6475 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6476 TmpInst.addOperand(Inst.getOperand(6));
6477 Inst = TmpInst;
6478 return true;
6479 }
6480
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006481 case ARM::VLD1LNdWB_fixed_Asm_8:
6482 case ARM::VLD1LNdWB_fixed_Asm_16:
6483 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006484 MCInst TmpInst;
6485 // Shuffle the operands around so the lane index operand is in the
6486 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006487 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006488 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006489 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6490 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6491 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6492 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6493 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6494 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6495 TmpInst.addOperand(Inst.getOperand(1)); // lane
6496 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6497 TmpInst.addOperand(Inst.getOperand(5));
6498 Inst = TmpInst;
6499 return true;
6500 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006501
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006502 case ARM::VLD2LNdWB_fixed_Asm_8:
6503 case ARM::VLD2LNdWB_fixed_Asm_16:
6504 case ARM::VLD2LNdWB_fixed_Asm_32:
6505 case ARM::VLD2LNqWB_fixed_Asm_16:
6506 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006507 MCInst TmpInst;
6508 // Shuffle the operands around so the lane index operand is in the
6509 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006510 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006511 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006512 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006513 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6514 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006515 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6516 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6517 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6518 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6519 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006520 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6521 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006522 TmpInst.addOperand(Inst.getOperand(1)); // lane
6523 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6524 TmpInst.addOperand(Inst.getOperand(5));
6525 Inst = TmpInst;
6526 return true;
6527 }
6528
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006529 case ARM::VLD3LNdWB_fixed_Asm_8:
6530 case ARM::VLD3LNdWB_fixed_Asm_16:
6531 case ARM::VLD3LNdWB_fixed_Asm_32:
6532 case ARM::VLD3LNqWB_fixed_Asm_16:
6533 case ARM::VLD3LNqWB_fixed_Asm_32: {
6534 MCInst TmpInst;
6535 // Shuffle the operands around so the lane index operand is in the
6536 // right place.
6537 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006538 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006539 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6540 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6541 Spacing));
6542 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006543 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006544 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6545 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6546 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6547 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6548 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6549 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6550 Spacing));
6551 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006552 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006553 TmpInst.addOperand(Inst.getOperand(1)); // lane
6554 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6555 TmpInst.addOperand(Inst.getOperand(5));
6556 Inst = TmpInst;
6557 return true;
6558 }
6559
Jim Grosbach14952a02012-01-24 18:37:25 +00006560 case ARM::VLD4LNdWB_fixed_Asm_8:
6561 case ARM::VLD4LNdWB_fixed_Asm_16:
6562 case ARM::VLD4LNdWB_fixed_Asm_32:
6563 case ARM::VLD4LNqWB_fixed_Asm_16:
6564 case ARM::VLD4LNqWB_fixed_Asm_32: {
6565 MCInst TmpInst;
6566 // Shuffle the operands around so the lane index operand is in the
6567 // right place.
6568 unsigned Spacing;
6569 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6570 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6571 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6572 Spacing));
6573 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6574 Spacing * 2));
6575 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6576 Spacing * 3));
6577 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6578 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6579 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6580 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6581 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6582 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6583 Spacing));
6584 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6585 Spacing * 2));
6586 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6587 Spacing * 3));
6588 TmpInst.addOperand(Inst.getOperand(1)); // lane
6589 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6590 TmpInst.addOperand(Inst.getOperand(5));
6591 Inst = TmpInst;
6592 return true;
6593 }
6594
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006595 case ARM::VLD1LNdAsm_8:
6596 case ARM::VLD1LNdAsm_16:
6597 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00006598 MCInst TmpInst;
6599 // Shuffle the operands around so the lane index operand is in the
6600 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006601 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006602 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00006603 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6604 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6605 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6606 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6607 TmpInst.addOperand(Inst.getOperand(1)); // lane
6608 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6609 TmpInst.addOperand(Inst.getOperand(5));
6610 Inst = TmpInst;
6611 return true;
6612 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006613
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006614 case ARM::VLD2LNdAsm_8:
6615 case ARM::VLD2LNdAsm_16:
6616 case ARM::VLD2LNdAsm_32:
6617 case ARM::VLD2LNqAsm_16:
6618 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006619 MCInst TmpInst;
6620 // Shuffle the operands around so the lane index operand is in the
6621 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006622 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006623 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006624 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006625 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6626 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006627 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6628 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6629 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006630 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6631 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006632 TmpInst.addOperand(Inst.getOperand(1)); // lane
6633 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6634 TmpInst.addOperand(Inst.getOperand(5));
6635 Inst = TmpInst;
6636 return true;
6637 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006638
6639 case ARM::VLD3LNdAsm_8:
6640 case ARM::VLD3LNdAsm_16:
6641 case ARM::VLD3LNdAsm_32:
6642 case ARM::VLD3LNqAsm_16:
6643 case ARM::VLD3LNqAsm_32: {
6644 MCInst TmpInst;
6645 // Shuffle the operands around so the lane index operand is in the
6646 // right place.
6647 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006648 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006649 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6650 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6651 Spacing));
6652 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006653 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006654 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6655 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6656 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6657 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6658 Spacing));
6659 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006660 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006661 TmpInst.addOperand(Inst.getOperand(1)); // lane
6662 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6663 TmpInst.addOperand(Inst.getOperand(5));
6664 Inst = TmpInst;
6665 return true;
6666 }
6667
Jim Grosbach14952a02012-01-24 18:37:25 +00006668 case ARM::VLD4LNdAsm_8:
6669 case ARM::VLD4LNdAsm_16:
6670 case ARM::VLD4LNdAsm_32:
6671 case ARM::VLD4LNqAsm_16:
6672 case ARM::VLD4LNqAsm_32: {
6673 MCInst TmpInst;
6674 // Shuffle the operands around so the lane index operand is in the
6675 // right place.
6676 unsigned Spacing;
6677 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6678 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6679 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6680 Spacing));
6681 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6682 Spacing * 2));
6683 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6684 Spacing * 3));
6685 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6686 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6687 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6688 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6689 Spacing));
6690 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6691 Spacing * 2));
6692 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6693 Spacing * 3));
6694 TmpInst.addOperand(Inst.getOperand(1)); // lane
6695 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6696 TmpInst.addOperand(Inst.getOperand(5));
6697 Inst = TmpInst;
6698 return true;
6699 }
6700
Jim Grosbachb78403c2012-01-24 23:47:04 +00006701 // VLD3DUP single 3-element structure to all lanes instructions.
6702 case ARM::VLD3DUPdAsm_8:
6703 case ARM::VLD3DUPdAsm_16:
6704 case ARM::VLD3DUPdAsm_32:
6705 case ARM::VLD3DUPqAsm_8:
6706 case ARM::VLD3DUPqAsm_16:
6707 case ARM::VLD3DUPqAsm_32: {
6708 MCInst TmpInst;
6709 unsigned Spacing;
6710 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6711 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6712 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6713 Spacing));
6714 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6715 Spacing * 2));
6716 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6717 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6718 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6719 TmpInst.addOperand(Inst.getOperand(4));
6720 Inst = TmpInst;
6721 return true;
6722 }
6723
6724 case ARM::VLD3DUPdWB_fixed_Asm_8:
6725 case ARM::VLD3DUPdWB_fixed_Asm_16:
6726 case ARM::VLD3DUPdWB_fixed_Asm_32:
6727 case ARM::VLD3DUPqWB_fixed_Asm_8:
6728 case ARM::VLD3DUPqWB_fixed_Asm_16:
6729 case ARM::VLD3DUPqWB_fixed_Asm_32: {
6730 MCInst TmpInst;
6731 unsigned Spacing;
6732 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6733 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6734 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6735 Spacing));
6736 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6737 Spacing * 2));
6738 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6739 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6740 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6741 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6742 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6743 TmpInst.addOperand(Inst.getOperand(4));
6744 Inst = TmpInst;
6745 return true;
6746 }
6747
6748 case ARM::VLD3DUPdWB_register_Asm_8:
6749 case ARM::VLD3DUPdWB_register_Asm_16:
6750 case ARM::VLD3DUPdWB_register_Asm_32:
6751 case ARM::VLD3DUPqWB_register_Asm_8:
6752 case ARM::VLD3DUPqWB_register_Asm_16:
6753 case ARM::VLD3DUPqWB_register_Asm_32: {
6754 MCInst TmpInst;
6755 unsigned Spacing;
6756 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6757 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6758 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6759 Spacing));
6760 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6761 Spacing * 2));
6762 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6763 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6764 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6765 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6766 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6767 TmpInst.addOperand(Inst.getOperand(5));
6768 Inst = TmpInst;
6769 return true;
6770 }
6771
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006772 // VLD3 multiple 3-element structure instructions.
6773 case ARM::VLD3dAsm_8:
6774 case ARM::VLD3dAsm_16:
6775 case ARM::VLD3dAsm_32:
6776 case ARM::VLD3qAsm_8:
6777 case ARM::VLD3qAsm_16:
6778 case ARM::VLD3qAsm_32: {
6779 MCInst TmpInst;
6780 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006781 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006782 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6783 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6784 Spacing));
6785 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6786 Spacing * 2));
6787 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6788 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6789 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6790 TmpInst.addOperand(Inst.getOperand(4));
6791 Inst = TmpInst;
6792 return true;
6793 }
6794
6795 case ARM::VLD3dWB_fixed_Asm_8:
6796 case ARM::VLD3dWB_fixed_Asm_16:
6797 case ARM::VLD3dWB_fixed_Asm_32:
6798 case ARM::VLD3qWB_fixed_Asm_8:
6799 case ARM::VLD3qWB_fixed_Asm_16:
6800 case ARM::VLD3qWB_fixed_Asm_32: {
6801 MCInst TmpInst;
6802 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006803 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006804 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6805 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6806 Spacing));
6807 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6808 Spacing * 2));
6809 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6810 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6811 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6812 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6813 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6814 TmpInst.addOperand(Inst.getOperand(4));
6815 Inst = TmpInst;
6816 return true;
6817 }
6818
6819 case ARM::VLD3dWB_register_Asm_8:
6820 case ARM::VLD3dWB_register_Asm_16:
6821 case ARM::VLD3dWB_register_Asm_32:
6822 case ARM::VLD3qWB_register_Asm_8:
6823 case ARM::VLD3qWB_register_Asm_16:
6824 case ARM::VLD3qWB_register_Asm_32: {
6825 MCInst TmpInst;
6826 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006827 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006828 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6829 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6830 Spacing));
6831 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6832 Spacing * 2));
6833 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6834 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6835 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6836 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6837 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6838 TmpInst.addOperand(Inst.getOperand(5));
6839 Inst = TmpInst;
6840 return true;
6841 }
6842
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006843 // VLD4DUP single 3-element structure to all lanes instructions.
6844 case ARM::VLD4DUPdAsm_8:
6845 case ARM::VLD4DUPdAsm_16:
6846 case ARM::VLD4DUPdAsm_32:
6847 case ARM::VLD4DUPqAsm_8:
6848 case ARM::VLD4DUPqAsm_16:
6849 case ARM::VLD4DUPqAsm_32: {
6850 MCInst TmpInst;
6851 unsigned Spacing;
6852 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6853 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6854 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6855 Spacing));
6856 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6857 Spacing * 2));
6858 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6859 Spacing * 3));
6860 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6861 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6862 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6863 TmpInst.addOperand(Inst.getOperand(4));
6864 Inst = TmpInst;
6865 return true;
6866 }
6867
6868 case ARM::VLD4DUPdWB_fixed_Asm_8:
6869 case ARM::VLD4DUPdWB_fixed_Asm_16:
6870 case ARM::VLD4DUPdWB_fixed_Asm_32:
6871 case ARM::VLD4DUPqWB_fixed_Asm_8:
6872 case ARM::VLD4DUPqWB_fixed_Asm_16:
6873 case ARM::VLD4DUPqWB_fixed_Asm_32: {
6874 MCInst TmpInst;
6875 unsigned Spacing;
6876 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6877 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6878 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6879 Spacing));
6880 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6881 Spacing * 2));
6882 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6883 Spacing * 3));
6884 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6885 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6886 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6887 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6888 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6889 TmpInst.addOperand(Inst.getOperand(4));
6890 Inst = TmpInst;
6891 return true;
6892 }
6893
6894 case ARM::VLD4DUPdWB_register_Asm_8:
6895 case ARM::VLD4DUPdWB_register_Asm_16:
6896 case ARM::VLD4DUPdWB_register_Asm_32:
6897 case ARM::VLD4DUPqWB_register_Asm_8:
6898 case ARM::VLD4DUPqWB_register_Asm_16:
6899 case ARM::VLD4DUPqWB_register_Asm_32: {
6900 MCInst TmpInst;
6901 unsigned Spacing;
6902 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6903 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6904 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6905 Spacing));
6906 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6907 Spacing * 2));
6908 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6909 Spacing * 3));
6910 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6911 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6912 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6913 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6914 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6915 TmpInst.addOperand(Inst.getOperand(5));
6916 Inst = TmpInst;
6917 return true;
6918 }
6919
6920 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00006921 case ARM::VLD4dAsm_8:
6922 case ARM::VLD4dAsm_16:
6923 case ARM::VLD4dAsm_32:
6924 case ARM::VLD4qAsm_8:
6925 case ARM::VLD4qAsm_16:
6926 case ARM::VLD4qAsm_32: {
6927 MCInst TmpInst;
6928 unsigned Spacing;
6929 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6930 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6931 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6932 Spacing));
6933 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6934 Spacing * 2));
6935 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6936 Spacing * 3));
6937 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6938 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6939 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6940 TmpInst.addOperand(Inst.getOperand(4));
6941 Inst = TmpInst;
6942 return true;
6943 }
6944
6945 case ARM::VLD4dWB_fixed_Asm_8:
6946 case ARM::VLD4dWB_fixed_Asm_16:
6947 case ARM::VLD4dWB_fixed_Asm_32:
6948 case ARM::VLD4qWB_fixed_Asm_8:
6949 case ARM::VLD4qWB_fixed_Asm_16:
6950 case ARM::VLD4qWB_fixed_Asm_32: {
6951 MCInst TmpInst;
6952 unsigned Spacing;
6953 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6954 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6955 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6956 Spacing));
6957 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6958 Spacing * 2));
6959 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6960 Spacing * 3));
6961 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6962 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6963 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6964 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6965 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6966 TmpInst.addOperand(Inst.getOperand(4));
6967 Inst = TmpInst;
6968 return true;
6969 }
6970
6971 case ARM::VLD4dWB_register_Asm_8:
6972 case ARM::VLD4dWB_register_Asm_16:
6973 case ARM::VLD4dWB_register_Asm_32:
6974 case ARM::VLD4qWB_register_Asm_8:
6975 case ARM::VLD4qWB_register_Asm_16:
6976 case ARM::VLD4qWB_register_Asm_32: {
6977 MCInst TmpInst;
6978 unsigned Spacing;
6979 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6980 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6981 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6982 Spacing));
6983 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6984 Spacing * 2));
6985 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6986 Spacing * 3));
6987 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6988 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6989 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6990 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6991 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6992 TmpInst.addOperand(Inst.getOperand(5));
6993 Inst = TmpInst;
6994 return true;
6995 }
6996
Jim Grosbach1a747242012-01-23 23:45:44 +00006997 // VST3 multiple 3-element structure instructions.
6998 case ARM::VST3dAsm_8:
6999 case ARM::VST3dAsm_16:
7000 case ARM::VST3dAsm_32:
7001 case ARM::VST3qAsm_8:
7002 case ARM::VST3qAsm_16:
7003 case ARM::VST3qAsm_32: {
7004 MCInst TmpInst;
7005 unsigned Spacing;
7006 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7007 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7008 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7009 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7010 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7011 Spacing));
7012 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7013 Spacing * 2));
7014 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7015 TmpInst.addOperand(Inst.getOperand(4));
7016 Inst = TmpInst;
7017 return true;
7018 }
7019
7020 case ARM::VST3dWB_fixed_Asm_8:
7021 case ARM::VST3dWB_fixed_Asm_16:
7022 case ARM::VST3dWB_fixed_Asm_32:
7023 case ARM::VST3qWB_fixed_Asm_8:
7024 case ARM::VST3qWB_fixed_Asm_16:
7025 case ARM::VST3qWB_fixed_Asm_32: {
7026 MCInst TmpInst;
7027 unsigned Spacing;
7028 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7029 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7030 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7031 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7032 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7033 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7034 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7035 Spacing));
7036 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7037 Spacing * 2));
7038 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7039 TmpInst.addOperand(Inst.getOperand(4));
7040 Inst = TmpInst;
7041 return true;
7042 }
7043
7044 case ARM::VST3dWB_register_Asm_8:
7045 case ARM::VST3dWB_register_Asm_16:
7046 case ARM::VST3dWB_register_Asm_32:
7047 case ARM::VST3qWB_register_Asm_8:
7048 case ARM::VST3qWB_register_Asm_16:
7049 case ARM::VST3qWB_register_Asm_32: {
7050 MCInst TmpInst;
7051 unsigned Spacing;
7052 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7053 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7054 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7055 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7056 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7057 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7058 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7059 Spacing));
7060 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7061 Spacing * 2));
7062 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7063 TmpInst.addOperand(Inst.getOperand(5));
7064 Inst = TmpInst;
7065 return true;
7066 }
7067
Jim Grosbachda70eac2012-01-24 00:58:13 +00007068 // VST4 multiple 3-element structure instructions.
7069 case ARM::VST4dAsm_8:
7070 case ARM::VST4dAsm_16:
7071 case ARM::VST4dAsm_32:
7072 case ARM::VST4qAsm_8:
7073 case ARM::VST4qAsm_16:
7074 case ARM::VST4qAsm_32: {
7075 MCInst TmpInst;
7076 unsigned Spacing;
7077 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7078 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7079 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7080 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7081 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7082 Spacing));
7083 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7084 Spacing * 2));
7085 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7086 Spacing * 3));
7087 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7088 TmpInst.addOperand(Inst.getOperand(4));
7089 Inst = TmpInst;
7090 return true;
7091 }
7092
7093 case ARM::VST4dWB_fixed_Asm_8:
7094 case ARM::VST4dWB_fixed_Asm_16:
7095 case ARM::VST4dWB_fixed_Asm_32:
7096 case ARM::VST4qWB_fixed_Asm_8:
7097 case ARM::VST4qWB_fixed_Asm_16:
7098 case ARM::VST4qWB_fixed_Asm_32: {
7099 MCInst TmpInst;
7100 unsigned Spacing;
7101 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7102 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7103 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7104 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7105 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7106 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7107 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7108 Spacing));
7109 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7110 Spacing * 2));
7111 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7112 Spacing * 3));
7113 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7114 TmpInst.addOperand(Inst.getOperand(4));
7115 Inst = TmpInst;
7116 return true;
7117 }
7118
7119 case ARM::VST4dWB_register_Asm_8:
7120 case ARM::VST4dWB_register_Asm_16:
7121 case ARM::VST4dWB_register_Asm_32:
7122 case ARM::VST4qWB_register_Asm_8:
7123 case ARM::VST4qWB_register_Asm_16:
7124 case ARM::VST4qWB_register_Asm_32: {
7125 MCInst TmpInst;
7126 unsigned Spacing;
7127 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7128 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7129 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7130 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7131 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7132 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7133 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7134 Spacing));
7135 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7136 Spacing * 2));
7137 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7138 Spacing * 3));
7139 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7140 TmpInst.addOperand(Inst.getOperand(5));
7141 Inst = TmpInst;
7142 return true;
7143 }
7144
Jim Grosbachad66de12012-04-11 00:15:16 +00007145 // Handle encoding choice for the shift-immediate instructions.
7146 case ARM::t2LSLri:
7147 case ARM::t2LSRri:
7148 case ARM::t2ASRri: {
7149 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7150 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7151 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
7152 !(static_cast<ARMOperand*>(Operands[3])->isToken() &&
7153 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) {
7154 unsigned NewOpc;
7155 switch (Inst.getOpcode()) {
7156 default: llvm_unreachable("unexpected opcode");
7157 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7158 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7159 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7160 }
7161 // The Thumb1 operands aren't in the same order. Awesome, eh?
7162 MCInst TmpInst;
7163 TmpInst.setOpcode(NewOpc);
7164 TmpInst.addOperand(Inst.getOperand(0));
7165 TmpInst.addOperand(Inst.getOperand(5));
7166 TmpInst.addOperand(Inst.getOperand(1));
7167 TmpInst.addOperand(Inst.getOperand(2));
7168 TmpInst.addOperand(Inst.getOperand(3));
7169 TmpInst.addOperand(Inst.getOperand(4));
7170 Inst = TmpInst;
7171 return true;
7172 }
7173 return false;
7174 }
7175
Jim Grosbach485e5622011-12-13 22:45:11 +00007176 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007177 case ARM::t2MOVsr:
7178 case ARM::t2MOVSsr: {
7179 // Which instruction to expand to depends on the CCOut operand and
7180 // whether we're in an IT block if the register operands are low
7181 // registers.
7182 bool isNarrow = false;
7183 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7184 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7185 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7186 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7187 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7188 isNarrow = true;
7189 MCInst TmpInst;
7190 unsigned newOpc;
7191 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7192 default: llvm_unreachable("unexpected opcode!");
7193 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7194 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7195 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7196 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7197 }
7198 TmpInst.setOpcode(newOpc);
7199 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7200 if (isNarrow)
7201 TmpInst.addOperand(MCOperand::CreateReg(
7202 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7203 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7204 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7205 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7206 TmpInst.addOperand(Inst.getOperand(5));
7207 if (!isNarrow)
7208 TmpInst.addOperand(MCOperand::CreateReg(
7209 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7210 Inst = TmpInst;
7211 return true;
7212 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007213 case ARM::t2MOVsi:
7214 case ARM::t2MOVSsi: {
7215 // Which instruction to expand to depends on the CCOut operand and
7216 // whether we're in an IT block if the register operands are low
7217 // registers.
7218 bool isNarrow = false;
7219 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7220 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7221 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7222 isNarrow = true;
7223 MCInst TmpInst;
7224 unsigned newOpc;
7225 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7226 default: llvm_unreachable("unexpected opcode!");
7227 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7228 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7229 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7230 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007231 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007232 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007233 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7234 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007235 TmpInst.setOpcode(newOpc);
7236 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7237 if (isNarrow)
7238 TmpInst.addOperand(MCOperand::CreateReg(
7239 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7240 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007241 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007242 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007243 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7244 TmpInst.addOperand(Inst.getOperand(4));
7245 if (!isNarrow)
7246 TmpInst.addOperand(MCOperand::CreateReg(
7247 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7248 Inst = TmpInst;
7249 return true;
7250 }
7251 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007252 case ARM::ASRr:
7253 case ARM::LSRr:
7254 case ARM::LSLr:
7255 case ARM::RORr: {
7256 ARM_AM::ShiftOpc ShiftTy;
7257 switch(Inst.getOpcode()) {
7258 default: llvm_unreachable("unexpected opcode!");
7259 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7260 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7261 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7262 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7263 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007264 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7265 MCInst TmpInst;
7266 TmpInst.setOpcode(ARM::MOVsr);
7267 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7268 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7269 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7270 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7271 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7272 TmpInst.addOperand(Inst.getOperand(4));
7273 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7274 Inst = TmpInst;
7275 return true;
7276 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007277 case ARM::ASRi:
7278 case ARM::LSRi:
7279 case ARM::LSLi:
7280 case ARM::RORi: {
7281 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007282 switch(Inst.getOpcode()) {
7283 default: llvm_unreachable("unexpected opcode!");
7284 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7285 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7286 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7287 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7288 }
7289 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007290 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007291 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007292 // A shift by 32 should be encoded as 0 when permitted
7293 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7294 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007295 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007296 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007297 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007298 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7299 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007300 if (Opc == ARM::MOVsi)
7301 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007302 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7303 TmpInst.addOperand(Inst.getOperand(4));
7304 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7305 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007306 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007307 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007308 case ARM::RRXi: {
7309 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7310 MCInst TmpInst;
7311 TmpInst.setOpcode(ARM::MOVsi);
7312 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7313 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7314 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7315 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7316 TmpInst.addOperand(Inst.getOperand(3));
7317 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7318 Inst = TmpInst;
7319 return true;
7320 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007321 case ARM::t2LDMIA_UPD: {
7322 // If this is a load of a single register, then we should use
7323 // a post-indexed LDR instruction instead, per the ARM ARM.
7324 if (Inst.getNumOperands() != 5)
7325 return false;
7326 MCInst TmpInst;
7327 TmpInst.setOpcode(ARM::t2LDR_POST);
7328 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7329 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7330 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7331 TmpInst.addOperand(MCOperand::CreateImm(4));
7332 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7333 TmpInst.addOperand(Inst.getOperand(3));
7334 Inst = TmpInst;
7335 return true;
7336 }
7337 case ARM::t2STMDB_UPD: {
7338 // If this is a store of a single register, then we should use
7339 // a pre-indexed STR instruction instead, per the ARM ARM.
7340 if (Inst.getNumOperands() != 5)
7341 return false;
7342 MCInst TmpInst;
7343 TmpInst.setOpcode(ARM::t2STR_PRE);
7344 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7345 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7346 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7347 TmpInst.addOperand(MCOperand::CreateImm(-4));
7348 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7349 TmpInst.addOperand(Inst.getOperand(3));
7350 Inst = TmpInst;
7351 return true;
7352 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007353 case ARM::LDMIA_UPD:
7354 // If this is a load of a single register via a 'pop', then we should use
7355 // a post-indexed LDR instruction instead, per the ARM ARM.
7356 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
7357 Inst.getNumOperands() == 5) {
7358 MCInst TmpInst;
7359 TmpInst.setOpcode(ARM::LDR_POST_IMM);
7360 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7361 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7362 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7363 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
7364 TmpInst.addOperand(MCOperand::CreateImm(4));
7365 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7366 TmpInst.addOperand(Inst.getOperand(3));
7367 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007368 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007369 }
7370 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007371 case ARM::STMDB_UPD:
7372 // If this is a store of a single register via a 'push', then we should use
7373 // a pre-indexed STR instruction instead, per the ARM ARM.
7374 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
7375 Inst.getNumOperands() == 5) {
7376 MCInst TmpInst;
7377 TmpInst.setOpcode(ARM::STR_PRE_IMM);
7378 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7379 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7380 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7381 TmpInst.addOperand(MCOperand::CreateImm(-4));
7382 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7383 TmpInst.addOperand(Inst.getOperand(3));
7384 Inst = TmpInst;
7385 }
7386 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00007387 case ARM::t2ADDri12:
7388 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7389 // mnemonic was used (not "addw"), encoding T3 is preferred.
7390 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" ||
7391 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7392 break;
7393 Inst.setOpcode(ARM::t2ADDri);
7394 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7395 break;
7396 case ARM::t2SUBri12:
7397 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7398 // mnemonic was used (not "subw"), encoding T3 is preferred.
7399 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" ||
7400 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7401 break;
7402 Inst.setOpcode(ARM::t2SUBri);
7403 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7404 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007405 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007406 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00007407 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7408 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7409 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007410 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007411 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007412 return true;
7413 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007414 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007415 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007416 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007417 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7418 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7419 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007420 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007421 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007422 return true;
7423 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007424 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00007425 case ARM::t2ADDri:
7426 case ARM::t2SUBri: {
7427 // If the destination and first source operand are the same, and
7428 // the flags are compatible with the current IT status, use encoding T2
7429 // instead of T3. For compatibility with the system 'as'. Make sure the
7430 // wide encoding wasn't explicit.
7431 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00007432 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00007433 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7434 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
7435 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7436 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7437 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
7438 break;
7439 MCInst TmpInst;
7440 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7441 ARM::tADDi8 : ARM::tSUBi8);
7442 TmpInst.addOperand(Inst.getOperand(0));
7443 TmpInst.addOperand(Inst.getOperand(5));
7444 TmpInst.addOperand(Inst.getOperand(0));
7445 TmpInst.addOperand(Inst.getOperand(2));
7446 TmpInst.addOperand(Inst.getOperand(3));
7447 TmpInst.addOperand(Inst.getOperand(4));
7448 Inst = TmpInst;
7449 return true;
7450 }
Jim Grosbache489bab2011-12-05 22:16:39 +00007451 case ARM::t2ADDrr: {
7452 // If the destination and first source operand are the same, and
7453 // there's no setting of the flags, use encoding T2 instead of T3.
7454 // Note that this is only for ADD, not SUB. This mirrors the system
7455 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7456 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7457 Inst.getOperand(5).getReg() != 0 ||
Jim Grosbachb8c719c2011-12-05 22:27:04 +00007458 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7459 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00007460 break;
7461 MCInst TmpInst;
7462 TmpInst.setOpcode(ARM::tADDhirr);
7463 TmpInst.addOperand(Inst.getOperand(0));
7464 TmpInst.addOperand(Inst.getOperand(0));
7465 TmpInst.addOperand(Inst.getOperand(2));
7466 TmpInst.addOperand(Inst.getOperand(3));
7467 TmpInst.addOperand(Inst.getOperand(4));
7468 Inst = TmpInst;
7469 return true;
7470 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00007471 case ARM::tADDrSP: {
7472 // If the non-SP source operand and the destination operand are not the
7473 // same, we need to use the 32-bit encoding if it's available.
7474 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7475 Inst.setOpcode(ARM::t2ADDrr);
7476 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7477 return true;
7478 }
7479 break;
7480 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007481 case ARM::tB:
7482 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007483 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007484 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007485 return true;
7486 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007487 break;
7488 case ARM::t2B:
7489 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007490 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007491 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007492 return true;
7493 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007494 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00007495 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007496 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00007497 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00007498 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00007499 return true;
7500 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00007501 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007502 case ARM::tBcc:
7503 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00007504 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007505 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00007506 return true;
7507 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00007508 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007509 case ARM::tLDMIA: {
7510 // If the register list contains any high registers, or if the writeback
7511 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7512 // instead if we're in Thumb2. Otherwise, this should have generated
7513 // an error in validateInstruction().
7514 unsigned Rn = Inst.getOperand(0).getReg();
7515 bool hasWritebackToken =
7516 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7517 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
7518 bool listContainsBase;
7519 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7520 (!listContainsBase && !hasWritebackToken) ||
7521 (listContainsBase && hasWritebackToken)) {
7522 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7523 assert (isThumbTwo());
7524 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7525 // If we're switching to the updating version, we need to insert
7526 // the writeback tied operand.
7527 if (hasWritebackToken)
7528 Inst.insert(Inst.begin(),
7529 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00007530 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007531 }
7532 break;
7533 }
Jim Grosbach099c9762011-09-16 20:50:13 +00007534 case ARM::tSTMIA_UPD: {
7535 // If the register list contains any high registers, we need to use
7536 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7537 // should have generated an error in validateInstruction().
7538 unsigned Rn = Inst.getOperand(0).getReg();
7539 bool listContainsBase;
7540 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7541 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7542 assert (isThumbTwo());
7543 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00007544 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00007545 }
7546 break;
7547 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007548 case ARM::tPOP: {
7549 bool listContainsBase;
7550 // If the register list contains any high registers, we need to use
7551 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7552 // should have generated an error in validateInstruction().
7553 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007554 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007555 assert (isThumbTwo());
7556 Inst.setOpcode(ARM::t2LDMIA_UPD);
7557 // Add the base register and writeback operands.
7558 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7559 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007560 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007561 }
7562 case ARM::tPUSH: {
7563 bool listContainsBase;
7564 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007565 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007566 assert (isThumbTwo());
7567 Inst.setOpcode(ARM::t2STMDB_UPD);
7568 // Add the base register and writeback operands.
7569 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7570 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007571 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007572 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007573 case ARM::t2MOVi: {
7574 // If we can use the 16-bit encoding and the user didn't explicitly
7575 // request the 32-bit variant, transform it here.
7576 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00007577 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00007578 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
7579 Inst.getOperand(4).getReg() == ARM::CPSR) ||
7580 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007581 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7582 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7583 // The operands aren't in the same order for tMOVi8...
7584 MCInst TmpInst;
7585 TmpInst.setOpcode(ARM::tMOVi8);
7586 TmpInst.addOperand(Inst.getOperand(0));
7587 TmpInst.addOperand(Inst.getOperand(4));
7588 TmpInst.addOperand(Inst.getOperand(1));
7589 TmpInst.addOperand(Inst.getOperand(2));
7590 TmpInst.addOperand(Inst.getOperand(3));
7591 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007592 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007593 }
7594 break;
7595 }
7596 case ARM::t2MOVr: {
7597 // If we can use the 16-bit encoding and the user didn't explicitly
7598 // request the 32-bit variant, transform it here.
7599 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7600 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7601 Inst.getOperand(2).getImm() == ARMCC::AL &&
7602 Inst.getOperand(4).getReg() == ARM::CPSR &&
7603 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7604 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7605 // The operands aren't the same for tMOV[S]r... (no cc_out)
7606 MCInst TmpInst;
7607 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
7608 TmpInst.addOperand(Inst.getOperand(0));
7609 TmpInst.addOperand(Inst.getOperand(1));
7610 TmpInst.addOperand(Inst.getOperand(2));
7611 TmpInst.addOperand(Inst.getOperand(3));
7612 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007613 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007614 }
7615 break;
7616 }
Jim Grosbach82213192011-09-19 20:29:33 +00007617 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00007618 case ARM::t2SXTB:
7619 case ARM::t2UXTH:
7620 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00007621 // If we can use the 16-bit encoding and the user didn't explicitly
7622 // request the 32-bit variant, transform it here.
7623 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7624 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7625 Inst.getOperand(2).getImm() == 0 &&
7626 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7627 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00007628 unsigned NewOpc;
7629 switch (Inst.getOpcode()) {
7630 default: llvm_unreachable("Illegal opcode!");
7631 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
7632 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
7633 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
7634 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
7635 }
Jim Grosbach82213192011-09-19 20:29:33 +00007636 // The operands aren't the same for thumb1 (no rotate operand).
7637 MCInst TmpInst;
7638 TmpInst.setOpcode(NewOpc);
7639 TmpInst.addOperand(Inst.getOperand(0));
7640 TmpInst.addOperand(Inst.getOperand(1));
7641 TmpInst.addOperand(Inst.getOperand(3));
7642 TmpInst.addOperand(Inst.getOperand(4));
7643 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007644 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00007645 }
7646 break;
7647 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007648 case ARM::MOVsi: {
7649 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007650 // rrx shifts and asr/lsr of #32 is encoded as 0
7651 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
7652 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007653 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
7654 // Shifting by zero is accepted as a vanilla 'MOVr'
7655 MCInst TmpInst;
7656 TmpInst.setOpcode(ARM::MOVr);
7657 TmpInst.addOperand(Inst.getOperand(0));
7658 TmpInst.addOperand(Inst.getOperand(1));
7659 TmpInst.addOperand(Inst.getOperand(3));
7660 TmpInst.addOperand(Inst.getOperand(4));
7661 TmpInst.addOperand(Inst.getOperand(5));
7662 Inst = TmpInst;
7663 return true;
7664 }
7665 return false;
7666 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00007667 case ARM::ANDrsi:
7668 case ARM::ORRrsi:
7669 case ARM::EORrsi:
7670 case ARM::BICrsi:
7671 case ARM::SUBrsi:
7672 case ARM::ADDrsi: {
7673 unsigned newOpc;
7674 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
7675 if (SOpc == ARM_AM::rrx) return false;
7676 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00007677 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00007678 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
7679 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
7680 case ARM::EORrsi: newOpc = ARM::EORrr; break;
7681 case ARM::BICrsi: newOpc = ARM::BICrr; break;
7682 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
7683 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
7684 }
7685 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00007686 // The exception is for right shifts, where 0 == 32
7687 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
7688 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00007689 MCInst TmpInst;
7690 TmpInst.setOpcode(newOpc);
7691 TmpInst.addOperand(Inst.getOperand(0));
7692 TmpInst.addOperand(Inst.getOperand(1));
7693 TmpInst.addOperand(Inst.getOperand(2));
7694 TmpInst.addOperand(Inst.getOperand(4));
7695 TmpInst.addOperand(Inst.getOperand(5));
7696 TmpInst.addOperand(Inst.getOperand(6));
7697 Inst = TmpInst;
7698 return true;
7699 }
7700 return false;
7701 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00007702 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007703 case ARM::t2IT: {
7704 // The mask bits for all but the first condition are represented as
7705 // the low bit of the condition code value implies 't'. We currently
7706 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00007707 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007708 MCOperand &MO = Inst.getOperand(1);
7709 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00007710 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00007711 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007712 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007713 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00007714 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00007715 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007716 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00007717
7718 // Set up the IT block state according to the IT instruction we just
7719 // matched.
7720 assert(!inITBlock() && "nested IT blocks?!");
7721 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
7722 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
7723 ITState.CurPosition = 0;
7724 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007725 break;
7726 }
Richard Bartona39625e2012-07-09 16:12:24 +00007727 case ARM::t2LSLrr:
7728 case ARM::t2LSRrr:
7729 case ARM::t2ASRrr:
7730 case ARM::t2SBCrr:
7731 case ARM::t2RORrr:
7732 case ARM::t2BICrr:
7733 {
Richard Bartond5660372012-07-09 16:14:28 +00007734 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007735 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7736 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7737 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007738 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7739 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007740 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7741 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7742 unsigned NewOpc;
7743 switch (Inst.getOpcode()) {
7744 default: llvm_unreachable("unexpected opcode");
7745 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
7746 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
7747 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
7748 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
7749 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
7750 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
7751 }
7752 MCInst TmpInst;
7753 TmpInst.setOpcode(NewOpc);
7754 TmpInst.addOperand(Inst.getOperand(0));
7755 TmpInst.addOperand(Inst.getOperand(5));
7756 TmpInst.addOperand(Inst.getOperand(1));
7757 TmpInst.addOperand(Inst.getOperand(2));
7758 TmpInst.addOperand(Inst.getOperand(3));
7759 TmpInst.addOperand(Inst.getOperand(4));
7760 Inst = TmpInst;
7761 return true;
7762 }
7763 return false;
7764 }
7765 case ARM::t2ANDrr:
7766 case ARM::t2EORrr:
7767 case ARM::t2ADCrr:
7768 case ARM::t2ORRrr:
7769 {
Richard Bartond5660372012-07-09 16:14:28 +00007770 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007771 // These instructions are special in that they are commutable, so shorter encodings
7772 // are available more often.
7773 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7774 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7775 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
7776 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007777 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7778 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007779 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7780 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7781 unsigned NewOpc;
7782 switch (Inst.getOpcode()) {
7783 default: llvm_unreachable("unexpected opcode");
7784 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
7785 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
7786 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
7787 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
7788 }
7789 MCInst TmpInst;
7790 TmpInst.setOpcode(NewOpc);
7791 TmpInst.addOperand(Inst.getOperand(0));
7792 TmpInst.addOperand(Inst.getOperand(5));
7793 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
7794 TmpInst.addOperand(Inst.getOperand(1));
7795 TmpInst.addOperand(Inst.getOperand(2));
7796 } else {
7797 TmpInst.addOperand(Inst.getOperand(2));
7798 TmpInst.addOperand(Inst.getOperand(1));
7799 }
7800 TmpInst.addOperand(Inst.getOperand(3));
7801 TmpInst.addOperand(Inst.getOperand(4));
7802 Inst = TmpInst;
7803 return true;
7804 }
7805 return false;
7806 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007807 }
Jim Grosbachafad0532011-11-10 23:42:14 +00007808 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007809}
7810
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007811unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
7812 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
7813 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007814 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00007815 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007816 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
7817 assert(MCID.hasOptionalDef() &&
7818 "optionally flag setting instruction missing optional def operand");
7819 assert(MCID.NumOperands == Inst.getNumOperands() &&
7820 "operand count mismatch!");
7821 // Find the optional-def operand (cc_out).
7822 unsigned OpNo;
7823 for (OpNo = 0;
7824 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
7825 ++OpNo)
7826 ;
7827 // If we're parsing Thumb1, reject it completely.
7828 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
7829 return Match_MnemonicFail;
7830 // If we're parsing Thumb2, which form is legal depends on whether we're
7831 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00007832 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
7833 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007834 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00007835 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
7836 inITBlock())
7837 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007838 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007839 // Some high-register supporting Thumb1 encodings only allow both registers
7840 // to be from r0-r7 when in Thumb2.
7841 else if (Opc == ARM::tADDhirr && isThumbOne() &&
7842 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7843 isARMLowRegister(Inst.getOperand(2).getReg()))
7844 return Match_RequiresThumb2;
7845 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00007846 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007847 isARMLowRegister(Inst.getOperand(0).getReg()) &&
7848 isARMLowRegister(Inst.getOperand(1).getReg()))
7849 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007850 return Match_Success;
7851}
7852
Jim Grosbach5117ef72012-04-24 22:40:08 +00007853static const char *getSubtargetFeatureName(unsigned Val);
Chris Lattner9487de62010-10-28 21:28:01 +00007854bool ARMAsmParser::
Chad Rosier49963552012-10-13 00:26:04 +00007855MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner9487de62010-10-28 21:28:01 +00007856 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +00007857 MCStreamer &Out, unsigned &ErrorInfo,
7858 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00007859 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00007860 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00007861
Chad Rosier2f480a82012-10-12 22:53:36 +00007862 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00007863 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00007864 switch (MatchResult) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00007865 default: break;
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007866 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007867 // Context sensitive operand constraints aren't handled by the matcher,
7868 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007869 if (validateInstruction(Inst, Operands)) {
7870 // Still progress the IT block, otherwise one wrong condition causes
7871 // nasty cascading errors.
7872 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007873 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007874 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007875
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007876 { // processInstruction() updates inITBlock state, we need to save it away
7877 bool wasInITBlock = inITBlock();
7878
7879 // Some instructions need post-processing to, for example, tweak which
7880 // encoding is selected. Loop on it while changes happen so the
7881 // individual transformations can chain off each other. E.g.,
7882 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
7883 while (processInstruction(Inst, Operands))
7884 ;
7885
7886 // Only after the instruction is fully processed, we can validate it
7887 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00007888 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007889 Warning(IDLoc, "deprecated instruction in IT block");
7890 }
7891 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007892
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007893 // Only move forward at the very end so that everything in validate
7894 // and process gets a consistent answer about whether we're in an IT
7895 // block.
7896 forwardITPosition();
7897
Jim Grosbach82f76d12012-01-25 19:52:01 +00007898 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
7899 // doesn't actually encode.
7900 if (Inst.getOpcode() == ARM::ITasm)
7901 return false;
7902
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00007903 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00007904 Out.EmitInstruction(Inst, STI);
Chris Lattner9487de62010-10-28 21:28:01 +00007905 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00007906 case Match_MissingFeature: {
7907 assert(ErrorInfo && "Unknown missing feature!");
7908 // Special case the error message for the very common case where only
7909 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
7910 std::string Msg = "instruction requires:";
7911 unsigned Mask = 1;
7912 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
7913 if (ErrorInfo & Mask) {
7914 Msg += " ";
7915 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
7916 }
7917 Mask <<= 1;
7918 }
7919 return Error(IDLoc, Msg);
7920 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007921 case Match_InvalidOperand: {
7922 SMLoc ErrorLoc = IDLoc;
7923 if (ErrorInfo != ~0U) {
7924 if (ErrorInfo >= Operands.size())
7925 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00007926
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007927 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7928 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7929 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007930
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007931 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00007932 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007933 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00007934 return Error(IDLoc, "invalid instruction",
7935 ((ARMOperand*)Operands[0])->getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00007936 case Match_RequiresNotITBlock:
7937 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007938 case Match_RequiresITBlock:
7939 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007940 case Match_RequiresV6:
7941 return Error(IDLoc, "instruction variant requires ARMv6 or later");
7942 case Match_RequiresThumb2:
7943 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00007944 case Match_ImmRange0_15: {
7945 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7946 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7947 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
7948 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00007949 case Match_ImmRange0_239: {
7950 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7951 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7952 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
7953 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007954 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007955
Eric Christopher91d7b902010-10-29 09:26:59 +00007956 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00007957}
7958
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007959/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00007960bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
7961 StringRef IDVal = DirectiveID.getIdentifier();
7962 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00007963 return parseLiteralValues(4, DirectiveID.getLoc());
7964 else if (IDVal == ".short" || IDVal == ".hword")
7965 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007966 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007967 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00007968 else if (IDVal == ".arm")
7969 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007970 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007971 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007972 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007973 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007974 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007975 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00007976 else if (IDVal == ".unreq")
7977 return parseDirectiveUnreq(DirectiveID.getLoc());
Jason W Kim135d2442011-12-20 17:38:12 +00007978 else if (IDVal == ".arch")
7979 return parseDirectiveArch(DirectiveID.getLoc());
7980 else if (IDVal == ".eabi_attribute")
7981 return parseDirectiveEabiAttr(DirectiveID.getLoc());
Logan Chien8cbb80d2013-10-28 17:51:12 +00007982 else if (IDVal == ".cpu")
7983 return parseDirectiveCPU(DirectiveID.getLoc());
7984 else if (IDVal == ".fpu")
7985 return parseDirectiveFPU(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00007986 else if (IDVal == ".fnstart")
7987 return parseDirectiveFnStart(DirectiveID.getLoc());
7988 else if (IDVal == ".fnend")
7989 return parseDirectiveFnEnd(DirectiveID.getLoc());
7990 else if (IDVal == ".cantunwind")
7991 return parseDirectiveCantUnwind(DirectiveID.getLoc());
7992 else if (IDVal == ".personality")
7993 return parseDirectivePersonality(DirectiveID.getLoc());
7994 else if (IDVal == ".handlerdata")
7995 return parseDirectiveHandlerData(DirectiveID.getLoc());
7996 else if (IDVal == ".setfp")
7997 return parseDirectiveSetFP(DirectiveID.getLoc());
7998 else if (IDVal == ".pad")
7999 return parseDirectivePad(DirectiveID.getLoc());
8000 else if (IDVal == ".save")
8001 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8002 else if (IDVal == ".vsave")
8003 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008004 else if (IDVal == ".inst")
8005 return parseDirectiveInst(DirectiveID.getLoc());
8006 else if (IDVal == ".inst.n")
8007 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8008 else if (IDVal == ".inst.w")
8009 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008010 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008011 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008012 else if (IDVal == ".even")
8013 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008014 else if (IDVal == ".personalityindex")
8015 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008016 else if (IDVal == ".unwind_raw")
8017 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00008018 else if (IDVal == ".tlsdescseq")
8019 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008020 else if (IDVal == ".movsp")
8021 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00008022 else if (IDVal == ".object_arch")
8023 return parseDirectiveObjectArch(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008024 else if (IDVal == ".arch_extension")
8025 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00008026 else if (IDVal == ".align")
8027 return parseDirectiveAlign(DirectiveID.getLoc());
Kevin Enderbyccab3172009-09-15 00:27:25 +00008028 return true;
8029}
8030
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008031/// parseLiteralValues
8032/// ::= .hword expression [, expression]*
8033/// ::= .short expression [, expression]*
8034/// ::= .word expression [, expression]*
8035bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Kevin Enderbyccab3172009-09-15 00:27:25 +00008036 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8037 for (;;) {
8038 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008039 if (getParser().parseExpression(Value)) {
8040 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008041 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008042 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008043
Eric Christopherbf7bc492013-01-09 03:52:05 +00008044 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008045
8046 if (getLexer().is(AsmToken::EndOfStatement))
8047 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008048
Kevin Enderbyccab3172009-09-15 00:27:25 +00008049 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008050 if (getLexer().isNot(AsmToken::Comma)) {
8051 Error(L, "unexpected token in directive");
8052 return false;
8053 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008054 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008055 }
8056 }
8057
Sean Callanana83fd7d2010-01-19 20:27:46 +00008058 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008059 return false;
8060}
8061
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008062/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008063/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008064bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008065 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8066 Error(L, "unexpected token in directive");
8067 return false;
8068 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008069 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008070
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008071 if (!hasThumb()) {
8072 Error(L, "target does not support Thumb mode");
8073 return false;
8074 }
Tim Northovera2292d02013-06-10 23:20:58 +00008075
Jim Grosbach7f882392011-12-07 18:04:19 +00008076 if (!isThumb())
8077 SwitchMode();
8078 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8079 return false;
8080}
8081
8082/// parseDirectiveARM
8083/// ::= .arm
8084bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008085 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8086 Error(L, "unexpected token in directive");
8087 return false;
8088 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008089 Parser.Lex();
8090
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008091 if (!hasARM()) {
8092 Error(L, "target does not support ARM mode");
8093 return false;
8094 }
Tim Northovera2292d02013-06-10 23:20:58 +00008095
Jim Grosbach7f882392011-12-07 18:04:19 +00008096 if (isThumb())
8097 SwitchMode();
8098 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008099 return false;
8100}
8101
Tim Northover1744d0a2013-10-25 12:49:50 +00008102void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8103 if (NextSymbolIsThumb) {
8104 getParser().getStreamer().EmitThumbFunc(Symbol);
8105 NextSymbolIsThumb = false;
8106 }
8107}
8108
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008109/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008110/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008111bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00008112 const MCAsmInfo *MAI = getParser().getStreamer().getContext().getAsmInfo();
8113 bool isMachO = MAI->hasSubsectionsViaSymbols();
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008114
Jim Grosbach1152cc02011-12-21 22:30:16 +00008115 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008116 // ELF doesn't
8117 if (isMachO) {
8118 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008119 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008120 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8121 Error(L, "unexpected token in .thumb_func directive");
8122 return false;
8123 }
8124
Tim Northover1744d0a2013-10-25 12:49:50 +00008125 MCSymbol *Func =
8126 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8127 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008128 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008129 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008130 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008131 }
8132
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008133 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8134 Error(L, "unexpected token in directive");
8135 return false;
8136 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008137
Tim Northover1744d0a2013-10-25 12:49:50 +00008138 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008139 return false;
8140}
8141
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008142/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008143/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008144bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008145 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008146 if (Tok.isNot(AsmToken::Identifier)) {
8147 Error(L, "unexpected token in .syntax directive");
8148 return false;
8149 }
8150
Benjamin Kramer92d89982010-07-14 22:38:02 +00008151 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008152 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008153 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008154 } else if (Mode == "divided" || Mode == "DIVIDED") {
8155 Error(L, "'.syntax divided' arm asssembly not supported");
8156 return false;
8157 } else {
8158 Error(L, "unrecognized syntax mode in .syntax directive");
8159 return false;
8160 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008161
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008162 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8163 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8164 return false;
8165 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008166 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008167
8168 // TODO tell the MC streamer the mode
8169 // getParser().getStreamer().Emit???();
8170 return false;
8171}
8172
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008173/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008174/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008175bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008176 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008177 if (Tok.isNot(AsmToken::Integer)) {
8178 Error(L, "unexpected token in .code directive");
8179 return false;
8180 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008181 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008182 if (Val != 16 && Val != 32) {
8183 Error(L, "invalid operand to .code directive");
8184 return false;
8185 }
8186 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008187
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008188 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8189 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8190 return false;
8191 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008192 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008193
Evan Cheng284b4672011-07-08 22:36:29 +00008194 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008195 if (!hasThumb()) {
8196 Error(L, "target does not support Thumb mode");
8197 return false;
8198 }
Tim Northovera2292d02013-06-10 23:20:58 +00008199
Jim Grosbachf471ac32011-09-06 18:46:23 +00008200 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008201 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008202 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008203 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008204 if (!hasARM()) {
8205 Error(L, "target does not support ARM mode");
8206 return false;
8207 }
Tim Northovera2292d02013-06-10 23:20:58 +00008208
Jim Grosbachf471ac32011-09-06 18:46:23 +00008209 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008210 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008211 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008212 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008213
Kevin Enderby146dcf22009-10-15 20:48:48 +00008214 return false;
8215}
8216
Jim Grosbachab5830e2011-12-14 02:16:11 +00008217/// parseDirectiveReq
8218/// ::= name .req registername
8219bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
8220 Parser.Lex(); // Eat the '.req' token.
8221 unsigned Reg;
8222 SMLoc SRegLoc, ERegLoc;
8223 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008224 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008225 Error(SRegLoc, "register name expected");
8226 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008227 }
8228
8229 // Shouldn't be anything else.
8230 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008231 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008232 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8233 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008234 }
8235
8236 Parser.Lex(); // Consume the EndOfStatement
8237
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008238 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg) {
8239 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8240 return false;
8241 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008242
8243 return false;
8244}
8245
8246/// parseDirectiveUneq
8247/// ::= .unreq registername
8248bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
8249 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008250 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008251 Error(L, "unexpected input in .unreq directive.");
8252 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008253 }
8254 RegisterReqs.erase(Parser.getTok().getIdentifier());
8255 Parser.Lex(); // Eat the identifier.
8256 return false;
8257}
8258
Jason W Kim135d2442011-12-20 17:38:12 +00008259/// parseDirectiveArch
8260/// ::= .arch token
8261bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00008262 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
8263
8264 unsigned ID = StringSwitch<unsigned>(Arch)
8265#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
8266 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00008267#define ARM_ARCH_ALIAS(NAME, ID) \
8268 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00008269#include "MCTargetDesc/ARMArchName.def"
8270 .Default(ARM::INVALID_ARCH);
8271
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008272 if (ID == ARM::INVALID_ARCH) {
8273 Error(L, "Unknown arch name");
8274 return false;
8275 }
Logan Chien439e8f92013-12-11 17:16:25 +00008276
8277 getTargetStreamer().emitArch(ID);
8278 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008279}
8280
8281/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008282/// ::= .eabi_attribute int, int [, "str"]
8283/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00008284bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008285 int64_t Tag;
8286 SMLoc TagLoc;
8287
8288 TagLoc = Parser.getTok().getLoc();
8289 if (Parser.getTok().is(AsmToken::Identifier)) {
8290 StringRef Name = Parser.getTok().getIdentifier();
8291 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
8292 if (Tag == -1) {
8293 Error(TagLoc, "attribute name not recognised: " + Name);
8294 Parser.eatToEndOfStatement();
8295 return false;
8296 }
8297 Parser.Lex();
8298 } else {
8299 const MCExpr *AttrExpr;
8300
8301 TagLoc = Parser.getTok().getLoc();
8302 if (Parser.parseExpression(AttrExpr)) {
8303 Parser.eatToEndOfStatement();
8304 return false;
8305 }
8306
8307 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
8308 if (!CE) {
8309 Error(TagLoc, "expected numeric constant");
8310 Parser.eatToEndOfStatement();
8311 return false;
8312 }
8313
8314 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008315 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008316
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008317 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008318 Error(Parser.getTok().getLoc(), "comma expected");
8319 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008320 return false;
8321 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008322 Parser.Lex(); // skip comma
8323
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008324 StringRef StringValue = "";
8325 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00008326
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008327 int64_t IntegerValue = 0;
8328 bool IsIntegerValue = false;
8329
8330 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
8331 IsStringValue = true;
8332 else if (Tag == ARMBuildAttrs::compatibility) {
8333 IsStringValue = true;
8334 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00008335 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008336 IsIntegerValue = true;
8337 else if (Tag % 2 == 1)
8338 IsStringValue = true;
8339 else
8340 llvm_unreachable("invalid tag type");
8341
8342 if (IsIntegerValue) {
8343 const MCExpr *ValueExpr;
8344 SMLoc ValueExprLoc = Parser.getTok().getLoc();
8345 if (Parser.parseExpression(ValueExpr)) {
8346 Parser.eatToEndOfStatement();
8347 return false;
8348 }
8349
8350 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
8351 if (!CE) {
8352 Error(ValueExprLoc, "expected numeric constant");
8353 Parser.eatToEndOfStatement();
8354 return false;
8355 }
8356
8357 IntegerValue = CE->getValue();
8358 }
8359
8360 if (Tag == ARMBuildAttrs::compatibility) {
8361 if (Parser.getTok().isNot(AsmToken::Comma))
8362 IsStringValue = false;
8363 else
8364 Parser.Lex();
8365 }
8366
8367 if (IsStringValue) {
8368 if (Parser.getTok().isNot(AsmToken::String)) {
8369 Error(Parser.getTok().getLoc(), "bad string constant");
8370 Parser.eatToEndOfStatement();
8371 return false;
8372 }
8373
8374 StringValue = Parser.getTok().getStringContents();
8375 Parser.Lex();
8376 }
8377
8378 if (IsIntegerValue && IsStringValue) {
8379 assert(Tag == ARMBuildAttrs::compatibility);
8380 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
8381 } else if (IsIntegerValue)
8382 getTargetStreamer().emitAttribute(Tag, IntegerValue);
8383 else if (IsStringValue)
8384 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00008385 return false;
8386}
8387
8388/// parseDirectiveCPU
8389/// ::= .cpu str
8390bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
8391 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
8392 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
8393 return false;
8394}
8395
8396/// parseDirectiveFPU
8397/// ::= .fpu str
8398bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
8399 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
8400
8401 unsigned ID = StringSwitch<unsigned>(FPU)
8402#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
8403#include "ARMFPUName.def"
8404 .Default(ARM::INVALID_FPU);
8405
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008406 if (ID == ARM::INVALID_FPU) {
8407 Error(L, "Unknown FPU name");
8408 return false;
8409 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008410
8411 getTargetStreamer().emitFPU(ID);
8412 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008413}
8414
Logan Chien4ea23b52013-05-10 16:17:24 +00008415/// parseDirectiveFnStart
8416/// ::= .fnstart
8417bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008418 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008419 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008420 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008421 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008422 }
8423
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008424 // Reset the unwind directives parser state
8425 UC.reset();
8426
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008427 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008428
8429 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00008430 return false;
8431}
8432
8433/// parseDirectiveFnEnd
8434/// ::= .fnend
8435bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
8436 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008437 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008438 Error(L, ".fnstart must precede .fnend directive");
8439 return false;
8440 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008441
8442 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008443 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008444
8445 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00008446 return false;
8447}
8448
8449/// parseDirectiveCantUnwind
8450/// ::= .cantunwind
8451bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008452 UC.recordCantUnwind(L);
8453
Logan Chien4ea23b52013-05-10 16:17:24 +00008454 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008455 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008456 Error(L, ".fnstart must precede .cantunwind directive");
8457 return false;
8458 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008459 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008460 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008461 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008462 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008463 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008464 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008465 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008466 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008467 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008468 }
8469
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008470 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00008471 return false;
8472}
8473
8474/// parseDirectivePersonality
8475/// ::= .personality name
8476bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008477 bool HasExistingPersonality = UC.hasPersonality();
8478
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008479 UC.recordPersonality(L);
8480
Logan Chien4ea23b52013-05-10 16:17:24 +00008481 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008482 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008483 Error(L, ".fnstart must precede .personality directive");
8484 return false;
8485 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008486 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008487 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008488 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008489 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008490 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008491 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008492 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008493 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008494 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008495 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008496 if (HasExistingPersonality) {
8497 Parser.eatToEndOfStatement();
8498 Error(L, "multiple personality directives");
8499 UC.emitPersonalityLocNotes();
8500 return false;
8501 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008502
8503 // Parse the name of the personality routine
8504 if (Parser.getTok().isNot(AsmToken::Identifier)) {
8505 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008506 Error(L, "unexpected input in .personality directive.");
8507 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008508 }
8509 StringRef Name(Parser.getTok().getIdentifier());
8510 Parser.Lex();
8511
8512 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008513 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00008514 return false;
8515}
8516
8517/// parseDirectiveHandlerData
8518/// ::= .handlerdata
8519bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008520 UC.recordHandlerData(L);
8521
Logan Chien4ea23b52013-05-10 16:17:24 +00008522 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008523 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008524 Error(L, ".fnstart must precede .personality directive");
8525 return false;
8526 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008527 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008528 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008529 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008530 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008531 }
8532
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008533 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00008534 return false;
8535}
8536
8537/// parseDirectiveSetFP
8538/// ::= .setfp fpreg, spreg [, offset]
8539bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
8540 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008541 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008542 Error(L, ".fnstart must precede .setfp directive");
8543 return false;
8544 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008545 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008546 Error(L, ".setfp must precede .handlerdata directive");
8547 return false;
8548 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008549
8550 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008551 SMLoc FPRegLoc = Parser.getTok().getLoc();
8552 int FPReg = tryParseRegister();
8553 if (FPReg == -1) {
8554 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008555 return false;
8556 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008557
8558 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008559 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008560 Error(Parser.getTok().getLoc(), "comma expected");
8561 return false;
8562 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008563 Parser.Lex(); // skip comma
8564
8565 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008566 SMLoc SPRegLoc = Parser.getTok().getLoc();
8567 int SPReg = tryParseRegister();
8568 if (SPReg == -1) {
8569 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008570 return false;
8571 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008572
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008573 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
8574 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008575 return false;
8576 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008577
8578 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008579 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00008580
8581 // Parse offset
8582 int64_t Offset = 0;
8583 if (Parser.getTok().is(AsmToken::Comma)) {
8584 Parser.Lex(); // skip comma
8585
8586 if (Parser.getTok().isNot(AsmToken::Hash) &&
8587 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008588 Error(Parser.getTok().getLoc(), "'#' expected");
8589 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008590 }
8591 Parser.Lex(); // skip hash token.
8592
8593 const MCExpr *OffsetExpr;
8594 SMLoc ExLoc = Parser.getTok().getLoc();
8595 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008596 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8597 Error(ExLoc, "malformed setfp offset");
8598 return false;
8599 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008600 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008601 if (!CE) {
8602 Error(ExLoc, "setfp offset must be an immediate");
8603 return false;
8604 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008605
8606 Offset = CE->getValue();
8607 }
8608
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008609 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
8610 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00008611 return false;
8612}
8613
8614/// parseDirective
8615/// ::= .pad offset
8616bool ARMAsmParser::parseDirectivePad(SMLoc L) {
8617 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008618 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008619 Error(L, ".fnstart must precede .pad directive");
8620 return false;
8621 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008622 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008623 Error(L, ".pad must precede .handlerdata directive");
8624 return false;
8625 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008626
8627 // Parse the offset
8628 if (Parser.getTok().isNot(AsmToken::Hash) &&
8629 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008630 Error(Parser.getTok().getLoc(), "'#' expected");
8631 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008632 }
8633 Parser.Lex(); // skip hash token.
8634
8635 const MCExpr *OffsetExpr;
8636 SMLoc ExLoc = Parser.getTok().getLoc();
8637 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008638 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8639 Error(ExLoc, "malformed pad offset");
8640 return false;
8641 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008642 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008643 if (!CE) {
8644 Error(ExLoc, "pad offset must be an immediate");
8645 return false;
8646 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008647
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008648 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00008649 return false;
8650}
8651
8652/// parseDirectiveRegSave
8653/// ::= .save { registers }
8654/// ::= .vsave { registers }
8655bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
8656 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008657 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008658 Error(L, ".fnstart must precede .save or .vsave directives");
8659 return false;
8660 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008661 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008662 Error(L, ".save or .vsave must precede .handlerdata directive");
8663 return false;
8664 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008665
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008666 // RAII object to make sure parsed operands are deleted.
8667 struct CleanupObject {
8668 SmallVector<MCParsedAsmOperand *, 1> Operands;
8669 ~CleanupObject() {
8670 for (unsigned I = 0, E = Operands.size(); I != E; ++I)
8671 delete Operands[I];
8672 }
8673 } CO;
8674
Logan Chien4ea23b52013-05-10 16:17:24 +00008675 // Parse the register list
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008676 if (parseRegisterList(CO.Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008677 return false;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008678 ARMOperand *Op = (ARMOperand*)CO.Operands[0];
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008679 if (!IsVector && !Op->isRegList()) {
8680 Error(L, ".save expects GPR registers");
8681 return false;
8682 }
8683 if (IsVector && !Op->isDPRRegList()) {
8684 Error(L, ".vsave expects DPR registers");
8685 return false;
8686 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008687
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008688 getTargetStreamer().emitRegSave(Op->getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00008689 return false;
8690}
8691
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008692/// parseDirectiveInst
8693/// ::= .inst opcode [, ...]
8694/// ::= .inst.n opcode [, ...]
8695/// ::= .inst.w opcode [, ...]
8696bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
8697 int Width;
8698
8699 if (isThumb()) {
8700 switch (Suffix) {
8701 case 'n':
8702 Width = 2;
8703 break;
8704 case 'w':
8705 Width = 4;
8706 break;
8707 default:
8708 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008709 Error(Loc, "cannot determine Thumb instruction size, "
8710 "use inst.n/inst.w instead");
8711 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008712 }
8713 } else {
8714 if (Suffix) {
8715 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008716 Error(Loc, "width suffixes are invalid in ARM mode");
8717 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008718 }
8719 Width = 4;
8720 }
8721
8722 if (getLexer().is(AsmToken::EndOfStatement)) {
8723 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008724 Error(Loc, "expected expression following directive");
8725 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008726 }
8727
8728 for (;;) {
8729 const MCExpr *Expr;
8730
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008731 if (getParser().parseExpression(Expr)) {
8732 Error(Loc, "expected expression");
8733 return false;
8734 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008735
8736 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008737 if (!Value) {
8738 Error(Loc, "expected constant expression");
8739 return false;
8740 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008741
8742 switch (Width) {
8743 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008744 if (Value->getValue() > 0xffff) {
8745 Error(Loc, "inst.n operand is too big, use inst.w instead");
8746 return false;
8747 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008748 break;
8749 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008750 if (Value->getValue() > 0xffffffff) {
8751 Error(Loc,
8752 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
8753 return false;
8754 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008755 break;
8756 default:
8757 llvm_unreachable("only supported widths are 2 and 4");
8758 }
8759
8760 getTargetStreamer().emitInst(Value->getValue(), Suffix);
8761
8762 if (getLexer().is(AsmToken::EndOfStatement))
8763 break;
8764
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008765 if (getLexer().isNot(AsmToken::Comma)) {
8766 Error(Loc, "unexpected token in directive");
8767 return false;
8768 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008769
8770 Parser.Lex();
8771 }
8772
8773 Parser.Lex();
8774 return false;
8775}
8776
David Peixotto80c083a2013-12-19 18:26:07 +00008777/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008778/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00008779bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00008780 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00008781 return false;
8782}
8783
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008784bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
8785 const MCSection *Section = getStreamer().getCurrentSection().first;
8786
8787 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8788 TokError("unexpected token in directive");
8789 return false;
8790 }
8791
8792 if (!Section) {
Rafael Espindolaf1440342014-01-23 23:14:14 +00008793 getStreamer().InitSections();
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008794 Section = getStreamer().getCurrentSection().first;
8795 }
8796
8797 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00008798 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008799 else
Rafael Espindola7b514962014-02-04 18:34:04 +00008800 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008801
8802 return false;
8803}
8804
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008805/// parseDirectivePersonalityIndex
8806/// ::= .personalityindex index
8807bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
8808 bool HasExistingPersonality = UC.hasPersonality();
8809
8810 UC.recordPersonalityIndex(L);
8811
8812 if (!UC.hasFnStart()) {
8813 Parser.eatToEndOfStatement();
8814 Error(L, ".fnstart must precede .personalityindex directive");
8815 return false;
8816 }
8817 if (UC.cantUnwind()) {
8818 Parser.eatToEndOfStatement();
8819 Error(L, ".personalityindex cannot be used with .cantunwind");
8820 UC.emitCantUnwindLocNotes();
8821 return false;
8822 }
8823 if (UC.hasHandlerData()) {
8824 Parser.eatToEndOfStatement();
8825 Error(L, ".personalityindex must precede .handlerdata directive");
8826 UC.emitHandlerDataLocNotes();
8827 return false;
8828 }
8829 if (HasExistingPersonality) {
8830 Parser.eatToEndOfStatement();
8831 Error(L, "multiple personality directives");
8832 UC.emitPersonalityLocNotes();
8833 return false;
8834 }
8835
8836 const MCExpr *IndexExpression;
8837 SMLoc IndexLoc = Parser.getTok().getLoc();
8838 if (Parser.parseExpression(IndexExpression)) {
8839 Parser.eatToEndOfStatement();
8840 return false;
8841 }
8842
8843 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
8844 if (!CE) {
8845 Parser.eatToEndOfStatement();
8846 Error(IndexLoc, "index must be a constant number");
8847 return false;
8848 }
8849 if (CE->getValue() < 0 ||
8850 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
8851 Parser.eatToEndOfStatement();
8852 Error(IndexLoc, "personality routine index should be in range [0-3]");
8853 return false;
8854 }
8855
8856 getTargetStreamer().emitPersonalityIndex(CE->getValue());
8857 return false;
8858}
8859
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008860/// parseDirectiveUnwindRaw
8861/// ::= .unwind_raw offset, opcode [, opcode...]
8862bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
8863 if (!UC.hasFnStart()) {
8864 Parser.eatToEndOfStatement();
8865 Error(L, ".fnstart must precede .unwind_raw directives");
8866 return false;
8867 }
8868
8869 int64_t StackOffset;
8870
8871 const MCExpr *OffsetExpr;
8872 SMLoc OffsetLoc = getLexer().getLoc();
8873 if (getLexer().is(AsmToken::EndOfStatement) ||
8874 getParser().parseExpression(OffsetExpr)) {
8875 Error(OffsetLoc, "expected expression");
8876 Parser.eatToEndOfStatement();
8877 return false;
8878 }
8879
8880 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
8881 if (!CE) {
8882 Error(OffsetLoc, "offset must be a constant");
8883 Parser.eatToEndOfStatement();
8884 return false;
8885 }
8886
8887 StackOffset = CE->getValue();
8888
8889 if (getLexer().isNot(AsmToken::Comma)) {
8890 Error(getLexer().getLoc(), "expected comma");
8891 Parser.eatToEndOfStatement();
8892 return false;
8893 }
8894 Parser.Lex();
8895
8896 SmallVector<uint8_t, 16> Opcodes;
8897 for (;;) {
8898 const MCExpr *OE;
8899
8900 SMLoc OpcodeLoc = getLexer().getLoc();
8901 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
8902 Error(OpcodeLoc, "expected opcode expression");
8903 Parser.eatToEndOfStatement();
8904 return false;
8905 }
8906
8907 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
8908 if (!OC) {
8909 Error(OpcodeLoc, "opcode value must be a constant");
8910 Parser.eatToEndOfStatement();
8911 return false;
8912 }
8913
8914 const int64_t Opcode = OC->getValue();
8915 if (Opcode & ~0xff) {
8916 Error(OpcodeLoc, "invalid opcode");
8917 Parser.eatToEndOfStatement();
8918 return false;
8919 }
8920
8921 Opcodes.push_back(uint8_t(Opcode));
8922
8923 if (getLexer().is(AsmToken::EndOfStatement))
8924 break;
8925
8926 if (getLexer().isNot(AsmToken::Comma)) {
8927 Error(getLexer().getLoc(), "unexpected token in directive");
8928 Parser.eatToEndOfStatement();
8929 return false;
8930 }
8931
8932 Parser.Lex();
8933 }
8934
8935 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
8936
8937 Parser.Lex();
8938 return false;
8939}
8940
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00008941/// parseDirectiveTLSDescSeq
8942/// ::= .tlsdescseq tls-variable
8943bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
8944 if (getLexer().isNot(AsmToken::Identifier)) {
8945 TokError("expected variable after '.tlsdescseq' directive");
8946 Parser.eatToEndOfStatement();
8947 return false;
8948 }
8949
8950 const MCSymbolRefExpr *SRE =
8951 MCSymbolRefExpr::Create(Parser.getTok().getIdentifier(),
8952 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
8953 Lex();
8954
8955 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8956 Error(Parser.getTok().getLoc(), "unexpected token");
8957 Parser.eatToEndOfStatement();
8958 return false;
8959 }
8960
8961 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
8962 return false;
8963}
8964
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008965/// parseDirectiveMovSP
8966/// ::= .movsp reg [, #offset]
8967bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
8968 if (!UC.hasFnStart()) {
8969 Parser.eatToEndOfStatement();
8970 Error(L, ".fnstart must precede .movsp directives");
8971 return false;
8972 }
8973 if (UC.getFPReg() != ARM::SP) {
8974 Parser.eatToEndOfStatement();
8975 Error(L, "unexpected .movsp directive");
8976 return false;
8977 }
8978
8979 SMLoc SPRegLoc = Parser.getTok().getLoc();
8980 int SPReg = tryParseRegister();
8981 if (SPReg == -1) {
8982 Parser.eatToEndOfStatement();
8983 Error(SPRegLoc, "register expected");
8984 return false;
8985 }
8986
8987 if (SPReg == ARM::SP || SPReg == ARM::PC) {
8988 Parser.eatToEndOfStatement();
8989 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
8990 return false;
8991 }
8992
8993 int64_t Offset = 0;
8994 if (Parser.getTok().is(AsmToken::Comma)) {
8995 Parser.Lex();
8996
8997 if (Parser.getTok().isNot(AsmToken::Hash)) {
8998 Error(Parser.getTok().getLoc(), "expected #constant");
8999 Parser.eatToEndOfStatement();
9000 return false;
9001 }
9002 Parser.Lex();
9003
9004 const MCExpr *OffsetExpr;
9005 SMLoc OffsetLoc = Parser.getTok().getLoc();
9006 if (Parser.parseExpression(OffsetExpr)) {
9007 Parser.eatToEndOfStatement();
9008 Error(OffsetLoc, "malformed offset expression");
9009 return false;
9010 }
9011
9012 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9013 if (!CE) {
9014 Parser.eatToEndOfStatement();
9015 Error(OffsetLoc, "offset must be an immediate constant");
9016 return false;
9017 }
9018
9019 Offset = CE->getValue();
9020 }
9021
9022 getTargetStreamer().emitMovSP(SPReg, Offset);
9023 UC.saveFPReg(SPReg);
9024
9025 return false;
9026}
9027
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009028/// parseDirectiveObjectArch
9029/// ::= .object_arch name
9030bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
9031 if (getLexer().isNot(AsmToken::Identifier)) {
9032 Error(getLexer().getLoc(), "unexpected token");
9033 Parser.eatToEndOfStatement();
9034 return false;
9035 }
9036
9037 StringRef Arch = Parser.getTok().getString();
9038 SMLoc ArchLoc = Parser.getTok().getLoc();
9039 getLexer().Lex();
9040
9041 unsigned ID = StringSwitch<unsigned>(Arch)
9042#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
9043 .Case(NAME, ARM::ID)
9044#define ARM_ARCH_ALIAS(NAME, ID) \
9045 .Case(NAME, ARM::ID)
9046#include "MCTargetDesc/ARMArchName.def"
9047#undef ARM_ARCH_NAME
9048#undef ARM_ARCH_ALIAS
9049 .Default(ARM::INVALID_ARCH);
9050
9051 if (ID == ARM::INVALID_ARCH) {
9052 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9053 Parser.eatToEndOfStatement();
9054 return false;
9055 }
9056
9057 getTargetStreamer().emitObjectArch(ID);
9058
9059 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9060 Error(getLexer().getLoc(), "unexpected token");
9061 Parser.eatToEndOfStatement();
9062 }
9063
9064 return false;
9065}
9066
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009067/// parseDirectiveAlign
9068/// ::= .align
9069bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
9070 // NOTE: if this is not the end of the statement, fall back to the target
9071 // agnostic handling for this directive which will correctly handle this.
9072 if (getLexer().isNot(AsmToken::EndOfStatement))
9073 return true;
9074
9075 // '.align' is target specifically handled to mean 2**2 byte alignment.
9076 if (getStreamer().getCurrentSection().first->UseCodeAlign())
9077 getStreamer().EmitCodeAlignment(4, 0);
9078 else
9079 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
9080
9081 return false;
9082}
9083
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009084/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009085extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng11424442011-07-26 00:24:13 +00009086 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
9087 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009088}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009089
Chris Lattner3e4582a2010-09-06 19:11:01 +00009090#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009091#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009092#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009093#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009094
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009095static const struct ExtMapEntry {
9096 const char *Extension;
9097 const unsigned ArchCheck;
9098 const uint64_t Features;
9099} Extensions[] = {
9100 { "crc", Feature_HasV8, ARM::FeatureCRC },
9101 { "crypto", Feature_HasV8,
9102 ARM::FeatureCrypto | ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9103 { "fp", Feature_HasV8, ARM::FeatureFPARMv8 },
9104 { "idiv", Feature_HasV7 | Feature_IsNotMClass,
9105 ARM::FeatureHWDiv | ARM::FeatureHWDivARM },
9106 // FIXME: iWMMXT not supported
9107 { "iwmmxt", Feature_None, 0 },
9108 // FIXME: iWMMXT2 not supported
9109 { "iwmmxt2", Feature_None, 0 },
9110 // FIXME: Maverick not supported
9111 { "maverick", Feature_None, 0 },
9112 { "mp", Feature_HasV7 | Feature_IsNotMClass, ARM::FeatureMP },
9113 // FIXME: ARMv6-m OS Extensions feature not checked
9114 { "os", Feature_None, 0 },
9115 // FIXME: Also available in ARMv6-K
9116 { "sec", Feature_HasV7, ARM::FeatureTrustZone },
9117 { "simd", Feature_HasV8, ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9118 // FIXME: Only available in A-class, isel not predicated
9119 { "virt", Feature_HasV7, ARM::FeatureVirtualization },
9120 // FIXME: xscale not supported
9121 { "xscale", Feature_None, 0 },
9122};
9123
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009124/// parseDirectiveArchExtension
9125/// ::= .arch_extension [no]feature
9126bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
9127 if (getLexer().isNot(AsmToken::Identifier)) {
9128 Error(getLexer().getLoc(), "unexpected token");
9129 Parser.eatToEndOfStatement();
9130 return false;
9131 }
9132
9133 StringRef Extension = Parser.getTok().getString();
9134 SMLoc ExtLoc = Parser.getTok().getLoc();
9135 getLexer().Lex();
9136
9137 bool EnableFeature = true;
Benjamin Kramere9391a52014-02-20 17:36:31 +00009138 if (Extension.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009139 EnableFeature = false;
9140 Extension = Extension.substr(2);
9141 }
9142
Benjamin Kramere9391a52014-02-20 17:36:31 +00009143 for (unsigned EI = 0, EE = array_lengthof(Extensions); EI != EE; ++EI) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009144 if (Extensions[EI].Extension != Extension)
9145 continue;
9146
9147 unsigned FB = getAvailableFeatures();
9148 if ((FB & Extensions[EI].ArchCheck) != Extensions[EI].ArchCheck) {
9149 Error(ExtLoc, "architectural extension '" + Extension + "' is not "
9150 "allowed for the current base architecture");
9151 return false;
9152 }
9153
9154 if (!Extensions[EI].Features)
9155 report_fatal_error("unsupported architectural extension: " + Extension);
9156
9157 if (EnableFeature)
9158 FB |= ComputeAvailableFeatures(Extensions[EI].Features);
9159 else
9160 FB &= ~ComputeAvailableFeatures(Extensions[EI].Features);
9161
9162 setAvailableFeatures(FB);
9163 return false;
9164 }
9165
9166 Error(ExtLoc, "unknown architectural extension: " + Extension);
9167 Parser.eatToEndOfStatement();
9168 return false;
9169}
9170
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009171// Define this matcher function after the auto-generated include so we
9172// have the match class enum definitions.
9173unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
9174 unsigned Kind) {
9175 ARMOperand *Op = static_cast<ARMOperand*>(AsmOp);
9176 // If the kind is a token for a literal immediate, check if our asm
9177 // operand matches. This is for InstAliases which have a fixed-value
9178 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009179 switch (Kind) {
9180 default: break;
9181 case MCK__35_0:
9182 if (Op->isImm())
9183 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()))
9184 if (CE->getValue() == 0)
9185 return Match_Success;
9186 break;
9187 case MCK_ARMSOImm:
9188 if (Op->isImm()) {
9189 const MCExpr *SOExpr = Op->getImm();
9190 int64_t Value;
9191 if (!SOExpr->EvaluateAsAbsolute(Value))
9192 return Match_Success;
9193 assert((Value >= INT32_MIN && Value <= INT32_MAX) &&
9194 "expression value must be representiable in 32 bits");
9195 }
9196 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00009197 case MCK_GPRPair:
9198 if (Op->isReg() &&
9199 MRI->getRegClass(ARM::GPRRegClassID).contains(Op->getReg()))
9200 return Match_Success;
9201 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009202 }
9203 return Match_InvalidOperand;
9204}