blob: 676607bb4aa038c5fd6f477fb32cf669b9ebe937 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Evan Cheng30d7b702006-03-07 02:02:57 +0000238 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner76ac0682005-11-15 00:40:23 +0000426//===----------------------------------------------------------------------===//
427// C Calling Convention implementation
428//===----------------------------------------------------------------------===//
429
Evan Cheng24eb3f42006-04-27 05:35:28 +0000430/// AddLiveIn - This helper function adds the specified physical register to the
431/// MachineFunction as a live in value. It also creates a corresponding virtual
432/// register for it.
433static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
434 TargetRegisterClass *RC) {
435 assert(RC->contains(PReg) && "Not the correct regclass!");
436 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
437 MF.addLiveIn(PReg, VReg);
438 return VReg;
439}
440
Evan Cheng89001ad2006-04-27 08:31:10 +0000441/// HowToPassCCCArgument - Returns how an formal argument of the specified type
442/// should be passed. If it is through stack, returns the size of the stack
Evan Cheng763f9b02006-05-26 18:25:43 +0000443/// slot; if it is through XMM register, returns the number of XMM registers
Evan Cheng89001ad2006-04-27 08:31:10 +0000444/// are needed.
445static void
446HowToPassCCCArgument(MVT::ValueType ObjectVT, unsigned NumXMMRegs,
447 unsigned &ObjSize, unsigned &ObjXMMRegs) {
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000448 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000449
Evan Cheng48940d12006-04-27 01:32:22 +0000450 switch (ObjectVT) {
451 default: assert(0 && "Unhandled argument type!");
Evan Cheng48940d12006-04-27 01:32:22 +0000452 case MVT::i8: ObjSize = 1; break;
453 case MVT::i16: ObjSize = 2; break;
454 case MVT::i32: ObjSize = 4; break;
455 case MVT::i64: ObjSize = 8; break;
456 case MVT::f32: ObjSize = 4; break;
457 case MVT::f64: ObjSize = 8; break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000458 case MVT::v16i8:
459 case MVT::v8i16:
460 case MVT::v4i32:
461 case MVT::v2i64:
462 case MVT::v4f32:
463 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000464 if (NumXMMRegs < 4)
Evan Cheng89001ad2006-04-27 08:31:10 +0000465 ObjXMMRegs = 1;
466 else
467 ObjSize = 16;
468 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000469 }
Evan Cheng48940d12006-04-27 01:32:22 +0000470}
471
Evan Cheng17e734f2006-05-23 21:06:34 +0000472SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG) {
473 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000474 MachineFunction &MF = DAG.getMachineFunction();
475 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000476 SDOperand Root = Op.getOperand(0);
477 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +0000478
Evan Cheng48940d12006-04-27 01:32:22 +0000479 // Add DAG nodes to load the arguments... On entry to a function on the X86,
480 // the stack frame looks like this:
481 //
482 // [ESP] -- return address
483 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000484 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000485 // ...
486 //
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000487 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Evan Cheng89001ad2006-04-27 08:31:10 +0000488 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Chengbfb5ea62006-05-26 19:22:06 +0000489 static const unsigned XMMArgRegs[] = {
490 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
491 };
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000492 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000493 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
494 unsigned ArgIncrement = 4;
495 unsigned ObjSize = 0;
496 unsigned ObjXMMRegs = 0;
497 HowToPassCCCArgument(ObjectVT, NumXMMRegs, ObjSize, ObjXMMRegs);
Evan Chenga01e7992006-05-26 18:39:59 +0000498 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000499 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000500
Evan Cheng17e734f2006-05-23 21:06:34 +0000501 SDOperand ArgValue;
502 if (ObjXMMRegs) {
503 // Passed in a XMM register.
504 unsigned Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000505 X86::VR128RegisterClass);
Evan Cheng17e734f2006-05-23 21:06:34 +0000506 ArgValue= DAG.getCopyFromReg(Root, Reg, ObjectVT);
507 ArgValues.push_back(ArgValue);
508 NumXMMRegs += ObjXMMRegs;
509 } else {
Evan Chengb92f4182006-05-26 20:37:47 +0000510 // XMM arguments have to be aligned on 16-byte boundary.
511 if (ObjSize == 16)
512 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +0000513 // Create the frame index object for this incoming parameter...
514 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
515 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000516 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng17e734f2006-05-23 21:06:34 +0000517 ArgValues.push_back(ArgValue);
518 ArgOffset += ArgIncrement; // Move on to the next argument...
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000519 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000520 }
521
Evan Cheng17e734f2006-05-23 21:06:34 +0000522 ArgValues.push_back(Root);
523
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000524 // If the function takes variable number of arguments, make a frame index for
525 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000526 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
527 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000528 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000529 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
530 ReturnAddrIndex = 0; // No return address slot generated yet.
531 BytesToPopOnReturn = 0; // Callee pops nothing.
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000532 BytesCallerReserves = ArgOffset;
Evan Cheng17e734f2006-05-23 21:06:34 +0000533
Anton Korobeynikovb9c91c22006-11-10 00:48:11 +0000534 // If this is a struct return on, the callee pops the hidden struct
535 // pointer. This is common for Darwin/X86, Linux & Mingw32 targets.
536 if (MF.getFunction()->getCallingConv() == CallingConv::CSRet)
Chris Lattner8be5be82006-05-23 18:50:38 +0000537 BytesToPopOnReturn = 4;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000538
Evan Cheng17e734f2006-05-23 21:06:34 +0000539 // Return the new list of results.
540 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
541 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000542 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000543}
544
Evan Cheng2a330942006-05-25 00:59:30 +0000545
546SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG) {
547 SDOperand Chain = Op.getOperand(0);
548 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng2a330942006-05-25 00:59:30 +0000549 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
550 SDOperand Callee = Op.getOperand(4);
551 MVT::ValueType RetVT= Op.Val->getValueType(0);
552 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000553
Evan Cheng88decde2006-04-28 21:29:37 +0000554 // Keep track of the number of XMM regs passed so far.
555 unsigned NumXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000556 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000557 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000558 };
Evan Cheng88decde2006-04-28 21:29:37 +0000559
Evan Cheng2a330942006-05-25 00:59:30 +0000560 // Count how many bytes are to be pushed on the stack.
561 unsigned NumBytes = 0;
562 for (unsigned i = 0; i != NumOps; ++i) {
563 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattner76ac0682005-11-15 00:40:23 +0000564
Evan Cheng2a330942006-05-25 00:59:30 +0000565 switch (Arg.getValueType()) {
566 default: assert(0 && "Unexpected ValueType for argument!");
567 case MVT::i8:
568 case MVT::i16:
569 case MVT::i32:
570 case MVT::f32:
571 NumBytes += 4;
572 break;
573 case MVT::i64:
574 case MVT::f64:
575 NumBytes += 8;
576 break;
577 case MVT::v16i8:
578 case MVT::v8i16:
579 case MVT::v4i32:
580 case MVT::v2i64:
581 case MVT::v4f32:
Evan Cheng0421aca2006-05-25 22:38:31 +0000582 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000583 if (NumXMMRegs < 4)
Evan Cheng2a330942006-05-25 00:59:30 +0000584 ++NumXMMRegs;
Evan Chengb92f4182006-05-26 20:37:47 +0000585 else {
586 // XMM arguments have to be aligned on 16-byte boundary.
587 NumBytes = ((NumBytes + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +0000588 NumBytes += 16;
Evan Chengb92f4182006-05-26 20:37:47 +0000589 }
Evan Cheng2a330942006-05-25 00:59:30 +0000590 break;
591 }
Evan Cheng2a330942006-05-25 00:59:30 +0000592 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000593
Evan Cheng2a330942006-05-25 00:59:30 +0000594 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000595
Evan Cheng2a330942006-05-25 00:59:30 +0000596 // Arguments go on the stack in reverse order, as specified by the ABI.
597 unsigned ArgOffset = 0;
598 NumXMMRegs = 0;
599 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
600 std::vector<SDOperand> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000601 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000602 for (unsigned i = 0; i != NumOps; ++i) {
603 SDOperand Arg = Op.getOperand(5+2*i);
604
605 switch (Arg.getValueType()) {
606 default: assert(0 && "Unexpected ValueType for argument!");
607 case MVT::i8:
Evan Cheng5ee96892006-05-25 18:56:34 +0000608 case MVT::i16: {
Evan Cheng2a330942006-05-25 00:59:30 +0000609 // Promote the integer to 32 bits. If the input type is signed use a
610 // sign extend, otherwise use a zero extend.
611 unsigned ExtOp =
612 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue() ?
613 ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
614 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000615 }
616 // Fallthrough
Evan Cheng2a330942006-05-25 00:59:30 +0000617
618 case MVT::i32:
619 case MVT::f32: {
620 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
621 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +0000622 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +0000623 ArgOffset += 4;
624 break;
625 }
626 case MVT::i64:
627 case MVT::f64: {
628 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
629 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +0000630 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +0000631 ArgOffset += 8;
632 break;
633 }
634 case MVT::v16i8:
635 case MVT::v8i16:
636 case MVT::v4i32:
637 case MVT::v2i64:
638 case MVT::v4f32:
Evan Cheng0421aca2006-05-25 22:38:31 +0000639 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000640 if (NumXMMRegs < 4) {
Evan Cheng2a330942006-05-25 00:59:30 +0000641 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
642 NumXMMRegs++;
643 } else {
Evan Chengb92f4182006-05-26 20:37:47 +0000644 // XMM arguments have to be aligned on 16-byte boundary.
645 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng88decde2006-04-28 21:29:37 +0000646 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000647 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +0000648 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +0000649 ArgOffset += 16;
Evan Cheng88decde2006-04-28 21:29:37 +0000650 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000651 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000652 }
653
Evan Cheng2a330942006-05-25 00:59:30 +0000654 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000655 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
656 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000657
Evan Cheng88decde2006-04-28 21:29:37 +0000658 // Build a sequence of copy-to-reg nodes chained together with token chain
659 // and flag operands which copy the outgoing args into registers.
660 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000661 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
662 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
663 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000664 InFlag = Chain.getValue(1);
665 }
666
Evan Cheng2a330942006-05-25 00:59:30 +0000667 // If the callee is a GlobalAddress node (quite common, every direct call is)
668 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000669 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000670 // We should use extra load for direct calls to dllimported functions in
671 // non-JIT mode.
672 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
673 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000674 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
675 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000676 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
677
Nate Begeman7e5496d2006-02-17 00:03:04 +0000678 std::vector<MVT::ValueType> NodeTys;
679 NodeTys.push_back(MVT::Other); // Returns a chain
680 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
681 std::vector<SDOperand> Ops;
682 Ops.push_back(Chain);
683 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000684
685 // Add argument registers to the end of the list so that they are known live
686 // into the call.
687 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000688 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000689 RegsToPass[i].second.getValueType()));
690
Evan Cheng88decde2006-04-28 21:29:37 +0000691 if (InFlag.Val)
692 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000693
Evan Cheng2a330942006-05-25 00:59:30 +0000694 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000695 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000696 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000697
Chris Lattner8be5be82006-05-23 18:50:38 +0000698 // Create the CALLSEQ_END node.
699 unsigned NumBytesForCalleeToPush = 0;
700
Anton Korobeynikovb9c91c22006-11-10 00:48:11 +0000701 // If this is is a call to a struct-return function, the callee
Chris Lattner8be5be82006-05-23 18:50:38 +0000702 // pops the hidden struct pointer, so we have to push it back.
Anton Korobeynikovb9c91c22006-11-10 00:48:11 +0000703 // This is common for Darwin/X86, Linux & Mingw32 targets.
704 if (CallingConv == CallingConv::CSRet)
Chris Lattner8be5be82006-05-23 18:50:38 +0000705 NumBytesForCalleeToPush = 4;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000706
Nate Begeman7e5496d2006-02-17 00:03:04 +0000707 NodeTys.clear();
708 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +0000709 if (RetVT != MVT::Other)
710 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +0000711 Ops.clear();
712 Ops.push_back(Chain);
713 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000714 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000715 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000716 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000717 if (RetVT != MVT::Other)
718 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000719
Evan Cheng2a330942006-05-25 00:59:30 +0000720 std::vector<SDOperand> ResultVals;
721 NodeTys.clear();
722 switch (RetVT) {
723 default: assert(0 && "Unknown value type to return!");
724 case MVT::Other: break;
725 case MVT::i8:
726 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
727 ResultVals.push_back(Chain.getValue(0));
728 NodeTys.push_back(MVT::i8);
729 break;
730 case MVT::i16:
731 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
732 ResultVals.push_back(Chain.getValue(0));
733 NodeTys.push_back(MVT::i16);
734 break;
735 case MVT::i32:
736 if (Op.Val->getValueType(1) == MVT::i32) {
737 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
738 ResultVals.push_back(Chain.getValue(0));
739 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
740 Chain.getValue(2)).getValue(1);
741 ResultVals.push_back(Chain.getValue(0));
742 NodeTys.push_back(MVT::i32);
743 } else {
744 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
745 ResultVals.push_back(Chain.getValue(0));
Evan Cheng45e190982006-01-05 00:27:02 +0000746 }
Evan Cheng2a330942006-05-25 00:59:30 +0000747 NodeTys.push_back(MVT::i32);
748 break;
749 case MVT::v16i8:
750 case MVT::v8i16:
751 case MVT::v4i32:
752 case MVT::v2i64:
753 case MVT::v4f32:
754 case MVT::v2f64:
Evan Cheng2a330942006-05-25 00:59:30 +0000755 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
756 ResultVals.push_back(Chain.getValue(0));
757 NodeTys.push_back(RetVT);
758 break;
759 case MVT::f32:
760 case MVT::f64: {
761 std::vector<MVT::ValueType> Tys;
762 Tys.push_back(MVT::f64);
763 Tys.push_back(MVT::Other);
764 Tys.push_back(MVT::Flag);
765 std::vector<SDOperand> Ops;
766 Ops.push_back(Chain);
767 Ops.push_back(InFlag);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000768 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000769 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000770 Chain = RetVal.getValue(1);
771 InFlag = RetVal.getValue(2);
772 if (X86ScalarSSE) {
773 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
774 // shouldn't be necessary except that RFP cannot be live across
775 // multiple blocks. When stackifier is fixed, they can be uncoupled.
776 MachineFunction &MF = DAG.getMachineFunction();
777 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
778 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
779 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000780 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000781 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000782 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +0000783 Ops.push_back(RetVal);
784 Ops.push_back(StackSlot);
785 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000786 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000787 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000788 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng88decde2006-04-28 21:29:37 +0000789 Chain = RetVal.getValue(1);
Evan Cheng88decde2006-04-28 21:29:37 +0000790 }
Evan Cheng2a330942006-05-25 00:59:30 +0000791
792 if (RetVT == MVT::f32 && !X86ScalarSSE)
793 // FIXME: we would really like to remember that this FP_ROUND
794 // operation is okay to eliminate if we allow excess FP precision.
795 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
796 ResultVals.push_back(RetVal);
797 NodeTys.push_back(RetVT);
798 break;
799 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000800 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000801
Evan Cheng2a330942006-05-25 00:59:30 +0000802 // If the function returns void, just return the chain.
803 if (ResultVals.empty())
804 return Chain;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000805
Evan Cheng2a330942006-05-25 00:59:30 +0000806 // Otherwise, merge everything together with a MERGE_VALUES node.
807 NodeTys.push_back(MVT::Other);
808 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000809 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
810 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000811 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000812}
813
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000814
815//===----------------------------------------------------------------------===//
816// X86-64 C Calling Convention implementation
817//===----------------------------------------------------------------------===//
818
819/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
820/// type should be passed. If it is through stack, returns the size of the stack
821/// slot; if it is through integer or XMM register, returns the number of
822/// integer or XMM registers are needed.
823static void
824HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
825 unsigned NumIntRegs, unsigned NumXMMRegs,
826 unsigned &ObjSize, unsigned &ObjIntRegs,
827 unsigned &ObjXMMRegs) {
828 ObjSize = 0;
829 ObjIntRegs = 0;
830 ObjXMMRegs = 0;
831
832 switch (ObjectVT) {
833 default: assert(0 && "Unhandled argument type!");
834 case MVT::i8:
835 case MVT::i16:
836 case MVT::i32:
837 case MVT::i64:
838 if (NumIntRegs < 6)
839 ObjIntRegs = 1;
840 else {
841 switch (ObjectVT) {
842 default: break;
843 case MVT::i8: ObjSize = 1; break;
844 case MVT::i16: ObjSize = 2; break;
845 case MVT::i32: ObjSize = 4; break;
846 case MVT::i64: ObjSize = 8; break;
847 }
848 }
849 break;
850 case MVT::f32:
851 case MVT::f64:
852 case MVT::v16i8:
853 case MVT::v8i16:
854 case MVT::v4i32:
855 case MVT::v2i64:
856 case MVT::v4f32:
857 case MVT::v2f64:
858 if (NumXMMRegs < 8)
859 ObjXMMRegs = 1;
860 else {
861 switch (ObjectVT) {
862 default: break;
863 case MVT::f32: ObjSize = 4; break;
864 case MVT::f64: ObjSize = 8; break;
865 case MVT::v16i8:
866 case MVT::v8i16:
867 case MVT::v4i32:
868 case MVT::v2i64:
869 case MVT::v4f32:
870 case MVT::v2f64: ObjSize = 16; break;
871 }
872 break;
873 }
874 }
875}
876
877SDOperand
878X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
879 unsigned NumArgs = Op.Val->getNumValues() - 1;
880 MachineFunction &MF = DAG.getMachineFunction();
881 MachineFrameInfo *MFI = MF.getFrameInfo();
882 SDOperand Root = Op.getOperand(0);
883 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
884 std::vector<SDOperand> ArgValues;
885
886 // Add DAG nodes to load the arguments... On entry to a function on the X86,
887 // the stack frame looks like this:
888 //
889 // [RSP] -- return address
890 // [RSP + 8] -- first nonreg argument (leftmost lexically)
891 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
892 // ...
893 //
894 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
895 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
896 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
897
898 static const unsigned GPR8ArgRegs[] = {
899 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
900 };
901 static const unsigned GPR16ArgRegs[] = {
902 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
903 };
904 static const unsigned GPR32ArgRegs[] = {
905 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
906 };
907 static const unsigned GPR64ArgRegs[] = {
908 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
909 };
910 static const unsigned XMMArgRegs[] = {
911 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
912 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
913 };
914
915 for (unsigned i = 0; i < NumArgs; ++i) {
916 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
917 unsigned ArgIncrement = 8;
918 unsigned ObjSize = 0;
919 unsigned ObjIntRegs = 0;
920 unsigned ObjXMMRegs = 0;
921
922 // FIXME: __int128 and long double support?
923 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
924 ObjSize, ObjIntRegs, ObjXMMRegs);
925 if (ObjSize > 8)
926 ArgIncrement = ObjSize;
927
928 unsigned Reg = 0;
929 SDOperand ArgValue;
930 if (ObjIntRegs || ObjXMMRegs) {
931 switch (ObjectVT) {
932 default: assert(0 && "Unhandled argument type!");
933 case MVT::i8:
934 case MVT::i16:
935 case MVT::i32:
936 case MVT::i64: {
937 TargetRegisterClass *RC = NULL;
938 switch (ObjectVT) {
939 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000940 case MVT::i8:
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000941 RC = X86::GR8RegisterClass;
942 Reg = GPR8ArgRegs[NumIntRegs];
943 break;
944 case MVT::i16:
945 RC = X86::GR16RegisterClass;
946 Reg = GPR16ArgRegs[NumIntRegs];
947 break;
948 case MVT::i32:
949 RC = X86::GR32RegisterClass;
950 Reg = GPR32ArgRegs[NumIntRegs];
951 break;
952 case MVT::i64:
953 RC = X86::GR64RegisterClass;
954 Reg = GPR64ArgRegs[NumIntRegs];
955 break;
956 }
957 Reg = AddLiveIn(MF, Reg, RC);
958 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
959 break;
960 }
961 case MVT::f32:
962 case MVT::f64:
963 case MVT::v16i8:
964 case MVT::v8i16:
965 case MVT::v4i32:
966 case MVT::v2i64:
967 case MVT::v4f32:
968 case MVT::v2f64: {
969 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
970 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
971 X86::FR64RegisterClass : X86::VR128RegisterClass);
972 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
973 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
974 break;
975 }
976 }
977 NumIntRegs += ObjIntRegs;
978 NumXMMRegs += ObjXMMRegs;
979 } else if (ObjSize) {
980 // XMM arguments have to be aligned on 16-byte boundary.
981 if (ObjSize == 16)
982 ArgOffset = ((ArgOffset + 15) / 16) * 16;
983 // Create the SelectionDAG nodes corresponding to a load from this
984 // parameter.
985 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
986 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000987 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000988 ArgOffset += ArgIncrement; // Move on to the next argument.
989 }
990
991 ArgValues.push_back(ArgValue);
992 }
993
994 // If the function takes variable number of arguments, make a frame index for
995 // the start of the first vararg value... for expansion of llvm.va_start.
996 if (isVarArg) {
997 // For X86-64, if there are vararg parameters that are passed via
998 // registers, then we must store them to their spots on the stack so they
999 // may be loaded by deferencing the result of va_next.
1000 VarArgsGPOffset = NumIntRegs * 8;
1001 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1002 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1003 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1004
1005 // Store the integer parameter registers.
1006 std::vector<SDOperand> MemOps;
1007 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1008 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1009 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1010 for (; NumIntRegs != 6; ++NumIntRegs) {
1011 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1012 X86::GR64RegisterClass);
1013 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001014 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001015 MemOps.push_back(Store);
1016 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1017 DAG.getConstant(8, getPointerTy()));
1018 }
1019
1020 // Now store the XMM (fp + vector) parameter registers.
1021 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1022 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1023 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1024 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1025 X86::VR128RegisterClass);
1026 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001027 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001028 MemOps.push_back(Store);
1029 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1030 DAG.getConstant(16, getPointerTy()));
1031 }
1032 if (!MemOps.empty())
1033 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1034 &MemOps[0], MemOps.size());
1035 }
1036
1037 ArgValues.push_back(Root);
1038
1039 ReturnAddrIndex = 0; // No return address slot generated yet.
1040 BytesToPopOnReturn = 0; // Callee pops nothing.
1041 BytesCallerReserves = ArgOffset;
1042
1043 // Return the new list of results.
1044 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1045 Op.Val->value_end());
1046 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
1047}
1048
1049SDOperand
1050X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG) {
1051 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001052 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1053 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1054 SDOperand Callee = Op.getOperand(4);
1055 MVT::ValueType RetVT= Op.Val->getValueType(0);
1056 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1057
1058 // Count how many bytes are to be pushed on the stack.
1059 unsigned NumBytes = 0;
1060 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1061 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1062
1063 static const unsigned GPR8ArgRegs[] = {
1064 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1065 };
1066 static const unsigned GPR16ArgRegs[] = {
1067 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1068 };
1069 static const unsigned GPR32ArgRegs[] = {
1070 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1071 };
1072 static const unsigned GPR64ArgRegs[] = {
1073 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1074 };
1075 static const unsigned XMMArgRegs[] = {
1076 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1077 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1078 };
1079
1080 for (unsigned i = 0; i != NumOps; ++i) {
1081 SDOperand Arg = Op.getOperand(5+2*i);
1082 MVT::ValueType ArgVT = Arg.getValueType();
1083
1084 switch (ArgVT) {
1085 default: assert(0 && "Unknown value type!");
1086 case MVT::i8:
1087 case MVT::i16:
1088 case MVT::i32:
1089 case MVT::i64:
1090 if (NumIntRegs < 6)
1091 ++NumIntRegs;
1092 else
1093 NumBytes += 8;
1094 break;
1095 case MVT::f32:
1096 case MVT::f64:
1097 case MVT::v16i8:
1098 case MVT::v8i16:
1099 case MVT::v4i32:
1100 case MVT::v2i64:
1101 case MVT::v4f32:
1102 case MVT::v2f64:
1103 if (NumXMMRegs < 8)
1104 NumXMMRegs++;
1105 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1106 NumBytes += 8;
1107 else {
1108 // XMM arguments have to be aligned on 16-byte boundary.
1109 NumBytes = ((NumBytes + 15) / 16) * 16;
1110 NumBytes += 16;
1111 }
1112 break;
1113 }
1114 }
1115
1116 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1117
1118 // Arguments go on the stack in reverse order, as specified by the ABI.
1119 unsigned ArgOffset = 0;
1120 NumIntRegs = 0;
1121 NumXMMRegs = 0;
1122 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1123 std::vector<SDOperand> MemOpChains;
1124 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1125 for (unsigned i = 0; i != NumOps; ++i) {
1126 SDOperand Arg = Op.getOperand(5+2*i);
1127 MVT::ValueType ArgVT = Arg.getValueType();
1128
1129 switch (ArgVT) {
1130 default: assert(0 && "Unexpected ValueType for argument!");
1131 case MVT::i8:
1132 case MVT::i16:
1133 case MVT::i32:
1134 case MVT::i64:
1135 if (NumIntRegs < 6) {
1136 unsigned Reg = 0;
1137 switch (ArgVT) {
1138 default: break;
1139 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1140 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1141 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1142 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1143 }
1144 RegsToPass.push_back(std::make_pair(Reg, Arg));
1145 ++NumIntRegs;
1146 } else {
1147 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1148 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001149 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001150 ArgOffset += 8;
1151 }
1152 break;
1153 case MVT::f32:
1154 case MVT::f64:
1155 case MVT::v16i8:
1156 case MVT::v8i16:
1157 case MVT::v4i32:
1158 case MVT::v2i64:
1159 case MVT::v4f32:
1160 case MVT::v2f64:
1161 if (NumXMMRegs < 8) {
1162 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1163 NumXMMRegs++;
1164 } else {
1165 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1166 // XMM arguments have to be aligned on 16-byte boundary.
1167 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1168 }
1169 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1170 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001171 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001172 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1173 ArgOffset += 8;
1174 else
1175 ArgOffset += 16;
1176 }
1177 }
1178 }
1179
1180 if (!MemOpChains.empty())
1181 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1182 &MemOpChains[0], MemOpChains.size());
1183
1184 // Build a sequence of copy-to-reg nodes chained together with token chain
1185 // and flag operands which copy the outgoing args into registers.
1186 SDOperand InFlag;
1187 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1188 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1189 InFlag);
1190 InFlag = Chain.getValue(1);
1191 }
1192
1193 if (isVarArg) {
1194 // From AMD64 ABI document:
1195 // For calls that may call functions that use varargs or stdargs
1196 // (prototype-less calls or calls to functions containing ellipsis (...) in
1197 // the declaration) %al is used as hidden argument to specify the number
1198 // of SSE registers used. The contents of %al do not need to match exactly
1199 // the number of registers, but must be an ubound on the number of SSE
1200 // registers used and is in the range 0 - 8 inclusive.
1201 Chain = DAG.getCopyToReg(Chain, X86::AL,
1202 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1203 InFlag = Chain.getValue(1);
1204 }
1205
1206 // If the callee is a GlobalAddress node (quite common, every direct call is)
1207 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001208 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001209 // We should use extra load for direct calls to dllimported functions in
1210 // non-JIT mode.
1211 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1212 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001213 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1214 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001215 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1216
1217 std::vector<MVT::ValueType> NodeTys;
1218 NodeTys.push_back(MVT::Other); // Returns a chain
1219 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1220 std::vector<SDOperand> Ops;
1221 Ops.push_back(Chain);
1222 Ops.push_back(Callee);
1223
1224 // Add argument registers to the end of the list so that they are known live
1225 // into the call.
1226 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001227 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001228 RegsToPass[i].second.getValueType()));
1229
1230 if (InFlag.Val)
1231 Ops.push_back(InFlag);
1232
1233 // FIXME: Do not generate X86ISD::TAILCALL for now.
1234 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1235 NodeTys, &Ops[0], Ops.size());
1236 InFlag = Chain.getValue(1);
1237
1238 NodeTys.clear();
1239 NodeTys.push_back(MVT::Other); // Returns a chain
1240 if (RetVT != MVT::Other)
1241 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1242 Ops.clear();
1243 Ops.push_back(Chain);
1244 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1245 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1246 Ops.push_back(InFlag);
1247 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1248 if (RetVT != MVT::Other)
1249 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001250
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001251 std::vector<SDOperand> ResultVals;
1252 NodeTys.clear();
1253 switch (RetVT) {
1254 default: assert(0 && "Unknown value type to return!");
1255 case MVT::Other: break;
1256 case MVT::i8:
1257 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1258 ResultVals.push_back(Chain.getValue(0));
1259 NodeTys.push_back(MVT::i8);
1260 break;
1261 case MVT::i16:
1262 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1263 ResultVals.push_back(Chain.getValue(0));
1264 NodeTys.push_back(MVT::i16);
1265 break;
1266 case MVT::i32:
1267 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1268 ResultVals.push_back(Chain.getValue(0));
1269 NodeTys.push_back(MVT::i32);
1270 break;
1271 case MVT::i64:
1272 if (Op.Val->getValueType(1) == MVT::i64) {
1273 // FIXME: __int128 support?
1274 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1275 ResultVals.push_back(Chain.getValue(0));
1276 Chain = DAG.getCopyFromReg(Chain, X86::RDX, MVT::i64,
1277 Chain.getValue(2)).getValue(1);
1278 ResultVals.push_back(Chain.getValue(0));
1279 NodeTys.push_back(MVT::i64);
1280 } else {
1281 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1282 ResultVals.push_back(Chain.getValue(0));
1283 }
1284 NodeTys.push_back(MVT::i64);
1285 break;
1286 case MVT::f32:
1287 case MVT::f64:
1288 case MVT::v16i8:
1289 case MVT::v8i16:
1290 case MVT::v4i32:
1291 case MVT::v2i64:
1292 case MVT::v4f32:
1293 case MVT::v2f64:
1294 // FIXME: long double support?
1295 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1296 ResultVals.push_back(Chain.getValue(0));
1297 NodeTys.push_back(RetVT);
1298 break;
1299 }
1300
1301 // If the function returns void, just return the chain.
1302 if (ResultVals.empty())
1303 return Chain;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001304
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001305 // Otherwise, merge everything together with a MERGE_VALUES node.
1306 NodeTys.push_back(MVT::Other);
1307 ResultVals.push_back(Chain);
1308 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1309 &ResultVals[0], ResultVals.size());
1310 return Res.getValue(Op.ResNo);
1311}
1312
Chris Lattner76ac0682005-11-15 00:40:23 +00001313//===----------------------------------------------------------------------===//
1314// Fast Calling Convention implementation
1315//===----------------------------------------------------------------------===//
1316//
1317// The X86 'fast' calling convention passes up to two integer arguments in
1318// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1319// and requires that the callee pop its arguments off the stack (allowing proper
1320// tail calls), and has the same return value conventions as C calling convs.
1321//
1322// This calling convention always arranges for the callee pop value to be 8n+4
1323// bytes, which is needed for tail recursion elimination and stack alignment
1324// reasons.
1325//
1326// Note that this can be enhanced in the future to pass fp vals in registers
1327// (when we have a global fp allocator) and do other tricks.
1328//
1329
Evan Cheng89001ad2006-04-27 08:31:10 +00001330/// HowToPassFastCCArgument - Returns how an formal argument of the specified
1331/// type should be passed. If it is through stack, returns the size of the stack
Evan Cheng763f9b02006-05-26 18:25:43 +00001332/// slot; if it is through integer or XMM register, returns the number of
Evan Cheng89001ad2006-04-27 08:31:10 +00001333/// integer or XMM registers are needed.
Evan Cheng48940d12006-04-27 01:32:22 +00001334static void
Evan Cheng89001ad2006-04-27 08:31:10 +00001335HowToPassFastCCArgument(MVT::ValueType ObjectVT,
1336 unsigned NumIntRegs, unsigned NumXMMRegs,
1337 unsigned &ObjSize, unsigned &ObjIntRegs,
1338 unsigned &ObjXMMRegs) {
Evan Cheng48940d12006-04-27 01:32:22 +00001339 ObjSize = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +00001340 ObjIntRegs = 0;
1341 ObjXMMRegs = 0;
Evan Cheng48940d12006-04-27 01:32:22 +00001342
1343 switch (ObjectVT) {
1344 default: assert(0 && "Unhandled argument type!");
Evan Cheng48940d12006-04-27 01:32:22 +00001345 case MVT::i8:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001346#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001347 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001348 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001349 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001350#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001351 ObjSize = 1;
1352 break;
1353 case MVT::i16:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001354#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001355 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001356 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001357 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001358#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001359 ObjSize = 2;
1360 break;
1361 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001362#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001363 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001364 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001365 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001366#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001367 ObjSize = 4;
1368 break;
1369 case MVT::i64:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001370#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001371 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng24eb3f42006-04-27 05:35:28 +00001372 ObjIntRegs = 2;
Evan Cheng48940d12006-04-27 01:32:22 +00001373 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng24eb3f42006-04-27 05:35:28 +00001374 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001375 ObjSize = 4;
1376 } else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001377#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001378 ObjSize = 8;
1379 case MVT::f32:
1380 ObjSize = 4;
1381 break;
1382 case MVT::f64:
1383 ObjSize = 8;
1384 break;
Evan Cheng89001ad2006-04-27 08:31:10 +00001385 case MVT::v16i8:
1386 case MVT::v8i16:
1387 case MVT::v4i32:
1388 case MVT::v2i64:
1389 case MVT::v4f32:
1390 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +00001391 if (NumXMMRegs < 4)
Evan Cheng89001ad2006-04-27 08:31:10 +00001392 ObjXMMRegs = 1;
1393 else
1394 ObjSize = 16;
1395 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001396 }
1397}
1398
Evan Cheng17e734f2006-05-23 21:06:34 +00001399SDOperand
1400X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
1401 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001402 MachineFunction &MF = DAG.getMachineFunction();
1403 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001404 SDOperand Root = Op.getOperand(0);
1405 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001406
Evan Cheng48940d12006-04-27 01:32:22 +00001407 // Add DAG nodes to load the arguments... On entry to a function the stack
1408 // frame looks like this:
1409 //
1410 // [ESP] -- return address
1411 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001412 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001413 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001414 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1415
1416 // Keep track of the number of integer regs passed so far. This can be either
1417 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
1418 // used).
1419 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001420 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001421
1422 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001423 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001424 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001425
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001426 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001427 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1428 unsigned ArgIncrement = 4;
1429 unsigned ObjSize = 0;
1430 unsigned ObjIntRegs = 0;
1431 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001432
Evan Cheng17e734f2006-05-23 21:06:34 +00001433 HowToPassFastCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1434 ObjSize, ObjIntRegs, ObjXMMRegs);
Evan Chenga01e7992006-05-26 18:39:59 +00001435 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001436 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001437
Evan Cheng2489ccd2006-06-01 00:30:39 +00001438 unsigned Reg = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001439 SDOperand ArgValue;
1440 if (ObjIntRegs || ObjXMMRegs) {
1441 switch (ObjectVT) {
1442 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001443 case MVT::i8:
1444 Reg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
1445 X86::GR8RegisterClass);
1446 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i8);
1447 break;
1448 case MVT::i16:
1449 Reg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
1450 X86::GR16RegisterClass);
1451 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i16);
1452 break;
1453 case MVT::i32:
1454 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
1455 X86::GR32RegisterClass);
1456 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1457 break;
1458 case MVT::i64:
1459 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
1460 X86::GR32RegisterClass);
1461 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1462 if (ObjIntRegs == 2) {
1463 Reg = AddLiveIn(MF, X86::EDX, X86::GR32RegisterClass);
1464 SDOperand ArgValue2 = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1465 ArgValue= DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
Evan Cheng24eb3f42006-04-27 05:35:28 +00001466 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001467 break;
1468 case MVT::v16i8:
1469 case MVT::v8i16:
1470 case MVT::v4i32:
1471 case MVT::v2i64:
1472 case MVT::v4f32:
1473 case MVT::v2f64:
1474 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1475 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1476 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001477 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001478 NumIntRegs += ObjIntRegs;
1479 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001480 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001481
1482 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001483 // XMM arguments have to be aligned on 16-byte boundary.
1484 if (ObjSize == 16)
1485 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001486 // Create the SelectionDAG nodes corresponding to a load from this
1487 // parameter.
1488 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1489 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1490 if (ObjectVT == MVT::i64 && ObjIntRegs) {
1491 SDOperand ArgValue2 = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
Evan Chenge71fe34d2006-10-09 20:57:25 +00001492 NULL, 0);
Evan Cheng17e734f2006-05-23 21:06:34 +00001493 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
1494 } else
Evan Chenge71fe34d2006-10-09 20:57:25 +00001495 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng17e734f2006-05-23 21:06:34 +00001496 ArgOffset += ArgIncrement; // Move on to the next argument.
1497 }
1498
1499 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001500 }
1501
Evan Cheng17e734f2006-05-23 21:06:34 +00001502 ArgValues.push_back(Root);
1503
Chris Lattner76ac0682005-11-15 00:40:23 +00001504 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1505 // arguments and the arguments after the retaddr has been pushed are aligned.
1506 if ((ArgOffset & 7) == 0)
1507 ArgOffset += 4;
1508
1509 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001510 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001511 ReturnAddrIndex = 0; // No return address slot generated yet.
1512 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1513 BytesCallerReserves = 0;
1514
1515 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001516 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001517 default: assert(0 && "Unknown type!");
1518 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001519 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001520 case MVT::i8:
1521 case MVT::i16:
1522 case MVT::i32:
1523 MF.addLiveOut(X86::EAX);
1524 break;
1525 case MVT::i64:
1526 MF.addLiveOut(X86::EAX);
1527 MF.addLiveOut(X86::EDX);
1528 break;
1529 case MVT::f32:
1530 case MVT::f64:
1531 MF.addLiveOut(X86::ST0);
1532 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001533 case MVT::v16i8:
1534 case MVT::v8i16:
1535 case MVT::v4i32:
1536 case MVT::v2i64:
1537 case MVT::v4f32:
1538 case MVT::v2f64:
Evan Cheng88decde2006-04-28 21:29:37 +00001539 MF.addLiveOut(X86::XMM0);
1540 break;
1541 }
Evan Cheng88decde2006-04-28 21:29:37 +00001542
Evan Cheng17e734f2006-05-23 21:06:34 +00001543 // Return the new list of results.
1544 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1545 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001546 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001547}
1548
Chris Lattner104aa5d2006-09-26 03:57:53 +00001549SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
1550 bool isFastCall) {
Evan Cheng2a330942006-05-25 00:59:30 +00001551 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001552 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1553 SDOperand Callee = Op.getOperand(4);
1554 MVT::ValueType RetVT= Op.Val->getValueType(0);
1555 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1556
Chris Lattner76ac0682005-11-15 00:40:23 +00001557 // Count how many bytes are to be pushed on the stack.
1558 unsigned NumBytes = 0;
1559
1560 // Keep track of the number of integer regs passed so far. This can be either
1561 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
1562 // used).
1563 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001564 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001565
Evan Cheng2a330942006-05-25 00:59:30 +00001566 static const unsigned GPRArgRegs[][2] = {
1567 { X86::AL, X86::DL },
1568 { X86::AX, X86::DX },
1569 { X86::EAX, X86::EDX }
1570 };
Reid Spencerde46e482006-11-02 20:25:50 +00001571#if 0
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001572 static const unsigned FastCallGPRArgRegs[][2] = {
1573 { X86::CL, X86::DL },
1574 { X86::CX, X86::DX },
1575 { X86::ECX, X86::EDX }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001576 };
Reid Spencerde46e482006-11-02 20:25:50 +00001577#endif
Evan Cheng2a330942006-05-25 00:59:30 +00001578 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001579 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001580 };
1581
1582 for (unsigned i = 0; i != NumOps; ++i) {
1583 SDOperand Arg = Op.getOperand(5+2*i);
1584
1585 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001586 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001587 case MVT::i8:
1588 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001589 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001590 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1591 if (NumIntRegs < MaxNumIntRegs) {
1592 ++NumIntRegs;
1593 break;
1594 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001595 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001596 case MVT::f32:
1597 NumBytes += 4;
1598 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001599 case MVT::f64:
1600 NumBytes += 8;
1601 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001602 case MVT::v16i8:
1603 case MVT::v8i16:
1604 case MVT::v4i32:
1605 case MVT::v2i64:
1606 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001607 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001608 if (isFastCall) {
1609 assert(0 && "Unknown value type!");
1610 } else {
1611 if (NumXMMRegs < 4)
1612 NumXMMRegs++;
1613 else {
1614 // XMM arguments have to be aligned on 16-byte boundary.
1615 NumBytes = ((NumBytes + 15) / 16) * 16;
1616 NumBytes += 16;
1617 }
1618 }
1619 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001620 }
Evan Cheng2a330942006-05-25 00:59:30 +00001621 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001622
1623 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1624 // arguments and the arguments after the retaddr has been pushed are aligned.
1625 if ((NumBytes & 7) == 0)
1626 NumBytes += 4;
1627
Chris Lattner62c34842006-02-13 09:00:43 +00001628 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001629
1630 // Arguments go on the stack in reverse order, as specified by the ABI.
1631 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001632 NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001633 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1634 std::vector<SDOperand> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001635 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001636 for (unsigned i = 0; i != NumOps; ++i) {
1637 SDOperand Arg = Op.getOperand(5+2*i);
1638
1639 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001640 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001641 case MVT::i8:
1642 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001643 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001644 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1645 if (NumIntRegs < MaxNumIntRegs) {
1646 RegsToPass.push_back(
1647 std::make_pair(GPRArgRegs[Arg.getValueType()-MVT::i8][NumIntRegs],
1648 Arg));
1649 ++NumIntRegs;
1650 break;
1651 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001652 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001653 case MVT::f32: {
1654 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001655 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001656 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001657 ArgOffset += 4;
1658 break;
1659 }
Evan Cheng2a330942006-05-25 00:59:30 +00001660 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001661 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001662 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001663 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001664 ArgOffset += 8;
1665 break;
1666 }
Evan Cheng2a330942006-05-25 00:59:30 +00001667 case MVT::v16i8:
1668 case MVT::v8i16:
1669 case MVT::v4i32:
1670 case MVT::v2i64:
1671 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001672 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001673 if (isFastCall) {
1674 assert(0 && "Unexpected ValueType for argument!");
1675 } else {
1676 if (NumXMMRegs < 4) {
1677 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1678 NumXMMRegs++;
1679 } else {
1680 // XMM arguments have to be aligned on 16-byte boundary.
1681 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1682 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1683 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001684 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001685 ArgOffset += 16;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001686 }
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001687 }
1688 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001689 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001690 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001691
Evan Cheng2a330942006-05-25 00:59:30 +00001692 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001693 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1694 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001695
Nate Begeman7e5496d2006-02-17 00:03:04 +00001696 // Build a sequence of copy-to-reg nodes chained together with token chain
1697 // and flag operands which copy the outgoing args into registers.
1698 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001699 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1700 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1701 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001702 InFlag = Chain.getValue(1);
1703 }
1704
Evan Cheng2a330942006-05-25 00:59:30 +00001705 // If the callee is a GlobalAddress node (quite common, every direct call is)
1706 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001707 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001708 // We should use extra load for direct calls to dllimported functions in
1709 // non-JIT mode.
1710 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1711 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001712 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1713 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001714 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1715
Nate Begeman7e5496d2006-02-17 00:03:04 +00001716 std::vector<MVT::ValueType> NodeTys;
1717 NodeTys.push_back(MVT::Other); // Returns a chain
1718 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1719 std::vector<SDOperand> Ops;
1720 Ops.push_back(Chain);
1721 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001722
1723 // Add argument registers to the end of the list so that they are known live
1724 // into the call.
1725 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001726 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001727 RegsToPass[i].second.getValueType()));
1728
Nate Begeman7e5496d2006-02-17 00:03:04 +00001729 if (InFlag.Val)
1730 Ops.push_back(InFlag);
1731
1732 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001733 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001734 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001735 InFlag = Chain.getValue(1);
1736
1737 NodeTys.clear();
1738 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +00001739 if (RetVT != MVT::Other)
1740 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +00001741 Ops.clear();
1742 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001743 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1744 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001745 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001746 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001747 if (RetVT != MVT::Other)
1748 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001749
Evan Cheng2a330942006-05-25 00:59:30 +00001750 std::vector<SDOperand> ResultVals;
1751 NodeTys.clear();
1752 switch (RetVT) {
1753 default: assert(0 && "Unknown value type to return!");
1754 case MVT::Other: break;
1755 case MVT::i8:
1756 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1757 ResultVals.push_back(Chain.getValue(0));
1758 NodeTys.push_back(MVT::i8);
1759 break;
1760 case MVT::i16:
1761 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1762 ResultVals.push_back(Chain.getValue(0));
1763 NodeTys.push_back(MVT::i16);
1764 break;
1765 case MVT::i32:
1766 if (Op.Val->getValueType(1) == MVT::i32) {
1767 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1768 ResultVals.push_back(Chain.getValue(0));
1769 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
1770 Chain.getValue(2)).getValue(1);
1771 ResultVals.push_back(Chain.getValue(0));
1772 NodeTys.push_back(MVT::i32);
1773 } else {
1774 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1775 ResultVals.push_back(Chain.getValue(0));
Evan Cheng172fce72006-01-06 00:43:03 +00001776 }
Evan Cheng2a330942006-05-25 00:59:30 +00001777 NodeTys.push_back(MVT::i32);
1778 break;
1779 case MVT::v16i8:
1780 case MVT::v8i16:
1781 case MVT::v4i32:
1782 case MVT::v2i64:
1783 case MVT::v4f32:
1784 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001785 if (isFastCall) {
1786 assert(0 && "Unknown value type to return!");
1787 } else {
1788 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1789 ResultVals.push_back(Chain.getValue(0));
1790 NodeTys.push_back(RetVT);
1791 }
1792 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001793 case MVT::f32:
1794 case MVT::f64: {
1795 std::vector<MVT::ValueType> Tys;
1796 Tys.push_back(MVT::f64);
1797 Tys.push_back(MVT::Other);
1798 Tys.push_back(MVT::Flag);
1799 std::vector<SDOperand> Ops;
1800 Ops.push_back(Chain);
1801 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001802 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
1803 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001804 Chain = RetVal.getValue(1);
1805 InFlag = RetVal.getValue(2);
1806 if (X86ScalarSSE) {
1807 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1808 // shouldn't be necessary except that RFP cannot be live across
1809 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1810 MachineFunction &MF = DAG.getMachineFunction();
1811 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1812 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1813 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001814 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001815 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001816 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001817 Ops.push_back(RetVal);
1818 Ops.push_back(StackSlot);
1819 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001820 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001821 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001822 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001823 Chain = RetVal.getValue(1);
1824 }
Evan Cheng172fce72006-01-06 00:43:03 +00001825
Evan Cheng2a330942006-05-25 00:59:30 +00001826 if (RetVT == MVT::f32 && !X86ScalarSSE)
1827 // FIXME: we would really like to remember that this FP_ROUND
1828 // operation is okay to eliminate if we allow excess FP precision.
1829 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1830 ResultVals.push_back(RetVal);
1831 NodeTys.push_back(RetVT);
1832 break;
1833 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001834 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001835
Evan Cheng2a330942006-05-25 00:59:30 +00001836
1837 // If the function returns void, just return the chain.
1838 if (ResultVals.empty())
1839 return Chain;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001840
Evan Cheng2a330942006-05-25 00:59:30 +00001841 // Otherwise, merge everything together with a MERGE_VALUES node.
1842 NodeTys.push_back(MVT::Other);
1843 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001844 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1845 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001846 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001847}
1848
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001849//===----------------------------------------------------------------------===//
1850// StdCall Calling Convention implementation
1851//===----------------------------------------------------------------------===//
1852// StdCall calling convention seems to be standard for many Windows' API
1853// routines and around. It differs from C calling convention just a little:
1854// callee should clean up the stack, not caller. Symbols should be also
1855// decorated in some fancy way :) It doesn't support any vector arguments.
1856
1857/// HowToPassStdCallCCArgument - Returns how an formal argument of the specified
1858/// type should be passed. Returns the size of the stack slot
1859static void
1860HowToPassStdCallCCArgument(MVT::ValueType ObjectVT, unsigned &ObjSize) {
1861 switch (ObjectVT) {
1862 default: assert(0 && "Unhandled argument type!");
1863 case MVT::i8: ObjSize = 1; break;
1864 case MVT::i16: ObjSize = 2; break;
1865 case MVT::i32: ObjSize = 4; break;
1866 case MVT::i64: ObjSize = 8; break;
1867 case MVT::f32: ObjSize = 4; break;
1868 case MVT::f64: ObjSize = 8; break;
1869 }
1870}
1871
1872SDOperand X86TargetLowering::LowerStdCallCCArguments(SDOperand Op,
1873 SelectionDAG &DAG) {
1874 unsigned NumArgs = Op.Val->getNumValues() - 1;
1875 MachineFunction &MF = DAG.getMachineFunction();
1876 MachineFrameInfo *MFI = MF.getFrameInfo();
1877 SDOperand Root = Op.getOperand(0);
1878 std::vector<SDOperand> ArgValues;
1879
1880 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1881 // the stack frame looks like this:
1882 //
1883 // [ESP] -- return address
1884 // [ESP + 4] -- first argument (leftmost lexically)
1885 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
1886 // ...
1887 //
1888 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1889 for (unsigned i = 0; i < NumArgs; ++i) {
1890 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1891 unsigned ArgIncrement = 4;
1892 unsigned ObjSize = 0;
1893 HowToPassStdCallCCArgument(ObjectVT, ObjSize);
1894 if (ObjSize > 4)
1895 ArgIncrement = ObjSize;
1896
1897 SDOperand ArgValue;
1898 // Create the frame index object for this incoming parameter...
1899 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1900 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001901 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001902 ArgValues.push_back(ArgValue);
1903 ArgOffset += ArgIncrement; // Move on to the next argument...
1904 }
1905
1906 ArgValues.push_back(Root);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001907
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001908 // If the function takes variable number of arguments, make a frame index for
1909 // the start of the first vararg value... for expansion of llvm.va_start.
1910 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1911 if (isVarArg) {
1912 BytesToPopOnReturn = 0; // Callee pops nothing.
1913 BytesCallerReserves = ArgOffset;
1914 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1915 } else {
1916 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
1917 BytesCallerReserves = 0;
1918 }
1919 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
1920 ReturnAddrIndex = 0; // No return address slot generated yet.
1921
1922 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001923
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001924 // Return the new list of results.
1925 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1926 Op.Val->value_end());
1927 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
1928}
1929
1930
1931SDOperand X86TargetLowering::LowerStdCallCCCallTo(SDOperand Op,
1932 SelectionDAG &DAG) {
1933 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001934 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1935 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1936 SDOperand Callee = Op.getOperand(4);
1937 MVT::ValueType RetVT= Op.Val->getValueType(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001938 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1939
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001940 // Count how many bytes are to be pushed on the stack.
1941 unsigned NumBytes = 0;
1942 for (unsigned i = 0; i != NumOps; ++i) {
1943 SDOperand Arg = Op.getOperand(5+2*i);
1944
1945 switch (Arg.getValueType()) {
1946 default: assert(0 && "Unexpected ValueType for argument!");
1947 case MVT::i8:
1948 case MVT::i16:
1949 case MVT::i32:
1950 case MVT::f32:
1951 NumBytes += 4;
1952 break;
1953 case MVT::i64:
1954 case MVT::f64:
1955 NumBytes += 8;
1956 break;
1957 }
1958 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001959
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001960 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1961
1962 // Arguments go on the stack in reverse order, as specified by the ABI.
1963 unsigned ArgOffset = 0;
1964 std::vector<SDOperand> MemOpChains;
1965 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1966 for (unsigned i = 0; i != NumOps; ++i) {
1967 SDOperand Arg = Op.getOperand(5+2*i);
1968
1969 switch (Arg.getValueType()) {
1970 default: assert(0 && "Unexpected ValueType for argument!");
1971 case MVT::i8:
1972 case MVT::i16: {
1973 // Promote the integer to 32 bits. If the input type is signed use a
1974 // sign extend, otherwise use a zero extend.
1975 unsigned ExtOp =
1976 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue() ?
1977 ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1978 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
1979 }
1980 // Fallthrough
1981
1982 case MVT::i32:
1983 case MVT::f32: {
1984 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1985 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001986 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001987 ArgOffset += 4;
1988 break;
1989 }
1990 case MVT::i64:
1991 case MVT::f64: {
1992 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1993 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001994 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001995 ArgOffset += 8;
1996 break;
1997 }
1998 }
1999 }
2000
2001 if (!MemOpChains.empty())
2002 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2003 &MemOpChains[0], MemOpChains.size());
2004
2005 // If the callee is a GlobalAddress node (quite common, every direct call is)
2006 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00002007 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00002008 // We should use extra load for direct calls to dllimported functions in
2009 // non-JIT mode.
2010 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
2011 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00002012 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
2013 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002014 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
2015
2016 std::vector<MVT::ValueType> NodeTys;
2017 NodeTys.push_back(MVT::Other); // Returns a chain
2018 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2019 std::vector<SDOperand> Ops;
2020 Ops.push_back(Chain);
2021 Ops.push_back(Callee);
2022
2023 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
2024 NodeTys, &Ops[0], Ops.size());
2025 SDOperand InFlag = Chain.getValue(1);
2026
2027 // Create the CALLSEQ_END node.
2028 unsigned NumBytesForCalleeToPush;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002029
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002030 if (isVarArg) {
2031 NumBytesForCalleeToPush = 0;
2032 } else {
2033 NumBytesForCalleeToPush = NumBytes;
2034 }
2035
2036 NodeTys.clear();
2037 NodeTys.push_back(MVT::Other); // Returns a chain
2038 if (RetVT != MVT::Other)
2039 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2040 Ops.clear();
2041 Ops.push_back(Chain);
2042 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
2043 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
2044 Ops.push_back(InFlag);
2045 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
2046 if (RetVT != MVT::Other)
2047 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002048
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002049 std::vector<SDOperand> ResultVals;
2050 NodeTys.clear();
2051 switch (RetVT) {
2052 default: assert(0 && "Unknown value type to return!");
2053 case MVT::Other: break;
2054 case MVT::i8:
2055 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
2056 ResultVals.push_back(Chain.getValue(0));
2057 NodeTys.push_back(MVT::i8);
2058 break;
2059 case MVT::i16:
2060 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
2061 ResultVals.push_back(Chain.getValue(0));
2062 NodeTys.push_back(MVT::i16);
2063 break;
2064 case MVT::i32:
2065 if (Op.Val->getValueType(1) == MVT::i32) {
2066 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
2067 ResultVals.push_back(Chain.getValue(0));
2068 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
2069 Chain.getValue(2)).getValue(1);
2070 ResultVals.push_back(Chain.getValue(0));
2071 NodeTys.push_back(MVT::i32);
2072 } else {
2073 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
2074 ResultVals.push_back(Chain.getValue(0));
2075 }
2076 NodeTys.push_back(MVT::i32);
2077 break;
2078 case MVT::f32:
2079 case MVT::f64: {
2080 std::vector<MVT::ValueType> Tys;
2081 Tys.push_back(MVT::f64);
2082 Tys.push_back(MVT::Other);
2083 Tys.push_back(MVT::Flag);
2084 std::vector<SDOperand> Ops;
2085 Ops.push_back(Chain);
2086 Ops.push_back(InFlag);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002087 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002088 &Ops[0], Ops.size());
2089 Chain = RetVal.getValue(1);
2090 InFlag = RetVal.getValue(2);
2091 if (X86ScalarSSE) {
2092 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
2093 // shouldn't be necessary except that RFP cannot be live across
2094 // multiple blocks. When stackifier is fixed, they can be uncoupled.
2095 MachineFunction &MF = DAG.getMachineFunction();
2096 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2097 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
2098 Tys.clear();
2099 Tys.push_back(MVT::Other);
2100 Ops.clear();
2101 Ops.push_back(Chain);
2102 Ops.push_back(RetVal);
2103 Ops.push_back(StackSlot);
2104 Ops.push_back(DAG.getValueType(RetVT));
2105 Ops.push_back(InFlag);
2106 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00002107 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002108 Chain = RetVal.getValue(1);
2109 }
2110
2111 if (RetVT == MVT::f32 && !X86ScalarSSE)
2112 // FIXME: we would really like to remember that this FP_ROUND
2113 // operation is okay to eliminate if we allow excess FP precision.
2114 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
2115 ResultVals.push_back(RetVal);
2116 NodeTys.push_back(RetVT);
2117 break;
2118 }
2119 }
2120
2121 // If the function returns void, just return the chain.
2122 if (ResultVals.empty())
2123 return Chain;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002124
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002125 // Otherwise, merge everything together with a MERGE_VALUES node.
2126 NodeTys.push_back(MVT::Other);
2127 ResultVals.push_back(Chain);
2128 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
2129 &ResultVals[0], ResultVals.size());
2130 return Res.getValue(Op.ResNo);
2131}
2132
2133//===----------------------------------------------------------------------===//
2134// FastCall Calling Convention implementation
2135//===----------------------------------------------------------------------===//
2136//
2137// The X86 'fastcall' calling convention passes up to two integer arguments in
2138// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
2139// and requires that the callee pop its arguments off the stack (allowing proper
2140// tail calls), and has the same return value conventions as C calling convs.
2141//
2142// This calling convention always arranges for the callee pop value to be 8n+4
2143// bytes, which is needed for tail recursion elimination and stack alignment
2144// reasons.
2145//
2146
2147/// HowToPassFastCallCCArgument - Returns how an formal argument of the
2148/// specified type should be passed. If it is through stack, returns the size of
2149/// the stack slot; if it is through integer register, returns the number of
2150/// integer registers are needed.
2151static void
2152HowToPassFastCallCCArgument(MVT::ValueType ObjectVT,
2153 unsigned NumIntRegs,
2154 unsigned &ObjSize,
2155 unsigned &ObjIntRegs)
2156{
2157 ObjSize = 0;
2158 ObjIntRegs = 0;
2159
2160 switch (ObjectVT) {
2161 default: assert(0 && "Unhandled argument type!");
2162 case MVT::i8:
2163 if (NumIntRegs < 2)
2164 ObjIntRegs = 1;
2165 else
2166 ObjSize = 1;
2167 break;
2168 case MVT::i16:
2169 if (NumIntRegs < 2)
2170 ObjIntRegs = 1;
2171 else
2172 ObjSize = 2;
2173 break;
2174 case MVT::i32:
2175 if (NumIntRegs < 2)
2176 ObjIntRegs = 1;
2177 else
2178 ObjSize = 4;
2179 break;
2180 case MVT::i64:
2181 if (NumIntRegs+2 <= 2) {
2182 ObjIntRegs = 2;
2183 } else if (NumIntRegs+1 <= 2) {
2184 ObjIntRegs = 1;
2185 ObjSize = 4;
2186 } else
2187 ObjSize = 8;
2188 case MVT::f32:
2189 ObjSize = 4;
2190 break;
2191 case MVT::f64:
2192 ObjSize = 8;
2193 break;
2194 }
2195}
2196
2197SDOperand
2198X86TargetLowering::LowerFastCallCCArguments(SDOperand Op, SelectionDAG &DAG) {
2199 unsigned NumArgs = Op.Val->getNumValues()-1;
2200 MachineFunction &MF = DAG.getMachineFunction();
2201 MachineFrameInfo *MFI = MF.getFrameInfo();
2202 SDOperand Root = Op.getOperand(0);
2203 std::vector<SDOperand> ArgValues;
2204
2205 // Add DAG nodes to load the arguments... On entry to a function the stack
2206 // frame looks like this:
2207 //
2208 // [ESP] -- return address
2209 // [ESP + 4] -- first nonreg argument (leftmost lexically)
2210 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
2211 // ...
2212 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
2213
2214 // Keep track of the number of integer regs passed so far. This can be either
2215 // 0 (neither ECX or EDX used), 1 (ECX is used) or 2 (ECX and EDX are both
2216 // used).
2217 unsigned NumIntRegs = 0;
2218
2219 for (unsigned i = 0; i < NumArgs; ++i) {
2220 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
2221 unsigned ArgIncrement = 4;
2222 unsigned ObjSize = 0;
2223 unsigned ObjIntRegs = 0;
2224
2225 HowToPassFastCallCCArgument(ObjectVT, NumIntRegs, ObjSize, ObjIntRegs);
2226 if (ObjSize > 4)
2227 ArgIncrement = ObjSize;
2228
2229 unsigned Reg = 0;
2230 SDOperand ArgValue;
2231 if (ObjIntRegs) {
2232 switch (ObjectVT) {
2233 default: assert(0 && "Unhandled argument type!");
2234 case MVT::i8:
2235 Reg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::CL,
2236 X86::GR8RegisterClass);
2237 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i8);
2238 break;
2239 case MVT::i16:
2240 Reg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::CX,
2241 X86::GR16RegisterClass);
2242 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i16);
2243 break;
2244 case MVT::i32:
2245 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::ECX,
2246 X86::GR32RegisterClass);
2247 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
2248 break;
2249 case MVT::i64:
2250 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::ECX,
2251 X86::GR32RegisterClass);
2252 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
2253 if (ObjIntRegs == 2) {
2254 Reg = AddLiveIn(MF, X86::EDX, X86::GR32RegisterClass);
2255 SDOperand ArgValue2 = DAG.getCopyFromReg(Root, Reg, MVT::i32);
2256 ArgValue= DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
2257 }
2258 break;
2259 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002260
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002261 NumIntRegs += ObjIntRegs;
2262 }
2263
2264 if (ObjSize) {
2265 // Create the SelectionDAG nodes corresponding to a load from this
2266 // parameter.
2267 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
2268 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
2269 if (ObjectVT == MVT::i64 && ObjIntRegs) {
2270 SDOperand ArgValue2 = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
Evan Chenge71fe34d2006-10-09 20:57:25 +00002271 NULL, 0);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002272 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
2273 } else
Evan Chenge71fe34d2006-10-09 20:57:25 +00002274 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002275 ArgOffset += ArgIncrement; // Move on to the next argument.
2276 }
2277
2278 ArgValues.push_back(ArgValue);
2279 }
2280
2281 ArgValues.push_back(Root);
2282
2283 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
2284 // arguments and the arguments after the retaddr has been pushed are aligned.
2285 if ((ArgOffset & 7) == 0)
2286 ArgOffset += 4;
2287
2288 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
2289 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
2290 ReturnAddrIndex = 0; // No return address slot generated yet.
2291 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
2292 BytesCallerReserves = 0;
2293
2294 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
2295
2296 // Finally, inform the code generator which regs we return values in.
2297 switch (getValueType(MF.getFunction()->getReturnType())) {
2298 default: assert(0 && "Unknown type!");
2299 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00002300 case MVT::i1:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002301 case MVT::i8:
2302 case MVT::i16:
2303 case MVT::i32:
2304 MF.addLiveOut(X86::ECX);
2305 break;
2306 case MVT::i64:
2307 MF.addLiveOut(X86::ECX);
2308 MF.addLiveOut(X86::EDX);
2309 break;
2310 case MVT::f32:
2311 case MVT::f64:
2312 MF.addLiveOut(X86::ST0);
2313 break;
2314 }
2315
2316 // Return the new list of results.
2317 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
2318 Op.Val->value_end());
2319 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
2320}
2321
Chris Lattner76ac0682005-11-15 00:40:23 +00002322SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
2323 if (ReturnAddrIndex == 0) {
2324 // Set up a frame object for the return address.
2325 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002326 if (Subtarget->is64Bit())
2327 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
2328 else
2329 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00002330 }
2331
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002332 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00002333}
2334
2335
2336
2337std::pair<SDOperand, SDOperand> X86TargetLowering::
2338LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
2339 SelectionDAG &DAG) {
2340 SDOperand Result;
2341 if (Depth) // Depths > 0 not supported yet!
2342 Result = DAG.getConstant(0, getPointerTy());
2343 else {
2344 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
2345 if (!isFrameAddress)
2346 // Just load the return address
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002347 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI,
Evan Chenge71fe34d2006-10-09 20:57:25 +00002348 NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00002349 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002350 Result = DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
2351 DAG.getConstant(4, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00002352 }
2353 return std::make_pair(Result, Chain);
2354}
2355
Evan Cheng45df7f82006-01-30 23:41:35 +00002356/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
2357/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00002358/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
2359/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00002360static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00002361 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
2362 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002363 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00002364 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00002365 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2366 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2367 // X > -1 -> X == 0, jump !sign.
2368 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002369 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00002370 return true;
2371 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2372 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002373 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00002374 return true;
2375 }
Chris Lattner7a627672006-09-13 03:22:10 +00002376 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002377
Evan Cheng172fce72006-01-06 00:43:03 +00002378 switch (SetCCOpcode) {
2379 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002380 case ISD::SETEQ: X86CC = X86::COND_E; break;
2381 case ISD::SETGT: X86CC = X86::COND_G; break;
2382 case ISD::SETGE: X86CC = X86::COND_GE; break;
2383 case ISD::SETLT: X86CC = X86::COND_L; break;
2384 case ISD::SETLE: X86CC = X86::COND_LE; break;
2385 case ISD::SETNE: X86CC = X86::COND_NE; break;
2386 case ISD::SETULT: X86CC = X86::COND_B; break;
2387 case ISD::SETUGT: X86CC = X86::COND_A; break;
2388 case ISD::SETULE: X86CC = X86::COND_BE; break;
2389 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002390 }
2391 } else {
2392 // On a floating point condition, the flags are set as follows:
2393 // ZF PF CF op
2394 // 0 | 0 | 0 | X > Y
2395 // 0 | 0 | 1 | X < Y
2396 // 1 | 0 | 0 | X == Y
2397 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00002398 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00002399 switch (SetCCOpcode) {
2400 default: break;
2401 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002402 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002403 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002404 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002405 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002406 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002407 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002408 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002409 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002410 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002411 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002412 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002413 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002414 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002415 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002416 case ISD::SETNE: X86CC = X86::COND_NE; break;
2417 case ISD::SETUO: X86CC = X86::COND_P; break;
2418 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002419 }
Chris Lattner7a627672006-09-13 03:22:10 +00002420 if (Flip)
2421 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00002422 }
Evan Cheng45df7f82006-01-30 23:41:35 +00002423
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002424 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00002425}
2426
Evan Cheng339edad2006-01-11 00:33:36 +00002427/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2428/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002429/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00002430static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00002431 switch (X86CC) {
2432 default:
2433 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002434 case X86::COND_B:
2435 case X86::COND_BE:
2436 case X86::COND_E:
2437 case X86::COND_P:
2438 case X86::COND_A:
2439 case X86::COND_AE:
2440 case X86::COND_NE:
2441 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002442 return true;
2443 }
2444}
2445
Evan Chengc995b452006-04-06 23:23:56 +00002446/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00002447/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00002448static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2449 if (Op.getOpcode() == ISD::UNDEF)
2450 return true;
2451
2452 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00002453 return (Val >= Low && Val < Hi);
2454}
2455
2456/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2457/// true if Op is undef or if its value equal to the specified value.
2458static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2459 if (Op.getOpcode() == ISD::UNDEF)
2460 return true;
2461 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002462}
2463
Evan Cheng68ad48b2006-03-22 18:59:22 +00002464/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2465/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2466bool X86::isPSHUFDMask(SDNode *N) {
2467 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2468
2469 if (N->getNumOperands() != 4)
2470 return false;
2471
2472 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002473 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002474 SDOperand Arg = N->getOperand(i);
2475 if (Arg.getOpcode() == ISD::UNDEF) continue;
2476 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2477 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002478 return false;
2479 }
2480
2481 return true;
2482}
2483
2484/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002485/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002486bool X86::isPSHUFHWMask(SDNode *N) {
2487 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2488
2489 if (N->getNumOperands() != 8)
2490 return false;
2491
2492 // Lower quadword copied in order.
2493 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002494 SDOperand Arg = N->getOperand(i);
2495 if (Arg.getOpcode() == ISD::UNDEF) continue;
2496 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2497 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002498 return false;
2499 }
2500
2501 // Upper quadword shuffled.
2502 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002503 SDOperand Arg = N->getOperand(i);
2504 if (Arg.getOpcode() == ISD::UNDEF) continue;
2505 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2506 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002507 if (Val < 4 || Val > 7)
2508 return false;
2509 }
2510
2511 return true;
2512}
2513
2514/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002515/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002516bool X86::isPSHUFLWMask(SDNode *N) {
2517 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2518
2519 if (N->getNumOperands() != 8)
2520 return false;
2521
2522 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002523 for (unsigned i = 4; i != 8; ++i)
2524 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002525 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002526
2527 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002528 for (unsigned i = 0; i != 4; ++i)
2529 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002530 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002531
2532 return true;
2533}
2534
Evan Chengd27fb3e2006-03-24 01:18:28 +00002535/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2536/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Evan Cheng60f0b892006-04-20 08:58:49 +00002537static bool isSHUFPMask(std::vector<SDOperand> &N) {
2538 unsigned NumElems = N.size();
2539 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002540
Evan Cheng60f0b892006-04-20 08:58:49 +00002541 unsigned Half = NumElems / 2;
2542 for (unsigned i = 0; i < Half; ++i)
2543 if (!isUndefOrInRange(N[i], 0, NumElems))
2544 return false;
2545 for (unsigned i = Half; i < NumElems; ++i)
2546 if (!isUndefOrInRange(N[i], NumElems, NumElems*2))
2547 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002548
2549 return true;
2550}
2551
Evan Cheng60f0b892006-04-20 08:58:49 +00002552bool X86::isSHUFPMask(SDNode *N) {
2553 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2554 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2555 return ::isSHUFPMask(Ops);
2556}
2557
2558/// isCommutedSHUFP - Returns true if the shuffle mask is except
2559/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2560/// half elements to come from vector 1 (which would equal the dest.) and
2561/// the upper half to come from vector 2.
2562static bool isCommutedSHUFP(std::vector<SDOperand> &Ops) {
2563 unsigned NumElems = Ops.size();
2564 if (NumElems != 2 && NumElems != 4) return false;
2565
2566 unsigned Half = NumElems / 2;
2567 for (unsigned i = 0; i < Half; ++i)
2568 if (!isUndefOrInRange(Ops[i], NumElems, NumElems*2))
2569 return false;
2570 for (unsigned i = Half; i < NumElems; ++i)
2571 if (!isUndefOrInRange(Ops[i], 0, NumElems))
2572 return false;
2573 return true;
2574}
2575
2576static bool isCommutedSHUFP(SDNode *N) {
2577 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2578 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2579 return isCommutedSHUFP(Ops);
2580}
2581
Evan Cheng2595a682006-03-24 02:58:06 +00002582/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2583/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2584bool X86::isMOVHLPSMask(SDNode *N) {
2585 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2586
Evan Cheng1a194a52006-03-28 06:50:32 +00002587 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002588 return false;
2589
Evan Cheng1a194a52006-03-28 06:50:32 +00002590 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002591 return isUndefOrEqual(N->getOperand(0), 6) &&
2592 isUndefOrEqual(N->getOperand(1), 7) &&
2593 isUndefOrEqual(N->getOperand(2), 2) &&
2594 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002595}
2596
Evan Cheng922e1912006-11-07 22:14:24 +00002597/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2598/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2599/// <2, 3, 2, 3>
2600bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2601 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2602
2603 if (N->getNumOperands() != 4)
2604 return false;
2605
2606 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2607 return isUndefOrEqual(N->getOperand(0), 2) &&
2608 isUndefOrEqual(N->getOperand(1), 3) &&
2609 isUndefOrEqual(N->getOperand(2), 2) &&
2610 isUndefOrEqual(N->getOperand(3), 3);
2611}
2612
Evan Chengc995b452006-04-06 23:23:56 +00002613/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2614/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2615bool X86::isMOVLPMask(SDNode *N) {
2616 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2617
2618 unsigned NumElems = N->getNumOperands();
2619 if (NumElems != 2 && NumElems != 4)
2620 return false;
2621
Evan Chengac847262006-04-07 21:53:05 +00002622 for (unsigned i = 0; i < NumElems/2; ++i)
2623 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2624 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002625
Evan Chengac847262006-04-07 21:53:05 +00002626 for (unsigned i = NumElems/2; i < NumElems; ++i)
2627 if (!isUndefOrEqual(N->getOperand(i), i))
2628 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002629
2630 return true;
2631}
2632
2633/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002634/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2635/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002636bool X86::isMOVHPMask(SDNode *N) {
2637 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2638
2639 unsigned NumElems = N->getNumOperands();
2640 if (NumElems != 2 && NumElems != 4)
2641 return false;
2642
Evan Chengac847262006-04-07 21:53:05 +00002643 for (unsigned i = 0; i < NumElems/2; ++i)
2644 if (!isUndefOrEqual(N->getOperand(i), i))
2645 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002646
2647 for (unsigned i = 0; i < NumElems/2; ++i) {
2648 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002649 if (!isUndefOrEqual(Arg, i + NumElems))
2650 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002651 }
2652
2653 return true;
2654}
2655
Evan Cheng5df75882006-03-28 00:39:58 +00002656/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2657/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng60f0b892006-04-20 08:58:49 +00002658bool static isUNPCKLMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
2659 unsigned NumElems = N.size();
Evan Cheng5df75882006-03-28 00:39:58 +00002660 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2661 return false;
2662
2663 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002664 SDOperand BitI = N[i];
2665 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002666 if (!isUndefOrEqual(BitI, j))
2667 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002668 if (V2IsSplat) {
2669 if (isUndefOrEqual(BitI1, NumElems))
2670 return false;
2671 } else {
2672 if (!isUndefOrEqual(BitI1, j + NumElems))
2673 return false;
2674 }
Evan Cheng5df75882006-03-28 00:39:58 +00002675 }
2676
2677 return true;
2678}
2679
Evan Cheng60f0b892006-04-20 08:58:49 +00002680bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2681 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2682 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2683 return ::isUNPCKLMask(Ops, V2IsSplat);
2684}
2685
Evan Cheng2bc32802006-03-28 02:43:26 +00002686/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2687/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng60f0b892006-04-20 08:58:49 +00002688bool static isUNPCKHMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
2689 unsigned NumElems = N.size();
Evan Cheng2bc32802006-03-28 02:43:26 +00002690 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2691 return false;
2692
2693 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002694 SDOperand BitI = N[i];
2695 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002696 if (!isUndefOrEqual(BitI, j + NumElems/2))
2697 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002698 if (V2IsSplat) {
2699 if (isUndefOrEqual(BitI1, NumElems))
2700 return false;
2701 } else {
2702 if (!isUndefOrEqual(BitI1, j + NumElems/2 + NumElems))
2703 return false;
2704 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002705 }
2706
2707 return true;
2708}
2709
Evan Cheng60f0b892006-04-20 08:58:49 +00002710bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2711 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2712 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2713 return ::isUNPCKHMask(Ops, V2IsSplat);
2714}
2715
Evan Chengf3b52c82006-04-05 07:20:06 +00002716/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2717/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2718/// <0, 0, 1, 1>
2719bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2720 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2721
2722 unsigned NumElems = N->getNumOperands();
2723 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2724 return false;
2725
2726 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2727 SDOperand BitI = N->getOperand(i);
2728 SDOperand BitI1 = N->getOperand(i+1);
2729
Evan Chengac847262006-04-07 21:53:05 +00002730 if (!isUndefOrEqual(BitI, j))
2731 return false;
2732 if (!isUndefOrEqual(BitI1, j))
2733 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002734 }
2735
2736 return true;
2737}
2738
Evan Chenge8b51802006-04-21 01:05:10 +00002739/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2740/// specifies a shuffle of elements that is suitable for input to MOVSS,
2741/// MOVSD, and MOVD, i.e. setting the lowest element.
2742static bool isMOVLMask(std::vector<SDOperand> &N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002743 unsigned NumElems = N.size();
Evan Chenge8b51802006-04-21 01:05:10 +00002744 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002745 return false;
2746
Evan Cheng60f0b892006-04-20 08:58:49 +00002747 if (!isUndefOrEqual(N[0], NumElems))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002748 return false;
2749
2750 for (unsigned i = 1; i < NumElems; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002751 SDOperand Arg = N[i];
Evan Cheng12ba3e22006-04-11 00:19:04 +00002752 if (!isUndefOrEqual(Arg, i))
2753 return false;
2754 }
2755
2756 return true;
2757}
Evan Chengf3b52c82006-04-05 07:20:06 +00002758
Evan Chenge8b51802006-04-21 01:05:10 +00002759bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002760 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2761 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Chenge8b51802006-04-21 01:05:10 +00002762 return ::isMOVLMask(Ops);
Evan Cheng60f0b892006-04-20 08:58:49 +00002763}
2764
Evan Chenge8b51802006-04-21 01:05:10 +00002765/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2766/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002767/// element of vector 2 and the other elements to come from vector 1 in order.
Evan Cheng89c5d042006-09-08 01:50:06 +00002768static bool isCommutedMOVL(std::vector<SDOperand> &Ops, bool V2IsSplat = false,
2769 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002770 unsigned NumElems = Ops.size();
Evan Chenge8b51802006-04-21 01:05:10 +00002771 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002772 return false;
2773
2774 if (!isUndefOrEqual(Ops[0], 0))
2775 return false;
2776
2777 for (unsigned i = 1; i < NumElems; ++i) {
2778 SDOperand Arg = Ops[i];
Evan Cheng89c5d042006-09-08 01:50:06 +00002779 if (!(isUndefOrEqual(Arg, i+NumElems) ||
2780 (V2IsUndef && isUndefOrInRange(Arg, NumElems, NumElems*2)) ||
2781 (V2IsSplat && isUndefOrEqual(Arg, NumElems))))
2782 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002783 }
2784
2785 return true;
2786}
2787
Evan Cheng89c5d042006-09-08 01:50:06 +00002788static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2789 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002790 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2791 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Cheng89c5d042006-09-08 01:50:06 +00002792 return isCommutedMOVL(Ops, V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002793}
2794
Evan Cheng5d247f82006-04-14 21:59:03 +00002795/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2796/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2797bool X86::isMOVSHDUPMask(SDNode *N) {
2798 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2799
2800 if (N->getNumOperands() != 4)
2801 return false;
2802
2803 // Expect 1, 1, 3, 3
2804 for (unsigned i = 0; i < 2; ++i) {
2805 SDOperand Arg = N->getOperand(i);
2806 if (Arg.getOpcode() == ISD::UNDEF) continue;
2807 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2808 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2809 if (Val != 1) return false;
2810 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002811
2812 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002813 for (unsigned i = 2; i < 4; ++i) {
2814 SDOperand Arg = N->getOperand(i);
2815 if (Arg.getOpcode() == ISD::UNDEF) continue;
2816 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2817 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2818 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002819 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002820 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002821
Evan Cheng6222cf22006-04-15 05:37:34 +00002822 // Don't use movshdup if it can be done with a shufps.
2823 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002824}
2825
2826/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2827/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2828bool X86::isMOVSLDUPMask(SDNode *N) {
2829 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2830
2831 if (N->getNumOperands() != 4)
2832 return false;
2833
2834 // Expect 0, 0, 2, 2
2835 for (unsigned i = 0; i < 2; ++i) {
2836 SDOperand Arg = N->getOperand(i);
2837 if (Arg.getOpcode() == ISD::UNDEF) continue;
2838 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2839 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2840 if (Val != 0) return false;
2841 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002842
2843 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002844 for (unsigned i = 2; i < 4; ++i) {
2845 SDOperand Arg = N->getOperand(i);
2846 if (Arg.getOpcode() == ISD::UNDEF) continue;
2847 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2848 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2849 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002850 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002851 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002852
Evan Cheng6222cf22006-04-15 05:37:34 +00002853 // Don't use movshdup if it can be done with a shufps.
2854 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002855}
2856
Evan Chengd097e672006-03-22 02:53:00 +00002857/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2858/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002859static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002860 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2861
Evan Chengd097e672006-03-22 02:53:00 +00002862 // This is a splat operation if each element of the permute is the same, and
2863 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002864 unsigned NumElems = N->getNumOperands();
2865 SDOperand ElementBase;
2866 unsigned i = 0;
2867 for (; i != NumElems; ++i) {
2868 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002869 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002870 ElementBase = Elt;
2871 break;
2872 }
2873 }
2874
2875 if (!ElementBase.Val)
2876 return false;
2877
2878 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002879 SDOperand Arg = N->getOperand(i);
2880 if (Arg.getOpcode() == ISD::UNDEF) continue;
2881 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002882 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002883 }
2884
2885 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002886 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002887}
2888
Evan Cheng5022b342006-04-17 20:43:08 +00002889/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2890/// a splat of a single element and it's a 2 or 4 element mask.
2891bool X86::isSplatMask(SDNode *N) {
2892 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2893
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002894 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002895 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2896 return false;
2897 return ::isSplatMask(N);
2898}
2899
Evan Chenge056dd52006-10-27 21:08:32 +00002900/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2901/// specifies a splat of zero element.
2902bool X86::isSplatLoMask(SDNode *N) {
2903 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2904
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002905 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002906 if (!isUndefOrEqual(N->getOperand(i), 0))
2907 return false;
2908 return true;
2909}
2910
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002911/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2912/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2913/// instructions.
2914unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002915 unsigned NumOperands = N->getNumOperands();
2916 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2917 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002918 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002919 unsigned Val = 0;
2920 SDOperand Arg = N->getOperand(NumOperands-i-1);
2921 if (Arg.getOpcode() != ISD::UNDEF)
2922 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002923 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002924 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002925 if (i != NumOperands - 1)
2926 Mask <<= Shift;
2927 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002928
2929 return Mask;
2930}
2931
Evan Chengb7fedff2006-03-29 23:07:14 +00002932/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2933/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2934/// instructions.
2935unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2936 unsigned Mask = 0;
2937 // 8 nodes, but we only care about the last 4.
2938 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002939 unsigned Val = 0;
2940 SDOperand Arg = N->getOperand(i);
2941 if (Arg.getOpcode() != ISD::UNDEF)
2942 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002943 Mask |= (Val - 4);
2944 if (i != 4)
2945 Mask <<= 2;
2946 }
2947
2948 return Mask;
2949}
2950
2951/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2952/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2953/// instructions.
2954unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2955 unsigned Mask = 0;
2956 // 8 nodes, but we only care about the first 4.
2957 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002958 unsigned Val = 0;
2959 SDOperand Arg = N->getOperand(i);
2960 if (Arg.getOpcode() != ISD::UNDEF)
2961 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002962 Mask |= Val;
2963 if (i != 0)
2964 Mask <<= 2;
2965 }
2966
2967 return Mask;
2968}
2969
Evan Cheng59a63552006-04-05 01:47:37 +00002970/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2971/// specifies a 8 element shuffle that can be broken into a pair of
2972/// PSHUFHW and PSHUFLW.
2973static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2974 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2975
2976 if (N->getNumOperands() != 8)
2977 return false;
2978
2979 // Lower quadword shuffled.
2980 for (unsigned i = 0; i != 4; ++i) {
2981 SDOperand Arg = N->getOperand(i);
2982 if (Arg.getOpcode() == ISD::UNDEF) continue;
2983 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2984 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2985 if (Val > 4)
2986 return false;
2987 }
2988
2989 // Upper quadword shuffled.
2990 for (unsigned i = 4; i != 8; ++i) {
2991 SDOperand Arg = N->getOperand(i);
2992 if (Arg.getOpcode() == ISD::UNDEF) continue;
2993 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2994 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2995 if (Val < 4 || Val > 7)
2996 return false;
2997 }
2998
2999 return true;
3000}
3001
Evan Chengc995b452006-04-06 23:23:56 +00003002/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
3003/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00003004static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
3005 SDOperand &V2, SDOperand &Mask,
3006 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00003007 MVT::ValueType VT = Op.getValueType();
3008 MVT::ValueType MaskVT = Mask.getValueType();
3009 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
3010 unsigned NumElems = Mask.getNumOperands();
3011 std::vector<SDOperand> MaskVec;
3012
3013 for (unsigned i = 0; i != NumElems; ++i) {
3014 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00003015 if (Arg.getOpcode() == ISD::UNDEF) {
3016 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
3017 continue;
3018 }
Evan Chengc995b452006-04-06 23:23:56 +00003019 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
3020 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
3021 if (Val < NumElems)
3022 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
3023 else
3024 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
3025 }
3026
Evan Chengc415c5b2006-10-25 21:49:50 +00003027 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003028 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00003029 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00003030}
3031
Evan Cheng7855e4d2006-04-19 20:35:22 +00003032/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3033/// match movhlps. The lower half elements should come from upper half of
3034/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003035/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00003036static bool ShouldXformToMOVHLPS(SDNode *Mask) {
3037 unsigned NumElems = Mask->getNumOperands();
3038 if (NumElems != 4)
3039 return false;
3040 for (unsigned i = 0, e = 2; i != e; ++i)
3041 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
3042 return false;
3043 for (unsigned i = 2; i != 4; ++i)
3044 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
3045 return false;
3046 return true;
3047}
3048
Evan Chengc995b452006-04-06 23:23:56 +00003049/// isScalarLoadToVector - Returns true if the node is a scalar load that
3050/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00003051static inline bool isScalarLoadToVector(SDNode *N) {
3052 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
3053 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00003054 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00003055 }
3056 return false;
3057}
3058
Evan Cheng7855e4d2006-04-19 20:35:22 +00003059/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3060/// match movlp{s|d}. The lower half elements should come from lower half of
3061/// V1 (and in order), and the upper half elements should come from the upper
3062/// half of V2 (and in order). And since V1 will become the source of the
3063/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00003064static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003065 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00003066 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00003067 // Is V2 is a vector load, don't do this transformation. We will try to use
3068 // load folding shufps op.
3069 if (ISD::isNON_EXTLoad(V2))
3070 return false;
Evan Chengc995b452006-04-06 23:23:56 +00003071
Evan Cheng7855e4d2006-04-19 20:35:22 +00003072 unsigned NumElems = Mask->getNumOperands();
3073 if (NumElems != 2 && NumElems != 4)
3074 return false;
3075 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3076 if (!isUndefOrEqual(Mask->getOperand(i), i))
3077 return false;
3078 for (unsigned i = NumElems/2; i != NumElems; ++i)
3079 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
3080 return false;
3081 return true;
Evan Chengc995b452006-04-06 23:23:56 +00003082}
3083
Evan Cheng60f0b892006-04-20 08:58:49 +00003084/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3085/// all the same.
3086static bool isSplatVector(SDNode *N) {
3087 if (N->getOpcode() != ISD::BUILD_VECTOR)
3088 return false;
Evan Chengc995b452006-04-06 23:23:56 +00003089
Evan Cheng60f0b892006-04-20 08:58:49 +00003090 SDOperand SplatValue = N->getOperand(0);
3091 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3092 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00003093 return false;
3094 return true;
3095}
3096
Evan Cheng89c5d042006-09-08 01:50:06 +00003097/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
3098/// to an undef.
3099static bool isUndefShuffle(SDNode *N) {
3100 if (N->getOpcode() != ISD::BUILD_VECTOR)
3101 return false;
3102
3103 SDOperand V1 = N->getOperand(0);
3104 SDOperand V2 = N->getOperand(1);
3105 SDOperand Mask = N->getOperand(2);
3106 unsigned NumElems = Mask.getNumOperands();
3107 for (unsigned i = 0; i != NumElems; ++i) {
3108 SDOperand Arg = Mask.getOperand(i);
3109 if (Arg.getOpcode() != ISD::UNDEF) {
3110 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
3111 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
3112 return false;
3113 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
3114 return false;
3115 }
3116 }
3117 return true;
3118}
3119
Evan Cheng60f0b892006-04-20 08:58:49 +00003120/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3121/// that point to V2 points to its first element.
3122static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
3123 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
3124
3125 bool Changed = false;
3126 std::vector<SDOperand> MaskVec;
3127 unsigned NumElems = Mask.getNumOperands();
3128 for (unsigned i = 0; i != NumElems; ++i) {
3129 SDOperand Arg = Mask.getOperand(i);
3130 if (Arg.getOpcode() != ISD::UNDEF) {
3131 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
3132 if (Val > NumElems) {
3133 Arg = DAG.getConstant(NumElems, Arg.getValueType());
3134 Changed = true;
3135 }
3136 }
3137 MaskVec.push_back(Arg);
3138 }
3139
3140 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003141 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
3142 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00003143 return Mask;
3144}
3145
Evan Chenge8b51802006-04-21 01:05:10 +00003146/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3147/// operation of specified width.
3148static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00003149 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3150 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3151
3152 std::vector<SDOperand> MaskVec;
3153 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
3154 for (unsigned i = 1; i != NumElems; ++i)
3155 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003156 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00003157}
3158
Evan Cheng5022b342006-04-17 20:43:08 +00003159/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
3160/// of specified width.
3161static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
3162 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3163 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3164 std::vector<SDOperand> MaskVec;
3165 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
3166 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3167 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
3168 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003169 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00003170}
3171
Evan Cheng60f0b892006-04-20 08:58:49 +00003172/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
3173/// of specified width.
3174static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
3175 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3176 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3177 unsigned Half = NumElems/2;
3178 std::vector<SDOperand> MaskVec;
3179 for (unsigned i = 0; i != Half; ++i) {
3180 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
3181 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
3182 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003183 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00003184}
3185
Evan Chenge8b51802006-04-21 01:05:10 +00003186/// getZeroVector - Returns a vector of specified type with all zero elements.
3187///
3188static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
3189 assert(MVT::isVector(VT) && "Expected a vector type");
3190 unsigned NumElems = getVectorNumElements(VT);
3191 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
3192 bool isFP = MVT::isFloatingPoint(EVT);
3193 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
3194 std::vector<SDOperand> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003195 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00003196}
3197
Evan Cheng5022b342006-04-17 20:43:08 +00003198/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
3199///
3200static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
3201 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00003202 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00003203 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00003204 unsigned NumElems = Mask.getNumOperands();
3205 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00003206 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00003207 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00003208 NumElems >>= 1;
3209 }
3210 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
3211
3212 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00003213 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00003214 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00003215 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00003216 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
3217}
3218
Evan Chenge8b51802006-04-21 01:05:10 +00003219/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3220/// constant +0.0.
3221static inline bool isZeroNode(SDOperand Elt) {
3222 return ((isa<ConstantSDNode>(Elt) &&
3223 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
3224 (isa<ConstantFPSDNode>(Elt) &&
3225 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
3226}
3227
Evan Cheng14215c32006-04-21 23:03:30 +00003228/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
3229/// vector and zero or undef vector.
3230static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00003231 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00003232 bool isZero, SelectionDAG &DAG) {
3233 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00003234 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3235 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
3236 SDOperand Zero = DAG.getConstant(0, EVT);
3237 std::vector<SDOperand> MaskVec(NumElems, Zero);
3238 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003239 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3240 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00003241 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00003242}
3243
Evan Chengb0461082006-04-24 18:01:45 +00003244/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3245///
3246static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
3247 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003248 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00003249 if (NumNonZero > 8)
3250 return SDOperand();
3251
3252 SDOperand V(0, 0);
3253 bool First = true;
3254 for (unsigned i = 0; i < 16; ++i) {
3255 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3256 if (ThisIsNonZero && First) {
3257 if (NumZero)
3258 V = getZeroVector(MVT::v8i16, DAG);
3259 else
3260 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3261 First = false;
3262 }
3263
3264 if ((i & 1) != 0) {
3265 SDOperand ThisElt(0, 0), LastElt(0, 0);
3266 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3267 if (LastIsNonZero) {
3268 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3269 }
3270 if (ThisIsNonZero) {
3271 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3272 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3273 ThisElt, DAG.getConstant(8, MVT::i8));
3274 if (LastIsNonZero)
3275 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3276 } else
3277 ThisElt = LastElt;
3278
3279 if (ThisElt.Val)
3280 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003281 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00003282 }
3283 }
3284
3285 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3286}
3287
3288/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
3289///
3290static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
3291 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003292 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00003293 if (NumNonZero > 4)
3294 return SDOperand();
3295
3296 SDOperand V(0, 0);
3297 bool First = true;
3298 for (unsigned i = 0; i < 8; ++i) {
3299 bool isNonZero = (NonZeros & (1 << i)) != 0;
3300 if (isNonZero) {
3301 if (First) {
3302 if (NumZero)
3303 V = getZeroVector(MVT::v8i16, DAG);
3304 else
3305 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3306 First = false;
3307 }
3308 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003309 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00003310 }
3311 }
3312
3313 return V;
3314}
3315
Evan Chenga9467aa2006-04-25 20:13:52 +00003316SDOperand
3317X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3318 // All zero's are handled with pxor.
3319 if (ISD::isBuildVectorAllZeros(Op.Val))
3320 return Op;
3321
3322 // All one's are handled with pcmpeqd.
3323 if (ISD::isBuildVectorAllOnes(Op.Val))
3324 return Op;
3325
3326 MVT::ValueType VT = Op.getValueType();
3327 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
3328 unsigned EVTBits = MVT::getSizeInBits(EVT);
3329
3330 unsigned NumElems = Op.getNumOperands();
3331 unsigned NumZero = 0;
3332 unsigned NumNonZero = 0;
3333 unsigned NonZeros = 0;
3334 std::set<SDOperand> Values;
3335 for (unsigned i = 0; i < NumElems; ++i) {
3336 SDOperand Elt = Op.getOperand(i);
3337 if (Elt.getOpcode() != ISD::UNDEF) {
3338 Values.insert(Elt);
3339 if (isZeroNode(Elt))
3340 NumZero++;
3341 else {
3342 NonZeros |= (1 << i);
3343 NumNonZero++;
3344 }
3345 }
3346 }
3347
3348 if (NumNonZero == 0)
3349 // Must be a mix of zero and undef. Return a zero vector.
3350 return getZeroVector(VT, DAG);
3351
3352 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3353 if (Values.size() == 1)
3354 return SDOperand();
3355
3356 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00003357 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003358 unsigned Idx = CountTrailingZeros_32(NonZeros);
3359 SDOperand Item = Op.getOperand(Idx);
3360 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3361 if (Idx == 0)
3362 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3363 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
3364 NumZero > 0, DAG);
3365
3366 if (EVTBits == 32) {
3367 // Turn it into a shuffle of zero and zero-extended scalar to vector.
3368 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
3369 DAG);
3370 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3371 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
3372 std::vector<SDOperand> MaskVec;
3373 for (unsigned i = 0; i < NumElems; i++)
3374 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003375 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3376 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003377 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3378 DAG.getNode(ISD::UNDEF, VT), Mask);
3379 }
3380 }
3381
Evan Cheng8c5766e2006-10-04 18:33:38 +00003382 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00003383 if (EVTBits == 64)
3384 return SDOperand();
3385
3386 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3387 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003388 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
3389 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00003390 if (V.Val) return V;
3391 }
3392
3393 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003394 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
3395 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00003396 if (V.Val) return V;
3397 }
3398
3399 // If element VT is == 32 bits, turn it into a number of shuffles.
3400 std::vector<SDOperand> V(NumElems);
3401 if (NumElems == 4 && NumZero > 0) {
3402 for (unsigned i = 0; i < 4; ++i) {
3403 bool isZero = !(NonZeros & (1 << i));
3404 if (isZero)
3405 V[i] = getZeroVector(VT, DAG);
3406 else
3407 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3408 }
3409
3410 for (unsigned i = 0; i < 2; ++i) {
3411 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3412 default: break;
3413 case 0:
3414 V[i] = V[i*2]; // Must be a zero vector.
3415 break;
3416 case 1:
3417 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3418 getMOVLMask(NumElems, DAG));
3419 break;
3420 case 2:
3421 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3422 getMOVLMask(NumElems, DAG));
3423 break;
3424 case 3:
3425 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3426 getUnpacklMask(NumElems, DAG));
3427 break;
3428 }
3429 }
3430
Evan Cheng9fee4422006-05-16 07:21:53 +00003431 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003432 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00003433 // FIXME: we can do the same for v4f32 case when we know both parts of
3434 // the lower half come from scalar_to_vector (loadf32). We should do
3435 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00003436 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00003437 return V[0];
3438 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3439 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
3440 std::vector<SDOperand> MaskVec;
3441 bool Reverse = (NonZeros & 0x3) == 2;
3442 for (unsigned i = 0; i < 2; ++i)
3443 if (Reverse)
3444 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3445 else
3446 MaskVec.push_back(DAG.getConstant(i, EVT));
3447 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3448 for (unsigned i = 0; i < 2; ++i)
3449 if (Reverse)
3450 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3451 else
3452 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003453 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3454 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003455 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3456 }
3457
3458 if (Values.size() > 2) {
3459 // Expand into a number of unpckl*.
3460 // e.g. for v4f32
3461 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3462 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3463 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3464 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3465 for (unsigned i = 0; i < NumElems; ++i)
3466 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3467 NumElems >>= 1;
3468 while (NumElems != 0) {
3469 for (unsigned i = 0; i < NumElems; ++i)
3470 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3471 UnpckMask);
3472 NumElems >>= 1;
3473 }
3474 return V[0];
3475 }
3476
3477 return SDOperand();
3478}
3479
3480SDOperand
3481X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3482 SDOperand V1 = Op.getOperand(0);
3483 SDOperand V2 = Op.getOperand(1);
3484 SDOperand PermMask = Op.getOperand(2);
3485 MVT::ValueType VT = Op.getValueType();
3486 unsigned NumElems = PermMask.getNumOperands();
3487 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3488 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003489 bool V1IsSplat = false;
3490 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003491
Evan Cheng89c5d042006-09-08 01:50:06 +00003492 if (isUndefShuffle(Op.Val))
3493 return DAG.getNode(ISD::UNDEF, VT);
3494
Evan Chenga9467aa2006-04-25 20:13:52 +00003495 if (isSplatMask(PermMask.Val)) {
3496 if (NumElems <= 4) return Op;
3497 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003498 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003499 }
3500
Evan Cheng798b3062006-10-25 20:48:19 +00003501 if (X86::isMOVLMask(PermMask.Val))
3502 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003503
Evan Cheng798b3062006-10-25 20:48:19 +00003504 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3505 X86::isMOVSLDUPMask(PermMask.Val) ||
3506 X86::isMOVHLPSMask(PermMask.Val) ||
3507 X86::isMOVHPMask(PermMask.Val) ||
3508 X86::isMOVLPMask(PermMask.Val))
3509 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003510
Evan Cheng798b3062006-10-25 20:48:19 +00003511 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3512 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003513 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003514
Evan Chengc415c5b2006-10-25 21:49:50 +00003515 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003516 V1IsSplat = isSplatVector(V1.Val);
3517 V2IsSplat = isSplatVector(V2.Val);
3518 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003519 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003520 std::swap(V1IsSplat, V2IsSplat);
3521 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003522 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003523 }
3524
3525 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3526 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003527 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003528 if (V2IsSplat) {
3529 // V2 is a splat, so the mask may be malformed. That is, it may point
3530 // to any V2 element. The instruction selectior won't like this. Get
3531 // a corrected mask and commute to form a proper MOVS{S|D}.
3532 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3533 if (NewMask.Val != PermMask.Val)
3534 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003535 }
Evan Cheng798b3062006-10-25 20:48:19 +00003536 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003537 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003538
Evan Cheng949bcc92006-10-16 06:36:00 +00003539 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3540 X86::isUNPCKLMask(PermMask.Val) ||
3541 X86::isUNPCKHMask(PermMask.Val))
3542 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003543
Evan Cheng798b3062006-10-25 20:48:19 +00003544 if (V2IsSplat) {
3545 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003546 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003547 // new vector_shuffle with the corrected mask.
3548 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3549 if (NewMask.Val != PermMask.Val) {
3550 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3551 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3552 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3553 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3554 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3555 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003556 }
3557 }
3558 }
3559
3560 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003561 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3562 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3563
3564 if (Commuted) {
3565 // Commute is back and try unpck* again.
3566 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3567 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3568 X86::isUNPCKLMask(PermMask.Val) ||
3569 X86::isUNPCKHMask(PermMask.Val))
3570 return Op;
3571 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003572
3573 // If VT is integer, try PSHUF* first, then SHUFP*.
3574 if (MVT::isInteger(VT)) {
3575 if (X86::isPSHUFDMask(PermMask.Val) ||
3576 X86::isPSHUFHWMask(PermMask.Val) ||
3577 X86::isPSHUFLWMask(PermMask.Val)) {
3578 if (V2.getOpcode() != ISD::UNDEF)
3579 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3580 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3581 return Op;
3582 }
3583
3584 if (X86::isSHUFPMask(PermMask.Val))
3585 return Op;
3586
3587 // Handle v8i16 shuffle high / low shuffle node pair.
3588 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3589 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3590 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3591 std::vector<SDOperand> MaskVec;
3592 for (unsigned i = 0; i != 4; ++i)
3593 MaskVec.push_back(PermMask.getOperand(i));
3594 for (unsigned i = 4; i != 8; ++i)
3595 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003596 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3597 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003598 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3599 MaskVec.clear();
3600 for (unsigned i = 0; i != 4; ++i)
3601 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3602 for (unsigned i = 4; i != 8; ++i)
3603 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003604 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003605 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3606 }
3607 } else {
3608 // Floating point cases in the other order.
3609 if (X86::isSHUFPMask(PermMask.Val))
3610 return Op;
3611 if (X86::isPSHUFDMask(PermMask.Val) ||
3612 X86::isPSHUFHWMask(PermMask.Val) ||
3613 X86::isPSHUFLWMask(PermMask.Val)) {
3614 if (V2.getOpcode() != ISD::UNDEF)
3615 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3616 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3617 return Op;
3618 }
3619 }
3620
3621 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003622 MVT::ValueType MaskVT = PermMask.getValueType();
3623 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Evan Cheng3cd43622006-04-28 07:03:38 +00003624 std::vector<std::pair<int, int> > Locs;
3625 Locs.reserve(NumElems);
3626 std::vector<SDOperand> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3627 std::vector<SDOperand> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3628 unsigned NumHi = 0;
3629 unsigned NumLo = 0;
3630 // If no more than two elements come from either vector. This can be
3631 // implemented with two shuffles. First shuffle gather the elements.
3632 // The second shuffle, which takes the first shuffle as both of its
3633 // vector operands, put the elements into the right order.
3634 for (unsigned i = 0; i != NumElems; ++i) {
3635 SDOperand Elt = PermMask.getOperand(i);
3636 if (Elt.getOpcode() == ISD::UNDEF) {
3637 Locs[i] = std::make_pair(-1, -1);
3638 } else {
3639 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3640 if (Val < NumElems) {
3641 Locs[i] = std::make_pair(0, NumLo);
3642 Mask1[NumLo] = Elt;
3643 NumLo++;
3644 } else {
3645 Locs[i] = std::make_pair(1, NumHi);
3646 if (2+NumHi < NumElems)
3647 Mask1[2+NumHi] = Elt;
3648 NumHi++;
3649 }
3650 }
3651 }
3652 if (NumLo <= 2 && NumHi <= 2) {
3653 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003654 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3655 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003656 for (unsigned i = 0; i != NumElems; ++i) {
3657 if (Locs[i].first == -1)
3658 continue;
3659 else {
3660 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3661 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3662 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3663 }
3664 }
3665
3666 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003667 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3668 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003669 }
3670
3671 // Break it into (shuffle shuffle_hi, shuffle_lo).
3672 Locs.clear();
Evan Chenga9467aa2006-04-25 20:13:52 +00003673 std::vector<SDOperand> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3674 std::vector<SDOperand> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3675 std::vector<SDOperand> *MaskPtr = &LoMask;
3676 unsigned MaskIdx = 0;
3677 unsigned LoIdx = 0;
3678 unsigned HiIdx = NumElems/2;
3679 for (unsigned i = 0; i != NumElems; ++i) {
3680 if (i == NumElems/2) {
3681 MaskPtr = &HiMask;
3682 MaskIdx = 1;
3683 LoIdx = 0;
3684 HiIdx = NumElems/2;
3685 }
3686 SDOperand Elt = PermMask.getOperand(i);
3687 if (Elt.getOpcode() == ISD::UNDEF) {
3688 Locs[i] = std::make_pair(-1, -1);
3689 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3690 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3691 (*MaskPtr)[LoIdx] = Elt;
3692 LoIdx++;
3693 } else {
3694 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3695 (*MaskPtr)[HiIdx] = Elt;
3696 HiIdx++;
3697 }
3698 }
3699
Chris Lattner3d826992006-05-16 06:45:34 +00003700 SDOperand LoShuffle =
3701 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003702 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3703 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003704 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003705 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003706 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3707 &HiMask[0], HiMask.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003708 std::vector<SDOperand> MaskOps;
3709 for (unsigned i = 0; i != NumElems; ++i) {
3710 if (Locs[i].first == -1) {
3711 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3712 } else {
3713 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3714 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3715 }
3716 }
3717 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003718 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3719 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003720 }
3721
3722 return SDOperand();
3723}
3724
3725SDOperand
3726X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3727 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3728 return SDOperand();
3729
3730 MVT::ValueType VT = Op.getValueType();
3731 // TODO: handle v16i8.
3732 if (MVT::getSizeInBits(VT) == 16) {
3733 // Transform it so it match pextrw which produces a 32-bit result.
3734 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3735 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3736 Op.getOperand(0), Op.getOperand(1));
3737 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3738 DAG.getValueType(VT));
3739 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3740 } else if (MVT::getSizeInBits(VT) == 32) {
3741 SDOperand Vec = Op.getOperand(0);
3742 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3743 if (Idx == 0)
3744 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003745 // SHUFPS the element to the lowest double word, then movss.
3746 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenga9467aa2006-04-25 20:13:52 +00003747 std::vector<SDOperand> IdxVec;
3748 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3749 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3750 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3751 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003752 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3753 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003754 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003755 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003756 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003757 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003758 } else if (MVT::getSizeInBits(VT) == 64) {
3759 SDOperand Vec = Op.getOperand(0);
3760 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3761 if (Idx == 0)
3762 return Op;
3763
3764 // UNPCKHPD the element to the lowest double word, then movsd.
3765 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3766 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3767 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3768 std::vector<SDOperand> IdxVec;
3769 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3770 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003771 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3772 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003773 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3774 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3775 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003776 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003777 }
3778
3779 return SDOperand();
3780}
3781
3782SDOperand
3783X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003784 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003785 // as its second argument.
3786 MVT::ValueType VT = Op.getValueType();
3787 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3788 SDOperand N0 = Op.getOperand(0);
3789 SDOperand N1 = Op.getOperand(1);
3790 SDOperand N2 = Op.getOperand(2);
3791 if (MVT::getSizeInBits(BaseVT) == 16) {
3792 if (N1.getValueType() != MVT::i32)
3793 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3794 if (N2.getValueType() != MVT::i32)
3795 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3796 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3797 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3798 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3799 if (Idx == 0) {
3800 // Use a movss.
3801 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3802 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3803 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3804 std::vector<SDOperand> MaskVec;
3805 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3806 for (unsigned i = 1; i <= 3; ++i)
3807 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3808 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003809 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3810 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003811 } else {
3812 // Use two pinsrw instructions to insert a 32 bit value.
3813 Idx <<= 1;
3814 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003815 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003816 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003817 LoadSDNode *LD = cast<LoadSDNode>(N1);
3818 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3819 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003820 } else {
3821 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3822 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3823 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003824 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003825 }
3826 }
3827 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3828 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003829 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003830 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3831 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003832 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003833 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3834 }
3835 }
3836
3837 return SDOperand();
3838}
3839
3840SDOperand
3841X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3842 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3843 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3844}
3845
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003846// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003847// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3848// one of the above mentioned nodes. It has to be wrapped because otherwise
3849// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3850// be used to form addressing mode. These wrapped nodes will be selected
3851// into MOV32ri.
3852SDOperand
3853X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3854 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003855 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3856 getPointerTy(),
3857 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003858 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003859 if (Subtarget->isTargetDarwin()) {
3860 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003861 if (!Subtarget->is64Bit() &&
3862 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003863 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3864 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
3865 }
3866
3867 return Result;
3868}
3869
3870SDOperand
3871X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3872 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003873 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003874 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003875 if (Subtarget->isTargetDarwin()) {
3876 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003877 if (!Subtarget->is64Bit() &&
3878 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003879 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003880 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3881 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003882 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003883
3884 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3885 // load the value at address GV, not the value of GV itself. This means that
3886 // the GlobalAddress must be in the base or index register of the address, not
3887 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
3888 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3889 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003890
3891 return Result;
3892}
3893
3894SDOperand
3895X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3896 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003897 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003898 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003899 if (Subtarget->isTargetDarwin()) {
3900 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003901 if (!Subtarget->is64Bit() &&
3902 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003903 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003904 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3905 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003906 }
3907
3908 return Result;
3909}
3910
3911SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003912 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3913 "Not an i64 shift!");
3914 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3915 SDOperand ShOpLo = Op.getOperand(0);
3916 SDOperand ShOpHi = Op.getOperand(1);
3917 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003918 SDOperand Tmp1 = isSRA ?
3919 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3920 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003921
3922 SDOperand Tmp2, Tmp3;
3923 if (Op.getOpcode() == ISD::SHL_PARTS) {
3924 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3925 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3926 } else {
3927 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003928 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003929 }
3930
Evan Cheng4259a0f2006-09-11 02:19:56 +00003931 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3932 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3933 DAG.getConstant(32, MVT::i8));
3934 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3935 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003936
3937 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003938 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003939
Evan Cheng4259a0f2006-09-11 02:19:56 +00003940 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3941 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003942 if (Op.getOpcode() == ISD::SHL_PARTS) {
3943 Ops.push_back(Tmp2);
3944 Ops.push_back(Tmp3);
3945 Ops.push_back(CC);
3946 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003947 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003948 InFlag = Hi.getValue(1);
3949
3950 Ops.clear();
3951 Ops.push_back(Tmp3);
3952 Ops.push_back(Tmp1);
3953 Ops.push_back(CC);
3954 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003955 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003956 } else {
3957 Ops.push_back(Tmp2);
3958 Ops.push_back(Tmp3);
3959 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003960 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003961 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003962 InFlag = Lo.getValue(1);
3963
3964 Ops.clear();
3965 Ops.push_back(Tmp3);
3966 Ops.push_back(Tmp1);
3967 Ops.push_back(CC);
3968 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003969 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003970 }
3971
Evan Cheng4259a0f2006-09-11 02:19:56 +00003972 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003973 Ops.clear();
3974 Ops.push_back(Lo);
3975 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003976 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003977}
Evan Cheng6305e502006-01-12 22:54:21 +00003978
Evan Chenga9467aa2006-04-25 20:13:52 +00003979SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3980 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3981 Op.getOperand(0).getValueType() >= MVT::i16 &&
3982 "Unknown SINT_TO_FP to lower!");
3983
3984 SDOperand Result;
3985 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3986 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3987 MachineFunction &MF = DAG.getMachineFunction();
3988 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3989 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003990 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003991 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003992
3993 // Build the FILD
3994 std::vector<MVT::ValueType> Tys;
3995 Tys.push_back(MVT::f64);
3996 Tys.push_back(MVT::Other);
3997 if (X86ScalarSSE) Tys.push_back(MVT::Flag);
3998 std::vector<SDOperand> Ops;
3999 Ops.push_back(Chain);
4000 Ops.push_back(StackSlot);
4001 Ops.push_back(DAG.getValueType(SrcVT));
4002 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004003 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004004
4005 if (X86ScalarSSE) {
4006 Chain = Result.getValue(1);
4007 SDOperand InFlag = Result.getValue(2);
4008
4009 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4010 // shouldn't be necessary except that RFP cannot be live across
4011 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00004012 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00004013 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00004014 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng6305e502006-01-12 22:54:21 +00004015 std::vector<MVT::ValueType> Tys;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00004016 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00004017 std::vector<SDOperand> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00004018 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00004019 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00004020 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00004021 Ops.push_back(DAG.getValueType(Op.getValueType()));
4022 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004023 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00004024 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00004025 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004026
Evan Chenga9467aa2006-04-25 20:13:52 +00004027 return Result;
4028}
4029
4030SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
4031 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
4032 "Unknown FP_TO_SINT to lower!");
4033 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4034 // stack slot.
4035 MachineFunction &MF = DAG.getMachineFunction();
4036 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
4037 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4038 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4039
4040 unsigned Opc;
4041 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00004042 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4043 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4044 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4045 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00004046 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004047
Evan Chenga9467aa2006-04-25 20:13:52 +00004048 SDOperand Chain = DAG.getEntryNode();
4049 SDOperand Value = Op.getOperand(0);
4050 if (X86ScalarSSE) {
4051 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00004052 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004053 std::vector<MVT::ValueType> Tys;
4054 Tys.push_back(MVT::f64);
4055 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00004056 std::vector<SDOperand> Ops;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00004057 Ops.push_back(Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00004058 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00004059 Ops.push_back(DAG.getValueType(Op.getOperand(0).getValueType()));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004060 Value = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004061 Chain = Value.getValue(1);
4062 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4063 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4064 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004065
Evan Chenga9467aa2006-04-25 20:13:52 +00004066 // Build the FP_TO_INT*_IN_MEM
4067 std::vector<SDOperand> Ops;
4068 Ops.push_back(Chain);
4069 Ops.push_back(Value);
4070 Ops.push_back(StackSlot);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004071 SDOperand FIST = DAG.getNode(Opc, MVT::Other, &Ops[0], Ops.size());
Evan Cheng172fce72006-01-06 00:43:03 +00004072
Evan Chenga9467aa2006-04-25 20:13:52 +00004073 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00004074 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004075}
4076
4077SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
4078 MVT::ValueType VT = Op.getValueType();
4079 const Type *OpNTy = MVT::getTypeForValueType(VT);
4080 std::vector<Constant*> CV;
4081 if (VT == MVT::f64) {
4082 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
4083 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4084 } else {
4085 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
4086 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4087 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4088 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4089 }
4090 Constant *CS = ConstantStruct::get(CV);
4091 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004092 std::vector<MVT::ValueType> Tys;
4093 Tys.push_back(VT);
4094 Tys.push_back(MVT::Other);
4095 SmallVector<SDOperand, 3> Ops;
4096 Ops.push_back(DAG.getEntryNode());
4097 Ops.push_back(CPIdx);
4098 Ops.push_back(DAG.getSrcValue(NULL));
4099 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004100 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4101}
4102
4103SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
4104 MVT::ValueType VT = Op.getValueType();
4105 const Type *OpNTy = MVT::getTypeForValueType(VT);
4106 std::vector<Constant*> CV;
4107 if (VT == MVT::f64) {
4108 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
4109 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4110 } else {
4111 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
4112 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4113 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4114 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4115 }
4116 Constant *CS = ConstantStruct::get(CV);
4117 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004118 std::vector<MVT::ValueType> Tys;
4119 Tys.push_back(VT);
4120 Tys.push_back(MVT::Other);
4121 SmallVector<SDOperand, 3> Ops;
4122 Ops.push_back(DAG.getEntryNode());
4123 Ops.push_back(CPIdx);
4124 Ops.push_back(DAG.getSrcValue(NULL));
4125 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004126 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4127}
4128
Evan Cheng4363e882007-01-05 07:55:56 +00004129SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
4130 MVT::ValueType VT = Op.getValueType();
4131 MVT::ValueType SrcVT = Op.getOperand(1).getValueType();
4132 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
4133 // First get the sign bit of second operand.
4134 std::vector<Constant*> CV;
4135 if (SrcVT == MVT::f64) {
4136 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
4137 CV.push_back(ConstantFP::get(SrcTy, 0.0));
4138 } else {
4139 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
4140 CV.push_back(ConstantFP::get(SrcTy, 0.0));
4141 CV.push_back(ConstantFP::get(SrcTy, 0.0));
4142 CV.push_back(ConstantFP::get(SrcTy, 0.0));
4143 }
4144 Constant *CS = ConstantStruct::get(CV);
4145 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
4146 std::vector<MVT::ValueType> Tys;
4147 Tys.push_back(VT);
4148 Tys.push_back(MVT::Other);
4149 SmallVector<SDOperand, 3> Ops;
4150 Ops.push_back(DAG.getEntryNode());
4151 Ops.push_back(CPIdx);
4152 Ops.push_back(DAG.getSrcValue(NULL));
4153 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
4154 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op.getOperand(1), Mask);
4155
4156 // Shift sign bit right or left if the two operands have different types.
4157 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4158 // Op0 is MVT::f32, Op1 is MVT::f64.
4159 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4160 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4161 DAG.getConstant(32, MVT::i32));
4162 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4163 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
4164 DAG.getConstant(0, getPointerTy()));
4165 } else if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
4166 // Op0 is MVT::f64, Op1 is MVT::f32.
4167 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, SignBit);
4168 SignBit = DAG.getNode(X86ISD::FSHL, MVT::v4f32, SignBit,
4169 DAG.getConstant(32, MVT::i32));
4170 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v2f64, SignBit);
4171 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f64, SignBit,
4172 DAG.getConstant(0, getPointerTy()));
4173 }
4174
4175 // Or the first operand with the sign bit.
4176 return DAG.getNode(X86ISD::FOR, VT, Op.getOperand(0), SignBit);
4177}
4178
Evan Cheng4259a0f2006-09-11 02:19:56 +00004179SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
4180 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00004181 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
4182 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00004183 SDOperand Op0 = Op.getOperand(0);
4184 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00004185 SDOperand CC = Op.getOperand(2);
4186 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00004187 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
4188 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004189 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00004190 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00004191
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004192 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00004193 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004194 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00004195 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004196 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00004197 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004198 }
4199
4200 assert(isFP && "Illegal integer SetCC!");
4201
4202 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00004203 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004204
4205 switch (SetCCOpcode) {
4206 default: assert(false && "Illegal floating point SetCC!");
4207 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004208 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00004209 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004210 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00004211 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00004212 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004213 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4214 }
4215 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004216 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00004217 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004218 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00004219 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00004220 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004221 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4222 }
Evan Chengc1583db2005-12-21 20:21:51 +00004223 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004224}
Evan Cheng45df7f82006-01-30 23:41:35 +00004225
Evan Chenga9467aa2006-04-25 20:13:52 +00004226SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004227 bool addTest = true;
4228 SDOperand Chain = DAG.getEntryNode();
4229 SDOperand Cond = Op.getOperand(0);
4230 SDOperand CC;
4231 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00004232
Evan Cheng4259a0f2006-09-11 02:19:56 +00004233 if (Cond.getOpcode() == ISD::SETCC)
4234 Cond = LowerSETCC(Cond, DAG, Chain);
4235
4236 if (Cond.getOpcode() == X86ISD::SETCC) {
4237 CC = Cond.getOperand(0);
4238
Evan Chenga9467aa2006-04-25 20:13:52 +00004239 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00004240 // (since flag operand cannot be shared). Use it as the condition setting
4241 // operand in place of the X86ISD::SETCC.
4242 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00004243 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00004244 // pressure reason)?
4245 SDOperand Cmp = Cond.getOperand(1);
4246 unsigned Opc = Cmp.getOpcode();
4247 bool IllegalFPCMov = !X86ScalarSSE &&
4248 MVT::isFloatingPoint(Op.getValueType()) &&
4249 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
4250 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
4251 !IllegalFPCMov) {
4252 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
4253 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
4254 addTest = false;
4255 }
4256 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00004257
Evan Chenga9467aa2006-04-25 20:13:52 +00004258 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004259 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004260 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
4261 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00004262 }
Evan Cheng45df7f82006-01-30 23:41:35 +00004263
Evan Cheng4259a0f2006-09-11 02:19:56 +00004264 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
4265 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004266 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4267 // condition is true.
4268 Ops.push_back(Op.getOperand(2));
4269 Ops.push_back(Op.getOperand(1));
4270 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004271 Ops.push_back(Cond.getValue(1));
4272 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004273}
Evan Cheng944d1e92006-01-26 02:13:10 +00004274
Evan Chenga9467aa2006-04-25 20:13:52 +00004275SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004276 bool addTest = true;
4277 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004278 SDOperand Cond = Op.getOperand(1);
4279 SDOperand Dest = Op.getOperand(2);
4280 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00004281 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
4282
Evan Chenga9467aa2006-04-25 20:13:52 +00004283 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00004284 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00004285
4286 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004287 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004288
Evan Cheng4259a0f2006-09-11 02:19:56 +00004289 // If condition flag is set by a X86ISD::CMP, then make a copy of it
4290 // (since flag operand cannot be shared). Use it as the condition setting
4291 // operand in place of the X86ISD::SETCC.
4292 // If the X86ISD::SETCC has more than one use, then perhaps it's better
4293 // to use a test instead of duplicating the X86ISD::CMP (for register
4294 // pressure reason)?
4295 SDOperand Cmp = Cond.getOperand(1);
4296 unsigned Opc = Cmp.getOpcode();
4297 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
4298 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
4299 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
4300 addTest = false;
4301 }
4302 }
Evan Chengfb22e862006-01-13 01:03:02 +00004303
Evan Chenga9467aa2006-04-25 20:13:52 +00004304 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004305 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004306 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
4307 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00004308 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004309 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00004310 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00004311}
Evan Chengae986f12006-01-11 22:15:48 +00004312
Evan Chenga9467aa2006-04-25 20:13:52 +00004313SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
4314 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00004315 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004316 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00004317 if (Subtarget->isTargetDarwin()) {
4318 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004319 if (!Subtarget->is64Bit() &&
4320 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00004321 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00004322 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004323 Result);
Evan Chengae986f12006-01-11 22:15:48 +00004324 }
Evan Cheng99470012006-02-25 09:55:19 +00004325
Evan Chenga9467aa2006-04-25 20:13:52 +00004326 return Result;
4327}
Evan Cheng5588de92006-02-18 00:15:05 +00004328
Evan Cheng2a330942006-05-25 00:59:30 +00004329SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
4330 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004331
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004332 if (Subtarget->is64Bit())
4333 return LowerX86_64CCCCallTo(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004334 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004335 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004336 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004337 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00004338 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004339 if (EnableFastCC) {
4340 return LowerFastCCCallTo(Op, DAG, false);
4341 }
4342 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00004343 case CallingConv::C:
4344 case CallingConv::CSRet:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004345 return LowerCCCCallTo(Op, DAG);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004346 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004347 return LowerStdCallCCCallTo(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004348 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004349 return LowerFastCCCallTo(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004350 }
Evan Cheng2a330942006-05-25 00:59:30 +00004351}
4352
Evan Chenga9467aa2006-04-25 20:13:52 +00004353SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
4354 SDOperand Copy;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004355
Evan Chenga9467aa2006-04-25 20:13:52 +00004356 switch(Op.getNumOperands()) {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004357 default:
4358 assert(0 && "Do not know how to return this many arguments!");
4359 abort();
Chris Lattnerc070c622006-04-17 20:32:50 +00004360 case 1: // ret void.
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004361 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
Evan Chenga9467aa2006-04-25 20:13:52 +00004362 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Evan Chenga3add0f2006-05-26 23:10:12 +00004363 case 3: {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004364 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004365
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004366 if (MVT::isVector(ArgVT) ||
4367 (Subtarget->is64Bit() && MVT::isFloatingPoint(ArgVT))) {
Chris Lattnerc070c622006-04-17 20:32:50 +00004368 // Integer or FP vector result -> XMM0.
4369 if (DAG.getMachineFunction().liveout_empty())
4370 DAG.getMachineFunction().addLiveOut(X86::XMM0);
4371 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::XMM0, Op.getOperand(1),
4372 SDOperand());
4373 } else if (MVT::isInteger(ArgVT)) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004374 // Integer result -> EAX / RAX.
4375 // The C calling convention guarantees the return value has been
4376 // promoted to at least MVT::i32. The X86-64 ABI doesn't require the
4377 // value to be promoted MVT::i64. So we don't have to extend it to
4378 // 64-bit. Return the value in EAX, but mark RAX as liveout.
4379 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Chris Lattnerc070c622006-04-17 20:32:50 +00004380 if (DAG.getMachineFunction().liveout_empty())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004381 DAG.getMachineFunction().addLiveOut(Reg);
Chris Lattnerc070c622006-04-17 20:32:50 +00004382
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004383 Reg = (ArgVT == MVT::i64) ? X86::RAX : X86::EAX;
4384 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg, Op.getOperand(1),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004385 SDOperand());
Chris Lattnerc070c622006-04-17 20:32:50 +00004386 } else if (!X86ScalarSSE) {
4387 // FP return with fp-stack value.
4388 if (DAG.getMachineFunction().liveout_empty())
4389 DAG.getMachineFunction().addLiveOut(X86::ST0);
4390
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004391 std::vector<MVT::ValueType> Tys;
4392 Tys.push_back(MVT::Other);
4393 Tys.push_back(MVT::Flag);
4394 std::vector<SDOperand> Ops;
4395 Ops.push_back(Op.getOperand(0));
4396 Ops.push_back(Op.getOperand(1));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004397 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004398 } else {
Chris Lattnerc070c622006-04-17 20:32:50 +00004399 // FP return with ScalarSSE (return on fp-stack).
4400 if (DAG.getMachineFunction().liveout_empty())
4401 DAG.getMachineFunction().addLiveOut(X86::ST0);
4402
Evan Chenge1ce4d72006-02-01 00:20:21 +00004403 SDOperand MemLoc;
4404 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00004405 SDOperand Value = Op.getOperand(1);
4406
Evan Chenge71fe34d2006-10-09 20:57:25 +00004407 if (ISD::isNON_EXTLoad(Value.Val) &&
Evan Chenga24617f2006-02-01 01:19:32 +00004408 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00004409 Chain = Value.getOperand(0);
4410 MemLoc = Value.getOperand(1);
4411 } else {
4412 // Spill the value to memory and reload it into top of stack.
4413 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
4414 MachineFunction &MF = DAG.getMachineFunction();
4415 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
4416 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004417 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
Evan Cheng5659ca82006-01-31 23:19:54 +00004418 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004419 std::vector<MVT::ValueType> Tys;
4420 Tys.push_back(MVT::f64);
4421 Tys.push_back(MVT::Other);
4422 std::vector<SDOperand> Ops;
4423 Ops.push_back(Chain);
Evan Cheng5659ca82006-01-31 23:19:54 +00004424 Ops.push_back(MemLoc);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004425 Ops.push_back(DAG.getValueType(ArgVT));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004426 Copy = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004427 Tys.clear();
4428 Tys.push_back(MVT::Other);
4429 Tys.push_back(MVT::Flag);
4430 Ops.clear();
4431 Ops.push_back(Copy.getValue(1));
4432 Ops.push_back(Copy);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004433 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004434 }
4435 break;
4436 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004437 case 5: {
4438 unsigned Reg1 = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
4439 unsigned Reg2 = Subtarget->is64Bit() ? X86::RDX : X86::EDX;
Chris Lattnerc070c622006-04-17 20:32:50 +00004440 if (DAG.getMachineFunction().liveout_empty()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004441 DAG.getMachineFunction().addLiveOut(Reg1);
4442 DAG.getMachineFunction().addLiveOut(Reg2);
Chris Lattnerc070c622006-04-17 20:32:50 +00004443 }
4444
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004445 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg2, Op.getOperand(3),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004446 SDOperand());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004447 Copy = DAG.getCopyToReg(Copy, Reg1, Op.getOperand(1), Copy.getValue(1));
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004448 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004449 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004450 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004451 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004452 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
Evan Chenga9467aa2006-04-25 20:13:52 +00004453 Copy.getValue(1));
4454}
4455
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004456SDOperand
4457X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00004458 MachineFunction &MF = DAG.getMachineFunction();
4459 const Function* Fn = MF.getFunction();
4460 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00004461 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00004462 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00004463 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
4464
Evan Cheng17e734f2006-05-23 21:06:34 +00004465 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004466 if (Subtarget->is64Bit())
4467 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00004468 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004469 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004470 default:
4471 assert(0 && "Unsupported calling convention");
4472 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004473 if (EnableFastCC) {
4474 return LowerFastCCArguments(Op, DAG);
4475 }
4476 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00004477 case CallingConv::C:
4478 case CallingConv::CSRet:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004479 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004480 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004481 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
4482 return LowerStdCallCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004483 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004484 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
4485 return LowerFastCallCCArguments(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004486 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004487}
4488
Evan Chenga9467aa2006-04-25 20:13:52 +00004489SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4490 SDOperand InFlag(0, 0);
4491 SDOperand Chain = Op.getOperand(0);
4492 unsigned Align =
4493 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4494 if (Align == 0) Align = 1;
4495
4496 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4497 // If not DWORD aligned, call memset if size is less than the threshold.
4498 // It knows how to align to the right boundary first.
4499 if ((Align & 3) != 0 ||
4500 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4501 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004502 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00004503 TargetLowering::ArgListTy Args;
4504 TargetLowering::ArgListEntry Entry;
4505 Entry.Node = Op.getOperand(1);
4506 Entry.Ty = IntPtrTy;
4507 Entry.isSigned = false;
4508 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00004509 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00004510 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4511 Entry.Ty = IntPtrTy;
4512 Entry.isSigned = false;
4513 Args.push_back(Entry);
4514 Entry.Node = Op.getOperand(3);
4515 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004516 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004517 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004518 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4519 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00004520 }
Evan Chengd097e672006-03-22 02:53:00 +00004521
Evan Chenga9467aa2006-04-25 20:13:52 +00004522 MVT::ValueType AVT;
4523 SDOperand Count;
4524 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4525 unsigned BytesLeft = 0;
4526 bool TwoRepStos = false;
4527 if (ValC) {
4528 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004529 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00004530
Evan Chenga9467aa2006-04-25 20:13:52 +00004531 // If the value is a constant, then we can potentially use larger sets.
4532 switch (Align & 3) {
4533 case 2: // WORD aligned
4534 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004535 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004536 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00004537 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004538 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004539 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004540 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00004541 Val = (Val << 8) | Val;
4542 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004543 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4544 AVT = MVT::i64;
4545 ValReg = X86::RAX;
4546 Val = (Val << 32) | Val;
4547 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004548 break;
4549 default: // Byte aligned
4550 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004551 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004552 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004553 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00004554 }
4555
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004556 if (AVT > MVT::i8) {
4557 if (I) {
4558 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4559 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4560 BytesLeft = I->getValue() % UBytes;
4561 } else {
4562 assert(AVT >= MVT::i32 &&
4563 "Do not use rep;stos if not at least DWORD aligned");
4564 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4565 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4566 TwoRepStos = true;
4567 }
4568 }
4569
Evan Chenga9467aa2006-04-25 20:13:52 +00004570 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4571 InFlag);
4572 InFlag = Chain.getValue(1);
4573 } else {
4574 AVT = MVT::i8;
4575 Count = Op.getOperand(3);
4576 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4577 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004578 }
Evan Chengb0461082006-04-24 18:01:45 +00004579
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004580 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4581 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004582 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004583 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4584 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004585 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004586
Evan Chenga9467aa2006-04-25 20:13:52 +00004587 std::vector<MVT::ValueType> Tys;
4588 Tys.push_back(MVT::Other);
4589 Tys.push_back(MVT::Flag);
4590 std::vector<SDOperand> Ops;
4591 Ops.push_back(Chain);
4592 Ops.push_back(DAG.getValueType(AVT));
4593 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004594 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004595
Evan Chenga9467aa2006-04-25 20:13:52 +00004596 if (TwoRepStos) {
4597 InFlag = Chain.getValue(1);
4598 Count = Op.getOperand(3);
4599 MVT::ValueType CVT = Count.getValueType();
4600 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004601 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4602 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4603 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004604 InFlag = Chain.getValue(1);
4605 Tys.clear();
4606 Tys.push_back(MVT::Other);
4607 Tys.push_back(MVT::Flag);
4608 Ops.clear();
4609 Ops.push_back(Chain);
4610 Ops.push_back(DAG.getValueType(MVT::i8));
4611 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004612 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004613 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004614 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004615 SDOperand Value;
4616 unsigned Val = ValC->getValue() & 255;
4617 unsigned Offset = I->getValue() - BytesLeft;
4618 SDOperand DstAddr = Op.getOperand(1);
4619 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004620 if (BytesLeft >= 4) {
4621 Val = (Val << 8) | Val;
4622 Val = (Val << 16) | Val;
4623 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004624 Chain = DAG.getStore(Chain, Value,
4625 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4626 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004627 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004628 BytesLeft -= 4;
4629 Offset += 4;
4630 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004631 if (BytesLeft >= 2) {
4632 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004633 Chain = DAG.getStore(Chain, Value,
4634 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4635 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004636 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004637 BytesLeft -= 2;
4638 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004639 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004640 if (BytesLeft == 1) {
4641 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004642 Chain = DAG.getStore(Chain, Value,
4643 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4644 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004645 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004646 }
Evan Cheng082c8782006-03-24 07:29:27 +00004647 }
Evan Chengebf10062006-04-03 20:53:28 +00004648
Evan Chenga9467aa2006-04-25 20:13:52 +00004649 return Chain;
4650}
Evan Chengebf10062006-04-03 20:53:28 +00004651
Evan Chenga9467aa2006-04-25 20:13:52 +00004652SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4653 SDOperand Chain = Op.getOperand(0);
4654 unsigned Align =
4655 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4656 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004657
Evan Chenga9467aa2006-04-25 20:13:52 +00004658 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4659 // If not DWORD aligned, call memcpy if size is less than the threshold.
4660 // It knows how to align to the right boundary first.
4661 if ((Align & 3) != 0 ||
4662 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4663 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004664 TargetLowering::ArgListTy Args;
4665 TargetLowering::ArgListEntry Entry;
4666 Entry.Ty = getTargetData()->getIntPtrType(); Entry.isSigned = false;
4667 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4668 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4669 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004670 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004671 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004672 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4673 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004674 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004675
4676 MVT::ValueType AVT;
4677 SDOperand Count;
4678 unsigned BytesLeft = 0;
4679 bool TwoRepMovs = false;
4680 switch (Align & 3) {
4681 case 2: // WORD aligned
4682 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004683 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004684 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004685 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004686 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4687 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004688 break;
4689 default: // Byte aligned
4690 AVT = MVT::i8;
4691 Count = Op.getOperand(3);
4692 break;
4693 }
4694
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004695 if (AVT > MVT::i8) {
4696 if (I) {
4697 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4698 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4699 BytesLeft = I->getValue() % UBytes;
4700 } else {
4701 assert(AVT >= MVT::i32 &&
4702 "Do not use rep;movs if not at least DWORD aligned");
4703 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4704 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4705 TwoRepMovs = true;
4706 }
4707 }
4708
Evan Chenga9467aa2006-04-25 20:13:52 +00004709 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004710 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4711 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004712 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004713 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4714 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004715 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004716 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4717 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004718 InFlag = Chain.getValue(1);
4719
4720 std::vector<MVT::ValueType> Tys;
4721 Tys.push_back(MVT::Other);
4722 Tys.push_back(MVT::Flag);
4723 std::vector<SDOperand> Ops;
4724 Ops.push_back(Chain);
4725 Ops.push_back(DAG.getValueType(AVT));
4726 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004727 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004728
4729 if (TwoRepMovs) {
4730 InFlag = Chain.getValue(1);
4731 Count = Op.getOperand(3);
4732 MVT::ValueType CVT = Count.getValueType();
4733 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004734 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4735 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4736 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004737 InFlag = Chain.getValue(1);
4738 Tys.clear();
4739 Tys.push_back(MVT::Other);
4740 Tys.push_back(MVT::Flag);
4741 Ops.clear();
4742 Ops.push_back(Chain);
4743 Ops.push_back(DAG.getValueType(MVT::i8));
4744 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004745 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004746 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004747 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004748 unsigned Offset = I->getValue() - BytesLeft;
4749 SDOperand DstAddr = Op.getOperand(1);
4750 MVT::ValueType DstVT = DstAddr.getValueType();
4751 SDOperand SrcAddr = Op.getOperand(2);
4752 MVT::ValueType SrcVT = SrcAddr.getValueType();
4753 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004754 if (BytesLeft >= 4) {
4755 Value = DAG.getLoad(MVT::i32, Chain,
4756 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4757 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004758 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004759 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004760 Chain = DAG.getStore(Chain, Value,
4761 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4762 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004763 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004764 BytesLeft -= 4;
4765 Offset += 4;
4766 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004767 if (BytesLeft >= 2) {
4768 Value = DAG.getLoad(MVT::i16, Chain,
4769 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4770 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004771 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004772 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004773 Chain = DAG.getStore(Chain, Value,
4774 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4775 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004776 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004777 BytesLeft -= 2;
4778 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004779 }
4780
Evan Chenga9467aa2006-04-25 20:13:52 +00004781 if (BytesLeft == 1) {
4782 Value = DAG.getLoad(MVT::i8, Chain,
4783 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4784 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004785 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004786 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004787 Chain = DAG.getStore(Chain, Value,
4788 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4789 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004790 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004791 }
Evan Chengcbffa462006-03-31 19:22:53 +00004792 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004793
4794 return Chain;
4795}
4796
4797SDOperand
4798X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
4799 std::vector<MVT::ValueType> Tys;
4800 Tys.push_back(MVT::Other);
4801 Tys.push_back(MVT::Flag);
4802 std::vector<SDOperand> Ops;
4803 Ops.push_back(Op.getOperand(0));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004804 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004805 Ops.clear();
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004806 if (Subtarget->is64Bit()) {
4807 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4808 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4809 MVT::i64, Copy1.getValue(2));
4810 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4811 DAG.getConstant(32, MVT::i8));
4812 Ops.push_back(DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp));
4813 Ops.push_back(Copy2.getValue(1));
4814 Tys[0] = MVT::i64;
4815 Tys[1] = MVT::Other;
4816 } else {
4817 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4818 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4819 MVT::i32, Copy1.getValue(2));
4820 Ops.push_back(Copy1);
4821 Ops.push_back(Copy2);
4822 Ops.push_back(Copy2.getValue(1));
4823 Tys[0] = Tys[1] = MVT::i32;
4824 Tys.push_back(MVT::Other);
4825 }
Evan Cheng5c68bba2006-08-11 07:35:45 +00004826 return DAG.getNode(ISD::MERGE_VALUES, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004827}
4828
4829SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004830 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4831
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004832 if (!Subtarget->is64Bit()) {
4833 // vastart just stores the address of the VarArgsFrameIndex slot into the
4834 // memory location argument.
4835 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004836 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4837 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004838 }
4839
4840 // __va_list_tag:
4841 // gp_offset (0 - 6 * 8)
4842 // fp_offset (48 - 48 + 8 * 16)
4843 // overflow_arg_area (point to parameters coming in memory).
4844 // reg_save_area
4845 std::vector<SDOperand> MemOps;
4846 SDOperand FIN = Op.getOperand(1);
4847 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004848 SDOperand Store = DAG.getStore(Op.getOperand(0),
4849 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004850 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004851 MemOps.push_back(Store);
4852
4853 // Store fp_offset
4854 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4855 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004856 Store = DAG.getStore(Op.getOperand(0),
4857 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004858 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004859 MemOps.push_back(Store);
4860
4861 // Store ptr to overflow_arg_area
4862 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4863 DAG.getConstant(4, getPointerTy()));
4864 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004865 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4866 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004867 MemOps.push_back(Store);
4868
4869 // Store ptr to reg_save_area.
4870 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4871 DAG.getConstant(8, getPointerTy()));
4872 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004873 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4874 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004875 MemOps.push_back(Store);
4876 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004877}
4878
4879SDOperand
4880X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4881 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4882 switch (IntNo) {
4883 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004884 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004885 case Intrinsic::x86_sse_comieq_ss:
4886 case Intrinsic::x86_sse_comilt_ss:
4887 case Intrinsic::x86_sse_comile_ss:
4888 case Intrinsic::x86_sse_comigt_ss:
4889 case Intrinsic::x86_sse_comige_ss:
4890 case Intrinsic::x86_sse_comineq_ss:
4891 case Intrinsic::x86_sse_ucomieq_ss:
4892 case Intrinsic::x86_sse_ucomilt_ss:
4893 case Intrinsic::x86_sse_ucomile_ss:
4894 case Intrinsic::x86_sse_ucomigt_ss:
4895 case Intrinsic::x86_sse_ucomige_ss:
4896 case Intrinsic::x86_sse_ucomineq_ss:
4897 case Intrinsic::x86_sse2_comieq_sd:
4898 case Intrinsic::x86_sse2_comilt_sd:
4899 case Intrinsic::x86_sse2_comile_sd:
4900 case Intrinsic::x86_sse2_comigt_sd:
4901 case Intrinsic::x86_sse2_comige_sd:
4902 case Intrinsic::x86_sse2_comineq_sd:
4903 case Intrinsic::x86_sse2_ucomieq_sd:
4904 case Intrinsic::x86_sse2_ucomilt_sd:
4905 case Intrinsic::x86_sse2_ucomile_sd:
4906 case Intrinsic::x86_sse2_ucomigt_sd:
4907 case Intrinsic::x86_sse2_ucomige_sd:
4908 case Intrinsic::x86_sse2_ucomineq_sd: {
4909 unsigned Opc = 0;
4910 ISD::CondCode CC = ISD::SETCC_INVALID;
4911 switch (IntNo) {
4912 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004913 case Intrinsic::x86_sse_comieq_ss:
4914 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004915 Opc = X86ISD::COMI;
4916 CC = ISD::SETEQ;
4917 break;
Evan Cheng78038292006-04-05 23:38:46 +00004918 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004919 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004920 Opc = X86ISD::COMI;
4921 CC = ISD::SETLT;
4922 break;
4923 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004924 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004925 Opc = X86ISD::COMI;
4926 CC = ISD::SETLE;
4927 break;
4928 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004929 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004930 Opc = X86ISD::COMI;
4931 CC = ISD::SETGT;
4932 break;
4933 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004934 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004935 Opc = X86ISD::COMI;
4936 CC = ISD::SETGE;
4937 break;
4938 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004939 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004940 Opc = X86ISD::COMI;
4941 CC = ISD::SETNE;
4942 break;
4943 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004944 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004945 Opc = X86ISD::UCOMI;
4946 CC = ISD::SETEQ;
4947 break;
4948 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004949 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004950 Opc = X86ISD::UCOMI;
4951 CC = ISD::SETLT;
4952 break;
4953 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004954 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004955 Opc = X86ISD::UCOMI;
4956 CC = ISD::SETLE;
4957 break;
4958 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004959 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004960 Opc = X86ISD::UCOMI;
4961 CC = ISD::SETGT;
4962 break;
4963 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004964 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004965 Opc = X86ISD::UCOMI;
4966 CC = ISD::SETGE;
4967 break;
4968 case Intrinsic::x86_sse_ucomineq_ss:
4969 case Intrinsic::x86_sse2_ucomineq_sd:
4970 Opc = X86ISD::UCOMI;
4971 CC = ISD::SETNE;
4972 break;
Evan Cheng78038292006-04-05 23:38:46 +00004973 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004974
Evan Chenga9467aa2006-04-25 20:13:52 +00004975 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004976 SDOperand LHS = Op.getOperand(1);
4977 SDOperand RHS = Op.getOperand(2);
4978 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004979
4980 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004981 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004982 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4983 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4984 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4985 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004986 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004987 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004988 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004989}
Evan Cheng6af02632005-12-20 06:22:03 +00004990
Evan Chenga9467aa2006-04-25 20:13:52 +00004991/// LowerOperation - Provide custom lowering hooks for some operations.
4992///
4993SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4994 switch (Op.getOpcode()) {
4995 default: assert(0 && "Should not custom lower this!");
4996 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4997 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4998 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4999 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5000 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5001 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5002 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
5003 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5004 case ISD::SHL_PARTS:
5005 case ISD::SRA_PARTS:
5006 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5007 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5008 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5009 case ISD::FABS: return LowerFABS(Op, DAG);
5010 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00005011 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00005012 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00005013 case ISD::SELECT: return LowerSELECT(Op, DAG);
5014 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
5015 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00005016 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00005017 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00005018 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00005019 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
5020 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
5021 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
5022 case ISD::VASTART: return LowerVASTART(Op, DAG);
5023 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5024 }
5025}
5026
Evan Cheng6af02632005-12-20 06:22:03 +00005027const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
5028 switch (Opcode) {
5029 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00005030 case X86ISD::SHLD: return "X86ISD::SHLD";
5031 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00005032 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00005033 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00005034 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00005035 case X86ISD::FSHL: return "X86ISD::FSHL";
5036 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00005037 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00005038 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00005039 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5040 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
5041 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00005042 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00005043 case X86ISD::FST: return "X86ISD::FST";
5044 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00005045 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00005046 case X86ISD::CALL: return "X86ISD::CALL";
5047 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
5048 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
5049 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00005050 case X86ISD::COMI: return "X86ISD::COMI";
5051 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00005052 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00005053 case X86ISD::CMOV: return "X86ISD::CMOV";
5054 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00005055 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00005056 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
5057 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00005058 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00005059 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00005060 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00005061 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00005062 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00005063 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00005064 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00005065 case X86ISD::FMAX: return "X86ISD::FMAX";
5066 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00005067 }
5068}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005069
Evan Cheng02612422006-07-05 22:17:51 +00005070/// isLegalAddressImmediate - Return true if the integer value or
5071/// GlobalValue can be used as the offset of the target addressing mode.
5072bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
5073 // X86 allows a sign-extended 32-bit immediate field.
5074 return (V > -(1LL << 32) && V < (1LL << 32)-1);
5075}
5076
5077bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00005078 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
5079 // field unless we are in small code model.
5080 if (Subtarget->is64Bit() &&
5081 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00005082 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00005083
5084 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00005085}
5086
5087/// isShuffleMaskLegal - Targets can use this to indicate that they only
5088/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5089/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5090/// are assumed to be legal.
5091bool
5092X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
5093 // Only do shuffles on 128-bit vector types for now.
5094 if (MVT::getSizeInBits(VT) == 64) return false;
5095 return (Mask.Val->getNumOperands() <= 4 ||
5096 isSplatMask(Mask.Val) ||
5097 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5098 X86::isUNPCKLMask(Mask.Val) ||
5099 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
5100 X86::isUNPCKHMask(Mask.Val));
5101}
5102
5103bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
5104 MVT::ValueType EVT,
5105 SelectionDAG &DAG) const {
5106 unsigned NumElts = BVOps.size();
5107 // Only do shuffles on 128-bit vector types for now.
5108 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
5109 if (NumElts == 2) return true;
5110 if (NumElts == 4) {
5111 return (isMOVLMask(BVOps) || isCommutedMOVL(BVOps, true) ||
5112 isSHUFPMask(BVOps) || isCommutedSHUFP(BVOps));
5113 }
5114 return false;
5115}
5116
5117//===----------------------------------------------------------------------===//
5118// X86 Scheduler Hooks
5119//===----------------------------------------------------------------------===//
5120
5121MachineBasicBlock *
5122X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
5123 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00005124 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00005125 switch (MI->getOpcode()) {
5126 default: assert(false && "Unexpected instr type to insert");
5127 case X86::CMOV_FR32:
5128 case X86::CMOV_FR64:
5129 case X86::CMOV_V4F32:
5130 case X86::CMOV_V2F64:
5131 case X86::CMOV_V2I64: {
5132 // To "insert" a SELECT_CC instruction, we actually have to insert the
5133 // diamond control-flow pattern. The incoming instruction knows the
5134 // destination vreg to set, the condition code register to branch on, the
5135 // true/false values to select between, and a branch opcode to use.
5136 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5137 ilist<MachineBasicBlock>::iterator It = BB;
5138 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005139
Evan Cheng02612422006-07-05 22:17:51 +00005140 // thisMBB:
5141 // ...
5142 // TrueVal = ...
5143 // cmpTY ccX, r1, r2
5144 // bCC copy1MBB
5145 // fallthrough --> copy0MBB
5146 MachineBasicBlock *thisMBB = BB;
5147 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
5148 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005149 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005150 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00005151 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00005152 MachineFunction *F = BB->getParent();
5153 F->getBasicBlockList().insert(It, copy0MBB);
5154 F->getBasicBlockList().insert(It, sinkMBB);
5155 // Update machine-CFG edges by first adding all successors of the current
5156 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005157 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00005158 e = BB->succ_end(); i != e; ++i)
5159 sinkMBB->addSuccessor(*i);
5160 // Next, remove all successors of the current block, and add the true
5161 // and fallthrough blocks as its successors.
5162 while(!BB->succ_empty())
5163 BB->removeSuccessor(BB->succ_begin());
5164 BB->addSuccessor(copy0MBB);
5165 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005166
Evan Cheng02612422006-07-05 22:17:51 +00005167 // copy0MBB:
5168 // %FalseValue = ...
5169 // # fallthrough to sinkMBB
5170 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005171
Evan Cheng02612422006-07-05 22:17:51 +00005172 // Update machine-CFG edges
5173 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005174
Evan Cheng02612422006-07-05 22:17:51 +00005175 // sinkMBB:
5176 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5177 // ...
5178 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00005179 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00005180 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5181 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5182
5183 delete MI; // The pseudo instruction is gone now.
5184 return BB;
5185 }
5186
5187 case X86::FP_TO_INT16_IN_MEM:
5188 case X86::FP_TO_INT32_IN_MEM:
5189 case X86::FP_TO_INT64_IN_MEM: {
5190 // Change the floating point control register to use "round towards zero"
5191 // mode when truncating to an integer value.
5192 MachineFunction *F = BB->getParent();
5193 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00005194 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00005195
5196 // Load the old value of the high byte of the control word...
5197 unsigned OldCW =
5198 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00005199 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00005200
5201 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00005202 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
5203 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00005204
5205 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00005206 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00005207
5208 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00005209 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
5210 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00005211
5212 // Get the X86 opcode to use.
5213 unsigned Opc;
5214 switch (MI->getOpcode()) {
5215 default: assert(0 && "illegal opcode!");
5216 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
5217 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
5218 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
5219 }
5220
5221 X86AddressMode AM;
5222 MachineOperand &Op = MI->getOperand(0);
5223 if (Op.isRegister()) {
5224 AM.BaseType = X86AddressMode::RegBase;
5225 AM.Base.Reg = Op.getReg();
5226 } else {
5227 AM.BaseType = X86AddressMode::FrameIndexBase;
5228 AM.Base.FrameIndex = Op.getFrameIndex();
5229 }
5230 Op = MI->getOperand(1);
5231 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005232 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00005233 Op = MI->getOperand(2);
5234 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005235 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00005236 Op = MI->getOperand(3);
5237 if (Op.isGlobalAddress()) {
5238 AM.GV = Op.getGlobal();
5239 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005240 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00005241 }
Evan Cheng20350c42006-11-27 23:37:22 +00005242 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
5243 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00005244
5245 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00005246 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00005247
5248 delete MI; // The pseudo instruction is gone now.
5249 return BB;
5250 }
5251 }
5252}
5253
5254//===----------------------------------------------------------------------===//
5255// X86 Optimization Hooks
5256//===----------------------------------------------------------------------===//
5257
Nate Begeman8a77efe2006-02-16 21:11:51 +00005258void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
5259 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005260 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00005261 uint64_t &KnownOne,
5262 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005263 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00005264 assert((Opc >= ISD::BUILTIN_OP_END ||
5265 Opc == ISD::INTRINSIC_WO_CHAIN ||
5266 Opc == ISD::INTRINSIC_W_CHAIN ||
5267 Opc == ISD::INTRINSIC_VOID) &&
5268 "Should use MaskedValueIsZero if you don't know whether Op"
5269 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005270
Evan Cheng6d196db2006-04-05 06:11:20 +00005271 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005272 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00005273 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005274 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00005275 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
5276 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005277 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005278}
Chris Lattnerc642aa52006-01-31 19:43:35 +00005279
Evan Cheng5987cfb2006-07-07 08:33:52 +00005280/// getShuffleScalarElt - Returns the scalar element that will make up the ith
5281/// element of the result of the vector shuffle.
5282static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
5283 MVT::ValueType VT = N->getValueType(0);
5284 SDOperand PermMask = N->getOperand(2);
5285 unsigned NumElems = PermMask.getNumOperands();
5286 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
5287 i %= NumElems;
5288 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5289 return (i == 0)
5290 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
5291 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
5292 SDOperand Idx = PermMask.getOperand(i);
5293 if (Idx.getOpcode() == ISD::UNDEF)
5294 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
5295 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
5296 }
5297 return SDOperand();
5298}
5299
5300/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
5301/// node is a GlobalAddress + an offset.
5302static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00005303 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00005304 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005305 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
5306 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
5307 return true;
5308 }
Evan Chengae1cd752006-11-30 21:55:46 +00005309 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005310 SDOperand N1 = N->getOperand(0);
5311 SDOperand N2 = N->getOperand(1);
5312 if (isGAPlusOffset(N1.Val, GA, Offset)) {
5313 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
5314 if (V) {
5315 Offset += V->getSignExtended();
5316 return true;
5317 }
5318 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
5319 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
5320 if (V) {
5321 Offset += V->getSignExtended();
5322 return true;
5323 }
5324 }
5325 }
5326 return false;
5327}
5328
5329/// isConsecutiveLoad - Returns true if N is loading from an address of Base
5330/// + Dist * Size.
5331static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
5332 MachineFrameInfo *MFI) {
5333 if (N->getOperand(0).Val != Base->getOperand(0).Val)
5334 return false;
5335
5336 SDOperand Loc = N->getOperand(1);
5337 SDOperand BaseLoc = Base->getOperand(1);
5338 if (Loc.getOpcode() == ISD::FrameIndex) {
5339 if (BaseLoc.getOpcode() != ISD::FrameIndex)
5340 return false;
5341 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
5342 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
5343 int FS = MFI->getObjectSize(FI);
5344 int BFS = MFI->getObjectSize(BFI);
5345 if (FS != BFS || FS != Size) return false;
5346 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
5347 } else {
5348 GlobalValue *GV1 = NULL;
5349 GlobalValue *GV2 = NULL;
5350 int64_t Offset1 = 0;
5351 int64_t Offset2 = 0;
5352 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
5353 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
5354 if (isGA1 && isGA2 && GV1 == GV2)
5355 return Offset1 == (Offset2 + Dist*Size);
5356 }
5357
5358 return false;
5359}
5360
Evan Cheng79cf9a52006-07-10 21:37:44 +00005361static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
5362 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005363 GlobalValue *GV;
5364 int64_t Offset;
5365 if (isGAPlusOffset(Base, GV, Offset))
5366 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
5367 else {
5368 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
5369 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00005370 if (BFI < 0)
5371 // Fixed objects do not specify alignment, however the offsets are known.
5372 return ((Subtarget->getStackAlignment() % 16) == 0 &&
5373 (MFI->getObjectOffset(BFI) % 16) == 0);
5374 else
5375 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00005376 }
5377 return false;
5378}
5379
5380
5381/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
5382/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
5383/// if the load addresses are consecutive, non-overlapping, and in the right
5384/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00005385static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
5386 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005387 MachineFunction &MF = DAG.getMachineFunction();
5388 MachineFrameInfo *MFI = MF.getFrameInfo();
5389 MVT::ValueType VT = N->getValueType(0);
5390 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
5391 SDOperand PermMask = N->getOperand(2);
5392 int NumElems = (int)PermMask.getNumOperands();
5393 SDNode *Base = NULL;
5394 for (int i = 0; i < NumElems; ++i) {
5395 SDOperand Idx = PermMask.getOperand(i);
5396 if (Idx.getOpcode() == ISD::UNDEF) {
5397 if (!Base) return SDOperand();
5398 } else {
5399 SDOperand Arg =
5400 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005401 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00005402 return SDOperand();
5403 if (!Base)
5404 Base = Arg.Val;
5405 else if (!isConsecutiveLoad(Arg.Val, Base,
5406 i, MVT::getSizeInBits(EVT)/8,MFI))
5407 return SDOperand();
5408 }
5409 }
5410
Evan Cheng79cf9a52006-07-10 21:37:44 +00005411 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005412 if (isAlign16) {
5413 LoadSDNode *LD = cast<LoadSDNode>(Base);
5414 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5415 LD->getSrcValueOffset());
5416 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005417 // Just use movups, it's shorter.
Evan Chengbd1c5a82006-08-11 09:08:15 +00005418 std::vector<MVT::ValueType> Tys;
5419 Tys.push_back(MVT::v4f32);
5420 Tys.push_back(MVT::Other);
5421 SmallVector<SDOperand, 3> Ops;
5422 Ops.push_back(Base->getOperand(0));
5423 Ops.push_back(Base->getOperand(1));
5424 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00005425 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00005426 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00005427 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00005428}
5429
Chris Lattner9259b1e2006-10-04 06:57:07 +00005430/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5431static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5432 const X86Subtarget *Subtarget) {
5433 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005434
Chris Lattner9259b1e2006-10-04 06:57:07 +00005435 // If we have SSE[12] support, try to form min/max nodes.
5436 if (Subtarget->hasSSE2() &&
5437 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5438 if (Cond.getOpcode() == ISD::SETCC) {
5439 // Get the LHS/RHS of the select.
5440 SDOperand LHS = N->getOperand(1);
5441 SDOperand RHS = N->getOperand(2);
5442 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005443
Evan Cheng49683ba2006-11-10 21:43:37 +00005444 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00005445 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005446 switch (CC) {
5447 default: break;
5448 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5449 case ISD::SETULE:
5450 case ISD::SETLE:
5451 if (!UnsafeFPMath) break;
5452 // FALL THROUGH.
5453 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5454 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005455 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005456 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005457
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005458 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5459 case ISD::SETUGT:
5460 case ISD::SETGT:
5461 if (!UnsafeFPMath) break;
5462 // FALL THROUGH.
5463 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5464 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005465 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005466 break;
5467 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005468 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005469 switch (CC) {
5470 default: break;
5471 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5472 case ISD::SETUGT:
5473 case ISD::SETGT:
5474 if (!UnsafeFPMath) break;
5475 // FALL THROUGH.
5476 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5477 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005478 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005479 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005480
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005481 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5482 case ISD::SETULE:
5483 case ISD::SETLE:
5484 if (!UnsafeFPMath) break;
5485 // FALL THROUGH.
5486 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5487 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005488 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005489 break;
5490 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005491 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005492
Evan Cheng49683ba2006-11-10 21:43:37 +00005493 if (Opcode)
5494 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005495 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005496
Chris Lattner9259b1e2006-10-04 06:57:07 +00005497 }
5498
5499 return SDOperand();
5500}
5501
5502
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005503SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00005504 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005505 SelectionDAG &DAG = DCI.DAG;
5506 switch (N->getOpcode()) {
5507 default: break;
5508 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00005509 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005510 case ISD::SELECT:
5511 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00005512 }
5513
5514 return SDOperand();
5515}
5516
Evan Cheng02612422006-07-05 22:17:51 +00005517//===----------------------------------------------------------------------===//
5518// X86 Inline Assembly Support
5519//===----------------------------------------------------------------------===//
5520
Chris Lattner298ef372006-07-11 02:54:03 +00005521/// getConstraintType - Given a constraint letter, return the type of
5522/// constraint it is for this target.
5523X86TargetLowering::ConstraintType
5524X86TargetLowering::getConstraintType(char ConstraintLetter) const {
5525 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00005526 case 'A':
5527 case 'r':
5528 case 'R':
5529 case 'l':
5530 case 'q':
5531 case 'Q':
5532 case 'x':
5533 case 'Y':
5534 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00005535 default: return TargetLowering::getConstraintType(ConstraintLetter);
5536 }
5537}
5538
Chris Lattner44daa502006-10-31 20:13:11 +00005539/// isOperandValidForConstraint - Return the specified operand (possibly
5540/// modified) if the specified SDOperand is valid for the specified target
5541/// constraint letter, otherwise return null.
5542SDOperand X86TargetLowering::
5543isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
5544 switch (Constraint) {
5545 default: break;
5546 case 'i':
5547 // Literal immediates are always ok.
5548 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005549
Chris Lattner44daa502006-10-31 20:13:11 +00005550 // If we are in non-pic codegen mode, we allow the address of a global to
5551 // be used with 'i'.
5552 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
5553 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
5554 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005555
Chris Lattner44daa502006-10-31 20:13:11 +00005556 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5557 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5558 GA->getOffset());
5559 return Op;
5560 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005561
Chris Lattner44daa502006-10-31 20:13:11 +00005562 // Otherwise, not valid for this mode.
5563 return SDOperand(0, 0);
5564 }
5565 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5566}
5567
5568
Chris Lattnerc642aa52006-01-31 19:43:35 +00005569std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005570getRegClassForInlineAsmConstraint(const std::string &Constraint,
5571 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005572 if (Constraint.size() == 1) {
5573 // FIXME: not handling fp-stack yet!
5574 // FIXME: not handling MMX registers yet ('y' constraint).
5575 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005576 default: break; // Unknown constraint letter
5577 case 'A': // EAX/EDX
5578 if (VT == MVT::i32 || VT == MVT::i64)
5579 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5580 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005581 case 'r': // GENERAL_REGS
5582 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005583 if (VT == MVT::i64 && Subtarget->is64Bit())
5584 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5585 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5586 X86::R8, X86::R9, X86::R10, X86::R11,
5587 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005588 if (VT == MVT::i32)
5589 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5590 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5591 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005592 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005593 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5594 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005595 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005596 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005597 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005598 if (VT == MVT::i32)
5599 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5600 X86::ESI, X86::EDI, X86::EBP, 0);
5601 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005602 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005603 X86::SI, X86::DI, X86::BP, 0);
5604 else if (VT == MVT::i8)
5605 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5606 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005607 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5608 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005609 if (VT == MVT::i32)
5610 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5611 else if (VT == MVT::i16)
5612 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5613 else if (VT == MVT::i8)
5614 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5615 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005616 case 'x': // SSE_REGS if SSE1 allowed
5617 if (Subtarget->hasSSE1())
5618 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5619 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5620 0);
5621 return std::vector<unsigned>();
5622 case 'Y': // SSE_REGS if SSE2 allowed
5623 if (Subtarget->hasSSE2())
5624 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5625 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5626 0);
5627 return std::vector<unsigned>();
5628 }
5629 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005630
Chris Lattner7ad77df2006-02-22 00:56:39 +00005631 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005632}
Chris Lattner524129d2006-07-31 23:26:50 +00005633
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005634std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005635X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5636 MVT::ValueType VT) const {
5637 // Use the default implementation in TargetLowering to convert the register
5638 // constraint into a member of a register class.
5639 std::pair<unsigned, const TargetRegisterClass*> Res;
5640 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005641
5642 // Not found as a standard register?
5643 if (Res.second == 0) {
5644 // GCC calls "st(0)" just plain "st".
5645 if (StringsEqualNoCase("{st}", Constraint)) {
5646 Res.first = X86::ST0;
5647 Res.second = X86::RSTRegisterClass;
5648 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005649
Chris Lattnerf6a69662006-10-31 19:42:44 +00005650 return Res;
5651 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005652
Chris Lattner524129d2006-07-31 23:26:50 +00005653 // Otherwise, check to see if this is a register class of the wrong value
5654 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5655 // turn into {ax},{dx}.
5656 if (Res.second->hasType(VT))
5657 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005658
Chris Lattner524129d2006-07-31 23:26:50 +00005659 // All of the single-register GCC register classes map their values onto
5660 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5661 // really want an 8-bit or 32-bit register, map to the appropriate register
5662 // class and return the appropriate register.
5663 if (Res.second != X86::GR16RegisterClass)
5664 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005665
Chris Lattner524129d2006-07-31 23:26:50 +00005666 if (VT == MVT::i8) {
5667 unsigned DestReg = 0;
5668 switch (Res.first) {
5669 default: break;
5670 case X86::AX: DestReg = X86::AL; break;
5671 case X86::DX: DestReg = X86::DL; break;
5672 case X86::CX: DestReg = X86::CL; break;
5673 case X86::BX: DestReg = X86::BL; break;
5674 }
5675 if (DestReg) {
5676 Res.first = DestReg;
5677 Res.second = Res.second = X86::GR8RegisterClass;
5678 }
5679 } else if (VT == MVT::i32) {
5680 unsigned DestReg = 0;
5681 switch (Res.first) {
5682 default: break;
5683 case X86::AX: DestReg = X86::EAX; break;
5684 case X86::DX: DestReg = X86::EDX; break;
5685 case X86::CX: DestReg = X86::ECX; break;
5686 case X86::BX: DestReg = X86::EBX; break;
5687 case X86::SI: DestReg = X86::ESI; break;
5688 case X86::DI: DestReg = X86::EDI; break;
5689 case X86::BP: DestReg = X86::EBP; break;
5690 case X86::SP: DestReg = X86::ESP; break;
5691 }
5692 if (DestReg) {
5693 Res.first = DestReg;
5694 Res.second = Res.second = X86::GR32RegisterClass;
5695 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005696 } else if (VT == MVT::i64) {
5697 unsigned DestReg = 0;
5698 switch (Res.first) {
5699 default: break;
5700 case X86::AX: DestReg = X86::RAX; break;
5701 case X86::DX: DestReg = X86::RDX; break;
5702 case X86::CX: DestReg = X86::RCX; break;
5703 case X86::BX: DestReg = X86::RBX; break;
5704 case X86::SI: DestReg = X86::RSI; break;
5705 case X86::DI: DestReg = X86::RDI; break;
5706 case X86::BP: DestReg = X86::RBP; break;
5707 case X86::SP: DestReg = X86::RSP; break;
5708 }
5709 if (DestReg) {
5710 Res.first = DestReg;
5711 Res.second = Res.second = X86::GR64RegisterClass;
5712 }
Chris Lattner524129d2006-07-31 23:26:50 +00005713 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005714
Chris Lattner524129d2006-07-31 23:26:50 +00005715 return Res;
5716}