blob: 0e470e085ca221c2db820217e4d051ad13eb7c36 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "ARMMCTargetDesc.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000015#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000016#include "ARMMCAsmInfo.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Daniel Sanders50f17232015-09-15 16:17:27 +000018#include "llvm/ADT/Triple.h"
Lang Hames02d33052017-10-11 01:57:21 +000019#include "llvm/MC/MCAsmBackend.h"
Lang Hames2241ffa2017-10-11 23:34:47 +000020#include "llvm/MC/MCCodeEmitter.h"
Rafael Espindolaac4ad252013-10-05 16:42:21 +000021#include "llvm/MC/MCELFStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000022#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000023#include "llvm/MC/MCInstrInfo.h"
24#include "llvm/MC/MCRegisterInfo.h"
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +000025#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000026#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000027#include "llvm/Support/ErrorHandling.h"
Bradley Smith323fee12015-11-16 11:10:19 +000028#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000029#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000030
Joey Gouly0e76fa72013-09-12 10:28:05 +000031using namespace llvm;
32
Evan Cheng928ce722011-07-06 22:02:34 +000033#define GET_REGINFO_MC_DESC
34#include "ARMGenRegisterInfo.inc"
35
Duncan P. N. Exon Smithad987452015-07-08 17:30:55 +000036static bool getMCRDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
Joey Gouly0e76fa72013-09-12 10:28:05 +000037 std::string &Info) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000038 if (STI.getFeatureBits()[llvm::ARM::HasV7Ops] &&
Joey Gouly830c27a2013-09-17 09:54:57 +000039 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000040 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000041 // Checks for the deprecated CP15ISB encoding:
42 // mcr p15, #0, rX, c7, c5, #4
43 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
44 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
45 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
46 Info = "deprecated since v7, use 'isb'";
47 return true;
48 }
49
50 // Checks for the deprecated CP15DSB encoding:
51 // mcr p15, #0, rX, c7, c10, #4
52 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
53 Info = "deprecated since v7, use 'dsb'";
54 return true;
55 }
56 }
57 // Checks for the deprecated CP15DMB encoding:
58 // mcr p15, #0, rX, c7, c10, #5
59 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
60 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
61 Info = "deprecated since v7, use 'dmb'";
62 return true;
63 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000064 }
65 return false;
66}
67
Duncan P. N. Exon Smithad987452015-07-08 17:30:55 +000068static bool getITDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
Saleem Abdulrasool08408ea2014-12-16 04:10:10 +000069 std::string &Info) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000070 if (STI.getFeatureBits()[llvm::ARM::HasV8Ops] && MI.getOperand(1).isImm() &&
Saleem Abdulrasool08408ea2014-12-16 04:10:10 +000071 MI.getOperand(1).getImm() != 8) {
72 Info = "applying IT instruction to more than one subsequent instruction is "
73 "deprecated";
Amara Emerson52cfb6a2013-10-03 09:31:51 +000074 return true;
75 }
76
77 return false;
78}
79
Duncan P. N. Exon Smithad987452015-07-08 17:30:55 +000080static bool getARMStoreDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
Saleem Abdulrasool417fc6b2014-12-16 05:53:25 +000081 std::string &Info) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000082 assert(!STI.getFeatureBits()[llvm::ARM::ModeThumb] &&
Saleem Abdulrasool747ec2d2014-12-24 18:40:42 +000083 "cannot predicate thumb instructions");
Saleem Abdulrasool1ce7d312014-12-17 16:17:44 +000084
85 assert(MI.getNumOperands() >= 4 && "expected >= 4 arguments");
Saleem Abdulrasool417fc6b2014-12-16 05:53:25 +000086 for (unsigned OI = 4, OE = MI.getNumOperands(); OI < OE; ++OI) {
87 assert(MI.getOperand(OI).isReg() && "expected register");
88 if (MI.getOperand(OI).getReg() == ARM::SP ||
89 MI.getOperand(OI).getReg() == ARM::PC) {
90 Info = "use of SP or PC in the list is deprecated";
91 return true;
92 }
93 }
94 return false;
95}
96
Duncan P. N. Exon Smithad987452015-07-08 17:30:55 +000097static bool getARMLoadDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
Saleem Abdulrasool0fa83202014-12-20 20:25:36 +000098 std::string &Info) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000099 assert(!STI.getFeatureBits()[llvm::ARM::ModeThumb] &&
Saleem Abdulrasool747ec2d2014-12-24 18:40:42 +0000100 "cannot predicate thumb instructions");
Saleem Abdulrasool0fa83202014-12-20 20:25:36 +0000101
102 assert(MI.getNumOperands() >= 4 && "expected >= 4 arguments");
103 bool ListContainsPC = false, ListContainsLR = false;
104 for (unsigned OI = 4, OE = MI.getNumOperands(); OI < OE; ++OI) {
105 assert(MI.getOperand(OI).isReg() && "expected register");
106 switch (MI.getOperand(OI).getReg()) {
107 default:
108 break;
109 case ARM::LR:
110 ListContainsLR = true;
111 break;
112 case ARM::PC:
113 ListContainsPC = true;
114 break;
115 case ARM::SP:
116 Info = "use of SP in the list is deprecated";
117 return true;
118 }
119 }
120
121 if (ListContainsPC && ListContainsLR) {
122 Info = "use of LR and PC simultaneously in the list is deprecated";
123 return true;
124 }
125
126 return false;
127}
128
Evan Cheng928ce722011-07-06 22:02:34 +0000129#define GET_INSTRINFO_MC_DESC
130#include "ARMGenInstrInfo.inc"
131
132#define GET_SUBTARGETINFO_MC_DESC
133#include "ARMGenSubtargetInfo.inc"
134
Daniel Sanders50f17232015-09-15 16:17:27 +0000135std::string ARM_MC::ParseARMTriple(const Triple &TT, StringRef CPU) {
Evan Cheng2bd65362011-07-07 00:08:19 +0000136 std::string ARMArchFeature;
Bradley Smith323fee12015-11-16 11:10:19 +0000137
Florian Hahn67ddd1d2017-07-27 16:27:56 +0000138 ARM::ArchKind ArchID = ARM::parseArch(TT.getArchName());
139 if (ArchID != ARM::ArchKind::INVALID && (CPU.empty() || CPU == "generic"))
Bradley Smith323fee12015-11-16 11:10:19 +0000140 ARMArchFeature = (ARMArchFeature + "+" + ARM::getArchName(ArchID)).str();
Evan Cheng2bd65362011-07-07 00:08:19 +0000141
Florian Hahna5ba4ee2017-08-12 17:40:18 +0000142 if (TT.isThumb()) {
Martin Storsjo43982462018-03-26 08:41:10 +0000143 if (!ARMArchFeature.empty())
144 ARMArchFeature += ",";
145 ARMArchFeature += "+thumb-mode,+v4t";
Evan Chengf2c26162011-07-07 08:26:46 +0000146 }
147
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000148 if (TT.isOSNaCl()) {
Martin Storsjo43982462018-03-26 08:41:10 +0000149 if (!ARMArchFeature.empty())
150 ARMArchFeature += ",";
151 ARMArchFeature += "+nacl-trap";
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000152 }
153
Martin Storsjoe1a64fe2018-03-23 09:10:03 +0000154 if (TT.isOSWindows()) {
Martin Storsjo43982462018-03-26 08:41:10 +0000155 if (!ARMArchFeature.empty())
156 ARMArchFeature += ",";
157 ARMArchFeature += "+noarm";
Martin Storsjoe1a64fe2018-03-23 09:10:03 +0000158 }
159
Evan Cheng2bd65362011-07-07 00:08:19 +0000160 return ARMArchFeature;
161}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000162
Daniel Sanders50f17232015-09-15 16:17:27 +0000163MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000164 StringRef CPU, StringRef FS) {
Daniel Sanders50f17232015-09-15 16:17:27 +0000165 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000166 if (!FS.empty()) {
167 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000168 ArchFS = (Twine(ArchFS) + "," + FS).str();
Evan Cheng4d1ca962011-07-08 01:53:10 +0000169 else
170 ArchFS = FS;
171 }
172
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +0000173 return createARMMCSubtargetInfoImpl(TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000174}
175
Evan Cheng1705ab02011-07-14 23:50:31 +0000176static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000177 MCInstrInfo *X = new MCInstrInfo();
178 InitARMMCInstrInfo(X);
179 return X;
180}
181
Daniel Sanders50f17232015-09-15 16:17:27 +0000182static MCRegisterInfo *createARMMCRegisterInfo(const Triple &Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000183 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000184 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000185 return X;
186}
187
Daniel Sanders7813ae82015-06-04 13:12:25 +0000188static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI,
Daniel Sanders50f17232015-09-15 16:17:27 +0000189 const Triple &TheTriple) {
Mark Seabornba86cf52014-01-27 22:38:14 +0000190 MCAsmInfo *MAI;
Daniel Sanders50f17232015-09-15 16:17:27 +0000191 if (TheTriple.isOSDarwin() || TheTriple.isOSBinFormatMachO())
192 MAI = new ARMMCAsmInfoDarwin(TheTriple);
193 else if (TheTriple.isWindowsMSVCEnvironment())
Bob Wilson1e1f1382014-10-19 00:39:30 +0000194 MAI = new ARMCOFFMCAsmInfoMicrosoft();
Daniel Sanders50f17232015-09-15 16:17:27 +0000195 else if (TheTriple.isOSWindows())
Yaron Kerend1ba2d92015-07-14 05:51:05 +0000196 MAI = new ARMCOFFMCAsmInfoGNU();
Bob Wilson1e1f1382014-10-19 00:39:30 +0000197 else
Daniel Sanders50f17232015-09-15 16:17:27 +0000198 MAI = new ARMELFMCAsmInfo(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000199
Mark Seabornba86cf52014-01-27 22:38:14 +0000200 unsigned Reg = MRI.getDwarfRegNum(ARM::SP, true);
Craig Topper062a2ba2014-04-25 05:30:21 +0000201 MAI->addInitialFrameState(MCCFIInstruction::createDefCfa(nullptr, Reg, 0));
Mark Seabornba86cf52014-01-27 22:38:14 +0000202
203 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000204}
205
Daniel Sanders50f17232015-09-15 16:17:27 +0000206static MCStreamer *createELFStreamer(const Triple &T, MCContext &Ctx,
Lang Hames02d33052017-10-11 01:57:21 +0000207 std::unique_ptr<MCAsmBackend> &&MAB,
208 raw_pwrite_stream &OS,
Lang Hames2241ffa2017-10-11 23:34:47 +0000209 std::unique_ptr<MCCodeEmitter> &&Emitter,
210 bool RelaxAll) {
Lang Hames02d33052017-10-11 01:57:21 +0000211 return createARMELFStreamer(
Lang Hames2241ffa2017-10-11 23:34:47 +0000212 Ctx, std::move(MAB), OS, std::move(Emitter), false,
Lang Hames02d33052017-10-11 01:57:21 +0000213 (T.getArch() == Triple::thumb || T.getArch() == Triple::thumbeb));
Rafael Espindolacd584a82015-03-19 01:50:16 +0000214}
215
Lang Hames2241ffa2017-10-11 23:34:47 +0000216static MCStreamer *
217createARMMachOStreamer(MCContext &Ctx, std::unique_ptr<MCAsmBackend> &&MAB,
218 raw_pwrite_stream &OS,
219 std::unique_ptr<MCCodeEmitter> &&Emitter, bool RelaxAll,
220 bool DWARFMustBeAtTheEnd) {
221 return createMachOStreamer(Ctx, std::move(MAB), OS, std::move(Emitter), false,
Lang Hames02d33052017-10-11 01:57:21 +0000222 DWARFMustBeAtTheEnd);
Evan Chengad5f4852011-07-23 00:00:19 +0000223}
224
Daniel Sanders50f17232015-09-15 16:17:27 +0000225static MCInstPrinter *createARMMCInstPrinter(const Triple &T,
Eric Christopherf8019402015-03-31 00:10:04 +0000226 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000227 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000228 const MCInstrInfo &MII,
Eric Christopherf8019402015-03-31 00:10:04 +0000229 const MCRegisterInfo &MRI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000230 if (SyntaxVariant == 0)
Eric Christopher7099d512015-03-30 21:52:28 +0000231 return new ARMInstPrinter(MAI, MII, MRI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000232 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000233}
234
Daniel Sanders50f17232015-09-15 16:17:27 +0000235static MCRelocationInfo *createARMMCRelocationInfo(const Triple &TT,
Quentin Colombetf4828052013-05-24 22:51:52 +0000236 MCContext &Ctx) {
Daniel Sanders9aa7e382015-06-10 10:54:40 +0000237 if (TT.isOSBinFormatMachO())
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000238 return createARMMachORelocationInfo(Ctx);
239 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000240 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000241}
242
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000243namespace {
244
245class ARMMCInstrAnalysis : public MCInstrAnalysis {
246public:
247 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000248
Craig Topperca7e3e52014-03-10 03:19:03 +0000249 bool isUnconditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000250 // BCCs with the "always" predicate are unconditional branches.
251 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
252 return true;
253 return MCInstrAnalysis::isUnconditionalBranch(Inst);
254 }
255
Craig Topperca7e3e52014-03-10 03:19:03 +0000256 bool isConditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000257 // BCCs with the "always" predicate are unconditional branches.
258 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
259 return false;
260 return MCInstrAnalysis::isConditionalBranch(Inst);
261 }
262
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000263 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
Craig Topperca7e3e52014-03-10 03:19:03 +0000264 uint64_t Size, uint64_t &Target) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000265 // We only handle PCRel branches for now.
266 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Sam Parkerdb20d482017-03-15 14:06:42 +0000267 return false;
268
269 int64_t Imm = Inst.getOperand(0).getImm();
Sam Parkerdb20d482017-03-15 14:06:42 +0000270 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
271 return true;
272 }
273};
274
Andre Vieira913ffeb2017-03-17 09:37:10 +0000275class ThumbMCInstrAnalysis : public ARMMCInstrAnalysis {
276public:
277 ThumbMCInstrAnalysis(const MCInstrInfo *Info) : ARMMCInstrAnalysis(Info) {}
278
279 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
280 uint64_t Size, uint64_t &Target) const override {
281 // We only handle PCRel branches for now.
282 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
283 return false;
284
285 int64_t Imm = Inst.getOperand(0).getImm();
286 Target = Addr+Imm+4; // In Thumb mode the PC is always off by 4 bytes.
287 return true;
288 }
289};
290
Sam Parkerdb20d482017-03-15 14:06:42 +0000291}
292
293static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
294 return new ARMMCInstrAnalysis(Info);
295}
296
Andre Vieira913ffeb2017-03-17 09:37:10 +0000297static MCInstrAnalysis *createThumbMCInstrAnalysis(const MCInstrInfo *Info) {
298 return new ThumbMCInstrAnalysis(Info);
299}
300
Sam Parkerdb20d482017-03-15 14:06:42 +0000301// Force static initialization.
302extern "C" void LLVMInitializeARMTargetMC() {
303 for (Target *T : {&getTheARMLETarget(), &getTheARMBETarget(),
Mehdi Aminif42454b2016-10-09 23:00:34 +0000304 &getTheThumbLETarget(), &getTheThumbBETarget()}) {
Rafael Espindola69244c32015-03-18 23:15:49 +0000305 // Register the MC asm info.
306 RegisterMCAsmInfoFn X(*T, createARMMCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000307
Rafael Espindola69244c32015-03-18 23:15:49 +0000308 // Register the MC instruction info.
309 TargetRegistry::RegisterMCInstrInfo(*T, createARMMCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000310
Rafael Espindola69244c32015-03-18 23:15:49 +0000311 // Register the MC register info.
312 TargetRegistry::RegisterMCRegInfo(*T, createARMMCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000313
Rafael Espindola69244c32015-03-18 23:15:49 +0000314 // Register the MC subtarget info.
Sam Parkerdb20d482017-03-15 14:06:42 +0000315 TargetRegistry::RegisterMCSubtargetInfo(*T,
316 ARM_MC::createARMMCSubtargetInfo);
317
Sam Parkerdb20d482017-03-15 14:06:42 +0000318 TargetRegistry::RegisterELFStreamer(*T, createELFStreamer);
319 TargetRegistry::RegisterCOFFStreamer(*T, createARMWinCOFFStreamer);
320 TargetRegistry::RegisterMachOStreamer(*T, createARMMachOStreamer);
Rafael Espindolacd584a82015-03-19 01:50:16 +0000321
322 // Register the obj target streamer.
323 TargetRegistry::RegisterObjectTargetStreamer(*T,
324 createARMObjectTargetStreamer);
Rafael Espindola69244c32015-03-18 23:15:49 +0000325
326 // Register the asm streamer.
327 TargetRegistry::RegisterAsmTargetStreamer(*T, createARMTargetAsmStreamer);
328
329 // Register the null TargetStreamer.
330 TargetRegistry::RegisterNullTargetStreamer(*T, createARMNullTargetStreamer);
331
332 // Register the MCInstPrinter.
333 TargetRegistry::RegisterMCInstPrinter(*T, createARMMCInstPrinter);
334
335 // Register the MC relocation info.
Sam Parkerdb20d482017-03-15 14:06:42 +0000336 TargetRegistry::RegisterMCRelocationInfo(*T, createARMMCRelocationInfo);
337 }
338
Andre Vieira913ffeb2017-03-17 09:37:10 +0000339 // Register the MC instruction analyzer.
340 for (Target *T : {&getTheARMLETarget(), &getTheARMBETarget()})
341 TargetRegistry::RegisterMCInstrAnalysis(*T, createARMMCInstrAnalysis);
342 for (Target *T : {&getTheThumbLETarget(), &getTheThumbBETarget()})
343 TargetRegistry::RegisterMCInstrAnalysis(*T, createThumbMCInstrAnalysis);
344
Sam Parkerdb20d482017-03-15 14:06:42 +0000345 // Register the MC Code Emitter
346 for (Target *T : {&getTheARMLETarget(), &getTheThumbLETarget()})
347 TargetRegistry::RegisterMCCodeEmitter(*T, createARMLEMCCodeEmitter);
Mehdi Aminif42454b2016-10-09 23:00:34 +0000348 for (Target *T : {&getTheARMBETarget(), &getTheThumbBETarget()})
Rafael Espindola69244c32015-03-18 23:15:49 +0000349 TargetRegistry::RegisterMCCodeEmitter(*T, createARMBEMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000350
351 // Register the asm backend.
Mehdi Aminif42454b2016-10-09 23:00:34 +0000352 TargetRegistry::RegisterMCAsmBackend(getTheARMLETarget(),
353 createARMLEAsmBackend);
354 TargetRegistry::RegisterMCAsmBackend(getTheARMBETarget(),
355 createARMBEAsmBackend);
356 TargetRegistry::RegisterMCAsmBackend(getTheThumbLETarget(),
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000357 createThumbLEAsmBackend);
Mehdi Aminif42454b2016-10-09 23:00:34 +0000358 TargetRegistry::RegisterMCAsmBackend(getTheThumbBETarget(),
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000359 createThumbBEAsmBackend);
Evan Cheng2129f592011-07-19 06:37:02 +0000360}