blob: ecc7f0b1650e149b9b3c7203ac3ac45f58dea406 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000016#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000018#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
Rafael Espindolaac4ad252013-10-05 16:42:21 +000020#include "llvm/MC/MCELFStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +000024#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000026#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000028
Joey Gouly0e76fa72013-09-12 10:28:05 +000029using namespace llvm;
30
Evan Cheng928ce722011-07-06 22:02:34 +000031#define GET_REGINFO_MC_DESC
32#include "ARMGenRegisterInfo.inc"
33
Joey Gouly0e76fa72013-09-12 10:28:05 +000034static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
35 std::string &Info) {
Joey Gouly830c27a2013-09-17 09:54:57 +000036 if (STI.getFeatureBits() & llvm::ARM::HasV7Ops &&
37 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000038 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000039 // Checks for the deprecated CP15ISB encoding:
40 // mcr p15, #0, rX, c7, c5, #4
41 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
42 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
43 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
44 Info = "deprecated since v7, use 'isb'";
45 return true;
46 }
47
48 // Checks for the deprecated CP15DSB encoding:
49 // mcr p15, #0, rX, c7, c10, #4
50 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
51 Info = "deprecated since v7, use 'dsb'";
52 return true;
53 }
54 }
55 // Checks for the deprecated CP15DMB encoding:
56 // mcr p15, #0, rX, c7, c10, #5
57 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
58 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
59 Info = "deprecated since v7, use 'dmb'";
60 return true;
61 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000062 }
63 return false;
64}
65
Amara Emerson52cfb6a2013-10-03 09:31:51 +000066static bool getITDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
Saleem Abdulrasool08408ea2014-12-16 04:10:10 +000067 std::string &Info) {
68 if (STI.getFeatureBits() & llvm::ARM::HasV8Ops && MI.getOperand(1).isImm() &&
69 MI.getOperand(1).getImm() != 8) {
70 Info = "applying IT instruction to more than one subsequent instruction is "
71 "deprecated";
Amara Emerson52cfb6a2013-10-03 09:31:51 +000072 return true;
73 }
74
75 return false;
76}
77
Saleem Abdulrasool417fc6b2014-12-16 05:53:25 +000078static bool getARMStoreDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
79 std::string &Info) {
Saleem Abdulrasool1ce7d312014-12-17 16:17:44 +000080 if (STI.getFeatureBits() & llvm::ARM::ModeThumb)
81 return false;
82
83 assert(MI.getNumOperands() >= 4 && "expected >= 4 arguments");
Saleem Abdulrasool417fc6b2014-12-16 05:53:25 +000084 for (unsigned OI = 4, OE = MI.getNumOperands(); OI < OE; ++OI) {
85 assert(MI.getOperand(OI).isReg() && "expected register");
86 if (MI.getOperand(OI).getReg() == ARM::SP ||
87 MI.getOperand(OI).getReg() == ARM::PC) {
88 Info = "use of SP or PC in the list is deprecated";
89 return true;
90 }
91 }
92 return false;
93}
94
Evan Cheng928ce722011-07-06 22:02:34 +000095#define GET_INSTRINFO_MC_DESC
96#include "ARMGenInstrInfo.inc"
97
98#define GET_SUBTARGETINFO_MC_DESC
99#include "ARMGenSubtargetInfo.inc"
100
Evan Cheng928ce722011-07-06 22:02:34 +0000101
Evan Cheng9f7ad312012-04-26 01:13:36 +0000102std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000103 Triple triple(TT);
104
Christian Pirker2a111602014-03-28 14:35:30 +0000105 bool isThumb = triple.getArch() == Triple::thumb ||
106 triple.getArch() == Triple::thumbeb;
Evan Cheng2bd65362011-07-07 00:08:19 +0000107
Evan Chengf52003d2012-04-27 01:27:19 +0000108 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +0000109 std::string ARMArchFeature;
Renato Golinc17a07b2014-07-18 12:00:48 +0000110 switch (triple.getSubArch()) {
Tim Northoverc879d062014-09-05 07:56:46 +0000111 default:
112 llvm_unreachable("invalid sub-architecture for ARM");
Renato Golinc17a07b2014-07-18 12:00:48 +0000113 case Triple::ARMSubArch_v8:
114 if (NoCPU)
115 // v8a: FeatureDB, FeatureFPARMv8, FeatureNEON, FeatureDSPThumb2,
116 // FeatureMP, FeatureHWDiv, FeatureHWDivARM, FeatureTrustZone,
117 // FeatureT2XtPk, FeatureCrypto, FeatureCRC
118 ARMArchFeature = "+v8,+db,+fp-armv8,+neon,+t2dsp,+mp,+hwdiv,+hwdiv-arm,"
119 "+trustzone,+t2xtpk,+crypto,+crc";
120 else
121 // Use CPU to figure out the exact features
122 ARMArchFeature = "+v8";
123 break;
124 case Triple::ARMSubArch_v7m:
125 isThumb = true;
126 if (NoCPU)
127 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
128 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
129 else
130 // Use CPU to figure out the exact features.
131 ARMArchFeature = "+v7";
132 break;
133 case Triple::ARMSubArch_v7em:
134 if (NoCPU)
135 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
136 // FeatureT2XtPk, FeatureMClass
137 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
138 else
139 // Use CPU to figure out the exact features.
140 ARMArchFeature = "+v7";
141 break;
142 case Triple::ARMSubArch_v7s:
143 if (NoCPU)
144 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureHasRAS
145 // Swift
146 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+ras";
147 else
148 // Use CPU to figure out the exact features.
149 ARMArchFeature = "+v7";
150 break;
151 case Triple::ARMSubArch_v7:
152 // v7 CPUs have lots of different feature sets. If no CPU is specified,
153 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
154 // the "minimum" feature set and use CPU string to figure out the exact
155 // features.
156 if (NoCPU)
157 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
158 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
159 else
160 // Use CPU to figure out the exact features.
161 ARMArchFeature = "+v7";
162 break;
163 case Triple::ARMSubArch_v6t2:
164 ARMArchFeature = "+v6t2";
165 break;
166 case Triple::ARMSubArch_v6m:
167 isThumb = true;
168 if (NoCPU)
169 // v6m: FeatureNoARM, FeatureMClass
170 ARMArchFeature = "+v6m,+noarm,+mclass";
171 else
172 ARMArchFeature = "+v6";
173 break;
174 case Triple::ARMSubArch_v6:
175 ARMArchFeature = "+v6";
176 break;
177 case Triple::ARMSubArch_v5te:
178 ARMArchFeature = "+v5te";
179 break;
180 case Triple::ARMSubArch_v5:
181 ARMArchFeature = "+v5t";
182 break;
183 case Triple::ARMSubArch_v4t:
184 ARMArchFeature = "+v4t";
185 break;
Renato Goline48d9dc2014-07-18 12:13:04 +0000186 case Triple::NoSubArch:
187 break;
Evan Cheng2bd65362011-07-07 00:08:19 +0000188 }
189
Evan Chengf2c26162011-07-07 08:26:46 +0000190 if (isThumb) {
191 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000192 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000193 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000194 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000195 }
196
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000197 if (triple.isOSNaCl()) {
198 if (ARMArchFeature.empty())
199 ARMArchFeature = "+nacl-trap";
200 else
201 ARMArchFeature += ",+nacl-trap";
202 }
203
Evan Cheng2bd65362011-07-07 00:08:19 +0000204 return ARMArchFeature;
205}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000206
207MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
208 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000209 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000210 if (!FS.empty()) {
211 if (!ArchFS.empty())
212 ArchFS = ArchFS + "," + FS.str();
213 else
214 ArchFS = FS;
215 }
216
217 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000218 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000219 return X;
220}
221
Evan Cheng1705ab02011-07-14 23:50:31 +0000222static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000223 MCInstrInfo *X = new MCInstrInfo();
224 InitARMMCInstrInfo(X);
225 return X;
226}
227
Evan Chengd60fa58b2011-07-18 20:57:22 +0000228static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000229 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000230 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000231 return X;
232}
233
Rafael Espindola227144c2013-05-13 01:16:13 +0000234static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000235 Triple TheTriple(TT);
236
Mark Seabornba86cf52014-01-27 22:38:14 +0000237 MCAsmInfo *MAI;
Bob Wilson1e1f1382014-10-19 00:39:30 +0000238 if (TheTriple.isOSDarwin() || TheTriple.isOSBinFormatMachO())
Christian Pirker2a111602014-03-28 14:35:30 +0000239 MAI = new ARMMCAsmInfoDarwin(TT);
Bob Wilson1e1f1382014-10-19 00:39:30 +0000240 else if (TheTriple.isWindowsItaniumEnvironment())
241 MAI = new ARMCOFFMCAsmInfoGNU();
Reid Klecknerd9707022014-11-17 22:55:59 +0000242 else if (TheTriple.isWindowsMSVCEnvironment())
Bob Wilson1e1f1382014-10-19 00:39:30 +0000243 MAI = new ARMCOFFMCAsmInfoMicrosoft();
244 else
245 MAI = new ARMELFMCAsmInfo(TT);
Evan Cheng1705ab02011-07-14 23:50:31 +0000246
Mark Seabornba86cf52014-01-27 22:38:14 +0000247 unsigned Reg = MRI.getDwarfRegNum(ARM::SP, true);
Craig Topper062a2ba2014-04-25 05:30:21 +0000248 MAI->addInitialFrameState(MCCFIInstruction::createDefCfa(nullptr, Reg, 0));
Mark Seabornba86cf52014-01-27 22:38:14 +0000249
250 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000251}
252
Evan Chengad5f4852011-07-23 00:00:19 +0000253static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000254 CodeModel::Model CM,
255 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000256 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000257 if (RM == Reloc::Default) {
258 Triple TheTriple(TT);
259 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
260 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
261 }
Evan Chengecb29082011-11-16 08:38:26 +0000262 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000263 return X;
264}
265
Evan Chengad5f4852011-07-23 00:00:19 +0000266// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000267static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000268 MCContext &Ctx, MCAsmBackend &MAB,
Rafael Espindola7b61ddf2014-10-15 16:12:52 +0000269 raw_ostream &OS, MCCodeEmitter *Emitter,
270 const MCSubtargetInfo &STI, bool RelaxAll) {
Evan Chengad5f4852011-07-23 00:00:19 +0000271 Triple TheTriple(TT);
272
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +0000273 switch (TheTriple.getObjectFormat()) {
274 default: llvm_unreachable("unsupported object format");
275 case Triple::MachO: {
David Peixottob9b73622014-02-04 17:22:40 +0000276 MCStreamer *S = createMachOStreamer(Ctx, MAB, OS, Emitter, false);
277 new ARMTargetStreamer(*S);
278 return S;
279 }
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +0000280 case Triple::COFF:
281 assert(TheTriple.isOSWindows() && "non-Windows ARM COFF is not supported");
282 return createARMWinCOFFStreamer(Ctx, MAB, *Emitter, OS);
283 case Triple::ELF:
Rafael Espindola7b61ddf2014-10-15 16:12:52 +0000284 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false,
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +0000285 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000286 }
Evan Chengad5f4852011-07-23 00:00:19 +0000287}
288
Evan Cheng61faa552011-07-25 21:20:24 +0000289static MCInstPrinter *createARMMCInstPrinter(const Target &T,
290 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000291 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000292 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000293 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000294 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000295 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000296 return new ARMInstPrinter(MAI, MII, MRI, STI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000297 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000298}
299
Quentin Colombetf4828052013-05-24 22:51:52 +0000300static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
301 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000302 Triple TheTriple(TT);
Tim Northover9653eb52013-12-10 16:57:43 +0000303 if (TheTriple.isOSBinFormatMachO())
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000304 return createARMMachORelocationInfo(Ctx);
305 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000306 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000307}
308
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000309namespace {
310
311class ARMMCInstrAnalysis : public MCInstrAnalysis {
312public:
313 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000314
Craig Topperca7e3e52014-03-10 03:19:03 +0000315 bool isUnconditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000316 // BCCs with the "always" predicate are unconditional branches.
317 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
318 return true;
319 return MCInstrAnalysis::isUnconditionalBranch(Inst);
320 }
321
Craig Topperca7e3e52014-03-10 03:19:03 +0000322 bool isConditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000323 // BCCs with the "always" predicate are unconditional branches.
324 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
325 return false;
326 return MCInstrAnalysis::isConditionalBranch(Inst);
327 }
328
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000329 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
Craig Topperca7e3e52014-03-10 03:19:03 +0000330 uint64_t Size, uint64_t &Target) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000331 // We only handle PCRel branches for now.
332 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000333 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000334
335 int64_t Imm = Inst.getOperand(0).getImm();
336 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000337 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
338 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000339 }
340};
341
342}
343
344static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
345 return new ARMMCInstrAnalysis(Info);
346}
Evan Chengad5f4852011-07-23 00:00:19 +0000347
Evan Cheng8c886a42011-07-22 21:58:54 +0000348// Force static initialization.
349extern "C" void LLVMInitializeARMTargetMC() {
350 // Register the MC asm info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000351 RegisterMCAsmInfoFn X(TheARMLETarget, createARMMCAsmInfo);
352 RegisterMCAsmInfoFn Y(TheARMBETarget, createARMMCAsmInfo);
353 RegisterMCAsmInfoFn A(TheThumbLETarget, createARMMCAsmInfo);
354 RegisterMCAsmInfoFn B(TheThumbBETarget, createARMMCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000355
356 // Register the MC codegen info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000357 TargetRegistry::RegisterMCCodeGenInfo(TheARMLETarget, createARMMCCodeGenInfo);
358 TargetRegistry::RegisterMCCodeGenInfo(TheARMBETarget, createARMMCCodeGenInfo);
Nico Webera822d942014-07-25 21:37:41 +0000359 TargetRegistry::RegisterMCCodeGenInfo(TheThumbLETarget,
360 createARMMCCodeGenInfo);
361 TargetRegistry::RegisterMCCodeGenInfo(TheThumbBETarget,
362 createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000363
364 // Register the MC instruction info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000365 TargetRegistry::RegisterMCInstrInfo(TheARMLETarget, createARMMCInstrInfo);
366 TargetRegistry::RegisterMCInstrInfo(TheARMBETarget, createARMMCInstrInfo);
367 TargetRegistry::RegisterMCInstrInfo(TheThumbLETarget, createARMMCInstrInfo);
368 TargetRegistry::RegisterMCInstrInfo(TheThumbBETarget, createARMMCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000369
370 // Register the MC register info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000371 TargetRegistry::RegisterMCRegInfo(TheARMLETarget, createARMMCRegisterInfo);
372 TargetRegistry::RegisterMCRegInfo(TheARMBETarget, createARMMCRegisterInfo);
373 TargetRegistry::RegisterMCRegInfo(TheThumbLETarget, createARMMCRegisterInfo);
374 TargetRegistry::RegisterMCRegInfo(TheThumbBETarget, createARMMCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000375
376 // Register the MC subtarget info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000377 TargetRegistry::RegisterMCSubtargetInfo(TheARMLETarget,
Evan Cheng8c886a42011-07-22 21:58:54 +0000378 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000379 TargetRegistry::RegisterMCSubtargetInfo(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000380 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000381 TargetRegistry::RegisterMCSubtargetInfo(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000382 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000383 TargetRegistry::RegisterMCSubtargetInfo(TheThumbBETarget,
Evan Cheng8c886a42011-07-22 21:58:54 +0000384 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000385
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000386 // Register the MC instruction analyzer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000387 TargetRegistry::RegisterMCInstrAnalysis(TheARMLETarget,
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000388 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000389 TargetRegistry::RegisterMCInstrAnalysis(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000390 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000391 TargetRegistry::RegisterMCInstrAnalysis(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000392 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000393 TargetRegistry::RegisterMCInstrAnalysis(TheThumbBETarget,
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000394 createARMMCInstrAnalysis);
395
Evan Chengad5f4852011-07-23 00:00:19 +0000396 // Register the MC Code Emitter
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000397 TargetRegistry::RegisterMCCodeEmitter(TheARMLETarget,
398 createARMLEMCCodeEmitter);
399 TargetRegistry::RegisterMCCodeEmitter(TheARMBETarget,
400 createARMBEMCCodeEmitter);
401 TargetRegistry::RegisterMCCodeEmitter(TheThumbLETarget,
402 createARMLEMCCodeEmitter);
403 TargetRegistry::RegisterMCCodeEmitter(TheThumbBETarget,
404 createARMBEMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000405
406 // Register the asm backend.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000407 TargetRegistry::RegisterMCAsmBackend(TheARMLETarget, createARMLEAsmBackend);
408 TargetRegistry::RegisterMCAsmBackend(TheARMBETarget, createARMBEAsmBackend);
409 TargetRegistry::RegisterMCAsmBackend(TheThumbLETarget,
410 createThumbLEAsmBackend);
411 TargetRegistry::RegisterMCAsmBackend(TheThumbBETarget,
412 createThumbBEAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000413
414 // Register the object streamer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000415 TargetRegistry::RegisterMCObjectStreamer(TheARMLETarget, createMCStreamer);
416 TargetRegistry::RegisterMCObjectStreamer(TheARMBETarget, createMCStreamer);
417 TargetRegistry::RegisterMCObjectStreamer(TheThumbLETarget, createMCStreamer);
418 TargetRegistry::RegisterMCObjectStreamer(TheThumbBETarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000419
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000420 // Register the asm streamer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000421 TargetRegistry::RegisterAsmStreamer(TheARMLETarget, createMCAsmStreamer);
422 TargetRegistry::RegisterAsmStreamer(TheARMBETarget, createMCAsmStreamer);
423 TargetRegistry::RegisterAsmStreamer(TheThumbLETarget, createMCAsmStreamer);
424 TargetRegistry::RegisterAsmStreamer(TheThumbBETarget, createMCAsmStreamer);
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000425
Rafael Espindola1fc003e2014-06-20 13:11:28 +0000426 // Register the null streamer.
427 TargetRegistry::RegisterNullStreamer(TheARMLETarget, createARMNullStreamer);
428 TargetRegistry::RegisterNullStreamer(TheARMBETarget, createARMNullStreamer);
429 TargetRegistry::RegisterNullStreamer(TheThumbLETarget, createARMNullStreamer);
430 TargetRegistry::RegisterNullStreamer(TheThumbBETarget, createARMNullStreamer);
431
Evan Cheng61faa552011-07-25 21:20:24 +0000432 // Register the MCInstPrinter.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000433 TargetRegistry::RegisterMCInstPrinter(TheARMLETarget, createARMMCInstPrinter);
434 TargetRegistry::RegisterMCInstPrinter(TheARMBETarget, createARMMCInstPrinter);
435 TargetRegistry::RegisterMCInstPrinter(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000436 createARMMCInstPrinter);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000437 TargetRegistry::RegisterMCInstPrinter(TheThumbBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000438 createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000439
440 // Register the MC relocation info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000441 TargetRegistry::RegisterMCRelocationInfo(TheARMLETarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000442 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000443 TargetRegistry::RegisterMCRelocationInfo(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000444 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000445 TargetRegistry::RegisterMCRelocationInfo(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000446 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000447 TargetRegistry::RegisterMCRelocationInfo(TheThumbBETarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000448 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000449}