blob: dbc687fe3a676a2da15d17b0b6a9baf6eb91f0bd [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H
16#define LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000017
Eric Christopher96e72c62015-01-29 23:27:36 +000018#include "MCTargetDesc/MipsABIInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000019#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000020#include "Mips.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000021#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000022#include "llvm/CodeGen/SelectionDAG.h"
Akira Hatanaka4b634fa2013-03-05 22:13:04 +000023#include "llvm/IR/Function.h"
Craig Topperb25fda92012-03-17 18:46:09 +000024#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000025#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000026#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000027
28namespace llvm {
29 namespace MipsISD {
Matthias Braund04893f2015-05-07 21:33:59 +000030 enum NodeType : unsigned {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000031 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000033
34 // Jump and link (call)
35 JmpLink,
36
Akira Hatanaka91318df2012-10-19 20:59:39 +000037 // Tail call
38 TailCall,
39
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000040 // Get the Higher 16 bits from a 32-bit immediate
41 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000042 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000043
44 // Get the Lower 16 bits from a 32-bit immediate
45 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000046 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000047
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000048 // Handle gp_rel (small data/bss sections) relocation.
49 GPRel,
50
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000051 // Thread Pointer
52 ThreadPointer,
53
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000054 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000055 FPBrcond,
56
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000057 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000058 FPCmp,
59
Akira Hatanakaa5352702011-03-31 18:26:17 +000060 // Floating Point Conditional Moves
61 CMovFP_T,
62 CMovFP_F,
63
Akira Hatanaka252f54f2013-05-16 21:17:15 +000064 // FP-to-int truncation node.
65 TruncIntFP,
66
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000067 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000068 Ret,
69
Akira Hatanakac0b02062013-01-30 00:26:49 +000070 EH_RETURN,
71
Akira Hatanaka28721bd2013-03-30 01:14:04 +000072 // Node used to extract integer from accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +000073 MFHI,
74 MFLO,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000075
76 // Node used to insert integers to accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +000077 MTLOHI,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000078
79 // Mult nodes.
80 Mult,
81 Multu,
82
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000083 // MAdd/Sub nodes
84 MAdd,
85 MAddu,
86 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000087 MSubu,
88
89 // DivRem(u)
90 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000091 DivRemU,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000092 DivRem16,
93 DivRemU16,
Akira Hatanaka27916972011-04-15 19:52:08 +000094
95 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000096 ExtractElementF64,
97
Akira Hatanaka5ee84642011-12-09 01:53:17 +000098 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000099
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000100 DynAlloc,
101
Akira Hatanaka5360f882011-08-17 02:05:42 +0000102 Sync,
103
104 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000105 Ins,
106
Akira Hatanaka233ac532012-09-21 23:52:47 +0000107 // EXTR.W instrinsic nodes.
108 EXTP,
109 EXTPDP,
110 EXTR_S_H,
111 EXTR_W,
112 EXTR_R_W,
113 EXTR_RS_W,
114 SHILO,
115 MTHLIP,
116
117 // DPA.W intrinsic nodes.
118 MULSAQ_S_W_PH,
119 MAQ_S_W_PHL,
120 MAQ_S_W_PHR,
121 MAQ_SA_W_PHL,
122 MAQ_SA_W_PHR,
123 DPAU_H_QBL,
124 DPAU_H_QBR,
125 DPSU_H_QBL,
126 DPSU_H_QBR,
127 DPAQ_S_W_PH,
128 DPSQ_S_W_PH,
129 DPAQ_SA_L_W,
130 DPSQ_SA_L_W,
131 DPA_W_PH,
132 DPS_W_PH,
133 DPAQX_S_W_PH,
134 DPAQX_SA_W_PH,
135 DPAX_W_PH,
136 DPSX_W_PH,
137 DPSQX_S_W_PH,
138 DPSQX_SA_W_PH,
139 MULSA_W_PH,
140
141 MULT,
142 MULTU,
143 MADD_DSP,
144 MADDU_DSP,
145 MSUB_DSP,
146 MSUBU_DSP,
147
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000148 // DSP shift nodes.
149 SHLL_DSP,
150 SHRA_DSP,
151 SHRL_DSP,
152
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000153 // DSP setcc and select_cc nodes.
154 SETCC_DSP,
155 SELECT_CC_DSP,
156
Daniel Sanders7a289d02013-09-23 12:02:46 +0000157 // Vector comparisons.
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000158 // These take a vector and return a boolean.
Daniel Sandersce09d072013-08-28 12:14:50 +0000159 VALL_ZERO,
160 VANY_ZERO,
161 VALL_NONZERO,
162 VANY_NONZERO,
163
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000164 // These take a vector and return a vector bitmask.
165 VCEQ,
166 VCLE_S,
167 VCLE_U,
168 VCLT_S,
169 VCLT_U,
170
Daniel Sanders3ce56622013-09-24 12:18:31 +0000171 // Element-wise vector max/min.
172 VSMAX,
173 VSMIN,
174 VUMAX,
175 VUMIN,
176
Daniel Sanderse5087042013-09-24 14:02:15 +0000177 // Vector Shuffle with mask as an operand
178 VSHF, // Generic shuffle
Daniel Sanders26307182013-09-24 14:20:00 +0000179 SHF, // 4-element set shuffle.
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000180 ILVEV, // Interleave even elements
181 ILVOD, // Interleave odd elements
182 ILVL, // Interleave left elements
183 ILVR, // Interleave right elements
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000184 PCKEV, // Pack even elements
185 PCKOD, // Pack odd elements
Daniel Sanderse5087042013-09-24 14:02:15 +0000186
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000187 // Vector Lane Copy
188 INSVE, // Copy element from one vector to another
189
Daniel Sandersf7456c72013-09-23 13:22:24 +0000190 // Combined (XOR (OR $a, $b), -1)
191 VNOR,
192
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000193 // Extended vector element extraction
194 VEXTRACT_SEXT_ELT,
195 VEXTRACT_ZEXT_ELT,
196
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000197 // Load/Store Left/Right nodes.
198 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
199 LWR,
200 SWL,
201 SWR,
202 LDL,
203 LDR,
204 SDL,
205 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000206 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000207 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208
Akira Hatanakae2489122011-04-15 21:51:11 +0000209 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000210 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000211 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000212 class MipsFunctionInfo;
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000213 class MipsSubtarget;
Daniel Sanders2c6f4b42014-11-07 15:03:53 +0000214 class MipsCCState;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000215
Chris Lattner58e8be82009-08-13 05:41:27 +0000216 class MipsTargetLowering : public TargetLowering {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000217 bool isMicroMips;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000218 public:
Eric Christopherb1526602014-09-19 23:30:42 +0000219 explicit MipsTargetLowering(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000220 const MipsSubtarget &STI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000221
Eric Christopherb1526602014-09-19 23:30:42 +0000222 static const MipsTargetLowering *create(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000223 const MipsSubtarget &STI);
Akira Hatanaka770f0642011-11-07 18:59:49 +0000224
Reed Kotler720c5ca2014-04-17 22:15:34 +0000225 /// createFastISel - This method returns a target specific FastISel object,
226 /// or null if the target does not support "fast" ISel.
227 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
228 const TargetLibraryInfo *libInfo) const override;
229
Craig Topper56c590a2014-04-29 07:58:02 +0000230 MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i32; }
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000231
Craig Topper56c590a2014-04-29 07:58:02 +0000232 void LowerOperationWrapper(SDNode *N,
233 SmallVectorImpl<SDValue> &Results,
234 SelectionDAG &DAG) const override;
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000235
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000236 /// LowerOperation - Provide custom lowering hooks for some operations.
Craig Topper56c590a2014-04-29 07:58:02 +0000237 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000238
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000239 /// ReplaceNodeResults - Replace the results of node with an illegal result
240 /// type with new values built out of custom code.
241 ///
Craig Topper56c590a2014-04-29 07:58:02 +0000242 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
243 SelectionDAG &DAG) const override;
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000244
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000245 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000246 // DAG node.
Craig Topper56c590a2014-04-29 07:58:02 +0000247 const char *getTargetNodeName(unsigned Opcode) const override;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000248
Scott Michela6729e82008-03-10 15:42:14 +0000249 /// getSetCCResultType - get the ISD::SETCC result ValueType
Craig Topper56c590a2014-04-29 07:58:02 +0000250 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000251
Craig Topper56c590a2014-04-29 07:58:02 +0000252 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000253
Craig Topper56c590a2014-04-29 07:58:02 +0000254 MachineBasicBlock *
255 EmitInstrWithCustomInserter(MachineInstr *MI,
256 MachineBasicBlock *MBB) const override;
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000257
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000258 struct LTStr {
259 bool operator()(const char *S1, const char *S2) const {
260 return strcmp(S1, S2) < 0;
261 }
262 };
Reed Kotler5fdeb212012-12-15 00:20:05 +0000263
Daniel Sanders23e98772014-11-02 16:09:29 +0000264 void HandleByVal(CCState *, unsigned &, unsigned) const override;
265
Daniel Sanders1440bb22015-01-09 17:21:30 +0000266 unsigned getRegisterByName(const char* RegName, EVT VT) const override;
267
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000268 protected:
269 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000270
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000271 // This method creates the following nodes, which are necessary for
272 // computing a local symbol's address:
273 //
274 // (add (load (wrapper $gp, %got(sym)), %lo(sym))
Daniel Sanders6dd72512014-03-26 13:59:42 +0000275 template <class NodeTy>
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000276 SDValue getAddrLocal(NodeTy *N, SDLoc DL, EVT Ty, SelectionDAG &DAG,
Daniel Sanders6dd72512014-03-26 13:59:42 +0000277 bool IsN32OrN64) const {
Daniel Sanders6dd72512014-03-26 13:59:42 +0000278 unsigned GOTFlag = IsN32OrN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000279 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
280 getTargetNode(N, Ty, DAG, GOTFlag));
281 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
282 MachinePointerInfo::getGOT(), false, false,
283 false, 0);
Daniel Sanders6dd72512014-03-26 13:59:42 +0000284 unsigned LoFlag = IsN32OrN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000285 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty,
286 getTargetNode(N, Ty, DAG, LoFlag));
287 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
288 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000289
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000290 // This method creates the following nodes, which are necessary for
291 // computing a global symbol's address:
292 //
293 // (load (wrapper $gp, %got(sym)))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000294 template <class NodeTy>
295 SDValue getAddrGlobal(NodeTy *N, SDLoc DL, EVT Ty, SelectionDAG &DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000296 unsigned Flag, SDValue Chain,
297 const MachinePointerInfo &PtrInfo) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000298 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
299 getTargetNode(N, Ty, DAG, Flag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000300 return DAG.getLoad(Ty, DL, Chain, Tgt, PtrInfo, false, false, false, 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000301 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000302
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000303 // This method creates the following nodes, which are necessary for
304 // computing a global symbol's address in large-GOT mode:
305 //
306 // (load (wrapper (add %hi(sym), $gp), %lo(sym)))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000307 template <class NodeTy>
308 SDValue getAddrGlobalLargeGOT(NodeTy *N, SDLoc DL, EVT Ty,
309 SelectionDAG &DAG, unsigned HiFlag,
310 unsigned LoFlag, SDValue Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000311 const MachinePointerInfo &PtrInfo) const {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000312 SDValue Hi =
313 DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(N, Ty, DAG, HiFlag));
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000314 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
315 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
316 getTargetNode(N, Ty, DAG, LoFlag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000317 return DAG.getLoad(Ty, DL, Chain, Wrapper, PtrInfo, false, false, false,
318 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000319 }
320
321 // This method creates the following nodes, which are necessary for
322 // computing a symbol's address in non-PIC mode:
323 //
324 // (add %hi(sym), %lo(sym))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000325 template <class NodeTy>
326 SDValue getAddrNonPIC(NodeTy *N, SDLoc DL, EVT Ty,
327 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000328 SDValue Hi = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_HI);
329 SDValue Lo = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_LO);
330 return DAG.getNode(ISD::ADD, DL, Ty,
331 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
332 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
333 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000334
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000335 // This method creates the following nodes, which are necessary for
336 // computing a symbol's address using gp-relative addressing:
337 //
338 // (add $gp, %gp_rel(sym))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000339 template <class NodeTy>
340 SDValue getAddrGPRel(NodeTy *N, SDLoc DL, EVT Ty, SelectionDAG &DAG) const {
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000341 assert(Ty == MVT::i32);
342 SDValue GPRel = getTargetNode(N, Ty, DAG, MipsII::MO_GPREL);
343 return DAG.getNode(ISD::ADD, DL, Ty,
344 DAG.getRegister(Mips::GP, Ty),
345 DAG.getNode(MipsISD::GPRel, DL, DAG.getVTList(Ty),
346 GPRel));
347 }
348
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000349 /// This function fills Ops, which is the list of operands that will later
350 /// be used when a function call node is created. It also generates
351 /// copyToReg nodes to set up argument registers.
352 virtual void
353 getOpndList(SmallVectorImpl<SDValue> &Ops,
354 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
355 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +0000356 bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee,
357 SDValue Chain) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000358
Reed Kotler783c7942013-05-10 22:25:39 +0000359 protected:
Akira Hatanaka63791212013-09-07 00:52:30 +0000360 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
361 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
362
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000363 // Subtarget Info
Eric Christopher1c29a652014-07-18 22:55:25 +0000364 const MipsSubtarget &Subtarget;
Eric Christopher96e72c62015-01-29 23:27:36 +0000365 // Cache the ABI from the TargetMachine, we use it everywhere.
366 const MipsABIInfo &ABI;
Jia Liuf54f60f2012-02-28 07:46:26 +0000367
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000368 private:
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000369 // Create a TargetGlobalAddress node.
370 SDValue getTargetNode(GlobalAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
371 unsigned Flag) const;
372
373 // Create a TargetExternalSymbol node.
374 SDValue getTargetNode(ExternalSymbolSDNode *N, EVT Ty, SelectionDAG &DAG,
375 unsigned Flag) const;
376
377 // Create a TargetBlockAddress node.
378 SDValue getTargetNode(BlockAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
379 unsigned Flag) const;
380
381 // Create a TargetJumpTable node.
382 SDValue getTargetNode(JumpTableSDNode *N, EVT Ty, SelectionDAG &DAG,
383 unsigned Flag) const;
384
385 // Create a TargetConstantPool node.
386 SDValue getTargetNode(ConstantPoolSDNode *N, EVT Ty, SelectionDAG &DAG,
387 unsigned Flag) const;
Reed Kotler783c7942013-05-10 22:25:39 +0000388
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000389 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000390 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000391 CallingConv::ID CallConv, bool isVarArg,
Daniel Sandersb3ca3382014-09-26 10:06:12 +0000392 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc dl,
393 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
394 TargetLowering::CallLoweringInfo &CLI) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000395
396 // Lower Operand specifics
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000397 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
398 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
399 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
400 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
401 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
402 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
403 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
404 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
405 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
406 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
407 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanders2b553d42014-08-01 09:17:39 +0000408 SDValue lowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000409 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
410 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
411 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
412 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
413 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000414 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
415 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
416 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000417 bool IsSRA) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000418 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000419 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000420
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000421 /// isEligibleForTailCallOptimization - Check whether the call is eligible
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000422 /// for tail call optimization.
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000423 virtual bool
Daniel Sanders23e98772014-11-02 16:09:29 +0000424 isEligibleForTailCallOptimization(const CCState &CCInfo,
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000425 unsigned NextStackOffset,
Daniel Sanders23e98772014-11-02 16:09:29 +0000426 const MipsFunctionInfo &FI) const = 0;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000427
Akira Hatanaka25dad192012-10-27 00:10:18 +0000428 /// copyByValArg - Copy argument registers which were used to pass a byval
429 /// argument to the stack. Create a stack frame object for the byval
430 /// argument.
Daniel Sandersf43e6872014-11-01 18:44:56 +0000431 void copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
432 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka25dad192012-10-27 00:10:18 +0000433 SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000434 const Argument *FuncArg, unsigned FirstReg,
435 unsigned LastReg, const CCValAssign &VA,
436 MipsCCState &State) const;
Akira Hatanaka25dad192012-10-27 00:10:18 +0000437
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000438 /// passByValArg - Pass a byval argument in registers or on stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000439 void passByValArg(SDValue Chain, SDLoc DL,
Daniel Sandersf43e6872014-11-01 18:44:56 +0000440 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +0000441 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000442 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000443 unsigned FirstReg, unsigned LastReg,
Daniel Sandersf43e6872014-11-01 18:44:56 +0000444 const ISD::ArgFlagsTy &Flags, bool isLittle,
445 const CCValAssign &VA) const;
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000446
Akira Hatanaka2a134022012-10-27 00:21:13 +0000447 /// writeVarArgRegs - Write variable function arguments passed in registers
448 /// to the stack. Also create a stack frame object for the first variable
449 /// argument.
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000450 void writeVarArgRegs(std::vector<SDValue> &OutChains, SDValue Chain,
451 SDLoc DL, SelectionDAG &DAG, CCState &State) const;
Akira Hatanaka2a134022012-10-27 00:21:13 +0000452
Craig Topper56c590a2014-04-29 07:58:02 +0000453 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000454 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000455 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000456 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000457 SDLoc dl, SelectionDAG &DAG,
Craig Topper56c590a2014-04-29 07:58:02 +0000458 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000459
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000460 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000461 SDValue Arg, SDLoc DL, bool IsTailCall,
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000462 SelectionDAG &DAG) const;
463
Craig Topper56c590a2014-04-29 07:58:02 +0000464 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
465 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000466
Craig Topper56c590a2014-04-29 07:58:02 +0000467 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
468 bool isVarArg,
469 const SmallVectorImpl<ISD::OutputArg> &Outs,
470 LLVMContext &Context) const override;
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000471
Craig Topper56c590a2014-04-29 07:58:02 +0000472 SDValue LowerReturn(SDValue Chain,
473 CallingConv::ID CallConv, bool isVarArg,
474 const SmallVectorImpl<ISD::OutputArg> &Outs,
475 const SmallVectorImpl<SDValue> &OutVals,
476 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000477
Petar Jovanovic5b436222015-03-23 12:28:13 +0000478 bool shouldSignExtendTypeInLibCall(EVT Type, bool IsSigned) const override;
479
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000480 // Inline asm support
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000481 ConstraintType getConstraintType(StringRef Constraint) const override;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000482
Akira Hatanakae2489122011-04-15 21:51:11 +0000483 /// Examine constraint string and operand type and determine a weight value.
484 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000485 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper56c590a2014-04-29 07:58:02 +0000486 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000487
Akira Hatanaka7473b472013-08-14 00:21:25 +0000488 /// This function parses registers that appear in inline-asm constraints.
489 /// It returns pair (0, 0) on failure.
490 std::pair<unsigned, const TargetRegisterClass *>
Craig Topper6dc4a8bc2014-08-30 16:48:02 +0000491 parseRegForInlineAsmConstraint(StringRef C, MVT VT) const;
Akira Hatanaka7473b472013-08-14 00:21:25 +0000492
Eric Christopher11e4df72015-02-26 22:38:43 +0000493 std::pair<unsigned, const TargetRegisterClass *>
494 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000495 StringRef Constraint, MVT VT) const override;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000496
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000497 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
498 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
499 /// true it means one of the asm constraint of the inline asm instruction
500 /// being processed is 'm'.
Craig Topper56c590a2014-04-29 07:58:02 +0000501 void LowerAsmOperandForConstraint(SDValue Op,
502 std::string &Constraint,
503 std::vector<SDValue> &Ops,
504 SelectionDAG &DAG) const override;
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000505
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000506 unsigned
507 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sandersa73d8fe2015-03-24 11:26:34 +0000508 if (ConstraintCode == "R")
509 return InlineAsm::Constraint_R;
510 else if (ConstraintCode == "ZC")
511 return InlineAsm::Constraint_ZC;
512 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000513 }
514
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +0000515 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty,
516 unsigned AS) const override;
Akira Hatanakaef839192012-11-17 00:25:41 +0000517
Craig Topper56c590a2014-04-29 07:58:02 +0000518 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Evan Cheng16993aa2009-10-27 19:56:55 +0000519
Craig Topper56c590a2014-04-29 07:58:02 +0000520 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
521 unsigned SrcAlign,
522 bool IsMemset, bool ZeroMemset,
523 bool MemcpyStrSrc,
524 MachineFunction &MF) const override;
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000525
Evan Cheng16993aa2009-10-27 19:56:55 +0000526 /// isFPImmLegal - Returns true if the target can instruction select the
527 /// specified FP immediate natively. If false, the legalizer will
528 /// materialize the FP immediate as a load from a constant pool.
Craig Topper56c590a2014-04-29 07:58:02 +0000529 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000530
Craig Topper56c590a2014-04-29 07:58:02 +0000531 unsigned getJumpTableEncoding() const override;
Eric Christopher824f42f2015-05-12 01:26:05 +0000532 bool useSoftFloat() const override;
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000533
Daniel Sanders6a803f62014-06-16 13:13:03 +0000534 /// Emit a sign-extension using sll/sra, seb, or seh appropriately.
535 MachineBasicBlock *emitSignExtendToI32InReg(MachineInstr *MI,
536 MachineBasicBlock *BB,
537 unsigned Size, unsigned DstReg,
538 unsigned SrcRec) const;
539
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000540 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000541 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000542 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000543 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
544 bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000545 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000546 MachineBasicBlock *BB, unsigned Size) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000547 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000548 MachineBasicBlock *BB, unsigned Size) const;
Daniel Sanders0fa60412014-06-12 13:39:06 +0000549 MachineBasicBlock *emitSEL_D(MachineInstr *MI, MachineBasicBlock *BB) const;
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000550 MachineBasicBlock *emitPseudoSELECT(MachineInstr *MI,
551 MachineBasicBlock *BB, bool isFPCmp,
552 unsigned Opc) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000553 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000554
555 /// Create MipsTargetLowering objects.
Eric Christopher8924d272014-07-18 23:25:04 +0000556 const MipsTargetLowering *
Eric Christopherb1526602014-09-19 23:30:42 +0000557 createMips16TargetLowering(const MipsTargetMachine &TM,
558 const MipsSubtarget &STI);
Eric Christopher8924d272014-07-18 23:25:04 +0000559 const MipsTargetLowering *
Eric Christopherb1526602014-09-19 23:30:42 +0000560 createMipsSETargetLowering(const MipsTargetMachine &TM,
561 const MipsSubtarget &STI);
Reed Kotler720c5ca2014-04-17 22:15:34 +0000562
563 namespace Mips {
564 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
565 const TargetLibraryInfo *libInfo);
566 }
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000567}
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000568
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000569#endif