Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief SI Implementation of TargetInstrInfo. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | |
| 16 | #include "SIInstrInfo.h" |
| 17 | #include "AMDGPUTargetMachine.h" |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 18 | #include "SIDefines.h" |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 19 | #include "SIMachineFunctionInfo.h" |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Tom Stellard | 4e07b1d | 2014-06-10 21:20:41 +0000 | [diff] [blame] | 23 | #include "llvm/IR/Function.h" |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/RegisterScavenging.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 25 | #include "llvm/MC/MCInstrDesc.h" |
Matt Arsenault | c09cc3c | 2014-11-19 00:01:31 +0000 | [diff] [blame] | 26 | #include "llvm/Support/Debug.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 27 | |
| 28 | using namespace llvm; |
| 29 | |
Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 30 | SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st) |
| 31 | : AMDGPUInstrInfo(st), |
| 32 | RI(st) { } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 33 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 34 | //===----------------------------------------------------------------------===// |
| 35 | // TargetInstrInfo callbacks |
| 36 | //===----------------------------------------------------------------------===// |
| 37 | |
Matt Arsenault | c10853f | 2014-08-06 00:29:43 +0000 | [diff] [blame] | 38 | static unsigned getNumOperandsNoGlue(SDNode *Node) { |
| 39 | unsigned N = Node->getNumOperands(); |
| 40 | while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue) |
| 41 | --N; |
| 42 | return N; |
| 43 | } |
| 44 | |
| 45 | static SDValue findChainOperand(SDNode *Load) { |
| 46 | SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1); |
| 47 | assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node"); |
| 48 | return LastOp; |
| 49 | } |
| 50 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 51 | /// \brief Returns true if both nodes have the same value for the given |
| 52 | /// operand \p Op, or if both nodes do not have this operand. |
| 53 | static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) { |
| 54 | unsigned Opc0 = N0->getMachineOpcode(); |
| 55 | unsigned Opc1 = N1->getMachineOpcode(); |
| 56 | |
| 57 | int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName); |
| 58 | int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName); |
| 59 | |
| 60 | if (Op0Idx == -1 && Op1Idx == -1) |
| 61 | return true; |
| 62 | |
| 63 | |
| 64 | if ((Op0Idx == -1 && Op1Idx != -1) || |
| 65 | (Op1Idx == -1 && Op0Idx != -1)) |
| 66 | return false; |
| 67 | |
| 68 | // getNamedOperandIdx returns the index for the MachineInstr's operands, |
| 69 | // which includes the result as the first operand. We are indexing into the |
| 70 | // MachineSDNode's operands, so we need to skip the result operand to get |
| 71 | // the real index. |
| 72 | --Op0Idx; |
| 73 | --Op1Idx; |
| 74 | |
Tom Stellard | b8b8413 | 2014-09-03 15:22:39 +0000 | [diff] [blame] | 75 | return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx); |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 76 | } |
| 77 | |
Matt Arsenault | c10853f | 2014-08-06 00:29:43 +0000 | [diff] [blame] | 78 | bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1, |
| 79 | int64_t &Offset0, |
| 80 | int64_t &Offset1) const { |
| 81 | if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode()) |
| 82 | return false; |
| 83 | |
| 84 | unsigned Opc0 = Load0->getMachineOpcode(); |
| 85 | unsigned Opc1 = Load1->getMachineOpcode(); |
| 86 | |
| 87 | // Make sure both are actually loads. |
| 88 | if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad()) |
| 89 | return false; |
| 90 | |
| 91 | if (isDS(Opc0) && isDS(Opc1)) { |
Tom Stellard | 20fa0be | 2014-10-07 21:09:20 +0000 | [diff] [blame] | 92 | |
| 93 | // FIXME: Handle this case: |
| 94 | if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1)) |
| 95 | return false; |
Matt Arsenault | c10853f | 2014-08-06 00:29:43 +0000 | [diff] [blame] | 96 | |
Matt Arsenault | c10853f | 2014-08-06 00:29:43 +0000 | [diff] [blame] | 97 | // Check base reg. |
| 98 | if (Load0->getOperand(1) != Load1->getOperand(1)) |
| 99 | return false; |
| 100 | |
| 101 | // Check chain. |
| 102 | if (findChainOperand(Load0) != findChainOperand(Load1)) |
| 103 | return false; |
| 104 | |
Matt Arsenault | 972c12a | 2014-09-17 17:48:32 +0000 | [diff] [blame] | 105 | // Skip read2 / write2 variants for simplicity. |
| 106 | // TODO: We should report true if the used offsets are adjacent (excluded |
| 107 | // st64 versions). |
| 108 | if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 || |
| 109 | AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1) |
| 110 | return false; |
| 111 | |
Matt Arsenault | c10853f | 2014-08-06 00:29:43 +0000 | [diff] [blame] | 112 | Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue(); |
| 113 | Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue(); |
| 114 | return true; |
| 115 | } |
| 116 | |
| 117 | if (isSMRD(Opc0) && isSMRD(Opc1)) { |
| 118 | assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1)); |
| 119 | |
| 120 | // Check base reg. |
| 121 | if (Load0->getOperand(0) != Load1->getOperand(0)) |
| 122 | return false; |
| 123 | |
| 124 | // Check chain. |
| 125 | if (findChainOperand(Load0) != findChainOperand(Load1)) |
| 126 | return false; |
| 127 | |
| 128 | Offset0 = cast<ConstantSDNode>(Load0->getOperand(1))->getZExtValue(); |
| 129 | Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue(); |
| 130 | return true; |
| 131 | } |
| 132 | |
| 133 | // MUBUF and MTBUF can access the same addresses. |
| 134 | if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) { |
Matt Arsenault | c10853f | 2014-08-06 00:29:43 +0000 | [diff] [blame] | 135 | |
| 136 | // MUBUF and MTBUF have vaddr at different indices. |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 137 | if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) || |
| 138 | findChainOperand(Load0) != findChainOperand(Load1) || |
| 139 | !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) || |
Tom Stellard | b8b8413 | 2014-09-03 15:22:39 +0000 | [diff] [blame] | 140 | !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc)) |
Matt Arsenault | c10853f | 2014-08-06 00:29:43 +0000 | [diff] [blame] | 141 | return false; |
| 142 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 143 | int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset); |
| 144 | int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset); |
| 145 | |
| 146 | if (OffIdx0 == -1 || OffIdx1 == -1) |
| 147 | return false; |
| 148 | |
| 149 | // getNamedOperandIdx returns the index for MachineInstrs. Since they |
| 150 | // inlcude the output in the operand list, but SDNodes don't, we need to |
| 151 | // subtract the index by one. |
| 152 | --OffIdx0; |
| 153 | --OffIdx1; |
| 154 | |
| 155 | SDValue Off0 = Load0->getOperand(OffIdx0); |
| 156 | SDValue Off1 = Load1->getOperand(OffIdx1); |
| 157 | |
| 158 | // The offset might be a FrameIndexSDNode. |
| 159 | if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1)) |
| 160 | return false; |
| 161 | |
| 162 | Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue(); |
| 163 | Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue(); |
Matt Arsenault | c10853f | 2014-08-06 00:29:43 +0000 | [diff] [blame] | 164 | return true; |
| 165 | } |
| 166 | |
| 167 | return false; |
| 168 | } |
| 169 | |
Matt Arsenault | 2e99112 | 2014-09-10 23:26:16 +0000 | [diff] [blame] | 170 | static bool isStride64(unsigned Opc) { |
| 171 | switch (Opc) { |
| 172 | case AMDGPU::DS_READ2ST64_B32: |
| 173 | case AMDGPU::DS_READ2ST64_B64: |
| 174 | case AMDGPU::DS_WRITE2ST64_B32: |
| 175 | case AMDGPU::DS_WRITE2ST64_B64: |
| 176 | return true; |
| 177 | default: |
| 178 | return false; |
| 179 | } |
| 180 | } |
| 181 | |
Matt Arsenault | 1acc72f | 2014-07-29 21:34:55 +0000 | [diff] [blame] | 182 | bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt, |
| 183 | unsigned &BaseReg, unsigned &Offset, |
| 184 | const TargetRegisterInfo *TRI) const { |
| 185 | unsigned Opc = LdSt->getOpcode(); |
| 186 | if (isDS(Opc)) { |
Matt Arsenault | 1acc72f | 2014-07-29 21:34:55 +0000 | [diff] [blame] | 187 | const MachineOperand *OffsetImm = getNamedOperand(*LdSt, |
| 188 | AMDGPU::OpName::offset); |
Matt Arsenault | 7eb0a10 | 2014-07-30 01:01:10 +0000 | [diff] [blame] | 189 | if (OffsetImm) { |
| 190 | // Normal, single offset LDS instruction. |
| 191 | const MachineOperand *AddrReg = getNamedOperand(*LdSt, |
| 192 | AMDGPU::OpName::addr); |
Matt Arsenault | 1acc72f | 2014-07-29 21:34:55 +0000 | [diff] [blame] | 193 | |
Matt Arsenault | 7eb0a10 | 2014-07-30 01:01:10 +0000 | [diff] [blame] | 194 | BaseReg = AddrReg->getReg(); |
| 195 | Offset = OffsetImm->getImm(); |
| 196 | return true; |
Matt Arsenault | 1acc72f | 2014-07-29 21:34:55 +0000 | [diff] [blame] | 197 | } |
| 198 | |
Matt Arsenault | 7eb0a10 | 2014-07-30 01:01:10 +0000 | [diff] [blame] | 199 | // The 2 offset instructions use offset0 and offset1 instead. We can treat |
| 200 | // these as a load with a single offset if the 2 offsets are consecutive. We |
| 201 | // will use this for some partially aligned loads. |
| 202 | const MachineOperand *Offset0Imm = getNamedOperand(*LdSt, |
| 203 | AMDGPU::OpName::offset0); |
| 204 | const MachineOperand *Offset1Imm = getNamedOperand(*LdSt, |
| 205 | AMDGPU::OpName::offset1); |
Matt Arsenault | 1acc72f | 2014-07-29 21:34:55 +0000 | [diff] [blame] | 206 | |
Matt Arsenault | 7eb0a10 | 2014-07-30 01:01:10 +0000 | [diff] [blame] | 207 | uint8_t Offset0 = Offset0Imm->getImm(); |
| 208 | uint8_t Offset1 = Offset1Imm->getImm(); |
| 209 | assert(Offset1 > Offset0); |
| 210 | |
| 211 | if (Offset1 - Offset0 == 1) { |
| 212 | // Each of these offsets is in element sized units, so we need to convert |
| 213 | // to bytes of the individual reads. |
| 214 | |
| 215 | unsigned EltSize; |
| 216 | if (LdSt->mayLoad()) |
| 217 | EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2; |
| 218 | else { |
| 219 | assert(LdSt->mayStore()); |
| 220 | int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0); |
| 221 | EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize(); |
| 222 | } |
| 223 | |
Matt Arsenault | 2e99112 | 2014-09-10 23:26:16 +0000 | [diff] [blame] | 224 | if (isStride64(Opc)) |
| 225 | EltSize *= 64; |
| 226 | |
Matt Arsenault | 7eb0a10 | 2014-07-30 01:01:10 +0000 | [diff] [blame] | 227 | const MachineOperand *AddrReg = getNamedOperand(*LdSt, |
| 228 | AMDGPU::OpName::addr); |
| 229 | BaseReg = AddrReg->getReg(); |
| 230 | Offset = EltSize * Offset0; |
| 231 | return true; |
| 232 | } |
| 233 | |
| 234 | return false; |
Matt Arsenault | 1acc72f | 2014-07-29 21:34:55 +0000 | [diff] [blame] | 235 | } |
| 236 | |
| 237 | if (isMUBUF(Opc) || isMTBUF(Opc)) { |
| 238 | if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1) |
| 239 | return false; |
| 240 | |
| 241 | const MachineOperand *AddrReg = getNamedOperand(*LdSt, |
| 242 | AMDGPU::OpName::vaddr); |
| 243 | if (!AddrReg) |
| 244 | return false; |
| 245 | |
| 246 | const MachineOperand *OffsetImm = getNamedOperand(*LdSt, |
| 247 | AMDGPU::OpName::offset); |
| 248 | BaseReg = AddrReg->getReg(); |
| 249 | Offset = OffsetImm->getImm(); |
| 250 | return true; |
| 251 | } |
| 252 | |
| 253 | if (isSMRD(Opc)) { |
| 254 | const MachineOperand *OffsetImm = getNamedOperand(*LdSt, |
| 255 | AMDGPU::OpName::offset); |
| 256 | if (!OffsetImm) |
| 257 | return false; |
| 258 | |
| 259 | const MachineOperand *SBaseReg = getNamedOperand(*LdSt, |
| 260 | AMDGPU::OpName::sbase); |
| 261 | BaseReg = SBaseReg->getReg(); |
| 262 | Offset = OffsetImm->getImm(); |
| 263 | return true; |
| 264 | } |
| 265 | |
| 266 | return false; |
| 267 | } |
| 268 | |
Matt Arsenault | 0e75a06 | 2014-09-17 17:48:30 +0000 | [diff] [blame] | 269 | bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt, |
| 270 | MachineInstr *SecondLdSt, |
| 271 | unsigned NumLoads) const { |
| 272 | unsigned Opc0 = FirstLdSt->getOpcode(); |
| 273 | unsigned Opc1 = SecondLdSt->getOpcode(); |
| 274 | |
| 275 | // TODO: This needs finer tuning |
| 276 | if (NumLoads > 4) |
| 277 | return false; |
| 278 | |
| 279 | if (isDS(Opc0) && isDS(Opc1)) |
| 280 | return true; |
| 281 | |
| 282 | if (isSMRD(Opc0) && isSMRD(Opc1)) |
| 283 | return true; |
| 284 | |
| 285 | if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) |
| 286 | return true; |
| 287 | |
| 288 | return false; |
| 289 | } |
| 290 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 291 | void |
| 292 | SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 293 | MachineBasicBlock::iterator MI, DebugLoc DL, |
| 294 | unsigned DestReg, unsigned SrcReg, |
| 295 | bool KillSrc) const { |
| 296 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 297 | // If we are trying to copy to or from SCC, there is a bug somewhere else in |
| 298 | // the backend. While it may be theoretically possible to do this, it should |
| 299 | // never be necessary. |
| 300 | assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC); |
| 301 | |
Craig Topper | 0afd0ab | 2013-07-15 06:39:13 +0000 | [diff] [blame] | 302 | static const int16_t Sub0_15[] = { |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 303 | AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, |
| 304 | AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, |
| 305 | AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11, |
| 306 | AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0 |
| 307 | }; |
| 308 | |
Craig Topper | 0afd0ab | 2013-07-15 06:39:13 +0000 | [diff] [blame] | 309 | static const int16_t Sub0_7[] = { |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 310 | AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, |
| 311 | AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0 |
| 312 | }; |
| 313 | |
Craig Topper | 0afd0ab | 2013-07-15 06:39:13 +0000 | [diff] [blame] | 314 | static const int16_t Sub0_3[] = { |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 315 | AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0 |
| 316 | }; |
| 317 | |
Craig Topper | 0afd0ab | 2013-07-15 06:39:13 +0000 | [diff] [blame] | 318 | static const int16_t Sub0_2[] = { |
Christian Konig | 8b1ed28 | 2013-04-10 08:39:16 +0000 | [diff] [blame] | 319 | AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0 |
| 320 | }; |
| 321 | |
Craig Topper | 0afd0ab | 2013-07-15 06:39:13 +0000 | [diff] [blame] | 322 | static const int16_t Sub0_1[] = { |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 323 | AMDGPU::sub0, AMDGPU::sub1, 0 |
| 324 | }; |
| 325 | |
| 326 | unsigned Opcode; |
| 327 | const int16_t *SubIndices; |
| 328 | |
| 329 | if (AMDGPU::SReg_32RegClass.contains(DestReg)) { |
| 330 | assert(AMDGPU::SReg_32RegClass.contains(SrcReg)); |
| 331 | BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg) |
| 332 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 333 | return; |
| 334 | |
Tom Stellard | aac1889 | 2013-02-07 19:39:43 +0000 | [diff] [blame] | 335 | } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 336 | assert(AMDGPU::SReg_64RegClass.contains(SrcReg)); |
| 337 | BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg) |
| 338 | .addReg(SrcReg, getKillRegState(KillSrc)); |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 339 | return; |
| 340 | |
| 341 | } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) { |
| 342 | assert(AMDGPU::SReg_128RegClass.contains(SrcReg)); |
| 343 | Opcode = AMDGPU::S_MOV_B32; |
| 344 | SubIndices = Sub0_3; |
| 345 | |
| 346 | } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) { |
| 347 | assert(AMDGPU::SReg_256RegClass.contains(SrcReg)); |
| 348 | Opcode = AMDGPU::S_MOV_B32; |
| 349 | SubIndices = Sub0_7; |
| 350 | |
| 351 | } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) { |
| 352 | assert(AMDGPU::SReg_512RegClass.contains(SrcReg)); |
| 353 | Opcode = AMDGPU::S_MOV_B32; |
| 354 | SubIndices = Sub0_15; |
| 355 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 356 | } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) { |
| 357 | assert(AMDGPU::VReg_32RegClass.contains(SrcReg) || |
NAKAMURA Takumi | 4bb85f9 | 2013-10-28 04:07:23 +0000 | [diff] [blame] | 358 | AMDGPU::SReg_32RegClass.contains(SrcReg)); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 359 | BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg) |
| 360 | .addReg(SrcReg, getKillRegState(KillSrc)); |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 361 | return; |
| 362 | |
| 363 | } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) { |
| 364 | assert(AMDGPU::VReg_64RegClass.contains(SrcReg) || |
NAKAMURA Takumi | 4bb85f9 | 2013-10-28 04:07:23 +0000 | [diff] [blame] | 365 | AMDGPU::SReg_64RegClass.contains(SrcReg)); |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 366 | Opcode = AMDGPU::V_MOV_B32_e32; |
| 367 | SubIndices = Sub0_1; |
| 368 | |
Christian Konig | 8b1ed28 | 2013-04-10 08:39:16 +0000 | [diff] [blame] | 369 | } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) { |
| 370 | assert(AMDGPU::VReg_96RegClass.contains(SrcReg)); |
| 371 | Opcode = AMDGPU::V_MOV_B32_e32; |
| 372 | SubIndices = Sub0_2; |
| 373 | |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 374 | } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) { |
| 375 | assert(AMDGPU::VReg_128RegClass.contains(SrcReg) || |
NAKAMURA Takumi | 4bb85f9 | 2013-10-28 04:07:23 +0000 | [diff] [blame] | 376 | AMDGPU::SReg_128RegClass.contains(SrcReg)); |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 377 | Opcode = AMDGPU::V_MOV_B32_e32; |
| 378 | SubIndices = Sub0_3; |
| 379 | |
| 380 | } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) { |
| 381 | assert(AMDGPU::VReg_256RegClass.contains(SrcReg) || |
NAKAMURA Takumi | 4bb85f9 | 2013-10-28 04:07:23 +0000 | [diff] [blame] | 382 | AMDGPU::SReg_256RegClass.contains(SrcReg)); |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 383 | Opcode = AMDGPU::V_MOV_B32_e32; |
| 384 | SubIndices = Sub0_7; |
| 385 | |
| 386 | } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) { |
| 387 | assert(AMDGPU::VReg_512RegClass.contains(SrcReg) || |
NAKAMURA Takumi | 4bb85f9 | 2013-10-28 04:07:23 +0000 | [diff] [blame] | 388 | AMDGPU::SReg_512RegClass.contains(SrcReg)); |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 389 | Opcode = AMDGPU::V_MOV_B32_e32; |
| 390 | SubIndices = Sub0_15; |
| 391 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 392 | } else { |
Christian Konig | d0e3da1 | 2013-03-01 09:46:27 +0000 | [diff] [blame] | 393 | llvm_unreachable("Can't copy register!"); |
| 394 | } |
| 395 | |
| 396 | while (unsigned SubIdx = *SubIndices++) { |
| 397 | MachineInstrBuilder Builder = BuildMI(MBB, MI, DL, |
| 398 | get(Opcode), RI.getSubReg(DestReg, SubIdx)); |
| 399 | |
| 400 | Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc)); |
| 401 | |
| 402 | if (*SubIndices) |
| 403 | Builder.addReg(DestReg, RegState::Define | RegState::Implicit); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 404 | } |
| 405 | } |
| 406 | |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 407 | unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const { |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 408 | int NewOpc; |
| 409 | |
| 410 | // Try to map original to commuted opcode |
| 411 | if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1) |
| 412 | return NewOpc; |
| 413 | |
| 414 | // Try to map commuted to original opcode |
| 415 | if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1) |
| 416 | return NewOpc; |
| 417 | |
| 418 | return Opcode; |
| 419 | } |
| 420 | |
Tom Stellard | ef3b864 | 2015-01-07 19:56:17 +0000 | [diff] [blame] | 421 | unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const { |
| 422 | |
| 423 | if (DstRC->getSize() == 4) { |
| 424 | return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; |
| 425 | } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) { |
| 426 | return AMDGPU::S_MOV_B64; |
| 427 | } |
| 428 | return AMDGPU::COPY; |
| 429 | } |
| 430 | |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 431 | static bool shouldTryToSpillVGPRs(MachineFunction *MF) { |
| 432 | |
| 433 | SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); |
| 434 | const TargetMachine &TM = MF->getTarget(); |
| 435 | |
| 436 | // FIXME: Even though it can cause problems, we need to enable |
| 437 | // spilling at -O0, since the fast register allocator always |
| 438 | // spills registers that are live at the end of blocks. |
| 439 | return MFI->getShaderType() == ShaderType::COMPUTE && |
| 440 | TM.getOptLevel() == CodeGenOpt::None; |
| 441 | |
| 442 | } |
| 443 | |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 444 | void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, |
| 445 | MachineBasicBlock::iterator MI, |
| 446 | unsigned SrcReg, bool isKill, |
| 447 | int FrameIndex, |
| 448 | const TargetRegisterClass *RC, |
| 449 | const TargetRegisterInfo *TRI) const { |
Tom Stellard | 4e07b1d | 2014-06-10 21:20:41 +0000 | [diff] [blame] | 450 | MachineFunction *MF = MBB.getParent(); |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 451 | MachineFrameInfo *FrameInfo = MF->getFrameInfo(); |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 452 | DebugLoc DL = MBB.findDebugLoc(MI); |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 453 | int Opcode = -1; |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 454 | |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 455 | if (RI.isSGPRClass(RC)) { |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 456 | // We are only allowed to create one new instruction when spilling |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 457 | // registers, so we need to use pseudo instruction for spilling |
| 458 | // SGPRs. |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 459 | switch (RC->getSize() * 8) { |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 460 | case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break; |
| 461 | case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break; |
| 462 | case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break; |
| 463 | case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break; |
| 464 | case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break; |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 465 | } |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 466 | } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) { |
| 467 | switch(RC->getSize() * 8) { |
| 468 | case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break; |
| 469 | case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break; |
| 470 | case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break; |
| 471 | case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break; |
| 472 | case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break; |
| 473 | case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break; |
| 474 | } |
| 475 | } |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 476 | |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 477 | if (Opcode != -1) { |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 478 | FrameInfo->setObjectAlignment(FrameIndex, 4); |
| 479 | BuildMI(MBB, MI, DL, get(Opcode)) |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 480 | .addReg(SrcReg) |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 481 | .addFrameIndex(FrameIndex); |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 482 | } else { |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 483 | LLVMContext &Ctx = MF->getFunction()->getContext(); |
| 484 | Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to" |
| 485 | " spill register"); |
| 486 | BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0) |
| 487 | .addReg(SrcReg); |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 488 | } |
| 489 | } |
| 490 | |
| 491 | void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 492 | MachineBasicBlock::iterator MI, |
| 493 | unsigned DestReg, int FrameIndex, |
| 494 | const TargetRegisterClass *RC, |
| 495 | const TargetRegisterInfo *TRI) const { |
Tom Stellard | 4e07b1d | 2014-06-10 21:20:41 +0000 | [diff] [blame] | 496 | MachineFunction *MF = MBB.getParent(); |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 497 | MachineFrameInfo *FrameInfo = MF->getFrameInfo(); |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 498 | DebugLoc DL = MBB.findDebugLoc(MI); |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 499 | int Opcode = -1; |
Tom Stellard | 4e07b1d | 2014-06-10 21:20:41 +0000 | [diff] [blame] | 500 | |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 501 | if (RI.isSGPRClass(RC)){ |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 502 | switch(RC->getSize() * 8) { |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 503 | case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break; |
| 504 | case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break; |
| 505 | case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break; |
| 506 | case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break; |
| 507 | case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break; |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 508 | } |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 509 | } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) { |
| 510 | switch(RC->getSize() * 8) { |
| 511 | case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break; |
| 512 | case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break; |
| 513 | case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break; |
| 514 | case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break; |
| 515 | case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break; |
| 516 | case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break; |
| 517 | } |
| 518 | } |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 519 | |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 520 | if (Opcode != -1) { |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 521 | FrameInfo->setObjectAlignment(FrameIndex, 4); |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 522 | BuildMI(MBB, MI, DL, get(Opcode), DestReg) |
Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 523 | .addFrameIndex(FrameIndex); |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 524 | } else { |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 525 | LLVMContext &Ctx = MF->getFunction()->getContext(); |
| 526 | Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to" |
| 527 | " restore register"); |
| 528 | BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg) |
| 529 | .addReg(AMDGPU::VGPR0); |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 530 | } |
| 531 | } |
| 532 | |
Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 533 | /// \param @Offset Offset in bytes of the FrameIndex being spilled |
| 534 | unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB, |
| 535 | MachineBasicBlock::iterator MI, |
| 536 | RegScavenger *RS, unsigned TmpReg, |
| 537 | unsigned FrameOffset, |
| 538 | unsigned Size) const { |
| 539 | MachineFunction *MF = MBB.getParent(); |
| 540 | SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); |
| 541 | const AMDGPUSubtarget &ST = MF->getTarget().getSubtarget<AMDGPUSubtarget>(); |
| 542 | const SIRegisterInfo *TRI = |
| 543 | static_cast<const SIRegisterInfo*>(ST.getRegisterInfo()); |
| 544 | DebugLoc DL = MBB.findDebugLoc(MI); |
| 545 | unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF); |
| 546 | unsigned WavefrontSize = ST.getWavefrontSize(); |
| 547 | |
| 548 | unsigned TIDReg = MFI->getTIDReg(); |
| 549 | if (!MFI->hasCalculatedTID()) { |
| 550 | MachineBasicBlock &Entry = MBB.getParent()->front(); |
| 551 | MachineBasicBlock::iterator Insert = Entry.front(); |
| 552 | DebugLoc DL = Insert->getDebugLoc(); |
| 553 | |
| 554 | TIDReg = RI.findUnusedVGPR(MF->getRegInfo()); |
| 555 | if (TIDReg == AMDGPU::NoRegister) |
| 556 | return TIDReg; |
| 557 | |
| 558 | |
| 559 | if (MFI->getShaderType() == ShaderType::COMPUTE && |
| 560 | WorkGroupSize > WavefrontSize) { |
| 561 | |
| 562 | unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X); |
| 563 | unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y); |
| 564 | unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z); |
| 565 | unsigned InputPtrReg = |
| 566 | TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR); |
| 567 | static const unsigned TIDIGRegs[3] = { |
| 568 | TIDIGXReg, TIDIGYReg, TIDIGZReg |
| 569 | }; |
| 570 | for (unsigned Reg : TIDIGRegs) { |
| 571 | if (!Entry.isLiveIn(Reg)) |
| 572 | Entry.addLiveIn(Reg); |
| 573 | } |
| 574 | |
| 575 | RS->enterBasicBlock(&Entry); |
| 576 | unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0); |
| 577 | unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0); |
| 578 | BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0) |
| 579 | .addReg(InputPtrReg) |
| 580 | .addImm(SI::KernelInputOffsets::NGROUPS_Z); |
| 581 | BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1) |
| 582 | .addReg(InputPtrReg) |
| 583 | .addImm(SI::KernelInputOffsets::NGROUPS_Y); |
| 584 | |
| 585 | // NGROUPS.X * NGROUPS.Y |
| 586 | BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1) |
| 587 | .addReg(STmp1) |
| 588 | .addReg(STmp0); |
| 589 | // (NGROUPS.X * NGROUPS.Y) * TIDIG.X |
| 590 | BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg) |
| 591 | .addReg(STmp1) |
| 592 | .addReg(TIDIGXReg); |
| 593 | // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X) |
| 594 | BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg) |
| 595 | .addReg(STmp0) |
| 596 | .addReg(TIDIGYReg) |
| 597 | .addReg(TIDReg); |
| 598 | // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z |
| 599 | BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg) |
| 600 | .addReg(TIDReg) |
| 601 | .addReg(TIDIGZReg); |
| 602 | } else { |
| 603 | // Get the wave id |
| 604 | BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64), |
| 605 | TIDReg) |
| 606 | .addImm(-1) |
| 607 | .addImm(0); |
| 608 | |
| 609 | BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e32), |
| 610 | TIDReg) |
| 611 | .addImm(-1) |
| 612 | .addReg(TIDReg); |
| 613 | } |
| 614 | |
| 615 | BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32), |
| 616 | TIDReg) |
| 617 | .addImm(2) |
| 618 | .addReg(TIDReg); |
| 619 | MFI->setTIDReg(TIDReg); |
| 620 | } |
| 621 | |
| 622 | // Add FrameIndex to LDS offset |
| 623 | unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize); |
| 624 | BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg) |
| 625 | .addImm(LDSOffset) |
| 626 | .addReg(TIDReg); |
| 627 | |
| 628 | return TmpReg; |
| 629 | } |
| 630 | |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 631 | void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI, |
| 632 | int Count) const { |
| 633 | while (Count > 0) { |
| 634 | int Arg; |
| 635 | if (Count >= 8) |
| 636 | Arg = 7; |
| 637 | else |
| 638 | Arg = Count - 1; |
| 639 | Count -= 8; |
| 640 | BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP)) |
| 641 | .addImm(Arg); |
| 642 | } |
| 643 | } |
| 644 | |
| 645 | bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const { |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 646 | MachineBasicBlock &MBB = *MI->getParent(); |
| 647 | DebugLoc DL = MBB.findDebugLoc(MI); |
| 648 | switch (MI->getOpcode()) { |
| 649 | default: return AMDGPUInstrInfo::expandPostRAPseudo(MI); |
| 650 | |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 651 | case AMDGPU::SI_CONSTDATA_PTR: { |
| 652 | unsigned Reg = MI->getOperand(0).getReg(); |
| 653 | unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0); |
| 654 | unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1); |
| 655 | |
| 656 | BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg); |
| 657 | |
| 658 | // Add 32-bit offset from this instruction to the start of the constant data. |
Tom Stellard | 80942a1 | 2014-09-05 14:07:59 +0000 | [diff] [blame] | 659 | BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo) |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 660 | .addReg(RegLo) |
| 661 | .addTargetIndex(AMDGPU::TI_CONSTDATA_START) |
| 662 | .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit); |
| 663 | BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi) |
| 664 | .addReg(RegHi) |
| 665 | .addImm(0) |
| 666 | .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit) |
| 667 | .addReg(AMDGPU::SCC, RegState::Implicit); |
| 668 | MI->eraseFromParent(); |
| 669 | break; |
| 670 | } |
Tom Stellard | 60024a0 | 2014-09-24 01:33:24 +0000 | [diff] [blame] | 671 | case AMDGPU::SGPR_USE: |
| 672 | // This is just a placeholder for register allocation. |
| 673 | MI->eraseFromParent(); |
| 674 | break; |
Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 675 | } |
| 676 | return true; |
| 677 | } |
| 678 | |
Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 679 | MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI, |
| 680 | bool NewMI) const { |
Matt Arsenault | aff65fb | 2014-09-26 17:54:43 +0000 | [diff] [blame] | 681 | if (MI->getNumOperands() < 3) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 682 | return nullptr; |
Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 683 | |
Matt Arsenault | aff65fb | 2014-09-26 17:54:43 +0000 | [diff] [blame] | 684 | int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(), |
| 685 | AMDGPU::OpName::src0); |
| 686 | assert(Src0Idx != -1 && "Should always have src0 operand"); |
| 687 | |
Matt Arsenault | aa5ccfb | 2014-10-17 18:00:37 +0000 | [diff] [blame] | 688 | MachineOperand &Src0 = MI->getOperand(Src0Idx); |
| 689 | if (!Src0.isReg()) |
Matt Arsenault | aff65fb | 2014-09-26 17:54:43 +0000 | [diff] [blame] | 690 | return nullptr; |
| 691 | |
| 692 | int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(), |
| 693 | AMDGPU::OpName::src1); |
Matt Arsenault | aa5ccfb | 2014-10-17 18:00:37 +0000 | [diff] [blame] | 694 | if (Src1Idx == -1) |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 695 | return nullptr; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 696 | |
Matt Arsenault | aa5ccfb | 2014-10-17 18:00:37 +0000 | [diff] [blame] | 697 | MachineOperand &Src1 = MI->getOperand(Src1Idx); |
| 698 | |
Matt Arsenault | 933c38d | 2014-10-17 18:02:31 +0000 | [diff] [blame] | 699 | // Make sure it's legal to commute operands for VOP2. |
Matt Arsenault | aa5ccfb | 2014-10-17 18:00:37 +0000 | [diff] [blame] | 700 | if (isVOP2(MI->getOpcode()) && |
| 701 | (!isOperandLegal(MI, Src0Idx, &Src1) || |
| 702 | !isOperandLegal(MI, Src1Idx, &Src0))) |
| 703 | return nullptr; |
| 704 | |
| 705 | if (!Src1.isReg()) { |
Matt Arsenault | 6d3cd54 | 2014-10-17 18:00:39 +0000 | [diff] [blame] | 706 | // Allow commuting instructions with Imm or FPImm operands. |
| 707 | if (NewMI || (!Src1.isImm() && !Src1.isFPImm()) || |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 708 | (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 709 | return nullptr; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 710 | } |
| 711 | |
Matt Arsenault | d282ada | 2014-10-17 18:00:48 +0000 | [diff] [blame] | 712 | // Be sure to copy the source modifiers to the right place. |
| 713 | if (MachineOperand *Src0Mods |
| 714 | = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) { |
| 715 | MachineOperand *Src1Mods |
| 716 | = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers); |
| 717 | |
| 718 | int Src0ModsVal = Src0Mods->getImm(); |
| 719 | if (!Src1Mods && Src0ModsVal != 0) |
| 720 | return nullptr; |
| 721 | |
| 722 | // XXX - This assert might be a lie. It might be useful to have a neg |
| 723 | // modifier with 0.0. |
| 724 | int Src1ModsVal = Src1Mods->getImm(); |
| 725 | assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates"); |
| 726 | |
| 727 | Src1Mods->setImm(Src0ModsVal); |
| 728 | Src0Mods->setImm(Src1ModsVal); |
| 729 | } |
| 730 | |
Matt Arsenault | aa5ccfb | 2014-10-17 18:00:37 +0000 | [diff] [blame] | 731 | unsigned Reg = Src0.getReg(); |
| 732 | unsigned SubReg = Src0.getSubReg(); |
Matt Arsenault | 6d3cd54 | 2014-10-17 18:00:39 +0000 | [diff] [blame] | 733 | if (Src1.isImm()) |
| 734 | Src0.ChangeToImmediate(Src1.getImm()); |
| 735 | else if (Src1.isFPImm()) |
| 736 | Src0.ChangeToFPImmediate(Src1.getFPImm()); |
| 737 | else |
| 738 | llvm_unreachable("Should only have immediates"); |
| 739 | |
Matt Arsenault | aa5ccfb | 2014-10-17 18:00:37 +0000 | [diff] [blame] | 740 | Src1.ChangeToRegister(Reg, false); |
| 741 | Src1.setSubReg(SubReg); |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 742 | } else { |
| 743 | MI = TargetInstrInfo::commuteInstruction(MI, NewMI); |
| 744 | } |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 745 | |
| 746 | if (MI) |
| 747 | MI->setDesc(get(commuteOpcode(MI->getOpcode()))); |
| 748 | |
| 749 | return MI; |
Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 750 | } |
| 751 | |
Matt Arsenault | 92befe7 | 2014-09-26 17:54:54 +0000 | [diff] [blame] | 752 | // This needs to be implemented because the source modifiers may be inserted |
| 753 | // between the true commutable operands, and the base |
| 754 | // TargetInstrInfo::commuteInstruction uses it. |
| 755 | bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI, |
| 756 | unsigned &SrcOpIdx1, |
| 757 | unsigned &SrcOpIdx2) const { |
| 758 | const MCInstrDesc &MCID = MI->getDesc(); |
| 759 | if (!MCID.isCommutable()) |
| 760 | return false; |
| 761 | |
| 762 | unsigned Opc = MI->getOpcode(); |
| 763 | int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0); |
| 764 | if (Src0Idx == -1) |
| 765 | return false; |
| 766 | |
| 767 | // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on |
| 768 | // immediate. |
| 769 | if (!MI->getOperand(Src0Idx).isReg()) |
| 770 | return false; |
| 771 | |
| 772 | int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1); |
| 773 | if (Src1Idx == -1) |
| 774 | return false; |
| 775 | |
| 776 | if (!MI->getOperand(Src1Idx).isReg()) |
| 777 | return false; |
| 778 | |
Matt Arsenault | ace5b76 | 2014-10-17 18:00:43 +0000 | [diff] [blame] | 779 | // If any source modifiers are set, the generic instruction commuting won't |
| 780 | // understand how to copy the source modifiers. |
| 781 | if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) || |
| 782 | hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers)) |
| 783 | return false; |
| 784 | |
Matt Arsenault | 92befe7 | 2014-09-26 17:54:54 +0000 | [diff] [blame] | 785 | SrcOpIdx1 = Src0Idx; |
| 786 | SrcOpIdx2 = Src1Idx; |
| 787 | return true; |
| 788 | } |
| 789 | |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 790 | MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB, |
| 791 | MachineBasicBlock::iterator I, |
| 792 | unsigned DstReg, |
| 793 | unsigned SrcReg) const { |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 794 | return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32), |
| 795 | DstReg) .addReg(SrcReg); |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 796 | } |
| 797 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 798 | bool SIInstrInfo::isMov(unsigned Opcode) const { |
| 799 | switch(Opcode) { |
| 800 | default: return false; |
| 801 | case AMDGPU::S_MOV_B32: |
| 802 | case AMDGPU::S_MOV_B64: |
| 803 | case AMDGPU::V_MOV_B32_e32: |
| 804 | case AMDGPU::V_MOV_B32_e64: |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 805 | return true; |
| 806 | } |
| 807 | } |
| 808 | |
| 809 | bool |
| 810 | SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const { |
| 811 | return RC != &AMDGPU::EXECRegRegClass; |
| 812 | } |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 813 | |
Tom Stellard | 30f5941 | 2014-03-31 14:01:56 +0000 | [diff] [blame] | 814 | bool |
| 815 | SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI, |
| 816 | AliasAnalysis *AA) const { |
| 817 | switch(MI->getOpcode()) { |
| 818 | default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA); |
| 819 | case AMDGPU::S_MOV_B32: |
| 820 | case AMDGPU::S_MOV_B64: |
| 821 | case AMDGPU::V_MOV_B32_e32: |
| 822 | return MI->getOperand(1).isImm(); |
| 823 | } |
| 824 | } |
| 825 | |
Matt Arsenault | c09cc3c | 2014-11-19 00:01:31 +0000 | [diff] [blame] | 826 | static bool offsetsDoNotOverlap(int WidthA, int OffsetA, |
| 827 | int WidthB, int OffsetB) { |
| 828 | int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB; |
| 829 | int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA; |
| 830 | int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB; |
| 831 | return LowOffset + LowWidth <= HighOffset; |
| 832 | } |
| 833 | |
| 834 | bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa, |
| 835 | MachineInstr *MIb) const { |
| 836 | unsigned BaseReg0, Offset0; |
| 837 | unsigned BaseReg1, Offset1; |
| 838 | |
| 839 | if (getLdStBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) && |
| 840 | getLdStBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) { |
| 841 | assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() && |
| 842 | "read2 / write2 not expected here yet"); |
| 843 | unsigned Width0 = (*MIa->memoperands_begin())->getSize(); |
| 844 | unsigned Width1 = (*MIb->memoperands_begin())->getSize(); |
| 845 | if (BaseReg0 == BaseReg1 && |
| 846 | offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) { |
| 847 | return true; |
| 848 | } |
| 849 | } |
| 850 | |
| 851 | return false; |
| 852 | } |
| 853 | |
| 854 | bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa, |
| 855 | MachineInstr *MIb, |
| 856 | AliasAnalysis *AA) const { |
| 857 | unsigned Opc0 = MIa->getOpcode(); |
| 858 | unsigned Opc1 = MIb->getOpcode(); |
| 859 | |
| 860 | assert(MIa && (MIa->mayLoad() || MIa->mayStore()) && |
| 861 | "MIa must load from or modify a memory location"); |
| 862 | assert(MIb && (MIb->mayLoad() || MIb->mayStore()) && |
| 863 | "MIb must load from or modify a memory location"); |
| 864 | |
| 865 | if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects()) |
| 866 | return false; |
| 867 | |
| 868 | // XXX - Can we relax this between address spaces? |
| 869 | if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef()) |
| 870 | return false; |
| 871 | |
| 872 | // TODO: Should we check the address space from the MachineMemOperand? That |
| 873 | // would allow us to distinguish objects we know don't alias based on the |
| 874 | // underlying addres space, even if it was lowered to a different one, |
| 875 | // e.g. private accesses lowered to use MUBUF instructions on a scratch |
| 876 | // buffer. |
| 877 | if (isDS(Opc0)) { |
| 878 | if (isDS(Opc1)) |
| 879 | return checkInstOffsetsDoNotOverlap(MIa, MIb); |
| 880 | |
| 881 | return !isFLAT(Opc1); |
| 882 | } |
| 883 | |
| 884 | if (isMUBUF(Opc0) || isMTBUF(Opc0)) { |
| 885 | if (isMUBUF(Opc1) || isMTBUF(Opc1)) |
| 886 | return checkInstOffsetsDoNotOverlap(MIa, MIb); |
| 887 | |
| 888 | return !isFLAT(Opc1) && !isSMRD(Opc1); |
| 889 | } |
| 890 | |
| 891 | if (isSMRD(Opc0)) { |
| 892 | if (isSMRD(Opc1)) |
| 893 | return checkInstOffsetsDoNotOverlap(MIa, MIb); |
| 894 | |
| 895 | return !isFLAT(Opc1) && !isMUBUF(Opc0) && !isMTBUF(Opc0); |
| 896 | } |
| 897 | |
| 898 | if (isFLAT(Opc0)) { |
| 899 | if (isFLAT(Opc1)) |
| 900 | return checkInstOffsetsDoNotOverlap(MIa, MIb); |
| 901 | |
| 902 | return false; |
| 903 | } |
| 904 | |
| 905 | return false; |
| 906 | } |
| 907 | |
Matt Arsenault | d7bdcc4 | 2014-03-31 19:54:27 +0000 | [diff] [blame] | 908 | bool SIInstrInfo::isInlineConstant(const APInt &Imm) const { |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 909 | int64_t SVal = Imm.getSExtValue(); |
| 910 | if (SVal >= -16 && SVal <= 64) |
Matt Arsenault | d7bdcc4 | 2014-03-31 19:54:27 +0000 | [diff] [blame] | 911 | return true; |
Tom Stellard | d008446 | 2014-03-17 17:03:52 +0000 | [diff] [blame] | 912 | |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 913 | if (Imm.getBitWidth() == 64) { |
| 914 | uint64_t Val = Imm.getZExtValue(); |
| 915 | return (DoubleToBits(0.0) == Val) || |
| 916 | (DoubleToBits(1.0) == Val) || |
| 917 | (DoubleToBits(-1.0) == Val) || |
| 918 | (DoubleToBits(0.5) == Val) || |
| 919 | (DoubleToBits(-0.5) == Val) || |
| 920 | (DoubleToBits(2.0) == Val) || |
| 921 | (DoubleToBits(-2.0) == Val) || |
| 922 | (DoubleToBits(4.0) == Val) || |
| 923 | (DoubleToBits(-4.0) == Val); |
| 924 | } |
| 925 | |
Tom Stellard | d008446 | 2014-03-17 17:03:52 +0000 | [diff] [blame] | 926 | // The actual type of the operand does not seem to matter as long |
| 927 | // as the bits match one of the inline immediate values. For example: |
| 928 | // |
| 929 | // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal, |
| 930 | // so it is a legal inline immediate. |
| 931 | // |
| 932 | // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in |
| 933 | // floating-point, so it is a legal inline immediate. |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 934 | uint32_t Val = Imm.getZExtValue(); |
Matt Arsenault | d7bdcc4 | 2014-03-31 19:54:27 +0000 | [diff] [blame] | 935 | |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 936 | return (FloatToBits(0.0f) == Val) || |
| 937 | (FloatToBits(1.0f) == Val) || |
| 938 | (FloatToBits(-1.0f) == Val) || |
| 939 | (FloatToBits(0.5f) == Val) || |
| 940 | (FloatToBits(-0.5f) == Val) || |
| 941 | (FloatToBits(2.0f) == Val) || |
| 942 | (FloatToBits(-2.0f) == Val) || |
| 943 | (FloatToBits(4.0f) == Val) || |
| 944 | (FloatToBits(-4.0f) == Val); |
Matt Arsenault | d7bdcc4 | 2014-03-31 19:54:27 +0000 | [diff] [blame] | 945 | } |
| 946 | |
| 947 | bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const { |
| 948 | if (MO.isImm()) |
| 949 | return isInlineConstant(APInt(32, MO.getImm(), true)); |
| 950 | |
| 951 | if (MO.isFPImm()) { |
| 952 | APFloat FpImm = MO.getFPImm()->getValueAPF(); |
| 953 | return isInlineConstant(FpImm.bitcastToAPInt()); |
| 954 | } |
| 955 | |
| 956 | return false; |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 957 | } |
| 958 | |
| 959 | bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const { |
| 960 | return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO); |
| 961 | } |
| 962 | |
Matt Arsenault | becb140 | 2014-06-23 18:28:31 +0000 | [diff] [blame] | 963 | static bool compareMachineOp(const MachineOperand &Op0, |
| 964 | const MachineOperand &Op1) { |
| 965 | if (Op0.getType() != Op1.getType()) |
| 966 | return false; |
| 967 | |
| 968 | switch (Op0.getType()) { |
| 969 | case MachineOperand::MO_Register: |
| 970 | return Op0.getReg() == Op1.getReg(); |
| 971 | case MachineOperand::MO_Immediate: |
| 972 | return Op0.getImm() == Op1.getImm(); |
| 973 | case MachineOperand::MO_FPImmediate: |
| 974 | return Op0.getFPImm() == Op1.getFPImm(); |
| 975 | default: |
| 976 | llvm_unreachable("Didn't expect to be comparing these operand types"); |
| 977 | } |
| 978 | } |
| 979 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 980 | bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo, |
| 981 | const MachineOperand &MO) const { |
| 982 | const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo]; |
| 983 | |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 984 | assert(MO.isImm() || MO.isFPImm() || MO.isTargetIndex() || MO.isFI()); |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 985 | |
| 986 | if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE) |
| 987 | return true; |
| 988 | |
| 989 | if (OpInfo.RegClass < 0) |
| 990 | return false; |
| 991 | |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 992 | if (isLiteralConstant(MO)) |
| 993 | return RI.regClassCanUseLiteralConstant(OpInfo.RegClass); |
| 994 | |
| 995 | return RI.regClassCanUseInlineConstant(OpInfo.RegClass); |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 996 | } |
| 997 | |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 998 | bool SIInstrInfo::canFoldOffset(unsigned OffsetSize, unsigned AS) const { |
Matt Arsenault | b2baffa | 2014-08-15 17:49:05 +0000 | [diff] [blame] | 999 | switch (AS) { |
| 1000 | case AMDGPUAS::GLOBAL_ADDRESS: { |
| 1001 | // MUBUF instructions a 12-bit offset in bytes. |
| 1002 | return isUInt<12>(OffsetSize); |
| 1003 | } |
| 1004 | case AMDGPUAS::CONSTANT_ADDRESS: { |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 1005 | // SMRD instructions have an 8-bit offset in dwords on SI and |
| 1006 | // a 20-bit offset in bytes on VI. |
| 1007 | if (RI.ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) |
| 1008 | return isUInt<20>(OffsetSize); |
| 1009 | else |
| 1010 | return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4); |
Matt Arsenault | b2baffa | 2014-08-15 17:49:05 +0000 | [diff] [blame] | 1011 | } |
| 1012 | case AMDGPUAS::LOCAL_ADDRESS: |
| 1013 | case AMDGPUAS::REGION_ADDRESS: { |
| 1014 | // The single offset versions have a 16-bit offset in bytes. |
| 1015 | return isUInt<16>(OffsetSize); |
| 1016 | } |
| 1017 | case AMDGPUAS::PRIVATE_ADDRESS: |
| 1018 | // Indirect register addressing does not use any offsets. |
| 1019 | default: |
| 1020 | return 0; |
| 1021 | } |
| 1022 | } |
| 1023 | |
Tom Stellard | 86d12eb | 2014-08-01 00:32:28 +0000 | [diff] [blame] | 1024 | bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const { |
| 1025 | return AMDGPU::getVOPe32(Opcode) != -1; |
| 1026 | } |
| 1027 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1028 | bool SIInstrInfo::hasModifiers(unsigned Opcode) const { |
| 1029 | // The src0_modifier operand is present on all instructions |
| 1030 | // that have modifiers. |
| 1031 | |
| 1032 | return AMDGPU::getNamedOperandIdx(Opcode, |
| 1033 | AMDGPU::OpName::src0_modifiers) != -1; |
| 1034 | } |
| 1035 | |
Matt Arsenault | ace5b76 | 2014-10-17 18:00:43 +0000 | [diff] [blame] | 1036 | bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI, |
| 1037 | unsigned OpName) const { |
| 1038 | const MachineOperand *Mods = getNamedOperand(MI, OpName); |
| 1039 | return Mods && Mods->getImm(); |
| 1040 | } |
| 1041 | |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 1042 | bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI, |
| 1043 | const MachineOperand &MO) const { |
| 1044 | // Literal constants use the constant bus. |
| 1045 | if (isLiteralConstant(MO)) |
| 1046 | return true; |
| 1047 | |
| 1048 | if (!MO.isReg() || !MO.isUse()) |
| 1049 | return false; |
| 1050 | |
| 1051 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
| 1052 | return RI.isSGPRClass(MRI.getRegClass(MO.getReg())); |
| 1053 | |
| 1054 | // FLAT_SCR is just an SGPR pair. |
| 1055 | if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR)) |
| 1056 | return true; |
| 1057 | |
| 1058 | // EXEC register uses the constant bus. |
| 1059 | if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC) |
| 1060 | return true; |
| 1061 | |
| 1062 | // SGPRs use the constant bus |
| 1063 | if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC || |
| 1064 | (!MO.isImplicit() && |
| 1065 | (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) || |
| 1066 | AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) { |
| 1067 | return true; |
| 1068 | } |
| 1069 | |
| 1070 | return false; |
| 1071 | } |
| 1072 | |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 1073 | bool SIInstrInfo::verifyInstruction(const MachineInstr *MI, |
| 1074 | StringRef &ErrInfo) const { |
| 1075 | uint16_t Opcode = MI->getOpcode(); |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 1076 | const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo(); |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 1077 | int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0); |
| 1078 | int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1); |
| 1079 | int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2); |
| 1080 | |
Tom Stellard | ca700e4 | 2014-03-17 17:03:49 +0000 | [diff] [blame] | 1081 | // Make sure the number of operands is correct. |
| 1082 | const MCInstrDesc &Desc = get(Opcode); |
| 1083 | if (!Desc.isVariadic() && |
| 1084 | Desc.getNumOperands() != MI->getNumExplicitOperands()) { |
| 1085 | ErrInfo = "Instruction has wrong number of operands."; |
| 1086 | return false; |
| 1087 | } |
| 1088 | |
| 1089 | // Make sure the register classes are correct |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1090 | for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) { |
Tom Stellard | ca700e4 | 2014-03-17 17:03:49 +0000 | [diff] [blame] | 1091 | switch (Desc.OpInfo[i].OperandType) { |
Tom Stellard | a305f93 | 2014-07-02 20:53:44 +0000 | [diff] [blame] | 1092 | case MCOI::OPERAND_REGISTER: { |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 1093 | if ((MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm()) && |
| 1094 | !isImmOperandLegal(MI, i, MI->getOperand(i))) { |
| 1095 | ErrInfo = "Illegal immediate value for operand."; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1096 | return false; |
| 1097 | } |
Tom Stellard | a305f93 | 2014-07-02 20:53:44 +0000 | [diff] [blame] | 1098 | } |
Tom Stellard | ca700e4 | 2014-03-17 17:03:49 +0000 | [diff] [blame] | 1099 | break; |
| 1100 | case MCOI::OPERAND_IMMEDIATE: |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 1101 | // Check if this operand is an immediate. |
| 1102 | // FrameIndex operands will be replaced by immediates, so they are |
| 1103 | // allowed. |
| 1104 | if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm() && |
| 1105 | !MI->getOperand(i).isFI()) { |
Tom Stellard | ca700e4 | 2014-03-17 17:03:49 +0000 | [diff] [blame] | 1106 | ErrInfo = "Expected immediate, but got non-immediate"; |
| 1107 | return false; |
| 1108 | } |
| 1109 | // Fall-through |
| 1110 | default: |
| 1111 | continue; |
| 1112 | } |
| 1113 | |
| 1114 | if (!MI->getOperand(i).isReg()) |
| 1115 | continue; |
| 1116 | |
| 1117 | int RegClass = Desc.OpInfo[i].RegClass; |
| 1118 | if (RegClass != -1) { |
| 1119 | unsigned Reg = MI->getOperand(i).getReg(); |
| 1120 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
| 1121 | continue; |
| 1122 | |
| 1123 | const TargetRegisterClass *RC = RI.getRegClass(RegClass); |
| 1124 | if (!RC->contains(Reg)) { |
| 1125 | ErrInfo = "Operand has incorrect register class."; |
| 1126 | return false; |
| 1127 | } |
| 1128 | } |
| 1129 | } |
| 1130 | |
| 1131 | |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 1132 | // Verify VOP* |
| 1133 | if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) { |
Matt Arsenault | e368cb3 | 2014-12-11 23:37:32 +0000 | [diff] [blame] | 1134 | // Only look at the true operands. Only a real operand can use the constant |
| 1135 | // bus, and we don't want to check pseudo-operands like the source modifier |
| 1136 | // flags. |
| 1137 | const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx }; |
| 1138 | |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 1139 | unsigned ConstantBusCount = 0; |
| 1140 | unsigned SGPRUsed = AMDGPU::NoRegister; |
Matt Arsenault | e368cb3 | 2014-12-11 23:37:32 +0000 | [diff] [blame] | 1141 | for (int OpIdx : OpIndices) { |
| 1142 | if (OpIdx == -1) |
| 1143 | break; |
| 1144 | |
| 1145 | const MachineOperand &MO = MI->getOperand(OpIdx); |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 1146 | if (usesConstantBus(MRI, MO)) { |
| 1147 | if (MO.isReg()) { |
| 1148 | if (MO.getReg() != SGPRUsed) |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 1149 | ++ConstantBusCount; |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 1150 | SGPRUsed = MO.getReg(); |
| 1151 | } else { |
| 1152 | ++ConstantBusCount; |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 1153 | } |
| 1154 | } |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 1155 | } |
| 1156 | if (ConstantBusCount > 1) { |
| 1157 | ErrInfo = "VOP* instruction uses the constant bus more than once"; |
| 1158 | return false; |
| 1159 | } |
| 1160 | } |
| 1161 | |
| 1162 | // Verify SRC1 for VOP2 and VOPC |
| 1163 | if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) { |
| 1164 | const MachineOperand &Src1 = MI->getOperand(Src1Idx); |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1165 | if (Src1.isImm() || Src1.isFPImm()) { |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 1166 | ErrInfo = "VOP[2C] src1 cannot be an immediate."; |
| 1167 | return false; |
| 1168 | } |
| 1169 | } |
| 1170 | |
| 1171 | // Verify VOP3 |
| 1172 | if (isVOP3(Opcode)) { |
| 1173 | if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) { |
| 1174 | ErrInfo = "VOP3 src0 cannot be a literal constant."; |
| 1175 | return false; |
| 1176 | } |
| 1177 | if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) { |
| 1178 | ErrInfo = "VOP3 src1 cannot be a literal constant."; |
| 1179 | return false; |
| 1180 | } |
| 1181 | if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) { |
| 1182 | ErrInfo = "VOP3 src2 cannot be a literal constant."; |
| 1183 | return false; |
| 1184 | } |
| 1185 | } |
Matt Arsenault | becb140 | 2014-06-23 18:28:31 +0000 | [diff] [blame] | 1186 | |
| 1187 | // Verify misc. restrictions on specific instructions. |
| 1188 | if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 || |
| 1189 | Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) { |
Matt Arsenault | 262407b | 2014-09-24 02:17:09 +0000 | [diff] [blame] | 1190 | const MachineOperand &Src0 = MI->getOperand(Src0Idx); |
| 1191 | const MachineOperand &Src1 = MI->getOperand(Src1Idx); |
| 1192 | const MachineOperand &Src2 = MI->getOperand(Src2Idx); |
Matt Arsenault | becb140 | 2014-06-23 18:28:31 +0000 | [diff] [blame] | 1193 | if (Src0.isReg() && Src1.isReg() && Src2.isReg()) { |
| 1194 | if (!compareMachineOp(Src0, Src1) && |
| 1195 | !compareMachineOp(Src0, Src2)) { |
| 1196 | ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2"; |
| 1197 | return false; |
| 1198 | } |
| 1199 | } |
| 1200 | } |
| 1201 | |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 1202 | return true; |
| 1203 | } |
| 1204 | |
Matt Arsenault | f14032a | 2013-11-15 22:02:28 +0000 | [diff] [blame] | 1205 | unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) { |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1206 | switch (MI.getOpcode()) { |
| 1207 | default: return AMDGPU::INSTRUCTION_LIST_END; |
| 1208 | case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE; |
| 1209 | case AMDGPU::COPY: return AMDGPU::COPY; |
| 1210 | case AMDGPU::PHI: return AMDGPU::PHI; |
Tom Stellard | 204e61b | 2014-04-07 19:45:45 +0000 | [diff] [blame] | 1211 | case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG; |
Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 1212 | case AMDGPU::S_MOV_B32: |
| 1213 | return MI.getOperand(1).isReg() ? |
Tom Stellard | 8c12fd9 | 2014-03-24 16:12:34 +0000 | [diff] [blame] | 1214 | AMDGPU::COPY : AMDGPU::V_MOV_B32_e32; |
Tom Stellard | 80942a1 | 2014-09-05 14:07:59 +0000 | [diff] [blame] | 1215 | case AMDGPU::S_ADD_I32: |
| 1216 | case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32; |
Matt Arsenault | 43b8e4e | 2013-11-18 20:09:29 +0000 | [diff] [blame] | 1217 | case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32; |
Tom Stellard | 80942a1 | 2014-09-05 14:07:59 +0000 | [diff] [blame] | 1218 | case AMDGPU::S_SUB_I32: |
| 1219 | case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32; |
Matt Arsenault | 43b8e4e | 2013-11-18 20:09:29 +0000 | [diff] [blame] | 1220 | case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32; |
Matt Arsenault | 869cd07 | 2014-09-03 23:24:35 +0000 | [diff] [blame] | 1221 | case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32; |
Matt Arsenault | 8e2581b | 2014-03-21 18:01:18 +0000 | [diff] [blame] | 1222 | case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32; |
| 1223 | case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32; |
| 1224 | case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32; |
| 1225 | case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32; |
| 1226 | case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32; |
| 1227 | case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32; |
| 1228 | case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1229 | case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32; |
| 1230 | case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64; |
| 1231 | case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32; |
| 1232 | case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64; |
| 1233 | case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32; |
| 1234 | case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64; |
Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 1235 | case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32; |
| 1236 | case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32; |
Matt Arsenault | 78b8670 | 2014-04-18 05:19:26 +0000 | [diff] [blame] | 1237 | case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32; |
| 1238 | case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32; |
Matt Arsenault | 43160e7 | 2014-06-18 17:13:57 +0000 | [diff] [blame] | 1239 | case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32; |
Matt Arsenault | 2c33562 | 2014-04-09 07:16:16 +0000 | [diff] [blame] | 1240 | case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32; |
Matt Arsenault | 689f325 | 2014-06-09 16:36:31 +0000 | [diff] [blame] | 1241 | case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32; |
Matt Arsenault | 0cb92e1 | 2014-04-11 19:25:18 +0000 | [diff] [blame] | 1242 | case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32; |
| 1243 | case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32; |
| 1244 | case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32; |
| 1245 | case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32; |
| 1246 | case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32; |
| 1247 | case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32; |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1248 | case AMDGPU::S_LOAD_DWORD_IMM: |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1249 | case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64; |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1250 | case AMDGPU::S_LOAD_DWORDX2_IMM: |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1251 | case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64; |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1252 | case AMDGPU::S_LOAD_DWORDX4_IMM: |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1253 | case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64; |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 1254 | case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32; |
Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 1255 | case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32; |
Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 1256 | case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1257 | } |
| 1258 | } |
| 1259 | |
| 1260 | bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const { |
| 1261 | return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END; |
| 1262 | } |
| 1263 | |
| 1264 | const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI, |
| 1265 | unsigned OpNo) const { |
| 1266 | const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); |
| 1267 | const MCInstrDesc &Desc = get(MI.getOpcode()); |
| 1268 | if (MI.isVariadic() || OpNo >= Desc.getNumOperands() || |
Matt Arsenault | 102a704 | 2014-12-11 23:37:34 +0000 | [diff] [blame] | 1269 | Desc.OpInfo[OpNo].RegClass == -1) { |
| 1270 | unsigned Reg = MI.getOperand(OpNo).getReg(); |
| 1271 | |
| 1272 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
| 1273 | return MRI.getRegClass(Reg); |
| 1274 | return RI.getRegClass(Reg); |
| 1275 | } |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1276 | |
| 1277 | unsigned RCID = Desc.OpInfo[OpNo].RegClass; |
| 1278 | return RI.getRegClass(RCID); |
| 1279 | } |
| 1280 | |
| 1281 | bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const { |
| 1282 | switch (MI.getOpcode()) { |
| 1283 | case AMDGPU::COPY: |
| 1284 | case AMDGPU::REG_SEQUENCE: |
Tom Stellard | 4f3b04d | 2014-04-17 21:00:07 +0000 | [diff] [blame] | 1285 | case AMDGPU::PHI: |
Tom Stellard | a568738 | 2014-05-15 14:41:55 +0000 | [diff] [blame] | 1286 | case AMDGPU::INSERT_SUBREG: |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1287 | return RI.hasVGPRs(getOpRegClass(MI, 0)); |
| 1288 | default: |
| 1289 | return RI.hasVGPRs(getOpRegClass(MI, OpNo)); |
| 1290 | } |
| 1291 | } |
| 1292 | |
| 1293 | void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const { |
| 1294 | MachineBasicBlock::iterator I = MI; |
Matt Arsenault | 3f3a275 | 2014-10-13 15:47:59 +0000 | [diff] [blame] | 1295 | MachineBasicBlock *MBB = MI->getParent(); |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1296 | MachineOperand &MO = MI->getOperand(OpIdx); |
Matt Arsenault | 3f3a275 | 2014-10-13 15:47:59 +0000 | [diff] [blame] | 1297 | MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1298 | unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass; |
| 1299 | const TargetRegisterClass *RC = RI.getRegClass(RCID); |
| 1300 | unsigned Opcode = AMDGPU::V_MOV_B32_e32; |
Matt Arsenault | 3f3a275 | 2014-10-13 15:47:59 +0000 | [diff] [blame] | 1301 | if (MO.isReg()) |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1302 | Opcode = AMDGPU::COPY; |
Matt Arsenault | 3f3a275 | 2014-10-13 15:47:59 +0000 | [diff] [blame] | 1303 | else if (RI.isSGPRClass(RC)) |
Matt Arsenault | 671a005 | 2013-11-14 10:08:50 +0000 | [diff] [blame] | 1304 | Opcode = AMDGPU::S_MOV_B32; |
Matt Arsenault | 3f3a275 | 2014-10-13 15:47:59 +0000 | [diff] [blame] | 1305 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1306 | |
Matt Arsenault | 3a4d86a | 2013-11-18 20:09:55 +0000 | [diff] [blame] | 1307 | const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC); |
Matt Arsenault | 3f3a275 | 2014-10-13 15:47:59 +0000 | [diff] [blame] | 1308 | if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC)) |
Tom Stellard | 0c93c9e | 2014-09-05 14:08:01 +0000 | [diff] [blame] | 1309 | VRC = &AMDGPU::VReg_64RegClass; |
Matt Arsenault | 3f3a275 | 2014-10-13 15:47:59 +0000 | [diff] [blame] | 1310 | else |
Tom Stellard | 0c93c9e | 2014-09-05 14:08:01 +0000 | [diff] [blame] | 1311 | VRC = &AMDGPU::VReg_32RegClass; |
Matt Arsenault | 3f3a275 | 2014-10-13 15:47:59 +0000 | [diff] [blame] | 1312 | |
Matt Arsenault | 3a4d86a | 2013-11-18 20:09:55 +0000 | [diff] [blame] | 1313 | unsigned Reg = MRI.createVirtualRegister(VRC); |
Matt Arsenault | 3f3a275 | 2014-10-13 15:47:59 +0000 | [diff] [blame] | 1314 | DebugLoc DL = MBB->findDebugLoc(I); |
| 1315 | BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg) |
| 1316 | .addOperand(MO); |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1317 | MO.ChangeToRegister(Reg, false); |
| 1318 | } |
| 1319 | |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1320 | unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI, |
| 1321 | MachineRegisterInfo &MRI, |
| 1322 | MachineOperand &SuperReg, |
| 1323 | const TargetRegisterClass *SuperRC, |
| 1324 | unsigned SubIdx, |
| 1325 | const TargetRegisterClass *SubRC) |
| 1326 | const { |
| 1327 | assert(SuperReg.isReg()); |
| 1328 | |
| 1329 | unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC); |
| 1330 | unsigned SubReg = MRI.createVirtualRegister(SubRC); |
| 1331 | |
| 1332 | // Just in case the super register is itself a sub-register, copy it to a new |
Matt Arsenault | 08d8494 | 2014-06-03 23:06:13 +0000 | [diff] [blame] | 1333 | // value so we don't need to worry about merging its subreg index with the |
| 1334 | // SubIdx passed to this function. The register coalescer should be able to |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1335 | // eliminate this extra copy. |
Matt Arsenault | 7480a0e | 2014-11-17 21:11:37 +0000 | [diff] [blame] | 1336 | MachineBasicBlock *MBB = MI->getParent(); |
| 1337 | DebugLoc DL = MI->getDebugLoc(); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1338 | |
Matt Arsenault | 7480a0e | 2014-11-17 21:11:37 +0000 | [diff] [blame] | 1339 | BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg) |
| 1340 | .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg()); |
| 1341 | |
| 1342 | BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg) |
| 1343 | .addReg(NewSuperReg, 0, SubIdx); |
| 1344 | |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1345 | return SubReg; |
| 1346 | } |
| 1347 | |
Matt Arsenault | 248b7b6 | 2014-03-24 20:08:09 +0000 | [diff] [blame] | 1348 | MachineOperand SIInstrInfo::buildExtractSubRegOrImm( |
| 1349 | MachineBasicBlock::iterator MII, |
| 1350 | MachineRegisterInfo &MRI, |
| 1351 | MachineOperand &Op, |
| 1352 | const TargetRegisterClass *SuperRC, |
| 1353 | unsigned SubIdx, |
| 1354 | const TargetRegisterClass *SubRC) const { |
| 1355 | if (Op.isImm()) { |
| 1356 | // XXX - Is there a better way to do this? |
| 1357 | if (SubIdx == AMDGPU::sub0) |
| 1358 | return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF); |
| 1359 | if (SubIdx == AMDGPU::sub1) |
| 1360 | return MachineOperand::CreateImm(Op.getImm() >> 32); |
| 1361 | |
| 1362 | llvm_unreachable("Unhandled register index for immediate"); |
| 1363 | } |
| 1364 | |
| 1365 | unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC, |
| 1366 | SubIdx, SubRC); |
| 1367 | return MachineOperand::CreateReg(SubReg, false); |
| 1368 | } |
| 1369 | |
Matt Arsenault | bd99580 | 2014-03-24 18:26:52 +0000 | [diff] [blame] | 1370 | unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist, |
| 1371 | MachineBasicBlock::iterator MI, |
| 1372 | MachineRegisterInfo &MRI, |
| 1373 | const TargetRegisterClass *RC, |
| 1374 | const MachineOperand &Op) const { |
| 1375 | MachineBasicBlock *MBB = MI->getParent(); |
| 1376 | DebugLoc DL = MI->getDebugLoc(); |
| 1377 | unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); |
| 1378 | unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); |
| 1379 | unsigned Dst = MRI.createVirtualRegister(RC); |
| 1380 | |
| 1381 | MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), |
| 1382 | LoDst) |
| 1383 | .addImm(Op.getImm() & 0xFFFFFFFF); |
| 1384 | MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), |
| 1385 | HiDst) |
| 1386 | .addImm(Op.getImm() >> 32); |
| 1387 | |
| 1388 | BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst) |
| 1389 | .addReg(LoDst) |
| 1390 | .addImm(AMDGPU::sub0) |
| 1391 | .addReg(HiDst) |
| 1392 | .addImm(AMDGPU::sub1); |
| 1393 | |
| 1394 | Worklist.push_back(Lo); |
| 1395 | Worklist.push_back(Hi); |
| 1396 | |
| 1397 | return Dst; |
| 1398 | } |
| 1399 | |
Marek Olsak | be04780 | 2014-12-07 12:19:03 +0000 | [diff] [blame] | 1400 | // Change the order of operands from (0, 1, 2) to (0, 2, 1) |
| 1401 | void SIInstrInfo::swapOperands(MachineBasicBlock::iterator Inst) const { |
| 1402 | assert(Inst->getNumExplicitOperands() == 3); |
| 1403 | MachineOperand Op1 = Inst->getOperand(1); |
| 1404 | Inst->RemoveOperand(1); |
| 1405 | Inst->addOperand(Op1); |
| 1406 | } |
| 1407 | |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1408 | bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx, |
| 1409 | const MachineOperand *MO) const { |
| 1410 | const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo(); |
| 1411 | const MCInstrDesc &InstDesc = get(MI->getOpcode()); |
| 1412 | const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx]; |
| 1413 | const TargetRegisterClass *DefinedRC = |
| 1414 | OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr; |
| 1415 | if (!MO) |
| 1416 | MO = &MI->getOperand(OpIdx); |
| 1417 | |
Tom Stellard | 5352f35 | 2014-12-19 22:15:37 +0000 | [diff] [blame] | 1418 | if (isVALU(InstDesc.Opcode) && usesConstantBus(MRI, *MO)) { |
Aaron Ballman | f086a14 | 2014-09-24 13:54:56 +0000 | [diff] [blame] | 1419 | unsigned SGPRUsed = |
| 1420 | MO->isReg() ? MO->getReg() : (unsigned)AMDGPU::NoRegister; |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 1421 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1422 | if (i == OpIdx) |
| 1423 | continue; |
| 1424 | if (usesConstantBus(MRI, MI->getOperand(i)) && |
| 1425 | MI->getOperand(i).isReg() && MI->getOperand(i).getReg() != SGPRUsed) { |
| 1426 | return false; |
| 1427 | } |
| 1428 | } |
| 1429 | } |
| 1430 | |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1431 | if (MO->isReg()) { |
| 1432 | assert(DefinedRC); |
| 1433 | const TargetRegisterClass *RC = MRI.getRegClass(MO->getReg()); |
Tom Stellard | e0ddfd1 | 2014-11-19 16:58:49 +0000 | [diff] [blame] | 1434 | |
| 1435 | // In order to be legal, the common sub-class must be equal to the |
| 1436 | // class of the current operand. For example: |
| 1437 | // |
| 1438 | // v_mov_b32 s0 ; Operand defined as vsrc_32 |
| 1439 | // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL |
| 1440 | // |
| 1441 | // s_sendmsg 0, s0 ; Operand defined as m0reg |
| 1442 | // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL |
| 1443 | return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC; |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1444 | } |
| 1445 | |
| 1446 | |
| 1447 | // Handle non-register types that are treated like immediates. |
| 1448 | assert(MO->isImm() || MO->isFPImm() || MO->isTargetIndex() || MO->isFI()); |
| 1449 | |
Matt Arsenault | 4364fef | 2014-09-23 18:30:57 +0000 | [diff] [blame] | 1450 | if (!DefinedRC) { |
| 1451 | // This operand expects an immediate. |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1452 | return true; |
Matt Arsenault | 4364fef | 2014-09-23 18:30:57 +0000 | [diff] [blame] | 1453 | } |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1454 | |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 1455 | return isImmOperandLegal(MI, OpIdx, *MO); |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1456 | } |
| 1457 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1458 | void SIInstrInfo::legalizeOperands(MachineInstr *MI) const { |
| 1459 | MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo(); |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1460 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1461 | int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(), |
| 1462 | AMDGPU::OpName::src0); |
| 1463 | int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(), |
| 1464 | AMDGPU::OpName::src1); |
| 1465 | int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(), |
| 1466 | AMDGPU::OpName::src2); |
| 1467 | |
| 1468 | // Legalize VOP2 |
| 1469 | if (isVOP2(MI->getOpcode()) && Src1Idx != -1) { |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1470 | // Legalize src0 |
| 1471 | if (!isOperandLegal(MI, Src0Idx)) |
Matt Arsenault | 08f7e37 | 2013-11-18 20:09:50 +0000 | [diff] [blame] | 1472 | legalizeOpWithMove(MI, Src0Idx); |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1473 | |
| 1474 | // Legalize src1 |
| 1475 | if (isOperandLegal(MI, Src1Idx)) |
Matt Arsenault | 08f7e37 | 2013-11-18 20:09:50 +0000 | [diff] [blame] | 1476 | return; |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1477 | |
| 1478 | // Usually src0 of VOP2 instructions allow more types of inputs |
| 1479 | // than src1, so try to commute the instruction to decrease our |
| 1480 | // chances of having to insert a MOV instruction to legalize src1. |
| 1481 | if (MI->isCommutable()) { |
| 1482 | if (commuteInstruction(MI)) |
| 1483 | // If we are successful in commuting, then we know MI is legal, so |
| 1484 | // we are done. |
| 1485 | return; |
Matt Arsenault | 08f7e37 | 2013-11-18 20:09:50 +0000 | [diff] [blame] | 1486 | } |
| 1487 | |
Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 1488 | legalizeOpWithMove(MI, Src1Idx); |
| 1489 | return; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1490 | } |
| 1491 | |
Matt Arsenault | 08f7e37 | 2013-11-18 20:09:50 +0000 | [diff] [blame] | 1492 | // XXX - Do any VOP3 instructions read VCC? |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1493 | // Legalize VOP3 |
| 1494 | if (isVOP3(MI->getOpcode())) { |
Matt Arsenault | 5885bef | 2014-09-26 17:54:52 +0000 | [diff] [blame] | 1495 | int VOP3Idx[3] = { Src0Idx, Src1Idx, Src2Idx }; |
| 1496 | |
Matt Arsenault | 6a0919f | 2014-09-26 17:55:03 +0000 | [diff] [blame] | 1497 | // Find the one SGPR operand we are allowed to use. |
Matt Arsenault | ee522bf | 2014-09-26 17:55:06 +0000 | [diff] [blame] | 1498 | unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx); |
Matt Arsenault | 5885bef | 2014-09-26 17:54:52 +0000 | [diff] [blame] | 1499 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1500 | for (unsigned i = 0; i < 3; ++i) { |
| 1501 | int Idx = VOP3Idx[i]; |
| 1502 | if (Idx == -1) |
Matt Arsenault | 2dd3129 | 2014-09-26 17:55:14 +0000 | [diff] [blame] | 1503 | break; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1504 | MachineOperand &MO = MI->getOperand(Idx); |
| 1505 | |
| 1506 | if (MO.isReg()) { |
| 1507 | if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg()))) |
| 1508 | continue; // VGPRs are legal |
| 1509 | |
Matt Arsenault | f0b1e3a | 2013-11-18 20:09:21 +0000 | [diff] [blame] | 1510 | assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction"); |
| 1511 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1512 | if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) { |
| 1513 | SGPRReg = MO.getReg(); |
| 1514 | // We can use one SGPR in each VOP3 instruction. |
| 1515 | continue; |
| 1516 | } |
| 1517 | } else if (!isLiteralConstant(MO)) { |
| 1518 | // If it is not a register and not a literal constant, then it must be |
| 1519 | // an inline constant which is always legal. |
| 1520 | continue; |
| 1521 | } |
| 1522 | // If we make it this far, then the operand is not legal and we must |
| 1523 | // legalize it. |
| 1524 | legalizeOpWithMove(MI, Idx); |
| 1525 | } |
| 1526 | } |
| 1527 | |
Tom Stellard | 4f3b04d | 2014-04-17 21:00:07 +0000 | [diff] [blame] | 1528 | // Legalize REG_SEQUENCE and PHI |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1529 | // The register class of the operands much be the same type as the register |
| 1530 | // class of the output. |
Tom Stellard | 4f3b04d | 2014-04-17 21:00:07 +0000 | [diff] [blame] | 1531 | if (MI->getOpcode() == AMDGPU::REG_SEQUENCE || |
| 1532 | MI->getOpcode() == AMDGPU::PHI) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1533 | const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1534 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) { |
| 1535 | if (!MI->getOperand(i).isReg() || |
| 1536 | !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg())) |
| 1537 | continue; |
| 1538 | const TargetRegisterClass *OpRC = |
| 1539 | MRI.getRegClass(MI->getOperand(i).getReg()); |
| 1540 | if (RI.hasVGPRs(OpRC)) { |
| 1541 | VRC = OpRC; |
| 1542 | } else { |
| 1543 | SRC = OpRC; |
| 1544 | } |
| 1545 | } |
| 1546 | |
| 1547 | // If any of the operands are VGPR registers, then they all most be |
| 1548 | // otherwise we will create illegal VGPR->SGPR copies when legalizing |
| 1549 | // them. |
| 1550 | if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) { |
| 1551 | if (!VRC) { |
| 1552 | assert(SRC); |
| 1553 | VRC = RI.getEquivalentVGPRClass(SRC); |
| 1554 | } |
| 1555 | RC = VRC; |
| 1556 | } else { |
| 1557 | RC = SRC; |
| 1558 | } |
| 1559 | |
| 1560 | // Update all the operands so they have the same type. |
| 1561 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) { |
| 1562 | if (!MI->getOperand(i).isReg() || |
| 1563 | !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg())) |
| 1564 | continue; |
| 1565 | unsigned DstReg = MRI.createVirtualRegister(RC); |
Tom Stellard | 4f3b04d | 2014-04-17 21:00:07 +0000 | [diff] [blame] | 1566 | MachineBasicBlock *InsertBB; |
| 1567 | MachineBasicBlock::iterator Insert; |
| 1568 | if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) { |
| 1569 | InsertBB = MI->getParent(); |
| 1570 | Insert = MI; |
| 1571 | } else { |
| 1572 | // MI is a PHI instruction. |
| 1573 | InsertBB = MI->getOperand(i + 1).getMBB(); |
| 1574 | Insert = InsertBB->getFirstTerminator(); |
| 1575 | } |
| 1576 | BuildMI(*InsertBB, Insert, MI->getDebugLoc(), |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1577 | get(AMDGPU::COPY), DstReg) |
| 1578 | .addOperand(MI->getOperand(i)); |
| 1579 | MI->getOperand(i).setReg(DstReg); |
| 1580 | } |
| 1581 | } |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1582 | |
Tom Stellard | a568738 | 2014-05-15 14:41:55 +0000 | [diff] [blame] | 1583 | // Legalize INSERT_SUBREG |
| 1584 | // src0 must have the same register class as dst |
| 1585 | if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) { |
| 1586 | unsigned Dst = MI->getOperand(0).getReg(); |
| 1587 | unsigned Src0 = MI->getOperand(1).getReg(); |
| 1588 | const TargetRegisterClass *DstRC = MRI.getRegClass(Dst); |
| 1589 | const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0); |
| 1590 | if (DstRC != Src0RC) { |
| 1591 | MachineBasicBlock &MBB = *MI->getParent(); |
| 1592 | unsigned NewSrc0 = MRI.createVirtualRegister(DstRC); |
| 1593 | BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0) |
| 1594 | .addReg(Src0); |
| 1595 | MI->getOperand(1).setReg(NewSrc0); |
| 1596 | } |
| 1597 | return; |
| 1598 | } |
| 1599 | |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1600 | // Legalize MUBUF* instructions |
| 1601 | // FIXME: If we start using the non-addr64 instructions for compute, we |
| 1602 | // may need to legalize them here. |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1603 | int SRsrcIdx = |
| 1604 | AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc); |
| 1605 | if (SRsrcIdx != -1) { |
| 1606 | // We have an MUBUF instruction |
| 1607 | MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx); |
| 1608 | unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass; |
| 1609 | if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()), |
| 1610 | RI.getRegClass(SRsrcRC))) { |
| 1611 | // The operands are legal. |
| 1612 | // FIXME: We may need to legalize operands besided srsrc. |
| 1613 | return; |
| 1614 | } |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1615 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1616 | MachineBasicBlock &MBB = *MI->getParent(); |
| 1617 | // Extract the the ptr from the resource descriptor. |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1618 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1619 | // SRsrcPtrLo = srsrc:sub0 |
| 1620 | unsigned SRsrcPtrLo = buildExtractSubReg(MI, MRI, *SRsrc, |
| 1621 | &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1622 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1623 | // SRsrcPtrHi = srsrc:sub1 |
| 1624 | unsigned SRsrcPtrHi = buildExtractSubReg(MI, MRI, *SRsrc, |
| 1625 | &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1626 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1627 | // Create an empty resource descriptor |
| 1628 | unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); |
| 1629 | unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); |
| 1630 | unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); |
| 1631 | unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass); |
Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 1632 | uint64_t RsrcDataFormat = getDefaultRsrcDataFormat(); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1633 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1634 | // Zero64 = 0 |
| 1635 | BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64), |
| 1636 | Zero64) |
| 1637 | .addImm(0); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1638 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1639 | // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0} |
| 1640 | BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), |
| 1641 | SRsrcFormatLo) |
Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 1642 | .addImm(RsrcDataFormat & 0xFFFFFFFF); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1643 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1644 | // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32} |
| 1645 | BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), |
| 1646 | SRsrcFormatHi) |
Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 1647 | .addImm(RsrcDataFormat >> 32); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1648 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1649 | // NewSRsrc = {Zero64, SRsrcFormat} |
| 1650 | BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), |
| 1651 | NewSRsrc) |
| 1652 | .addReg(Zero64) |
| 1653 | .addImm(AMDGPU::sub0_sub1) |
| 1654 | .addReg(SRsrcFormatLo) |
| 1655 | .addImm(AMDGPU::sub2) |
| 1656 | .addReg(SRsrcFormatHi) |
| 1657 | .addImm(AMDGPU::sub3); |
| 1658 | |
| 1659 | MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr); |
| 1660 | unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); |
| 1661 | unsigned NewVAddrLo; |
| 1662 | unsigned NewVAddrHi; |
| 1663 | if (VAddr) { |
| 1664 | // This is already an ADDR64 instruction so we need to add the pointer |
| 1665 | // extracted from the resource descriptor to the current value of VAddr. |
| 1666 | NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass); |
| 1667 | NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass); |
| 1668 | |
| 1669 | // NewVaddrLo = SRsrcPtrLo + VAddr:sub0 |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1670 | BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32), |
| 1671 | NewVAddrLo) |
| 1672 | .addReg(SRsrcPtrLo) |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1673 | .addReg(VAddr->getReg(), 0, AMDGPU::sub0) |
| 1674 | .addReg(AMDGPU::VCC, RegState::ImplicitDefine); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1675 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1676 | // NewVaddrHi = SRsrcPtrHi + VAddr:sub1 |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1677 | BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32), |
| 1678 | NewVAddrHi) |
| 1679 | .addReg(SRsrcPtrHi) |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1680 | .addReg(VAddr->getReg(), 0, AMDGPU::sub1) |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1681 | .addReg(AMDGPU::VCC, RegState::ImplicitDefine) |
| 1682 | .addReg(AMDGPU::VCC, RegState::Implicit); |
| 1683 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1684 | } else { |
| 1685 | // This instructions is the _OFFSET variant, so we need to convert it to |
| 1686 | // ADDR64. |
| 1687 | MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata); |
| 1688 | MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset); |
| 1689 | MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset); |
| 1690 | assert(SOffset->isImm() && SOffset->getImm() == 0 && "Legalizing MUBUF " |
| 1691 | "with non-zero soffset is not implemented"); |
NAKAMURA Takumi | 5f79ee5 | 2014-08-11 23:03:38 +0000 | [diff] [blame] | 1692 | (void)SOffset; |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1693 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1694 | // Create the new instruction. |
| 1695 | unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode()); |
| 1696 | MachineInstr *Addr64 = |
| 1697 | BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode)) |
| 1698 | .addOperand(*VData) |
| 1699 | .addOperand(*SRsrc) |
| 1700 | .addReg(AMDGPU::NoRegister) // Dummy value for vaddr. |
| 1701 | // This will be replaced later |
| 1702 | // with the new value of vaddr. |
| 1703 | .addOperand(*Offset); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1704 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1705 | MI->removeFromParent(); |
| 1706 | MI = Addr64; |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1707 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1708 | NewVAddrLo = SRsrcPtrLo; |
| 1709 | NewVAddrHi = SRsrcPtrHi; |
| 1710 | VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr); |
| 1711 | SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1712 | } |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1713 | |
| 1714 | // NewVaddr = {NewVaddrHi, NewVaddrLo} |
| 1715 | BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), |
| 1716 | NewVAddr) |
| 1717 | .addReg(NewVAddrLo) |
| 1718 | .addImm(AMDGPU::sub0) |
| 1719 | .addReg(NewVAddrHi) |
| 1720 | .addImm(AMDGPU::sub1); |
| 1721 | |
| 1722 | |
| 1723 | // Update the instruction to use NewVaddr |
| 1724 | VAddr->setReg(NewVAddr); |
| 1725 | // Update the instruction to use NewSRsrc |
| 1726 | SRsrc->setReg(NewSRsrc); |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 1727 | } |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1728 | } |
| 1729 | |
Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 1730 | void SIInstrInfo::splitSMRD(MachineInstr *MI, |
| 1731 | const TargetRegisterClass *HalfRC, |
| 1732 | unsigned HalfImmOp, unsigned HalfSGPROp, |
| 1733 | MachineInstr *&Lo, MachineInstr *&Hi) const { |
| 1734 | |
| 1735 | DebugLoc DL = MI->getDebugLoc(); |
| 1736 | MachineBasicBlock *MBB = MI->getParent(); |
| 1737 | MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); |
| 1738 | unsigned RegLo = MRI.createVirtualRegister(HalfRC); |
| 1739 | unsigned RegHi = MRI.createVirtualRegister(HalfRC); |
| 1740 | unsigned HalfSize = HalfRC->getSize(); |
| 1741 | const MachineOperand *OffOp = |
| 1742 | getNamedOperand(*MI, AMDGPU::OpName::offset); |
| 1743 | const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase); |
| 1744 | |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 1745 | // The SMRD has an 8-bit offset in dwords on SI and a 20-bit offset in bytes |
| 1746 | // on VI. |
Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 1747 | if (OffOp) { |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 1748 | bool isVI = RI.ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS; |
| 1749 | unsigned OffScale = isVI ? 1 : 4; |
Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 1750 | // Handle the _IMM variant |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 1751 | unsigned LoOffset = OffOp->getImm() * OffScale; |
| 1752 | unsigned HiOffset = LoOffset + HalfSize; |
Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 1753 | Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo) |
| 1754 | .addOperand(*SBase) |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 1755 | .addImm(LoOffset / OffScale); |
Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 1756 | |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 1757 | if (!isUInt<20>(HiOffset) || (!isVI && !isUInt<8>(HiOffset / OffScale))) { |
Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 1758 | unsigned OffsetSGPR = |
| 1759 | MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); |
| 1760 | BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR) |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 1761 | .addImm(HiOffset); // The offset in register is in bytes. |
Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 1762 | Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi) |
| 1763 | .addOperand(*SBase) |
| 1764 | .addReg(OffsetSGPR); |
| 1765 | } else { |
| 1766 | Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi) |
| 1767 | .addOperand(*SBase) |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 1768 | .addImm(HiOffset / OffScale); |
Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 1769 | } |
| 1770 | } else { |
| 1771 | // Handle the _SGPR variant |
| 1772 | MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff); |
| 1773 | Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo) |
| 1774 | .addOperand(*SBase) |
| 1775 | .addOperand(*SOff); |
| 1776 | unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); |
| 1777 | BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR) |
| 1778 | .addOperand(*SOff) |
| 1779 | .addImm(HalfSize); |
| 1780 | Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp)) |
| 1781 | .addOperand(*SBase) |
| 1782 | .addReg(OffsetSGPR); |
| 1783 | } |
| 1784 | |
| 1785 | unsigned SubLo, SubHi; |
| 1786 | switch (HalfSize) { |
| 1787 | case 4: |
| 1788 | SubLo = AMDGPU::sub0; |
| 1789 | SubHi = AMDGPU::sub1; |
| 1790 | break; |
| 1791 | case 8: |
| 1792 | SubLo = AMDGPU::sub0_sub1; |
| 1793 | SubHi = AMDGPU::sub2_sub3; |
| 1794 | break; |
| 1795 | case 16: |
| 1796 | SubLo = AMDGPU::sub0_sub1_sub2_sub3; |
| 1797 | SubHi = AMDGPU::sub4_sub5_sub6_sub7; |
| 1798 | break; |
| 1799 | case 32: |
| 1800 | SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7; |
| 1801 | SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15; |
| 1802 | break; |
| 1803 | default: |
| 1804 | llvm_unreachable("Unhandled HalfSize"); |
| 1805 | } |
| 1806 | |
| 1807 | BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE)) |
| 1808 | .addOperand(MI->getOperand(0)) |
| 1809 | .addReg(RegLo) |
| 1810 | .addImm(SubLo) |
| 1811 | .addReg(RegHi) |
| 1812 | .addImm(SubHi); |
| 1813 | } |
| 1814 | |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1815 | void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const { |
| 1816 | MachineBasicBlock *MBB = MI->getParent(); |
| 1817 | switch (MI->getOpcode()) { |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1818 | case AMDGPU::S_LOAD_DWORD_IMM: |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1819 | case AMDGPU::S_LOAD_DWORD_SGPR: |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1820 | case AMDGPU::S_LOAD_DWORDX2_IMM: |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1821 | case AMDGPU::S_LOAD_DWORDX2_SGPR: |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1822 | case AMDGPU::S_LOAD_DWORDX4_IMM: |
Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 1823 | case AMDGPU::S_LOAD_DWORDX4_SGPR: { |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1824 | unsigned NewOpcode = getVALUOp(*MI); |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1825 | unsigned RegOffset; |
| 1826 | unsigned ImmOffset; |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1827 | |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1828 | if (MI->getOperand(2).isReg()) { |
| 1829 | RegOffset = MI->getOperand(2).getReg(); |
| 1830 | ImmOffset = 0; |
| 1831 | } else { |
| 1832 | assert(MI->getOperand(2).isImm()); |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 1833 | // SMRD instructions take a dword offsets on SI and byte offset on VI |
| 1834 | // and MUBUF instructions always take a byte offset. |
| 1835 | ImmOffset = MI->getOperand(2).getImm(); |
| 1836 | if (RI.ST.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS) |
| 1837 | ImmOffset <<= 2; |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1838 | RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 1839 | |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1840 | if (isUInt<12>(ImmOffset)) { |
| 1841 | BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), |
| 1842 | RegOffset) |
| 1843 | .addImm(0); |
| 1844 | } else { |
| 1845 | BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), |
| 1846 | RegOffset) |
| 1847 | .addImm(ImmOffset); |
| 1848 | ImmOffset = 0; |
| 1849 | } |
| 1850 | } |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1851 | |
| 1852 | unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass); |
Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 1853 | unsigned DWord0 = RegOffset; |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1854 | unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); |
| 1855 | unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); |
| 1856 | unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); |
Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 1857 | uint64_t RsrcDataFormat = getDefaultRsrcDataFormat(); |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1858 | |
| 1859 | BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1) |
| 1860 | .addImm(0); |
| 1861 | BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2) |
Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 1862 | .addImm(RsrcDataFormat & 0xFFFFFFFF); |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1863 | BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3) |
Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 1864 | .addImm(RsrcDataFormat >> 32); |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1865 | BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc) |
| 1866 | .addReg(DWord0) |
| 1867 | .addImm(AMDGPU::sub0) |
| 1868 | .addReg(DWord1) |
| 1869 | .addImm(AMDGPU::sub1) |
| 1870 | .addReg(DWord2) |
| 1871 | .addImm(AMDGPU::sub2) |
| 1872 | .addReg(DWord3) |
| 1873 | .addImm(AMDGPU::sub3); |
Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 1874 | MI->setDesc(get(NewOpcode)); |
| 1875 | if (MI->getOperand(2).isReg()) { |
| 1876 | MI->getOperand(2).setReg(MI->getOperand(1).getReg()); |
| 1877 | } else { |
| 1878 | MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false); |
| 1879 | } |
| 1880 | MI->getOperand(1).setReg(SRsrc); |
| 1881 | MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset)); |
| 1882 | |
| 1883 | const TargetRegisterClass *NewDstRC = |
| 1884 | RI.getRegClass(get(NewOpcode).OpInfo[0].RegClass); |
| 1885 | |
| 1886 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 1887 | unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC); |
| 1888 | MRI.replaceRegWith(DstReg, NewDstReg); |
| 1889 | break; |
| 1890 | } |
| 1891 | case AMDGPU::S_LOAD_DWORDX8_IMM: |
| 1892 | case AMDGPU::S_LOAD_DWORDX8_SGPR: { |
| 1893 | MachineInstr *Lo, *Hi; |
| 1894 | splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM, |
| 1895 | AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi); |
| 1896 | MI->eraseFromParent(); |
| 1897 | moveSMRDToVALU(Lo, MRI); |
| 1898 | moveSMRDToVALU(Hi, MRI); |
| 1899 | break; |
| 1900 | } |
| 1901 | |
| 1902 | case AMDGPU::S_LOAD_DWORDX16_IMM: |
| 1903 | case AMDGPU::S_LOAD_DWORDX16_SGPR: { |
| 1904 | MachineInstr *Lo, *Hi; |
| 1905 | splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM, |
| 1906 | AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi); |
| 1907 | MI->eraseFromParent(); |
| 1908 | moveSMRDToVALU(Lo, MRI); |
| 1909 | moveSMRDToVALU(Hi, MRI); |
| 1910 | break; |
| 1911 | } |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1912 | } |
| 1913 | } |
| 1914 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1915 | void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const { |
| 1916 | SmallVector<MachineInstr *, 128> Worklist; |
| 1917 | Worklist.push_back(&TopInst); |
| 1918 | |
| 1919 | while (!Worklist.empty()) { |
| 1920 | MachineInstr *Inst = Worklist.pop_back_val(); |
Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 1921 | MachineBasicBlock *MBB = Inst->getParent(); |
| 1922 | MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); |
| 1923 | |
Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 1924 | unsigned Opcode = Inst->getOpcode(); |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1925 | unsigned NewOpcode = getVALUOp(*Inst); |
Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 1926 | |
Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 1927 | // Handle some special cases |
Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 1928 | switch (Opcode) { |
Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 1929 | default: |
| 1930 | if (isSMRD(Inst->getOpcode())) { |
| 1931 | moveSMRDToVALU(Inst, MRI); |
| 1932 | } |
| 1933 | break; |
Matt Arsenault | bd99580 | 2014-03-24 18:26:52 +0000 | [diff] [blame] | 1934 | case AMDGPU::S_MOV_B64: { |
| 1935 | DebugLoc DL = Inst->getDebugLoc(); |
Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 1936 | |
Matt Arsenault | bd99580 | 2014-03-24 18:26:52 +0000 | [diff] [blame] | 1937 | // If the source operand is a register we can replace this with a |
| 1938 | // copy. |
| 1939 | if (Inst->getOperand(1).isReg()) { |
| 1940 | MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY)) |
| 1941 | .addOperand(Inst->getOperand(0)) |
| 1942 | .addOperand(Inst->getOperand(1)); |
| 1943 | Worklist.push_back(Copy); |
| 1944 | } else { |
| 1945 | // Otherwise, we need to split this into two movs, because there is |
| 1946 | // no 64-bit VALU move instruction. |
| 1947 | unsigned Reg = Inst->getOperand(0).getReg(); |
| 1948 | unsigned Dst = split64BitImm(Worklist, |
| 1949 | Inst, |
| 1950 | MRI, |
| 1951 | MRI.getRegClass(Reg), |
| 1952 | Inst->getOperand(1)); |
| 1953 | MRI.replaceRegWith(Reg, Dst); |
Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 1954 | } |
Matt Arsenault | bd99580 | 2014-03-24 18:26:52 +0000 | [diff] [blame] | 1955 | Inst->eraseFromParent(); |
| 1956 | continue; |
| 1957 | } |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 1958 | case AMDGPU::S_AND_B64: |
Matt Arsenault | 689f325 | 2014-06-09 16:36:31 +0000 | [diff] [blame] | 1959 | splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32); |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 1960 | Inst->eraseFromParent(); |
| 1961 | continue; |
| 1962 | |
| 1963 | case AMDGPU::S_OR_B64: |
Matt Arsenault | 689f325 | 2014-06-09 16:36:31 +0000 | [diff] [blame] | 1964 | splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32); |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 1965 | Inst->eraseFromParent(); |
| 1966 | continue; |
| 1967 | |
| 1968 | case AMDGPU::S_XOR_B64: |
Matt Arsenault | 689f325 | 2014-06-09 16:36:31 +0000 | [diff] [blame] | 1969 | splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32); |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 1970 | Inst->eraseFromParent(); |
| 1971 | continue; |
| 1972 | |
| 1973 | case AMDGPU::S_NOT_B64: |
Matt Arsenault | 689f325 | 2014-06-09 16:36:31 +0000 | [diff] [blame] | 1974 | splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32); |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 1975 | Inst->eraseFromParent(); |
| 1976 | continue; |
| 1977 | |
Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 1978 | case AMDGPU::S_BCNT1_I32_B64: |
| 1979 | splitScalar64BitBCNT(Worklist, Inst); |
| 1980 | Inst->eraseFromParent(); |
| 1981 | continue; |
| 1982 | |
Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 1983 | case AMDGPU::S_BFE_I64: { |
| 1984 | splitScalar64BitBFE(Worklist, Inst); |
| 1985 | Inst->eraseFromParent(); |
| 1986 | continue; |
| 1987 | } |
| 1988 | |
Marek Olsak | be04780 | 2014-12-07 12:19:03 +0000 | [diff] [blame] | 1989 | case AMDGPU::S_LSHL_B32: |
| 1990 | if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) { |
| 1991 | NewOpcode = AMDGPU::V_LSHLREV_B32_e64; |
| 1992 | swapOperands(Inst); |
| 1993 | } |
| 1994 | break; |
| 1995 | case AMDGPU::S_ASHR_I32: |
| 1996 | if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) { |
| 1997 | NewOpcode = AMDGPU::V_ASHRREV_I32_e64; |
| 1998 | swapOperands(Inst); |
| 1999 | } |
| 2000 | break; |
| 2001 | case AMDGPU::S_LSHR_B32: |
| 2002 | if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) { |
| 2003 | NewOpcode = AMDGPU::V_LSHRREV_B32_e64; |
| 2004 | swapOperands(Inst); |
| 2005 | } |
| 2006 | break; |
| 2007 | |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2008 | case AMDGPU::S_BFE_U64: |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2009 | case AMDGPU::S_BFM_B64: |
| 2010 | llvm_unreachable("Moving this op to VALU not implemented"); |
Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 2011 | } |
| 2012 | |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 2013 | if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) { |
| 2014 | // We cannot move this instruction to the VALU, so we should try to |
| 2015 | // legalize its operands instead. |
| 2016 | legalizeOperands(Inst); |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2017 | continue; |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 2018 | } |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2019 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2020 | // Use the new VALU Opcode. |
| 2021 | const MCInstrDesc &NewDesc = get(NewOpcode); |
| 2022 | Inst->setDesc(NewDesc); |
| 2023 | |
Matt Arsenault | f0b1e3a | 2013-11-18 20:09:21 +0000 | [diff] [blame] | 2024 | // Remove any references to SCC. Vector instructions can't read from it, and |
| 2025 | // We're just about to add the implicit use / defs of VCC, and we don't want |
| 2026 | // both. |
| 2027 | for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) { |
| 2028 | MachineOperand &Op = Inst->getOperand(i); |
| 2029 | if (Op.isReg() && Op.getReg() == AMDGPU::SCC) |
| 2030 | Inst->RemoveOperand(i); |
| 2031 | } |
| 2032 | |
Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 2033 | if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) { |
| 2034 | // We are converting these to a BFE, so we need to add the missing |
| 2035 | // operands for the size and offset. |
| 2036 | unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16; |
| 2037 | Inst->addOperand(MachineOperand::CreateImm(0)); |
| 2038 | Inst->addOperand(MachineOperand::CreateImm(Size)); |
| 2039 | |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 2040 | } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) { |
| 2041 | // The VALU version adds the second operand to the result, so insert an |
| 2042 | // extra 0 operand. |
| 2043 | Inst->addOperand(MachineOperand::CreateImm(0)); |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2044 | } |
| 2045 | |
Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 2046 | addDescImplicitUseDef(NewDesc, Inst); |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2047 | |
Matt Arsenault | 78b8670 | 2014-04-18 05:19:26 +0000 | [diff] [blame] | 2048 | if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) { |
| 2049 | const MachineOperand &OffsetWidthOp = Inst->getOperand(2); |
| 2050 | // If we need to move this to VGPRs, we need to unpack the second operand |
| 2051 | // back into the 2 separate ones for bit offset and width. |
| 2052 | assert(OffsetWidthOp.isImm() && |
| 2053 | "Scalar BFE is only implemented for constant width and offset"); |
| 2054 | uint32_t Imm = OffsetWidthOp.getImm(); |
| 2055 | |
| 2056 | uint32_t Offset = Imm & 0x3f; // Extract bits [5:0]. |
| 2057 | uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16]. |
Matt Arsenault | 78b8670 | 2014-04-18 05:19:26 +0000 | [diff] [blame] | 2058 | Inst->RemoveOperand(2); // Remove old immediate. |
| 2059 | Inst->addOperand(MachineOperand::CreateImm(Offset)); |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 2060 | Inst->addOperand(MachineOperand::CreateImm(BitWidth)); |
Matt Arsenault | 78b8670 | 2014-04-18 05:19:26 +0000 | [diff] [blame] | 2061 | } |
| 2062 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2063 | // Update the destination register class. |
Tom Stellard | e1a2445 | 2014-04-17 21:00:01 +0000 | [diff] [blame] | 2064 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2065 | const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0); |
| 2066 | |
Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 2067 | switch (Opcode) { |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2068 | // For target instructions, getOpRegClass just returns the virtual |
| 2069 | // register class associated with the operand, so we need to find an |
| 2070 | // equivalent VGPR register class in order to move the instruction to the |
| 2071 | // VALU. |
| 2072 | case AMDGPU::COPY: |
| 2073 | case AMDGPU::PHI: |
| 2074 | case AMDGPU::REG_SEQUENCE: |
Tom Stellard | 204e61b | 2014-04-07 19:45:45 +0000 | [diff] [blame] | 2075 | case AMDGPU::INSERT_SUBREG: |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2076 | if (RI.hasVGPRs(NewDstRC)) |
| 2077 | continue; |
| 2078 | NewDstRC = RI.getEquivalentVGPRClass(NewDstRC); |
| 2079 | if (!NewDstRC) |
| 2080 | continue; |
| 2081 | break; |
| 2082 | default: |
| 2083 | break; |
| 2084 | } |
| 2085 | |
| 2086 | unsigned DstReg = Inst->getOperand(0).getReg(); |
| 2087 | unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC); |
| 2088 | MRI.replaceRegWith(DstReg, NewDstReg); |
| 2089 | |
Tom Stellard | e1a2445 | 2014-04-17 21:00:01 +0000 | [diff] [blame] | 2090 | // Legalize the operands |
| 2091 | legalizeOperands(Inst); |
| 2092 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2093 | for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg), |
| 2094 | E = MRI.use_end(); I != E; ++I) { |
Owen Anderson | 16c6bf4 | 2014-03-13 23:12:04 +0000 | [diff] [blame] | 2095 | MachineInstr &UseMI = *I->getParent(); |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 2096 | if (!canReadVGPR(UseMI, I.getOperandNo())) { |
| 2097 | Worklist.push_back(&UseMI); |
| 2098 | } |
| 2099 | } |
| 2100 | } |
| 2101 | } |
| 2102 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 2103 | //===----------------------------------------------------------------------===// |
| 2104 | // Indirect addressing callbacks |
| 2105 | //===----------------------------------------------------------------------===// |
| 2106 | |
| 2107 | unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex, |
| 2108 | unsigned Channel) const { |
| 2109 | assert(Channel == 0); |
| 2110 | return RegIndex; |
| 2111 | } |
| 2112 | |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 2113 | const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const { |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2114 | return &AMDGPU::VReg_32RegClass; |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 2115 | } |
| 2116 | |
Matt Arsenault | 689f325 | 2014-06-09 16:36:31 +0000 | [diff] [blame] | 2117 | void SIInstrInfo::splitScalar64BitUnaryOp( |
| 2118 | SmallVectorImpl<MachineInstr *> &Worklist, |
| 2119 | MachineInstr *Inst, |
| 2120 | unsigned Opcode) const { |
| 2121 | MachineBasicBlock &MBB = *Inst->getParent(); |
| 2122 | MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); |
| 2123 | |
| 2124 | MachineOperand &Dest = Inst->getOperand(0); |
| 2125 | MachineOperand &Src0 = Inst->getOperand(1); |
| 2126 | DebugLoc DL = Inst->getDebugLoc(); |
| 2127 | |
| 2128 | MachineBasicBlock::iterator MII = Inst; |
| 2129 | |
| 2130 | const MCInstrDesc &InstDesc = get(Opcode); |
| 2131 | const TargetRegisterClass *Src0RC = Src0.isReg() ? |
| 2132 | MRI.getRegClass(Src0.getReg()) : |
| 2133 | &AMDGPU::SGPR_32RegClass; |
| 2134 | |
| 2135 | const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0); |
| 2136 | |
| 2137 | MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, |
| 2138 | AMDGPU::sub0, Src0SubRC); |
| 2139 | |
| 2140 | const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); |
| 2141 | const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0); |
| 2142 | |
| 2143 | unsigned DestSub0 = MRI.createVirtualRegister(DestRC); |
| 2144 | MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0) |
| 2145 | .addOperand(SrcReg0Sub0); |
| 2146 | |
| 2147 | MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, |
| 2148 | AMDGPU::sub1, Src0SubRC); |
| 2149 | |
| 2150 | unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC); |
| 2151 | MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1) |
| 2152 | .addOperand(SrcReg0Sub1); |
| 2153 | |
| 2154 | unsigned FullDestReg = MRI.createVirtualRegister(DestRC); |
| 2155 | BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg) |
| 2156 | .addReg(DestSub0) |
| 2157 | .addImm(AMDGPU::sub0) |
| 2158 | .addReg(DestSub1) |
| 2159 | .addImm(AMDGPU::sub1); |
| 2160 | |
| 2161 | MRI.replaceRegWith(Dest.getReg(), FullDestReg); |
| 2162 | |
| 2163 | // Try to legalize the operands in case we need to swap the order to keep it |
| 2164 | // valid. |
| 2165 | Worklist.push_back(LoHalf); |
| 2166 | Worklist.push_back(HiHalf); |
| 2167 | } |
| 2168 | |
| 2169 | void SIInstrInfo::splitScalar64BitBinaryOp( |
| 2170 | SmallVectorImpl<MachineInstr *> &Worklist, |
| 2171 | MachineInstr *Inst, |
| 2172 | unsigned Opcode) const { |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2173 | MachineBasicBlock &MBB = *Inst->getParent(); |
| 2174 | MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); |
| 2175 | |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2176 | MachineOperand &Dest = Inst->getOperand(0); |
| 2177 | MachineOperand &Src0 = Inst->getOperand(1); |
| 2178 | MachineOperand &Src1 = Inst->getOperand(2); |
| 2179 | DebugLoc DL = Inst->getDebugLoc(); |
| 2180 | |
| 2181 | MachineBasicBlock::iterator MII = Inst; |
| 2182 | |
| 2183 | const MCInstrDesc &InstDesc = get(Opcode); |
Matt Arsenault | 684dc80 | 2014-03-24 20:08:13 +0000 | [diff] [blame] | 2184 | const TargetRegisterClass *Src0RC = Src0.isReg() ? |
| 2185 | MRI.getRegClass(Src0.getReg()) : |
| 2186 | &AMDGPU::SGPR_32RegClass; |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2187 | |
Matt Arsenault | 684dc80 | 2014-03-24 20:08:13 +0000 | [diff] [blame] | 2188 | const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0); |
| 2189 | const TargetRegisterClass *Src1RC = Src1.isReg() ? |
| 2190 | MRI.getRegClass(Src1.getReg()) : |
| 2191 | &AMDGPU::SGPR_32RegClass; |
| 2192 | |
| 2193 | const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0); |
| 2194 | |
| 2195 | MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, |
| 2196 | AMDGPU::sub0, Src0SubRC); |
| 2197 | MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, |
| 2198 | AMDGPU::sub0, Src1SubRC); |
| 2199 | |
| 2200 | const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); |
| 2201 | const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0); |
| 2202 | |
| 2203 | unsigned DestSub0 = MRI.createVirtualRegister(DestRC); |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2204 | MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0) |
Matt Arsenault | 248b7b6 | 2014-03-24 20:08:09 +0000 | [diff] [blame] | 2205 | .addOperand(SrcReg0Sub0) |
| 2206 | .addOperand(SrcReg1Sub0); |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2207 | |
Matt Arsenault | 684dc80 | 2014-03-24 20:08:13 +0000 | [diff] [blame] | 2208 | MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, |
| 2209 | AMDGPU::sub1, Src0SubRC); |
| 2210 | MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, |
| 2211 | AMDGPU::sub1, Src1SubRC); |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2212 | |
Matt Arsenault | 684dc80 | 2014-03-24 20:08:13 +0000 | [diff] [blame] | 2213 | unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC); |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2214 | MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1) |
Matt Arsenault | 248b7b6 | 2014-03-24 20:08:09 +0000 | [diff] [blame] | 2215 | .addOperand(SrcReg0Sub1) |
| 2216 | .addOperand(SrcReg1Sub1); |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2217 | |
Matt Arsenault | 684dc80 | 2014-03-24 20:08:13 +0000 | [diff] [blame] | 2218 | unsigned FullDestReg = MRI.createVirtualRegister(DestRC); |
Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 2219 | BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg) |
| 2220 | .addReg(DestSub0) |
| 2221 | .addImm(AMDGPU::sub0) |
| 2222 | .addReg(DestSub1) |
| 2223 | .addImm(AMDGPU::sub1); |
| 2224 | |
| 2225 | MRI.replaceRegWith(Dest.getReg(), FullDestReg); |
| 2226 | |
| 2227 | // Try to legalize the operands in case we need to swap the order to keep it |
| 2228 | // valid. |
| 2229 | Worklist.push_back(LoHalf); |
| 2230 | Worklist.push_back(HiHalf); |
| 2231 | } |
| 2232 | |
Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 2233 | void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist, |
| 2234 | MachineInstr *Inst) const { |
| 2235 | MachineBasicBlock &MBB = *Inst->getParent(); |
| 2236 | MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); |
| 2237 | |
| 2238 | MachineBasicBlock::iterator MII = Inst; |
| 2239 | DebugLoc DL = Inst->getDebugLoc(); |
| 2240 | |
| 2241 | MachineOperand &Dest = Inst->getOperand(0); |
| 2242 | MachineOperand &Src = Inst->getOperand(1); |
| 2243 | |
| 2244 | const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32); |
| 2245 | const TargetRegisterClass *SrcRC = Src.isReg() ? |
| 2246 | MRI.getRegClass(Src.getReg()) : |
| 2247 | &AMDGPU::SGPR_32RegClass; |
| 2248 | |
| 2249 | unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); |
| 2250 | unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); |
| 2251 | |
| 2252 | const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0); |
| 2253 | |
| 2254 | MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC, |
| 2255 | AMDGPU::sub0, SrcSubRC); |
| 2256 | MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC, |
| 2257 | AMDGPU::sub1, SrcSubRC); |
| 2258 | |
| 2259 | MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg) |
| 2260 | .addOperand(SrcRegSub0) |
| 2261 | .addImm(0); |
| 2262 | |
| 2263 | MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg) |
| 2264 | .addOperand(SrcRegSub1) |
| 2265 | .addReg(MidReg); |
| 2266 | |
| 2267 | MRI.replaceRegWith(Dest.getReg(), ResultReg); |
| 2268 | |
| 2269 | Worklist.push_back(First); |
| 2270 | Worklist.push_back(Second); |
| 2271 | } |
| 2272 | |
Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 2273 | void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist, |
| 2274 | MachineInstr *Inst) const { |
| 2275 | MachineBasicBlock &MBB = *Inst->getParent(); |
| 2276 | MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); |
| 2277 | MachineBasicBlock::iterator MII = Inst; |
| 2278 | DebugLoc DL = Inst->getDebugLoc(); |
| 2279 | |
| 2280 | MachineOperand &Dest = Inst->getOperand(0); |
| 2281 | uint32_t Imm = Inst->getOperand(2).getImm(); |
| 2282 | uint32_t Offset = Imm & 0x3f; // Extract bits [5:0]. |
| 2283 | uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16]. |
| 2284 | |
Matt Arsenault | 6ad3426 | 2014-11-14 18:40:49 +0000 | [diff] [blame] | 2285 | (void) Offset; |
| 2286 | |
Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 2287 | // Only sext_inreg cases handled. |
| 2288 | assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 && |
| 2289 | BitWidth <= 32 && |
| 2290 | Offset == 0 && |
| 2291 | "Not implemented"); |
| 2292 | |
| 2293 | if (BitWidth < 32) { |
| 2294 | unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); |
| 2295 | unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); |
| 2296 | unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); |
| 2297 | |
| 2298 | BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo) |
| 2299 | .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0) |
| 2300 | .addImm(0) |
| 2301 | .addImm(BitWidth); |
| 2302 | |
| 2303 | BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi) |
| 2304 | .addImm(31) |
| 2305 | .addReg(MidRegLo); |
| 2306 | |
| 2307 | BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg) |
| 2308 | .addReg(MidRegLo) |
| 2309 | .addImm(AMDGPU::sub0) |
| 2310 | .addReg(MidRegHi) |
| 2311 | .addImm(AMDGPU::sub1); |
| 2312 | |
| 2313 | MRI.replaceRegWith(Dest.getReg(), ResultReg); |
| 2314 | return; |
| 2315 | } |
| 2316 | |
| 2317 | MachineOperand &Src = Inst->getOperand(1); |
| 2318 | unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); |
| 2319 | unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); |
| 2320 | |
| 2321 | BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg) |
| 2322 | .addImm(31) |
| 2323 | .addReg(Src.getReg(), 0, AMDGPU::sub0); |
| 2324 | |
| 2325 | BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg) |
| 2326 | .addReg(Src.getReg(), 0, AMDGPU::sub0) |
| 2327 | .addImm(AMDGPU::sub0) |
| 2328 | .addReg(TmpReg) |
| 2329 | .addImm(AMDGPU::sub1); |
| 2330 | |
| 2331 | MRI.replaceRegWith(Dest.getReg(), ResultReg); |
| 2332 | } |
| 2333 | |
Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 2334 | void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc, |
| 2335 | MachineInstr *Inst) const { |
| 2336 | // Add the implict and explicit register definitions. |
| 2337 | if (NewDesc.ImplicitUses) { |
| 2338 | for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) { |
| 2339 | unsigned Reg = NewDesc.ImplicitUses[i]; |
| 2340 | Inst->addOperand(MachineOperand::CreateReg(Reg, false, true)); |
| 2341 | } |
| 2342 | } |
| 2343 | |
| 2344 | if (NewDesc.ImplicitDefs) { |
| 2345 | for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) { |
| 2346 | unsigned Reg = NewDesc.ImplicitDefs[i]; |
| 2347 | Inst->addOperand(MachineOperand::CreateReg(Reg, true, true)); |
| 2348 | } |
| 2349 | } |
| 2350 | } |
| 2351 | |
Matt Arsenault | ee522bf | 2014-09-26 17:55:06 +0000 | [diff] [blame] | 2352 | unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI, |
| 2353 | int OpIndices[3]) const { |
| 2354 | const MCInstrDesc &Desc = get(MI->getOpcode()); |
| 2355 | |
| 2356 | // Find the one SGPR operand we are allowed to use. |
| 2357 | unsigned SGPRReg = AMDGPU::NoRegister; |
| 2358 | |
| 2359 | // First we need to consider the instruction's operand requirements before |
| 2360 | // legalizing. Some operands are required to be SGPRs, such as implicit uses |
| 2361 | // of VCC, but we are still bound by the constant bus requirement to only use |
| 2362 | // one. |
| 2363 | // |
| 2364 | // If the operand's class is an SGPR, we can never move it. |
| 2365 | |
| 2366 | for (const MachineOperand &MO : MI->implicit_operands()) { |
| 2367 | // We only care about reads. |
| 2368 | if (MO.isDef()) |
| 2369 | continue; |
| 2370 | |
| 2371 | if (MO.getReg() == AMDGPU::VCC) |
| 2372 | return AMDGPU::VCC; |
| 2373 | |
| 2374 | if (MO.getReg() == AMDGPU::FLAT_SCR) |
| 2375 | return AMDGPU::FLAT_SCR; |
| 2376 | } |
| 2377 | |
| 2378 | unsigned UsedSGPRs[3] = { AMDGPU::NoRegister }; |
| 2379 | const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo(); |
| 2380 | |
| 2381 | for (unsigned i = 0; i < 3; ++i) { |
| 2382 | int Idx = OpIndices[i]; |
| 2383 | if (Idx == -1) |
| 2384 | break; |
| 2385 | |
| 2386 | const MachineOperand &MO = MI->getOperand(Idx); |
| 2387 | if (RI.isSGPRClassID(Desc.OpInfo[Idx].RegClass)) |
| 2388 | SGPRReg = MO.getReg(); |
| 2389 | |
| 2390 | if (MO.isReg() && RI.isSGPRClass(MRI.getRegClass(MO.getReg()))) |
| 2391 | UsedSGPRs[i] = MO.getReg(); |
| 2392 | } |
| 2393 | |
| 2394 | if (SGPRReg != AMDGPU::NoRegister) |
| 2395 | return SGPRReg; |
| 2396 | |
| 2397 | // We don't have a required SGPR operand, so we have a bit more freedom in |
| 2398 | // selecting operands to move. |
| 2399 | |
| 2400 | // Try to select the most used SGPR. If an SGPR is equal to one of the |
| 2401 | // others, we choose that. |
| 2402 | // |
| 2403 | // e.g. |
| 2404 | // V_FMA_F32 v0, s0, s0, s0 -> No moves |
| 2405 | // V_FMA_F32 v0, s0, s1, s0 -> Move s1 |
| 2406 | |
| 2407 | if (UsedSGPRs[0] != AMDGPU::NoRegister) { |
| 2408 | if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2]) |
| 2409 | SGPRReg = UsedSGPRs[0]; |
| 2410 | } |
| 2411 | |
| 2412 | if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) { |
| 2413 | if (UsedSGPRs[1] == UsedSGPRs[2]) |
| 2414 | SGPRReg = UsedSGPRs[1]; |
| 2415 | } |
| 2416 | |
| 2417 | return SGPRReg; |
| 2418 | } |
| 2419 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 2420 | MachineInstrBuilder SIInstrInfo::buildIndirectWrite( |
| 2421 | MachineBasicBlock *MBB, |
| 2422 | MachineBasicBlock::iterator I, |
| 2423 | unsigned ValueReg, |
| 2424 | unsigned Address, unsigned OffsetReg) const { |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2425 | const DebugLoc &DL = MBB->findDebugLoc(I); |
| 2426 | unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister( |
| 2427 | getIndirectIndexBegin(*MBB->getParent())); |
| 2428 | |
| 2429 | return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1)) |
| 2430 | .addReg(IndirectBaseReg, RegState::Define) |
| 2431 | .addOperand(I->getOperand(0)) |
| 2432 | .addReg(IndirectBaseReg) |
| 2433 | .addReg(OffsetReg) |
| 2434 | .addImm(0) |
| 2435 | .addReg(ValueReg); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 2436 | } |
| 2437 | |
| 2438 | MachineInstrBuilder SIInstrInfo::buildIndirectRead( |
| 2439 | MachineBasicBlock *MBB, |
| 2440 | MachineBasicBlock::iterator I, |
| 2441 | unsigned ValueReg, |
| 2442 | unsigned Address, unsigned OffsetReg) const { |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2443 | const DebugLoc &DL = MBB->findDebugLoc(I); |
| 2444 | unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister( |
| 2445 | getIndirectIndexBegin(*MBB->getParent())); |
| 2446 | |
| 2447 | return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC)) |
| 2448 | .addOperand(I->getOperand(0)) |
| 2449 | .addOperand(I->getOperand(1)) |
| 2450 | .addReg(IndirectBaseReg) |
| 2451 | .addReg(OffsetReg) |
| 2452 | .addImm(0); |
| 2453 | |
| 2454 | } |
| 2455 | |
| 2456 | void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved, |
| 2457 | const MachineFunction &MF) const { |
| 2458 | int End = getIndirectIndexEnd(MF); |
| 2459 | int Begin = getIndirectIndexBegin(MF); |
| 2460 | |
| 2461 | if (End == -1) |
| 2462 | return; |
| 2463 | |
| 2464 | |
| 2465 | for (int Index = Begin; Index <= End; ++Index) |
| 2466 | Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index)); |
| 2467 | |
Tom Stellard | 415ef6d | 2013-11-13 23:58:51 +0000 | [diff] [blame] | 2468 | for (int Index = std::max(0, Begin - 1); Index <= End; ++Index) |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2469 | Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index)); |
| 2470 | |
Tom Stellard | 415ef6d | 2013-11-13 23:58:51 +0000 | [diff] [blame] | 2471 | for (int Index = std::max(0, Begin - 2); Index <= End; ++Index) |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2472 | Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index)); |
| 2473 | |
Tom Stellard | 415ef6d | 2013-11-13 23:58:51 +0000 | [diff] [blame] | 2474 | for (int Index = std::max(0, Begin - 3); Index <= End; ++Index) |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2475 | Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index)); |
| 2476 | |
Tom Stellard | 415ef6d | 2013-11-13 23:58:51 +0000 | [diff] [blame] | 2477 | for (int Index = std::max(0, Begin - 7); Index <= End; ++Index) |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2478 | Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index)); |
| 2479 | |
Tom Stellard | 415ef6d | 2013-11-13 23:58:51 +0000 | [diff] [blame] | 2480 | for (int Index = std::max(0, Begin - 15); Index <= End; ++Index) |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2481 | Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index)); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 2482 | } |
Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 2483 | |
Tom Stellard | 6407e1e | 2014-08-01 00:32:33 +0000 | [diff] [blame] | 2484 | MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI, |
Matt Arsenault | ace5b76 | 2014-10-17 18:00:43 +0000 | [diff] [blame] | 2485 | unsigned OperandName) const { |
Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 2486 | int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName); |
| 2487 | if (Idx == -1) |
| 2488 | return nullptr; |
| 2489 | |
| 2490 | return &MI.getOperand(Idx); |
| 2491 | } |
Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 2492 | |
| 2493 | uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const { |
| 2494 | uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT; |
| 2495 | if (ST.isAmdHsaOS()) |
| 2496 | RsrcDataFormat |= (1ULL << 56); |
| 2497 | |
| 2498 | return RsrcDataFormat; |
| 2499 | } |