blob: f295f3330230347278cb5723c240c59dc0a3c0cd [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
26 let TSFlags{63} = isRegisterLoad;
27 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000028}
29
30class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
31 : AMDGPUInst<outs, ins, asm, pattern> {
32
33 field bits<32> Inst = 0xffffffff;
34
35}
36
Matt Arsenaultf171cf22014-07-14 23:40:49 +000037def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
38def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000039def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000040
Tom Stellard75aadc22012-12-11 21:25:42 +000041def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000042def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Tom Stellardb02094e2014-07-21 15:45:01 +000044let OperandType = "OPERAND_IMMEDIATE" in {
45
Matt Arsenault4d7d3832014-04-15 22:32:49 +000046def u32imm : Operand<i32> {
47 let PrintMethod = "printU32ImmOperand";
48}
49
50def u16imm : Operand<i16> {
51 let PrintMethod = "printU16ImmOperand";
52}
53
54def u8imm : Operand<i8> {
55 let PrintMethod = "printU8ImmOperand";
56}
57
Tom Stellardb02094e2014-07-21 15:45:01 +000058} // End OperandType = "OPERAND_IMMEDIATE"
59
Tom Stellardbc5b5372014-06-13 16:38:59 +000060//===--------------------------------------------------------------------===//
61// Custom Operands
62//===--------------------------------------------------------------------===//
63def brtarget : Operand<OtherVT>;
64
Tom Stellardc0845332013-11-22 23:07:58 +000065//===----------------------------------------------------------------------===//
66// PatLeafs for floating-point comparisons
67//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000068
Tom Stellard0351ea22013-09-28 02:50:50 +000069def COND_OEQ : PatLeaf <
70 (cond),
71 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
72>;
73
Tom Stellard0351ea22013-09-28 02:50:50 +000074def COND_OGT : PatLeaf <
75 (cond),
76 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
77>;
78
Tom Stellard0351ea22013-09-28 02:50:50 +000079def COND_OGE : PatLeaf <
80 (cond),
81 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
82>;
83
Tom Stellardc0845332013-11-22 23:07:58 +000084def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000085 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000086 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +000087>;
88
Tom Stellardc0845332013-11-22 23:07:58 +000089def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000090 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000091 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
92>;
93
94def COND_UNE : PatLeaf <
95 (cond),
96 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
97>;
98
99def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
100def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
101
102//===----------------------------------------------------------------------===//
103// PatLeafs for unsigned comparisons
104//===----------------------------------------------------------------------===//
105
106def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
107def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
108def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
109def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
110
111//===----------------------------------------------------------------------===//
112// PatLeafs for signed comparisons
113//===----------------------------------------------------------------------===//
114
115def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
116def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
117def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
118def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
119
120//===----------------------------------------------------------------------===//
121// PatLeafs for integer equality
122//===----------------------------------------------------------------------===//
123
124def COND_EQ : PatLeaf <
125 (cond),
126 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
127>;
128
129def COND_NE : PatLeaf <
130 (cond),
131 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000132>;
133
Christian Konigb19849a2013-02-21 15:17:04 +0000134def COND_NULL : PatLeaf <
135 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000136 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000137>;
138
Tom Stellard75aadc22012-12-11 21:25:42 +0000139//===----------------------------------------------------------------------===//
140// Load/Store Pattern Fragments
141//===----------------------------------------------------------------------===//
142
Tom Stellardb02094e2014-07-21 15:45:01 +0000143class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
144 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
145}]>;
146
147class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
148 (ops node:$ptr), (op node:$ptr)
149>;
150
151class PrivateStore <SDPatternOperator op> : PrivateMemOp <
152 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
153>;
154
155def extloadi8_private : PrivateLoad <extloadi8>;
156def sextloadi8_private : PrivateLoad <sextloadi8>;
157def extloadi16_private : PrivateLoad <extloadi16>;
158def sextloadi16_private : PrivateLoad <sextloadi16>;
159def load_private : PrivateLoad <load>;
160
161def truncstorei8_private : PrivateStore <truncstorei8>;
162def truncstorei16_private : PrivateStore <truncstorei16>;
163def store_private : PrivateStore <store>;
164
Tom Stellardbc5b5372014-06-13 16:38:59 +0000165def global_store : PatFrag<(ops node:$val, node:$ptr),
166 (store node:$val, node:$ptr), [{
167 return isGlobalStore(dyn_cast<StoreSDNode>(N));
168}]>;
169
170// Global address space loads
171def global_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
172 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
173}]>;
174
175// Constant address space loads
176def constant_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
177 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
178}]>;
179
Tom Stellard31209cc2013-07-15 19:00:09 +0000180def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{
181 LoadSDNode *L = cast<LoadSDNode>(N);
182 return L->getExtensionType() == ISD::ZEXTLOAD ||
183 L->getExtensionType() == ISD::EXTLOAD;
184}]>;
185
Tom Stellard33dd04b2013-07-23 01:47:52 +0000186def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
187 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
188}]>;
189
Tom Stellardc6f4a292013-08-26 15:05:59 +0000190def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
191 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
192}]>;
193
Tom Stellard9f950332013-07-23 01:48:35 +0000194def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
Tom Stellard75aadc22012-12-11 21:25:42 +0000195 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
196}]>;
197
Matt Arsenault3f981402014-09-15 15:41:53 +0000198def az_extloadi8_flat : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
199 return isFlatLoad(dyn_cast<LoadSDNode>(N));
200}]>;
201
202def sextloadi8_flat : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
203 return isFlatLoad(dyn_cast<LoadSDNode>(N));
204}]>;
205
Tom Stellard33dd04b2013-07-23 01:47:52 +0000206def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard9f950332013-07-23 01:48:35 +0000207 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
208}]>;
209
210def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
211 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
212}]>;
213
Tom Stellardc6f4a292013-08-26 15:05:59 +0000214def az_extloadi8_local : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
215 return isLocalLoad(dyn_cast<LoadSDNode>(N));
216}]>;
217
218def sextloadi8_local : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
219 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellard33dd04b2013-07-23 01:47:52 +0000220}]>;
221
222def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
223 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
224}]>;
225
226def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
227 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
228}]>;
229
Tom Stellard9f950332013-07-23 01:48:35 +0000230def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
Tom Stellard07a10a32013-06-03 17:39:43 +0000231 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
232}]>;
233
Matt Arsenault3f981402014-09-15 15:41:53 +0000234def az_extloadi16_flat : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
235 return isFlatLoad(dyn_cast<LoadSDNode>(N));
236}]>;
237
238def sextloadi16_flat : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
239 return isFlatLoad(dyn_cast<LoadSDNode>(N));
240}]>;
241
Tom Stellard9f950332013-07-23 01:48:35 +0000242def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
243 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
244}]>;
245
246def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
247 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
248}]>;
249
Tom Stellardc6f4a292013-08-26 15:05:59 +0000250def az_extloadi16_local : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
251 return isLocalLoad(dyn_cast<LoadSDNode>(N));
252}]>;
253
254def sextloadi16_local : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
255 return isLocalLoad(dyn_cast<LoadSDNode>(N));
256}]>;
257
Tom Stellard31209cc2013-07-15 19:00:09 +0000258def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
259 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
260}]>;
261
262def az_extloadi32_global : PatFrag<(ops node:$ptr),
263 (az_extloadi32 node:$ptr), [{
264 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
265}]>;
266
Matt Arsenault3f981402014-09-15 15:41:53 +0000267def az_extloadi32_flat : PatFrag<(ops node:$ptr),
268 (az_extloadi32 node:$ptr), [{
269 return isFlatLoad(dyn_cast<LoadSDNode>(N));
270}]>;
271
Tom Stellard31209cc2013-07-15 19:00:09 +0000272def az_extloadi32_constant : PatFrag<(ops node:$ptr),
273 (az_extloadi32 node:$ptr), [{
274 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
275}]>;
276
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000277def truncstorei8_global : PatFrag<(ops node:$val, node:$ptr),
278 (truncstorei8 node:$val, node:$ptr), [{
279 return isGlobalStore(dyn_cast<StoreSDNode>(N));
280}]>;
281
282def truncstorei16_global : PatFrag<(ops node:$val, node:$ptr),
283 (truncstorei16 node:$val, node:$ptr), [{
284 return isGlobalStore(dyn_cast<StoreSDNode>(N));
285}]>;
286
Matt Arsenault3f981402014-09-15 15:41:53 +0000287def truncstorei8_flat : PatFrag<(ops node:$val, node:$ptr),
288 (truncstorei8 node:$val, node:$ptr), [{
289 return isFlatStore(dyn_cast<StoreSDNode>(N));
290}]>;
291
292def truncstorei16_flat : PatFrag<(ops node:$val, node:$ptr),
293 (truncstorei16 node:$val, node:$ptr), [{
294 return isFlatStore(dyn_cast<StoreSDNode>(N));
295}]>;
296
Tom Stellardc026e8b2013-06-28 15:47:08 +0000297def local_store : PatFrag<(ops node:$val, node:$ptr),
298 (store node:$val, node:$ptr), [{
Tom Stellardf3d166a2013-08-26 15:05:49 +0000299 return isLocalStore(dyn_cast<StoreSDNode>(N));
300}]>;
301
302def truncstorei8_local : PatFrag<(ops node:$val, node:$ptr),
303 (truncstorei8 node:$val, node:$ptr), [{
304 return isLocalStore(dyn_cast<StoreSDNode>(N));
305}]>;
306
307def truncstorei16_local : PatFrag<(ops node:$val, node:$ptr),
308 (truncstorei16 node:$val, node:$ptr), [{
309 return isLocalStore(dyn_cast<StoreSDNode>(N));
310}]>;
311
312def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
313 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000314}]>;
315
Tom Stellardf3fc5552014-08-22 18:49:35 +0000316class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
317 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
318}]>;
319
320def local_load_aligned8bytes : Aligned8Bytes <
321 (ops node:$ptr), (local_load node:$ptr)
322>;
323
324def local_store_aligned8bytes : Aligned8Bytes <
325 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
326>;
Matt Arsenault72574102014-06-11 18:08:34 +0000327
328class local_binary_atomic_op<SDNode atomic_op> :
329 PatFrag<(ops node:$ptr, node:$value),
330 (atomic_op node:$ptr, node:$value), [{
331 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000332}]>;
333
Matt Arsenault72574102014-06-11 18:08:34 +0000334
335def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
336def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
337def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
338def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
339def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
340def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
341def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
342def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
343def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
344def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
345def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000346
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000347def mskor_global : PatFrag<(ops node:$val, node:$ptr),
348 (AMDGPUstore_mskor node:$val, node:$ptr), [{
349 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
350}]>;
351
Matt Arsenault3f981402014-09-15 15:41:53 +0000352
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000353def atomic_cmp_swap_32_local :
354 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
355 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
356 AtomicSDNode *AN = cast<AtomicSDNode>(N);
357 return AN->getMemoryVT() == MVT::i32 &&
358 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
359}]>;
360
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000361def atomic_cmp_swap_64_local :
362 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
363 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
364 AtomicSDNode *AN = cast<AtomicSDNode>(N);
365 return AN->getMemoryVT() == MVT::i64 &&
366 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
367}]>;
368
Matt Arsenault3f981402014-09-15 15:41:53 +0000369def flat_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
370 return isFlatLoad(dyn_cast<LoadSDNode>(N));
371}]>;
372
373def flat_store : PatFrag<(ops node:$val, node:$ptr),
374 (store node:$val, node:$ptr), [{
375 return isFlatStore(dyn_cast<StoreSDNode>(N));
376}]>;
377
378def mskor_flat : PatFrag<(ops node:$val, node:$ptr),
379 (AMDGPUstore_mskor node:$val, node:$ptr), [{
380 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::FLAT_ADDRESS;
381}]>;
382
Tom Stellard7980fc82014-09-25 18:30:26 +0000383class global_binary_atomic_op<SDNode atomic_op> : PatFrag<
384 (ops node:$ptr, node:$value),
385 (atomic_op node:$ptr, node:$value),
386 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]
387>;
388
389def atomic_add_global : global_binary_atomic_op<atomic_load_add>;
Aaron Watry62127802014-10-17 23:32:54 +0000390def atomic_and_global : global_binary_atomic_op<atomic_load_and>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000391def atomic_max_global : global_binary_atomic_op<atomic_load_max>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000392def atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000393def atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000394
Tom Stellardb4a313a2014-08-01 00:32:39 +0000395//===----------------------------------------------------------------------===//
396// Misc Pattern Fragments
397//===----------------------------------------------------------------------===//
398
399def fmad : PatFrag <
400 (ops node:$src0, node:$src1, node:$src2),
401 (fadd (fmul node:$src0, node:$src1), node:$src2)
402>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000403
Tom Stellard75aadc22012-12-11 21:25:42 +0000404class Constants {
405int TWO_PI = 0x40c90fdb;
406int PI = 0x40490fdb;
407int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000408int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000409int FP32_NEG_ONE = 0xbf800000;
410int FP32_ONE = 0x3f800000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000411}
412def CONST : Constants;
413
414def FP_ZERO : PatLeaf <
415 (fpimm),
416 [{return N->getValueAPF().isZero();}]
417>;
418
419def FP_ONE : PatLeaf <
420 (fpimm),
421 [{return N->isExactlyValue(1.0);}]
422>;
423
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000424let isCodeGenOnly = 1, isPseudo = 1 in {
425
426let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000427
428class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
429 (outs rc:$dst),
430 (ins rc:$src0),
431 "CLAMP $dst, $src0",
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000432 [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000433>;
434
435class FABS <RegisterClass rc> : AMDGPUShaderInst <
436 (outs rc:$dst),
437 (ins rc:$src0),
438 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000439 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000440>;
441
442class FNEG <RegisterClass rc> : AMDGPUShaderInst <
443 (outs rc:$dst),
444 (ins rc:$src0),
445 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000446 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000447>;
448
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000449} // usesCustomInserter = 1
450
451multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
452 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000453let UseNamedOperandTable = 1 in {
454
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000455 def RegisterLoad : AMDGPUShaderInst <
456 (outs dstClass:$dst),
457 (ins addrClass:$addr, i32imm:$chan),
458 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000459 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000460 > {
461 let isRegisterLoad = 1;
462 }
463
464 def RegisterStore : AMDGPUShaderInst <
465 (outs),
466 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
467 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000468 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000469 > {
470 let isRegisterStore = 1;
471 }
472}
Tom Stellard81d871d2013-11-13 23:36:50 +0000473}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000474
475} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000476
477/* Generic helper patterns for intrinsics */
478/* -------------------------------------- */
479
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000480class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
481 : Pat <
482 (fpow f32:$src0, f32:$src1),
483 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000484>;
485
486/* Other helper patterns */
487/* --------------------- */
488
489/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000490class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000491 SubRegIndex sub_reg>
492 : Pat<
493 (sub_type (vector_extract vec_type:$src, sub_idx)),
494 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000495>;
496
497/* Insert element pattern */
498class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000499 int sub_idx, SubRegIndex sub_reg>
500 : Pat <
501 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
502 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000503>;
504
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000505// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
506// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000507// bitconvert pattern
508class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
509 (dt (bitconvert (st rc:$src0))),
510 (dt rc:$src0)
511>;
512
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000513// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
514// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000515class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
516 (vt (AMDGPUdwordaddr (vt rc:$addr))),
517 (vt rc:$addr)
518>;
519
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000520// BFI_INT patterns
521
Matt Arsenault6e439652014-06-10 19:00:20 +0000522multiclass BFIPatterns <Instruction BFI_INT, Instruction LoadImm32> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000523
524 // Definition from ISA doc:
525 // (y & x) | (z & ~x)
526 def : Pat <
527 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
528 (BFI_INT $x, $y, $z)
529 >;
530
531 // SHA-256 Ch function
532 // z ^ (x & (y ^ z))
533 def : Pat <
534 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
535 (BFI_INT $x, $y, $z)
536 >;
537
Matt Arsenault6e439652014-06-10 19:00:20 +0000538 def : Pat <
539 (fcopysign f32:$src0, f32:$src1),
540 (BFI_INT (LoadImm32 0x7fffffff), $src0, $src1)
541 >;
542
543 def : Pat <
544 (f64 (fcopysign f64:$src0, f64:$src1)),
545 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
546 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0),
547 (BFI_INT (LoadImm32 0x7fffffff),
548 (i32 (EXTRACT_SUBREG $src0, sub1)),
549 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
550 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000551}
552
Tom Stellardeac65dd2013-05-03 17:21:20 +0000553// SHA-256 Ma patterns
554
555// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
556class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
557 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
558 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
559>;
560
Tom Stellard2b971eb2013-05-10 02:09:45 +0000561// Bitfield extract patterns
562
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000563/*
564
565XXX: The BFE pattern is not working correctly because the XForm is not being
566applied.
567
Tom Stellard2b971eb2013-05-10 02:09:45 +0000568def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
569def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
570 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>;
571
572class BFEPattern <Instruction BFE> : Pat <
573 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
574 (BFE $x, $y, $z)
575>;
576
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000577*/
578
Tom Stellard5643c4a2013-05-20 15:02:19 +0000579// rotr pattern
580class ROTRPattern <Instruction BIT_ALIGN> : Pat <
581 (rotr i32:$src0, i32:$src1),
582 (BIT_ALIGN $src0, $src0, $src1)
583>;
584
Tom Stellard41fc7852013-07-23 01:48:42 +0000585// 24-bit arithmetic patterns
586def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
587
588/*
589class UMUL24Pattern <Instruction UMUL24> : Pat <
590 (mul U24:$x, U24:$y),
591 (UMUL24 $x, $y)
592>;
593*/
594
Matt Arsenaulteb260202014-05-22 18:00:15 +0000595class IMad24Pat<Instruction Inst> : Pat <
596 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
597 (Inst $src0, $src1, $src2)
598>;
599
600class UMad24Pat<Instruction Inst> : Pat <
601 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
602 (Inst $src0, $src1, $src2)
603>;
604
Matt Arsenault493c5f12014-05-22 18:00:24 +0000605multiclass Expand24IBitOps<Instruction MulInst, Instruction AddInst> {
606 def _expand_imad24 : Pat <
607 (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2),
608 (AddInst (MulInst $src0, $src1), $src2)
609 >;
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000610
Matt Arsenault493c5f12014-05-22 18:00:24 +0000611 def _expand_imul24 : Pat <
612 (AMDGPUmul_i24 i32:$src0, i32:$src1),
613 (MulInst $src0, $src1)
614 >;
615}
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000616
Matt Arsenault493c5f12014-05-22 18:00:24 +0000617multiclass Expand24UBitOps<Instruction MulInst, Instruction AddInst> {
618 def _expand_umad24 : Pat <
619 (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2),
620 (AddInst (MulInst $src0, $src1), $src2)
621 >;
622
623 def _expand_umul24 : Pat <
624 (AMDGPUmul_u24 i32:$src0, i32:$src1),
625 (MulInst $src0, $src1)
626 >;
627}
Matt Arsenaulteb260202014-05-22 18:00:15 +0000628
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000629class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
630 (fdiv FP_ONE, vt:$src),
631 (RcpInst $src)
632>;
633
Matt Arsenault257d48d2014-06-24 22:13:39 +0000634multiclass RsqPat<Instruction RsqInst, ValueType vt> {
635 def : Pat <
636 (fdiv FP_ONE, (fsqrt vt:$src)),
637 (RsqInst $src)
638 >;
639
640 def : Pat <
641 (AMDGPUrcp (fsqrt vt:$src)),
642 (RsqInst $src)
643 >;
644}
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000645
Tom Stellard75aadc22012-12-11 21:25:42 +0000646include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000647include "R700Instructions.td"
648include "EvergreenInstructions.td"
649include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000650
651include "SIInstrInfo.td"
652