blob: cf3bffac968c907feed8d4840b1709e3c45a09b5 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
26 let TSFlags{63} = isRegisterLoad;
27 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000028}
29
30class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
31 : AMDGPUInst<outs, ins, asm, pattern> {
32
33 field bits<32> Inst = 0xffffffff;
34
35}
36
Matt Arsenaultf171cf22014-07-14 23:40:49 +000037def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
38def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000039def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000040
Tom Stellard75aadc22012-12-11 21:25:42 +000041def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000042def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Tom Stellardb02094e2014-07-21 15:45:01 +000044let OperandType = "OPERAND_IMMEDIATE" in {
45
Matt Arsenault4d7d3832014-04-15 22:32:49 +000046def u32imm : Operand<i32> {
47 let PrintMethod = "printU32ImmOperand";
48}
49
50def u16imm : Operand<i16> {
51 let PrintMethod = "printU16ImmOperand";
52}
53
54def u8imm : Operand<i8> {
55 let PrintMethod = "printU8ImmOperand";
56}
57
Tom Stellardb02094e2014-07-21 15:45:01 +000058} // End OperandType = "OPERAND_IMMEDIATE"
59
Tom Stellardbc5b5372014-06-13 16:38:59 +000060//===--------------------------------------------------------------------===//
61// Custom Operands
62//===--------------------------------------------------------------------===//
63def brtarget : Operand<OtherVT>;
64
Tom Stellardc0845332013-11-22 23:07:58 +000065//===----------------------------------------------------------------------===//
66// PatLeafs for floating-point comparisons
67//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000068
Tom Stellard0351ea22013-09-28 02:50:50 +000069def COND_OEQ : PatLeaf <
70 (cond),
71 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
72>;
73
Tom Stellard0351ea22013-09-28 02:50:50 +000074def COND_OGT : PatLeaf <
75 (cond),
76 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
77>;
78
Tom Stellard0351ea22013-09-28 02:50:50 +000079def COND_OGE : PatLeaf <
80 (cond),
81 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
82>;
83
Tom Stellardc0845332013-11-22 23:07:58 +000084def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000085 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000086 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +000087>;
88
Tom Stellardc0845332013-11-22 23:07:58 +000089def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000090 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000091 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
92>;
93
94def COND_UNE : PatLeaf <
95 (cond),
96 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
97>;
98
99def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
100def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
101
102//===----------------------------------------------------------------------===//
103// PatLeafs for unsigned comparisons
104//===----------------------------------------------------------------------===//
105
106def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
107def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
108def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
109def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
110
111//===----------------------------------------------------------------------===//
112// PatLeafs for signed comparisons
113//===----------------------------------------------------------------------===//
114
115def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
116def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
117def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
118def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
119
120//===----------------------------------------------------------------------===//
121// PatLeafs for integer equality
122//===----------------------------------------------------------------------===//
123
124def COND_EQ : PatLeaf <
125 (cond),
126 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
127>;
128
129def COND_NE : PatLeaf <
130 (cond),
131 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000132>;
133
Christian Konigb19849a2013-02-21 15:17:04 +0000134def COND_NULL : PatLeaf <
135 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000136 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000137>;
138
Tom Stellard75aadc22012-12-11 21:25:42 +0000139//===----------------------------------------------------------------------===//
140// Load/Store Pattern Fragments
141//===----------------------------------------------------------------------===//
142
Tom Stellardb02094e2014-07-21 15:45:01 +0000143class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
144 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
145}]>;
146
147class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
148 (ops node:$ptr), (op node:$ptr)
149>;
150
151class PrivateStore <SDPatternOperator op> : PrivateMemOp <
152 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
153>;
154
155def extloadi8_private : PrivateLoad <extloadi8>;
156def sextloadi8_private : PrivateLoad <sextloadi8>;
157def extloadi16_private : PrivateLoad <extloadi16>;
158def sextloadi16_private : PrivateLoad <sextloadi16>;
159def load_private : PrivateLoad <load>;
160
161def truncstorei8_private : PrivateStore <truncstorei8>;
162def truncstorei16_private : PrivateStore <truncstorei16>;
163def store_private : PrivateStore <store>;
164
Tom Stellardbc5b5372014-06-13 16:38:59 +0000165def global_store : PatFrag<(ops node:$val, node:$ptr),
166 (store node:$val, node:$ptr), [{
167 return isGlobalStore(dyn_cast<StoreSDNode>(N));
168}]>;
169
170// Global address space loads
171def global_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
172 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
173}]>;
174
175// Constant address space loads
176def constant_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
177 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
178}]>;
179
Tom Stellard31209cc2013-07-15 19:00:09 +0000180def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{
181 LoadSDNode *L = cast<LoadSDNode>(N);
182 return L->getExtensionType() == ISD::ZEXTLOAD ||
183 L->getExtensionType() == ISD::EXTLOAD;
184}]>;
185
Tom Stellard33dd04b2013-07-23 01:47:52 +0000186def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
187 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
188}]>;
189
Tom Stellardc6f4a292013-08-26 15:05:59 +0000190def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
191 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
192}]>;
193
Tom Stellard9f950332013-07-23 01:48:35 +0000194def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
Tom Stellard75aadc22012-12-11 21:25:42 +0000195 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
196}]>;
197
Tom Stellard33dd04b2013-07-23 01:47:52 +0000198def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard9f950332013-07-23 01:48:35 +0000199 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
200}]>;
201
202def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
203 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
204}]>;
205
Tom Stellardc6f4a292013-08-26 15:05:59 +0000206def az_extloadi8_local : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
207 return isLocalLoad(dyn_cast<LoadSDNode>(N));
208}]>;
209
210def sextloadi8_local : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
211 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellard33dd04b2013-07-23 01:47:52 +0000212}]>;
213
214def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
215 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
216}]>;
217
218def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
219 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
220}]>;
221
Tom Stellard9f950332013-07-23 01:48:35 +0000222def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
Tom Stellard07a10a32013-06-03 17:39:43 +0000223 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
224}]>;
225
Tom Stellard9f950332013-07-23 01:48:35 +0000226def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
227 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
228}]>;
229
230def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
231 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
232}]>;
233
Tom Stellardc6f4a292013-08-26 15:05:59 +0000234def az_extloadi16_local : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
235 return isLocalLoad(dyn_cast<LoadSDNode>(N));
236}]>;
237
238def sextloadi16_local : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
239 return isLocalLoad(dyn_cast<LoadSDNode>(N));
240}]>;
241
Tom Stellard31209cc2013-07-15 19:00:09 +0000242def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
243 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
244}]>;
245
246def az_extloadi32_global : PatFrag<(ops node:$ptr),
247 (az_extloadi32 node:$ptr), [{
248 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
249}]>;
250
251def az_extloadi32_constant : PatFrag<(ops node:$ptr),
252 (az_extloadi32 node:$ptr), [{
253 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
254}]>;
255
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000256def truncstorei8_global : PatFrag<(ops node:$val, node:$ptr),
257 (truncstorei8 node:$val, node:$ptr), [{
258 return isGlobalStore(dyn_cast<StoreSDNode>(N));
259}]>;
260
261def truncstorei16_global : PatFrag<(ops node:$val, node:$ptr),
262 (truncstorei16 node:$val, node:$ptr), [{
263 return isGlobalStore(dyn_cast<StoreSDNode>(N));
264}]>;
265
Tom Stellardc026e8b2013-06-28 15:47:08 +0000266def local_store : PatFrag<(ops node:$val, node:$ptr),
267 (store node:$val, node:$ptr), [{
Tom Stellardf3d166a2013-08-26 15:05:49 +0000268 return isLocalStore(dyn_cast<StoreSDNode>(N));
269}]>;
270
271def truncstorei8_local : PatFrag<(ops node:$val, node:$ptr),
272 (truncstorei8 node:$val, node:$ptr), [{
273 return isLocalStore(dyn_cast<StoreSDNode>(N));
274}]>;
275
276def truncstorei16_local : PatFrag<(ops node:$val, node:$ptr),
277 (truncstorei16 node:$val, node:$ptr), [{
278 return isLocalStore(dyn_cast<StoreSDNode>(N));
279}]>;
280
281def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
282 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000283}]>;
284
Tom Stellardf3fc5552014-08-22 18:49:35 +0000285class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
286 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
287}]>;
288
289def local_load_aligned8bytes : Aligned8Bytes <
290 (ops node:$ptr), (local_load node:$ptr)
291>;
292
293def local_store_aligned8bytes : Aligned8Bytes <
294 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
295>;
Matt Arsenault72574102014-06-11 18:08:34 +0000296
297class local_binary_atomic_op<SDNode atomic_op> :
298 PatFrag<(ops node:$ptr, node:$value),
299 (atomic_op node:$ptr, node:$value), [{
300 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000301}]>;
302
Matt Arsenault72574102014-06-11 18:08:34 +0000303
304def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
305def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
306def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
307def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
308def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
309def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
310def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
311def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
312def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
313def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
314def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000315
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000316def mskor_global : PatFrag<(ops node:$val, node:$ptr),
317 (AMDGPUstore_mskor node:$val, node:$ptr), [{
318 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
319}]>;
320
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000321def atomic_cmp_swap_32_local :
322 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
323 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
324 AtomicSDNode *AN = cast<AtomicSDNode>(N);
325 return AN->getMemoryVT() == MVT::i32 &&
326 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
327}]>;
328
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000329def atomic_cmp_swap_64_local :
330 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
331 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
332 AtomicSDNode *AN = cast<AtomicSDNode>(N);
333 return AN->getMemoryVT() == MVT::i64 &&
334 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
335}]>;
336
Tom Stellardb4a313a2014-08-01 00:32:39 +0000337//===----------------------------------------------------------------------===//
338// Misc Pattern Fragments
339//===----------------------------------------------------------------------===//
340
341def fmad : PatFrag <
342 (ops node:$src0, node:$src1, node:$src2),
343 (fadd (fmul node:$src0, node:$src1), node:$src2)
344>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000345
Tom Stellard75aadc22012-12-11 21:25:42 +0000346class Constants {
347int TWO_PI = 0x40c90fdb;
348int PI = 0x40490fdb;
349int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000350int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000351int FP32_NEG_ONE = 0xbf800000;
352int FP32_ONE = 0x3f800000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000353}
354def CONST : Constants;
355
356def FP_ZERO : PatLeaf <
357 (fpimm),
358 [{return N->getValueAPF().isZero();}]
359>;
360
361def FP_ONE : PatLeaf <
362 (fpimm),
363 [{return N->isExactlyValue(1.0);}]
364>;
365
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000366let isCodeGenOnly = 1, isPseudo = 1 in {
367
368let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000369
370class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
371 (outs rc:$dst),
372 (ins rc:$src0),
373 "CLAMP $dst, $src0",
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000374 [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000375>;
376
377class FABS <RegisterClass rc> : AMDGPUShaderInst <
378 (outs rc:$dst),
379 (ins rc:$src0),
380 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000381 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000382>;
383
384class FNEG <RegisterClass rc> : AMDGPUShaderInst <
385 (outs rc:$dst),
386 (ins rc:$src0),
387 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000388 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000389>;
390
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000391} // usesCustomInserter = 1
392
393multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
394 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000395let UseNamedOperandTable = 1 in {
396
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000397 def RegisterLoad : AMDGPUShaderInst <
398 (outs dstClass:$dst),
399 (ins addrClass:$addr, i32imm:$chan),
400 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000401 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000402 > {
403 let isRegisterLoad = 1;
404 }
405
406 def RegisterStore : AMDGPUShaderInst <
407 (outs),
408 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
409 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000410 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000411 > {
412 let isRegisterStore = 1;
413 }
414}
Tom Stellard81d871d2013-11-13 23:36:50 +0000415}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000416
417} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000418
419/* Generic helper patterns for intrinsics */
420/* -------------------------------------- */
421
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000422class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
423 : Pat <
424 (fpow f32:$src0, f32:$src1),
425 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000426>;
427
428/* Other helper patterns */
429/* --------------------- */
430
431/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000432class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000433 SubRegIndex sub_reg>
434 : Pat<
435 (sub_type (vector_extract vec_type:$src, sub_idx)),
436 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000437>;
438
439/* Insert element pattern */
440class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000441 int sub_idx, SubRegIndex sub_reg>
442 : Pat <
443 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
444 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000445>;
446
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000447// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
448// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000449// bitconvert pattern
450class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
451 (dt (bitconvert (st rc:$src0))),
452 (dt rc:$src0)
453>;
454
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000455// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
456// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000457class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
458 (vt (AMDGPUdwordaddr (vt rc:$addr))),
459 (vt rc:$addr)
460>;
461
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000462// BFI_INT patterns
463
Matt Arsenault6e439652014-06-10 19:00:20 +0000464multiclass BFIPatterns <Instruction BFI_INT, Instruction LoadImm32> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000465
466 // Definition from ISA doc:
467 // (y & x) | (z & ~x)
468 def : Pat <
469 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
470 (BFI_INT $x, $y, $z)
471 >;
472
473 // SHA-256 Ch function
474 // z ^ (x & (y ^ z))
475 def : Pat <
476 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
477 (BFI_INT $x, $y, $z)
478 >;
479
Matt Arsenault6e439652014-06-10 19:00:20 +0000480 def : Pat <
481 (fcopysign f32:$src0, f32:$src1),
482 (BFI_INT (LoadImm32 0x7fffffff), $src0, $src1)
483 >;
484
485 def : Pat <
486 (f64 (fcopysign f64:$src0, f64:$src1)),
487 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
488 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0),
489 (BFI_INT (LoadImm32 0x7fffffff),
490 (i32 (EXTRACT_SUBREG $src0, sub1)),
491 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
492 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000493}
494
Tom Stellardeac65dd2013-05-03 17:21:20 +0000495// SHA-256 Ma patterns
496
497// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
498class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
499 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
500 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
501>;
502
Tom Stellard2b971eb2013-05-10 02:09:45 +0000503// Bitfield extract patterns
504
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000505/*
506
507XXX: The BFE pattern is not working correctly because the XForm is not being
508applied.
509
Tom Stellard2b971eb2013-05-10 02:09:45 +0000510def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
511def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
512 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>;
513
514class BFEPattern <Instruction BFE> : Pat <
515 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
516 (BFE $x, $y, $z)
517>;
518
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000519*/
520
Tom Stellard5643c4a2013-05-20 15:02:19 +0000521// rotr pattern
522class ROTRPattern <Instruction BIT_ALIGN> : Pat <
523 (rotr i32:$src0, i32:$src1),
524 (BIT_ALIGN $src0, $src0, $src1)
525>;
526
Tom Stellard41fc7852013-07-23 01:48:42 +0000527// 24-bit arithmetic patterns
528def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
529
530/*
531class UMUL24Pattern <Instruction UMUL24> : Pat <
532 (mul U24:$x, U24:$y),
533 (UMUL24 $x, $y)
534>;
535*/
536
Matt Arsenaulteb260202014-05-22 18:00:15 +0000537class IMad24Pat<Instruction Inst> : Pat <
538 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
539 (Inst $src0, $src1, $src2)
540>;
541
542class UMad24Pat<Instruction Inst> : Pat <
543 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
544 (Inst $src0, $src1, $src2)
545>;
546
Matt Arsenault493c5f12014-05-22 18:00:24 +0000547multiclass Expand24IBitOps<Instruction MulInst, Instruction AddInst> {
548 def _expand_imad24 : Pat <
549 (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2),
550 (AddInst (MulInst $src0, $src1), $src2)
551 >;
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000552
Matt Arsenault493c5f12014-05-22 18:00:24 +0000553 def _expand_imul24 : Pat <
554 (AMDGPUmul_i24 i32:$src0, i32:$src1),
555 (MulInst $src0, $src1)
556 >;
557}
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000558
Matt Arsenault493c5f12014-05-22 18:00:24 +0000559multiclass Expand24UBitOps<Instruction MulInst, Instruction AddInst> {
560 def _expand_umad24 : Pat <
561 (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2),
562 (AddInst (MulInst $src0, $src1), $src2)
563 >;
564
565 def _expand_umul24 : Pat <
566 (AMDGPUmul_u24 i32:$src0, i32:$src1),
567 (MulInst $src0, $src1)
568 >;
569}
Matt Arsenaulteb260202014-05-22 18:00:15 +0000570
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000571class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
572 (fdiv FP_ONE, vt:$src),
573 (RcpInst $src)
574>;
575
Matt Arsenault257d48d2014-06-24 22:13:39 +0000576multiclass RsqPat<Instruction RsqInst, ValueType vt> {
577 def : Pat <
578 (fdiv FP_ONE, (fsqrt vt:$src)),
579 (RsqInst $src)
580 >;
581
582 def : Pat <
583 (AMDGPUrcp (fsqrt vt:$src)),
584 (RsqInst $src)
585 >;
586}
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000587
Tom Stellard75aadc22012-12-11 21:25:42 +0000588include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000589include "R700Instructions.td"
590include "EvergreenInstructions.td"
591include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000592
593include "SIInstrInfo.td"
594