Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief Interface definition of the TargetLowering class that is common |
| 12 | /// to all AMD GPUs. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 16 | #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H |
| 17 | #define LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 18 | |
| 19 | #include "llvm/Target/TargetLowering.h" |
| 20 | |
| 21 | namespace llvm { |
| 22 | |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 23 | class AMDGPUMachineFunction; |
Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 24 | class AMDGPUSubtarget; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 25 | class MachineRegisterInfo; |
| 26 | |
| 27 | class AMDGPUTargetLowering : public TargetLowering { |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 28 | private: |
| 29 | /// \returns AMDGPUISD::FFBH_U32 node if the incoming \p Op may have been |
| 30 | /// legalized from a smaller type VT. Need to match pre-legalized type because |
| 31 | /// the generic legalization inserts the add/sub between the select and |
| 32 | /// compare. |
| 33 | SDValue getFFBH_U32(SelectionDAG &DAG, SDValue Op, const SDLoc &DL) const; |
| 34 | |
Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 35 | protected: |
| 36 | const AMDGPUSubtarget *Subtarget; |
| 37 | |
Tom Stellard | d86003e | 2013-08-14 23:25:00 +0000 | [diff] [blame] | 38 | SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const; |
| 39 | SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 40 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
Tom Stellard | 2ffc330 | 2013-08-26 15:05:44 +0000 | [diff] [blame] | 41 | /// \brief Split a vector store into multiple scalar stores. |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 42 | /// \returns The resulting chain. |
Matt Arsenault | 1578aa7 | 2014-06-15 20:08:02 +0000 | [diff] [blame] | 43 | |
Matt Arsenault | 16e3133 | 2014-09-10 21:44:27 +0000 | [diff] [blame] | 44 | SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 4601093 | 2014-06-18 17:05:30 +0000 | [diff] [blame] | 45 | SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const; |
| 46 | SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | e8208ec | 2014-06-18 17:05:26 +0000 | [diff] [blame] | 47 | SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 692bd5e | 2014-06-18 22:03:45 +0000 | [diff] [blame] | 48 | SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | b005548 | 2015-01-21 18:18:25 +0000 | [diff] [blame] | 49 | |
| 50 | SDValue LowerFROUND32(SDValue Op, SelectionDAG &DAG) const; |
| 51 | SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const; |
| 52 | SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 4601093 | 2014-06-18 17:05:30 +0000 | [diff] [blame] | 53 | SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const; |
| 54 | |
Matt Arsenault | f058d67 | 2016-01-11 16:50:29 +0000 | [diff] [blame] | 55 | SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const; |
| 56 | |
Matt Arsenault | 5e0bdb8 | 2016-01-11 22:01:48 +0000 | [diff] [blame] | 57 | SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const; |
Matt Arsenault | f7c95e3 | 2014-10-03 23:54:41 +0000 | [diff] [blame] | 58 | SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const; |
Tom Stellard | c947d8c | 2013-10-30 17:22:05 +0000 | [diff] [blame] | 59 | SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | f7c95e3 | 2014-10-03 23:54:41 +0000 | [diff] [blame] | 60 | SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 61 | |
Matt Arsenault | c996175 | 2014-10-03 23:54:56 +0000 | [diff] [blame] | 62 | SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const; |
Tom Stellard | 94c21bc | 2016-11-01 16:31:48 +0000 | [diff] [blame] | 63 | SDValue LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | c996175 | 2014-10-03 23:54:56 +0000 | [diff] [blame] | 64 | SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const; |
| 65 | SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const; |
| 66 | |
Matt Arsenault | 14d4645 | 2014-06-15 20:23:38 +0000 | [diff] [blame] | 67 | SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const; |
| 68 | |
Matt Arsenault | 6e3a451 | 2016-01-18 22:01:13 +0000 | [diff] [blame] | 69 | protected: |
Matt Arsenault | 8af47a0 | 2016-07-01 22:55:55 +0000 | [diff] [blame] | 70 | bool shouldCombineMemoryType(EVT VT) const; |
Matt Arsenault | 327bb5a | 2016-07-01 22:47:50 +0000 | [diff] [blame] | 71 | SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | ca3976f | 2014-07-15 02:06:31 +0000 | [diff] [blame] | 72 | SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 73 | SDValue performClampCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | fa5f767 | 2016-09-14 15:19:03 +0000 | [diff] [blame] | 74 | |
| 75 | SDValue splitBinaryBitConstantOpImpl(DAGCombinerInfo &DCI, const SDLoc &SL, |
| 76 | unsigned Opc, SDValue LHS, |
| 77 | uint32_t ValLo, uint32_t ValHi) const; |
Matt Arsenault | 2469211 | 2015-07-14 18:20:33 +0000 | [diff] [blame] | 78 | SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 6e3a451 | 2016-01-18 22:01:13 +0000 | [diff] [blame] | 79 | SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 80edab9 | 2016-01-18 21:43:36 +0000 | [diff] [blame] | 80 | SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | d0e0f0a | 2014-06-30 17:55:48 +0000 | [diff] [blame] | 81 | SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 82 | SDValue performMulhsCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
| 83 | SDValue performMulhuCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
| 84 | SDValue performMulLoHi24Combine(SDNode *N, DAGCombinerInfo &DCI) const; |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 85 | SDValue performCtlzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS, |
| 86 | SDValue RHS, DAGCombinerInfo &DCI) const; |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 87 | SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 2529fba | 2017-01-12 00:09:34 +0000 | [diff] [blame] | 88 | SDValue performFNegCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 9dba9bd | 2017-02-02 02:27:04 +0000 | [diff] [blame] | 89 | SDValue performFAbsCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | d0e0f0a | 2014-06-30 17:55:48 +0000 | [diff] [blame] | 90 | |
Matt Arsenault | c9df794 | 2014-06-11 03:29:54 +0000 | [diff] [blame] | 91 | static EVT getEquivalentMemType(LLVMContext &Context, EVT VT); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 92 | |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 93 | virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op, |
| 94 | SelectionDAG &DAG) const; |
Matt Arsenault | 83e6058 | 2014-07-24 17:10:35 +0000 | [diff] [blame] | 95 | |
Matt Arsenault | 6e3a451 | 2016-01-18 22:01:13 +0000 | [diff] [blame] | 96 | /// Return 64-bit value Op as two 32-bit integers. |
| 97 | std::pair<SDValue, SDValue> split64BitValue(SDValue Op, |
| 98 | SelectionDAG &DAG) const; |
Matt Arsenault | 33e3ece | 2016-01-18 22:09:04 +0000 | [diff] [blame] | 99 | SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const; |
| 100 | SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 6e3a451 | 2016-01-18 22:01:13 +0000 | [diff] [blame] | 101 | |
Matt Arsenault | 83e6058 | 2014-07-24 17:10:35 +0000 | [diff] [blame] | 102 | /// \brief Split a vector load into 2 loads of half the vector. |
| 103 | SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const; |
| 104 | |
Matt Arsenault | 83e6058 | 2014-07-24 17:10:35 +0000 | [diff] [blame] | 105 | /// \brief Split a vector store into 2 stores of half the vector. |
Tom Stellard | af77543 | 2013-10-23 00:44:32 +0000 | [diff] [blame] | 106 | SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 83e6058 | 2014-07-24 17:10:35 +0000 | [diff] [blame] | 107 | |
Tom Stellard | 2ffc330 | 2013-08-26 15:05:44 +0000 | [diff] [blame] | 108 | SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const; |
Jan Vesely | 343cd6f0 | 2014-06-22 21:43:01 +0000 | [diff] [blame] | 109 | SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const; |
Jan Vesely | 5f715d3 | 2015-01-22 23:42:43 +0000 | [diff] [blame] | 110 | SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const; |
Jan Vesely | e5ca27d | 2014-08-12 17:31:20 +0000 | [diff] [blame] | 111 | SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const; |
Tom Stellard | bf69d76 | 2014-11-15 01:07:53 +0000 | [diff] [blame] | 112 | void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG, |
| 113 | SmallVectorImpl<SDValue> &Results) const; |
Tom Stellard | bbeb45a | 2016-09-16 21:53:00 +0000 | [diff] [blame] | 114 | void analyzeFormalArgumentsCompute(CCState &State, |
| 115 | const SmallVectorImpl<ISD::InputArg> &Ins) const; |
Christian Konig | 2c8f6d5 | 2013-03-07 09:03:52 +0000 | [diff] [blame] | 116 | void AnalyzeFormalArguments(CCState &State, |
| 117 | const SmallVectorImpl<ISD::InputArg> &Ins) const; |
Marek Olsak | 8a0f335 | 2016-01-13 17:23:04 +0000 | [diff] [blame] | 118 | void AnalyzeReturn(CCState &State, |
| 119 | const SmallVectorImpl<ISD::OutputArg> &Outs) const; |
Christian Konig | 2c8f6d5 | 2013-03-07 09:03:52 +0000 | [diff] [blame] | 120 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 121 | public: |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 122 | AMDGPUTargetLowering(const TargetMachine &TM, const AMDGPUSubtarget &STI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 123 | |
Matt Arsenault | 3e6f9b5 | 2017-01-19 06:35:27 +0000 | [diff] [blame] | 124 | bool mayIgnoreSignedZero(SDValue Op) const { |
Matt Arsenault | 74a576e | 2017-01-25 06:27:02 +0000 | [diff] [blame] | 125 | if (getTargetMachine().Options.NoSignedZerosFPMath) |
Matt Arsenault | 3e6f9b5 | 2017-01-19 06:35:27 +0000 | [diff] [blame] | 126 | return true; |
| 127 | |
| 128 | if (const auto *BO = dyn_cast<BinaryWithFlagsSDNode>(Op)) |
| 129 | return BO->Flags.hasNoSignedZeros(); |
| 130 | |
| 131 | return false; |
| 132 | } |
| 133 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 134 | bool isFAbsFree(EVT VT) const override; |
| 135 | bool isFNegFree(EVT VT) const override; |
| 136 | bool isTruncateFree(EVT Src, EVT Dest) const override; |
| 137 | bool isTruncateFree(Type *Src, Type *Dest) const override; |
Matt Arsenault | b517c81 | 2014-03-27 17:23:31 +0000 | [diff] [blame] | 138 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 139 | bool isZExtFree(Type *Src, Type *Dest) const override; |
| 140 | bool isZExtFree(EVT Src, EVT Dest) const override; |
Aaron Ballman | 3c81e46 | 2014-06-26 13:45:47 +0000 | [diff] [blame] | 141 | bool isZExtFree(SDValue Val, EVT VT2) const override; |
Matt Arsenault | b517c81 | 2014-03-27 17:23:31 +0000 | [diff] [blame] | 142 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 143 | bool isNarrowingProfitable(EVT VT1, EVT VT2) const override; |
Matt Arsenault | a7f1e0c | 2014-03-24 19:43:31 +0000 | [diff] [blame] | 144 | |
Mehdi Amini | 44ede33 | 2015-07-09 02:09:04 +0000 | [diff] [blame] | 145 | MVT getVectorIdxTy(const DataLayout &) const override; |
Matt Arsenault | 1d555c4 | 2014-06-23 18:00:55 +0000 | [diff] [blame] | 146 | bool isSelectSupported(SelectSupportKind) const override; |
Matt Arsenault | 14d4645 | 2014-06-15 20:23:38 +0000 | [diff] [blame] | 147 | |
| 148 | bool isFPImmLegal(const APFloat &Imm, EVT VT) const override; |
| 149 | bool ShouldShrinkFPConstant(EVT VT) const override; |
Matt Arsenault | 810cb62 | 2014-12-12 00:00:24 +0000 | [diff] [blame] | 150 | bool shouldReduceLoadWidth(SDNode *Load, |
| 151 | ISD::LoadExtType ExtType, |
| 152 | EVT ExtVT) const override; |
Matt Arsenault | 14d4645 | 2014-06-15 20:23:38 +0000 | [diff] [blame] | 153 | |
Matt Arsenault | 327bb5a | 2016-07-01 22:47:50 +0000 | [diff] [blame] | 154 | bool isLoadBitCastBeneficial(EVT, EVT) const final; |
Matt Arsenault | 65ad160 | 2015-05-24 00:51:27 +0000 | [diff] [blame] | 155 | |
| 156 | bool storeOfVectorConstantIsCheap(EVT MemVT, |
| 157 | unsigned NumElem, |
| 158 | unsigned AS) const override; |
Matt Arsenault | 61dc235 | 2015-10-12 23:59:50 +0000 | [diff] [blame] | 159 | bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override; |
Matt Arsenault | b56d843 | 2015-01-13 19:46:48 +0000 | [diff] [blame] | 160 | bool isCheapToSpeculateCttz() const override; |
| 161 | bool isCheapToSpeculateCtlz() const override; |
| 162 | |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 163 | SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 164 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 165 | const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL, |
| 166 | SelectionDAG &DAG) const override; |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 167 | SDValue LowerCall(CallLoweringInfo &CLI, |
| 168 | SmallVectorImpl<SDValue> &InVals) const override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 169 | |
Matt Arsenault | 19c5488 | 2015-08-26 18:37:13 +0000 | [diff] [blame] | 170 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, |
| 171 | SelectionDAG &DAG) const; |
| 172 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 173 | SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override; |
Matt Arsenault | 14d4645 | 2014-06-15 20:23:38 +0000 | [diff] [blame] | 174 | SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override; |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 175 | void ReplaceNodeResults(SDNode * N, |
| 176 | SmallVectorImpl<SDValue> &Results, |
| 177 | SelectionDAG &DAG) const override; |
Matt Arsenault | d125d74 | 2014-03-27 17:23:24 +0000 | [diff] [blame] | 178 | |
Matt Arsenault | da7a656 | 2017-02-01 00:42:40 +0000 | [diff] [blame] | 179 | SDValue combineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 180 | SDValue RHS, SDValue True, SDValue False, |
| 181 | SDValue CC, DAGCombinerInfo &DCI) const; |
Matt Arsenault | d28a7fd | 2014-11-14 18:30:06 +0000 | [diff] [blame] | 182 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 183 | const char* getTargetNodeName(unsigned Opcode) const override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 184 | |
Nikolai Bozhenov | f679530 | 2016-08-04 12:47:28 +0000 | [diff] [blame] | 185 | bool isFsqrtCheap(SDValue Operand, SelectionDAG &DAG) const override { |
| 186 | return true; |
| 187 | } |
Evandro Menezes | 21f9ce1 | 2016-11-10 23:31:06 +0000 | [diff] [blame] | 188 | SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled, |
| 189 | int &RefinementSteps, bool &UseOneConstNR, |
| 190 | bool Reciprocal) const override; |
Sanjay Patel | 0051efc | 2016-10-20 16:55:45 +0000 | [diff] [blame] | 191 | SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled, |
| 192 | int &RefinementSteps) const override; |
Matt Arsenault | e93d06a | 2015-01-13 20:53:18 +0000 | [diff] [blame] | 193 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 194 | virtual SDNode *PostISelFolding(MachineSDNode *N, |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 195 | SelectionDAG &DAG) const = 0; |
Christian Konig | d910b7d | 2013-02-26 17:52:16 +0000 | [diff] [blame] | 196 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 197 | /// \brief Determine which of the bits specified in \p Mask are known to be |
| 198 | /// either zero or one and return them in the \p KnownZero and \p KnownOne |
| 199 | /// bitsets. |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 200 | void computeKnownBitsForTargetNode(const SDValue Op, |
| 201 | APInt &KnownZero, |
| 202 | APInt &KnownOne, |
| 203 | const SelectionDAG &DAG, |
| 204 | unsigned Depth = 0) const override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 205 | |
Benjamin Kramer | 8c90fd7 | 2014-09-03 11:41:21 +0000 | [diff] [blame] | 206 | unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const SelectionDAG &DAG, |
| 207 | unsigned Depth = 0) const override; |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 208 | |
| 209 | /// \brief Helper function that adds Reg to the LiveIn list of the DAG's |
| 210 | /// MachineFunction. |
| 211 | /// |
| 212 | /// \returns a RegisterSDNode representing Reg. |
| 213 | virtual SDValue CreateLiveInRegister(SelectionDAG &DAG, |
| 214 | const TargetRegisterClass *RC, |
| 215 | unsigned Reg, EVT VT) const; |
Tom Stellard | dcb9f09 | 2015-07-09 21:20:37 +0000 | [diff] [blame] | 216 | |
| 217 | enum ImplicitParameter { |
Jan Vesely | fea814d | 2016-06-21 20:46:20 +0000 | [diff] [blame] | 218 | FIRST_IMPLICIT, |
| 219 | GRID_DIM = FIRST_IMPLICIT, |
| 220 | GRID_OFFSET, |
Tom Stellard | dcb9f09 | 2015-07-09 21:20:37 +0000 | [diff] [blame] | 221 | }; |
| 222 | |
| 223 | /// \brief Helper function that returns the byte offset of the given |
| 224 | /// type of implicit parameter. |
Matt Arsenault | 916cea5 | 2015-07-28 18:09:55 +0000 | [diff] [blame] | 225 | uint32_t getImplicitParameterOffset(const AMDGPUMachineFunction *MFI, |
Tom Stellard | dcb9f09 | 2015-07-09 21:20:37 +0000 | [diff] [blame] | 226 | const ImplicitParameter Param) const; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 227 | }; |
| 228 | |
| 229 | namespace AMDGPUISD { |
| 230 | |
Matthias Braun | d04893f | 2015-05-07 21:33:59 +0000 | [diff] [blame] | 231 | enum NodeType : unsigned { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 232 | // AMDIL ISD Opcodes |
| 233 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 234 | CALL, // Function call based on a single integer |
| 235 | UMUL, // 32bit unsigned multiplication |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 236 | BRANCH_COND, |
| 237 | // End AMDIL ISD Opcodes |
Matt Arsenault | c5b641a | 2017-03-17 20:41:45 +0000 | [diff] [blame] | 238 | |
| 239 | // Masked control flow nodes. |
| 240 | IF, |
| 241 | ELSE, |
| 242 | LOOP, |
| 243 | |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 244 | ENDPGM, |
| 245 | RETURN, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 246 | DWORDADDR, |
| 247 | FRACT, |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 248 | |
| 249 | /// CLAMP value between 0.0 and 1.0. NaN clamped to 0, following clamp output |
| 250 | /// modifier behavior with dx10_enable. |
Matt Arsenault | 5d47d4a | 2014-06-12 21:15:44 +0000 | [diff] [blame] | 251 | CLAMP, |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 252 | |
Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 253 | // This is SETCC with the full mask result which is used for a compare with a |
Wei Ding | 07e0371 | 2016-07-28 16:42:13 +0000 | [diff] [blame] | 254 | // result bit per item in the wavefront. |
Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 255 | SETCC, |
Tom Stellard | 8485fa0 | 2016-12-07 02:42:15 +0000 | [diff] [blame] | 256 | SETREG, |
| 257 | // FP ops with input and output chain. |
| 258 | FMA_W_CHAIN, |
| 259 | FMUL_W_CHAIN, |
Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 260 | |
| 261 | // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi. |
| 262 | // Denormals handled on some parts. |
Vincent Lejeune | b55940c | 2013-07-09 15:03:11 +0000 | [diff] [blame] | 263 | COS_HW, |
| 264 | SIN_HW, |
Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 265 | FMAX_LEGACY, |
Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 266 | FMIN_LEGACY, |
Matt Arsenault | cc3c2b3 | 2014-11-14 20:08:52 +0000 | [diff] [blame] | 267 | FMAX3, |
| 268 | SMAX3, |
| 269 | UMAX3, |
| 270 | FMIN3, |
| 271 | SMIN3, |
| 272 | UMIN3, |
Matt Arsenault | f639c32 | 2016-01-28 20:53:42 +0000 | [diff] [blame] | 273 | FMED3, |
| 274 | SMED3, |
| 275 | UMED3, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 276 | URECIP, |
Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 277 | DIV_SCALE, |
| 278 | DIV_FMAS, |
| 279 | DIV_FIXUP, |
Wei Ding | 4d3d4ca | 2017-02-24 23:00:29 +0000 | [diff] [blame] | 280 | // For emitting ISD::FMAD when f32 denormals are enabled because mac/mad is |
| 281 | // treated as an illegal operation. |
| 282 | FMAD_FTZ, |
Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 283 | TRIG_PREOP, // 1 ULP max error for f64 |
| 284 | |
| 285 | // RCP, RSQ - For f32, 1 ULP max error, no denormal handling. |
| 286 | // For f64, max error 2^29 ULP, handles denormals. |
| 287 | RCP, |
| 288 | RSQ, |
Matt Arsenault | 32fc527 | 2016-07-26 16:45:45 +0000 | [diff] [blame] | 289 | RCP_LEGACY, |
Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 290 | RSQ_LEGACY, |
Matt Arsenault | 32fc527 | 2016-07-26 16:45:45 +0000 | [diff] [blame] | 291 | FMUL_LEGACY, |
Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 292 | RSQ_CLAMP, |
Matt Arsenault | 2e7cc48 | 2014-08-15 17:30:25 +0000 | [diff] [blame] | 293 | LDEXP, |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 294 | FP_CLASS, |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 295 | DOT4, |
Jan Vesely | 808fff5 | 2015-04-30 17:15:56 +0000 | [diff] [blame] | 296 | CARRY, |
| 297 | BORROW, |
Matt Arsenault | fae0298 | 2014-03-17 18:58:11 +0000 | [diff] [blame] | 298 | BFE_U32, // Extract range of bits with zero extension to 32-bits. |
| 299 | BFE_I32, // Extract range of bits with sign extension to 32-bits. |
Matt Arsenault | b345836 | 2014-03-31 18:21:13 +0000 | [diff] [blame] | 300 | BFI, // (src0 & src1) | (~src0 & src2) |
| 301 | BFM, // Insert a range of bits into a 32-bit word. |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 302 | FFBH_U32, // ctlz with -1 if input is zero. |
Matt Arsenault | c96e1de | 2016-07-18 18:35:05 +0000 | [diff] [blame] | 303 | FFBH_I32, |
Tom Stellard | 50122a5 | 2014-04-07 19:45:41 +0000 | [diff] [blame] | 304 | MUL_U24, |
| 305 | MUL_I24, |
Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 306 | MULHI_U24, |
| 307 | MULHI_I24, |
Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 308 | MAD_U24, |
| 309 | MAD_I24, |
Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 310 | MUL_LOHI_I24, |
| 311 | MUL_LOHI_U24, |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 312 | TEXTURE_FETCH, |
Matt Arsenault | 7bee6ac | 2016-12-05 20:23:10 +0000 | [diff] [blame] | 313 | EXPORT, // exp on SI+ |
| 314 | EXPORT_DONE, // exp on SI+ with done bit set |
| 315 | R600_EXPORT, |
Tom Stellard | ff62c35 | 2013-01-23 02:09:03 +0000 | [diff] [blame] | 316 | CONST_ADDRESS, |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 317 | REGISTER_LOAD, |
| 318 | REGISTER_STORE, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 319 | LOAD_INPUT, |
| 320 | SAMPLE, |
| 321 | SAMPLEB, |
| 322 | SAMPLED, |
| 323 | SAMPLEL, |
Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 324 | |
| 325 | // These cvt_f32_ubyte* nodes need to remain consecutive and in order. |
| 326 | CVT_F32_UBYTE0, |
| 327 | CVT_F32_UBYTE1, |
| 328 | CVT_F32_UBYTE2, |
| 329 | CVT_F32_UBYTE3, |
Matt Arsenault | 1f17c66 | 2017-02-22 00:27:34 +0000 | [diff] [blame] | 330 | |
| 331 | // Convert two float 32 numbers into a single register holding two packed f16 |
| 332 | // with round to zero. |
| 333 | CVT_PKRTZ_F16_F32, |
| 334 | |
Matt Arsenault | 86e02ce | 2017-03-15 19:04:26 +0000 | [diff] [blame] | 335 | // Same as the standard node, except the high bits of the resulting integer |
| 336 | // are known 0. |
| 337 | FP_TO_FP16, |
| 338 | |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 339 | /// This node is for VLIW targets and it is used to represent a vector |
| 340 | /// that is stored in consecutive registers with the same channel. |
| 341 | /// For example: |
| 342 | /// |X |Y|Z|W| |
| 343 | /// T0|v.x| | | | |
| 344 | /// T1|v.y| | | | |
| 345 | /// T2|v.z| | | | |
| 346 | /// T3|v.w| | | | |
| 347 | BUILD_VERTICAL_VECTOR, |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 348 | /// Pointer to the start of the shader's constant data. |
| 349 | CONST_DATA_PTR, |
Tom Stellard | fc92e77 | 2015-05-12 14:18:14 +0000 | [diff] [blame] | 350 | SENDMSG, |
Jan Vesely | d48445d | 2017-01-04 18:06:55 +0000 | [diff] [blame] | 351 | SENDMSGHALT, |
Tom Stellard | 2a9d947 | 2015-05-12 15:00:46 +0000 | [diff] [blame] | 352 | INTERP_MOV, |
| 353 | INTERP_P1, |
| 354 | INTERP_P2, |
Tom Stellard | bf3e6e5 | 2016-06-14 20:29:59 +0000 | [diff] [blame] | 355 | PC_ADD_REL_OFFSET, |
Matt Arsenault | 03006fd | 2016-07-19 16:27:56 +0000 | [diff] [blame] | 356 | KILL, |
Jan Vesely | f170504 | 2017-01-20 21:24:26 +0000 | [diff] [blame] | 357 | DUMMY_CHAIN, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 358 | FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE, |
Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 359 | STORE_MSKOR, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 360 | LOAD_CONSTANT, |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 361 | TBUFFER_STORE_FORMAT, |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 362 | ATOMIC_CMP_SWAP, |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 363 | ATOMIC_INC, |
| 364 | ATOMIC_DEC, |
Tom Stellard | 6f9ef14 | 2016-12-20 17:19:44 +0000 | [diff] [blame] | 365 | BUFFER_LOAD, |
| 366 | BUFFER_LOAD_FORMAT, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 367 | LAST_AMDGPU_ISD_NUMBER |
| 368 | }; |
| 369 | |
| 370 | |
| 371 | } // End namespace AMDGPUISD |
| 372 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 373 | } // End namespace llvm |
| 374 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 375 | #endif |