blob: 52b1e18c8a4a3d336418970c51f0096bf116891d [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000012///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000026#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000027#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028#include "llvm/IR/Function.h"
29#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
33#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36#define DEBUG_TYPE "wasm-lower"
37
38WebAssemblyTargetLowering::WebAssemblyTargetLowering(
39 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000040 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000041 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
42
JF Bastien71d29ac2015-08-12 17:53:29 +000043 // Booleans always contain 0 or 1.
44 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000045 // WebAssembly does not produce floating-point exceptions on normal floating
46 // point operations.
47 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000048 // We don't know the microarchitecture here, so just reduce register pressure.
49 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000050 // Tell ISel that we have a stack pointer.
51 setStackPointerRegisterToSaveRestore(
52 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
53 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000054 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
55 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
56 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
57 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000058 if (Subtarget->hasSIMD128()) {
59 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
60 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
61 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
62 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
63 }
JF Bastienb9073fb2015-07-22 21:28:15 +000064 // Compute derived properties from the register classes.
65 computeRegisterProperties(Subtarget->getRegisterInfo());
66
JF Bastienaf111db2015-08-24 22:16:48 +000067 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000068 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000069 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000070 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
71 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000072
Dan Gohman35bfb242015-12-04 23:22:35 +000073 // Take the default expansion for va_arg, va_copy, and va_end. There is no
74 // default action for va_start, so we do that custom.
75 setOperationAction(ISD::VASTART, MVT::Other, Custom);
76 setOperationAction(ISD::VAARG, MVT::Other, Expand);
77 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
78 setOperationAction(ISD::VAEND, MVT::Other, Expand);
79
JF Bastienda06bce2015-08-11 21:02:46 +000080 for (auto T : {MVT::f32, MVT::f64}) {
81 // Don't expand the floating-point types to constant pools.
82 setOperationAction(ISD::ConstantFP, T, Legal);
83 // Expand floating-point comparisons.
84 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
85 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
86 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000087 // Expand floating-point library function operators.
Craig Topperf6d4dc52017-05-30 15:27:55 +000088 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM,
89 ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000090 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000091 // Note supported floating-point library function operators that otherwise
92 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +000093 for (auto Op :
94 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +000095 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +000096 // Support minnan and maxnan, which otherwise default to expand.
97 setOperationAction(ISD::FMINNAN, T, Legal);
98 setOperationAction(ISD::FMAXNAN, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +000099 // WebAssembly currently has no builtin f16 support.
100 setOperationAction(ISD::FP16_TO_FP, T, Expand);
101 setOperationAction(ISD::FP_TO_FP16, T, Expand);
102 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
103 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000104 }
Dan Gohman32907a62015-08-20 22:57:13 +0000105
106 for (auto T : {MVT::i32, MVT::i64}) {
107 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000108 for (auto Op :
Dan Gohman665d7e32016-03-22 18:01:49 +0000109 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
Dan Gohman7a6b9822015-11-29 22:32:02 +0000110 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
111 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
Craig Topper33772c52016-04-28 03:34:31 +0000112 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000113 setOperationAction(Op, T, Expand);
114 }
115 }
116
117 // As a special case, these operators use the type to mean the type to
118 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000119 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000120 if (!Subtarget->hasSignExt()) {
Derek Schuffa519fe52017-09-13 00:29:06 +0000121 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
122 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
123 }
Dan Gohman32907a62015-08-20 22:57:13 +0000124
125 // Dynamic stack allocation: use the default expansion.
126 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
127 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000128 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000129
Derek Schuff9769deb2015-12-11 23:49:46 +0000130 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000131 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000132
Dan Gohman950a13c2015-09-16 16:51:30 +0000133 // Expand these forms; we pattern-match the forms that we can handle in isel.
134 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
135 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
136 setOperationAction(Op, T, Expand);
137
138 // We have custom switch handling.
139 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
140
JF Bastien73ff6af2015-08-31 22:24:11 +0000141 // WebAssembly doesn't have:
142 // - Floating-point extending loads.
143 // - Floating-point truncating stores.
144 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000145 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000146 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
147 for (auto T : MVT::integer_valuetypes())
148 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
149 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000150
151 // Trap lowers to wasm unreachable
152 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000153
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000154 // Exception handling intrinsics
155 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
156
Derek Schuff18ba1922017-08-30 18:07:45 +0000157 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000158}
Dan Gohman10e730a2015-06-29 23:51:55 +0000159
Dan Gohman7b634842015-08-24 18:44:37 +0000160FastISel *WebAssemblyTargetLowering::createFastISel(
161 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
162 return WebAssembly::createFastISel(FuncInfo, LibInfo);
163}
164
JF Bastienaf111db2015-08-24 22:16:48 +0000165bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000166 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000167 // All offsets can be folded.
168 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000169}
170
Dan Gohman7a6b9822015-11-29 22:32:02 +0000171MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000172 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000173 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Derek Schuff3f063292016-02-11 20:57:09 +0000174 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000175
176 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000177 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
178 // the count to be an i32.
179 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000180 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000181 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000182 }
183
Dan Gohmana8483752015-12-10 00:26:26 +0000184 MVT Result = MVT::getIntegerVT(BitWidth);
185 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
186 "Unable to represent scalar shift amount type");
187 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000188}
189
Dan Gohmancdd48b82017-11-28 01:13:40 +0000190// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
191// undefined result on invalid/overflow, to the WebAssembly opcode, which
192// traps on invalid/overflow.
193static MachineBasicBlock *
194LowerFPToInt(
195 MachineInstr &MI,
196 DebugLoc DL,
197 MachineBasicBlock *BB,
198 const TargetInstrInfo &TII,
199 bool IsUnsigned,
200 bool Int64,
201 bool Float64,
202 unsigned LoweredOpcode
203) {
204 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
205
206 unsigned OutReg = MI.getOperand(0).getReg();
207 unsigned InReg = MI.getOperand(1).getReg();
208
209 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
210 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
211 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000212 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000213 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000214 unsigned Eqz = WebAssembly::EQZ_I32;
215 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000216 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
217 int64_t Substitute = IsUnsigned ? 0 : Limit;
218 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000219 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000220 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
221
222 const BasicBlock *LLVM_BB = BB->getBasicBlock();
223 MachineFunction *F = BB->getParent();
224 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
225 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
226 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
227
228 MachineFunction::iterator It = ++BB->getIterator();
229 F->insert(It, FalseMBB);
230 F->insert(It, TrueMBB);
231 F->insert(It, DoneMBB);
232
233 // Transfer the remainder of BB and its successor edges to DoneMBB.
234 DoneMBB->splice(DoneMBB->begin(), BB,
235 std::next(MachineBasicBlock::iterator(MI)),
236 BB->end());
237 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
238
239 BB->addSuccessor(TrueMBB);
240 BB->addSuccessor(FalseMBB);
241 TrueMBB->addSuccessor(DoneMBB);
242 FalseMBB->addSuccessor(DoneMBB);
243
Dan Gohman580c1022017-11-29 20:20:11 +0000244 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000245 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
246 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000247 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
248 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
249 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
250 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000251
252 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000253 // For signed numbers, we can do a single comparison to determine whether
254 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000255 if (IsUnsigned) {
256 Tmp0 = InReg;
257 } else {
258 BuildMI(BB, DL, TII.get(Abs), Tmp0)
259 .addReg(InReg);
260 }
261 BuildMI(BB, DL, TII.get(FConst), Tmp1)
262 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Dan Gohman580c1022017-11-29 20:20:11 +0000263 BuildMI(BB, DL, TII.get(LT), CmpReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000264 .addReg(Tmp0)
265 .addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000266
267 // For unsigned numbers, we have to do a separate comparison with zero.
268 if (IsUnsigned) {
269 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
270 unsigned SecondCmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
271 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
272 BuildMI(BB, DL, TII.get(FConst), Tmp1)
273 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
274 BuildMI(BB, DL, TII.get(GE), SecondCmpReg)
275 .addReg(Tmp0)
276 .addReg(Tmp1);
277 BuildMI(BB, DL, TII.get(And), AndReg)
278 .addReg(CmpReg)
279 .addReg(SecondCmpReg);
280 CmpReg = AndReg;
281 }
282
283 BuildMI(BB, DL, TII.get(Eqz), EqzReg)
284 .addReg(CmpReg);
285
286 // Create the CFG diamond to select between doing the conversion or using
287 // the substitute value.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000288 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF))
289 .addMBB(TrueMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000290 .addReg(EqzReg);
291 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg)
292 .addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000293 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR))
294 .addMBB(DoneMBB);
Dan Gohman580c1022017-11-29 20:20:11 +0000295 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg)
296 .addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000297 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000298 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000299 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000300 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000301 .addMBB(TrueMBB);
302
303 return DoneMBB;
304}
305
306MachineBasicBlock *
307WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
308 MachineInstr &MI,
309 MachineBasicBlock *BB
310) const {
311 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
312 DebugLoc DL = MI.getDebugLoc();
313
314 switch (MI.getOpcode()) {
315 default: llvm_unreachable("Unexpected instr type to insert");
316 case WebAssembly::FP_TO_SINT_I32_F32:
317 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
318 WebAssembly::I32_TRUNC_S_F32);
319 case WebAssembly::FP_TO_UINT_I32_F32:
320 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
321 WebAssembly::I32_TRUNC_U_F32);
322 case WebAssembly::FP_TO_SINT_I64_F32:
323 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
324 WebAssembly::I64_TRUNC_S_F32);
325 case WebAssembly::FP_TO_UINT_I64_F32:
326 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
327 WebAssembly::I64_TRUNC_U_F32);
328 case WebAssembly::FP_TO_SINT_I32_F64:
329 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
330 WebAssembly::I32_TRUNC_S_F64);
331 case WebAssembly::FP_TO_UINT_I32_F64:
332 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
333 WebAssembly::I32_TRUNC_U_F64);
334 case WebAssembly::FP_TO_SINT_I64_F64:
335 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
336 WebAssembly::I64_TRUNC_S_F64);
337 case WebAssembly::FP_TO_UINT_I64_F64:
338 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
339 WebAssembly::I64_TRUNC_U_F64);
340 llvm_unreachable("Unexpected instruction to emit with custom inserter");
341 }
342}
343
Derek Schuff3f063292016-02-11 20:57:09 +0000344const char *WebAssemblyTargetLowering::getTargetNodeName(
345 unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000346 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Derek Schuff3f063292016-02-11 20:57:09 +0000347 case WebAssemblyISD::FIRST_NUMBER:
348 break;
349#define HANDLE_NODETYPE(NODE) \
350 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000351 return "WebAssemblyISD::" #NODE;
352#include "WebAssemblyISD.def"
353#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000354 }
355 return nullptr;
356}
357
Dan Gohmanf19ed562015-11-13 01:42:29 +0000358std::pair<unsigned, const TargetRegisterClass *>
359WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
360 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
361 // First, see if this is a constraint that directly corresponds to a
362 // WebAssembly register class.
363 if (Constraint.size() == 1) {
364 switch (Constraint[0]) {
Derek Schuff3f063292016-02-11 20:57:09 +0000365 case 'r':
366 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
Derek Schuff39bf39f2016-08-02 23:16:09 +0000367 if (Subtarget->hasSIMD128() && VT.isVector()) {
368 if (VT.getSizeInBits() == 128)
369 return std::make_pair(0U, &WebAssembly::V128RegClass);
370 }
Derek Schuff3f063292016-02-11 20:57:09 +0000371 if (VT.isInteger() && !VT.isVector()) {
372 if (VT.getSizeInBits() <= 32)
373 return std::make_pair(0U, &WebAssembly::I32RegClass);
374 if (VT.getSizeInBits() <= 64)
375 return std::make_pair(0U, &WebAssembly::I64RegClass);
376 }
377 break;
378 default:
379 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000380 }
381 }
382
383 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
384}
385
Dan Gohman3192ddf2015-11-19 23:04:59 +0000386bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
387 // Assume ctz is a relatively cheap operation.
388 return true;
389}
390
391bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
392 // Assume clz is a relatively cheap operation.
393 return true;
394}
395
Dan Gohman4b9d7912015-12-15 22:01:29 +0000396bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
397 const AddrMode &AM,
398 Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000399 unsigned AS,
400 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000401 // WebAssembly offsets are added as unsigned without wrapping. The
402 // isLegalAddressingMode gives us no way to determine if wrapping could be
403 // happening, so we approximate this by accepting only non-negative offsets.
Derek Schuff3f063292016-02-11 20:57:09 +0000404 if (AM.BaseOffs < 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000405
406 // WebAssembly has no scale register operands.
Derek Schuff3f063292016-02-11 20:57:09 +0000407 if (AM.Scale != 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000408
409 // Everything else is legal.
410 return true;
411}
412
Dan Gohmanbb372242016-01-26 03:39:31 +0000413bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000414 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000415 // WebAssembly supports unaligned accesses, though it should be declared
416 // with the p2align attribute on loads and stores which do so, and there
417 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000418 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000419 // of constants, etc.), WebAssembly implementations will either want the
420 // unaligned access or they'll split anyway.
Derek Schuff3f063292016-02-11 20:57:09 +0000421 if (Fast) *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000422 return true;
423}
424
Reid Klecknerb5180542017-03-21 16:57:19 +0000425bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
426 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000427 // The current thinking is that wasm engines will perform this optimization,
428 // so we can save on code size.
429 return true;
430}
431
Dan Gohman10e730a2015-06-29 23:51:55 +0000432//===----------------------------------------------------------------------===//
433// WebAssembly Lowering private implementation.
434//===----------------------------------------------------------------------===//
435
436//===----------------------------------------------------------------------===//
437// Lowering Code
438//===----------------------------------------------------------------------===//
439
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000440static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000441 MachineFunction &MF = DAG.getMachineFunction();
442 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000443 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000444}
445
Dan Gohman85dbdda2015-12-04 17:16:07 +0000446// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000447static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000448 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000449 // conventions. We don't yet have a way to annotate calls with properties like
450 // "cold", and we don't have any call-clobbered registers, so these are mostly
451 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000452 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000453 CallConv == CallingConv::Cold ||
454 CallConv == CallingConv::PreserveMost ||
455 CallConv == CallingConv::PreserveAll ||
456 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000457}
458
Derek Schuff3f063292016-02-11 20:57:09 +0000459SDValue WebAssemblyTargetLowering::LowerCall(
460 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000461 SelectionDAG &DAG = CLI.DAG;
462 SDLoc DL = CLI.DL;
463 SDValue Chain = CLI.Chain;
464 SDValue Callee = CLI.Callee;
465 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000466 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000467
468 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000469 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000470 fail(DL, DAG,
471 "WebAssembly doesn't support language-specific or target-specific "
472 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000473 if (CLI.IsPatchPoint)
474 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
475
Dan Gohman9cc692b2015-10-02 20:54:23 +0000476 // WebAssembly doesn't currently support explicit tail calls. If they are
477 // required, fail. Otherwise, just disable them.
478 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
479 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000480 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000481 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
482 CLI.IsTailCall = false;
483
JF Bastiend8a9d662015-08-24 21:59:51 +0000484 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000485 if (Ins.size() > 1)
486 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
487
Dan Gohman2d822e72015-12-04 17:12:52 +0000488 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000489 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
490 for (unsigned i = 0; i < Outs.size(); ++i) {
491 const ISD::OutputArg &Out = Outs[i];
492 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000493 if (Out.Flags.isNest())
494 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000495 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000496 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000497 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000498 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000499 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000500 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000501 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000502 auto &MFI = MF.getFrameInfo();
503 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
504 Out.Flags.getByValAlign(),
505 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000506 SDValue SizeNode =
507 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000508 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000509 Chain = DAG.getMemcpy(
510 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000511 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000512 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
513 OutVal = FINode;
514 }
Dan Gohman2d822e72015-12-04 17:12:52 +0000515 }
516
JF Bastiend8a9d662015-08-24 21:59:51 +0000517 bool IsVarArg = CLI.IsVarArg;
Dan Gohman35bfb242015-12-04 23:22:35 +0000518 unsigned NumFixedArgs = CLI.NumFixedArgs;
Derek Schuff992d83f2016-02-10 20:14:15 +0000519
520 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000521
JF Bastiend8a9d662015-08-24 21:59:51 +0000522 // Analyze operands of the call, assigning locations to each operand.
523 SmallVector<CCValAssign, 16> ArgLocs;
524 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000525
Dan Gohman35bfb242015-12-04 23:22:35 +0000526 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000527 // Outgoing non-fixed arguments are placed in a buffer. First
528 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000529 for (SDValue Arg :
530 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
531 EVT VT = Arg.getValueType();
532 assert(VT != MVT::iPTR && "Legalized args should be concrete");
533 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000534 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
535 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000536 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
537 Offset, VT.getSimpleVT(),
538 CCValAssign::Full));
539 }
540 }
541
542 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
543
Derek Schuff27501e22016-02-10 19:51:04 +0000544 SDValue FINode;
545 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000546 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000547 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000548 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
549 Layout.getStackAlignment(),
550 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000551 unsigned ValNo = 0;
552 SmallVector<SDValue, 8> Chains;
553 for (SDValue Arg :
554 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
555 assert(ArgLocs[ValNo].getValNo() == ValNo &&
556 "ArgLocs should remain in order and only hold varargs args");
557 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000558 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000559 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000560 DAG.getConstant(Offset, DL, PtrVT));
Derek Schuff27501e22016-02-10 19:51:04 +0000561 Chains.push_back(DAG.getStore(
562 Chain, DL, Arg, Add,
Derek Schuff1a946e42016-07-15 19:35:43 +0000563 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000564 }
565 if (!Chains.empty())
566 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000567 } else if (IsVarArg) {
568 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000569 }
570
571 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000572 SmallVector<SDValue, 16> Ops;
573 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000574 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000575
576 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
577 // isn't reliable.
578 Ops.append(OutVals.begin(),
579 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000580 // Add a pointer to the vararg buffer.
581 if (IsVarArg) Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000582
Derek Schuff27501e22016-02-10 19:51:04 +0000583 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000584 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000585 assert(!In.Flags.isByVal() && "byval is not valid for return values");
586 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000587 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000588 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000589 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000590 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000591 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000592 fail(DL, DAG,
593 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000594 // Ignore In.getOrigAlign() because all our arguments are passed in
595 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000596 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000597 }
Derek Schuff27501e22016-02-10 19:51:04 +0000598 InTys.push_back(MVT::Other);
599 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000600 SDValue Res =
601 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000602 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000603 if (Ins.empty()) {
604 Chain = Res;
605 } else {
606 InVals.push_back(Res);
607 Chain = Res.getValue(1);
608 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000609
JF Bastiend8a9d662015-08-24 21:59:51 +0000610 return Chain;
611}
612
JF Bastienb9073fb2015-07-22 21:28:15 +0000613bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000614 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
615 const SmallVectorImpl<ISD::OutputArg> &Outs,
616 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000617 // WebAssembly can't currently handle returning tuples.
618 return Outs.size() <= 1;
619}
620
621SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000622 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000623 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000624 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000625 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000626 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000627 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000628 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
629
JF Bastien600aee92015-07-31 17:53:38 +0000630 SmallVector<SDValue, 4> RetOps(1, Chain);
631 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000632 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000633
Dan Gohman754cd112015-11-11 01:33:02 +0000634 // Record the number and types of the return values.
635 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000636 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
637 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000638 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000639 if (Out.Flags.isInAlloca())
640 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000641 if (Out.Flags.isInConsecutiveRegs())
642 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
643 if (Out.Flags.isInConsecutiveRegsLast())
644 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000645 }
646
JF Bastienb9073fb2015-07-22 21:28:15 +0000647 return Chain;
648}
649
650SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000651 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000652 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
653 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000654 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000655 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000656
Dan Gohman2726b882016-10-06 22:29:32 +0000657 MachineFunction &MF = DAG.getMachineFunction();
658 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
659
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000660 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
661 // of the incoming values before they're represented by virtual registers.
662 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
663
JF Bastien600aee92015-07-31 17:53:38 +0000664 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000665 if (In.Flags.isInAlloca())
666 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
667 if (In.Flags.isNest())
668 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000669 if (In.Flags.isInConsecutiveRegs())
670 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
671 if (In.Flags.isInConsecutiveRegsLast())
672 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000673 // Ignore In.getOrigAlign() because all our arguments are passed in
674 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000675 InVals.push_back(
676 In.Used
677 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000678 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000679 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000680
681 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000682 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000683 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000684
Derek Schuff27501e22016-02-10 19:51:04 +0000685 // Varargs are copied into a buffer allocated by the caller, and a pointer to
686 // the buffer is passed as an argument.
687 if (IsVarArg) {
688 MVT PtrVT = getPointerTy(MF.getDataLayout());
689 unsigned VarargVreg =
690 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
691 MFI->setVarargBufferVreg(VarargVreg);
692 Chain = DAG.getCopyToReg(
693 Chain, DL, VarargVreg,
694 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
695 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
696 MFI->addParam(PtrVT);
697 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000698
Dan Gohman2726b882016-10-06 22:29:32 +0000699 // Record the number and types of results.
700 SmallVector<MVT, 4> Params;
701 SmallVector<MVT, 4> Results;
David Blaikie21109242017-12-15 23:52:06 +0000702 ComputeSignatureVTs(MF.getFunction(), DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000703 for (MVT VT : Results)
704 MFI->addResult(VT);
705
JF Bastienb9073fb2015-07-22 21:28:15 +0000706 return Chain;
707}
708
Dan Gohman10e730a2015-06-29 23:51:55 +0000709//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000710// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000711//===----------------------------------------------------------------------===//
712
JF Bastienaf111db2015-08-24 22:16:48 +0000713SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
714 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000715 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000716 switch (Op.getOpcode()) {
Derek Schuff3f063292016-02-11 20:57:09 +0000717 default:
718 llvm_unreachable("unimplemented operation lowering");
719 return SDValue();
720 case ISD::FrameIndex:
721 return LowerFrameIndex(Op, DAG);
722 case ISD::GlobalAddress:
723 return LowerGlobalAddress(Op, DAG);
724 case ISD::ExternalSymbol:
725 return LowerExternalSymbol(Op, DAG);
726 case ISD::JumpTable:
727 return LowerJumpTable(Op, DAG);
728 case ISD::BR_JT:
729 return LowerBR_JT(Op, DAG);
730 case ISD::VASTART:
731 return LowerVASTART(Op, DAG);
Derek Schuff51699a82016-02-12 22:56:03 +0000732 case ISD::BlockAddress:
733 case ISD::BRIND:
734 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
735 return SDValue();
736 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
737 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
738 return SDValue();
Dan Gohman94c65662016-02-16 23:48:04 +0000739 case ISD::FRAMEADDR:
740 return LowerFRAMEADDR(Op, DAG);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000741 case ISD::CopyToReg:
742 return LowerCopyToReg(Op, DAG);
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000743 case ISD::INTRINSIC_WO_CHAIN:
744 return LowerINTRINSIC_WO_CHAIN(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000745 }
746}
747
Derek Schuffaadc89c2016-02-16 18:18:36 +0000748SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
749 SelectionDAG &DAG) const {
750 SDValue Src = Op.getOperand(2);
751 if (isa<FrameIndexSDNode>(Src.getNode())) {
752 // CopyToReg nodes don't support FrameIndex operands. Other targets select
753 // the FI to some LEA-like instruction, but since we don't have that, we
754 // need to insert some kind of instruction that can take an FI operand and
755 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
756 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000757 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000758 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000759 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000760 EVT VT = Src.getValueType();
761 SDValue Copy(
Dan Gohman4fc4e422016-10-24 19:49:43 +0000762 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
763 : WebAssembly::COPY_I64,
Derek Schuffaadc89c2016-02-16 18:18:36 +0000764 DL, VT, Src),
765 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000766 return Op.getNode()->getNumValues() == 1
767 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
768 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
769 ? Op.getOperand(3)
770 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000771 }
772 return SDValue();
773}
774
Derek Schuff9769deb2015-12-11 23:49:46 +0000775SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
776 SelectionDAG &DAG) const {
777 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
778 return DAG.getTargetFrameIndex(FI, Op.getValueType());
779}
780
Dan Gohman94c65662016-02-16 23:48:04 +0000781SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
782 SelectionDAG &DAG) const {
783 // Non-zero depths are not supported by WebAssembly currently. Use the
784 // legalizer's default expansion, which is to return 0 (what this function is
785 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000786 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000787 return SDValue();
788
Matthias Braun941a7052016-07-28 18:40:00 +0000789 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000790 EVT VT = Op.getValueType();
791 unsigned FP =
792 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
793 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
794}
795
JF Bastienaf111db2015-08-24 22:16:48 +0000796SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
797 SelectionDAG &DAG) const {
798 SDLoc DL(Op);
799 const auto *GA = cast<GlobalAddressSDNode>(Op);
800 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000801 assert(GA->getTargetFlags() == 0 &&
802 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000803 if (GA->getAddressSpace() != 0)
804 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000805 return DAG.getNode(
806 WebAssemblyISD::Wrapper, DL, VT,
807 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000808}
809
Derek Schuff3f063292016-02-11 20:57:09 +0000810SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
811 SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000812 SDLoc DL(Op);
813 const auto *ES = cast<ExternalSymbolSDNode>(Op);
814 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000815 assert(ES->getTargetFlags() == 0 &&
816 "Unexpected target flags on generic ExternalSymbolSDNode");
817 // Set the TargetFlags to 0x1 which indicates that this is a "function"
818 // symbol rather than a data symbol. We do this unconditionally even though
819 // we don't know anything about the symbol other than its name, because all
820 // external symbols used in target-independent SelectionDAG code are for
821 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000822 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000823 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
824 /*TargetFlags=*/0x1));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000825}
826
Dan Gohman950a13c2015-09-16 16:51:30 +0000827SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
828 SelectionDAG &DAG) const {
829 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000830 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000831 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000832 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
833 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
834 JT->getTargetFlags());
835}
836
837SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
838 SelectionDAG &DAG) const {
839 SDLoc DL(Op);
840 SDValue Chain = Op.getOperand(0);
841 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
842 SDValue Index = Op.getOperand(2);
843 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
844
845 SmallVector<SDValue, 8> Ops;
846 Ops.push_back(Chain);
847 Ops.push_back(Index);
848
849 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
850 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
851
Dan Gohman14026062016-03-08 03:18:12 +0000852 // Add an operand for each case.
853 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
854
Dan Gohman950a13c2015-09-16 16:51:30 +0000855 // TODO: For now, we just pick something arbitrary for a default case for now.
856 // We really want to sniff out the guard and put in the real default case (and
857 // delete the guard).
858 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
859
Dan Gohman14026062016-03-08 03:18:12 +0000860 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000861}
862
Dan Gohman35bfb242015-12-04 23:22:35 +0000863SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
864 SelectionDAG &DAG) const {
865 SDLoc DL(Op);
866 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
867
Derek Schuff27501e22016-02-10 19:51:04 +0000868 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000869 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000870
871 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
872 MFI->getVarargBufferVreg(), PtrVT);
873 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000874 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000875}
876
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000877SDValue
878WebAssemblyTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
879 SelectionDAG &DAG) const {
880 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
881 SDLoc DL(Op);
882 switch (IntNo) {
883 default:
884 return {}; // Don't custom lower most intrinsics.
885
886 case Intrinsic::wasm_lsda:
887 // TODO For now, just return 0 not to crash
888 return DAG.getConstant(0, DL, Op.getValueType());
889 }
890}
891
Dan Gohman10e730a2015-06-29 23:51:55 +0000892//===----------------------------------------------------------------------===//
893// WebAssembly Optimization Hooks
894//===----------------------------------------------------------------------===//