blob: fffacffa622ba08bdefb59f9b4383f4ff3bf1d29 [file] [log] [blame]
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001//===-- HexagonISelLowering.cpp - Hexagon DAG Lowering Implementation -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Hexagon uses to lower LLVM code
11// into a selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "HexagonISelLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000016#include "Hexagon.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000017#include "HexagonMachineFunctionInfo.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000018#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000019#include "HexagonSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "HexagonTargetMachine.h"
21#include "HexagonTargetObjectFile.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000022#include "llvm/ADT/APInt.h"
23#include "llvm/ADT/ArrayRef.h"
24#include "llvm/ADT/SmallVector.h"
Sid Manning9ad0f022018-09-07 13:36:21 +000025#include "llvm/ADT/StringSwitch.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000026#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000029#include "llvm/CodeGen/MachineMemOperand.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000031#include "llvm/CodeGen/RuntimeLibcalls.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000032#include "llvm/CodeGen/SelectionDAG.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000033#include "llvm/CodeGen/TargetCallingConv.h"
Craig Topper2fa14362018-03-29 17:21:10 +000034#include "llvm/CodeGen/ValueTypes.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000035#include "llvm/IR/BasicBlock.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000037#include "llvm/IR/DataLayout.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/DerivedTypes.h"
39#include "llvm/IR/Function.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000040#include "llvm/IR/GlobalValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000041#include "llvm/IR/InlineAsm.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000042#include "llvm/IR/Instructions.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000043#include "llvm/IR/Intrinsics.h"
Krzysztof Parzyszekdc7a5572018-03-29 13:52:46 +000044#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000045#include "llvm/IR/Module.h"
46#include "llvm/IR/Type.h"
47#include "llvm/IR/Value.h"
48#include "llvm/MC/MCRegisterInfo.h"
49#include "llvm/Support/Casting.h"
50#include "llvm/Support/CodeGen.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000051#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000052#include "llvm/Support/Debug.h"
53#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000054#include "llvm/Support/MathExtras.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000055#include "llvm/Support/raw_ostream.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000056#include "llvm/Target/TargetMachine.h"
57#include <algorithm>
58#include <cassert>
59#include <cstddef>
60#include <cstdint>
61#include <limits>
62#include <utility>
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000063
Craig Topperb25fda92012-03-17 18:46:09 +000064using namespace llvm;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000065
Chandler Carruthe96dd892014-04-21 22:55:11 +000066#define DEBUG_TYPE "hexagon-lowering"
67
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +000068static cl::opt<bool> EmitJumpTables("hexagon-emit-jump-tables",
69 cl::init(true), cl::Hidden,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000070 cl::desc("Control jump table emission on Hexagon target"));
71
72static cl::opt<bool> EnableHexSDNodeSched("enable-hexagon-sdnode-sched",
73 cl::Hidden, cl::ZeroOrMore, cl::init(false),
74 cl::desc("Enable Hexagon SDNode scheduling"));
75
76static cl::opt<bool> EnableFastMath("ffast-math",
77 cl::Hidden, cl::ZeroOrMore, cl::init(false),
78 cl::desc("Enable Fast Math processing"));
79
80static cl::opt<int> MinimumJumpTables("minimum-jump-tables",
81 cl::Hidden, cl::ZeroOrMore, cl::init(5),
82 cl::desc("Set minimum jump tables"));
83
84static cl::opt<int> MaxStoresPerMemcpyCL("max-store-memcpy",
85 cl::Hidden, cl::ZeroOrMore, cl::init(6),
86 cl::desc("Max #stores to inline memcpy"));
87
88static cl::opt<int> MaxStoresPerMemcpyOptSizeCL("max-store-memcpy-Os",
89 cl::Hidden, cl::ZeroOrMore, cl::init(4),
90 cl::desc("Max #stores to inline memcpy"));
91
92static cl::opt<int> MaxStoresPerMemmoveCL("max-store-memmove",
93 cl::Hidden, cl::ZeroOrMore, cl::init(6),
94 cl::desc("Max #stores to inline memmove"));
95
96static cl::opt<int> MaxStoresPerMemmoveOptSizeCL("max-store-memmove-Os",
97 cl::Hidden, cl::ZeroOrMore, cl::init(4),
98 cl::desc("Max #stores to inline memmove"));
99
100static cl::opt<int> MaxStoresPerMemsetCL("max-store-memset",
101 cl::Hidden, cl::ZeroOrMore, cl::init(8),
102 cl::desc("Max #stores to inline memset"));
103
104static cl::opt<int> MaxStoresPerMemsetOptSizeCL("max-store-memset-Os",
105 cl::Hidden, cl::ZeroOrMore, cl::init(4),
106 cl::desc("Max #stores to inline memset"));
107
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +0000108static cl::opt<bool> AlignLoads("hexagon-align-loads",
109 cl::Hidden, cl::init(false),
110 cl::desc("Rewrite unaligned loads as a pair of aligned loads"));
111
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000112
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000113namespace {
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000114
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +0000115 class HexagonCCState : public CCState {
Krzysztof Parzyszek18e0d2a2018-02-15 15:47:53 +0000116 unsigned NumNamedVarArgParams = 0;
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000117
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +0000118 public:
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000119 HexagonCCState(CallingConv::ID CC, bool IsVarArg, MachineFunction &MF,
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +0000120 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
Krzysztof Parzyszeke0d7de72018-02-15 17:20:07 +0000121 unsigned NumNamedArgs)
122 : CCState(CC, IsVarArg, MF, locs, C),
123 NumNamedVarArgParams(NumNamedArgs) {}
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +0000124 unsigned getNumNamedVarArgParams() const { return NumNamedVarArgParams; }
125 };
126
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000127} // end anonymous namespace
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000128
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000129
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000130// Implement calling convention for Hexagon.
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000131
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000132static bool CC_SkipOdd(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
133 CCValAssign::LocInfo &LocInfo,
134 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
135 static const MCPhysReg ArgRegs[] = {
136 Hexagon::R0, Hexagon::R1, Hexagon::R2,
137 Hexagon::R3, Hexagon::R4, Hexagon::R5
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000138 };
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000139 const unsigned NumArgRegs = array_lengthof(ArgRegs);
140 unsigned RegNum = State.getFirstUnallocated(ArgRegs);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000141
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000142 // RegNum is an index into ArgRegs: skip a register if RegNum is odd.
143 if (RegNum != NumArgRegs && RegNum % 2 == 1)
144 State.AllocateReg(ArgRegs[RegNum]);
145
146 // Always return false here, as this function only makes sure that the first
147 // unallocated register has an even register number and does not actually
148 // allocate a register for the current argument.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000149 return false;
150}
151
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000152#include "HexagonGenCallingConv.inc"
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000153
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000154
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000155SDValue
156HexagonTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG)
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000157 const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000158 return SDValue();
159}
160
161/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
162/// by "Src" to address "Dst" of size "Size". Alignment information is
163/// specified by the specific parameter attribute. The copy will be passed as
164/// a byval function parameter. Sometimes what we are copying is the end of a
165/// larger object, the part that does not fit in registers.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000166static SDValue CreateCopyOfByValArgument(SDValue Src, SDValue Dst,
167 SDValue Chain, ISD::ArgFlagsTy Flags,
168 SelectionDAG &DAG, const SDLoc &dl) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000169 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000170 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
171 /*isVolatile=*/false, /*AlwaysInline=*/false,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000172 /*isTailCall=*/false,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000173 MachinePointerInfo(), MachinePointerInfo());
174}
175
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000176bool
177HexagonTargetLowering::CanLowerReturn(
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000178 CallingConv::ID CallConv, MachineFunction &MF, bool IsVarArg,
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000179 const SmallVectorImpl<ISD::OutputArg> &Outs,
180 LLVMContext &Context) const {
181 SmallVector<CCValAssign, 16> RVLocs;
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000182 CCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
183
184 if (MF.getSubtarget<HexagonSubtarget>().useHVXOps())
185 return CCInfo.CheckReturn(Outs, RetCC_Hexagon_HVX);
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000186 return CCInfo.CheckReturn(Outs, RetCC_Hexagon);
187}
188
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000189// LowerReturn - Lower ISD::RET. If a struct is larger than 8 bytes and is
190// passed by value, the function prototype is modified to return void and
191// the value is stored in memory pointed by a pointer passed by caller.
192SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000193HexagonTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000194 bool IsVarArg,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000195 const SmallVectorImpl<ISD::OutputArg> &Outs,
196 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000197 const SDLoc &dl, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000198 // CCValAssign - represent the assignment of the return value to locations.
199 SmallVector<CCValAssign, 16> RVLocs;
200
201 // CCState - Info about the registers and stack slot.
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000202 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
Eric Christopherb5217502014-08-06 18:45:26 +0000203 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000204
205 // Analyze return values of ISD::RET
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000206 if (Subtarget.useHVXOps())
207 CCInfo.AnalyzeReturn(Outs, RetCC_Hexagon_HVX);
208 else
209 CCInfo.AnalyzeReturn(Outs, RetCC_Hexagon);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000210
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000211 SDValue Flag;
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000212 SmallVector<SDValue, 4> RetOps(1, Chain);
213
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000214 // Copy the result values into the output registers.
215 for (unsigned i = 0; i != RVLocs.size(); ++i) {
216 CCValAssign &VA = RVLocs[i];
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000217
218 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
219
220 // Guarantee that all emitted copies are stuck together with flags.
221 Flag = Chain.getValue(1);
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000222 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000223 }
224
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000225 RetOps[0] = Chain; // Update chain.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000226
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000227 // Add the flag if we have it.
228 if (Flag.getNode())
229 RetOps.push_back(Flag);
230
Craig Topper48d114b2014-04-26 18:35:24 +0000231 return DAG.getNode(HexagonISD::RET_FLAG, dl, MVT::Other, RetOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000232}
233
Matt Arsenault31380752017-04-18 21:16:46 +0000234bool HexagonTargetLowering::mayBeEmittedAsTailCall(const CallInst *CI) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000235 // If either no tail call or told not to tail call at all, don't.
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000236 auto Attr =
237 CI->getParent()->getParent()->getFnAttribute("disable-tail-calls");
238 if (!CI->isTailCall() || Attr.getValueAsString() == "true")
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000239 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000240
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000241 return true;
242}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000243
Sid Manning9ad0f022018-09-07 13:36:21 +0000244unsigned HexagonTargetLowering::getRegisterByName(const char* RegName, EVT VT,
245 SelectionDAG &DAG) const {
246 // Just support r19, the linux kernel uses it.
247 unsigned Reg = StringSwitch<unsigned>(RegName)
248 .Case("r19", Hexagon::R19)
249 .Default(0);
250 if (Reg)
251 return Reg;
252
253 report_fatal_error("Invalid register name global variable");
254}
255
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000256/// LowerCallResult - Lower the result values of an ISD::CALL into the
257/// appropriate copies out of appropriate physical registers. This assumes that
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000258/// Chain/Glue are the input chain/glue to use, and that TheCall is the call
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000259/// being lowered. Returns a SDNode with the same number of values as the
260/// ISD::CALL.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000261SDValue HexagonTargetLowering::LowerCallResult(
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000262 SDValue Chain, SDValue Glue, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000263 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
264 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
265 const SmallVectorImpl<SDValue> &OutVals, SDValue Callee) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000266 // Assign locations to each value returned by this call.
267 SmallVector<CCValAssign, 16> RVLocs;
268
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000269 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
Eric Christopherb5217502014-08-06 18:45:26 +0000270 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000271
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000272 if (Subtarget.useHVXOps())
273 CCInfo.AnalyzeCallResult(Ins, RetCC_Hexagon_HVX);
274 else
275 CCInfo.AnalyzeCallResult(Ins, RetCC_Hexagon);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000276
277 // Copy all of the result registers out of their specified physreg.
278 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000279 SDValue RetVal;
280 if (RVLocs[i].getValVT() == MVT::i1) {
281 // Return values of type MVT::i1 require special handling. The reason
282 // is that MVT::i1 is associated with the PredRegs register class, but
283 // values of that type are still returned in R0. Generate an explicit
284 // copy into a predicate register from R0, and treat the value of the
285 // predicate register as the call result.
286 auto &MRI = DAG.getMachineFunction().getRegInfo();
287 SDValue FR0 = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000288 MVT::i32, Glue);
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000289 // FR0 = (Value, Chain, Glue)
290 unsigned PredR = MRI.createVirtualRegister(&Hexagon::PredRegsRegClass);
291 SDValue TPR = DAG.getCopyToReg(FR0.getValue(1), dl, PredR,
292 FR0.getValue(0), FR0.getValue(2));
293 // TPR = (Chain, Glue)
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000294 // Don't glue this CopyFromReg, because it copies from a virtual
295 // register. If it is glued to the call, InstrEmitter will add it
296 // as an implicit def to the call (EmitMachineNode).
297 RetVal = DAG.getCopyFromReg(TPR.getValue(0), dl, PredR, MVT::i1);
298 Glue = TPR.getValue(1);
Krzysztof Parzyszek6f06b6e2017-10-23 19:35:25 +0000299 Chain = TPR.getValue(0);
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000300 } else {
301 RetVal = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000302 RVLocs[i].getValVT(), Glue);
303 Glue = RetVal.getValue(2);
Krzysztof Parzyszek6f06b6e2017-10-23 19:35:25 +0000304 Chain = RetVal.getValue(1);
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000305 }
306 InVals.push_back(RetVal.getValue(0));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000307 }
308
309 return Chain;
310}
311
312/// LowerCall - Functions arguments are copied from virtual regs to
313/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
314SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000315HexagonTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000316 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000317 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +0000318 SDLoc &dl = CLI.DL;
319 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
320 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
321 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000322 SDValue Chain = CLI.Chain;
323 SDValue Callee = CLI.Callee;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000324 CallingConv::ID CallConv = CLI.CallConv;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000325 bool IsVarArg = CLI.IsVarArg;
326 bool DoesNotReturn = CLI.DoesNotReturn;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000327
Krzysztof Parzyszeke0d7de72018-02-15 17:20:07 +0000328 bool IsStructRet = Outs.empty() ? false : Outs[0].Flags.isSRet();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000329 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszekf67cd822017-07-11 17:11:54 +0000330 MachineFrameInfo &MFI = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +0000331 auto PtrVT = getPointerTy(MF.getDataLayout());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000332
Krzysztof Parzyszeke0d7de72018-02-15 17:20:07 +0000333 unsigned NumParams = CLI.CS.getInstruction()
334 ? CLI.CS.getFunctionType()->getNumParams()
335 : 0;
336 if (GlobalAddressSDNode *GAN = dyn_cast<GlobalAddressSDNode>(Callee))
337 Callee = DAG.getTargetGlobalAddress(GAN->getGlobal(), dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000338
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000339 // Analyze operands of the call, assigning locations to each operand.
340 SmallVector<CCValAssign, 16> ArgLocs;
Krzysztof Parzyszek18e0d2a2018-02-15 15:47:53 +0000341 HexagonCCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext(),
Krzysztof Parzyszeke0d7de72018-02-15 17:20:07 +0000342 NumParams);
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000343
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000344 if (Subtarget.useHVXOps())
345 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon_HVX);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000346 else
347 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon);
348
Matthias Braunf1caa282017-12-15 22:22:58 +0000349 auto Attr = MF.getFunction().getFnAttribute("disable-tail-calls");
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000350 if (Attr.getValueAsString() == "true")
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000351 CLI.IsTailCall = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000352
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000353 if (CLI.IsTailCall) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000354 bool StructAttrFlag = MF.getFunction().hasStructRetAttr();
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000355 CLI.IsTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
356 IsVarArg, IsStructRet, StructAttrFlag, Outs,
357 OutVals, Ins, DAG);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000358 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000359 CCValAssign &VA = ArgLocs[i];
360 if (VA.isMemLoc()) {
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000361 CLI.IsTailCall = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000362 break;
363 }
364 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000365 LLVM_DEBUG(dbgs() << (CLI.IsTailCall ? "Eligible for Tail Call\n"
366 : "Argument must be passed on stack. "
367 "Not eligible for Tail Call\n"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000368 }
369 // Get a count of how many bytes are to be pushed on the stack.
370 unsigned NumBytes = CCInfo.getNextStackOffset();
371 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
372 SmallVector<SDValue, 8> MemOpChains;
373
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000374 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +0000375 SDValue StackPtr =
376 DAG.getCopyFromReg(Chain, dl, HRI.getStackRegister(), PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000377
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000378 bool NeedsArgAlign = false;
379 unsigned LargestAlignSeen = 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000380 // Walk the register/memloc assignments, inserting copies/loads.
381 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
382 CCValAssign &VA = ArgLocs[i];
383 SDValue Arg = OutVals[i];
384 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000385 // Record if we need > 8 byte alignment on an argument.
Krzysztof Parzyszekac1966e2017-11-27 18:12:16 +0000386 bool ArgAlign = Subtarget.isHVXVectorType(VA.getValVT());
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000387 NeedsArgAlign |= ArgAlign;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000388
389 // Promote the value if needed.
390 switch (VA.getLocInfo()) {
391 default:
Krzysztof Parzyszek8f6b0c82017-12-20 14:44:05 +0000392 // Loc info must be one of Full, BCvt, SExt, ZExt, or AExt.
Craig Toppere55c5562012-02-07 02:50:20 +0000393 llvm_unreachable("Unknown loc info!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000394 case CCValAssign::Full:
395 break;
Krzysztof Parzyszek8f6b0c82017-12-20 14:44:05 +0000396 case CCValAssign::BCvt:
397 Arg = DAG.getBitcast(VA.getLocVT(), Arg);
398 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000399 case CCValAssign::SExt:
400 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
401 break;
402 case CCValAssign::ZExt:
403 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
404 break;
405 case CCValAssign::AExt:
406 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
407 break;
408 }
409
410 if (VA.isMemLoc()) {
411 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000412 SDValue MemAddr = DAG.getConstant(LocMemOffset, dl,
413 StackPtr.getValueType());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000414 MemAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, MemAddr);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000415 if (ArgAlign)
416 LargestAlignSeen = std::max(LargestAlignSeen,
417 VA.getLocVT().getStoreSizeInBits() >> 3);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000418 if (Flags.isByVal()) {
419 // The argument is a struct passed by value. According to LLVM, "Arg"
Fangrui Song956ee792018-03-30 22:22:31 +0000420 // is a pointer.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000421 MemOpChains.push_back(CreateCopyOfByValArgument(Arg, MemAddr, Chain,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000422 Flags, DAG, dl));
423 } else {
Alex Lorenze40c8a22015-08-11 23:09:45 +0000424 MachinePointerInfo LocPI = MachinePointerInfo::getStack(
425 DAG.getMachineFunction(), LocMemOffset);
Justin Lebar9c375812016-07-15 18:27:10 +0000426 SDValue S = DAG.getStore(Chain, dl, Arg, MemAddr, LocPI);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000427 MemOpChains.push_back(S);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000428 }
429 continue;
430 }
431
432 // Arguments that can be passed on register must be kept at RegsToPass
433 // vector.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000434 if (VA.isRegLoc())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000435 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000436 }
437
Krzysztof Parzyszekd8b780d2018-06-20 13:56:09 +0000438 if (NeedsArgAlign && Subtarget.hasV60Ops()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000439 LLVM_DEBUG(dbgs() << "Function needs byte stack align due to call args\n");
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000440 unsigned VecAlign = HRI.getSpillAlignment(Hexagon::HvxVRRegClass);
441 LargestAlignSeen = std::max(LargestAlignSeen, VecAlign);
Matthias Braun941a7052016-07-28 18:40:00 +0000442 MFI.ensureMaxAlignment(LargestAlignSeen);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000443 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000444 // Transform all store nodes into one single node because all store
445 // nodes are independent of each other.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000446 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000447 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000448
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000449 SDValue Glue;
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000450 if (!CLI.IsTailCall) {
Serge Pavlovd526b132017-05-09 13:35:13 +0000451 Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl);
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000452 Glue = Chain.getValue(1);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000453 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000454
455 // Build a sequence of copy-to-reg nodes chained together with token
456 // chain and flag operands which copy the outgoing args into registers.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000457 // The Glue is necessary since all emitted instructions must be
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000458 // stuck together.
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000459 if (!CLI.IsTailCall) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000460 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
461 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000462 RegsToPass[i].second, Glue);
463 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000464 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000465 } else {
466 // For tail calls lower the arguments to the 'real' stack slot.
467 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000468 // Force all the incoming stack arguments to be loaded from the stack
469 // before any new outgoing arguments are stored to the stack, because the
470 // outgoing stack slots may alias the incoming argument stack slots, and
471 // the alias isn't otherwise explicit. This is slightly more conservative
472 // than necessary, because it means that each store effectively depends
473 // on every argument instead of just those arguments it would clobber.
474 //
Benjamin Kramerbde91762012-06-02 10:20:22 +0000475 // Do not flag preceding copytoreg stuff together with the following stuff.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000476 Glue = SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000477 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
478 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000479 RegsToPass[i].second, Glue);
480 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000481 }
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000482 Glue = SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000483 }
484
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000485 bool LongCalls = MF.getSubtarget<HexagonSubtarget>().useLongCalls();
486 unsigned Flags = LongCalls ? HexagonII::HMOTF_ConstExtended : 0;
487
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000488 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
489 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
490 // node so that legalize doesn't hack it.
Tobias Edler von Kochb51460c2015-12-16 17:29:37 +0000491 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000492 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, PtrVT, 0, Flags);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000493 } else if (ExternalSymbolSDNode *S =
494 dyn_cast<ExternalSymbolSDNode>(Callee)) {
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000495 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), PtrVT, Flags);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000496 }
497
498 // Returns a chain & a flag for retval copy to use.
499 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
500 SmallVector<SDValue, 8> Ops;
501 Ops.push_back(Chain);
502 Ops.push_back(Callee);
503
504 // Add argument registers to the end of the list so that they are
505 // known live into the call.
506 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
507 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
508 RegsToPass[i].second.getValueType()));
509 }
510
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000511 const uint32_t *Mask = HRI.getCallPreservedMask(MF, CallConv);
512 assert(Mask && "Missing call preserved mask for calling convention");
513 Ops.push_back(DAG.getRegisterMask(Mask));
514
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000515 if (Glue.getNode())
516 Ops.push_back(Glue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000517
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000518 if (CLI.IsTailCall) {
Krzysztof Parzyszekf67cd822017-07-11 17:11:54 +0000519 MFI.setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +0000520 return DAG.getNode(HexagonISD::TC_RETURN, dl, NodeTys, Ops);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +0000521 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000522
Krzysztof Parzyszekf67cd822017-07-11 17:11:54 +0000523 // Set this here because we need to know this for "hasFP" in frame lowering.
524 // The target-independent code calls getFrameRegister before setting it, and
525 // getFrameRegister uses hasFP to determine whether the function has FP.
526 MFI.setHasCalls(true);
527
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +0000528 unsigned OpCode = DoesNotReturn ? HexagonISD::CALLnr : HexagonISD::CALL;
Colin LeMahieu2e3a26d2015-01-16 17:05:27 +0000529 Chain = DAG.getNode(OpCode, dl, NodeTys, Ops);
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000530 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000531
532 // Create the CALLSEQ_END node.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000533 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000534 DAG.getIntPtrConstant(0, dl, true), Glue, dl);
535 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000536
537 // Handle result values, copying them out of physregs into vregs that we
538 // return.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000539 return LowerCallResult(Chain, Glue, CallConv, IsVarArg, Ins, dl, DAG,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000540 InVals, OutVals, Callee);
541}
542
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +0000543/// Returns true by value, base pointer and offset pointer and addressing
544/// mode by reference if this node can be combined with a load / store to
545/// form a post-indexed load / store.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000546bool HexagonTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +0000547 SDValue &Base, SDValue &Offset, ISD::MemIndexedMode &AM,
548 SelectionDAG &DAG) const {
549 LSBaseSDNode *LSN = dyn_cast<LSBaseSDNode>(N);
550 if (!LSN)
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000551 return false;
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +0000552 EVT VT = LSN->getMemoryVT();
553 if (!VT.isSimple())
554 return false;
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +0000555 bool IsLegalType = VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32 ||
Brendon Cahoone5ed5632018-05-18 18:14:44 +0000556 VT == MVT::i64 || VT == MVT::f32 || VT == MVT::f64 ||
557 VT == MVT::v2i16 || VT == MVT::v2i32 || VT == MVT::v4i8 ||
558 VT == MVT::v4i16 || VT == MVT::v8i8 ||
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +0000559 Subtarget.isHVXVectorType(VT.getSimpleVT());
560 if (!IsLegalType)
561 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000562
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +0000563 if (Op->getOpcode() != ISD::ADD)
564 return false;
565 Base = Op->getOperand(0);
566 Offset = Op->getOperand(1);
567 if (!isa<ConstantSDNode>(Offset.getNode()))
568 return false;
569 AM = ISD::POST_INC;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000570
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +0000571 int32_t V = cast<ConstantSDNode>(Offset.getNode())->getSExtValue();
572 return Subtarget.getInstrInfo()->isValidAutoIncImm(VT, V);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000573}
574
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000575SDValue
576HexagonTargetLowering::LowerINLINEASM(SDValue Op, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000577 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000578 auto &HMFI = *MF.getInfo<HexagonMachineFunctionInfo>();
579 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
580 unsigned LR = HRI.getRARegister();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000581
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000582 if (Op.getOpcode() != ISD::INLINEASM || HMFI.hasClobberLR())
583 return Op;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000584
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000585 unsigned NumOps = Op.getNumOperands();
586 if (Op.getOperand(NumOps-1).getValueType() == MVT::Glue)
587 --NumOps; // Ignore the flag operand.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000588
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000589 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
590 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(i))->getZExtValue();
591 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
592 ++i; // Skip the ID value.
593
594 switch (InlineAsm::getKind(Flags)) {
595 default:
596 llvm_unreachable("Bad flags!");
597 case InlineAsm::Kind_RegUse:
598 case InlineAsm::Kind_Imm:
599 case InlineAsm::Kind_Mem:
600 i += NumVals;
601 break;
602 case InlineAsm::Kind_Clobber:
603 case InlineAsm::Kind_RegDef:
604 case InlineAsm::Kind_RegDefEarlyClobber: {
605 for (; NumVals; --NumVals, ++i) {
606 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(i))->getReg();
607 if (Reg != LR)
608 continue;
609 HMFI.setHasClobberLR(true);
610 return Op;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000611 }
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000612 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000613 }
614 }
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000615 }
616
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000617 return Op;
618}
619
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +0000620// Need to transform ISD::PREFETCH into something that doesn't inherit
621// all of the properties of ISD::PREFETCH, specifically SDNPMayLoad and
622// SDNPMayStore.
623SDValue HexagonTargetLowering::LowerPREFETCH(SDValue Op,
624 SelectionDAG &DAG) const {
625 SDValue Chain = Op.getOperand(0);
626 SDValue Addr = Op.getOperand(1);
627 // Lower it to DCFETCH($reg, #0). A "pat" will try to merge the offset in,
628 // if the "reg" is fed by an "add".
629 SDLoc DL(Op);
630 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
631 return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero);
632}
633
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +0000634// Custom-handle ISD::READCYCLECOUNTER because the target-independent SDNode
635// is marked as having side-effects, while the register read on Hexagon does
636// not have any. TableGen refuses to accept the direct pattern from that node
637// to the A4_tfrcpp.
638SDValue HexagonTargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
639 SelectionDAG &DAG) const {
640 SDValue Chain = Op.getOperand(0);
641 SDLoc dl(Op);
642 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
643 return DAG.getNode(HexagonISD::READCYCLE, dl, VTs, Chain);
644}
645
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +0000646SDValue HexagonTargetLowering::LowerINTRINSIC_VOID(SDValue Op,
647 SelectionDAG &DAG) const {
648 SDValue Chain = Op.getOperand(0);
649 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
650 // Lower the hexagon_prefetch builtin to DCFETCH, as above.
651 if (IntNo == Intrinsic::hexagon_prefetch) {
652 SDValue Addr = Op.getOperand(2);
653 SDLoc DL(Op);
654 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
655 return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero);
656 }
657 return SDValue();
658}
659
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000660SDValue
661HexagonTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
662 SelectionDAG &DAG) const {
663 SDValue Chain = Op.getOperand(0);
664 SDValue Size = Op.getOperand(1);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000665 SDValue Align = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000666 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000667
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000668 ConstantSDNode *AlignConst = dyn_cast<ConstantSDNode>(Align);
669 assert(AlignConst && "Non-constant Align in LowerDYNAMIC_STACKALLOC");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000670
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000671 unsigned A = AlignConst->getSExtValue();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000672 auto &HFI = *Subtarget.getFrameLowering();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000673 // "Zero" means natural stack alignment.
674 if (A == 0)
675 A = HFI.getStackAlignment();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000676
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000677 LLVM_DEBUG({
Reid Kleckner40d72302016-10-20 00:22:23 +0000678 dbgs () << __func__ << " Align: " << A << " Size: ";
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000679 Size.getNode()->dump(&DAG);
680 dbgs() << "\n";
681 });
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000682
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000683 SDValue AC = DAG.getConstant(A, dl, MVT::i32);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000684 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000685 SDValue AA = DAG.getNode(HexagonISD::ALLOCA, dl, VTs, Chain, Size, AC);
Nirav Davebfdb4832016-06-23 17:52:57 +0000686
687 DAG.ReplaceAllUsesOfValueWith(Op, AA);
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000688 return AA;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000689}
690
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000691SDValue HexagonTargetLowering::LowerFormalArguments(
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000692 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000693 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
694 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000695 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +0000696 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000697 MachineRegisterInfo &MRI = MF.getRegInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000698
699 // Assign locations to all of the incoming arguments.
700 SmallVector<CCValAssign, 16> ArgLocs;
Krzysztof Parzyszek18e0d2a2018-02-15 15:47:53 +0000701 HexagonCCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext(),
Krzysztof Parzyszeke0d7de72018-02-15 17:20:07 +0000702 MF.getFunction().getFunctionType()->getNumParams());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000703
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000704 if (Subtarget.useHVXOps())
705 CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon_HVX);
706 else
707 CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000708
709 // For LLVM, in the case when returning a struct by value (>8byte),
710 // the first argument is a pointer that points to the location on caller's
711 // stack where the return value will be stored. For Hexagon, the location on
712 // caller's stack is passed only when the struct size is smaller than (and
713 // equal to) 8 bytes. If not, no address will be passed into callee and
714 // callee return the result direclty through R0/R1.
715
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000716 auto &HMFI = *MF.getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000717
718 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
719 CCValAssign &VA = ArgLocs[i];
720 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000721 bool ByVal = Flags.isByVal();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000722
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000723 // Arguments passed in registers:
724 // 1. 32- and 64-bit values and HVX vectors are passed directly,
725 // 2. Large structs are passed via an address, and the address is
726 // passed in a register.
727 if (VA.isRegLoc() && ByVal && Flags.getByValSize() <= 8)
728 llvm_unreachable("ByValSize must be bigger than 8 bytes");
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000729
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000730 bool InReg = VA.isRegLoc() &&
731 (!ByVal || (ByVal && Flags.getByValSize() > 8));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000732
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000733 if (InReg) {
734 MVT RegVT = VA.getLocVT();
735 if (VA.getLocInfo() == CCValAssign::BCvt)
736 RegVT = VA.getValVT();
737
738 const TargetRegisterClass *RC = getRegClassFor(RegVT);
739 unsigned VReg = MRI.createVirtualRegister(RC);
740 SDValue Copy = DAG.getCopyFromReg(Chain, dl, VReg, RegVT);
741
742 // Treat values of type MVT::i1 specially: they are passed in
743 // registers of type i32, but they need to remain as values of
744 // type i1 for consistency of the argument lowering.
745 if (VA.getValVT() == MVT::i1) {
746 assert(RegVT.getSizeInBits() <= 32);
747 SDValue T = DAG.getNode(ISD::AND, dl, RegVT,
748 Copy, DAG.getConstant(1, dl, RegVT));
749 Copy = DAG.getSetCC(dl, MVT::i1, T, DAG.getConstant(0, dl, RegVT),
750 ISD::SETNE);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000751 } else {
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000752#ifndef NDEBUG
753 unsigned RegSize = RegVT.getSizeInBits();
754 assert(RegSize == 32 || RegSize == 64 ||
755 Subtarget.isHVXVectorType(RegVT));
756#endif
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000757 }
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000758 InVals.push_back(Copy);
759 MRI.addLiveIn(VA.getLocReg(), VReg);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000760 } else {
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000761 assert(VA.isMemLoc() && "Argument should be passed in memory");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000762
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000763 // If it's a byval parameter, then we need to compute the
764 // "real" size, not the size of the pointer.
765 unsigned ObjSize = Flags.isByVal()
766 ? Flags.getByValSize()
767 : VA.getLocVT().getStoreSizeInBits() / 8;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000768
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000769 // Create the frame index object for this incoming parameter.
770 int Offset = HEXAGON_LRFP_SIZE + VA.getLocMemOffset();
771 int FI = MFI.CreateFixedObject(ObjSize, Offset, true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000772 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
773
774 if (Flags.isByVal()) {
775 // If it's a pass-by-value aggregate, then do not dereference the stack
776 // location. Instead, we should generate a reference to the stack
777 // location.
778 InVals.push_back(FIN);
779 } else {
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000780 SDValue L = DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
781 MachinePointerInfo::getFixedStack(MF, FI, 0));
782 InVals.push_back(L);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000783 }
784 }
785 }
786
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000787
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000788 if (IsVarArg) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000789 // This will point to the next argument passed via stack.
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +0000790 int Offset = HEXAGON_LRFP_SIZE + CCInfo.getNextStackOffset();
791 int FI = MFI.CreateFixedObject(Hexagon_PointerSize, Offset, true);
792 HMFI.setVarArgsFrameIndex(FI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000793 }
794
795 return Chain;
796}
797
798SDValue
799HexagonTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
800 // VASTART stores the address of the VarArgsFrameIndex slot into the
801 // memory location argument.
802 MachineFunction &MF = DAG.getMachineFunction();
803 HexagonMachineFunctionInfo *QFI = MF.getInfo<HexagonMachineFunctionInfo>();
804 SDValue Addr = DAG.getFrameIndex(QFI->getVarArgsFrameIndex(), MVT::i32);
805 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Justin Lebar9c375812016-07-15 18:27:10 +0000806 return DAG.getStore(Op.getOperand(0), SDLoc(Op), Addr, Op.getOperand(1),
807 MachinePointerInfo(SV));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000808}
809
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000810SDValue HexagonTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek23bcf062018-04-19 14:24:31 +0000811 const SDLoc &dl(Op);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000812 SDValue LHS = Op.getOperand(0);
813 SDValue RHS = Op.getOperand(1);
Krzysztof Parzyszek23bcf062018-04-19 14:24:31 +0000814 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
815 MVT ResTy = ty(Op);
816 MVT OpTy = ty(LHS);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000817
Krzysztof Parzyszek23bcf062018-04-19 14:24:31 +0000818 if (OpTy == MVT::v2i16 || OpTy == MVT::v4i8) {
819 MVT ElemTy = OpTy.getVectorElementType();
820 assert(ElemTy.isScalarInteger());
821 MVT WideTy = MVT::getVectorVT(MVT::getIntegerVT(2*ElemTy.getSizeInBits()),
822 OpTy.getVectorNumElements());
823 return DAG.getSetCC(dl, ResTy,
824 DAG.getSExtOrTrunc(LHS, SDLoc(LHS), WideTy),
825 DAG.getSExtOrTrunc(RHS, SDLoc(RHS), WideTy), CC);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000826 }
827
828 // Treat all other vector types as legal.
Krzysztof Parzyszek23bcf062018-04-19 14:24:31 +0000829 if (ResTy.isVector())
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000830 return Op;
831
Krzysztof Parzyszek23bcf062018-04-19 14:24:31 +0000832 // Comparisons of short integers should use sign-extend, not zero-extend,
833 // since we can represent small negative values in the compare instructions.
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000834 // The LLVM default is to use zero-extend arbitrarily in these cases.
Krzysztof Parzyszek23bcf062018-04-19 14:24:31 +0000835 auto isSExtFree = [this](SDValue N) {
836 switch (N.getOpcode()) {
837 case ISD::TRUNCATE: {
838 // A sign-extend of a truncate of a sign-extend is free.
839 SDValue Op = N.getOperand(0);
840 if (Op.getOpcode() != ISD::AssertSext)
841 return false;
Eli Friedman0319c282018-07-11 23:26:35 +0000842 EVT OrigTy = cast<VTSDNode>(Op.getOperand(1))->getVT();
Krzysztof Parzyszek23bcf062018-04-19 14:24:31 +0000843 unsigned ThisBW = ty(N).getSizeInBits();
844 unsigned OrigBW = OrigTy.getSizeInBits();
845 // The type that was sign-extended to get the AssertSext must be
846 // narrower than the type of N (so that N has still the same value
847 // as the original).
848 return ThisBW >= OrigBW;
849 }
850 case ISD::LOAD:
851 // We have sign-extended loads.
852 return true;
853 }
854 return false;
855 };
856
857 if (OpTy == MVT::i8 || OpTy == MVT::i16) {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000858 ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS);
Krzysztof Parzyszek23bcf062018-04-19 14:24:31 +0000859 bool IsNegative = C && C->getAPIntValue().isNegative();
860 if (IsNegative || isSExtFree(LHS) || isSExtFree(RHS))
861 return DAG.getSetCC(dl, ResTy,
862 DAG.getSExtOrTrunc(LHS, SDLoc(LHS), MVT::i32),
863 DAG.getSExtOrTrunc(RHS, SDLoc(RHS), MVT::i32), CC);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000864 }
Krzysztof Parzyszek23bcf062018-04-19 14:24:31 +0000865
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000866 return SDValue();
867}
868
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000869SDValue
870HexagonTargetLowering::LowerVSELECT(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000871 SDValue PredOp = Op.getOperand(0);
872 SDValue Op1 = Op.getOperand(1), Op2 = Op.getOperand(2);
873 EVT OpVT = Op1.getValueType();
874 SDLoc DL(Op);
875
876 if (OpVT == MVT::v2i16) {
877 SDValue X1 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op1);
878 SDValue X2 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op2);
879 SDValue SL = DAG.getNode(ISD::VSELECT, DL, MVT::v2i32, PredOp, X1, X2);
880 SDValue TR = DAG.getNode(ISD::TRUNCATE, DL, MVT::v2i16, SL);
881 return TR;
882 }
883
884 return SDValue();
885}
886
Krzysztof Parzyszek91ff5c62017-08-01 13:12:53 +0000887static Constant *convert_i1_to_i8(const Constant *ConstVal) {
888 SmallVector<Constant *, 128> NewConst;
889 const ConstantVector *CV = dyn_cast<ConstantVector>(ConstVal);
890 if (!CV)
891 return nullptr;
892
893 LLVMContext &Ctx = ConstVal->getContext();
894 IRBuilder<> IRB(Ctx);
895 unsigned NumVectorElements = CV->getNumOperands();
896 assert(isPowerOf2_32(NumVectorElements) &&
897 "conversion only supported for pow2 VectorSize!");
898
899 for (unsigned i = 0; i < NumVectorElements / 8; ++i) {
900 uint8_t x = 0;
901 for (unsigned j = 0; j < 8; ++j) {
902 uint8_t y = CV->getOperand(i * 8 + j)->getUniqueInteger().getZExtValue();
903 x |= y << (7 - j);
904 }
905 assert((x == 0 || x == 255) && "Either all 0's or all 1's expected!");
906 NewConst.push_back(IRB.getInt8(x));
907 }
908 return ConstantVector::get(NewConst);
909}
910
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000911SDValue
Sirish Pande69295b82012-05-10 20:20:25 +0000912HexagonTargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
913 EVT ValTy = Op.getValueType();
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000914 ConstantPoolSDNode *CPN = cast<ConstantPoolSDNode>(Op);
Krzysztof Parzyszek91ff5c62017-08-01 13:12:53 +0000915 Constant *CVal = nullptr;
916 bool isVTi1Type = false;
917 if (const Constant *ConstVal = dyn_cast<Constant>(CPN->getConstVal())) {
918 Type *CValTy = ConstVal->getType();
919 if (CValTy->isVectorTy() &&
920 CValTy->getVectorElementType()->isIntegerTy(1)) {
921 CVal = convert_i1_to_i8(ConstVal);
922 isVTi1Type = (CVal != nullptr);
923 }
924 }
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000925 unsigned Align = CPN->getAlignment();
Rafael Espindola405e25a2016-06-26 22:24:01 +0000926 bool IsPositionIndependent = isPositionIndependent();
927 unsigned char TF = IsPositionIndependent ? HexagonII::MO_PCREL : 0;
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000928
Ron Lieberman822ee882016-08-13 23:41:11 +0000929 unsigned Offset = 0;
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000930 SDValue T;
931 if (CPN->isMachineConstantPoolEntry())
Ron Lieberman822ee882016-08-13 23:41:11 +0000932 T = DAG.getTargetConstantPool(CPN->getMachineCPVal(), ValTy, Align, Offset,
933 TF);
Krzysztof Parzyszek91ff5c62017-08-01 13:12:53 +0000934 else if (isVTi1Type)
935 T = DAG.getTargetConstantPool(CVal, ValTy, Align, Offset, TF);
Sirish Pande69295b82012-05-10 20:20:25 +0000936 else
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +0000937 T = DAG.getTargetConstantPool(CPN->getConstVal(), ValTy, Align, Offset, TF);
Ron Lieberman822ee882016-08-13 23:41:11 +0000938
939 assert(cast<ConstantPoolSDNode>(T)->getTargetFlags() == TF &&
940 "Inconsistent target flag encountered");
941
Rafael Espindola405e25a2016-06-26 22:24:01 +0000942 if (IsPositionIndependent)
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000943 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), ValTy, T);
944 return DAG.getNode(HexagonISD::CP, SDLoc(Op), ValTy, T);
945}
946
947SDValue
948HexagonTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
949 EVT VT = Op.getValueType();
950 int Idx = cast<JumpTableSDNode>(Op)->getIndex();
Rafael Espindola405e25a2016-06-26 22:24:01 +0000951 if (isPositionIndependent()) {
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000952 SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL);
953 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), VT, T);
954 }
955
956 SDValue T = DAG.getTargetJumpTable(Idx, VT);
957 return DAG.getNode(HexagonISD::JT, SDLoc(Op), VT, T);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000958}
959
960SDValue
961HexagonTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000962 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000963 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +0000964 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000965 MFI.setReturnAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000966
Bill Wendling908bf812014-01-06 00:43:20 +0000967 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +0000968 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +0000969
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000970 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000971 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000972 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
973 if (Depth) {
974 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000975 SDValue Offset = DAG.getConstant(4, dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000976 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
977 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Justin Lebar9c375812016-07-15 18:27:10 +0000978 MachinePointerInfo());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000979 }
980
981 // Return LR, which contains the return address. Mark it an implicit live-in.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000982 unsigned Reg = MF.addLiveIn(HRI.getRARegister(), getRegClassFor(MVT::i32));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000983 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
984}
985
986SDValue
987HexagonTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000988 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Matthias Braun941a7052016-07-28 18:40:00 +0000989 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000990 MFI.setFrameAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000991
992 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000993 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000994 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
995 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000996 HRI.getFrameRegister(), VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000997 while (Depth--)
998 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
Justin Lebar9c375812016-07-15 18:27:10 +0000999 MachinePointerInfo());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001000 return FrameAddr;
1001}
1002
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001003SDValue
1004HexagonTargetLowering::LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001005 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001006 return DAG.getNode(HexagonISD::BARRIER, dl, MVT::Other, Op.getOperand(0));
1007}
1008
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001009SDValue
1010HexagonTargetLowering::LowerGLOBALADDRESS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001011 SDLoc dl(Op);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001012 auto *GAN = cast<GlobalAddressSDNode>(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001013 auto PtrVT = getPointerTy(DAG.getDataLayout());
Krzysztof Parzyszek96a28412018-01-30 18:10:27 +00001014 auto *GV = GAN->getGlobal();
1015 int64_t Offset = GAN->getOffset();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001016
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001017 auto &HLOF = *HTM.getObjFileLowering();
1018 Reloc::Model RM = HTM.getRelocationModel();
1019
1020 if (RM == Reloc::Static) {
1021 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset);
Peter Collingbourne67335642016-10-24 19:23:39 +00001022 const GlobalObject *GO = GV->getBaseObject();
Krzysztof Parzyszek44e180b2018-05-14 21:01:56 +00001023 if (GO && Subtarget.useSmallData() && HLOF.isGlobalInSmallSection(GO, HTM))
Krzysztof Parzyszek96a28412018-01-30 18:10:27 +00001024 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, GA);
1025 return DAG.getNode(HexagonISD::CONST32, dl, PtrVT, GA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001026 }
1027
Krzysztof Parzyszek96a28412018-01-30 18:10:27 +00001028 bool UsePCRel = getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV);
1029 if (UsePCRel) {
1030 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset,
1031 HexagonII::MO_PCREL);
1032 return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, GA);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001033 }
1034
Krzysztof Parzyszek96a28412018-01-30 18:10:27 +00001035 // Use GOT index.
1036 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
1037 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, HexagonII::MO_GOT);
1038 SDValue Off = DAG.getConstant(Offset, dl, MVT::i32);
1039 return DAG.getNode(HexagonISD::AT_GOT, dl, PtrVT, GOT, GA, Off);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001040}
1041
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001042// Specifies that for loads and stores VT can be promoted to PromotedLdStVT.
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001043SDValue
1044HexagonTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
1045 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001046 SDLoc dl(Op);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001047 EVT PtrVT = getPointerTy(DAG.getDataLayout());
1048
1049 Reloc::Model RM = HTM.getRelocationModel();
1050 if (RM == Reloc::Static) {
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001051 SDValue A = DAG.getTargetBlockAddress(BA, PtrVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001052 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, A);
1053 }
1054
1055 SDValue A = DAG.getTargetBlockAddress(BA, PtrVT, 0, HexagonII::MO_PCREL);
1056 return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, A);
1057}
1058
1059SDValue
1060HexagonTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG)
1061 const {
1062 EVT PtrVT = getPointerTy(DAG.getDataLayout());
1063 SDValue GOTSym = DAG.getTargetExternalSymbol(HEXAGON_GOT_SYM_NAME, PtrVT,
1064 HexagonII::MO_PCREL);
1065 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), PtrVT, GOTSym);
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001066}
1067
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001068SDValue
1069HexagonTargetLowering::GetDynamicTLSAddr(SelectionDAG &DAG, SDValue Chain,
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001070 GlobalAddressSDNode *GA, SDValue Glue, EVT PtrVT, unsigned ReturnReg,
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001071 unsigned char OperandFlags) const {
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001072 MachineFunction &MF = DAG.getMachineFunction();
1073 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001074 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1075 SDLoc dl(GA);
1076 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
1077 GA->getValueType(0),
1078 GA->getOffset(),
1079 OperandFlags);
1080 // Create Operands for the call.The Operands should have the following:
1081 // 1. Chain SDValue
1082 // 2. Callee which in this case is the Global address value.
1083 // 3. Registers live into the call.In this case its R0, as we
1084 // have just one argument to be passed.
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001085 // 4. Glue.
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001086 // Note: The order is important.
1087
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001088 const auto &HRI = *Subtarget.getRegisterInfo();
1089 const uint32_t *Mask = HRI.getCallPreservedMask(MF, CallingConv::C);
1090 assert(Mask && "Missing call preserved mask for calling convention");
1091 SDValue Ops[] = { Chain, TGA, DAG.getRegister(Hexagon::R0, PtrVT),
1092 DAG.getRegisterMask(Mask), Glue };
1093 Chain = DAG.getNode(HexagonISD::CALL, dl, NodeTys, Ops);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001094
1095 // Inform MFI that function has calls.
Matthias Braun941a7052016-07-28 18:40:00 +00001096 MFI.setAdjustsStack(true);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001097
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001098 Glue = Chain.getValue(1);
1099 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Glue);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001100}
1101
1102//
1103// Lower using the intial executable model for TLS addresses
1104//
1105SDValue
1106HexagonTargetLowering::LowerToTLSInitialExecModel(GlobalAddressSDNode *GA,
1107 SelectionDAG &DAG) const {
1108 SDLoc dl(GA);
1109 int64_t Offset = GA->getOffset();
1110 auto PtrVT = getPointerTy(DAG.getDataLayout());
1111
1112 // Get the thread pointer.
1113 SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT);
1114
Rafael Espindola405e25a2016-06-26 22:24:01 +00001115 bool IsPositionIndependent = isPositionIndependent();
1116 unsigned char TF =
1117 IsPositionIndependent ? HexagonII::MO_IEGOT : HexagonII::MO_IE;
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001118
1119 // First generate the TLS symbol address
1120 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT,
1121 Offset, TF);
1122
1123 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1124
Rafael Espindola405e25a2016-06-26 22:24:01 +00001125 if (IsPositionIndependent) {
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001126 // Generate the GOT pointer in case of position independent code
1127 SDValue GOT = LowerGLOBAL_OFFSET_TABLE(Sym, DAG);
1128
1129 // Add the TLS Symbol address to GOT pointer.This gives
1130 // GOT relative relocation for the symbol.
1131 Sym = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym);
1132 }
1133
1134 // Load the offset value for TLS symbol.This offset is relative to
1135 // thread pointer.
Justin Lebar9c375812016-07-15 18:27:10 +00001136 SDValue LoadOffset =
1137 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Sym, MachinePointerInfo());
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001138
1139 // Address of the thread local variable is the add of thread
1140 // pointer and the offset of the variable.
1141 return DAG.getNode(ISD::ADD, dl, PtrVT, TP, LoadOffset);
1142}
1143
1144//
1145// Lower using the local executable model for TLS addresses
1146//
1147SDValue
1148HexagonTargetLowering::LowerToTLSLocalExecModel(GlobalAddressSDNode *GA,
1149 SelectionDAG &DAG) const {
1150 SDLoc dl(GA);
1151 int64_t Offset = GA->getOffset();
1152 auto PtrVT = getPointerTy(DAG.getDataLayout());
1153
1154 // Get the thread pointer.
1155 SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT);
1156 // Generate the TLS symbol address
1157 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset,
1158 HexagonII::MO_TPREL);
1159 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1160
1161 // Address of the thread local variable is the add of thread
1162 // pointer and the offset of the variable.
1163 return DAG.getNode(ISD::ADD, dl, PtrVT, TP, Sym);
1164}
1165
1166//
1167// Lower using the general dynamic model for TLS addresses
1168//
1169SDValue
1170HexagonTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1171 SelectionDAG &DAG) const {
1172 SDLoc dl(GA);
1173 int64_t Offset = GA->getOffset();
1174 auto PtrVT = getPointerTy(DAG.getDataLayout());
1175
1176 // First generate the TLS symbol address
1177 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset,
1178 HexagonII::MO_GDGOT);
1179
1180 // Then, generate the GOT pointer
1181 SDValue GOT = LowerGLOBAL_OFFSET_TABLE(TGA, DAG);
1182
1183 // Add the TLS symbol and the GOT pointer
1184 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1185 SDValue Chain = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym);
1186
1187 // Copy over the argument to R0
1188 SDValue InFlag;
1189 Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, Hexagon::R0, Chain, InFlag);
1190 InFlag = Chain.getValue(1);
1191
Krzysztof Parzyszeka7503832017-05-02 18:15:33 +00001192 unsigned Flags =
1193 static_cast<const HexagonSubtarget &>(DAG.getSubtarget()).useLongCalls()
1194 ? HexagonII::MO_GDPLT | HexagonII::HMOTF_ConstExtended
1195 : HexagonII::MO_GDPLT;
1196
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001197 return GetDynamicTLSAddr(DAG, Chain, GA, InFlag, PtrVT,
Krzysztof Parzyszeka7503832017-05-02 18:15:33 +00001198 Hexagon::R0, Flags);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001199}
1200
1201//
1202// Lower TLS addresses.
1203//
1204// For now for dynamic models, we only support the general dynamic model.
1205//
1206SDValue
1207HexagonTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1208 SelectionDAG &DAG) const {
1209 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1210
1211 switch (HTM.getTLSModel(GA->getGlobal())) {
1212 case TLSModel::GeneralDynamic:
1213 case TLSModel::LocalDynamic:
1214 return LowerToTLSGeneralDynamicModel(GA, DAG);
1215 case TLSModel::InitialExec:
1216 return LowerToTLSInitialExecModel(GA, DAG);
1217 case TLSModel::LocalExec:
1218 return LowerToTLSLocalExecModel(GA, DAG);
1219 }
1220 llvm_unreachable("Bogus TLS model");
1221}
1222
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001223//===----------------------------------------------------------------------===//
1224// TargetLowering Implementation
1225//===----------------------------------------------------------------------===//
1226
Eric Christopherd737b762015-02-02 22:11:36 +00001227HexagonTargetLowering::HexagonTargetLowering(const TargetMachine &TM,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001228 const HexagonSubtarget &ST)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001229 : TargetLowering(TM), HTM(static_cast<const HexagonTargetMachine&>(TM)),
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001230 Subtarget(ST) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001231 auto &HRI = *Subtarget.getRegisterInfo();
Sirish Pande69295b82012-05-10 20:20:25 +00001232
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001233 setPrefLoopAlignment(4);
1234 setPrefFunctionAlignment(4);
1235 setMinFunctionAlignment(2);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001236 setStackPointerRegisterToSaveRestore(HRI.getStackRegister());
Krzysztof Parzyszekb3e50ac2018-01-05 20:41:50 +00001237 setBooleanContents(TargetLoweringBase::UndefinedBooleanContent);
1238 setBooleanVectorContents(TargetLoweringBase::UndefinedBooleanContent);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001239
Krzysztof Parzyszekf228c952016-06-22 16:07:10 +00001240 setMaxAtomicSizeInBitsSupported(64);
1241 setMinCmpXchgSizeInBits(32);
1242
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001243 if (EnableHexSDNodeSched)
1244 setSchedulingPreference(Sched::VLIW);
1245 else
1246 setSchedulingPreference(Sched::Source);
1247
1248 // Limits for inline expansion of memcpy/memmove
1249 MaxStoresPerMemcpy = MaxStoresPerMemcpyCL;
1250 MaxStoresPerMemcpyOptSize = MaxStoresPerMemcpyOptSizeCL;
1251 MaxStoresPerMemmove = MaxStoresPerMemmoveCL;
1252 MaxStoresPerMemmoveOptSize = MaxStoresPerMemmoveOptSizeCL;
1253 MaxStoresPerMemset = MaxStoresPerMemsetCL;
1254 MaxStoresPerMemsetOptSize = MaxStoresPerMemsetOptSizeCL;
1255
1256 //
1257 // Set up register classes.
1258 //
1259
1260 addRegisterClass(MVT::i1, &Hexagon::PredRegsRegClass);
1261 addRegisterClass(MVT::v2i1, &Hexagon::PredRegsRegClass); // bbbbaaaa
1262 addRegisterClass(MVT::v4i1, &Hexagon::PredRegsRegClass); // ddccbbaa
1263 addRegisterClass(MVT::v8i1, &Hexagon::PredRegsRegClass); // hgfedcba
1264 addRegisterClass(MVT::i32, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001265 addRegisterClass(MVT::v2i16, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00001266 addRegisterClass(MVT::v4i8, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001267 addRegisterClass(MVT::i64, &Hexagon::DoubleRegsRegClass);
1268 addRegisterClass(MVT::v8i8, &Hexagon::DoubleRegsRegClass);
1269 addRegisterClass(MVT::v4i16, &Hexagon::DoubleRegsRegClass);
1270 addRegisterClass(MVT::v2i32, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001271
Krzysztof Parzyszek6bfc6572018-10-19 17:31:11 +00001272 addRegisterClass(MVT::f32, &Hexagon::IntRegsRegClass);
1273 addRegisterClass(MVT::f64, &Hexagon::DoubleRegsRegClass);
Sirish Pande69295b82012-05-10 20:20:25 +00001274
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001275 //
1276 // Handling of scalar operations.
1277 //
1278 // All operations default to "legal", except:
1279 // - indexed loads and stores (pre-/post-incremented),
1280 // - ANY_EXTEND_VECTOR_INREG, ATOMIC_CMP_SWAP_WITH_SUCCESS, CONCAT_VECTORS,
1281 // ConstantFP, DEBUGTRAP, FCEIL, FCOPYSIGN, FEXP, FEXP2, FFLOOR, FGETSIGN,
1282 // FLOG, FLOG2, FLOG10, FMAXNUM, FMINNUM, FNEARBYINT, FRINT, FROUND, TRAP,
1283 // FTRUNC, PREFETCH, SIGN_EXTEND_VECTOR_INREG, ZERO_EXTEND_VECTOR_INREG,
1284 // which default to "expand" for at least one type.
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001285
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001286 // Misc operations.
Krzysztof Parzyszek75c2ca32018-08-09 18:03:45 +00001287 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
1288 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
1289 setOperationAction(ISD::TRAP, MVT::Other, Legal);
1290 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
1291 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
1292 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
1293 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
1294 setOperationAction(ISD::INLINEASM, MVT::Other, Custom);
1295 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
1296 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
1297 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
1298 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
1299 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
1300 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
1301 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001302
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001303 // Custom legalize GlobalAddress nodes into CONST32.
1304 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001305 setOperationAction(ISD::GlobalAddress, MVT::i8, Custom);
1306 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001307
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001308 // Hexagon needs to optimize cases with negative constants.
Krzysztof Parzyszek23bcf062018-04-19 14:24:31 +00001309 setOperationAction(ISD::SETCC, MVT::i8, Custom);
1310 setOperationAction(ISD::SETCC, MVT::i16, Custom);
1311 setOperationAction(ISD::SETCC, MVT::v4i8, Custom);
1312 setOperationAction(ISD::SETCC, MVT::v2i16, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001313
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001314 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
1315 setOperationAction(ISD::VASTART, MVT::Other, Custom);
1316 setOperationAction(ISD::VAEND, MVT::Other, Expand);
1317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Krzysztof Parzyszekf6088122018-03-02 18:35:57 +00001318 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001319
1320 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
1321 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
1322 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
1323
1324 if (EmitJumpTables)
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001325 setMinimumJumpTableEntries(MinimumJumpTables);
Krzysztof Parzyszeka61f7da2016-01-13 21:43:13 +00001326 else
Eugene Zelenko58655bb2016-12-17 01:09:05 +00001327 setMinimumJumpTableEntries(std::numeric_limits<int>::max());
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001328 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001329
Krzysztof Parzyszek82d284c2018-06-12 21:51:49 +00001330 setOperationAction(ISD::ABS, MVT::i32, Legal);
1331 setOperationAction(ISD::ABS, MVT::i64, Legal);
1332
Krzysztof Parzyszek0b6187c2018-06-01 14:00:32 +00001333 // Hexagon has A4_addp_c and A4_subp_c that take and generate a carry bit,
1334 // but they only operate on i64.
Krzysztof Parzyszek2c4487d2015-04-13 20:37:01 +00001335 for (MVT VT : MVT::integer_valuetypes()) {
Krzysztof Parzyszek0b6187c2018-06-01 14:00:32 +00001336 setOperationAction(ISD::UADDO, VT, Expand);
1337 setOperationAction(ISD::USUBO, VT, Expand);
1338 setOperationAction(ISD::SADDO, VT, Expand);
1339 setOperationAction(ISD::SSUBO, VT, Expand);
1340 setOperationAction(ISD::ADDCARRY, VT, Expand);
1341 setOperationAction(ISD::SUBCARRY, VT, Expand);
Krzysztof Parzyszek2c4487d2015-04-13 20:37:01 +00001342 }
Krzysztof Parzyszek0b6187c2018-06-01 14:00:32 +00001343 setOperationAction(ISD::ADDCARRY, MVT::i64, Custom);
1344 setOperationAction(ISD::SUBCARRY, MVT::i64, Custom);
Krzysztof Parzyszek2c4487d2015-04-13 20:37:01 +00001345
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001346 setOperationAction(ISD::CTLZ, MVT::i8, Promote);
1347 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
1348 setOperationAction(ISD::CTTZ, MVT::i8, Promote);
1349 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001350
Krzysztof Parzyszek6bfc6572018-10-19 17:31:11 +00001351 // Popcount can count # of 1s in i64 but returns i32.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001352 setOperationAction(ISD::CTPOP, MVT::i8, Promote);
1353 setOperationAction(ISD::CTPOP, MVT::i16, Promote);
1354 setOperationAction(ISD::CTPOP, MVT::i32, Promote);
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001355 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
1356
1357 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
1358 setOperationAction(ISD::BITREVERSE, MVT::i64, Legal);
1359 setOperationAction(ISD::BSWAP, MVT::i32, Legal);
1360 setOperationAction(ISD::BSWAP, MVT::i64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001361
Krzysztof Parzyszek30c42e22018-12-20 16:39:20 +00001362 setOperationAction(ISD::FSHL, MVT::i32, Legal);
1363 setOperationAction(ISD::FSHL, MVT::i64, Legal);
1364 setOperationAction(ISD::FSHR, MVT::i32, Legal);
1365 setOperationAction(ISD::FSHR, MVT::i64, Legal);
1366
Benjamin Kramer62460692015-04-25 14:46:53 +00001367 for (unsigned IntExpOp :
Krzysztof Parzyszekaafb8c22018-06-05 12:49:19 +00001368 {ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM,
1369 ISD::SDIVREM, ISD::UDIVREM, ISD::ROTL, ISD::ROTR,
1370 ISD::SHL_PARTS, ISD::SRA_PARTS, ISD::SRL_PARTS,
1371 ISD::SMUL_LOHI, ISD::UMUL_LOHI}) {
1372 for (MVT VT : MVT::integer_valuetypes())
1373 setOperationAction(IntExpOp, VT, Expand);
Benjamin Kramer62460692015-04-25 14:46:53 +00001374 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001375
Benjamin Kramer62460692015-04-25 14:46:53 +00001376 for (unsigned FPExpOp :
1377 {ISD::FDIV, ISD::FREM, ISD::FSQRT, ISD::FSIN, ISD::FCOS, ISD::FSINCOS,
1378 ISD::FPOW, ISD::FCOPYSIGN}) {
Krzysztof Parzyszekaafb8c22018-06-05 12:49:19 +00001379 for (MVT VT : MVT::fp_valuetypes())
1380 setOperationAction(FPExpOp, VT, Expand);
Benjamin Kramer62460692015-04-25 14:46:53 +00001381 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001382
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001383 // No extending loads from i32.
1384 for (MVT VT : MVT::integer_valuetypes()) {
1385 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand);
1386 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand);
1387 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand);
1388 }
1389 // Turn FP truncstore into trunc + store.
1390 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00001391 // Turn FP extload into load/fpextend.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001392 for (MVT VT : MVT::fp_valuetypes())
1393 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001394
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001395 // Expand BR_CC and SELECT_CC for all integer and fp types.
1396 for (MVT VT : MVT::integer_valuetypes()) {
1397 setOperationAction(ISD::BR_CC, VT, Expand);
1398 setOperationAction(ISD::SELECT_CC, VT, Expand);
1399 }
1400 for (MVT VT : MVT::fp_valuetypes()) {
1401 setOperationAction(ISD::BR_CC, VT, Expand);
1402 setOperationAction(ISD::SELECT_CC, VT, Expand);
1403 }
1404 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001405
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001406 //
1407 // Handling of vector operations.
1408 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001409
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001410 // Set the action for vector operations to "expand", then override it with
1411 // either "custom" or "legal" for specific cases.
Craig Topper26260942015-10-18 05:15:34 +00001412 static const unsigned VectExpOps[] = {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001413 // Integer arithmetic:
Amaury Sechet84674112018-06-01 13:21:33 +00001414 ISD::ADD, ISD::SUB, ISD::MUL, ISD::SDIV, ISD::UDIV,
1415 ISD::SREM, ISD::UREM, ISD::SDIVREM, ISD::UDIVREM, ISD::SADDO,
1416 ISD::UADDO, ISD::SSUBO, ISD::USUBO, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001417 // Logical/bit:
1418 ISD::AND, ISD::OR, ISD::XOR, ISD::ROTL, ISD::ROTR,
Craig Topper33772c52016-04-28 03:34:31 +00001419 ISD::CTPOP, ISD::CTLZ, ISD::CTTZ,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001420 // Floating point arithmetic/math functions:
1421 ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FMA, ISD::FDIV,
1422 ISD::FREM, ISD::FNEG, ISD::FABS, ISD::FSQRT, ISD::FSIN,
Craig Topperf6d4dc52017-05-30 15:27:55 +00001423 ISD::FCOS, ISD::FPOW, ISD::FLOG, ISD::FLOG2,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001424 ISD::FLOG10, ISD::FEXP, ISD::FEXP2, ISD::FCEIL, ISD::FTRUNC,
1425 ISD::FRINT, ISD::FNEARBYINT, ISD::FROUND, ISD::FFLOOR,
1426 ISD::FMINNUM, ISD::FMAXNUM, ISD::FSINCOS,
1427 // Misc:
Krzysztof Parzyszek046da742016-10-27 14:30:16 +00001428 ISD::BR_CC, ISD::SELECT_CC, ISD::ConstantPool,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001429 // Vector:
1430 ISD::BUILD_VECTOR, ISD::SCALAR_TO_VECTOR,
1431 ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT,
1432 ISD::EXTRACT_SUBVECTOR, ISD::INSERT_SUBVECTOR,
1433 ISD::CONCAT_VECTORS, ISD::VECTOR_SHUFFLE
1434 };
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001435
1436 for (MVT VT : MVT::vector_valuetypes()) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001437 for (unsigned VectExpOp : VectExpOps)
1438 setOperationAction(VectExpOp, VT, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001439
Krzysztof Parzyszeka696b1b2016-09-08 17:42:14 +00001440 // Expand all extending loads and truncating stores:
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001441 for (MVT TargetVT : MVT::vector_valuetypes()) {
Krzysztof Parzyszeka696b1b2016-09-08 17:42:14 +00001442 if (TargetVT == VT)
1443 continue;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001444 setLoadExtAction(ISD::EXTLOAD, TargetVT, VT, Expand);
Krzysztof Parzyszeka696b1b2016-09-08 17:42:14 +00001445 setLoadExtAction(ISD::ZEXTLOAD, TargetVT, VT, Expand);
1446 setLoadExtAction(ISD::SEXTLOAD, TargetVT, VT, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001447 setTruncStoreAction(VT, TargetVT, Expand);
1448 }
1449
Krzysztof Parzyszek046da742016-10-27 14:30:16 +00001450 // Normalize all inputs to SELECT to be vectors of i32.
1451 if (VT.getVectorElementType() != MVT::i32) {
1452 MVT VT32 = MVT::getVectorVT(MVT::i32, VT.getSizeInBits()/32);
1453 setOperationAction(ISD::SELECT, VT, Promote);
1454 AddPromotedToType(ISD::SELECT, VT, VT32);
1455 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001456 setOperationAction(ISD::SRA, VT, Custom);
1457 setOperationAction(ISD::SHL, VT, Custom);
1458 setOperationAction(ISD::SRL, VT, Custom);
1459 }
1460
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001461 // Extending loads from (native) vectors of i8 into (native) vectors of i16
1462 // are legal.
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001463 setLoadExtAction(ISD::EXTLOAD, MVT::v2i16, MVT::v2i8, Legal);
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001464 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i16, MVT::v2i8, Legal);
1465 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i16, MVT::v2i8, Legal);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001466 setLoadExtAction(ISD::EXTLOAD, MVT::v4i16, MVT::v4i8, Legal);
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001467 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i16, MVT::v4i8, Legal);
1468 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i16, MVT::v4i8, Legal);
1469
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001470 // Types natively supported:
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001471 for (MVT NativeVT : {MVT::v8i1, MVT::v4i1, MVT::v2i1, MVT::v4i8,
1472 MVT::v8i8, MVT::v2i16, MVT::v4i16, MVT::v2i32}) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001473 setOperationAction(ISD::BUILD_VECTOR, NativeVT, Custom);
1474 setOperationAction(ISD::EXTRACT_VECTOR_ELT, NativeVT, Custom);
1475 setOperationAction(ISD::INSERT_VECTOR_ELT, NativeVT, Custom);
1476 setOperationAction(ISD::EXTRACT_SUBVECTOR, NativeVT, Custom);
1477 setOperationAction(ISD::INSERT_SUBVECTOR, NativeVT, Custom);
1478 setOperationAction(ISD::CONCAT_VECTORS, NativeVT, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001479
Benjamin Kramer62460692015-04-25 14:46:53 +00001480 setOperationAction(ISD::ADD, NativeVT, Legal);
1481 setOperationAction(ISD::SUB, NativeVT, Legal);
1482 setOperationAction(ISD::MUL, NativeVT, Legal);
1483 setOperationAction(ISD::AND, NativeVT, Legal);
1484 setOperationAction(ISD::OR, NativeVT, Legal);
1485 setOperationAction(ISD::XOR, NativeVT, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001486 }
1487
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001488 // Custom lower unaligned loads.
Krzysztof Parzyszek1df70592018-08-08 17:00:09 +00001489 // Also, for both loads and stores, verify the alignment of the address
1490 // in case it is a compile-time constant. This is a usability feature to
1491 // provide a meaningful error message to users.
1492 for (MVT VT : {MVT::i16, MVT::i32, MVT::v4i8, MVT::i64, MVT::v8i8,
1493 MVT::v2i16, MVT::v4i16, MVT::v2i32}) {
1494 setOperationAction(ISD::LOAD, VT, Custom);
1495 setOperationAction(ISD::STORE, VT, Custom);
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001496 }
1497
Krzysztof Parzyszek99152912018-03-16 15:03:37 +00001498 for (MVT VT : {MVT::v2i16, MVT::v4i8, MVT::v2i32, MVT::v4i16, MVT::v2i32}) {
1499 setCondCodeAction(ISD::SETLT, VT, Expand);
1500 setCondCodeAction(ISD::SETLE, VT, Expand);
1501 setCondCodeAction(ISD::SETULT, VT, Expand);
1502 setCondCodeAction(ISD::SETULE, VT, Expand);
1503 }
1504
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001505 // Custom-lower bitcasts from i8 to v8i1.
1506 setOperationAction(ISD::BITCAST, MVT::i8, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001507 setOperationAction(ISD::SETCC, MVT::v2i16, Custom);
1508 setOperationAction(ISD::VSELECT, MVT::v2i16, Custom);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001509 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i8, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001510 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
1511 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
Krzysztof Parzyszekd19d0502016-09-13 21:16:07 +00001512
Krzysztof Parzyszek6bfc6572018-10-19 17:31:11 +00001513 // V5+.
1514 setOperationAction(ISD::FMA, MVT::f64, Expand);
1515 setOperationAction(ISD::FADD, MVT::f64, Expand);
1516 setOperationAction(ISD::FSUB, MVT::f64, Expand);
1517 setOperationAction(ISD::FMUL, MVT::f64, Expand);
Krzysztof Parzyszekbd8ef4b2016-08-19 13:34:31 +00001518
Krzysztof Parzyszek6bfc6572018-10-19 17:31:11 +00001519 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
1520 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001521
Krzysztof Parzyszek6bfc6572018-10-19 17:31:11 +00001522 setOperationAction(ISD::FP_TO_UINT, MVT::i1, Promote);
1523 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
1524 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
1525 setOperationAction(ISD::FP_TO_SINT, MVT::i1, Promote);
1526 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
1527 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
1528 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
1529 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
1530 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
1531 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
1532 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
1533 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001534
1535 // Handling of indexed loads/stores: default is "expand".
1536 //
Brendon Cahoone5ed5632018-05-18 18:14:44 +00001537 for (MVT VT : {MVT::i8, MVT::i16, MVT::i32, MVT::i64, MVT::f32, MVT::f64,
1538 MVT::v2i16, MVT::v2i32, MVT::v4i8, MVT::v4i16, MVT::v8i8}) {
Krzysztof Parzyszek2a480592016-07-26 20:30:30 +00001539 setIndexedLoadAction(ISD::POST_INC, VT, Legal);
1540 setIndexedStoreAction(ISD::POST_INC, VT, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001541 }
1542
Krzysztof Parzyszek545a68c2018-12-05 21:01:07 +00001543 // Subtarget-specific operation actions.
1544 //
1545 if (Subtarget.hasV60Ops()) {
Krzysztof Parzyszek30c42e22018-12-20 16:39:20 +00001546 setOperationAction(ISD::ROTL, MVT::i32, Legal);
1547 setOperationAction(ISD::ROTL, MVT::i64, Legal);
1548 setOperationAction(ISD::ROTR, MVT::i32, Legal);
1549 setOperationAction(ISD::ROTR, MVT::i64, Legal);
Krzysztof Parzyszek545a68c2018-12-05 21:01:07 +00001550 }
1551 if (Subtarget.hasV66Ops()) {
1552 setOperationAction(ISD::FADD, MVT::f64, Legal);
1553 setOperationAction(ISD::FSUB, MVT::f64, Legal);
1554 }
1555
Krzysztof Parzyszek8abaf892018-02-06 20:22:20 +00001556 if (Subtarget.useHVXOps())
1557 initializeHVXLowering();
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00001558
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001559 computeRegisterProperties(&HRI);
1560
1561 //
1562 // Library calls for unsupported operations
1563 //
1564 bool FastMath = EnableFastMath;
1565
Benjamin Kramera37c8092015-04-25 14:46:46 +00001566 setLibcallName(RTLIB::SDIV_I32, "__hexagon_divsi3");
1567 setLibcallName(RTLIB::SDIV_I64, "__hexagon_divdi3");
1568 setLibcallName(RTLIB::UDIV_I32, "__hexagon_udivsi3");
1569 setLibcallName(RTLIB::UDIV_I64, "__hexagon_udivdi3");
1570 setLibcallName(RTLIB::SREM_I32, "__hexagon_modsi3");
1571 setLibcallName(RTLIB::SREM_I64, "__hexagon_moddi3");
1572 setLibcallName(RTLIB::UREM_I32, "__hexagon_umodsi3");
1573 setLibcallName(RTLIB::UREM_I64, "__hexagon_umoddi3");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001574
Benjamin Kramera37c8092015-04-25 14:46:46 +00001575 setLibcallName(RTLIB::SINTTOFP_I128_F64, "__hexagon_floattidf");
1576 setLibcallName(RTLIB::SINTTOFP_I128_F32, "__hexagon_floattisf");
1577 setLibcallName(RTLIB::FPTOUINT_F32_I128, "__hexagon_fixunssfti");
1578 setLibcallName(RTLIB::FPTOUINT_F64_I128, "__hexagon_fixunsdfti");
1579 setLibcallName(RTLIB::FPTOSINT_F32_I128, "__hexagon_fixsfti");
1580 setLibcallName(RTLIB::FPTOSINT_F64_I128, "__hexagon_fixdfti");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001581
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001582 // This is the only fast library function for sqrtd.
1583 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00001584 setLibcallName(RTLIB::SQRT_F64, "__hexagon_fast2_sqrtdf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001585
Benjamin Kramera37c8092015-04-25 14:46:46 +00001586 // Prefix is: nothing for "slow-math",
Krzysztof Parzyszek6bfc6572018-10-19 17:31:11 +00001587 // "fast2_" for V5+ fast-math double-precision
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001588 // (actually, keep fast-math and fast-math2 separate for now)
Benjamin Kramera37c8092015-04-25 14:46:46 +00001589 if (FastMath) {
1590 setLibcallName(RTLIB::ADD_F64, "__hexagon_fast_adddf3");
1591 setLibcallName(RTLIB::SUB_F64, "__hexagon_fast_subdf3");
1592 setLibcallName(RTLIB::MUL_F64, "__hexagon_fast_muldf3");
1593 setLibcallName(RTLIB::DIV_F64, "__hexagon_fast_divdf3");
Benjamin Kramera37c8092015-04-25 14:46:46 +00001594 setLibcallName(RTLIB::DIV_F32, "__hexagon_fast_divsf3");
1595 } else {
1596 setLibcallName(RTLIB::ADD_F64, "__hexagon_adddf3");
1597 setLibcallName(RTLIB::SUB_F64, "__hexagon_subdf3");
1598 setLibcallName(RTLIB::MUL_F64, "__hexagon_muldf3");
1599 setLibcallName(RTLIB::DIV_F64, "__hexagon_divdf3");
1600 setLibcallName(RTLIB::DIV_F32, "__hexagon_divsf3");
1601 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001602
Krzysztof Parzyszek6bfc6572018-10-19 17:31:11 +00001603 if (FastMath)
1604 setLibcallName(RTLIB::SQRT_F32, "__hexagon_fast2_sqrtf");
1605 else
1606 setLibcallName(RTLIB::SQRT_F32, "__hexagon_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001607
1608 // These cause problems when the shift amount is non-constant.
1609 setLibcallName(RTLIB::SHL_I128, nullptr);
1610 setLibcallName(RTLIB::SRL_I128, nullptr);
1611 setLibcallName(RTLIB::SRA_I128, nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001612}
1613
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001614const char* HexagonTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00001615 switch ((HexagonISD::NodeType)Opcode) {
Krzysztof Parzyszek0b6187c2018-06-01 14:00:32 +00001616 case HexagonISD::ADDC: return "HexagonISD::ADDC";
1617 case HexagonISD::SUBC: return "HexagonISD::SUBC";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001618 case HexagonISD::ALLOCA: return "HexagonISD::ALLOCA";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001619 case HexagonISD::AT_GOT: return "HexagonISD::AT_GOT";
1620 case HexagonISD::AT_PCREL: return "HexagonISD::AT_PCREL";
1621 case HexagonISD::BARRIER: return "HexagonISD::BARRIER";
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001622 case HexagonISD::CALL: return "HexagonISD::CALL";
1623 case HexagonISD::CALLnr: return "HexagonISD::CALLnr";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001624 case HexagonISD::CALLR: return "HexagonISD::CALLR";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001625 case HexagonISD::COMBINE: return "HexagonISD::COMBINE";
1626 case HexagonISD::CONST32_GP: return "HexagonISD::CONST32_GP";
1627 case HexagonISD::CONST32: return "HexagonISD::CONST32";
1628 case HexagonISD::CP: return "HexagonISD::CP";
1629 case HexagonISD::DCFETCH: return "HexagonISD::DCFETCH";
1630 case HexagonISD::EH_RETURN: return "HexagonISD::EH_RETURN";
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001631 case HexagonISD::TSTBIT: return "HexagonISD::TSTBIT";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001632 case HexagonISD::EXTRACTU: return "HexagonISD::EXTRACTU";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001633 case HexagonISD::INSERT: return "HexagonISD::INSERT";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001634 case HexagonISD::JT: return "HexagonISD::JT";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001635 case HexagonISD::RET_FLAG: return "HexagonISD::RET_FLAG";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001636 case HexagonISD::TC_RETURN: return "HexagonISD::TC_RETURN";
Krzysztof Parzyszekf85dd9f2017-07-10 20:16:44 +00001637 case HexagonISD::VASL: return "HexagonISD::VASL";
1638 case HexagonISD::VASR: return "HexagonISD::VASR";
1639 case HexagonISD::VLSR: return "HexagonISD::VLSR";
1640 case HexagonISD::VSPLAT: return "HexagonISD::VSPLAT";
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001641 case HexagonISD::VEXTRACTW: return "HexagonISD::VEXTRACTW";
1642 case HexagonISD::VINSERTW0: return "HexagonISD::VINSERTW0";
1643 case HexagonISD::VROR: return "HexagonISD::VROR";
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00001644 case HexagonISD::READCYCLE: return "HexagonISD::READCYCLE";
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00001645 case HexagonISD::VZERO: return "HexagonISD::VZERO";
Krzysztof Parzyszek41a24b72018-04-20 19:38:37 +00001646 case HexagonISD::VSPLATW: return "HexagonISD::VSPLATW";
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001647 case HexagonISD::D2P: return "HexagonISD::D2P";
1648 case HexagonISD::P2D: return "HexagonISD::P2D";
1649 case HexagonISD::V2Q: return "HexagonISD::V2Q";
1650 case HexagonISD::Q2V: return "HexagonISD::Q2V";
Krzysztof Parzyszek88f11002018-02-06 14:24:57 +00001651 case HexagonISD::QCAT: return "HexagonISD::QCAT";
Krzysztof Parzyszek69f1d7e2018-02-06 14:16:52 +00001652 case HexagonISD::QTRUE: return "HexagonISD::QTRUE";
1653 case HexagonISD::QFALSE: return "HexagonISD::QFALSE";
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001654 case HexagonISD::TYPECAST: return "HexagonISD::TYPECAST";
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001655 case HexagonISD::VALIGN: return "HexagonISD::VALIGN";
Krzysztof Parzyszekad83ce42018-02-14 20:46:06 +00001656 case HexagonISD::VALIGNADDR: return "HexagonISD::VALIGNADDR";
Matthias Braund04893f2015-05-07 21:33:59 +00001657 case HexagonISD::OP_END: break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001658 }
Matthias Braund04893f2015-05-07 21:33:59 +00001659 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001660}
1661
Krzysztof Parzyszek1df70592018-08-08 17:00:09 +00001662void
1663HexagonTargetLowering::validateConstPtrAlignment(SDValue Ptr, const SDLoc &dl,
1664 unsigned NeedAlign) const {
1665 auto *CA = dyn_cast<ConstantSDNode>(Ptr);
1666 if (!CA)
1667 return;
1668 unsigned Addr = CA->getZExtValue();
1669 unsigned HaveAlign = Addr != 0 ? 1u << countTrailingZeros(Addr) : NeedAlign;
1670 if (HaveAlign < NeedAlign) {
1671 std::string ErrMsg;
1672 raw_string_ostream O(ErrMsg);
1673 O << "Misaligned constant address: " << format_hex(Addr, 10)
1674 << " has alignment " << HaveAlign
1675 << ", but the memory access requires " << NeedAlign;
1676 if (DebugLoc DL = dl.getDebugLoc())
1677 DL.print(O << ", at ");
1678 report_fatal_error(O.str());
1679 }
1680}
1681
Krzysztof Parzyszekdc7a5572018-03-29 13:52:46 +00001682// Bit-reverse Load Intrinsic: Check if the instruction is a bit reverse load
1683// intrinsic.
1684static bool isBrevLdIntrinsic(const Value *Inst) {
1685 unsigned ID = cast<IntrinsicInst>(Inst)->getIntrinsicID();
1686 return (ID == Intrinsic::hexagon_L2_loadrd_pbr ||
1687 ID == Intrinsic::hexagon_L2_loadri_pbr ||
1688 ID == Intrinsic::hexagon_L2_loadrh_pbr ||
1689 ID == Intrinsic::hexagon_L2_loadruh_pbr ||
1690 ID == Intrinsic::hexagon_L2_loadrb_pbr ||
1691 ID == Intrinsic::hexagon_L2_loadrub_pbr);
1692}
1693
1694// Bit-reverse Load Intrinsic :Crawl up and figure out the object from previous
1695// instruction. So far we only handle bitcast, extract value and bit reverse
1696// load intrinsic instructions. Should we handle CGEP ?
1697static Value *getBrevLdObject(Value *V) {
1698 if (Operator::getOpcode(V) == Instruction::ExtractValue ||
1699 Operator::getOpcode(V) == Instruction::BitCast)
1700 V = cast<Operator>(V)->getOperand(0);
1701 else if (isa<IntrinsicInst>(V) && isBrevLdIntrinsic(V))
1702 V = cast<Instruction>(V)->getOperand(0);
1703 return V;
1704}
1705
1706// Bit-reverse Load Intrinsic: For a PHI Node return either an incoming edge or
1707// a back edge. If the back edge comes from the intrinsic itself, the incoming
1708// edge is returned.
1709static Value *returnEdge(const PHINode *PN, Value *IntrBaseVal) {
1710 const BasicBlock *Parent = PN->getParent();
1711 int Idx = -1;
1712 for (unsigned i = 0, e = PN->getNumIncomingValues(); i < e; ++i) {
1713 BasicBlock *Blk = PN->getIncomingBlock(i);
1714 // Determine if the back edge is originated from intrinsic.
1715 if (Blk == Parent) {
1716 Value *BackEdgeVal = PN->getIncomingValue(i);
1717 Value *BaseVal;
1718 // Loop over till we return the same Value or we hit the IntrBaseVal.
1719 do {
1720 BaseVal = BackEdgeVal;
1721 BackEdgeVal = getBrevLdObject(BackEdgeVal);
1722 } while ((BaseVal != BackEdgeVal) && (IntrBaseVal != BackEdgeVal));
1723 // If the getBrevLdObject returns IntrBaseVal, we should return the
1724 // incoming edge.
1725 if (IntrBaseVal == BackEdgeVal)
1726 continue;
1727 Idx = i;
1728 break;
1729 } else // Set the node to incoming edge.
1730 Idx = i;
1731 }
1732 assert(Idx >= 0 && "Unexpected index to incoming argument in PHI");
1733 return PN->getIncomingValue(Idx);
1734}
1735
1736// Bit-reverse Load Intrinsic: Figure out the underlying object the base
1737// pointer points to, for the bit-reverse load intrinsic. Setting this to
1738// memoperand might help alias analysis to figure out the dependencies.
1739static Value *getUnderLyingObjectForBrevLdIntr(Value *V) {
1740 Value *IntrBaseVal = V;
1741 Value *BaseVal;
1742 // Loop over till we return the same Value, implies we either figure out
1743 // the object or we hit a PHI
1744 do {
1745 BaseVal = V;
1746 V = getBrevLdObject(V);
1747 } while (BaseVal != V);
1748
1749 // Identify the object from PHINode.
1750 if (const PHINode *PN = dyn_cast<PHINode>(V))
1751 return returnEdge(PN, IntrBaseVal);
1752 // For non PHI nodes, the object is the last value returned by getBrevLdObject
1753 else
1754 return V;
1755}
1756
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00001757/// Given an intrinsic, checks if on the target the intrinsic will need to map
1758/// to a MemIntrinsicNode (touches memory). If this is the case, it returns
1759/// true and store the intrinsic information into the IntrinsicInfo that was
1760/// passed to the function.
1761bool HexagonTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
1762 const CallInst &I,
Matt Arsenault7d7adf42017-12-14 22:34:10 +00001763 MachineFunction &MF,
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00001764 unsigned Intrinsic) const {
1765 switch (Intrinsic) {
Krzysztof Parzyszekdc7a5572018-03-29 13:52:46 +00001766 case Intrinsic::hexagon_L2_loadrd_pbr:
1767 case Intrinsic::hexagon_L2_loadri_pbr:
1768 case Intrinsic::hexagon_L2_loadrh_pbr:
1769 case Intrinsic::hexagon_L2_loadruh_pbr:
1770 case Intrinsic::hexagon_L2_loadrb_pbr:
1771 case Intrinsic::hexagon_L2_loadrub_pbr: {
1772 Info.opc = ISD::INTRINSIC_W_CHAIN;
1773 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
1774 auto &Cont = I.getCalledFunction()->getParent()->getContext();
1775 // The intrinsic function call is of the form { ElTy, i8* }
1776 // @llvm.hexagon.L2.loadXX.pbr(i8*, i32). The pointer and memory access type
1777 // should be derived from ElTy.
1778 PointerType *PtrTy = I.getCalledFunction()
1779 ->getReturnType()
1780 ->getContainedType(0)
1781 ->getPointerTo();
1782 Info.memVT = MVT::getVT(PtrTy->getElementType());
1783 llvm::Value *BasePtrVal = I.getOperand(0);
1784 Info.ptrVal = getUnderLyingObjectForBrevLdIntr(BasePtrVal);
1785 // The offset value comes through Modifier register. For now, assume the
1786 // offset is 0.
1787 Info.offset = 0;
1788 Info.align = DL.getABITypeAlignment(Info.memVT.getTypeForEVT(Cont));
1789 Info.flags = MachineMemOperand::MOLoad;
1790 return true;
1791 }
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00001792 case Intrinsic::hexagon_V6_vgathermw:
1793 case Intrinsic::hexagon_V6_vgathermw_128B:
1794 case Intrinsic::hexagon_V6_vgathermh:
1795 case Intrinsic::hexagon_V6_vgathermh_128B:
1796 case Intrinsic::hexagon_V6_vgathermhw:
1797 case Intrinsic::hexagon_V6_vgathermhw_128B:
1798 case Intrinsic::hexagon_V6_vgathermwq:
1799 case Intrinsic::hexagon_V6_vgathermwq_128B:
1800 case Intrinsic::hexagon_V6_vgathermhq:
1801 case Intrinsic::hexagon_V6_vgathermhq_128B:
1802 case Intrinsic::hexagon_V6_vgathermhwq:
1803 case Intrinsic::hexagon_V6_vgathermhwq_128B: {
1804 const Module &M = *I.getParent()->getParent()->getParent();
1805 Info.opc = ISD::INTRINSIC_W_CHAIN;
1806 Type *VecTy = I.getArgOperand(1)->getType();
1807 Info.memVT = MVT::getVT(VecTy);
1808 Info.ptrVal = I.getArgOperand(0);
1809 Info.offset = 0;
1810 Info.align = M.getDataLayout().getTypeAllocSizeInBits(VecTy) / 8;
Matt Arsenault11171332017-12-14 21:39:51 +00001811 Info.flags = MachineMemOperand::MOLoad |
1812 MachineMemOperand::MOStore |
1813 MachineMemOperand::MOVolatile;
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00001814 return true;
1815 }
1816 default:
1817 break;
1818 }
1819 return false;
1820}
1821
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001822bool HexagonTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +00001823 return isTruncateFree(EVT::getEVT(Ty1), EVT::getEVT(Ty2));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001824}
1825
1826bool HexagonTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001827 if (!VT1.isSimple() || !VT2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001828 return false;
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +00001829 return VT1.getSimpleVT() == MVT::i64 && VT2.getSimpleVT() == MVT::i32;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001830}
1831
Krzysztof Parzyszekbd8ef4b2016-08-19 13:34:31 +00001832bool HexagonTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
1833 return isOperationLegalOrCustom(ISD::FMA, VT);
1834}
1835
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001836// Should we expand the build vector with shuffles?
Krzysztof Parzyszekd19d0502016-09-13 21:16:07 +00001837bool HexagonTargetLowering::shouldExpandBuildVectorWithShuffles(EVT VT,
1838 unsigned DefinedValues) const {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001839 return false;
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00001840}
1841
Zvi Rackover1b736822017-07-26 08:06:58 +00001842bool HexagonTargetLowering::isShuffleMaskLegal(ArrayRef<int> Mask,
1843 EVT VT) const {
Krzysztof Parzyszekd19d0502016-09-13 21:16:07 +00001844 return true;
1845}
1846
Krzysztof Parzyszek5439a702017-12-18 18:21:01 +00001847TargetLoweringBase::LegalizeTypeAction
Craig Topper0b5f8162018-11-05 23:26:13 +00001848HexagonTargetLowering::getPreferredVectorAction(MVT VT) const {
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00001849 if (VT.getVectorNumElements() == 1)
1850 return TargetLoweringBase::TypeScalarizeVector;
1851
1852 // Always widen vectors of i1.
Craig Topper0b5f8162018-11-05 23:26:13 +00001853 MVT ElemTy = VT.getVectorElementType();
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00001854 if (ElemTy == MVT::i1)
1855 return TargetLoweringBase::TypeWidenVector;
1856
Krzysztof Parzyszek5439a702017-12-18 18:21:01 +00001857 if (Subtarget.useHVXOps()) {
1858 // If the size of VT is at least half of the vector length,
1859 // widen the vector. Note: the threshold was not selected in
1860 // any scientific way.
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00001861 ArrayRef<MVT> Tys = Subtarget.getHVXElementTypes();
1862 if (llvm::find(Tys, ElemTy) != Tys.end()) {
1863 unsigned HwWidth = 8*Subtarget.getVectorLength();
1864 unsigned VecWidth = VT.getSizeInBits();
1865 if (VecWidth >= HwWidth/2 && VecWidth < HwWidth)
1866 return TargetLoweringBase::TypeWidenVector;
1867 }
Krzysztof Parzyszek5439a702017-12-18 18:21:01 +00001868 }
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00001869 return TargetLoweringBase::TypeSplitVector;
Krzysztof Parzyszek5439a702017-12-18 18:21:01 +00001870}
1871
Krzysztof Parzyszekad83ce42018-02-14 20:46:06 +00001872std::pair<SDValue, int>
1873HexagonTargetLowering::getBaseAndOffset(SDValue Addr) const {
1874 if (Addr.getOpcode() == ISD::ADD) {
1875 SDValue Op1 = Addr.getOperand(1);
1876 if (auto *CN = dyn_cast<const ConstantSDNode>(Op1.getNode()))
1877 return { Addr.getOperand(0), CN->getSExtValue() };
1878 }
1879 return { Addr, 0 };
1880}
1881
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00001882// Lower a vector shuffle (V1, V2, V3). V1 and V2 are the two vectors
1883// to select data from, V3 is the permutation.
1884SDValue
1885HexagonTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG)
1886 const {
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001887 const auto *SVN = cast<ShuffleVectorSDNode>(Op);
1888 ArrayRef<int> AM = SVN->getMask();
1889 assert(AM.size() <= 8 && "Unexpected shuffle mask");
1890 unsigned VecLen = AM.size();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001891
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001892 MVT VecTy = ty(Op);
Krzysztof Parzyszek8abaf892018-02-06 20:22:20 +00001893 assert(!Subtarget.isHVXVectorType(VecTy, true) &&
1894 "HVX shuffles should be legal");
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001895 assert(VecTy.getSizeInBits() <= 64 && "Unexpected vector length");
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001896
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001897 SDValue Op0 = Op.getOperand(0);
1898 SDValue Op1 = Op.getOperand(1);
Krzysztof Parzyszek7cfe7cb2018-02-09 15:30:02 +00001899 const SDLoc &dl(Op);
1900
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001901 // If the inputs are not the same as the output, bail. This is not an
1902 // error situation, but complicates the handling and the default expansion
1903 // (into BUILD_VECTOR) should be adequate.
1904 if (ty(Op0) != VecTy || ty(Op1) != VecTy)
1905 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001906
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001907 // Normalize the mask so that the first non-negative index comes from
1908 // the first operand.
1909 SmallVector<int,8> Mask(AM.begin(), AM.end());
1910 unsigned F = llvm::find_if(AM, [](int M) { return M >= 0; }) - AM.data();
1911 if (F == AM.size())
1912 return DAG.getUNDEF(VecTy);
1913 if (AM[F] >= int(VecLen)) {
1914 ShuffleVectorSDNode::commuteMask(Mask);
1915 std::swap(Op0, Op1);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001916 }
1917
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001918 // Express the shuffle mask in terms of bytes.
1919 SmallVector<int,8> ByteMask;
1920 unsigned ElemBytes = VecTy.getVectorElementType().getSizeInBits() / 8;
1921 for (unsigned i = 0, e = Mask.size(); i != e; ++i) {
1922 int M = Mask[i];
1923 if (M < 0) {
1924 for (unsigned j = 0; j != ElemBytes; ++j)
1925 ByteMask.push_back(-1);
1926 } else {
1927 for (unsigned j = 0; j != ElemBytes; ++j)
1928 ByteMask.push_back(M*ElemBytes + j);
1929 }
1930 }
1931 assert(ByteMask.size() <= 8);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001932
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001933 // All non-undef (non-negative) indexes are well within [0..127], so they
1934 // fit in a single byte. Build two 64-bit words:
1935 // - MaskIdx where each byte is the corresponding index (for non-negative
1936 // indexes), and 0xFF for negative indexes, and
1937 // - MaskUnd that has 0xFF for each negative index.
1938 uint64_t MaskIdx = 0;
1939 uint64_t MaskUnd = 0;
1940 for (unsigned i = 0, e = ByteMask.size(); i != e; ++i) {
1941 unsigned S = 8*i;
1942 uint64_t M = ByteMask[i] & 0xFF;
1943 if (M == 0xFF)
1944 MaskUnd |= M << S;
1945 MaskIdx |= M << S;
1946 }
1947
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001948 if (ByteMask.size() == 4) {
1949 // Identity.
1950 if (MaskIdx == (0x03020100 | MaskUnd))
1951 return Op0;
1952 // Byte swap.
1953 if (MaskIdx == (0x00010203 | MaskUnd)) {
1954 SDValue T0 = DAG.getBitcast(MVT::i32, Op0);
1955 SDValue T1 = DAG.getNode(ISD::BSWAP, dl, MVT::i32, T0);
1956 return DAG.getBitcast(VecTy, T1);
1957 }
1958
1959 // Byte packs.
1960 SDValue Concat10 = DAG.getNode(HexagonISD::COMBINE, dl,
1961 typeJoin({ty(Op1), ty(Op0)}), {Op1, Op0});
1962 if (MaskIdx == (0x06040200 | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00001963 return getInstr(Hexagon::S2_vtrunehb, dl, VecTy, {Concat10}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001964 if (MaskIdx == (0x07050301 | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00001965 return getInstr(Hexagon::S2_vtrunohb, dl, VecTy, {Concat10}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001966
1967 SDValue Concat01 = DAG.getNode(HexagonISD::COMBINE, dl,
1968 typeJoin({ty(Op0), ty(Op1)}), {Op0, Op1});
1969 if (MaskIdx == (0x02000604 | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00001970 return getInstr(Hexagon::S2_vtrunehb, dl, VecTy, {Concat01}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001971 if (MaskIdx == (0x03010705 | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00001972 return getInstr(Hexagon::S2_vtrunohb, dl, VecTy, {Concat01}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001973 }
1974
1975 if (ByteMask.size() == 8) {
1976 // Identity.
1977 if (MaskIdx == (0x0706050403020100ull | MaskUnd))
1978 return Op0;
1979 // Byte swap.
1980 if (MaskIdx == (0x0001020304050607ull | MaskUnd)) {
1981 SDValue T0 = DAG.getBitcast(MVT::i64, Op0);
1982 SDValue T1 = DAG.getNode(ISD::BSWAP, dl, MVT::i64, T0);
1983 return DAG.getBitcast(VecTy, T1);
1984 }
1985
1986 // Halfword picks.
1987 if (MaskIdx == (0x0d0c050409080100ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00001988 return getInstr(Hexagon::S2_shuffeh, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001989 if (MaskIdx == (0x0f0e07060b0a0302ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00001990 return getInstr(Hexagon::S2_shuffoh, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001991 if (MaskIdx == (0x0d0c090805040100ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00001992 return getInstr(Hexagon::S2_vtrunewh, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001993 if (MaskIdx == (0x0f0e0b0a07060302ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00001994 return getInstr(Hexagon::S2_vtrunowh, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001995 if (MaskIdx == (0x0706030205040100ull | MaskUnd)) {
1996 VectorPair P = opSplit(Op0, dl, DAG);
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00001997 return getInstr(Hexagon::S2_packhl, dl, VecTy, {P.second, P.first}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00001998 }
1999
2000 // Byte packs.
2001 if (MaskIdx == (0x0e060c040a020800ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002002 return getInstr(Hexagon::S2_shuffeb, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002003 if (MaskIdx == (0x0f070d050b030901ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002004 return getInstr(Hexagon::S2_shuffob, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002005 }
2006
2007 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002008}
2009
Krzysztof Parzyszek8abaf892018-02-06 20:22:20 +00002010// Create a Hexagon-specific node for shifting a vector by an integer.
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002011SDValue
Krzysztof Parzyszek8abaf892018-02-06 20:22:20 +00002012HexagonTargetLowering::getVectorShiftByInt(SDValue Op, SelectionDAG &DAG)
2013 const {
Krzysztof Parzyszek1108ee22018-01-31 20:49:24 +00002014 if (auto *BVN = dyn_cast<BuildVectorSDNode>(Op.getOperand(1).getNode())) {
2015 if (SDValue S = BVN->getSplatValue()) {
2016 unsigned NewOpc;
2017 switch (Op.getOpcode()) {
2018 case ISD::SHL:
2019 NewOpc = HexagonISD::VASL;
2020 break;
2021 case ISD::SRA:
2022 NewOpc = HexagonISD::VASR;
2023 break;
2024 case ISD::SRL:
2025 NewOpc = HexagonISD::VLSR;
2026 break;
2027 default:
2028 llvm_unreachable("Unexpected shift opcode");
2029 }
Krzysztof Parzyszek8abaf892018-02-06 20:22:20 +00002030 return DAG.getNode(NewOpc, SDLoc(Op), ty(Op), Op.getOperand(0), S);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002031 }
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002032 }
2033
Krzysztof Parzyszek1108ee22018-01-31 20:49:24 +00002034 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002035}
2036
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002037SDValue
Krzysztof Parzyszek8abaf892018-02-06 20:22:20 +00002038HexagonTargetLowering::LowerVECTOR_SHIFT(SDValue Op, SelectionDAG &DAG) const {
2039 return getVectorShiftByInt(Op, DAG);
2040}
2041
2042SDValue
Krzysztof Parzyszek3d671242018-06-12 12:49:36 +00002043HexagonTargetLowering::LowerROTL(SDValue Op, SelectionDAG &DAG) const {
2044 if (isa<ConstantSDNode>(Op.getOperand(1).getNode()))
2045 return Op;
2046 return SDValue();
2047}
2048
2049SDValue
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002050HexagonTargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
2051 MVT ResTy = ty(Op);
2052 SDValue InpV = Op.getOperand(0);
2053 MVT InpTy = ty(InpV);
2054 assert(ResTy.getSizeInBits() == InpTy.getSizeInBits());
2055 const SDLoc &dl(Op);
2056
2057 // Handle conversion from i8 to v8i1.
2058 if (ResTy == MVT::v8i1) {
2059 SDValue Sc = DAG.getBitcast(tyScalar(InpTy), InpV);
2060 SDValue Ext = DAG.getZExtOrTrunc(Sc, dl, MVT::i32);
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002061 return getInstr(Hexagon::C2_tfrrp, dl, ResTy, Ext, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002062 }
2063
2064 return SDValue();
2065}
2066
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002067bool
2068HexagonTargetLowering::getBuildVectorConstInts(ArrayRef<SDValue> Values,
2069 MVT VecTy, SelectionDAG &DAG,
2070 MutableArrayRef<ConstantInt*> Consts) const {
2071 MVT ElemTy = VecTy.getVectorElementType();
2072 unsigned ElemWidth = ElemTy.getSizeInBits();
2073 IntegerType *IntTy = IntegerType::get(*DAG.getContext(), ElemWidth);
2074 bool AllConst = true;
2075
2076 for (unsigned i = 0, e = Values.size(); i != e; ++i) {
2077 SDValue V = Values[i];
2078 if (V.isUndef()) {
2079 Consts[i] = ConstantInt::get(IntTy, 0);
2080 continue;
2081 }
Krzysztof Parzyszek4ef6cff2018-01-11 18:03:23 +00002082 // Make sure to always cast to IntTy.
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002083 if (auto *CN = dyn_cast<ConstantSDNode>(V.getNode())) {
2084 const ConstantInt *CI = CN->getConstantIntValue();
Krzysztof Parzyszek4ef6cff2018-01-11 18:03:23 +00002085 Consts[i] = ConstantInt::get(IntTy, CI->getValue().getSExtValue());
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002086 } else if (auto *CN = dyn_cast<ConstantFPSDNode>(V.getNode())) {
2087 const ConstantFP *CF = CN->getConstantFPValue();
2088 APInt A = CF->getValueAPF().bitcastToAPInt();
2089 Consts[i] = ConstantInt::get(IntTy, A.getZExtValue());
2090 } else {
2091 AllConst = false;
2092 }
2093 }
2094 return AllConst;
2095}
2096
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002097SDValue
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002098HexagonTargetLowering::buildVector32(ArrayRef<SDValue> Elem, const SDLoc &dl,
2099 MVT VecTy, SelectionDAG &DAG) const {
2100 MVT ElemTy = VecTy.getVectorElementType();
2101 assert(VecTy.getVectorNumElements() == Elem.size());
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002102
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002103 SmallVector<ConstantInt*,4> Consts(Elem.size());
2104 bool AllConst = getBuildVectorConstInts(Elem, VecTy, DAG, Consts);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002105
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002106 unsigned First, Num = Elem.size();
2107 for (First = 0; First != Num; ++First)
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002108 if (!isUndef(Elem[First]))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002109 break;
2110 if (First == Num)
2111 return DAG.getUNDEF(VecTy);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002112
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002113 if (AllConst &&
2114 llvm::all_of(Consts, [](ConstantInt *CI) { return CI->isZero(); }))
2115 return getZero(dl, VecTy, DAG);
2116
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002117 if (ElemTy == MVT::i16) {
2118 assert(Elem.size() == 2);
2119 if (AllConst) {
2120 uint32_t V = (Consts[0]->getZExtValue() & 0xFFFF) |
2121 Consts[1]->getZExtValue() << 16;
2122 return DAG.getBitcast(MVT::v2i16, DAG.getConstant(V, dl, MVT::i32));
Krzysztof Parzyszek89b2d7c2017-07-13 18:17:58 +00002123 }
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002124 SDValue N = getInstr(Hexagon::A2_combine_ll, dl, MVT::i32,
2125 {Elem[1], Elem[0]}, DAG);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002126 return DAG.getBitcast(MVT::v2i16, N);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002127 }
2128
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002129 if (ElemTy == MVT::i8) {
2130 // First try generating a constant.
2131 if (AllConst) {
2132 int32_t V = (Consts[0]->getZExtValue() & 0xFF) |
2133 (Consts[1]->getZExtValue() & 0xFF) << 8 |
2134 (Consts[1]->getZExtValue() & 0xFF) << 16 |
2135 Consts[2]->getZExtValue() << 24;
2136 return DAG.getBitcast(MVT::v4i8, DAG.getConstant(V, dl, MVT::i32));
2137 }
2138
2139 // Then try splat.
2140 bool IsSplat = true;
2141 for (unsigned i = 0; i != Num; ++i) {
2142 if (i == First)
2143 continue;
2144 if (Elem[i] == Elem[First] || isUndef(Elem[i]))
2145 continue;
2146 IsSplat = false;
2147 break;
2148 }
2149 if (IsSplat) {
2150 // Legalize the operand to VSPLAT.
2151 SDValue Ext = DAG.getZExtOrTrunc(Elem[First], dl, MVT::i32);
2152 return DAG.getNode(HexagonISD::VSPLAT, dl, VecTy, Ext);
2153 }
2154
2155 // Generate
2156 // (zxtb(Elem[0]) | (zxtb(Elem[1]) << 8)) |
2157 // (zxtb(Elem[2]) | (zxtb(Elem[3]) << 8)) << 16
2158 assert(Elem.size() == 4);
2159 SDValue Vs[4];
2160 for (unsigned i = 0; i != 4; ++i) {
2161 Vs[i] = DAG.getZExtOrTrunc(Elem[i], dl, MVT::i32);
2162 Vs[i] = DAG.getZeroExtendInReg(Vs[i], dl, MVT::i8);
2163 }
2164 SDValue S8 = DAG.getConstant(8, dl, MVT::i32);
2165 SDValue T0 = DAG.getNode(ISD::SHL, dl, MVT::i32, {Vs[1], S8});
2166 SDValue T1 = DAG.getNode(ISD::SHL, dl, MVT::i32, {Vs[3], S8});
2167 SDValue B0 = DAG.getNode(ISD::OR, dl, MVT::i32, {Vs[0], T0});
2168 SDValue B1 = DAG.getNode(ISD::OR, dl, MVT::i32, {Vs[2], T1});
2169
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002170 SDValue R = getInstr(Hexagon::A2_combine_ll, dl, MVT::i32, {B1, B0}, DAG);
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002171 return DAG.getBitcast(MVT::v4i8, R);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002172 }
2173
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002174#ifndef NDEBUG
2175 dbgs() << "VecTy: " << EVT(VecTy).getEVTString() << '\n';
2176#endif
2177 llvm_unreachable("Unexpected vector element type");
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002178}
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002179
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002180SDValue
2181HexagonTargetLowering::buildVector64(ArrayRef<SDValue> Elem, const SDLoc &dl,
2182 MVT VecTy, SelectionDAG &DAG) const {
2183 MVT ElemTy = VecTy.getVectorElementType();
2184 assert(VecTy.getVectorNumElements() == Elem.size());
2185
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002186 SmallVector<ConstantInt*,8> Consts(Elem.size());
2187 bool AllConst = getBuildVectorConstInts(Elem, VecTy, DAG, Consts);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002188
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002189 unsigned First, Num = Elem.size();
2190 for (First = 0; First != Num; ++First)
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002191 if (!isUndef(Elem[First]))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002192 break;
2193 if (First == Num)
2194 return DAG.getUNDEF(VecTy);
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002195
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002196 if (AllConst &&
2197 llvm::all_of(Consts, [](ConstantInt *CI) { return CI->isZero(); }))
2198 return getZero(dl, VecTy, DAG);
2199
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002200 // First try splat if possible.
2201 if (ElemTy == MVT::i16) {
2202 bool IsSplat = true;
2203 for (unsigned i = 0; i != Num; ++i) {
2204 if (i == First)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002205 continue;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002206 if (Elem[i] == Elem[First] || isUndef(Elem[i]))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002207 continue;
2208 IsSplat = false;
2209 break;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002210 }
Krzysztof Parzyszekfb0fcac2017-12-20 20:33:49 +00002211 if (IsSplat) {
2212 // Legalize the operand to VSPLAT.
2213 SDValue Ext = DAG.getZExtOrTrunc(Elem[First], dl, MVT::i32);
2214 return DAG.getNode(HexagonISD::VSPLAT, dl, VecTy, Ext);
2215 }
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002216 }
2217
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002218 // Then try constant.
2219 if (AllConst) {
2220 uint64_t Val = 0;
2221 unsigned W = ElemTy.getSizeInBits();
2222 uint64_t Mask = (ElemTy == MVT::i8) ? 0xFFull
2223 : (ElemTy == MVT::i16) ? 0xFFFFull : 0xFFFFFFFFull;
2224 for (unsigned i = 0; i != Num; ++i)
Krzysztof Parzyszek240df6f2018-01-11 18:30:41 +00002225 Val = (Val << W) | (Consts[Num-1-i]->getZExtValue() & Mask);
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002226 SDValue V0 = DAG.getConstant(Val, dl, MVT::i64);
2227 return DAG.getBitcast(VecTy, V0);
2228 }
2229
2230 // Build two 32-bit vectors and concatenate.
2231 MVT HalfTy = MVT::getVectorVT(ElemTy, Num/2);
2232 SDValue L = (ElemTy == MVT::i32)
2233 ? Elem[0]
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002234 : buildVector32(Elem.take_front(Num/2), dl, HalfTy, DAG);
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002235 SDValue H = (ElemTy == MVT::i32)
2236 ? Elem[1]
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002237 : buildVector32(Elem.drop_front(Num/2), dl, HalfTy, DAG);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002238 return DAG.getNode(HexagonISD::COMBINE, dl, VecTy, {H, L});
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002239}
2240
2241SDValue
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002242HexagonTargetLowering::extractVector(SDValue VecV, SDValue IdxV,
2243 const SDLoc &dl, MVT ValTy, MVT ResTy,
2244 SelectionDAG &DAG) const {
2245 MVT VecTy = ty(VecV);
2246 assert(!ValTy.isVector() ||
2247 VecTy.getVectorElementType() == ValTy.getVectorElementType());
2248 unsigned VecWidth = VecTy.getSizeInBits();
2249 unsigned ValWidth = ValTy.getSizeInBits();
2250 unsigned ElemWidth = VecTy.getVectorElementType().getSizeInBits();
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002251 assert((VecWidth % ElemWidth) == 0);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002252 auto *IdxN = dyn_cast<ConstantSDNode>(IdxV);
2253
2254 // Special case for v{8,4,2}i1 (the only boolean vectors legal in Hexagon
2255 // without any coprocessors).
2256 if (ElemWidth == 1) {
2257 assert(VecWidth == VecTy.getVectorNumElements() && "Sanity failure");
2258 assert(VecWidth == 8 || VecWidth == 4 || VecWidth == 2);
2259 // Check if this is an extract of the lowest bit.
2260 if (IdxN) {
2261 // Extracting the lowest bit is a no-op, but it changes the type,
2262 // so it must be kept as an operation to avoid errors related to
2263 // type mismatches.
2264 if (IdxN->isNullValue() && ValTy.getSizeInBits() == 1)
2265 return DAG.getNode(HexagonISD::TYPECAST, dl, MVT::i1, VecV);
2266 }
2267
2268 // If the value extracted is a single bit, use tstbit.
2269 if (ValWidth == 1) {
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002270 SDValue A0 = getInstr(Hexagon::C2_tfrpr, dl, MVT::i32, {VecV}, DAG);
Krzysztof Parzyszek4e075092018-07-25 16:20:59 +00002271 SDValue M0 = DAG.getConstant(8 / VecWidth, dl, MVT::i32);
2272 SDValue I0 = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV, M0);
2273 return DAG.getNode(HexagonISD::TSTBIT, dl, MVT::i1, A0, I0);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002274 }
2275
2276 // Each bool vector (v2i1, v4i1, v8i1) always occupies 8 bits in
2277 // a predicate register. The elements of the vector are repeated
2278 // in the register (if necessary) so that the total number is 8.
2279 // The extracted subvector will need to be expanded in such a way.
2280 unsigned Scale = VecWidth / ValWidth;
2281
2282 // Generate (p2d VecV) >> 8*Idx to move the interesting bytes to
2283 // position 0.
2284 assert(ty(IdxV) == MVT::i32);
Krzysztof Parzyszek528aff32018-10-02 15:05:43 +00002285 unsigned VecRep = 8 / VecWidth;
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002286 SDValue S0 = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV,
Krzysztof Parzyszek528aff32018-10-02 15:05:43 +00002287 DAG.getConstant(8*VecRep, dl, MVT::i32));
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002288 SDValue T0 = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, VecV);
2289 SDValue T1 = DAG.getNode(ISD::SRL, dl, MVT::i64, T0, S0);
2290 while (Scale > 1) {
2291 // The longest possible subvector is at most 32 bits, so it is always
2292 // contained in the low subregister.
2293 T1 = DAG.getTargetExtractSubreg(Hexagon::isub_lo, dl, MVT::i32, T1);
2294 T1 = expandPredicate(T1, dl, DAG);
2295 Scale /= 2;
2296 }
2297
2298 return DAG.getNode(HexagonISD::D2P, dl, ResTy, T1);
2299 }
2300
2301 assert(VecWidth == 32 || VecWidth == 64);
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002302
2303 // Cast everything to scalar integer types.
2304 MVT ScalarTy = tyScalar(VecTy);
2305 VecV = DAG.getBitcast(ScalarTy, VecV);
2306
2307 SDValue WidthV = DAG.getConstant(ValWidth, dl, MVT::i32);
2308 SDValue ExtV;
2309
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002310 if (IdxN) {
2311 unsigned Off = IdxN->getZExtValue() * ElemWidth;
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002312 if (VecWidth == 64 && ValWidth == 32) {
2313 assert(Off == 0 || Off == 32);
2314 unsigned SubIdx = Off == 0 ? Hexagon::isub_lo : Hexagon::isub_hi;
2315 ExtV = DAG.getTargetExtractSubreg(SubIdx, dl, MVT::i32, VecV);
2316 } else if (Off == 0 && (ValWidth % 8) == 0) {
2317 ExtV = DAG.getZeroExtendInReg(VecV, dl, tyScalar(ValTy));
2318 } else {
2319 SDValue OffV = DAG.getConstant(Off, dl, MVT::i32);
2320 // The return type of EXTRACTU must be the same as the type of the
2321 // input vector.
2322 ExtV = DAG.getNode(HexagonISD::EXTRACTU, dl, ScalarTy,
2323 {VecV, WidthV, OffV});
2324 }
2325 } else {
2326 if (ty(IdxV) != MVT::i32)
2327 IdxV = DAG.getZExtOrTrunc(IdxV, dl, MVT::i32);
2328 SDValue OffV = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV,
2329 DAG.getConstant(ElemWidth, dl, MVT::i32));
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +00002330 ExtV = DAG.getNode(HexagonISD::EXTRACTU, dl, ScalarTy,
2331 {VecV, WidthV, OffV});
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002332 }
2333
2334 // Cast ExtV to the requested result type.
2335 ExtV = DAG.getZExtOrTrunc(ExtV, dl, tyScalar(ResTy));
2336 ExtV = DAG.getBitcast(ResTy, ExtV);
2337 return ExtV;
2338}
2339
2340SDValue
2341HexagonTargetLowering::insertVector(SDValue VecV, SDValue ValV, SDValue IdxV,
2342 const SDLoc &dl, MVT ValTy,
2343 SelectionDAG &DAG) const {
2344 MVT VecTy = ty(VecV);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002345 if (VecTy.getVectorElementType() == MVT::i1) {
2346 MVT ValTy = ty(ValV);
2347 assert(ValTy.getVectorElementType() == MVT::i1);
2348 SDValue ValR = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, ValV);
2349 unsigned VecLen = VecTy.getVectorNumElements();
2350 unsigned Scale = VecLen / ValTy.getVectorNumElements();
2351 assert(Scale > 1);
2352
2353 for (unsigned R = Scale; R > 1; R /= 2) {
2354 ValR = contractPredicate(ValR, dl, DAG);
2355 ValR = DAG.getNode(HexagonISD::COMBINE, dl, MVT::i64,
2356 DAG.getUNDEF(MVT::i32), ValR);
2357 }
2358 // The longest possible subvector is at most 32 bits, so it is always
2359 // contained in the low subregister.
2360 ValR = DAG.getTargetExtractSubreg(Hexagon::isub_lo, dl, MVT::i32, ValR);
2361
2362 unsigned ValBytes = 64 / Scale;
2363 SDValue Width = DAG.getConstant(ValBytes*8, dl, MVT::i32);
2364 SDValue Idx = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV,
2365 DAG.getConstant(8, dl, MVT::i32));
2366 SDValue VecR = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, VecV);
2367 SDValue Ins = DAG.getNode(HexagonISD::INSERT, dl, MVT::i32,
2368 {VecR, ValR, Width, Idx});
2369 return DAG.getNode(HexagonISD::D2P, dl, VecTy, Ins);
2370 }
2371
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002372 unsigned VecWidth = VecTy.getSizeInBits();
2373 unsigned ValWidth = ValTy.getSizeInBits();
2374 assert(VecWidth == 32 || VecWidth == 64);
2375 assert((VecWidth % ValWidth) == 0);
2376
2377 // Cast everything to scalar integer types.
2378 MVT ScalarTy = MVT::getIntegerVT(VecWidth);
2379 // The actual type of ValV may be different than ValTy (which is related
2380 // to the vector type).
2381 unsigned VW = ty(ValV).getSizeInBits();
2382 ValV = DAG.getBitcast(MVT::getIntegerVT(VW), ValV);
2383 VecV = DAG.getBitcast(ScalarTy, VecV);
2384 if (VW != VecWidth)
2385 ValV = DAG.getAnyExtOrTrunc(ValV, dl, ScalarTy);
2386
2387 SDValue WidthV = DAG.getConstant(ValWidth, dl, MVT::i32);
2388 SDValue InsV;
2389
2390 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(IdxV)) {
2391 unsigned W = C->getZExtValue() * ValWidth;
2392 SDValue OffV = DAG.getConstant(W, dl, MVT::i32);
2393 InsV = DAG.getNode(HexagonISD::INSERT, dl, ScalarTy,
2394 {VecV, ValV, WidthV, OffV});
2395 } else {
2396 if (ty(IdxV) != MVT::i32)
2397 IdxV = DAG.getZExtOrTrunc(IdxV, dl, MVT::i32);
2398 SDValue OffV = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV, WidthV);
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +00002399 InsV = DAG.getNode(HexagonISD::INSERT, dl, ScalarTy,
2400 {VecV, ValV, WidthV, OffV});
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002401 }
2402
2403 return DAG.getNode(ISD::BITCAST, dl, VecTy, InsV);
2404}
2405
2406SDValue
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002407HexagonTargetLowering::expandPredicate(SDValue Vec32, const SDLoc &dl,
2408 SelectionDAG &DAG) const {
2409 assert(ty(Vec32).getSizeInBits() == 32);
2410 if (isUndef(Vec32))
2411 return DAG.getUNDEF(MVT::i64);
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002412 return getInstr(Hexagon::S2_vsxtbh, dl, MVT::i64, {Vec32}, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002413}
2414
2415SDValue
2416HexagonTargetLowering::contractPredicate(SDValue Vec64, const SDLoc &dl,
2417 SelectionDAG &DAG) const {
2418 assert(ty(Vec64).getSizeInBits() == 64);
2419 if (isUndef(Vec64))
2420 return DAG.getUNDEF(MVT::i32);
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002421 return getInstr(Hexagon::S2_vtrunehb, dl, MVT::i32, {Vec64}, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002422}
2423
2424SDValue
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002425HexagonTargetLowering::getZero(const SDLoc &dl, MVT Ty, SelectionDAG &DAG)
2426 const {
2427 if (Ty.isVector()) {
2428 assert(Ty.isInteger() && "Only integer vectors are supported here");
2429 unsigned W = Ty.getSizeInBits();
2430 if (W <= 64)
2431 return DAG.getBitcast(Ty, DAG.getConstant(0, dl, MVT::getIntegerVT(W)));
2432 return DAG.getNode(HexagonISD::VZERO, dl, Ty);
2433 }
2434
2435 if (Ty.isInteger())
2436 return DAG.getConstant(0, dl, Ty);
2437 if (Ty.isFloatingPoint())
2438 return DAG.getConstantFP(0.0, dl, Ty);
2439 llvm_unreachable("Invalid type for zero");
2440}
2441
2442SDValue
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002443HexagonTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002444 MVT VecTy = ty(Op);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002445 unsigned BW = VecTy.getSizeInBits();
2446 const SDLoc &dl(Op);
2447 SmallVector<SDValue,8> Ops;
2448 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i)
2449 Ops.push_back(Op.getOperand(i));
2450
2451 if (BW == 32)
2452 return buildVector32(Ops, dl, VecTy, DAG);
2453 if (BW == 64)
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002454 return buildVector64(Ops, dl, VecTy, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002455
2456 if (VecTy == MVT::v8i1 || VecTy == MVT::v4i1 || VecTy == MVT::v2i1) {
2457 // For each i1 element in the resulting predicate register, put 1
2458 // shifted by the index of the element into a general-purpose register,
2459 // then or them together and transfer it back into a predicate register.
2460 SDValue Rs[8];
2461 SDValue Z = getZero(dl, MVT::i32, DAG);
2462 // Always produce 8 bits, repeat inputs if necessary.
2463 unsigned Rep = 8 / VecTy.getVectorNumElements();
2464 for (unsigned i = 0; i != 8; ++i) {
Simon Pilgrimc1e22902018-01-23 21:22:16 +00002465 SDValue S = DAG.getConstant(1ull << i, dl, MVT::i32);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002466 Rs[i] = DAG.getSelect(dl, MVT::i32, Ops[i/Rep], S, Z);
2467 }
2468 for (ArrayRef<SDValue> A(Rs); A.size() != 1; A = A.drop_back(A.size()/2)) {
2469 for (unsigned i = 0, e = A.size()/2; i != e; ++i)
2470 Rs[i] = DAG.getNode(ISD::OR, dl, MVT::i32, Rs[2*i], Rs[2*i+1]);
2471 }
2472 // Move the value directly to a predicate register.
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002473 return getInstr(Hexagon::C2_tfrrp, dl, VecTy, {Rs[0]}, DAG);
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002474 }
2475
2476 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002477}
2478
2479SDValue
2480HexagonTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
2481 SelectionDAG &DAG) const {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002482 MVT VecTy = ty(Op);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002483 const SDLoc &dl(Op);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002484 if (VecTy.getSizeInBits() == 64) {
2485 assert(Op.getNumOperands() == 2);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002486 return DAG.getNode(HexagonISD::COMBINE, dl, VecTy, Op.getOperand(1),
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002487 Op.getOperand(0));
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002488 }
2489
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002490 MVT ElemTy = VecTy.getVectorElementType();
2491 if (ElemTy == MVT::i1) {
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002492 assert(VecTy == MVT::v2i1 || VecTy == MVT::v4i1 || VecTy == MVT::v8i1);
2493 MVT OpTy = ty(Op.getOperand(0));
2494 // Scale is how many times the operands need to be contracted to match
2495 // the representation in the target register.
2496 unsigned Scale = VecTy.getVectorNumElements() / OpTy.getVectorNumElements();
2497 assert(Scale == Op.getNumOperands() && Scale > 1);
2498
2499 // First, convert all bool vectors to integers, then generate pairwise
2500 // inserts to form values of doubled length. Up until there are only
2501 // two values left to concatenate, all of these values will fit in a
2502 // 32-bit integer, so keep them as i32 to use 32-bit inserts.
2503 SmallVector<SDValue,4> Words[2];
2504 unsigned IdxW = 0;
2505
2506 for (SDValue P : Op.getNode()->op_values()) {
2507 SDValue W = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, P);
2508 for (unsigned R = Scale; R > 1; R /= 2) {
2509 W = contractPredicate(W, dl, DAG);
2510 W = DAG.getNode(HexagonISD::COMBINE, dl, MVT::i64,
2511 DAG.getUNDEF(MVT::i32), W);
2512 }
2513 W = DAG.getTargetExtractSubreg(Hexagon::isub_lo, dl, MVT::i32, W);
2514 Words[IdxW].push_back(W);
2515 }
2516
2517 while (Scale > 2) {
2518 SDValue WidthV = DAG.getConstant(64 / Scale, dl, MVT::i32);
2519 Words[IdxW ^ 1].clear();
2520
2521 for (unsigned i = 0, e = Words[IdxW].size(); i != e; i += 2) {
2522 SDValue W0 = Words[IdxW][i], W1 = Words[IdxW][i+1];
2523 // Insert W1 into W0 right next to the significant bits of W0.
2524 SDValue T = DAG.getNode(HexagonISD::INSERT, dl, MVT::i32,
2525 {W0, W1, WidthV, WidthV});
2526 Words[IdxW ^ 1].push_back(T);
2527 }
2528 IdxW ^= 1;
2529 Scale /= 2;
2530 }
2531
2532 // Another sanity check. At this point there should only be two words
2533 // left, and Scale should be 2.
2534 assert(Scale == 2 && Words[IdxW].size() == 2);
2535
2536 SDValue WW = DAG.getNode(HexagonISD::COMBINE, dl, MVT::i64,
2537 Words[IdxW][1], Words[IdxW][0]);
2538 return DAG.getNode(HexagonISD::D2P, dl, VecTy, WW);
2539 }
2540
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002541 return SDValue();
2542}
2543
2544SDValue
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002545HexagonTargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
2546 SelectionDAG &DAG) const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002547 SDValue Vec = Op.getOperand(0);
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002548 MVT ElemTy = ty(Vec).getVectorElementType();
2549 return extractVector(Vec, Op.getOperand(1), SDLoc(Op), ElemTy, ty(Op), DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002550}
2551
2552SDValue
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002553HexagonTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
2554 SelectionDAG &DAG) const {
Krzysztof Parzyszek8abaf892018-02-06 20:22:20 +00002555 return extractVector(Op.getOperand(0), Op.getOperand(1), SDLoc(Op),
2556 ty(Op), ty(Op), DAG);
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002557}
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002558
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002559SDValue
2560HexagonTargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op,
2561 SelectionDAG &DAG) const {
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002562 return insertVector(Op.getOperand(0), Op.getOperand(1), Op.getOperand(2),
Krzysztof Parzyszek8abaf892018-02-06 20:22:20 +00002563 SDLoc(Op), ty(Op).getVectorElementType(), DAG);
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002564}
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002565
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002566SDValue
2567HexagonTargetLowering::LowerINSERT_SUBVECTOR(SDValue Op,
2568 SelectionDAG &DAG) const {
2569 SDValue ValV = Op.getOperand(1);
2570 return insertVector(Op.getOperand(0), ValV, Op.getOperand(2),
2571 SDLoc(Op), ty(ValV), DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002572}
2573
Tim Northovera4415852013-08-06 09:12:35 +00002574bool
2575HexagonTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
2576 // Assuming the caller does not have either a signext or zeroext modifier, and
2577 // only one value is accepted, any reasonable truncation is allowed.
2578 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
2579 return false;
2580
2581 // FIXME: in principle up to 64-bit could be made safe, but it would be very
2582 // fragile at the moment: any support for multiple value returns would be
2583 // liable to disallow tail calls involving i64 -> iN truncation in many cases.
2584 return Ty1->getPrimitiveSizeInBits() <= 32;
2585}
2586
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002587SDValue
Krzysztof Parzyszek1df70592018-08-08 17:00:09 +00002588HexagonTargetLowering::LowerLoad(SDValue Op, SelectionDAG &DAG) const {
2589 LoadSDNode *LN = cast<LoadSDNode>(Op.getNode());
2590 unsigned ClaimAlign = LN->getAlignment();
2591 validateConstPtrAlignment(LN->getBasePtr(), SDLoc(Op), ClaimAlign);
2592 // Call LowerUnalignedLoad for all loads, it recognizes loads that
2593 // don't need extra aligning.
2594 return LowerUnalignedLoad(Op, DAG);
2595}
2596
2597SDValue
2598HexagonTargetLowering::LowerStore(SDValue Op, SelectionDAG &DAG) const {
2599 StoreSDNode *SN = cast<StoreSDNode>(Op.getNode());
2600 unsigned ClaimAlign = SN->getAlignment();
2601 SDValue Ptr = SN->getBasePtr();
2602 const SDLoc &dl(Op);
2603 validateConstPtrAlignment(Ptr, dl, ClaimAlign);
2604
2605 MVT StoreTy = SN->getMemoryVT().getSimpleVT();
2606 unsigned NeedAlign = Subtarget.getTypeAlignment(StoreTy);
2607 if (ClaimAlign < NeedAlign)
2608 return expandUnalignedStore(SN, DAG);
2609 return Op;
2610}
2611
2612SDValue
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00002613HexagonTargetLowering::LowerUnalignedLoad(SDValue Op, SelectionDAG &DAG)
2614 const {
2615 LoadSDNode *LN = cast<LoadSDNode>(Op.getNode());
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00002616 MVT LoadTy = ty(Op);
2617 unsigned NeedAlign = Subtarget.getTypeAlignment(LoadTy);
Krzysztof Parzyszek1df70592018-08-08 17:00:09 +00002618 unsigned HaveAlign = LN->getAlignment();
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00002619 if (HaveAlign >= NeedAlign)
2620 return Op;
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00002621
2622 const SDLoc &dl(Op);
2623 const DataLayout &DL = DAG.getDataLayout();
2624 LLVMContext &Ctx = *DAG.getContext();
2625 unsigned AS = LN->getAddressSpace();
2626
2627 // If the load aligning is disabled or the load can be broken up into two
2628 // smaller legal loads, do the default (target-independent) expansion.
2629 bool DoDefault = false;
Krzysztof Parzyszek480ab2b2018-03-08 18:15:13 +00002630 // Handle it in the default way if this is an indexed load.
2631 if (!LN->isUnindexed())
2632 DoDefault = true;
2633
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00002634 if (!AlignLoads) {
2635 if (allowsMemoryAccess(Ctx, DL, LN->getMemoryVT(), AS, HaveAlign))
2636 return Op;
2637 DoDefault = true;
2638 }
2639 if (!DoDefault && 2*HaveAlign == NeedAlign) {
2640 // The PartTy is the equivalent of "getLoadableTypeOfSize(HaveAlign)".
2641 MVT PartTy = HaveAlign <= 8 ? MVT::getIntegerVT(8*HaveAlign)
2642 : MVT::getVectorVT(MVT::i8, HaveAlign);
2643 DoDefault = allowsMemoryAccess(Ctx, DL, PartTy, AS, HaveAlign);
2644 }
2645 if (DoDefault) {
2646 std::pair<SDValue, SDValue> P = expandUnalignedLoad(LN, DAG);
2647 return DAG.getMergeValues({P.first, P.second}, dl);
2648 }
2649
2650 // The code below generates two loads, both aligned as NeedAlign, and
2651 // with the distance of NeedAlign between them. For that to cover the
2652 // bits that need to be loaded (and without overlapping), the size of
2653 // the loads should be equal to NeedAlign. This is true for all loadable
2654 // types, but add an assertion in case something changes in the future.
2655 assert(LoadTy.getSizeInBits() == 8*NeedAlign);
2656
2657 unsigned LoadLen = NeedAlign;
2658 SDValue Base = LN->getBasePtr();
2659 SDValue Chain = LN->getChain();
2660 auto BO = getBaseAndOffset(Base);
2661 unsigned BaseOpc = BO.first.getOpcode();
2662 if (BaseOpc == HexagonISD::VALIGNADDR && BO.second % LoadLen == 0)
2663 return Op;
2664
2665 if (BO.second % LoadLen != 0) {
2666 BO.first = DAG.getNode(ISD::ADD, dl, MVT::i32, BO.first,
2667 DAG.getConstant(BO.second % LoadLen, dl, MVT::i32));
2668 BO.second -= BO.second % LoadLen;
2669 }
2670 SDValue BaseNoOff = (BaseOpc != HexagonISD::VALIGNADDR)
2671 ? DAG.getNode(HexagonISD::VALIGNADDR, dl, MVT::i32, BO.first,
2672 DAG.getConstant(NeedAlign, dl, MVT::i32))
2673 : BO.first;
2674 SDValue Base0 = DAG.getMemBasePlusOffset(BaseNoOff, BO.second, dl);
2675 SDValue Base1 = DAG.getMemBasePlusOffset(BaseNoOff, BO.second+LoadLen, dl);
2676
2677 MachineMemOperand *WideMMO = nullptr;
2678 if (MachineMemOperand *MMO = LN->getMemOperand()) {
2679 MachineFunction &MF = DAG.getMachineFunction();
2680 WideMMO = MF.getMachineMemOperand(MMO->getPointerInfo(), MMO->getFlags(),
2681 2*LoadLen, LoadLen, MMO->getAAInfo(), MMO->getRanges(),
2682 MMO->getSyncScopeID(), MMO->getOrdering(),
2683 MMO->getFailureOrdering());
2684 }
2685
2686 SDValue Load0 = DAG.getLoad(LoadTy, dl, Chain, Base0, WideMMO);
2687 SDValue Load1 = DAG.getLoad(LoadTy, dl, Chain, Base1, WideMMO);
2688
2689 SDValue Aligned = DAG.getNode(HexagonISD::VALIGN, dl, LoadTy,
2690 {Load1, Load0, BaseNoOff.getOperand(0)});
2691 SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2692 Load0.getValue(1), Load1.getValue(1));
2693 SDValue M = DAG.getMergeValues({Aligned, NewChain}, dl);
2694 return M;
2695}
2696
2697SDValue
Krzysztof Parzyszek0b6187c2018-06-01 14:00:32 +00002698HexagonTargetLowering::LowerAddSubCarry(SDValue Op, SelectionDAG &DAG) const {
2699 const SDLoc &dl(Op);
2700 unsigned Opc = Op.getOpcode();
2701 SDValue X = Op.getOperand(0), Y = Op.getOperand(1), C = Op.getOperand(2);
2702
2703 if (Opc == ISD::ADDCARRY)
2704 return DAG.getNode(HexagonISD::ADDC, dl, Op.getNode()->getVTList(),
2705 { X, Y, C });
2706
2707 EVT CarryTy = C.getValueType();
2708 SDValue SubC = DAG.getNode(HexagonISD::SUBC, dl, Op.getNode()->getVTList(),
2709 { X, Y, DAG.getLogicalNOT(dl, C, CarryTy) });
2710 SDValue Out[] = { SubC.getValue(0),
2711 DAG.getLogicalNOT(dl, SubC.getValue(1), CarryTy) };
2712 return DAG.getMergeValues(Out, dl);
2713}
2714
2715SDValue
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002716HexagonTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
2717 SDValue Chain = Op.getOperand(0);
2718 SDValue Offset = Op.getOperand(1);
2719 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002720 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00002721 auto PtrVT = getPointerTy(DAG.getDataLayout());
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002722
2723 // Mark function as containing a call to EH_RETURN.
2724 HexagonMachineFunctionInfo *FuncInfo =
2725 DAG.getMachineFunction().getInfo<HexagonMachineFunctionInfo>();
2726 FuncInfo->setHasEHReturn();
2727
2728 unsigned OffsetReg = Hexagon::R28;
2729
Mehdi Amini44ede332015-07-09 02:09:04 +00002730 SDValue StoreAddr =
2731 DAG.getNode(ISD::ADD, dl, PtrVT, DAG.getRegister(Hexagon::R30, PtrVT),
2732 DAG.getIntPtrConstant(4, dl));
Justin Lebar9c375812016-07-15 18:27:10 +00002733 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo());
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002734 Chain = DAG.getCopyToReg(Chain, dl, OffsetReg, Offset);
2735
2736 // Not needed we already use it as explict input to EH_RETURN.
2737 // MF.getRegInfo().addLiveOut(OffsetReg);
2738
2739 return DAG.getNode(HexagonISD::EH_RETURN, dl, MVT::Other, Chain);
2740}
2741
2742SDValue
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002743HexagonTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002744 unsigned Opc = Op.getOpcode();
Krzysztof Parzyszek88f11002018-02-06 14:24:57 +00002745
2746 // Handle INLINEASM first.
2747 if (Opc == ISD::INLINEASM)
2748 return LowerINLINEASM(Op, DAG);
2749
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00002750 if (isHvxOperation(Op)) {
2751 // If HVX lowering returns nothing, try the default lowering.
2752 if (SDValue V = LowerHvxOperation(Op, DAG))
2753 return V;
2754 }
Krzysztof Parzyszek88f11002018-02-06 14:24:57 +00002755
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002756 switch (Opc) {
2757 default:
2758#ifndef NDEBUG
2759 Op.getNode()->dumpr(&DAG);
2760 if (Opc > HexagonISD::OP_BEGIN && Opc < HexagonISD::OP_END)
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002761 errs() << "Error: check for a non-legal type in this operation\n";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002762#endif
2763 llvm_unreachable("Should not custom lower this!");
2764 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002765 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
2766 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
2767 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
2768 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002769 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2770 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002771 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Krzysztof Parzyszek1df70592018-08-08 17:00:09 +00002772 case ISD::LOAD: return LowerLoad(Op, DAG);
2773 case ISD::STORE: return LowerStore(Op, DAG);
Krzysztof Parzyszek0b6187c2018-06-01 14:00:32 +00002774 case ISD::ADDCARRY:
2775 case ISD::SUBCARRY: return LowerAddSubCarry(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002776 case ISD::SRA:
2777 case ISD::SHL:
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002778 case ISD::SRL: return LowerVECTOR_SHIFT(Op, DAG);
Krzysztof Parzyszek3d671242018-06-12 12:49:36 +00002779 case ISD::ROTL: return LowerROTL(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002780 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002781 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002782 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002783 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
2784 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00002785 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002786 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
2787 case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG);
2788 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002789 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002790 case ISD::VASTART: return LowerVASTART(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002791 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
2792 case ISD::SETCC: return LowerSETCC(Op, DAG);
2793 case ISD::VSELECT: return LowerVSELECT(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002794 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00002795 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00002796 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG);
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002797 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Krzysztof Parzyszek9eb085e2018-01-31 20:48:11 +00002798 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002799 }
Krzysztof Parzyszek88f11002018-02-06 14:24:57 +00002800
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002801 return SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002802}
2803
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002804void
Krzysztof Parzyszek1df70592018-08-08 17:00:09 +00002805HexagonTargetLowering::LowerOperationWrapper(SDNode *N,
2806 SmallVectorImpl<SDValue> &Results,
2807 SelectionDAG &DAG) const {
2808 // We are only custom-lowering stores to verify the alignment of the
2809 // address if it is a compile-time constant. Since a store can be modified
2810 // during type-legalization (the value being stored may need legalization),
2811 // return empty Results here to indicate that we don't really make any
2812 // changes in the custom lowering.
2813 if (N->getOpcode() != ISD::STORE)
2814 return TargetLowering::LowerOperationWrapper(N, Results, DAG);
2815}
2816
2817void
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002818HexagonTargetLowering::ReplaceNodeResults(SDNode *N,
2819 SmallVectorImpl<SDValue> &Results,
2820 SelectionDAG &DAG) const {
2821 const SDLoc &dl(N);
2822 switch (N->getOpcode()) {
2823 case ISD::SRL:
2824 case ISD::SRA:
2825 case ISD::SHL:
2826 return;
2827 case ISD::BITCAST:
2828 // Handle a bitcast from v8i1 to i8.
2829 if (N->getValueType(0) == MVT::i8) {
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002830 SDValue P = getInstr(Hexagon::C2_tfrpr, dl, MVT::i32,
2831 N->getOperand(0), DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002832 Results.push_back(P);
2833 }
2834 break;
2835 }
2836}
2837
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002838/// Returns relocation base for the given PIC jumptable.
2839SDValue
2840HexagonTargetLowering::getPICJumpTableRelocBase(SDValue Table,
2841 SelectionDAG &DAG) const {
2842 int Idx = cast<JumpTableSDNode>(Table)->getIndex();
2843 EVT VT = Table.getValueType();
2844 SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL);
2845 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Table), VT, T);
2846}
2847
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002848//===----------------------------------------------------------------------===//
2849// Inline Assembly Support
2850//===----------------------------------------------------------------------===//
2851
Krzysztof Parzyszekca3b5322016-05-18 14:34:51 +00002852TargetLowering::ConstraintType
2853HexagonTargetLowering::getConstraintType(StringRef Constraint) const {
2854 if (Constraint.size() == 1) {
2855 switch (Constraint[0]) {
2856 case 'q':
2857 case 'v':
2858 if (Subtarget.useHVXOps())
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00002859 return C_RegisterClass;
2860 break;
2861 case 'a':
2862 return C_RegisterClass;
2863 default:
Krzysztof Parzyszekca3b5322016-05-18 14:34:51 +00002864 break;
2865 }
2866 }
2867 return TargetLowering::getConstraintType(Constraint);
2868}
2869
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002870std::pair<unsigned, const TargetRegisterClass*>
Eric Christopher11e4df72015-02-26 22:38:43 +00002871HexagonTargetLowering::getRegForInlineAsmConstraint(
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002872 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002873
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002874 if (Constraint.size() == 1) {
2875 switch (Constraint[0]) {
2876 case 'r': // R0-R31
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002877 switch (VT.SimpleTy) {
2878 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002879 return {0u, nullptr};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002880 case MVT::i1:
2881 case MVT::i8:
2882 case MVT::i16:
2883 case MVT::i32:
2884 case MVT::f32:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002885 return {0u, &Hexagon::IntRegsRegClass};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002886 case MVT::i64:
2887 case MVT::f64:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002888 return {0u, &Hexagon::DoubleRegsRegClass};
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002889 }
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00002890 break;
2891 case 'a': // M0-M1
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002892 if (VT != MVT::i32)
2893 return {0u, nullptr};
2894 return {0u, &Hexagon::ModRegsRegClass};
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002895 case 'q': // q0-q3
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002896 switch (VT.getSizeInBits()) {
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002897 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002898 return {0u, nullptr};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002899 case 512:
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002900 case 1024:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002901 return {0u, &Hexagon::HvxQRRegClass};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002902 }
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00002903 break;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002904 case 'v': // V0-V31
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002905 switch (VT.getSizeInBits()) {
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002906 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002907 return {0u, nullptr};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002908 case 512:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002909 return {0u, &Hexagon::HvxVRRegClass};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002910 case 1024:
Krzysztof Parzyszekd8b780d2018-06-20 13:56:09 +00002911 if (Subtarget.hasV60Ops() && Subtarget.useHVX128BOps())
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002912 return {0u, &Hexagon::HvxVRRegClass};
2913 return {0u, &Hexagon::HvxWRRegClass};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002914 case 2048:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002915 return {0u, &Hexagon::HvxWRRegClass};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002916 }
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00002917 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002918 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002919 return {0u, nullptr};
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002920 }
2921 }
2922
Eric Christopher11e4df72015-02-26 22:38:43 +00002923 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002924}
2925
Sirish Pande69295b82012-05-10 20:20:25 +00002926/// isFPImmLegal - Returns true if the target can instruction select the
2927/// specified FP immediate natively. If false, the legalizer will
2928/// materialize the FP immediate as a load from a constant pool.
2929bool HexagonTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Krzysztof Parzyszek6bfc6572018-10-19 17:31:11 +00002930 return true;
Sirish Pande69295b82012-05-10 20:20:25 +00002931}
2932
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002933/// isLegalAddressingMode - Return true if the addressing mode represented by
2934/// AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00002935bool HexagonTargetLowering::isLegalAddressingMode(const DataLayout &DL,
2936 const AddrMode &AM, Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +00002937 unsigned AS, Instruction *I) const {
Krzysztof Parzyszeked4e7822016-08-03 15:06:18 +00002938 if (Ty->isSized()) {
2939 // When LSR detects uses of the same base address to access different
2940 // types (e.g. unions), it will assume a conservative type for these
2941 // uses:
2942 // LSR Use: Kind=Address of void in addrspace(4294967295), ...
2943 // The type Ty passed here would then be "void". Skip the alignment
2944 // checks, but do not return false right away, since that confuses
2945 // LSR into crashing.
2946 unsigned A = DL.getABITypeAlignment(Ty);
2947 // The base offset must be a multiple of the alignment.
2948 if ((AM.BaseOffs % A) != 0)
2949 return false;
2950 // The shifted offset must fit in 11 bits.
2951 if (!isInt<11>(AM.BaseOffs >> Log2_32(A)))
2952 return false;
2953 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002954
2955 // No global is ever allowed as a base.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002956 if (AM.BaseGV)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002957 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002958
2959 int Scale = AM.Scale;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +00002960 if (Scale < 0)
2961 Scale = -Scale;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002962 switch (Scale) {
2963 case 0: // No scale reg, "r+i", "r", or just "i".
2964 break;
2965 default: // No scaled addressing mode.
2966 return false;
2967 }
2968 return true;
2969}
2970
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002971/// Return true if folding a constant offset with the given GlobalAddress is
2972/// legal. It is frequently not legal in PIC relocation models.
2973bool HexagonTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA)
2974 const {
2975 return HTM.getRelocationModel() == Reloc::Static;
2976}
2977
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002978/// isLegalICmpImmediate - Return true if the specified immediate is legal
2979/// icmp immediate, that is the target has icmp instructions which can compare
2980/// a register against the immediate without having to materialize the
2981/// immediate into a register.
2982bool HexagonTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
2983 return Imm >= -512 && Imm <= 511;
2984}
2985
2986/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2987/// for tail call optimization. Targets which want to do tail call
2988/// optimization should implement this function.
2989bool HexagonTargetLowering::IsEligibleForTailCallOptimization(
2990 SDValue Callee,
2991 CallingConv::ID CalleeCC,
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +00002992 bool IsVarArg,
2993 bool IsCalleeStructRet,
2994 bool IsCallerStructRet,
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002995 const SmallVectorImpl<ISD::OutputArg> &Outs,
2996 const SmallVectorImpl<SDValue> &OutVals,
2997 const SmallVectorImpl<ISD::InputArg> &Ins,
2998 SelectionDAG& DAG) const {
Matthias Braunf1caa282017-12-15 22:22:58 +00002999 const Function &CallerF = DAG.getMachineFunction().getFunction();
3000 CallingConv::ID CallerCC = CallerF.getCallingConv();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003001 bool CCMatch = CallerCC == CalleeCC;
3002
3003 // ***************************************************************************
3004 // Look for obvious safe cases to perform tail call optimization that do not
3005 // require ABI changes.
3006 // ***************************************************************************
3007
3008 // If this is a tail call via a function pointer, then don't do it!
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +00003009 if (!isa<GlobalAddressSDNode>(Callee) &&
3010 !isa<ExternalSymbolSDNode>(Callee)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003011 return false;
3012 }
3013
Krzysztof Parzyszek0ba97542016-08-19 15:02:18 +00003014 // Do not optimize if the calling conventions do not match and the conventions
3015 // used are not C or Fast.
3016 if (!CCMatch) {
3017 bool R = (CallerCC == CallingConv::C || CallerCC == CallingConv::Fast);
3018 bool E = (CalleeCC == CallingConv::C || CalleeCC == CallingConv::Fast);
3019 // If R & E, then ok.
3020 if (!R || !E)
3021 return false;
3022 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003023
3024 // Do not tail call optimize vararg calls.
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +00003025 if (IsVarArg)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003026 return false;
3027
3028 // Also avoid tail call optimization if either caller or callee uses struct
3029 // return semantics.
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +00003030 if (IsCalleeStructRet || IsCallerStructRet)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003031 return false;
3032
3033 // In addition to the cases above, we also disable Tail Call Optimization if
3034 // the calling convention code that at least one outgoing argument needs to
3035 // go on the stack. We cannot check that here because at this point that
3036 // information is not available.
3037 return true;
3038}
Colin LeMahieu025f8602014-12-08 21:19:18 +00003039
Krzysztof Parzyszek3e409e12016-08-02 18:34:31 +00003040/// Returns the target specific optimal type for load and store operations as
3041/// a result of memset, memcpy, and memmove lowering.
3042///
3043/// If DstAlign is zero that means it's safe to destination alignment can
3044/// satisfy any constraint. Similarly if SrcAlign is zero it means there isn't
3045/// a need to check it against alignment requirement, probably because the
3046/// source does not need to be loaded. If 'IsMemset' is true, that means it's
3047/// expanding a memset. If 'ZeroMemset' is true, that means it's a memset of
3048/// zero. 'MemcpyStrSrc' indicates whether the memcpy source is constant so it
3049/// does not need to be loaded. It returns EVT::Other if the type should be
3050/// determined using generic target-independent logic.
3051EVT HexagonTargetLowering::getOptimalMemOpType(uint64_t Size,
3052 unsigned DstAlign, unsigned SrcAlign, bool IsMemset, bool ZeroMemset,
3053 bool MemcpyStrSrc, MachineFunction &MF) const {
3054
3055 auto Aligned = [](unsigned GivenA, unsigned MinA) -> bool {
3056 return (GivenA % MinA) == 0;
3057 };
3058
3059 if (Size >= 8 && Aligned(DstAlign, 8) && (IsMemset || Aligned(SrcAlign, 8)))
3060 return MVT::i64;
3061 if (Size >= 4 && Aligned(DstAlign, 4) && (IsMemset || Aligned(SrcAlign, 4)))
3062 return MVT::i32;
3063 if (Size >= 2 && Aligned(DstAlign, 2) && (IsMemset || Aligned(SrcAlign, 2)))
3064 return MVT::i16;
3065
3066 return MVT::Other;
3067}
3068
Krzysztof Parzyszek2d65ea72016-03-28 15:43:03 +00003069bool HexagonTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
3070 unsigned AS, unsigned Align, bool *Fast) const {
3071 if (Fast)
3072 *Fast = false;
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +00003073 return Subtarget.isHVXVectorType(VT.getSimpleVT());
Krzysztof Parzyszek2d65ea72016-03-28 15:43:03 +00003074}
3075
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003076std::pair<const TargetRegisterClass*, uint8_t>
3077HexagonTargetLowering::findRepresentativeClass(const TargetRegisterInfo *TRI,
3078 MVT VT) const {
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +00003079 if (Subtarget.isHVXVectorType(VT, true)) {
3080 unsigned BitWidth = VT.getSizeInBits();
3081 unsigned VecWidth = Subtarget.getVectorLength() * 8;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003082
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +00003083 if (VT.getVectorElementType() == MVT::i1)
3084 return std::make_pair(&Hexagon::HvxQRRegClass, 1);
3085 if (BitWidth == VecWidth)
3086 return std::make_pair(&Hexagon::HvxVRRegClass, 1);
3087 assert(BitWidth == 2 * VecWidth);
3088 return std::make_pair(&Hexagon::HvxWRRegClass, 1);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003089 }
Krzysztof Parzyszekcfbe6ba2018-02-13 15:35:07 +00003090
3091 return TargetLowering::findRepresentativeClass(TRI, VT);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003092}
3093
Krzysztof Parzyszekf0705442018-11-02 14:17:47 +00003094bool HexagonTargetLowering::shouldReduceLoadWidth(SDNode *Load,
3095 ISD::LoadExtType ExtTy, EVT NewVT) const {
Sanjay Patel0a515592018-11-10 20:05:31 +00003096 // TODO: This may be worth removing. Check regression tests for diffs.
3097 if (!TargetLoweringBase::shouldReduceLoadWidth(Load, ExtTy, NewVT))
3098 return false;
3099
Krzysztof Parzyszekf0705442018-11-02 14:17:47 +00003100 auto *L = cast<LoadSDNode>(Load);
3101 std::pair<SDValue,int> BO = getBaseAndOffset(L->getBasePtr());
3102 // Small-data object, do not shrink.
3103 if (BO.first.getOpcode() == HexagonISD::CONST32_GP)
3104 return false;
3105 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(BO.first)) {
3106 auto &HTM = static_cast<const HexagonTargetMachine&>(getTargetMachine());
3107 const auto *GO = dyn_cast_or_null<const GlobalObject>(GA->getGlobal());
3108 return !GO || !HTM.getObjFileLowering()->isGlobalInSmallSection(GO, HTM);
3109 }
3110 return true;
3111}
3112
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003113Value *HexagonTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
3114 AtomicOrdering Ord) const {
3115 BasicBlock *BB = Builder.GetInsertBlock();
3116 Module *M = BB->getParent()->getParent();
3117 Type *Ty = cast<PointerType>(Addr->getType())->getElementType();
3118 unsigned SZ = Ty->getPrimitiveSizeInBits();
3119 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic loads supported");
3120 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_L2_loadw_locked
3121 : Intrinsic::hexagon_L4_loadd_locked;
3122 Value *Fn = Intrinsic::getDeclaration(M, IntID);
3123 return Builder.CreateCall(Fn, Addr, "larx");
3124}
3125
3126/// Perform a store-conditional operation to Addr. Return the status of the
3127/// store. This should be 0 if the store succeeded, non-zero otherwise.
3128Value *HexagonTargetLowering::emitStoreConditional(IRBuilder<> &Builder,
3129 Value *Val, Value *Addr, AtomicOrdering Ord) const {
3130 BasicBlock *BB = Builder.GetInsertBlock();
3131 Module *M = BB->getParent()->getParent();
3132 Type *Ty = Val->getType();
3133 unsigned SZ = Ty->getPrimitiveSizeInBits();
3134 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic stores supported");
3135 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_S2_storew_locked
3136 : Intrinsic::hexagon_S4_stored_locked;
3137 Value *Fn = Intrinsic::getDeclaration(M, IntID);
3138 Value *Call = Builder.CreateCall(Fn, {Addr, Val}, "stcx");
3139 Value *Cmp = Builder.CreateICmpEQ(Call, Builder.getInt32(0), "");
3140 Value *Ext = Builder.CreateZExt(Cmp, Type::getInt32Ty(M->getContext()));
3141 return Ext;
3142}
3143
Ahmed Bougacha52468672015-09-11 17:08:28 +00003144TargetLowering::AtomicExpansionKind
3145HexagonTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const {
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003146 // Do not expand loads and stores that don't exceed 64 bits.
Ahmed Bougacha52468672015-09-11 17:08:28 +00003147 return LI->getType()->getPrimitiveSizeInBits() > 64
Tim Northoverf520eff2015-12-02 18:12:57 +00003148 ? AtomicExpansionKind::LLOnly
Ahmed Bougacha52468672015-09-11 17:08:28 +00003149 : AtomicExpansionKind::None;
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003150}
3151
3152bool HexagonTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const {
3153 // Do not expand loads and stores that don't exceed 64 bits.
3154 return SI->getValueOperand()->getType()->getPrimitiveSizeInBits() > 64;
3155}
Krzysztof Parzyszekf228c952016-06-22 16:07:10 +00003156
Alex Bradbury79518b02018-09-19 14:51:42 +00003157TargetLowering::AtomicExpansionKind
3158HexagonTargetLowering::shouldExpandAtomicCmpXchgInIR(
3159 AtomicCmpXchgInst *AI) const {
Krzysztof Parzyszekf228c952016-06-22 16:07:10 +00003160 const DataLayout &DL = AI->getModule()->getDataLayout();
3161 unsigned Size = DL.getTypeStoreSize(AI->getCompareOperand()->getType());
Alex Bradbury79518b02018-09-19 14:51:42 +00003162 if (Size >= 4 && Size <= 8)
3163 return AtomicExpansionKind::LLSC;
3164 return AtomicExpansionKind::None;
Krzysztof Parzyszekf228c952016-06-22 16:07:10 +00003165}