blob: 5cee2070f187ca5ef7467f54c41ad0bb816c7913 [file] [log] [blame]
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001//===-- HexagonISelLowering.cpp - Hexagon DAG Lowering Implementation -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Hexagon uses to lower LLVM code
11// into a selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "HexagonISelLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000016#include "Hexagon.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000017#include "HexagonMachineFunctionInfo.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000018#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000019#include "HexagonSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "HexagonTargetMachine.h"
21#include "HexagonTargetObjectFile.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000022#include "llvm/ADT/APInt.h"
23#include "llvm/ADT/ArrayRef.h"
24#include "llvm/ADT/SmallVector.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/CodeGen/CallingConvLower.h"
26#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/CodeGen/RuntimeLibcalls.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000031#include "llvm/CodeGen/SelectionDAG.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000032#include "llvm/CodeGen/TargetCallingConv.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000033#include "llvm/CodeGen/ValueTypes.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000034#include "llvm/IR/BasicBlock.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/CallingConv.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000036#include "llvm/IR/DataLayout.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/DerivedTypes.h"
38#include "llvm/IR/Function.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000039#include "llvm/IR/GlobalValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/InlineAsm.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000041#include "llvm/IR/Instructions.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/Intrinsics.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000043#include "llvm/IR/Module.h"
44#include "llvm/IR/Type.h"
45#include "llvm/IR/Value.h"
46#include "llvm/MC/MCRegisterInfo.h"
47#include "llvm/Support/Casting.h"
48#include "llvm/Support/CodeGen.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000049#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000050#include "llvm/Support/Debug.h"
51#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000052#include "llvm/Support/MathExtras.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000053#include "llvm/Support/raw_ostream.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000054#include "llvm/Target/TargetMachine.h"
55#include <algorithm>
56#include <cassert>
57#include <cstddef>
58#include <cstdint>
59#include <limits>
60#include <utility>
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000061
Craig Topperb25fda92012-03-17 18:46:09 +000062using namespace llvm;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000063
Chandler Carruthe96dd892014-04-21 22:55:11 +000064#define DEBUG_TYPE "hexagon-lowering"
65
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +000066static cl::opt<bool> EmitJumpTables("hexagon-emit-jump-tables",
67 cl::init(true), cl::Hidden,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000068 cl::desc("Control jump table emission on Hexagon target"));
69
70static cl::opt<bool> EnableHexSDNodeSched("enable-hexagon-sdnode-sched",
71 cl::Hidden, cl::ZeroOrMore, cl::init(false),
72 cl::desc("Enable Hexagon SDNode scheduling"));
73
74static cl::opt<bool> EnableFastMath("ffast-math",
75 cl::Hidden, cl::ZeroOrMore, cl::init(false),
76 cl::desc("Enable Fast Math processing"));
77
78static cl::opt<int> MinimumJumpTables("minimum-jump-tables",
79 cl::Hidden, cl::ZeroOrMore, cl::init(5),
80 cl::desc("Set minimum jump tables"));
81
82static cl::opt<int> MaxStoresPerMemcpyCL("max-store-memcpy",
83 cl::Hidden, cl::ZeroOrMore, cl::init(6),
84 cl::desc("Max #stores to inline memcpy"));
85
86static cl::opt<int> MaxStoresPerMemcpyOptSizeCL("max-store-memcpy-Os",
87 cl::Hidden, cl::ZeroOrMore, cl::init(4),
88 cl::desc("Max #stores to inline memcpy"));
89
90static cl::opt<int> MaxStoresPerMemmoveCL("max-store-memmove",
91 cl::Hidden, cl::ZeroOrMore, cl::init(6),
92 cl::desc("Max #stores to inline memmove"));
93
94static cl::opt<int> MaxStoresPerMemmoveOptSizeCL("max-store-memmove-Os",
95 cl::Hidden, cl::ZeroOrMore, cl::init(4),
96 cl::desc("Max #stores to inline memmove"));
97
98static cl::opt<int> MaxStoresPerMemsetCL("max-store-memset",
99 cl::Hidden, cl::ZeroOrMore, cl::init(8),
100 cl::desc("Max #stores to inline memset"));
101
102static cl::opt<int> MaxStoresPerMemsetOptSizeCL("max-store-memset-Os",
103 cl::Hidden, cl::ZeroOrMore, cl::init(4),
104 cl::desc("Max #stores to inline memset"));
105
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000106
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000107namespace {
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000108
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +0000109 class HexagonCCState : public CCState {
110 unsigned NumNamedVarArgParams;
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000111
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +0000112 public:
113 HexagonCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
114 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
115 int NumNamedVarArgParams)
116 : CCState(CC, isVarArg, MF, locs, C),
117 NumNamedVarArgParams(NumNamedVarArgParams) {}
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000118
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +0000119 unsigned getNumNamedVarArgParams() const { return NumNamedVarArgParams; }
120 };
121
122 enum StridedLoadKind {
123 Even = 0,
124 Odd,
125 NoPattern
126 };
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000127
128} // end anonymous namespace
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000129
130// Implement calling convention for Hexagon.
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000131
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000132static const MVT LegalV64[] = { MVT::v64i8, MVT::v32i16, MVT::v16i32 };
133static const MVT LegalW64[] = { MVT::v128i8, MVT::v64i16, MVT::v32i32 };
134static const MVT LegalV128[] = { MVT::v128i8, MVT::v64i16, MVT::v32i32 };
135static const MVT LegalW128[] = { MVT::v256i8, MVT::v128i16, MVT::v64i32 };
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +0000136
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000137static bool
138CC_Hexagon(unsigned ValNo, MVT ValVT,
139 MVT LocVT, CCValAssign::LocInfo LocInfo,
140 ISD::ArgFlagsTy ArgFlags, CCState &State);
141
142static bool
143CC_Hexagon32(unsigned ValNo, MVT ValVT,
144 MVT LocVT, CCValAssign::LocInfo LocInfo,
145 ISD::ArgFlagsTy ArgFlags, CCState &State);
146
147static bool
148CC_Hexagon64(unsigned ValNo, MVT ValVT,
149 MVT LocVT, CCValAssign::LocInfo LocInfo,
150 ISD::ArgFlagsTy ArgFlags, CCState &State);
151
152static bool
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000153CC_HexagonVector(unsigned ValNo, MVT ValVT,
154 MVT LocVT, CCValAssign::LocInfo LocInfo,
155 ISD::ArgFlagsTy ArgFlags, CCState &State);
156
157static bool
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000158RetCC_Hexagon(unsigned ValNo, MVT ValVT,
159 MVT LocVT, CCValAssign::LocInfo LocInfo,
160 ISD::ArgFlagsTy ArgFlags, CCState &State);
161
162static bool
163RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
164 MVT LocVT, CCValAssign::LocInfo LocInfo,
165 ISD::ArgFlagsTy ArgFlags, CCState &State);
166
167static bool
168RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
169 MVT LocVT, CCValAssign::LocInfo LocInfo,
170 ISD::ArgFlagsTy ArgFlags, CCState &State);
171
172static bool
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000173RetCC_HexagonVector(unsigned ValNo, MVT ValVT,
174 MVT LocVT, CCValAssign::LocInfo LocInfo,
175 ISD::ArgFlagsTy ArgFlags, CCState &State);
176
177static bool
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000178CC_Hexagon_VarArg (unsigned ValNo, MVT ValVT,
179 MVT LocVT, CCValAssign::LocInfo LocInfo,
180 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000181 HexagonCCState &HState = static_cast<HexagonCCState &>(State);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000182
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000183 if (ValNo < HState.getNumNamedVarArgParams()) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000184 // Deal with named arguments.
185 return CC_Hexagon(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State);
186 }
187
188 // Deal with un-named arguments.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000189 unsigned Offset;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000190 if (ArgFlags.isByVal()) {
191 // If pass-by-value, the size allocated on stack is decided
192 // by ArgFlags.getByValSize(), not by the size of LocVT.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000193 Offset = State.AllocateStack(ArgFlags.getByValSize(),
194 ArgFlags.getByValAlign());
195 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000196 return false;
197 }
Jyotsna Vermac7dcc2f2013-03-07 20:28:34 +0000198 if (LocVT == MVT::i1 || LocVT == MVT::i8 || LocVT == MVT::i16) {
199 LocVT = MVT::i32;
200 ValVT = MVT::i32;
201 if (ArgFlags.isSExt())
202 LocInfo = CCValAssign::SExt;
203 else if (ArgFlags.isZExt())
204 LocInfo = CCValAssign::ZExt;
205 else
206 LocInfo = CCValAssign::AExt;
207 }
Sirish Pande69295b82012-05-10 20:20:25 +0000208 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000209 Offset = State.AllocateStack(4, 4);
210 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000211 return false;
212 }
Sirish Pande69295b82012-05-10 20:20:25 +0000213 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000214 Offset = State.AllocateStack(8, 8);
215 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000216 return false;
217 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000218 if (LocVT == MVT::v2i64 || LocVT == MVT::v4i32 || LocVT == MVT::v8i16 ||
219 LocVT == MVT::v16i8) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000220 Offset = State.AllocateStack(16, 16);
221 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000222 return false;
223 }
224 if (LocVT == MVT::v4i64 || LocVT == MVT::v8i32 || LocVT == MVT::v16i16 ||
225 LocVT == MVT::v32i8) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000226 Offset = State.AllocateStack(32, 32);
227 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000228 return false;
229 }
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000230 if (LocVT == MVT::v16i32 || LocVT == MVT::v32i16 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000231 LocVT == MVT::v64i8 || LocVT == MVT::v512i1) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000232 Offset = State.AllocateStack(64, 64);
233 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000234 return false;
235 }
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000236 if (LocVT == MVT::v32i32 || LocVT == MVT::v64i16 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000237 LocVT == MVT::v128i8 || LocVT == MVT::v1024i1) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000238 Offset = State.AllocateStack(128, 128);
239 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000240 return false;
241 }
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000242 if (LocVT == MVT::v64i32 || LocVT == MVT::v128i16 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000243 LocVT == MVT::v256i8) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000244 Offset = State.AllocateStack(256, 256);
245 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000246 return false;
247 }
248
Craig Toppere73658d2014-04-28 04:05:08 +0000249 llvm_unreachable(nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000250}
251
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000252static bool CC_Hexagon (unsigned ValNo, MVT ValVT, MVT LocVT,
253 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, CCState &State) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000254 if (ArgFlags.isByVal()) {
255 // Passed on stack.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000256 unsigned Offset = State.AllocateStack(ArgFlags.getByValSize(),
257 ArgFlags.getByValAlign());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000258 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
259 return false;
260 }
261
Krzysztof Parzyszek8f23dd62017-03-01 17:30:10 +0000262 if (LocVT == MVT::i1) {
263 LocVT = MVT::i32;
264 } else if (LocVT == MVT::i8 || LocVT == MVT::i16) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000265 LocVT = MVT::i32;
266 ValVT = MVT::i32;
267 if (ArgFlags.isSExt())
268 LocInfo = CCValAssign::SExt;
269 else if (ArgFlags.isZExt())
270 LocInfo = CCValAssign::ZExt;
271 else
272 LocInfo = CCValAssign::AExt;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000273 } else if (LocVT == MVT::v4i8 || LocVT == MVT::v2i16) {
274 LocVT = MVT::i32;
275 LocInfo = CCValAssign::BCvt;
276 } else if (LocVT == MVT::v8i8 || LocVT == MVT::v4i16 || LocVT == MVT::v2i32) {
277 LocVT = MVT::i64;
278 LocInfo = CCValAssign::BCvt;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000279 }
280
Sirish Pande69295b82012-05-10 20:20:25 +0000281 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000282 if (!CC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
283 return false;
284 }
285
Sirish Pande69295b82012-05-10 20:20:25 +0000286 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000287 if (!CC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
288 return false;
289 }
290
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000291 if (LocVT == MVT::v8i32 || LocVT == MVT::v16i16 || LocVT == MVT::v32i8) {
292 unsigned Offset = State.AllocateStack(ArgFlags.getByValSize(), 32);
293 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
294 return false;
295 }
296
Krzysztof Parzyszekac1966e2017-11-27 18:12:16 +0000297 auto &HST = State.getMachineFunction().getSubtarget<HexagonSubtarget>();
298 if (HST.isHVXVectorType(LocVT)) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000299 if (!CC_HexagonVector(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
300 return false;
301 }
302
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000303 return true; // CC didn't match.
304}
305
306
307static bool CC_Hexagon32(unsigned ValNo, MVT ValVT,
308 MVT LocVT, CCValAssign::LocInfo LocInfo,
309 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +0000310 static const MCPhysReg RegList[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000311 Hexagon::R0, Hexagon::R1, Hexagon::R2, Hexagon::R3, Hexagon::R4,
312 Hexagon::R5
313 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000314 if (unsigned Reg = State.AllocateReg(RegList)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000315 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
316 return false;
317 }
318
319 unsigned Offset = State.AllocateStack(4, 4);
320 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
321 return false;
322}
323
324static bool CC_Hexagon64(unsigned ValNo, MVT ValVT,
325 MVT LocVT, CCValAssign::LocInfo LocInfo,
326 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000327 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
328 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
329 return false;
330 }
331
Craig Topper840beec2014-04-04 05:16:06 +0000332 static const MCPhysReg RegList1[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000333 Hexagon::D1, Hexagon::D2
334 };
Craig Topper840beec2014-04-04 05:16:06 +0000335 static const MCPhysReg RegList2[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000336 Hexagon::R1, Hexagon::R3
337 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000338 if (unsigned Reg = State.AllocateReg(RegList1, RegList2)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000339 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
340 return false;
341 }
342
343 unsigned Offset = State.AllocateStack(8, 8, Hexagon::D2);
344 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
345 return false;
346}
347
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000348static bool CC_HexagonVector(unsigned ValNo, MVT ValVT,
349 MVT LocVT, CCValAssign::LocInfo LocInfo,
350 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000351 static const MCPhysReg VecLstS[] = {
352 Hexagon::V0, Hexagon::V1, Hexagon::V2, Hexagon::V3, Hexagon::V4,
353 Hexagon::V5, Hexagon::V6, Hexagon::V7, Hexagon::V8, Hexagon::V9,
354 Hexagon::V10, Hexagon::V11, Hexagon::V12, Hexagon::V13, Hexagon::V14,
355 Hexagon::V15
356 };
357 static const MCPhysReg VecLstD[] = {
358 Hexagon::W0, Hexagon::W1, Hexagon::W2, Hexagon::W3, Hexagon::W4,
359 Hexagon::W5, Hexagon::W6, Hexagon::W7
360 };
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000361 auto &MF = State.getMachineFunction();
362 auto &HST = MF.getSubtarget<HexagonSubtarget>();
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000363
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000364 if (HST.useHVX64BOps() &&
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000365 (LocVT == MVT::v16i32 || LocVT == MVT::v32i16 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000366 LocVT == MVT::v64i8 || LocVT == MVT::v512i1)) {
367 if (unsigned Reg = State.AllocateReg(VecLstS)) {
368 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
369 return false;
370 }
371 unsigned Offset = State.AllocateStack(64, 64);
372 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
373 return false;
374 }
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000375 if (HST.useHVX64BOps() && (LocVT == MVT::v32i32 ||
Sumanth Gundapaneni9d954c42017-10-18 17:45:22 +0000376 LocVT == MVT::v64i16 || LocVT == MVT::v128i8)) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000377 if (unsigned Reg = State.AllocateReg(VecLstD)) {
378 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
379 return false;
380 }
381 unsigned Offset = State.AllocateStack(128, 128);
382 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
383 return false;
384 }
Sumanth Gundapaneni9d954c42017-10-18 17:45:22 +0000385 // 128B Mode
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000386 if (HST.useHVX128BOps() && (LocVT == MVT::v64i32 ||
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000387 LocVT == MVT::v128i16 || LocVT == MVT::v256i8)) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000388 if (unsigned Reg = State.AllocateReg(VecLstD)) {
389 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
390 return false;
391 }
392 unsigned Offset = State.AllocateStack(256, 256);
393 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
394 return false;
395 }
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000396 if (HST.useHVX128BOps() &&
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000397 (LocVT == MVT::v32i32 || LocVT == MVT::v64i16 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000398 LocVT == MVT::v128i8 || LocVT == MVT::v1024i1)) {
399 if (unsigned Reg = State.AllocateReg(VecLstS)) {
400 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
401 return false;
402 }
403 unsigned Offset = State.AllocateStack(128, 128);
404 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
405 return false;
406 }
407 return true;
408}
409
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000410static bool RetCC_Hexagon(unsigned ValNo, MVT ValVT,
411 MVT LocVT, CCValAssign::LocInfo LocInfo,
412 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000413 auto &MF = State.getMachineFunction();
414 auto &HST = MF.getSubtarget<HexagonSubtarget>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000415
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000416 if (LocVT == MVT::i1) {
417 // Return values of type MVT::i1 still need to be assigned to R0, but
418 // the value type needs to remain i1. LowerCallResult will deal with it,
419 // but it needs to recognize i1 as the value type.
420 LocVT = MVT::i32;
421 } else if (LocVT == MVT::i8 || LocVT == MVT::i16) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000422 LocVT = MVT::i32;
423 ValVT = MVT::i32;
424 if (ArgFlags.isSExt())
425 LocInfo = CCValAssign::SExt;
426 else if (ArgFlags.isZExt())
427 LocInfo = CCValAssign::ZExt;
428 else
429 LocInfo = CCValAssign::AExt;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000430 } else if (LocVT == MVT::v4i8 || LocVT == MVT::v2i16) {
431 LocVT = MVT::i32;
432 LocInfo = CCValAssign::BCvt;
433 } else if (LocVT == MVT::v8i8 || LocVT == MVT::v4i16 || LocVT == MVT::v2i32) {
434 LocVT = MVT::i64;
435 LocInfo = CCValAssign::BCvt;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000436 } else if (LocVT == MVT::v64i8 || LocVT == MVT::v32i16 ||
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000437 LocVT == MVT::v16i32 || LocVT == MVT::v512i1) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000438 LocVT = MVT::v16i32;
439 ValVT = MVT::v16i32;
440 LocInfo = CCValAssign::Full;
441 } else if (LocVT == MVT::v128i8 || LocVT == MVT::v64i16 ||
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000442 LocVT == MVT::v32i32 ||
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000443 (LocVT == MVT::v1024i1 && HST.useHVX128BOps())) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000444 LocVT = MVT::v32i32;
445 ValVT = MVT::v32i32;
446 LocInfo = CCValAssign::Full;
447 } else if (LocVT == MVT::v256i8 || LocVT == MVT::v128i16 ||
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000448 LocVT == MVT::v64i32) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000449 LocVT = MVT::v64i32;
450 ValVT = MVT::v64i32;
451 LocInfo = CCValAssign::Full;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000452 }
Sirish Pande69295b82012-05-10 20:20:25 +0000453 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000454 if (!RetCC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000455 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000456 }
457
Sirish Pande69295b82012-05-10 20:20:25 +0000458 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000459 if (!RetCC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000460 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000461 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000462 if (LocVT == MVT::v16i32 || LocVT == MVT::v32i32 || LocVT == MVT::v64i32) {
463 if (!RetCC_HexagonVector(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000464 return false;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000465 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000466 return true; // CC didn't match.
467}
468
469static bool RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
470 MVT LocVT, CCValAssign::LocInfo LocInfo,
471 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Sirish Pande69295b82012-05-10 20:20:25 +0000472 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Krzysztof Parzyszek14412ef2016-07-18 17:36:46 +0000473 // Note that use of registers beyond R1 is not ABI compliant. However there
474 // are (experimental) IR passes which generate internal functions that
475 // return structs using these additional registers.
476 static const uint16_t RegList[] = { Hexagon::R0, Hexagon::R1,
477 Hexagon::R2, Hexagon::R3,
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000478 Hexagon::R4, Hexagon::R5 };
Krzysztof Parzyszek14412ef2016-07-18 17:36:46 +0000479 if (unsigned Reg = State.AllocateReg(RegList)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000480 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
481 return false;
482 }
483 }
484
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000485 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000486}
487
488static bool RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
489 MVT LocVT, CCValAssign::LocInfo LocInfo,
490 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Sirish Pande69295b82012-05-10 20:20:25 +0000491 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000492 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
493 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
494 return false;
495 }
496 }
497
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000498 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000499}
500
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000501static bool RetCC_HexagonVector(unsigned ValNo, MVT ValVT,
502 MVT LocVT, CCValAssign::LocInfo LocInfo,
503 ISD::ArgFlagsTy ArgFlags, CCState &State) {
504 auto &MF = State.getMachineFunction();
505 auto &HST = MF.getSubtarget<HexagonSubtarget>();
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000506
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000507 if (LocVT == MVT::v16i32) {
508 if (unsigned Reg = State.AllocateReg(Hexagon::V0)) {
509 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
510 return false;
511 }
512 } else if (LocVT == MVT::v32i32) {
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000513 unsigned Req = HST.useHVX128BOps() ? Hexagon::V0 : Hexagon::W0;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000514 if (unsigned Reg = State.AllocateReg(Req)) {
515 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
516 return false;
517 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000518 } else if (LocVT == MVT::v64i32) {
519 if (unsigned Reg = State.AllocateReg(Hexagon::W0)) {
520 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
521 return false;
522 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000523 }
524
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000525 return true;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000526}
527
Craig Topper18e69f42016-04-15 06:20:21 +0000528void HexagonTargetLowering::promoteLdStType(MVT VT, MVT PromotedLdStVT) {
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000529 if (VT != PromotedLdStVT) {
Craig Topper18e69f42016-04-15 06:20:21 +0000530 setOperationAction(ISD::LOAD, VT, Promote);
531 AddPromotedToType(ISD::LOAD, VT, PromotedLdStVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000532
Craig Topper18e69f42016-04-15 06:20:21 +0000533 setOperationAction(ISD::STORE, VT, Promote);
534 AddPromotedToType(ISD::STORE, VT, PromotedLdStVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000535 }
536}
537
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000538SDValue
539HexagonTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG)
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000540 const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000541 return SDValue();
542}
543
544/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
545/// by "Src" to address "Dst" of size "Size". Alignment information is
546/// specified by the specific parameter attribute. The copy will be passed as
547/// a byval function parameter. Sometimes what we are copying is the end of a
548/// larger object, the part that does not fit in registers.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000549static SDValue CreateCopyOfByValArgument(SDValue Src, SDValue Dst,
550 SDValue Chain, ISD::ArgFlagsTy Flags,
551 SelectionDAG &DAG, const SDLoc &dl) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000552 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000553 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
554 /*isVolatile=*/false, /*AlwaysInline=*/false,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000555 /*isTailCall=*/false,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000556 MachinePointerInfo(), MachinePointerInfo());
557}
558
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000559bool
560HexagonTargetLowering::CanLowerReturn(
561 CallingConv::ID CallConv, MachineFunction &MF, bool isVarArg,
562 const SmallVectorImpl<ISD::OutputArg> &Outs,
563 LLVMContext &Context) const {
564 SmallVector<CCValAssign, 16> RVLocs;
565 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
566 return CCInfo.CheckReturn(Outs, RetCC_Hexagon);
567}
568
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000569// LowerReturn - Lower ISD::RET. If a struct is larger than 8 bytes and is
570// passed by value, the function prototype is modified to return void and
571// the value is stored in memory pointed by a pointer passed by caller.
572SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000573HexagonTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
574 bool isVarArg,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000575 const SmallVectorImpl<ISD::OutputArg> &Outs,
576 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000577 const SDLoc &dl, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000578 // CCValAssign - represent the assignment of the return value to locations.
579 SmallVector<CCValAssign, 16> RVLocs;
580
581 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000582 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
583 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000584
585 // Analyze return values of ISD::RET
586 CCInfo.AnalyzeReturn(Outs, RetCC_Hexagon);
587
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000588 SDValue Flag;
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000589 SmallVector<SDValue, 4> RetOps(1, Chain);
590
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000591 // Copy the result values into the output registers.
592 for (unsigned i = 0; i != RVLocs.size(); ++i) {
593 CCValAssign &VA = RVLocs[i];
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000594
595 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
596
597 // Guarantee that all emitted copies are stuck together with flags.
598 Flag = Chain.getValue(1);
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000599 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000600 }
601
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000602 RetOps[0] = Chain; // Update chain.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000603
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000604 // Add the flag if we have it.
605 if (Flag.getNode())
606 RetOps.push_back(Flag);
607
Craig Topper48d114b2014-04-26 18:35:24 +0000608 return DAG.getNode(HexagonISD::RET_FLAG, dl, MVT::Other, RetOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000609}
610
Matt Arsenault31380752017-04-18 21:16:46 +0000611bool HexagonTargetLowering::mayBeEmittedAsTailCall(const CallInst *CI) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000612 // If either no tail call or told not to tail call at all, don't.
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000613 auto Attr =
614 CI->getParent()->getParent()->getFnAttribute("disable-tail-calls");
615 if (!CI->isTailCall() || Attr.getValueAsString() == "true")
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000616 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000617
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000618 return true;
619}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000620
621/// LowerCallResult - Lower the result values of an ISD::CALL into the
622/// appropriate copies out of appropriate physical registers. This assumes that
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000623/// Chain/Glue are the input chain/glue to use, and that TheCall is the call
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000624/// being lowered. Returns a SDNode with the same number of values as the
625/// ISD::CALL.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000626SDValue HexagonTargetLowering::LowerCallResult(
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000627 SDValue Chain, SDValue Glue, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000628 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
629 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
630 const SmallVectorImpl<SDValue> &OutVals, SDValue Callee) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000631 // Assign locations to each value returned by this call.
632 SmallVector<CCValAssign, 16> RVLocs;
633
Eric Christopherb5217502014-08-06 18:45:26 +0000634 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
635 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000636
637 CCInfo.AnalyzeCallResult(Ins, RetCC_Hexagon);
638
639 // Copy all of the result registers out of their specified physreg.
640 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000641 SDValue RetVal;
642 if (RVLocs[i].getValVT() == MVT::i1) {
643 // Return values of type MVT::i1 require special handling. The reason
644 // is that MVT::i1 is associated with the PredRegs register class, but
645 // values of that type are still returned in R0. Generate an explicit
646 // copy into a predicate register from R0, and treat the value of the
647 // predicate register as the call result.
648 auto &MRI = DAG.getMachineFunction().getRegInfo();
649 SDValue FR0 = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000650 MVT::i32, Glue);
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000651 // FR0 = (Value, Chain, Glue)
652 unsigned PredR = MRI.createVirtualRegister(&Hexagon::PredRegsRegClass);
653 SDValue TPR = DAG.getCopyToReg(FR0.getValue(1), dl, PredR,
654 FR0.getValue(0), FR0.getValue(2));
655 // TPR = (Chain, Glue)
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000656 // Don't glue this CopyFromReg, because it copies from a virtual
657 // register. If it is glued to the call, InstrEmitter will add it
658 // as an implicit def to the call (EmitMachineNode).
659 RetVal = DAG.getCopyFromReg(TPR.getValue(0), dl, PredR, MVT::i1);
660 Glue = TPR.getValue(1);
Krzysztof Parzyszek6f06b6e2017-10-23 19:35:25 +0000661 Chain = TPR.getValue(0);
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000662 } else {
663 RetVal = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000664 RVLocs[i].getValVT(), Glue);
665 Glue = RetVal.getValue(2);
Krzysztof Parzyszek6f06b6e2017-10-23 19:35:25 +0000666 Chain = RetVal.getValue(1);
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000667 }
668 InVals.push_back(RetVal.getValue(0));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000669 }
670
671 return Chain;
672}
673
674/// LowerCall - Functions arguments are copied from virtual regs to
675/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
676SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000677HexagonTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000678 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000679 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +0000680 SDLoc &dl = CLI.DL;
681 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
682 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
683 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000684 SDValue Chain = CLI.Chain;
685 SDValue Callee = CLI.Callee;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000686 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000687 CallingConv::ID CallConv = CLI.CallConv;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000688 bool IsVarArg = CLI.IsVarArg;
689 bool DoesNotReturn = CLI.DoesNotReturn;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000690
691 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000692 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszekf67cd822017-07-11 17:11:54 +0000693 MachineFrameInfo &MFI = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +0000694 auto PtrVT = getPointerTy(MF.getDataLayout());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000695
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000696 // Check for varargs.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000697 unsigned NumNamedVarArgParams = -1U;
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000698 if (GlobalAddressSDNode *GAN = dyn_cast<GlobalAddressSDNode>(Callee)) {
699 const GlobalValue *GV = GAN->getGlobal();
700 Callee = DAG.getTargetGlobalAddress(GV, dl, MVT::i32);
701 if (const Function* F = dyn_cast<Function>(GV)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000702 // If a function has zero args and is a vararg function, that's
703 // disallowed so it must be an undeclared function. Do not assume
704 // varargs if the callee is undefined.
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000705 if (F->isVarArg() && F->getFunctionType()->getNumParams() != 0)
706 NumNamedVarArgParams = F->getFunctionType()->getNumParams();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000707 }
708 }
709
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000710 // Analyze operands of the call, assigning locations to each operand.
711 SmallVector<CCValAssign, 16> ArgLocs;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000712 HexagonCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
Eric Christopherb5217502014-08-06 18:45:26 +0000713 *DAG.getContext(), NumNamedVarArgParams);
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000714
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000715 if (IsVarArg)
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000716 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon_VarArg);
717 else
718 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon);
719
Matthias Braunf1caa282017-12-15 22:22:58 +0000720 auto Attr = MF.getFunction().getFnAttribute("disable-tail-calls");
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000721 if (Attr.getValueAsString() == "true")
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000722 IsTailCall = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000723
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000724 if (IsTailCall) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000725 bool StructAttrFlag = MF.getFunction().hasStructRetAttr();
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000726 IsTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
727 IsVarArg, IsStructRet,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000728 StructAttrFlag,
729 Outs, OutVals, Ins, DAG);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000730 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000731 CCValAssign &VA = ArgLocs[i];
732 if (VA.isMemLoc()) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000733 IsTailCall = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000734 break;
735 }
736 }
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000737 DEBUG(dbgs() << (IsTailCall ? "Eligible for Tail Call\n"
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000738 : "Argument must be passed on stack. "
739 "Not eligible for Tail Call\n"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000740 }
741 // Get a count of how many bytes are to be pushed on the stack.
742 unsigned NumBytes = CCInfo.getNextStackOffset();
743 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
744 SmallVector<SDValue, 8> MemOpChains;
745
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000746 auto &HRI = *Subtarget.getRegisterInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +0000747 SDValue StackPtr =
748 DAG.getCopyFromReg(Chain, dl, HRI.getStackRegister(), PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000749
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000750 bool NeedsArgAlign = false;
751 unsigned LargestAlignSeen = 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000752 // Walk the register/memloc assignments, inserting copies/loads.
753 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
754 CCValAssign &VA = ArgLocs[i];
755 SDValue Arg = OutVals[i];
756 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000757 // Record if we need > 8 byte alignment on an argument.
Krzysztof Parzyszekac1966e2017-11-27 18:12:16 +0000758 bool ArgAlign = Subtarget.isHVXVectorType(VA.getValVT());
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000759 NeedsArgAlign |= ArgAlign;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000760
761 // Promote the value if needed.
762 switch (VA.getLocInfo()) {
763 default:
Krzysztof Parzyszek8f6b0c82017-12-20 14:44:05 +0000764 // Loc info must be one of Full, BCvt, SExt, ZExt, or AExt.
Craig Toppere55c5562012-02-07 02:50:20 +0000765 llvm_unreachable("Unknown loc info!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000766 case CCValAssign::Full:
767 break;
Krzysztof Parzyszek8f6b0c82017-12-20 14:44:05 +0000768 case CCValAssign::BCvt:
769 Arg = DAG.getBitcast(VA.getLocVT(), Arg);
770 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000771 case CCValAssign::SExt:
772 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
773 break;
774 case CCValAssign::ZExt:
775 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
776 break;
777 case CCValAssign::AExt:
778 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
779 break;
780 }
781
782 if (VA.isMemLoc()) {
783 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000784 SDValue MemAddr = DAG.getConstant(LocMemOffset, dl,
785 StackPtr.getValueType());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000786 MemAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, MemAddr);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000787 if (ArgAlign)
788 LargestAlignSeen = std::max(LargestAlignSeen,
789 VA.getLocVT().getStoreSizeInBits() >> 3);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000790 if (Flags.isByVal()) {
791 // The argument is a struct passed by value. According to LLVM, "Arg"
792 // is is pointer.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000793 MemOpChains.push_back(CreateCopyOfByValArgument(Arg, MemAddr, Chain,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000794 Flags, DAG, dl));
795 } else {
Alex Lorenze40c8a22015-08-11 23:09:45 +0000796 MachinePointerInfo LocPI = MachinePointerInfo::getStack(
797 DAG.getMachineFunction(), LocMemOffset);
Justin Lebar9c375812016-07-15 18:27:10 +0000798 SDValue S = DAG.getStore(Chain, dl, Arg, MemAddr, LocPI);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000799 MemOpChains.push_back(S);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000800 }
801 continue;
802 }
803
804 // Arguments that can be passed on register must be kept at RegsToPass
805 // vector.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000806 if (VA.isRegLoc())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000807 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000808 }
809
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000810 if (NeedsArgAlign && Subtarget.hasV60TOps()) {
811 DEBUG(dbgs() << "Function needs byte stack align due to call args\n");
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000812 // V6 vectors passed by value have 64 or 128 byte alignment depending
813 // on whether we are 64 byte vector mode or 128 byte.
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000814 bool UseHVX128B = Subtarget.useHVX128BOps();
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000815 assert(Subtarget.useHVXOps());
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000816 const unsigned ObjAlign = UseHVX128B ? 128 : 64;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000817 LargestAlignSeen = std::max(LargestAlignSeen, ObjAlign);
Matthias Braun941a7052016-07-28 18:40:00 +0000818 MFI.ensureMaxAlignment(LargestAlignSeen);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000819 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000820 // Transform all store nodes into one single node because all store
821 // nodes are independent of each other.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000822 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000823 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000824
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000825 SDValue Glue;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000826 if (!IsTailCall) {
Serge Pavlovd526b132017-05-09 13:35:13 +0000827 Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl);
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000828 Glue = Chain.getValue(1);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000829 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000830
831 // Build a sequence of copy-to-reg nodes chained together with token
832 // chain and flag operands which copy the outgoing args into registers.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000833 // The Glue is necessary since all emitted instructions must be
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000834 // stuck together.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000835 if (!IsTailCall) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000836 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
837 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000838 RegsToPass[i].second, Glue);
839 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000840 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000841 } else {
842 // For tail calls lower the arguments to the 'real' stack slot.
843 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000844 // Force all the incoming stack arguments to be loaded from the stack
845 // before any new outgoing arguments are stored to the stack, because the
846 // outgoing stack slots may alias the incoming argument stack slots, and
847 // the alias isn't otherwise explicit. This is slightly more conservative
848 // than necessary, because it means that each store effectively depends
849 // on every argument instead of just those arguments it would clobber.
850 //
Benjamin Kramerbde91762012-06-02 10:20:22 +0000851 // Do not flag preceding copytoreg stuff together with the following stuff.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000852 Glue = SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000853 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
854 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000855 RegsToPass[i].second, Glue);
856 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000857 }
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000858 Glue = SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000859 }
860
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000861 bool LongCalls = MF.getSubtarget<HexagonSubtarget>().useLongCalls();
862 unsigned Flags = LongCalls ? HexagonII::HMOTF_ConstExtended : 0;
863
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000864 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
865 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
866 // node so that legalize doesn't hack it.
Tobias Edler von Kochb51460c2015-12-16 17:29:37 +0000867 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000868 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, PtrVT, 0, Flags);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000869 } else if (ExternalSymbolSDNode *S =
870 dyn_cast<ExternalSymbolSDNode>(Callee)) {
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000871 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), PtrVT, Flags);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000872 }
873
874 // Returns a chain & a flag for retval copy to use.
875 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
876 SmallVector<SDValue, 8> Ops;
877 Ops.push_back(Chain);
878 Ops.push_back(Callee);
879
880 // Add argument registers to the end of the list so that they are
881 // known live into the call.
882 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
883 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
884 RegsToPass[i].second.getValueType()));
885 }
886
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000887 const uint32_t *Mask = HRI.getCallPreservedMask(MF, CallConv);
888 assert(Mask && "Missing call preserved mask for calling convention");
889 Ops.push_back(DAG.getRegisterMask(Mask));
890
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000891 if (Glue.getNode())
892 Ops.push_back(Glue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000893
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000894 if (IsTailCall) {
Krzysztof Parzyszekf67cd822017-07-11 17:11:54 +0000895 MFI.setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +0000896 return DAG.getNode(HexagonISD::TC_RETURN, dl, NodeTys, Ops);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +0000897 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000898
Krzysztof Parzyszekf67cd822017-07-11 17:11:54 +0000899 // Set this here because we need to know this for "hasFP" in frame lowering.
900 // The target-independent code calls getFrameRegister before setting it, and
901 // getFrameRegister uses hasFP to determine whether the function has FP.
902 MFI.setHasCalls(true);
903
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +0000904 unsigned OpCode = DoesNotReturn ? HexagonISD::CALLnr : HexagonISD::CALL;
Colin LeMahieu2e3a26d2015-01-16 17:05:27 +0000905 Chain = DAG.getNode(OpCode, dl, NodeTys, Ops);
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000906 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000907
908 // Create the CALLSEQ_END node.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000909 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000910 DAG.getIntPtrConstant(0, dl, true), Glue, dl);
911 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000912
913 // Handle result values, copying them out of physregs into vregs that we
914 // return.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000915 return LowerCallResult(Chain, Glue, CallConv, IsVarArg, Ins, dl, DAG,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000916 InVals, OutVals, Callee);
917}
918
919static bool getIndexedAddressParts(SDNode *Ptr, EVT VT,
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000920 SDValue &Base, SDValue &Offset,
921 bool &IsInc, SelectionDAG &DAG) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000922 if (Ptr->getOpcode() != ISD::ADD)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000923 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000924
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000925 auto &HST = static_cast<const HexagonSubtarget&>(DAG.getSubtarget());
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000926
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000927 bool ValidHVX128BType =
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000928 HST.useHVX128BOps() && (VT == MVT::v32i32 ||
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000929 VT == MVT::v64i16 || VT == MVT::v128i8);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000930 bool ValidHVXType =
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000931 HST.useHVX64BOps() && (VT == MVT::v16i32 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000932 VT == MVT::v32i16 || VT == MVT::v64i8);
933
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000934 if (ValidHVX128BType || ValidHVXType || VT == MVT::i64 || VT == MVT::i32 ||
935 VT == MVT::i16 || VT == MVT::i8) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000936 IsInc = (Ptr->getOpcode() == ISD::ADD);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000937 Base = Ptr->getOperand(0);
938 Offset = Ptr->getOperand(1);
939 // Ensure that Offset is a constant.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000940 return isa<ConstantSDNode>(Offset);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000941 }
942
943 return false;
944}
945
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000946/// getPostIndexedAddressParts - returns true by value, base pointer and
947/// offset pointer and addressing mode by reference if this node can be
948/// combined with a load / store to form a post-indexed load / store.
949bool HexagonTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
950 SDValue &Base,
951 SDValue &Offset,
952 ISD::MemIndexedMode &AM,
953 SelectionDAG &DAG) const
954{
955 EVT VT;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000956
957 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
958 VT = LD->getMemoryVT();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000959 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
960 VT = ST->getMemoryVT();
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000961 if (ST->getValue().getValueType() == MVT::i64 && ST->isTruncatingStore())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000962 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000963 } else {
964 return false;
965 }
966
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000967 bool IsInc = false;
968 bool isLegal = getIndexedAddressParts(Op, VT, Base, Offset, IsInc, DAG);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000969 if (isLegal) {
970 auto &HII = *Subtarget.getInstrInfo();
971 int32_t OffsetVal = cast<ConstantSDNode>(Offset.getNode())->getSExtValue();
972 if (HII.isValidAutoIncImm(VT, OffsetVal)) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000973 AM = IsInc ? ISD::POST_INC : ISD::POST_DEC;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000974 return true;
975 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000976 }
977
978 return false;
979}
980
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000981SDValue
982HexagonTargetLowering::LowerINLINEASM(SDValue Op, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000983 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000984 auto &HMFI = *MF.getInfo<HexagonMachineFunctionInfo>();
985 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
986 unsigned LR = HRI.getRARegister();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000987
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000988 if (Op.getOpcode() != ISD::INLINEASM || HMFI.hasClobberLR())
989 return Op;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000990
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000991 unsigned NumOps = Op.getNumOperands();
992 if (Op.getOperand(NumOps-1).getValueType() == MVT::Glue)
993 --NumOps; // Ignore the flag operand.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000994
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000995 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
996 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(i))->getZExtValue();
997 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
998 ++i; // Skip the ID value.
999
1000 switch (InlineAsm::getKind(Flags)) {
1001 default:
1002 llvm_unreachable("Bad flags!");
1003 case InlineAsm::Kind_RegUse:
1004 case InlineAsm::Kind_Imm:
1005 case InlineAsm::Kind_Mem:
1006 i += NumVals;
1007 break;
1008 case InlineAsm::Kind_Clobber:
1009 case InlineAsm::Kind_RegDef:
1010 case InlineAsm::Kind_RegDefEarlyClobber: {
1011 for (; NumVals; --NumVals, ++i) {
1012 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(i))->getReg();
1013 if (Reg != LR)
1014 continue;
1015 HMFI.setHasClobberLR(true);
1016 return Op;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001017 }
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +00001018 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001019 }
1020 }
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +00001021 }
1022
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001023 return Op;
1024}
1025
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001026// Need to transform ISD::PREFETCH into something that doesn't inherit
1027// all of the properties of ISD::PREFETCH, specifically SDNPMayLoad and
1028// SDNPMayStore.
1029SDValue HexagonTargetLowering::LowerPREFETCH(SDValue Op,
1030 SelectionDAG &DAG) const {
1031 SDValue Chain = Op.getOperand(0);
1032 SDValue Addr = Op.getOperand(1);
1033 // Lower it to DCFETCH($reg, #0). A "pat" will try to merge the offset in,
1034 // if the "reg" is fed by an "add".
1035 SDLoc DL(Op);
1036 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
1037 return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero);
1038}
1039
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00001040// Custom-handle ISD::READCYCLECOUNTER because the target-independent SDNode
1041// is marked as having side-effects, while the register read on Hexagon does
1042// not have any. TableGen refuses to accept the direct pattern from that node
1043// to the A4_tfrcpp.
1044SDValue HexagonTargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
1045 SelectionDAG &DAG) const {
1046 SDValue Chain = Op.getOperand(0);
1047 SDLoc dl(Op);
1048 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
1049 return DAG.getNode(HexagonISD::READCYCLE, dl, VTs, Chain);
1050}
1051
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001052SDValue HexagonTargetLowering::LowerINTRINSIC_VOID(SDValue Op,
1053 SelectionDAG &DAG) const {
1054 SDValue Chain = Op.getOperand(0);
1055 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1056 // Lower the hexagon_prefetch builtin to DCFETCH, as above.
1057 if (IntNo == Intrinsic::hexagon_prefetch) {
1058 SDValue Addr = Op.getOperand(2);
1059 SDLoc DL(Op);
1060 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
1061 return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero);
1062 }
1063 return SDValue();
1064}
1065
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001066SDValue
1067HexagonTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1068 SelectionDAG &DAG) const {
1069 SDValue Chain = Op.getOperand(0);
1070 SDValue Size = Op.getOperand(1);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001071 SDValue Align = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001072 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001073
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001074 ConstantSDNode *AlignConst = dyn_cast<ConstantSDNode>(Align);
1075 assert(AlignConst && "Non-constant Align in LowerDYNAMIC_STACKALLOC");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001076
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001077 unsigned A = AlignConst->getSExtValue();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001078 auto &HFI = *Subtarget.getFrameLowering();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001079 // "Zero" means natural stack alignment.
1080 if (A == 0)
1081 A = HFI.getStackAlignment();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001082
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001083 DEBUG({
Reid Kleckner40d72302016-10-20 00:22:23 +00001084 dbgs () << __func__ << " Align: " << A << " Size: ";
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001085 Size.getNode()->dump(&DAG);
1086 dbgs() << "\n";
1087 });
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001088
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001089 SDValue AC = DAG.getConstant(A, dl, MVT::i32);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001090 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001091 SDValue AA = DAG.getNode(HexagonISD::ALLOCA, dl, VTs, Chain, Size, AC);
Nirav Davebfdb4832016-06-23 17:52:57 +00001092
1093 DAG.ReplaceAllUsesOfValueWith(Op, AA);
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001094 return AA;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001095}
1096
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001097SDValue HexagonTargetLowering::LowerFormalArguments(
1098 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
1099 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
1100 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001101 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00001102 MachineFrameInfo &MFI = MF.getFrameInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001103 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001104 auto &FuncInfo = *MF.getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001105
1106 // Assign locations to all of the incoming arguments.
1107 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001108 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1109 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001110
1111 CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon);
1112
1113 // For LLVM, in the case when returning a struct by value (>8byte),
1114 // the first argument is a pointer that points to the location on caller's
1115 // stack where the return value will be stored. For Hexagon, the location on
1116 // caller's stack is passed only when the struct size is smaller than (and
1117 // equal to) 8 bytes. If not, no address will be passed into callee and
1118 // callee return the result direclty through R0/R1.
1119
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001120 SmallVector<SDValue, 8> MemOps;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001121
1122 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1123 CCValAssign &VA = ArgLocs[i];
1124 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1125 unsigned ObjSize;
1126 unsigned StackLocation;
1127 int FI;
1128
1129 if ( (VA.isRegLoc() && !Flags.isByVal())
1130 || (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() > 8)) {
1131 // Arguments passed in registers
1132 // 1. int, long long, ptr args that get allocated in register.
1133 // 2. Large struct that gets an register to put its address in.
1134 EVT RegVT = VA.getLocVT();
Sirish Pande69295b82012-05-10 20:20:25 +00001135 if (RegVT == MVT::i8 || RegVT == MVT::i16 ||
1136 RegVT == MVT::i32 || RegVT == MVT::f32) {
Krzysztof Parzyszek6acecc92017-11-22 20:43:00 +00001137 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +00001138 RegInfo.createVirtualRegister(&Hexagon::IntRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001139 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Krzysztof Parzyszek8f6b0c82017-12-20 14:44:05 +00001140 if (VA.getLocInfo() == CCValAssign::BCvt)
1141 RegVT = VA.getValVT();
Krzysztof Parzyszek8f23dd62017-03-01 17:30:10 +00001142 SDValue Copy = DAG.getCopyFromReg(Chain, dl, VReg, RegVT);
1143 // Treat values of type MVT::i1 specially: they are passed in
1144 // registers of type i32, but they need to remain as values of
1145 // type i1 for consistency of the argument lowering.
1146 if (VA.getValVT() == MVT::i1) {
1147 // Generate a copy into a predicate register and use the value
1148 // of the register as the "InVal".
1149 unsigned PReg =
1150 RegInfo.createVirtualRegister(&Hexagon::PredRegsRegClass);
1151 SDNode *T = DAG.getMachineNode(Hexagon::C2_tfrrp, dl, MVT::i1,
1152 Copy.getValue(0));
1153 Copy = DAG.getCopyToReg(Copy.getValue(1), dl, PReg, SDValue(T, 0));
1154 Copy = DAG.getCopyFromReg(Copy, dl, PReg, MVT::i1);
1155 }
1156 InVals.push_back(Copy);
1157 Chain = Copy.getValue(1);
Colin LeMahieu4379d102015-01-28 22:08:16 +00001158 } else if (RegVT == MVT::i64 || RegVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001159 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +00001160 RegInfo.createVirtualRegister(&Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001161 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Krzysztof Parzyszek8f6b0c82017-12-20 14:44:05 +00001162 if (VA.getLocInfo() == CCValAssign::BCvt)
1163 RegVT = VA.getValVT();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001164 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001165
1166 // Single Vector
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +00001167 } else if ((RegVT == MVT::v16i32 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001168 RegVT == MVT::v32i16 || RegVT == MVT::v64i8)) {
1169 unsigned VReg =
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001170 RegInfo.createVirtualRegister(&Hexagon::HvxVRRegClass);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001171 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1172 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00001173 } else if (Subtarget.useHVX128BOps() &&
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +00001174 ((RegVT == MVT::v32i32 ||
Sumanth Gundapaneni9d954c42017-10-18 17:45:22 +00001175 RegVT == MVT::v64i16 || RegVT == MVT::v128i8))) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001176 unsigned VReg =
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001177 RegInfo.createVirtualRegister(&Hexagon::HvxVRRegClass);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001178 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1179 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1180
1181 // Double Vector
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +00001182 } else if ((RegVT == MVT::v32i32 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001183 RegVT == MVT::v64i16 || RegVT == MVT::v128i8)) {
1184 unsigned VReg =
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001185 RegInfo.createVirtualRegister(&Hexagon::HvxWRRegClass);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001186 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1187 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00001188 } else if (Subtarget.useHVX128BOps() &&
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +00001189 ((RegVT == MVT::v64i32 ||
Sumanth Gundapaneni9d954c42017-10-18 17:45:22 +00001190 RegVT == MVT::v128i16 || RegVT == MVT::v256i8))) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001191 unsigned VReg =
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001192 RegInfo.createVirtualRegister(&Hexagon::HvxWRRegClass);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001193 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1194 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1195 } else if (RegVT == MVT::v512i1 || RegVT == MVT::v1024i1) {
1196 assert(0 && "need to support VecPred regs");
1197 unsigned VReg =
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001198 RegInfo.createVirtualRegister(&Hexagon::HvxQRRegClass);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001199 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1200 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001201 } else {
1202 assert (0);
1203 }
1204 } else if (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() <= 8) {
1205 assert (0 && "ByValSize must be bigger than 8 bytes");
1206 } else {
1207 // Sanity check.
1208 assert(VA.isMemLoc());
1209
1210 if (Flags.isByVal()) {
1211 // If it's a byval parameter, then we need to compute the
1212 // "real" size, not the size of the pointer.
1213 ObjSize = Flags.getByValSize();
1214 } else {
1215 ObjSize = VA.getLocVT().getStoreSizeInBits() >> 3;
1216 }
1217
1218 StackLocation = HEXAGON_LRFP_SIZE + VA.getLocMemOffset();
1219 // Create the frame index object for this incoming parameter...
Matthias Braun941a7052016-07-28 18:40:00 +00001220 FI = MFI.CreateFixedObject(ObjSize, StackLocation, true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001221
1222 // Create the SelectionDAG nodes cordl, responding to a load
1223 // from this parameter.
1224 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
1225
1226 if (Flags.isByVal()) {
1227 // If it's a pass-by-value aggregate, then do not dereference the stack
1228 // location. Instead, we should generate a reference to the stack
1229 // location.
1230 InVals.push_back(FIN);
1231 } else {
Justin Lebar9c375812016-07-15 18:27:10 +00001232 InVals.push_back(
Krzysztof Parzyszek3e2046c2017-04-13 15:00:18 +00001233 DAG.getLoad(VA.getValVT(), dl, Chain, FIN, MachinePointerInfo()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001234 }
1235 }
1236 }
1237
1238 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001239 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001240
1241 if (isVarArg) {
1242 // This will point to the next argument passed via stack.
Matthias Braun941a7052016-07-28 18:40:00 +00001243 int FrameIndex = MFI.CreateFixedObject(Hexagon_PointerSize,
1244 HEXAGON_LRFP_SIZE +
1245 CCInfo.getNextStackOffset(),
1246 true);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001247 FuncInfo.setVarArgsFrameIndex(FrameIndex);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001248 }
1249
1250 return Chain;
1251}
1252
1253SDValue
1254HexagonTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
1255 // VASTART stores the address of the VarArgsFrameIndex slot into the
1256 // memory location argument.
1257 MachineFunction &MF = DAG.getMachineFunction();
1258 HexagonMachineFunctionInfo *QFI = MF.getInfo<HexagonMachineFunctionInfo>();
1259 SDValue Addr = DAG.getFrameIndex(QFI->getVarArgsFrameIndex(), MVT::i32);
1260 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Justin Lebar9c375812016-07-15 18:27:10 +00001261 return DAG.getStore(Op.getOperand(0), SDLoc(Op), Addr, Op.getOperand(1),
1262 MachinePointerInfo(SV));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001263}
1264
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001265static bool isSExtFree(SDValue N) {
1266 // A sign-extend of a truncate of a sign-extend is free.
1267 if (N.getOpcode() == ISD::TRUNCATE &&
1268 N.getOperand(0).getOpcode() == ISD::AssertSext)
1269 return true;
1270 // We have sign-extended loads.
1271 if (N.getOpcode() == ISD::LOAD)
1272 return true;
1273 return false;
1274}
1275
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001276SDValue HexagonTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1277 SDLoc dl(Op);
1278
1279 SDValue LHS = Op.getOperand(0);
1280 SDValue RHS = Op.getOperand(1);
Krzysztof Parzyszek47076052017-12-14 21:28:48 +00001281 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(ty(LHS)))
1282 return LowerHvxSetCC(Op, DAG);
1283
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001284 SDValue Cmp = Op.getOperand(2);
1285 ISD::CondCode CC = cast<CondCodeSDNode>(Cmp)->get();
1286
1287 EVT VT = Op.getValueType();
1288 EVT LHSVT = LHS.getValueType();
1289 EVT RHSVT = RHS.getValueType();
1290
1291 if (LHSVT == MVT::v2i16) {
Krzysztof Parzyszekb2c458e2018-01-25 18:07:27 +00001292 assert(CC == ISD::SETEQ || CC == ISD::SETNE ||
1293 ISD::isSignedIntSetCC(CC) || ISD::isUnsignedIntSetCC(CC));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001294 unsigned ExtOpc = ISD::isSignedIntSetCC(CC) ? ISD::SIGN_EXTEND
1295 : ISD::ZERO_EXTEND;
1296 SDValue LX = DAG.getNode(ExtOpc, dl, MVT::v2i32, LHS);
1297 SDValue RX = DAG.getNode(ExtOpc, dl, MVT::v2i32, RHS);
1298 SDValue SC = DAG.getNode(ISD::SETCC, dl, MVT::v2i1, LX, RX, Cmp);
1299 return SC;
1300 }
1301
1302 // Treat all other vector types as legal.
1303 if (VT.isVector())
1304 return Op;
1305
1306 // Equals and not equals should use sign-extend, not zero-extend, since
1307 // we can represent small negative values in the compare instructions.
1308 // The LLVM default is to use zero-extend arbitrarily in these cases.
1309 if ((CC == ISD::SETEQ || CC == ISD::SETNE) &&
1310 (RHSVT == MVT::i8 || RHSVT == MVT::i16) &&
1311 (LHSVT == MVT::i8 || LHSVT == MVT::i16)) {
1312 ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS);
1313 if (C && C->getAPIntValue().isNegative()) {
1314 LHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, LHS);
1315 RHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, RHS);
1316 return DAG.getNode(ISD::SETCC, dl, Op.getValueType(),
1317 LHS, RHS, Op.getOperand(2));
1318 }
1319 if (isSExtFree(LHS) || isSExtFree(RHS)) {
1320 LHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, LHS);
1321 RHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, RHS);
1322 return DAG.getNode(ISD::SETCC, dl, Op.getValueType(),
1323 LHS, RHS, Op.getOperand(2));
1324 }
1325 }
1326 return SDValue();
1327}
1328
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001329SDValue
1330HexagonTargetLowering::LowerVSELECT(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001331 SDValue PredOp = Op.getOperand(0);
1332 SDValue Op1 = Op.getOperand(1), Op2 = Op.getOperand(2);
1333 EVT OpVT = Op1.getValueType();
1334 SDLoc DL(Op);
1335
1336 if (OpVT == MVT::v2i16) {
1337 SDValue X1 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op1);
1338 SDValue X2 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op2);
1339 SDValue SL = DAG.getNode(ISD::VSELECT, DL, MVT::v2i32, PredOp, X1, X2);
1340 SDValue TR = DAG.getNode(ISD::TRUNCATE, DL, MVT::v2i16, SL);
1341 return TR;
1342 }
1343
1344 return SDValue();
1345}
1346
Krzysztof Parzyszek91ff5c62017-08-01 13:12:53 +00001347static Constant *convert_i1_to_i8(const Constant *ConstVal) {
1348 SmallVector<Constant *, 128> NewConst;
1349 const ConstantVector *CV = dyn_cast<ConstantVector>(ConstVal);
1350 if (!CV)
1351 return nullptr;
1352
1353 LLVMContext &Ctx = ConstVal->getContext();
1354 IRBuilder<> IRB(Ctx);
1355 unsigned NumVectorElements = CV->getNumOperands();
1356 assert(isPowerOf2_32(NumVectorElements) &&
1357 "conversion only supported for pow2 VectorSize!");
1358
1359 for (unsigned i = 0; i < NumVectorElements / 8; ++i) {
1360 uint8_t x = 0;
1361 for (unsigned j = 0; j < 8; ++j) {
1362 uint8_t y = CV->getOperand(i * 8 + j)->getUniqueInteger().getZExtValue();
1363 x |= y << (7 - j);
1364 }
1365 assert((x == 0 || x == 255) && "Either all 0's or all 1's expected!");
1366 NewConst.push_back(IRB.getInt8(x));
1367 }
1368 return ConstantVector::get(NewConst);
1369}
1370
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001371SDValue
Sirish Pande69295b82012-05-10 20:20:25 +00001372HexagonTargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
1373 EVT ValTy = Op.getValueType();
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001374 ConstantPoolSDNode *CPN = cast<ConstantPoolSDNode>(Op);
Krzysztof Parzyszek91ff5c62017-08-01 13:12:53 +00001375 Constant *CVal = nullptr;
1376 bool isVTi1Type = false;
1377 if (const Constant *ConstVal = dyn_cast<Constant>(CPN->getConstVal())) {
1378 Type *CValTy = ConstVal->getType();
1379 if (CValTy->isVectorTy() &&
1380 CValTy->getVectorElementType()->isIntegerTy(1)) {
1381 CVal = convert_i1_to_i8(ConstVal);
1382 isVTi1Type = (CVal != nullptr);
1383 }
1384 }
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001385 unsigned Align = CPN->getAlignment();
Rafael Espindola405e25a2016-06-26 22:24:01 +00001386 bool IsPositionIndependent = isPositionIndependent();
1387 unsigned char TF = IsPositionIndependent ? HexagonII::MO_PCREL : 0;
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001388
Ron Lieberman822ee882016-08-13 23:41:11 +00001389 unsigned Offset = 0;
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001390 SDValue T;
1391 if (CPN->isMachineConstantPoolEntry())
Ron Lieberman822ee882016-08-13 23:41:11 +00001392 T = DAG.getTargetConstantPool(CPN->getMachineCPVal(), ValTy, Align, Offset,
1393 TF);
Krzysztof Parzyszek91ff5c62017-08-01 13:12:53 +00001394 else if (isVTi1Type)
1395 T = DAG.getTargetConstantPool(CVal, ValTy, Align, Offset, TF);
Sirish Pande69295b82012-05-10 20:20:25 +00001396 else
Ron Lieberman822ee882016-08-13 23:41:11 +00001397 T = DAG.getTargetConstantPool(CPN->getConstVal(), ValTy, Align, Offset,
1398 TF);
1399
1400 assert(cast<ConstantPoolSDNode>(T)->getTargetFlags() == TF &&
1401 "Inconsistent target flag encountered");
1402
Rafael Espindola405e25a2016-06-26 22:24:01 +00001403 if (IsPositionIndependent)
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001404 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), ValTy, T);
1405 return DAG.getNode(HexagonISD::CP, SDLoc(Op), ValTy, T);
1406}
1407
1408SDValue
1409HexagonTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
1410 EVT VT = Op.getValueType();
1411 int Idx = cast<JumpTableSDNode>(Op)->getIndex();
Rafael Espindola405e25a2016-06-26 22:24:01 +00001412 if (isPositionIndependent()) {
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001413 SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL);
1414 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), VT, T);
1415 }
1416
1417 SDValue T = DAG.getTargetJumpTable(Idx, VT);
1418 return DAG.getNode(HexagonISD::JT, SDLoc(Op), VT, T);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001419}
1420
1421SDValue
1422HexagonTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001423 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001424 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00001425 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001426 MFI.setReturnAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001427
Bill Wendling908bf812014-01-06 00:43:20 +00001428 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001429 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001430
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001431 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001432 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001433 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1434 if (Depth) {
1435 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001436 SDValue Offset = DAG.getConstant(4, dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001437 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
1438 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Justin Lebar9c375812016-07-15 18:27:10 +00001439 MachinePointerInfo());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001440 }
1441
1442 // Return LR, which contains the return address. Mark it an implicit live-in.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001443 unsigned Reg = MF.addLiveIn(HRI.getRARegister(), getRegClassFor(MVT::i32));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001444 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
1445}
1446
1447SDValue
1448HexagonTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001449 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Matthias Braun941a7052016-07-28 18:40:00 +00001450 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001451 MFI.setFrameAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001452
1453 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001454 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001455 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1456 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001457 HRI.getFrameRegister(), VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001458 while (Depth--)
1459 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00001460 MachinePointerInfo());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001461 return FrameAddr;
1462}
1463
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001464SDValue
1465HexagonTargetLowering::LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001466 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001467 return DAG.getNode(HexagonISD::BARRIER, dl, MVT::Other, Op.getOperand(0));
1468}
1469
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001470SDValue
1471HexagonTargetLowering::LowerGLOBALADDRESS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001472 SDLoc dl(Op);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001473 auto *GAN = cast<GlobalAddressSDNode>(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001474 auto PtrVT = getPointerTy(DAG.getDataLayout());
Krzysztof Parzyszek96a28412018-01-30 18:10:27 +00001475 auto *GV = GAN->getGlobal();
1476 int64_t Offset = GAN->getOffset();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001477
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001478 auto &HLOF = *HTM.getObjFileLowering();
1479 Reloc::Model RM = HTM.getRelocationModel();
1480
1481 if (RM == Reloc::Static) {
1482 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset);
Peter Collingbourne67335642016-10-24 19:23:39 +00001483 const GlobalObject *GO = GV->getBaseObject();
1484 if (GO && HLOF.isGlobalInSmallSection(GO, HTM))
Krzysztof Parzyszek96a28412018-01-30 18:10:27 +00001485 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, GA);
1486 return DAG.getNode(HexagonISD::CONST32, dl, PtrVT, GA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001487 }
1488
Krzysztof Parzyszek96a28412018-01-30 18:10:27 +00001489 bool UsePCRel = getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV);
1490 if (UsePCRel) {
1491 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset,
1492 HexagonII::MO_PCREL);
1493 return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, GA);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001494 }
1495
Krzysztof Parzyszek96a28412018-01-30 18:10:27 +00001496 // Use GOT index.
1497 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
1498 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, HexagonII::MO_GOT);
1499 SDValue Off = DAG.getConstant(Offset, dl, MVT::i32);
1500 return DAG.getNode(HexagonISD::AT_GOT, dl, PtrVT, GOT, GA, Off);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001501}
1502
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001503// Specifies that for loads and stores VT can be promoted to PromotedLdStVT.
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001504SDValue
1505HexagonTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
1506 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001507 SDLoc dl(Op);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001508 EVT PtrVT = getPointerTy(DAG.getDataLayout());
1509
1510 Reloc::Model RM = HTM.getRelocationModel();
1511 if (RM == Reloc::Static) {
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001512 SDValue A = DAG.getTargetBlockAddress(BA, PtrVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001513 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, A);
1514 }
1515
1516 SDValue A = DAG.getTargetBlockAddress(BA, PtrVT, 0, HexagonII::MO_PCREL);
1517 return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, A);
1518}
1519
1520SDValue
1521HexagonTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG)
1522 const {
1523 EVT PtrVT = getPointerTy(DAG.getDataLayout());
1524 SDValue GOTSym = DAG.getTargetExternalSymbol(HEXAGON_GOT_SYM_NAME, PtrVT,
1525 HexagonII::MO_PCREL);
1526 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), PtrVT, GOTSym);
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001527}
1528
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001529SDValue
1530HexagonTargetLowering::GetDynamicTLSAddr(SelectionDAG &DAG, SDValue Chain,
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001531 GlobalAddressSDNode *GA, SDValue Glue, EVT PtrVT, unsigned ReturnReg,
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001532 unsigned char OperandFlags) const {
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001533 MachineFunction &MF = DAG.getMachineFunction();
1534 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001535 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1536 SDLoc dl(GA);
1537 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
1538 GA->getValueType(0),
1539 GA->getOffset(),
1540 OperandFlags);
1541 // Create Operands for the call.The Operands should have the following:
1542 // 1. Chain SDValue
1543 // 2. Callee which in this case is the Global address value.
1544 // 3. Registers live into the call.In this case its R0, as we
1545 // have just one argument to be passed.
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001546 // 4. Glue.
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001547 // Note: The order is important.
1548
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001549 const auto &HRI = *Subtarget.getRegisterInfo();
1550 const uint32_t *Mask = HRI.getCallPreservedMask(MF, CallingConv::C);
1551 assert(Mask && "Missing call preserved mask for calling convention");
1552 SDValue Ops[] = { Chain, TGA, DAG.getRegister(Hexagon::R0, PtrVT),
1553 DAG.getRegisterMask(Mask), Glue };
1554 Chain = DAG.getNode(HexagonISD::CALL, dl, NodeTys, Ops);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001555
1556 // Inform MFI that function has calls.
Matthias Braun941a7052016-07-28 18:40:00 +00001557 MFI.setAdjustsStack(true);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001558
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001559 Glue = Chain.getValue(1);
1560 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Glue);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001561}
1562
1563//
1564// Lower using the intial executable model for TLS addresses
1565//
1566SDValue
1567HexagonTargetLowering::LowerToTLSInitialExecModel(GlobalAddressSDNode *GA,
1568 SelectionDAG &DAG) const {
1569 SDLoc dl(GA);
1570 int64_t Offset = GA->getOffset();
1571 auto PtrVT = getPointerTy(DAG.getDataLayout());
1572
1573 // Get the thread pointer.
1574 SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT);
1575
Rafael Espindola405e25a2016-06-26 22:24:01 +00001576 bool IsPositionIndependent = isPositionIndependent();
1577 unsigned char TF =
1578 IsPositionIndependent ? HexagonII::MO_IEGOT : HexagonII::MO_IE;
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001579
1580 // First generate the TLS symbol address
1581 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT,
1582 Offset, TF);
1583
1584 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1585
Rafael Espindola405e25a2016-06-26 22:24:01 +00001586 if (IsPositionIndependent) {
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001587 // Generate the GOT pointer in case of position independent code
1588 SDValue GOT = LowerGLOBAL_OFFSET_TABLE(Sym, DAG);
1589
1590 // Add the TLS Symbol address to GOT pointer.This gives
1591 // GOT relative relocation for the symbol.
1592 Sym = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym);
1593 }
1594
1595 // Load the offset value for TLS symbol.This offset is relative to
1596 // thread pointer.
Justin Lebar9c375812016-07-15 18:27:10 +00001597 SDValue LoadOffset =
1598 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Sym, MachinePointerInfo());
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001599
1600 // Address of the thread local variable is the add of thread
1601 // pointer and the offset of the variable.
1602 return DAG.getNode(ISD::ADD, dl, PtrVT, TP, LoadOffset);
1603}
1604
1605//
1606// Lower using the local executable model for TLS addresses
1607//
1608SDValue
1609HexagonTargetLowering::LowerToTLSLocalExecModel(GlobalAddressSDNode *GA,
1610 SelectionDAG &DAG) const {
1611 SDLoc dl(GA);
1612 int64_t Offset = GA->getOffset();
1613 auto PtrVT = getPointerTy(DAG.getDataLayout());
1614
1615 // Get the thread pointer.
1616 SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT);
1617 // Generate the TLS symbol address
1618 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset,
1619 HexagonII::MO_TPREL);
1620 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1621
1622 // Address of the thread local variable is the add of thread
1623 // pointer and the offset of the variable.
1624 return DAG.getNode(ISD::ADD, dl, PtrVT, TP, Sym);
1625}
1626
1627//
1628// Lower using the general dynamic model for TLS addresses
1629//
1630SDValue
1631HexagonTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1632 SelectionDAG &DAG) const {
1633 SDLoc dl(GA);
1634 int64_t Offset = GA->getOffset();
1635 auto PtrVT = getPointerTy(DAG.getDataLayout());
1636
1637 // First generate the TLS symbol address
1638 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset,
1639 HexagonII::MO_GDGOT);
1640
1641 // Then, generate the GOT pointer
1642 SDValue GOT = LowerGLOBAL_OFFSET_TABLE(TGA, DAG);
1643
1644 // Add the TLS symbol and the GOT pointer
1645 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1646 SDValue Chain = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym);
1647
1648 // Copy over the argument to R0
1649 SDValue InFlag;
1650 Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, Hexagon::R0, Chain, InFlag);
1651 InFlag = Chain.getValue(1);
1652
Krzysztof Parzyszeka7503832017-05-02 18:15:33 +00001653 unsigned Flags =
1654 static_cast<const HexagonSubtarget &>(DAG.getSubtarget()).useLongCalls()
1655 ? HexagonII::MO_GDPLT | HexagonII::HMOTF_ConstExtended
1656 : HexagonII::MO_GDPLT;
1657
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001658 return GetDynamicTLSAddr(DAG, Chain, GA, InFlag, PtrVT,
Krzysztof Parzyszeka7503832017-05-02 18:15:33 +00001659 Hexagon::R0, Flags);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001660}
1661
1662//
1663// Lower TLS addresses.
1664//
1665// For now for dynamic models, we only support the general dynamic model.
1666//
1667SDValue
1668HexagonTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1669 SelectionDAG &DAG) const {
1670 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1671
1672 switch (HTM.getTLSModel(GA->getGlobal())) {
1673 case TLSModel::GeneralDynamic:
1674 case TLSModel::LocalDynamic:
1675 return LowerToTLSGeneralDynamicModel(GA, DAG);
1676 case TLSModel::InitialExec:
1677 return LowerToTLSInitialExecModel(GA, DAG);
1678 case TLSModel::LocalExec:
1679 return LowerToTLSLocalExecModel(GA, DAG);
1680 }
1681 llvm_unreachable("Bogus TLS model");
1682}
1683
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001684//===----------------------------------------------------------------------===//
1685// TargetLowering Implementation
1686//===----------------------------------------------------------------------===//
1687
Eric Christopherd737b762015-02-02 22:11:36 +00001688HexagonTargetLowering::HexagonTargetLowering(const TargetMachine &TM,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001689 const HexagonSubtarget &ST)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001690 : TargetLowering(TM), HTM(static_cast<const HexagonTargetMachine&>(TM)),
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001691 Subtarget(ST) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001692 bool IsV4 = !Subtarget.hasV5TOps();
1693 auto &HRI = *Subtarget.getRegisterInfo();
Sirish Pande69295b82012-05-10 20:20:25 +00001694
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001695 setPrefLoopAlignment(4);
1696 setPrefFunctionAlignment(4);
1697 setMinFunctionAlignment(2);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001698 setStackPointerRegisterToSaveRestore(HRI.getStackRegister());
Krzysztof Parzyszekb3e50ac2018-01-05 20:41:50 +00001699 setBooleanContents(TargetLoweringBase::UndefinedBooleanContent);
1700 setBooleanVectorContents(TargetLoweringBase::UndefinedBooleanContent);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001701
Krzysztof Parzyszekf228c952016-06-22 16:07:10 +00001702 setMaxAtomicSizeInBitsSupported(64);
1703 setMinCmpXchgSizeInBits(32);
1704
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001705 if (EnableHexSDNodeSched)
1706 setSchedulingPreference(Sched::VLIW);
1707 else
1708 setSchedulingPreference(Sched::Source);
1709
1710 // Limits for inline expansion of memcpy/memmove
1711 MaxStoresPerMemcpy = MaxStoresPerMemcpyCL;
1712 MaxStoresPerMemcpyOptSize = MaxStoresPerMemcpyOptSizeCL;
1713 MaxStoresPerMemmove = MaxStoresPerMemmoveCL;
1714 MaxStoresPerMemmoveOptSize = MaxStoresPerMemmoveOptSizeCL;
1715 MaxStoresPerMemset = MaxStoresPerMemsetCL;
1716 MaxStoresPerMemsetOptSize = MaxStoresPerMemsetOptSizeCL;
1717
1718 //
1719 // Set up register classes.
1720 //
1721
1722 addRegisterClass(MVT::i1, &Hexagon::PredRegsRegClass);
1723 addRegisterClass(MVT::v2i1, &Hexagon::PredRegsRegClass); // bbbbaaaa
1724 addRegisterClass(MVT::v4i1, &Hexagon::PredRegsRegClass); // ddccbbaa
1725 addRegisterClass(MVT::v8i1, &Hexagon::PredRegsRegClass); // hgfedcba
1726 addRegisterClass(MVT::i32, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001727 addRegisterClass(MVT::v2i16, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00001728 addRegisterClass(MVT::v4i8, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001729 addRegisterClass(MVT::i64, &Hexagon::DoubleRegsRegClass);
1730 addRegisterClass(MVT::v8i8, &Hexagon::DoubleRegsRegClass);
1731 addRegisterClass(MVT::v4i16, &Hexagon::DoubleRegsRegClass);
1732 addRegisterClass(MVT::v2i32, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001733
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001734 if (Subtarget.hasV5TOps()) {
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001735 addRegisterClass(MVT::f32, &Hexagon::IntRegsRegClass);
1736 addRegisterClass(MVT::f64, &Hexagon::DoubleRegsRegClass);
1737 }
Sirish Pande69295b82012-05-10 20:20:25 +00001738
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001739 if (Subtarget.hasV60TOps()) {
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00001740 if (Subtarget.useHVX64BOps()) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001741 addRegisterClass(MVT::v64i8, &Hexagon::HvxVRRegClass);
1742 addRegisterClass(MVT::v32i16, &Hexagon::HvxVRRegClass);
1743 addRegisterClass(MVT::v16i32, &Hexagon::HvxVRRegClass);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001744 addRegisterClass(MVT::v128i8, &Hexagon::HvxWRRegClass);
1745 addRegisterClass(MVT::v64i16, &Hexagon::HvxWRRegClass);
1746 addRegisterClass(MVT::v32i32, &Hexagon::HvxWRRegClass);
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00001747 // These "short" boolean vector types should be legal because
1748 // they will appear as results of vector compares. If they were
1749 // not legal, type legalization would try to make them legal
1750 // and that would require using operations that do not use or
1751 // produce such types. That, in turn, would imply using custom
1752 // nodes, which would be unoptimizable by the DAG combiner.
1753 // The idea is to rely on target-independent operations as much
1754 // as possible.
Krzysztof Parzyszek47076052017-12-14 21:28:48 +00001755 addRegisterClass(MVT::v16i1, &Hexagon::HvxQRRegClass);
1756 addRegisterClass(MVT::v32i1, &Hexagon::HvxQRRegClass);
1757 addRegisterClass(MVT::v64i1, &Hexagon::HvxQRRegClass);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001758 addRegisterClass(MVT::v512i1, &Hexagon::HvxQRRegClass);
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00001759 } else if (Subtarget.useHVX128BOps()) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001760 addRegisterClass(MVT::v128i8, &Hexagon::HvxVRRegClass);
1761 addRegisterClass(MVT::v64i16, &Hexagon::HvxVRRegClass);
1762 addRegisterClass(MVT::v32i32, &Hexagon::HvxVRRegClass);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001763 addRegisterClass(MVT::v256i8, &Hexagon::HvxWRRegClass);
1764 addRegisterClass(MVT::v128i16, &Hexagon::HvxWRRegClass);
1765 addRegisterClass(MVT::v64i32, &Hexagon::HvxWRRegClass);
Krzysztof Parzyszek47076052017-12-14 21:28:48 +00001766 addRegisterClass(MVT::v32i1, &Hexagon::HvxQRRegClass);
1767 addRegisterClass(MVT::v64i1, &Hexagon::HvxQRRegClass);
1768 addRegisterClass(MVT::v128i1, &Hexagon::HvxQRRegClass);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001769 addRegisterClass(MVT::v1024i1, &Hexagon::HvxQRRegClass);
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001770 }
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001771 }
1772
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001773 //
1774 // Handling of scalar operations.
1775 //
1776 // All operations default to "legal", except:
1777 // - indexed loads and stores (pre-/post-incremented),
1778 // - ANY_EXTEND_VECTOR_INREG, ATOMIC_CMP_SWAP_WITH_SUCCESS, CONCAT_VECTORS,
1779 // ConstantFP, DEBUGTRAP, FCEIL, FCOPYSIGN, FEXP, FEXP2, FFLOOR, FGETSIGN,
1780 // FLOG, FLOG2, FLOG10, FMAXNUM, FMINNUM, FNEARBYINT, FRINT, FROUND, TRAP,
1781 // FTRUNC, PREFETCH, SIGN_EXTEND_VECTOR_INREG, ZERO_EXTEND_VECTOR_INREG,
1782 // which default to "expand" for at least one type.
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001783
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001784 // Misc operations.
1785 setOperationAction(ISD::ConstantFP, MVT::f32, Legal); // Default: expand
1786 setOperationAction(ISD::ConstantFP, MVT::f64, Legal); // Default: expand
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001787
1788 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001789 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001790 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001791 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
1792 setOperationAction(ISD::INLINEASM, MVT::Other, Custom);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001793 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00001794 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001795 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001796 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001797 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001798 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001799 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001800
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001801 // Custom legalize GlobalAddress nodes into CONST32.
1802 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001803 setOperationAction(ISD::GlobalAddress, MVT::i8, Custom);
1804 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001805
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001806 // Hexagon needs to optimize cases with negative constants.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001807 setOperationAction(ISD::SETCC, MVT::i8, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001808 setOperationAction(ISD::SETCC, MVT::i16, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001809
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001810 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
1811 setOperationAction(ISD::VASTART, MVT::Other, Custom);
1812 setOperationAction(ISD::VAEND, MVT::Other, Expand);
1813 setOperationAction(ISD::VAARG, MVT::Other, Expand);
1814
1815 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
1816 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
1817 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
1818
1819 if (EmitJumpTables)
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001820 setMinimumJumpTableEntries(MinimumJumpTables);
Krzysztof Parzyszeka61f7da2016-01-13 21:43:13 +00001821 else
Eugene Zelenko58655bb2016-12-17 01:09:05 +00001822 setMinimumJumpTableEntries(std::numeric_limits<int>::max());
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001823 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001824
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001825 // Hexagon has instructions for add/sub with carry. The problem with
1826 // modeling these instructions is that they produce 2 results: Rdd and Px.
1827 // To model the update of Px, we will have to use Defs[p0..p3] which will
1828 // cause any predicate live range to spill. So, we pretend we dont't have
1829 // these instructions.
1830 setOperationAction(ISD::ADDE, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001831 setOperationAction(ISD::ADDE, MVT::i16, Expand);
1832 setOperationAction(ISD::ADDE, MVT::i32, Expand);
1833 setOperationAction(ISD::ADDE, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001834 setOperationAction(ISD::SUBE, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001835 setOperationAction(ISD::SUBE, MVT::i16, Expand);
1836 setOperationAction(ISD::SUBE, MVT::i32, Expand);
1837 setOperationAction(ISD::SUBE, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001838 setOperationAction(ISD::ADDC, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001839 setOperationAction(ISD::ADDC, MVT::i16, Expand);
1840 setOperationAction(ISD::ADDC, MVT::i32, Expand);
1841 setOperationAction(ISD::ADDC, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001842 setOperationAction(ISD::SUBC, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001843 setOperationAction(ISD::SUBC, MVT::i16, Expand);
1844 setOperationAction(ISD::SUBC, MVT::i32, Expand);
1845 setOperationAction(ISD::SUBC, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001846
Krzysztof Parzyszek2c4487d2015-04-13 20:37:01 +00001847 // Only add and sub that detect overflow are the saturating ones.
1848 for (MVT VT : MVT::integer_valuetypes()) {
1849 setOperationAction(ISD::UADDO, VT, Expand);
1850 setOperationAction(ISD::SADDO, VT, Expand);
1851 setOperationAction(ISD::USUBO, VT, Expand);
1852 setOperationAction(ISD::SSUBO, VT, Expand);
1853 }
1854
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001855 setOperationAction(ISD::CTLZ, MVT::i8, Promote);
1856 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
1857 setOperationAction(ISD::CTTZ, MVT::i8, Promote);
1858 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001859
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001860 // In V5, popcount can count # of 1s in i64 but returns i32.
1861 // On V4 it will be expanded (set later).
1862 setOperationAction(ISD::CTPOP, MVT::i8, Promote);
1863 setOperationAction(ISD::CTPOP, MVT::i16, Promote);
1864 setOperationAction(ISD::CTPOP, MVT::i32, Promote);
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001865 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
1866
1867 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
1868 setOperationAction(ISD::BITREVERSE, MVT::i64, Legal);
1869 setOperationAction(ISD::BSWAP, MVT::i32, Legal);
1870 setOperationAction(ISD::BSWAP, MVT::i64, Legal);
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001871 setOperationAction(ISD::MUL, MVT::i64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001872
Benjamin Kramer62460692015-04-25 14:46:53 +00001873 for (unsigned IntExpOp :
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001874 { ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM,
1875 ISD::SDIVREM, ISD::UDIVREM, ISD::ROTL, ISD::ROTR,
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001876 ISD::SHL_PARTS, ISD::SRA_PARTS, ISD::SRL_PARTS,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001877 ISD::SMUL_LOHI, ISD::UMUL_LOHI }) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001878 setOperationAction(IntExpOp, MVT::i32, Expand);
1879 setOperationAction(IntExpOp, MVT::i64, Expand);
1880 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001881
Benjamin Kramer62460692015-04-25 14:46:53 +00001882 for (unsigned FPExpOp :
1883 {ISD::FDIV, ISD::FREM, ISD::FSQRT, ISD::FSIN, ISD::FCOS, ISD::FSINCOS,
1884 ISD::FPOW, ISD::FCOPYSIGN}) {
1885 setOperationAction(FPExpOp, MVT::f32, Expand);
1886 setOperationAction(FPExpOp, MVT::f64, Expand);
1887 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001888
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001889 // No extending loads from i32.
1890 for (MVT VT : MVT::integer_valuetypes()) {
1891 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand);
1892 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand);
1893 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand);
1894 }
1895 // Turn FP truncstore into trunc + store.
1896 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00001897 // Turn FP extload into load/fpextend.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001898 for (MVT VT : MVT::fp_valuetypes())
1899 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001900
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001901 // Expand BR_CC and SELECT_CC for all integer and fp types.
1902 for (MVT VT : MVT::integer_valuetypes()) {
1903 setOperationAction(ISD::BR_CC, VT, Expand);
1904 setOperationAction(ISD::SELECT_CC, VT, Expand);
1905 }
1906 for (MVT VT : MVT::fp_valuetypes()) {
1907 setOperationAction(ISD::BR_CC, VT, Expand);
1908 setOperationAction(ISD::SELECT_CC, VT, Expand);
1909 }
1910 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001911
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001912 //
1913 // Handling of vector operations.
1914 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001915
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001916 promoteLdStType(MVT::v4i8, MVT::i32);
1917 promoteLdStType(MVT::v2i16, MVT::i32);
1918 promoteLdStType(MVT::v8i8, MVT::i64);
Krzysztof Parzyszek5eef92e2017-07-17 15:45:45 +00001919 promoteLdStType(MVT::v4i16, MVT::i64);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001920 promoteLdStType(MVT::v2i32, MVT::i64);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001921
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001922 // Set the action for vector operations to "expand", then override it with
1923 // either "custom" or "legal" for specific cases.
Craig Topper26260942015-10-18 05:15:34 +00001924 static const unsigned VectExpOps[] = {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001925 // Integer arithmetic:
1926 ISD::ADD, ISD::SUB, ISD::MUL, ISD::SDIV, ISD::UDIV,
1927 ISD::SREM, ISD::UREM, ISD::SDIVREM, ISD::UDIVREM, ISD::ADDC,
1928 ISD::SUBC, ISD::SADDO, ISD::UADDO, ISD::SSUBO, ISD::USUBO,
1929 ISD::SMUL_LOHI, ISD::UMUL_LOHI,
1930 // Logical/bit:
1931 ISD::AND, ISD::OR, ISD::XOR, ISD::ROTL, ISD::ROTR,
Craig Topper33772c52016-04-28 03:34:31 +00001932 ISD::CTPOP, ISD::CTLZ, ISD::CTTZ,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001933 // Floating point arithmetic/math functions:
1934 ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FMA, ISD::FDIV,
1935 ISD::FREM, ISD::FNEG, ISD::FABS, ISD::FSQRT, ISD::FSIN,
Craig Topperf6d4dc52017-05-30 15:27:55 +00001936 ISD::FCOS, ISD::FPOW, ISD::FLOG, ISD::FLOG2,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001937 ISD::FLOG10, ISD::FEXP, ISD::FEXP2, ISD::FCEIL, ISD::FTRUNC,
1938 ISD::FRINT, ISD::FNEARBYINT, ISD::FROUND, ISD::FFLOOR,
1939 ISD::FMINNUM, ISD::FMAXNUM, ISD::FSINCOS,
1940 // Misc:
Krzysztof Parzyszek046da742016-10-27 14:30:16 +00001941 ISD::BR_CC, ISD::SELECT_CC, ISD::ConstantPool,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001942 // Vector:
1943 ISD::BUILD_VECTOR, ISD::SCALAR_TO_VECTOR,
1944 ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT,
1945 ISD::EXTRACT_SUBVECTOR, ISD::INSERT_SUBVECTOR,
1946 ISD::CONCAT_VECTORS, ISD::VECTOR_SHUFFLE
1947 };
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001948
1949 for (MVT VT : MVT::vector_valuetypes()) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001950 for (unsigned VectExpOp : VectExpOps)
1951 setOperationAction(VectExpOp, VT, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001952
Krzysztof Parzyszeka696b1b2016-09-08 17:42:14 +00001953 // Expand all extending loads and truncating stores:
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001954 for (MVT TargetVT : MVT::vector_valuetypes()) {
Krzysztof Parzyszeka696b1b2016-09-08 17:42:14 +00001955 if (TargetVT == VT)
1956 continue;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001957 setLoadExtAction(ISD::EXTLOAD, TargetVT, VT, Expand);
Krzysztof Parzyszeka696b1b2016-09-08 17:42:14 +00001958 setLoadExtAction(ISD::ZEXTLOAD, TargetVT, VT, Expand);
1959 setLoadExtAction(ISD::SEXTLOAD, TargetVT, VT, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001960 setTruncStoreAction(VT, TargetVT, Expand);
1961 }
1962
Krzysztof Parzyszek046da742016-10-27 14:30:16 +00001963 // Normalize all inputs to SELECT to be vectors of i32.
1964 if (VT.getVectorElementType() != MVT::i32) {
1965 MVT VT32 = MVT::getVectorVT(MVT::i32, VT.getSizeInBits()/32);
1966 setOperationAction(ISD::SELECT, VT, Promote);
1967 AddPromotedToType(ISD::SELECT, VT, VT32);
1968 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001969 setOperationAction(ISD::SRA, VT, Custom);
1970 setOperationAction(ISD::SHL, VT, Custom);
1971 setOperationAction(ISD::SRL, VT, Custom);
1972 }
1973
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001974 // Extending loads from (native) vectors of i8 into (native) vectors of i16
1975 // are legal.
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001976 setLoadExtAction(ISD::EXTLOAD, MVT::v2i16, MVT::v2i8, Legal);
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001977 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i16, MVT::v2i8, Legal);
1978 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i16, MVT::v2i8, Legal);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001979 setLoadExtAction(ISD::EXTLOAD, MVT::v4i16, MVT::v4i8, Legal);
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001980 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i16, MVT::v4i8, Legal);
1981 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i16, MVT::v4i8, Legal);
1982
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001983 // Types natively supported:
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001984 for (MVT NativeVT : {MVT::v8i1, MVT::v4i1, MVT::v2i1, MVT::v4i8,
1985 MVT::v8i8, MVT::v2i16, MVT::v4i16, MVT::v2i32}) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001986 setOperationAction(ISD::BUILD_VECTOR, NativeVT, Custom);
1987 setOperationAction(ISD::EXTRACT_VECTOR_ELT, NativeVT, Custom);
1988 setOperationAction(ISD::INSERT_VECTOR_ELT, NativeVT, Custom);
1989 setOperationAction(ISD::EXTRACT_SUBVECTOR, NativeVT, Custom);
1990 setOperationAction(ISD::INSERT_SUBVECTOR, NativeVT, Custom);
1991 setOperationAction(ISD::CONCAT_VECTORS, NativeVT, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001992
Benjamin Kramer62460692015-04-25 14:46:53 +00001993 setOperationAction(ISD::ADD, NativeVT, Legal);
1994 setOperationAction(ISD::SUB, NativeVT, Legal);
1995 setOperationAction(ISD::MUL, NativeVT, Legal);
1996 setOperationAction(ISD::AND, NativeVT, Legal);
1997 setOperationAction(ISD::OR, NativeVT, Legal);
1998 setOperationAction(ISD::XOR, NativeVT, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001999 }
2000
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002001 // Custom-lower bitcasts from i8 to v8i1.
2002 setOperationAction(ISD::BITCAST, MVT::i8, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002003 setOperationAction(ISD::SETCC, MVT::v2i16, Custom);
2004 setOperationAction(ISD::VSELECT, MVT::v2i16, Custom);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002005 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i8, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002006 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
2007 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
Krzysztof Parzyszekd19d0502016-09-13 21:16:07 +00002008
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002009 auto setPromoteTo = [this] (unsigned Opc, MVT FromTy, MVT ToTy) {
2010 setOperationAction(Opc, FromTy, Promote);
2011 AddPromotedToType(Opc, FromTy, ToTy);
2012 };
2013
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002014 // Subtarget-specific operation actions.
2015 //
2016 if (Subtarget.hasV5TOps()) {
2017 setOperationAction(ISD::FMA, MVT::f64, Expand);
2018 setOperationAction(ISD::FADD, MVT::f64, Expand);
2019 setOperationAction(ISD::FSUB, MVT::f64, Expand);
2020 setOperationAction(ISD::FMUL, MVT::f64, Expand);
2021
Krzysztof Parzyszekbd8ef4b2016-08-19 13:34:31 +00002022 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
2023 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
2024
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002025 setOperationAction(ISD::FP_TO_UINT, MVT::i1, Promote);
2026 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
2027 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
2028 setOperationAction(ISD::FP_TO_SINT, MVT::i1, Promote);
2029 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
2030 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
2031 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
2032 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
2033 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
2034 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
2035 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
2036 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002037 } else { // V4
2038 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
2039 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Expand);
2040 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
2041 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
2042 setOperationAction(ISD::FP_TO_SINT, MVT::f64, Expand);
2043 setOperationAction(ISD::FP_TO_SINT, MVT::f32, Expand);
2044 setOperationAction(ISD::FP_EXTEND, MVT::f32, Expand);
2045 setOperationAction(ISD::FP_ROUND, MVT::f64, Expand);
2046 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
2047
2048 setOperationAction(ISD::CTPOP, MVT::i8, Expand);
2049 setOperationAction(ISD::CTPOP, MVT::i16, Expand);
2050 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
2051 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
2052
2053 // Expand these operations for both f32 and f64:
Benjamin Kramer62460692015-04-25 14:46:53 +00002054 for (unsigned FPExpOpV4 :
2055 {ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FABS, ISD::FNEG, ISD::FMA}) {
2056 setOperationAction(FPExpOpV4, MVT::f32, Expand);
2057 setOperationAction(FPExpOpV4, MVT::f64, Expand);
2058 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002059
Benjamin Kramer62460692015-04-25 14:46:53 +00002060 for (ISD::CondCode FPExpCCV4 :
2061 {ISD::SETOEQ, ISD::SETOGT, ISD::SETOLT, ISD::SETOGE, ISD::SETOLE,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002062 ISD::SETUO, ISD::SETO}) {
Benjamin Kramer62460692015-04-25 14:46:53 +00002063 setCondCodeAction(FPExpCCV4, MVT::f32, Expand);
2064 setCondCodeAction(FPExpCCV4, MVT::f64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002065 }
2066 }
2067
2068 // Handling of indexed loads/stores: default is "expand".
2069 //
Krzysztof Parzyszek2a480592016-07-26 20:30:30 +00002070 for (MVT VT : {MVT::i8, MVT::i16, MVT::i32, MVT::i64}) {
2071 setIndexedLoadAction(ISD::POST_INC, VT, Legal);
2072 setIndexedStoreAction(ISD::POST_INC, VT, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002073 }
2074
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002075 if (Subtarget.useHVXOps()) {
2076 bool Use64b = Subtarget.useHVX64BOps();
2077 ArrayRef<MVT> LegalV = Use64b ? LegalV64 : LegalV128;
2078 ArrayRef<MVT> LegalW = Use64b ? LegalW64 : LegalW128;
2079 MVT ByteV = Use64b ? MVT::v64i8 : MVT::v128i8;
2080 MVT ByteW = Use64b ? MVT::v128i8 : MVT::v256i8;
2081
2082 setOperationAction(ISD::VECTOR_SHUFFLE, ByteV, Legal);
2083 setOperationAction(ISD::VECTOR_SHUFFLE, ByteW, Legal);
2084 setOperationAction(ISD::CONCAT_VECTORS, ByteW, Legal);
2085 setOperationAction(ISD::AND, ByteV, Legal);
2086 setOperationAction(ISD::OR, ByteV, Legal);
2087 setOperationAction(ISD::XOR, ByteV, Legal);
2088
2089 for (MVT T : LegalV) {
2090 setIndexedLoadAction(ISD::POST_INC, T, Legal);
2091 setIndexedStoreAction(ISD::POST_INC, T, Legal);
2092
2093 setOperationAction(ISD::ADD, T, Legal);
2094 setOperationAction(ISD::SUB, T, Legal);
2095 if (T != ByteV) {
2096 setOperationAction(ISD::SIGN_EXTEND_VECTOR_INREG, T, Legal);
2097 setOperationAction(ISD::ZERO_EXTEND_VECTOR_INREG, T, Legal);
2098 }
2099
2100 setOperationAction(ISD::MUL, T, Custom);
Krzysztof Parzyszek7fb738a2018-01-15 18:43:55 +00002101 setOperationAction(ISD::MULHS, T, Custom);
2102 setOperationAction(ISD::MULHU, T, Custom);
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002103 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
2104 setOperationAction(ISD::INSERT_SUBVECTOR, T, Custom);
2105 setOperationAction(ISD::INSERT_VECTOR_ELT, T, Custom);
2106 setOperationAction(ISD::EXTRACT_SUBVECTOR, T, Custom);
2107 setOperationAction(ISD::EXTRACT_VECTOR_ELT, T, Custom);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002108 setOperationAction(ISD::ANY_EXTEND, T, Custom);
2109 setOperationAction(ISD::SIGN_EXTEND, T, Custom);
2110 setOperationAction(ISD::ZERO_EXTEND, T, Custom);
Krzysztof Parzyszek1108ee22018-01-31 20:49:24 +00002111 if (T != ByteV) {
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002112 setOperationAction(ISD::ANY_EXTEND_VECTOR_INREG, T, Custom);
Krzysztof Parzyszek1108ee22018-01-31 20:49:24 +00002113 // HVX only has shifts of words and halfwords.
2114 setOperationAction(ISD::SRA, T, Custom);
2115 setOperationAction(ISD::SHL, T, Custom);
2116 setOperationAction(ISD::SRL, T, Custom);
2117 }
Krzysztof Parzyszek69f1d7e2018-02-06 14:16:52 +00002118
2119 setCondCodeAction(ISD::SETNE, T, Expand);
2120 setCondCodeAction(ISD::SETLE, T, Expand);
2121 setCondCodeAction(ISD::SETGE, T, Expand);
2122 setCondCodeAction(ISD::SETLT, T, Expand);
2123 setCondCodeAction(ISD::SETULE, T, Expand);
2124 setCondCodeAction(ISD::SETUGE, T, Expand);
2125 setCondCodeAction(ISD::SETULT, T, Expand);
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002126 }
2127
2128 for (MVT T : LegalV) {
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002129 MVT BoolV = MVT::getVectorVT(MVT::i1, T.getVectorNumElements());
2130 setOperationAction(ISD::BUILD_VECTOR, BoolV, Custom);
2131 setOperationAction(ISD::CONCAT_VECTORS, BoolV, Custom);
2132 setOperationAction(ISD::INSERT_SUBVECTOR, BoolV, Custom);
2133 setOperationAction(ISD::INSERT_VECTOR_ELT, BoolV, Custom);
2134 setOperationAction(ISD::EXTRACT_SUBVECTOR, BoolV, Custom);
2135 setOperationAction(ISD::EXTRACT_VECTOR_ELT, BoolV, Custom);
2136 }
2137
2138 for (MVT T : LegalV) {
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002139 if (T == ByteV)
2140 continue;
2141 // Promote all shuffles and concats to operate on vectors of bytes.
2142 setPromoteTo(ISD::VECTOR_SHUFFLE, T, ByteV);
2143 setPromoteTo(ISD::CONCAT_VECTORS, T, ByteV);
2144 setPromoteTo(ISD::AND, T, ByteV);
2145 setPromoteTo(ISD::OR, T, ByteV);
2146 setPromoteTo(ISD::XOR, T, ByteV);
2147 }
2148
2149 for (MVT T : LegalW) {
2150 // Custom-lower BUILD_VECTOR for vector pairs. The standard (target-
2151 // independent) handling of it would convert it to a load, which is
2152 // not always the optimal choice.
2153 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
Krzysztof Parzyszekb843f752018-01-31 20:46:55 +00002154 // Custom-lower SETCC for pairs. Expand it into a concat of SETCCs
2155 // for individual vectors.
2156 setOperationAction(ISD::SETCC, T, Custom);
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002157
2158 if (T == ByteW)
2159 continue;
2160 // Promote all shuffles and concats to operate on vectors of bytes.
2161 setPromoteTo(ISD::VECTOR_SHUFFLE, T, ByteW);
2162 setPromoteTo(ISD::CONCAT_VECTORS, T, ByteW);
2163 }
2164 }
2165
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002166 computeRegisterProperties(&HRI);
2167
2168 //
2169 // Library calls for unsupported operations
2170 //
2171 bool FastMath = EnableFastMath;
2172
Benjamin Kramera37c8092015-04-25 14:46:46 +00002173 setLibcallName(RTLIB::SDIV_I32, "__hexagon_divsi3");
2174 setLibcallName(RTLIB::SDIV_I64, "__hexagon_divdi3");
2175 setLibcallName(RTLIB::UDIV_I32, "__hexagon_udivsi3");
2176 setLibcallName(RTLIB::UDIV_I64, "__hexagon_udivdi3");
2177 setLibcallName(RTLIB::SREM_I32, "__hexagon_modsi3");
2178 setLibcallName(RTLIB::SREM_I64, "__hexagon_moddi3");
2179 setLibcallName(RTLIB::UREM_I32, "__hexagon_umodsi3");
2180 setLibcallName(RTLIB::UREM_I64, "__hexagon_umoddi3");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002181
Benjamin Kramera37c8092015-04-25 14:46:46 +00002182 setLibcallName(RTLIB::SINTTOFP_I128_F64, "__hexagon_floattidf");
2183 setLibcallName(RTLIB::SINTTOFP_I128_F32, "__hexagon_floattisf");
2184 setLibcallName(RTLIB::FPTOUINT_F32_I128, "__hexagon_fixunssfti");
2185 setLibcallName(RTLIB::FPTOUINT_F64_I128, "__hexagon_fixunsdfti");
2186 setLibcallName(RTLIB::FPTOSINT_F32_I128, "__hexagon_fixsfti");
2187 setLibcallName(RTLIB::FPTOSINT_F64_I128, "__hexagon_fixdfti");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002188
2189 if (IsV4) {
2190 // Handle single-precision floating point operations on V4.
Benjamin Kramera37c8092015-04-25 14:46:46 +00002191 if (FastMath) {
2192 setLibcallName(RTLIB::ADD_F32, "__hexagon_fast_addsf3");
2193 setLibcallName(RTLIB::SUB_F32, "__hexagon_fast_subsf3");
2194 setLibcallName(RTLIB::MUL_F32, "__hexagon_fast_mulsf3");
2195 setLibcallName(RTLIB::OGT_F32, "__hexagon_fast_gtsf2");
2196 setLibcallName(RTLIB::OLT_F32, "__hexagon_fast_ltsf2");
2197 // Double-precision compares.
2198 setLibcallName(RTLIB::OGT_F64, "__hexagon_fast_gtdf2");
2199 setLibcallName(RTLIB::OLT_F64, "__hexagon_fast_ltdf2");
2200 } else {
2201 setLibcallName(RTLIB::ADD_F32, "__hexagon_addsf3");
2202 setLibcallName(RTLIB::SUB_F32, "__hexagon_subsf3");
2203 setLibcallName(RTLIB::MUL_F32, "__hexagon_mulsf3");
2204 setLibcallName(RTLIB::OGT_F32, "__hexagon_gtsf2");
2205 setLibcallName(RTLIB::OLT_F32, "__hexagon_ltsf2");
2206 // Double-precision compares.
2207 setLibcallName(RTLIB::OGT_F64, "__hexagon_gtdf2");
2208 setLibcallName(RTLIB::OLT_F64, "__hexagon_ltdf2");
2209 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002210 }
2211
2212 // This is the only fast library function for sqrtd.
2213 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002214 setLibcallName(RTLIB::SQRT_F64, "__hexagon_fast2_sqrtdf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002215
Benjamin Kramera37c8092015-04-25 14:46:46 +00002216 // Prefix is: nothing for "slow-math",
2217 // "fast2_" for V4 fast-math and V5+ fast-math double-precision
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002218 // (actually, keep fast-math and fast-math2 separate for now)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002219 if (FastMath) {
2220 setLibcallName(RTLIB::ADD_F64, "__hexagon_fast_adddf3");
2221 setLibcallName(RTLIB::SUB_F64, "__hexagon_fast_subdf3");
2222 setLibcallName(RTLIB::MUL_F64, "__hexagon_fast_muldf3");
2223 setLibcallName(RTLIB::DIV_F64, "__hexagon_fast_divdf3");
2224 // Calling __hexagon_fast2_divsf3 with fast-math on V5 (ok).
2225 setLibcallName(RTLIB::DIV_F32, "__hexagon_fast_divsf3");
2226 } else {
2227 setLibcallName(RTLIB::ADD_F64, "__hexagon_adddf3");
2228 setLibcallName(RTLIB::SUB_F64, "__hexagon_subdf3");
2229 setLibcallName(RTLIB::MUL_F64, "__hexagon_muldf3");
2230 setLibcallName(RTLIB::DIV_F64, "__hexagon_divdf3");
2231 setLibcallName(RTLIB::DIV_F32, "__hexagon_divsf3");
2232 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002233
2234 if (Subtarget.hasV5TOps()) {
2235 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002236 setLibcallName(RTLIB::SQRT_F32, "__hexagon_fast2_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002237 else
Benjamin Kramera37c8092015-04-25 14:46:46 +00002238 setLibcallName(RTLIB::SQRT_F32, "__hexagon_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002239 } else {
2240 // V4
Benjamin Kramera37c8092015-04-25 14:46:46 +00002241 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__hexagon_floatsisf");
2242 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__hexagon_floatsidf");
2243 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__hexagon_floatdisf");
2244 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__hexagon_floatdidf");
2245 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__hexagon_floatunsisf");
2246 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__hexagon_floatunsidf");
2247 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__hexagon_floatundisf");
2248 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__hexagon_floatundidf");
2249 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__hexagon_fixunssfsi");
2250 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__hexagon_fixunssfdi");
2251 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__hexagon_fixunsdfsi");
2252 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__hexagon_fixunsdfdi");
2253 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__hexagon_fixsfsi");
2254 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__hexagon_fixsfdi");
2255 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__hexagon_fixdfsi");
2256 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__hexagon_fixdfdi");
2257 setLibcallName(RTLIB::FPEXT_F32_F64, "__hexagon_extendsfdf2");
2258 setLibcallName(RTLIB::FPROUND_F64_F32, "__hexagon_truncdfsf2");
2259 setLibcallName(RTLIB::OEQ_F32, "__hexagon_eqsf2");
2260 setLibcallName(RTLIB::OEQ_F64, "__hexagon_eqdf2");
2261 setLibcallName(RTLIB::OGE_F32, "__hexagon_gesf2");
2262 setLibcallName(RTLIB::OGE_F64, "__hexagon_gedf2");
2263 setLibcallName(RTLIB::OLE_F32, "__hexagon_lesf2");
2264 setLibcallName(RTLIB::OLE_F64, "__hexagon_ledf2");
2265 setLibcallName(RTLIB::UNE_F32, "__hexagon_nesf2");
2266 setLibcallName(RTLIB::UNE_F64, "__hexagon_nedf2");
2267 setLibcallName(RTLIB::UO_F32, "__hexagon_unordsf2");
2268 setLibcallName(RTLIB::UO_F64, "__hexagon_unorddf2");
2269 setLibcallName(RTLIB::O_F32, "__hexagon_unordsf2");
2270 setLibcallName(RTLIB::O_F64, "__hexagon_unorddf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002271 }
2272
2273 // These cause problems when the shift amount is non-constant.
2274 setLibcallName(RTLIB::SHL_I128, nullptr);
2275 setLibcallName(RTLIB::SRL_I128, nullptr);
2276 setLibcallName(RTLIB::SRA_I128, nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002277}
2278
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002279const char* HexagonTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002280 switch ((HexagonISD::NodeType)Opcode) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002281 case HexagonISD::ALLOCA: return "HexagonISD::ALLOCA";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002282 case HexagonISD::AT_GOT: return "HexagonISD::AT_GOT";
2283 case HexagonISD::AT_PCREL: return "HexagonISD::AT_PCREL";
2284 case HexagonISD::BARRIER: return "HexagonISD::BARRIER";
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002285 case HexagonISD::CALL: return "HexagonISD::CALL";
2286 case HexagonISD::CALLnr: return "HexagonISD::CALLnr";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002287 case HexagonISD::CALLR: return "HexagonISD::CALLR";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002288 case HexagonISD::COMBINE: return "HexagonISD::COMBINE";
2289 case HexagonISD::CONST32_GP: return "HexagonISD::CONST32_GP";
2290 case HexagonISD::CONST32: return "HexagonISD::CONST32";
2291 case HexagonISD::CP: return "HexagonISD::CP";
2292 case HexagonISD::DCFETCH: return "HexagonISD::DCFETCH";
2293 case HexagonISD::EH_RETURN: return "HexagonISD::EH_RETURN";
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002294 case HexagonISD::TSTBIT: return "HexagonISD::TSTBIT";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002295 case HexagonISD::EXTRACTU: return "HexagonISD::EXTRACTU";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002296 case HexagonISD::INSERT: return "HexagonISD::INSERT";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002297 case HexagonISD::JT: return "HexagonISD::JT";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002298 case HexagonISD::RET_FLAG: return "HexagonISD::RET_FLAG";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002299 case HexagonISD::TC_RETURN: return "HexagonISD::TC_RETURN";
Krzysztof Parzyszekf85dd9f2017-07-10 20:16:44 +00002300 case HexagonISD::VASL: return "HexagonISD::VASL";
2301 case HexagonISD::VASR: return "HexagonISD::VASR";
2302 case HexagonISD::VLSR: return "HexagonISD::VLSR";
2303 case HexagonISD::VSPLAT: return "HexagonISD::VSPLAT";
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002304 case HexagonISD::VEXTRACTW: return "HexagonISD::VEXTRACTW";
2305 case HexagonISD::VINSERTW0: return "HexagonISD::VINSERTW0";
2306 case HexagonISD::VROR: return "HexagonISD::VROR";
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002307 case HexagonISD::READCYCLE: return "HexagonISD::READCYCLE";
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002308 case HexagonISD::VZERO: return "HexagonISD::VZERO";
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002309 case HexagonISD::D2P: return "HexagonISD::D2P";
2310 case HexagonISD::P2D: return "HexagonISD::P2D";
2311 case HexagonISD::V2Q: return "HexagonISD::V2Q";
2312 case HexagonISD::Q2V: return "HexagonISD::Q2V";
Krzysztof Parzyszek69f1d7e2018-02-06 14:16:52 +00002313 case HexagonISD::QTRUE: return "HexagonISD::QTRUE";
2314 case HexagonISD::QFALSE: return "HexagonISD::QFALSE";
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002315 case HexagonISD::TYPECAST: return "HexagonISD::TYPECAST";
Matthias Braund04893f2015-05-07 21:33:59 +00002316 case HexagonISD::OP_END: break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002317 }
Matthias Braund04893f2015-05-07 21:33:59 +00002318 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002319}
2320
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00002321/// Given an intrinsic, checks if on the target the intrinsic will need to map
2322/// to a MemIntrinsicNode (touches memory). If this is the case, it returns
2323/// true and store the intrinsic information into the IntrinsicInfo that was
2324/// passed to the function.
2325bool HexagonTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
2326 const CallInst &I,
Matt Arsenault7d7adf42017-12-14 22:34:10 +00002327 MachineFunction &MF,
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00002328 unsigned Intrinsic) const {
2329 switch (Intrinsic) {
2330 case Intrinsic::hexagon_V6_vgathermw:
2331 case Intrinsic::hexagon_V6_vgathermw_128B:
2332 case Intrinsic::hexagon_V6_vgathermh:
2333 case Intrinsic::hexagon_V6_vgathermh_128B:
2334 case Intrinsic::hexagon_V6_vgathermhw:
2335 case Intrinsic::hexagon_V6_vgathermhw_128B:
2336 case Intrinsic::hexagon_V6_vgathermwq:
2337 case Intrinsic::hexagon_V6_vgathermwq_128B:
2338 case Intrinsic::hexagon_V6_vgathermhq:
2339 case Intrinsic::hexagon_V6_vgathermhq_128B:
2340 case Intrinsic::hexagon_V6_vgathermhwq:
2341 case Intrinsic::hexagon_V6_vgathermhwq_128B: {
2342 const Module &M = *I.getParent()->getParent()->getParent();
2343 Info.opc = ISD::INTRINSIC_W_CHAIN;
2344 Type *VecTy = I.getArgOperand(1)->getType();
2345 Info.memVT = MVT::getVT(VecTy);
2346 Info.ptrVal = I.getArgOperand(0);
2347 Info.offset = 0;
2348 Info.align = M.getDataLayout().getTypeAllocSizeInBits(VecTy) / 8;
Matt Arsenault11171332017-12-14 21:39:51 +00002349 Info.flags = MachineMemOperand::MOLoad |
2350 MachineMemOperand::MOStore |
2351 MachineMemOperand::MOVolatile;
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00002352 return true;
2353 }
2354 default:
2355 break;
2356 }
2357 return false;
2358}
2359
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002360bool HexagonTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002361 EVT MTy1 = EVT::getEVT(Ty1);
2362 EVT MTy2 = EVT::getEVT(Ty2);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002363 if (!MTy1.isSimple() || !MTy2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002364 return false;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002365 return (MTy1.getSimpleVT() == MVT::i64) && (MTy2.getSimpleVT() == MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002366}
2367
2368bool HexagonTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002369 if (!VT1.isSimple() || !VT2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002370 return false;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002371 return (VT1.getSimpleVT() == MVT::i64) && (VT2.getSimpleVT() == MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002372}
2373
Krzysztof Parzyszekbd8ef4b2016-08-19 13:34:31 +00002374bool HexagonTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
2375 return isOperationLegalOrCustom(ISD::FMA, VT);
2376}
2377
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002378// Should we expand the build vector with shuffles?
Krzysztof Parzyszekd19d0502016-09-13 21:16:07 +00002379bool HexagonTargetLowering::shouldExpandBuildVectorWithShuffles(EVT VT,
2380 unsigned DefinedValues) const {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002381 return false;
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002382}
2383
Zvi Rackover1b736822017-07-26 08:06:58 +00002384bool HexagonTargetLowering::isShuffleMaskLegal(ArrayRef<int> Mask,
2385 EVT VT) const {
Krzysztof Parzyszekd19d0502016-09-13 21:16:07 +00002386 return true;
2387}
2388
Krzysztof Parzyszek5439a702017-12-18 18:21:01 +00002389TargetLoweringBase::LegalizeTypeAction
2390HexagonTargetLowering::getPreferredVectorAction(EVT VT) const {
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002391 if (VT.getVectorNumElements() == 1)
2392 return TargetLoweringBase::TypeScalarizeVector;
2393
2394 // Always widen vectors of i1.
2395 MVT ElemTy = VT.getSimpleVT().getVectorElementType();
2396 if (ElemTy == MVT::i1)
2397 return TargetLoweringBase::TypeWidenVector;
2398
Krzysztof Parzyszek5439a702017-12-18 18:21:01 +00002399 if (Subtarget.useHVXOps()) {
2400 // If the size of VT is at least half of the vector length,
2401 // widen the vector. Note: the threshold was not selected in
2402 // any scientific way.
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002403 ArrayRef<MVT> Tys = Subtarget.getHVXElementTypes();
2404 if (llvm::find(Tys, ElemTy) != Tys.end()) {
2405 unsigned HwWidth = 8*Subtarget.getVectorLength();
2406 unsigned VecWidth = VT.getSizeInBits();
2407 if (VecWidth >= HwWidth/2 && VecWidth < HwWidth)
2408 return TargetLoweringBase::TypeWidenVector;
2409 }
Krzysztof Parzyszek5439a702017-12-18 18:21:01 +00002410 }
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002411 return TargetLoweringBase::TypeSplitVector;
Krzysztof Parzyszek5439a702017-12-18 18:21:01 +00002412}
2413
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002414// Lower a vector shuffle (V1, V2, V3). V1 and V2 are the two vectors
2415// to select data from, V3 is the permutation.
2416SDValue
2417HexagonTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG)
2418 const {
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002419 const auto *SVN = cast<ShuffleVectorSDNode>(Op);
2420 ArrayRef<int> AM = SVN->getMask();
2421 assert(AM.size() <= 8 && "Unexpected shuffle mask");
2422 unsigned VecLen = AM.size();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002423
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002424 MVT VecTy = ty(Op);
2425 assert(VecTy.getSizeInBits() <= 64 && "Unexpected vector length");
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002426
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002427 SDValue Op0 = Op.getOperand(0);
2428 SDValue Op1 = Op.getOperand(1);
2429 // If the inputs are not the same as the output, bail. This is not an
2430 // error situation, but complicates the handling and the default expansion
2431 // (into BUILD_VECTOR) should be adequate.
2432 if (ty(Op0) != VecTy || ty(Op1) != VecTy)
2433 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002434
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002435 // Normalize the mask so that the first non-negative index comes from
2436 // the first operand.
2437 SmallVector<int,8> Mask(AM.begin(), AM.end());
2438 unsigned F = llvm::find_if(AM, [](int M) { return M >= 0; }) - AM.data();
2439 if (F == AM.size())
2440 return DAG.getUNDEF(VecTy);
2441 if (AM[F] >= int(VecLen)) {
2442 ShuffleVectorSDNode::commuteMask(Mask);
2443 std::swap(Op0, Op1);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002444 }
2445
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002446 // Express the shuffle mask in terms of bytes.
2447 SmallVector<int,8> ByteMask;
2448 unsigned ElemBytes = VecTy.getVectorElementType().getSizeInBits() / 8;
2449 for (unsigned i = 0, e = Mask.size(); i != e; ++i) {
2450 int M = Mask[i];
2451 if (M < 0) {
2452 for (unsigned j = 0; j != ElemBytes; ++j)
2453 ByteMask.push_back(-1);
2454 } else {
2455 for (unsigned j = 0; j != ElemBytes; ++j)
2456 ByteMask.push_back(M*ElemBytes + j);
2457 }
2458 }
2459 assert(ByteMask.size() <= 8);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002460
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002461 // All non-undef (non-negative) indexes are well within [0..127], so they
2462 // fit in a single byte. Build two 64-bit words:
2463 // - MaskIdx where each byte is the corresponding index (for non-negative
2464 // indexes), and 0xFF for negative indexes, and
2465 // - MaskUnd that has 0xFF for each negative index.
2466 uint64_t MaskIdx = 0;
2467 uint64_t MaskUnd = 0;
2468 for (unsigned i = 0, e = ByteMask.size(); i != e; ++i) {
2469 unsigned S = 8*i;
2470 uint64_t M = ByteMask[i] & 0xFF;
2471 if (M == 0xFF)
2472 MaskUnd |= M << S;
2473 MaskIdx |= M << S;
2474 }
2475
2476 const SDLoc &dl(Op);
2477
2478 if (ByteMask.size() == 4) {
2479 // Identity.
2480 if (MaskIdx == (0x03020100 | MaskUnd))
2481 return Op0;
2482 // Byte swap.
2483 if (MaskIdx == (0x00010203 | MaskUnd)) {
2484 SDValue T0 = DAG.getBitcast(MVT::i32, Op0);
2485 SDValue T1 = DAG.getNode(ISD::BSWAP, dl, MVT::i32, T0);
2486 return DAG.getBitcast(VecTy, T1);
2487 }
2488
2489 // Byte packs.
2490 SDValue Concat10 = DAG.getNode(HexagonISD::COMBINE, dl,
2491 typeJoin({ty(Op1), ty(Op0)}), {Op1, Op0});
2492 if (MaskIdx == (0x06040200 | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002493 return getInstr(Hexagon::S2_vtrunehb, dl, VecTy, {Concat10}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002494 if (MaskIdx == (0x07050301 | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002495 return getInstr(Hexagon::S2_vtrunohb, dl, VecTy, {Concat10}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002496
2497 SDValue Concat01 = DAG.getNode(HexagonISD::COMBINE, dl,
2498 typeJoin({ty(Op0), ty(Op1)}), {Op0, Op1});
2499 if (MaskIdx == (0x02000604 | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002500 return getInstr(Hexagon::S2_vtrunehb, dl, VecTy, {Concat01}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002501 if (MaskIdx == (0x03010705 | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002502 return getInstr(Hexagon::S2_vtrunohb, dl, VecTy, {Concat01}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002503 }
2504
2505 if (ByteMask.size() == 8) {
2506 // Identity.
2507 if (MaskIdx == (0x0706050403020100ull | MaskUnd))
2508 return Op0;
2509 // Byte swap.
2510 if (MaskIdx == (0x0001020304050607ull | MaskUnd)) {
2511 SDValue T0 = DAG.getBitcast(MVT::i64, Op0);
2512 SDValue T1 = DAG.getNode(ISD::BSWAP, dl, MVT::i64, T0);
2513 return DAG.getBitcast(VecTy, T1);
2514 }
2515
2516 // Halfword picks.
2517 if (MaskIdx == (0x0d0c050409080100ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002518 return getInstr(Hexagon::S2_shuffeh, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002519 if (MaskIdx == (0x0f0e07060b0a0302ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002520 return getInstr(Hexagon::S2_shuffoh, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002521 if (MaskIdx == (0x0d0c090805040100ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002522 return getInstr(Hexagon::S2_vtrunewh, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002523 if (MaskIdx == (0x0f0e0b0a07060302ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002524 return getInstr(Hexagon::S2_vtrunowh, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002525 if (MaskIdx == (0x0706030205040100ull | MaskUnd)) {
2526 VectorPair P = opSplit(Op0, dl, DAG);
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002527 return getInstr(Hexagon::S2_packhl, dl, VecTy, {P.second, P.first}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002528 }
2529
2530 // Byte packs.
2531 if (MaskIdx == (0x0e060c040a020800ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002532 return getInstr(Hexagon::S2_shuffeb, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002533 if (MaskIdx == (0x0f070d050b030901ull | MaskUnd))
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002534 return getInstr(Hexagon::S2_shuffob, dl, VecTy, {Op1, Op0}, DAG);
Krzysztof Parzyszekb8f2a1e2018-01-15 18:33:33 +00002535 }
2536
2537 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002538}
2539
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002540// Lower a vector shift. Try to convert
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002541// <VT> = SHL/SRA/SRL <VT> by <VT> to Hexagon specific
2542// <VT> = SHL/SRA/SRL <VT> by <IT/i32>.
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002543SDValue
2544HexagonTargetLowering::LowerVECTOR_SHIFT(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek1108ee22018-01-31 20:49:24 +00002545 const SDLoc dl(Op);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002546
Krzysztof Parzyszek1108ee22018-01-31 20:49:24 +00002547 if (auto *BVN = dyn_cast<BuildVectorSDNode>(Op.getOperand(1).getNode())) {
2548 if (SDValue S = BVN->getSplatValue()) {
2549 unsigned NewOpc;
2550 switch (Op.getOpcode()) {
2551 case ISD::SHL:
2552 NewOpc = HexagonISD::VASL;
2553 break;
2554 case ISD::SRA:
2555 NewOpc = HexagonISD::VASR;
2556 break;
2557 case ISD::SRL:
2558 NewOpc = HexagonISD::VLSR;
2559 break;
2560 default:
2561 llvm_unreachable("Unexpected shift opcode");
2562 }
2563 return DAG.getNode(NewOpc, dl, ty(Op), Op.getOperand(0), S);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002564 }
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002565 }
2566
Krzysztof Parzyszek1108ee22018-01-31 20:49:24 +00002567 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(ty(Op)))
2568 return LowerHvxShift(Op, DAG);
2569
2570 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002571}
2572
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002573SDValue
2574HexagonTargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
2575 MVT ResTy = ty(Op);
2576 SDValue InpV = Op.getOperand(0);
2577 MVT InpTy = ty(InpV);
2578 assert(ResTy.getSizeInBits() == InpTy.getSizeInBits());
2579 const SDLoc &dl(Op);
2580
2581 // Handle conversion from i8 to v8i1.
2582 if (ResTy == MVT::v8i1) {
2583 SDValue Sc = DAG.getBitcast(tyScalar(InpTy), InpV);
2584 SDValue Ext = DAG.getZExtOrTrunc(Sc, dl, MVT::i32);
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002585 return getInstr(Hexagon::C2_tfrrp, dl, ResTy, Ext, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002586 }
2587
2588 return SDValue();
2589}
2590
2591// Any-, sign-, and zero-extends of boolean vectors to integer types are
2592// all the same.
2593
2594SDValue
2595HexagonTargetLowering::LowerANY_EXTEND(SDValue Op, SelectionDAG &DAG) const {
2596 return LowerSIGN_EXTEND(Op, DAG);
2597}
2598
2599SDValue
2600HexagonTargetLowering::LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG) const {
2601 MVT ResTy = ty(Op);
2602 SDValue InpV = Op.getOperand(0);
2603 MVT ElemTy = ty(InpV).getVectorElementType();
2604 if (ElemTy == MVT::i1 && Subtarget.isHVXVectorType(ResTy))
2605 return extendHvxVectorPred(InpV, SDLoc(Op), ty(Op), false, DAG);
2606 return Op;
2607}
2608
2609SDValue
2610HexagonTargetLowering::LowerZERO_EXTEND(SDValue Op, SelectionDAG &DAG) const {
2611 MVT ResTy = ty(Op);
2612 SDValue InpV = Op.getOperand(0);
2613 MVT ElemTy = ty(InpV).getVectorElementType();
2614 if (ElemTy == MVT::i1 && Subtarget.isHVXVectorType(ResTy))
2615 return extendHvxVectorPred(InpV, SDLoc(Op), ty(Op), true, DAG);
2616 return Op;
2617}
2618
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002619bool
2620HexagonTargetLowering::getBuildVectorConstInts(ArrayRef<SDValue> Values,
2621 MVT VecTy, SelectionDAG &DAG,
2622 MutableArrayRef<ConstantInt*> Consts) const {
2623 MVT ElemTy = VecTy.getVectorElementType();
2624 unsigned ElemWidth = ElemTy.getSizeInBits();
2625 IntegerType *IntTy = IntegerType::get(*DAG.getContext(), ElemWidth);
2626 bool AllConst = true;
2627
2628 for (unsigned i = 0, e = Values.size(); i != e; ++i) {
2629 SDValue V = Values[i];
2630 if (V.isUndef()) {
2631 Consts[i] = ConstantInt::get(IntTy, 0);
2632 continue;
2633 }
Krzysztof Parzyszek4ef6cff2018-01-11 18:03:23 +00002634 // Make sure to always cast to IntTy.
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002635 if (auto *CN = dyn_cast<ConstantSDNode>(V.getNode())) {
2636 const ConstantInt *CI = CN->getConstantIntValue();
Krzysztof Parzyszek4ef6cff2018-01-11 18:03:23 +00002637 Consts[i] = ConstantInt::get(IntTy, CI->getValue().getSExtValue());
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002638 } else if (auto *CN = dyn_cast<ConstantFPSDNode>(V.getNode())) {
2639 const ConstantFP *CF = CN->getConstantFPValue();
2640 APInt A = CF->getValueAPF().bitcastToAPInt();
2641 Consts[i] = ConstantInt::get(IntTy, A.getZExtValue());
2642 } else {
2643 AllConst = false;
2644 }
2645 }
2646 return AllConst;
2647}
2648
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002649SDValue
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002650HexagonTargetLowering::buildVector32(ArrayRef<SDValue> Elem, const SDLoc &dl,
2651 MVT VecTy, SelectionDAG &DAG) const {
2652 MVT ElemTy = VecTy.getVectorElementType();
2653 assert(VecTy.getVectorNumElements() == Elem.size());
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002654
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002655 SmallVector<ConstantInt*,4> Consts(Elem.size());
2656 bool AllConst = getBuildVectorConstInts(Elem, VecTy, DAG, Consts);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002657
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002658 unsigned First, Num = Elem.size();
2659 for (First = 0; First != Num; ++First)
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002660 if (!isUndef(Elem[First]))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002661 break;
2662 if (First == Num)
2663 return DAG.getUNDEF(VecTy);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002664
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002665 if (AllConst &&
2666 llvm::all_of(Consts, [](ConstantInt *CI) { return CI->isZero(); }))
2667 return getZero(dl, VecTy, DAG);
2668
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002669 if (ElemTy == MVT::i16) {
2670 assert(Elem.size() == 2);
2671 if (AllConst) {
2672 uint32_t V = (Consts[0]->getZExtValue() & 0xFFFF) |
2673 Consts[1]->getZExtValue() << 16;
2674 return DAG.getBitcast(MVT::v2i16, DAG.getConstant(V, dl, MVT::i32));
Krzysztof Parzyszek89b2d7c2017-07-13 18:17:58 +00002675 }
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002676 SDValue N = getInstr(Hexagon::A2_combine_ll, dl, MVT::i32,
2677 {Elem[1], Elem[0]}, DAG);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002678 return DAG.getBitcast(MVT::v2i16, N);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002679 }
2680
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002681 if (ElemTy == MVT::i8) {
2682 // First try generating a constant.
2683 if (AllConst) {
2684 int32_t V = (Consts[0]->getZExtValue() & 0xFF) |
2685 (Consts[1]->getZExtValue() & 0xFF) << 8 |
2686 (Consts[1]->getZExtValue() & 0xFF) << 16 |
2687 Consts[2]->getZExtValue() << 24;
2688 return DAG.getBitcast(MVT::v4i8, DAG.getConstant(V, dl, MVT::i32));
2689 }
2690
2691 // Then try splat.
2692 bool IsSplat = true;
2693 for (unsigned i = 0; i != Num; ++i) {
2694 if (i == First)
2695 continue;
2696 if (Elem[i] == Elem[First] || isUndef(Elem[i]))
2697 continue;
2698 IsSplat = false;
2699 break;
2700 }
2701 if (IsSplat) {
2702 // Legalize the operand to VSPLAT.
2703 SDValue Ext = DAG.getZExtOrTrunc(Elem[First], dl, MVT::i32);
2704 return DAG.getNode(HexagonISD::VSPLAT, dl, VecTy, Ext);
2705 }
2706
2707 // Generate
2708 // (zxtb(Elem[0]) | (zxtb(Elem[1]) << 8)) |
2709 // (zxtb(Elem[2]) | (zxtb(Elem[3]) << 8)) << 16
2710 assert(Elem.size() == 4);
2711 SDValue Vs[4];
2712 for (unsigned i = 0; i != 4; ++i) {
2713 Vs[i] = DAG.getZExtOrTrunc(Elem[i], dl, MVT::i32);
2714 Vs[i] = DAG.getZeroExtendInReg(Vs[i], dl, MVT::i8);
2715 }
2716 SDValue S8 = DAG.getConstant(8, dl, MVT::i32);
2717 SDValue T0 = DAG.getNode(ISD::SHL, dl, MVT::i32, {Vs[1], S8});
2718 SDValue T1 = DAG.getNode(ISD::SHL, dl, MVT::i32, {Vs[3], S8});
2719 SDValue B0 = DAG.getNode(ISD::OR, dl, MVT::i32, {Vs[0], T0});
2720 SDValue B1 = DAG.getNode(ISD::OR, dl, MVT::i32, {Vs[2], T1});
2721
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002722 SDValue R = getInstr(Hexagon::A2_combine_ll, dl, MVT::i32, {B1, B0}, DAG);
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002723 return DAG.getBitcast(MVT::v4i8, R);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002724 }
2725
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002726#ifndef NDEBUG
2727 dbgs() << "VecTy: " << EVT(VecTy).getEVTString() << '\n';
2728#endif
2729 llvm_unreachable("Unexpected vector element type");
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002730}
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002731
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002732SDValue
2733HexagonTargetLowering::buildVector64(ArrayRef<SDValue> Elem, const SDLoc &dl,
2734 MVT VecTy, SelectionDAG &DAG) const {
2735 MVT ElemTy = VecTy.getVectorElementType();
2736 assert(VecTy.getVectorNumElements() == Elem.size());
2737
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002738 SmallVector<ConstantInt*,8> Consts(Elem.size());
2739 bool AllConst = getBuildVectorConstInts(Elem, VecTy, DAG, Consts);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002740
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002741 unsigned First, Num = Elem.size();
2742 for (First = 0; First != Num; ++First)
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002743 if (!isUndef(Elem[First]))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002744 break;
2745 if (First == Num)
2746 return DAG.getUNDEF(VecTy);
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002747
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002748 if (AllConst &&
2749 llvm::all_of(Consts, [](ConstantInt *CI) { return CI->isZero(); }))
2750 return getZero(dl, VecTy, DAG);
2751
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002752 // First try splat if possible.
2753 if (ElemTy == MVT::i16) {
2754 bool IsSplat = true;
2755 for (unsigned i = 0; i != Num; ++i) {
2756 if (i == First)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002757 continue;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002758 if (Elem[i] == Elem[First] || isUndef(Elem[i]))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002759 continue;
2760 IsSplat = false;
2761 break;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002762 }
Krzysztof Parzyszekfb0fcac2017-12-20 20:33:49 +00002763 if (IsSplat) {
2764 // Legalize the operand to VSPLAT.
2765 SDValue Ext = DAG.getZExtOrTrunc(Elem[First], dl, MVT::i32);
2766 return DAG.getNode(HexagonISD::VSPLAT, dl, VecTy, Ext);
2767 }
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002768 }
2769
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002770 // Then try constant.
2771 if (AllConst) {
2772 uint64_t Val = 0;
2773 unsigned W = ElemTy.getSizeInBits();
2774 uint64_t Mask = (ElemTy == MVT::i8) ? 0xFFull
2775 : (ElemTy == MVT::i16) ? 0xFFFFull : 0xFFFFFFFFull;
2776 for (unsigned i = 0; i != Num; ++i)
Krzysztof Parzyszek240df6f2018-01-11 18:30:41 +00002777 Val = (Val << W) | (Consts[Num-1-i]->getZExtValue() & Mask);
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002778 SDValue V0 = DAG.getConstant(Val, dl, MVT::i64);
2779 return DAG.getBitcast(VecTy, V0);
2780 }
2781
2782 // Build two 32-bit vectors and concatenate.
2783 MVT HalfTy = MVT::getVectorVT(ElemTy, Num/2);
2784 SDValue L = (ElemTy == MVT::i32)
2785 ? Elem[0]
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002786 : buildVector32(Elem.take_front(Num/2), dl, HalfTy, DAG);
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002787 SDValue H = (ElemTy == MVT::i32)
2788 ? Elem[1]
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002789 : buildVector32(Elem.drop_front(Num/2), dl, HalfTy, DAG);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002790 return DAG.getNode(HexagonISD::COMBINE, dl, VecTy, {H, L});
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002791}
2792
2793SDValue
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002794HexagonTargetLowering::extractVector(SDValue VecV, SDValue IdxV,
2795 const SDLoc &dl, MVT ValTy, MVT ResTy,
2796 SelectionDAG &DAG) const {
2797 MVT VecTy = ty(VecV);
2798 assert(!ValTy.isVector() ||
2799 VecTy.getVectorElementType() == ValTy.getVectorElementType());
2800 unsigned VecWidth = VecTy.getSizeInBits();
2801 unsigned ValWidth = ValTy.getSizeInBits();
2802 unsigned ElemWidth = VecTy.getVectorElementType().getSizeInBits();
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002803 assert((VecWidth % ElemWidth) == 0);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002804 auto *IdxN = dyn_cast<ConstantSDNode>(IdxV);
2805
2806 // Special case for v{8,4,2}i1 (the only boolean vectors legal in Hexagon
2807 // without any coprocessors).
2808 if (ElemWidth == 1) {
2809 assert(VecWidth == VecTy.getVectorNumElements() && "Sanity failure");
2810 assert(VecWidth == 8 || VecWidth == 4 || VecWidth == 2);
2811 // Check if this is an extract of the lowest bit.
2812 if (IdxN) {
2813 // Extracting the lowest bit is a no-op, but it changes the type,
2814 // so it must be kept as an operation to avoid errors related to
2815 // type mismatches.
2816 if (IdxN->isNullValue() && ValTy.getSizeInBits() == 1)
2817 return DAG.getNode(HexagonISD::TYPECAST, dl, MVT::i1, VecV);
2818 }
2819
2820 // If the value extracted is a single bit, use tstbit.
2821 if (ValWidth == 1) {
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002822 SDValue A0 = getInstr(Hexagon::C2_tfrpr, dl, MVT::i32, {VecV}, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002823 return DAG.getNode(HexagonISD::TSTBIT, dl, MVT::i1, A0, IdxV);
2824 }
2825
2826 // Each bool vector (v2i1, v4i1, v8i1) always occupies 8 bits in
2827 // a predicate register. The elements of the vector are repeated
2828 // in the register (if necessary) so that the total number is 8.
2829 // The extracted subvector will need to be expanded in such a way.
2830 unsigned Scale = VecWidth / ValWidth;
2831
2832 // Generate (p2d VecV) >> 8*Idx to move the interesting bytes to
2833 // position 0.
2834 assert(ty(IdxV) == MVT::i32);
2835 SDValue S0 = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV,
2836 DAG.getConstant(8, dl, MVT::i32));
2837 SDValue T0 = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, VecV);
2838 SDValue T1 = DAG.getNode(ISD::SRL, dl, MVT::i64, T0, S0);
2839 while (Scale > 1) {
2840 // The longest possible subvector is at most 32 bits, so it is always
2841 // contained in the low subregister.
2842 T1 = DAG.getTargetExtractSubreg(Hexagon::isub_lo, dl, MVT::i32, T1);
2843 T1 = expandPredicate(T1, dl, DAG);
2844 Scale /= 2;
2845 }
2846
2847 return DAG.getNode(HexagonISD::D2P, dl, ResTy, T1);
2848 }
2849
2850 assert(VecWidth == 32 || VecWidth == 64);
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002851
2852 // Cast everything to scalar integer types.
2853 MVT ScalarTy = tyScalar(VecTy);
2854 VecV = DAG.getBitcast(ScalarTy, VecV);
2855
2856 SDValue WidthV = DAG.getConstant(ValWidth, dl, MVT::i32);
2857 SDValue ExtV;
2858
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002859 if (IdxN) {
2860 unsigned Off = IdxN->getZExtValue() * ElemWidth;
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002861 if (VecWidth == 64 && ValWidth == 32) {
2862 assert(Off == 0 || Off == 32);
2863 unsigned SubIdx = Off == 0 ? Hexagon::isub_lo : Hexagon::isub_hi;
2864 ExtV = DAG.getTargetExtractSubreg(SubIdx, dl, MVT::i32, VecV);
2865 } else if (Off == 0 && (ValWidth % 8) == 0) {
2866 ExtV = DAG.getZeroExtendInReg(VecV, dl, tyScalar(ValTy));
2867 } else {
2868 SDValue OffV = DAG.getConstant(Off, dl, MVT::i32);
2869 // The return type of EXTRACTU must be the same as the type of the
2870 // input vector.
2871 ExtV = DAG.getNode(HexagonISD::EXTRACTU, dl, ScalarTy,
2872 {VecV, WidthV, OffV});
2873 }
2874 } else {
2875 if (ty(IdxV) != MVT::i32)
2876 IdxV = DAG.getZExtOrTrunc(IdxV, dl, MVT::i32);
2877 SDValue OffV = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV,
2878 DAG.getConstant(ElemWidth, dl, MVT::i32));
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +00002879 ExtV = DAG.getNode(HexagonISD::EXTRACTU, dl, ScalarTy,
2880 {VecV, WidthV, OffV});
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002881 }
2882
2883 // Cast ExtV to the requested result type.
2884 ExtV = DAG.getZExtOrTrunc(ExtV, dl, tyScalar(ResTy));
2885 ExtV = DAG.getBitcast(ResTy, ExtV);
2886 return ExtV;
2887}
2888
2889SDValue
2890HexagonTargetLowering::insertVector(SDValue VecV, SDValue ValV, SDValue IdxV,
2891 const SDLoc &dl, MVT ValTy,
2892 SelectionDAG &DAG) const {
2893 MVT VecTy = ty(VecV);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002894 if (VecTy.getVectorElementType() == MVT::i1) {
2895 MVT ValTy = ty(ValV);
2896 assert(ValTy.getVectorElementType() == MVT::i1);
2897 SDValue ValR = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, ValV);
2898 unsigned VecLen = VecTy.getVectorNumElements();
2899 unsigned Scale = VecLen / ValTy.getVectorNumElements();
2900 assert(Scale > 1);
2901
2902 for (unsigned R = Scale; R > 1; R /= 2) {
2903 ValR = contractPredicate(ValR, dl, DAG);
2904 ValR = DAG.getNode(HexagonISD::COMBINE, dl, MVT::i64,
2905 DAG.getUNDEF(MVT::i32), ValR);
2906 }
2907 // The longest possible subvector is at most 32 bits, so it is always
2908 // contained in the low subregister.
2909 ValR = DAG.getTargetExtractSubreg(Hexagon::isub_lo, dl, MVT::i32, ValR);
2910
2911 unsigned ValBytes = 64 / Scale;
2912 SDValue Width = DAG.getConstant(ValBytes*8, dl, MVT::i32);
2913 SDValue Idx = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV,
2914 DAG.getConstant(8, dl, MVT::i32));
2915 SDValue VecR = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, VecV);
2916 SDValue Ins = DAG.getNode(HexagonISD::INSERT, dl, MVT::i32,
2917 {VecR, ValR, Width, Idx});
2918 return DAG.getNode(HexagonISD::D2P, dl, VecTy, Ins);
2919 }
2920
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002921 unsigned VecWidth = VecTy.getSizeInBits();
2922 unsigned ValWidth = ValTy.getSizeInBits();
2923 assert(VecWidth == 32 || VecWidth == 64);
2924 assert((VecWidth % ValWidth) == 0);
2925
2926 // Cast everything to scalar integer types.
2927 MVT ScalarTy = MVT::getIntegerVT(VecWidth);
2928 // The actual type of ValV may be different than ValTy (which is related
2929 // to the vector type).
2930 unsigned VW = ty(ValV).getSizeInBits();
2931 ValV = DAG.getBitcast(MVT::getIntegerVT(VW), ValV);
2932 VecV = DAG.getBitcast(ScalarTy, VecV);
2933 if (VW != VecWidth)
2934 ValV = DAG.getAnyExtOrTrunc(ValV, dl, ScalarTy);
2935
2936 SDValue WidthV = DAG.getConstant(ValWidth, dl, MVT::i32);
2937 SDValue InsV;
2938
2939 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(IdxV)) {
2940 unsigned W = C->getZExtValue() * ValWidth;
2941 SDValue OffV = DAG.getConstant(W, dl, MVT::i32);
2942 InsV = DAG.getNode(HexagonISD::INSERT, dl, ScalarTy,
2943 {VecV, ValV, WidthV, OffV});
2944 } else {
2945 if (ty(IdxV) != MVT::i32)
2946 IdxV = DAG.getZExtOrTrunc(IdxV, dl, MVT::i32);
2947 SDValue OffV = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV, WidthV);
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +00002948 InsV = DAG.getNode(HexagonISD::INSERT, dl, ScalarTy,
2949 {VecV, ValV, WidthV, OffV});
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002950 }
2951
2952 return DAG.getNode(ISD::BITCAST, dl, VecTy, InsV);
2953}
2954
2955SDValue
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002956HexagonTargetLowering::expandPredicate(SDValue Vec32, const SDLoc &dl,
2957 SelectionDAG &DAG) const {
2958 assert(ty(Vec32).getSizeInBits() == 32);
2959 if (isUndef(Vec32))
2960 return DAG.getUNDEF(MVT::i64);
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002961 return getInstr(Hexagon::S2_vsxtbh, dl, MVT::i64, {Vec32}, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002962}
2963
2964SDValue
2965HexagonTargetLowering::contractPredicate(SDValue Vec64, const SDLoc &dl,
2966 SelectionDAG &DAG) const {
2967 assert(ty(Vec64).getSizeInBits() == 64);
2968 if (isUndef(Vec64))
2969 return DAG.getUNDEF(MVT::i32);
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00002970 return getInstr(Hexagon::S2_vtrunehb, dl, MVT::i32, {Vec64}, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002971}
2972
2973SDValue
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002974HexagonTargetLowering::getZero(const SDLoc &dl, MVT Ty, SelectionDAG &DAG)
2975 const {
2976 if (Ty.isVector()) {
2977 assert(Ty.isInteger() && "Only integer vectors are supported here");
2978 unsigned W = Ty.getSizeInBits();
2979 if (W <= 64)
2980 return DAG.getBitcast(Ty, DAG.getConstant(0, dl, MVT::getIntegerVT(W)));
2981 return DAG.getNode(HexagonISD::VZERO, dl, Ty);
2982 }
2983
2984 if (Ty.isInteger())
2985 return DAG.getConstant(0, dl, Ty);
2986 if (Ty.isFloatingPoint())
2987 return DAG.getConstantFP(0.0, dl, Ty);
2988 llvm_unreachable("Invalid type for zero");
2989}
2990
2991SDValue
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002992HexagonTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002993 MVT VecTy = ty(Op);
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002994 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(VecTy, true))
2995 return LowerHvxBuildVector(Op, DAG);
2996
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00002997 unsigned BW = VecTy.getSizeInBits();
2998 const SDLoc &dl(Op);
2999 SmallVector<SDValue,8> Ops;
3000 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i)
3001 Ops.push_back(Op.getOperand(i));
3002
3003 if (BW == 32)
3004 return buildVector32(Ops, dl, VecTy, DAG);
3005 if (BW == 64)
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00003006 return buildVector64(Ops, dl, VecTy, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003007
3008 if (VecTy == MVT::v8i1 || VecTy == MVT::v4i1 || VecTy == MVT::v2i1) {
3009 // For each i1 element in the resulting predicate register, put 1
3010 // shifted by the index of the element into a general-purpose register,
3011 // then or them together and transfer it back into a predicate register.
3012 SDValue Rs[8];
3013 SDValue Z = getZero(dl, MVT::i32, DAG);
3014 // Always produce 8 bits, repeat inputs if necessary.
3015 unsigned Rep = 8 / VecTy.getVectorNumElements();
3016 for (unsigned i = 0; i != 8; ++i) {
Simon Pilgrimc1e22902018-01-23 21:22:16 +00003017 SDValue S = DAG.getConstant(1ull << i, dl, MVT::i32);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003018 Rs[i] = DAG.getSelect(dl, MVT::i32, Ops[i/Rep], S, Z);
3019 }
3020 for (ArrayRef<SDValue> A(Rs); A.size() != 1; A = A.drop_back(A.size()/2)) {
3021 for (unsigned i = 0, e = A.size()/2; i != e; ++i)
3022 Rs[i] = DAG.getNode(ISD::OR, dl, MVT::i32, Rs[2*i], Rs[2*i+1]);
3023 }
3024 // Move the value directly to a predicate register.
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00003025 return getInstr(Hexagon::C2_tfrrp, dl, VecTy, {Rs[0]}, DAG);
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00003026 }
3027
3028 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00003029}
3030
3031SDValue
3032HexagonTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
3033 SelectionDAG &DAG) const {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00003034 MVT VecTy = ty(Op);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003035 const SDLoc &dl(Op);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00003036
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00003037 if (VecTy.getSizeInBits() == 64) {
3038 assert(Op.getNumOperands() == 2);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003039 return DAG.getNode(HexagonISD::COMBINE, dl, VecTy, Op.getOperand(1),
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00003040 Op.getOperand(0));
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00003041 }
3042
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003043 MVT ElemTy = VecTy.getVectorElementType();
3044 if (ElemTy == MVT::i1) {
3045 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(VecTy, true))
3046 return LowerHvxConcatVectors(Op, DAG);
3047
3048 assert(VecTy == MVT::v2i1 || VecTy == MVT::v4i1 || VecTy == MVT::v8i1);
3049 MVT OpTy = ty(Op.getOperand(0));
3050 // Scale is how many times the operands need to be contracted to match
3051 // the representation in the target register.
3052 unsigned Scale = VecTy.getVectorNumElements() / OpTy.getVectorNumElements();
3053 assert(Scale == Op.getNumOperands() && Scale > 1);
3054
3055 // First, convert all bool vectors to integers, then generate pairwise
3056 // inserts to form values of doubled length. Up until there are only
3057 // two values left to concatenate, all of these values will fit in a
3058 // 32-bit integer, so keep them as i32 to use 32-bit inserts.
3059 SmallVector<SDValue,4> Words[2];
3060 unsigned IdxW = 0;
3061
3062 for (SDValue P : Op.getNode()->op_values()) {
3063 SDValue W = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, P);
3064 for (unsigned R = Scale; R > 1; R /= 2) {
3065 W = contractPredicate(W, dl, DAG);
3066 W = DAG.getNode(HexagonISD::COMBINE, dl, MVT::i64,
3067 DAG.getUNDEF(MVT::i32), W);
3068 }
3069 W = DAG.getTargetExtractSubreg(Hexagon::isub_lo, dl, MVT::i32, W);
3070 Words[IdxW].push_back(W);
3071 }
3072
3073 while (Scale > 2) {
3074 SDValue WidthV = DAG.getConstant(64 / Scale, dl, MVT::i32);
3075 Words[IdxW ^ 1].clear();
3076
3077 for (unsigned i = 0, e = Words[IdxW].size(); i != e; i += 2) {
3078 SDValue W0 = Words[IdxW][i], W1 = Words[IdxW][i+1];
3079 // Insert W1 into W0 right next to the significant bits of W0.
3080 SDValue T = DAG.getNode(HexagonISD::INSERT, dl, MVT::i32,
3081 {W0, W1, WidthV, WidthV});
3082 Words[IdxW ^ 1].push_back(T);
3083 }
3084 IdxW ^= 1;
3085 Scale /= 2;
3086 }
3087
3088 // Another sanity check. At this point there should only be two words
3089 // left, and Scale should be 2.
3090 assert(Scale == 2 && Words[IdxW].size() == 2);
3091
3092 SDValue WW = DAG.getNode(HexagonISD::COMBINE, dl, MVT::i64,
3093 Words[IdxW][1], Words[IdxW][0]);
3094 return DAG.getNode(HexagonISD::D2P, dl, VecTy, WW);
3095 }
3096
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00003097 return SDValue();
3098}
3099
3100SDValue
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00003101HexagonTargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
3102 SelectionDAG &DAG) const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00003103 SDValue Vec = Op.getOperand(0);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00003104 MVT VecTy = ty(Vec);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003105 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(VecTy, true))
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00003106 return LowerHvxExtractElement(Op, DAG);
3107
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00003108 MVT ElemTy = ty(Vec).getVectorElementType();
3109 return extractVector(Vec, Op.getOperand(1), SDLoc(Op), ElemTy, ty(Op), DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00003110}
3111
3112SDValue
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00003113HexagonTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
3114 SelectionDAG &DAG) const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00003115 SDValue Vec = Op.getOperand(0);
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00003116 MVT VecTy = ty(Vec);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003117 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(VecTy, true))
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00003118 return LowerHvxExtractSubvector(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00003119
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00003120 return extractVector(Vec, Op.getOperand(1), SDLoc(Op), ty(Op), ty(Op), DAG);
3121}
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00003122
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00003123SDValue
3124HexagonTargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op,
3125 SelectionDAG &DAG) const {
3126 MVT VecTy = ty(Op);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003127 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(VecTy, true))
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00003128 return LowerHvxInsertElement(Op, DAG);
3129
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00003130 return insertVector(Op.getOperand(0), Op.getOperand(1), Op.getOperand(2),
3131 SDLoc(Op), VecTy.getVectorElementType(), DAG);
3132}
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00003133
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00003134SDValue
3135HexagonTargetLowering::LowerINSERT_SUBVECTOR(SDValue Op,
3136 SelectionDAG &DAG) const {
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003137 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(ty(Op), true))
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00003138 return LowerHvxInsertSubvector(Op, DAG);
3139
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00003140 SDValue ValV = Op.getOperand(1);
3141 return insertVector(Op.getOperand(0), ValV, Op.getOperand(2),
3142 SDLoc(Op), ty(ValV), DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00003143}
3144
Tim Northovera4415852013-08-06 09:12:35 +00003145bool
3146HexagonTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
3147 // Assuming the caller does not have either a signext or zeroext modifier, and
3148 // only one value is accepted, any reasonable truncation is allowed.
3149 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
3150 return false;
3151
3152 // FIXME: in principle up to 64-bit could be made safe, but it would be very
3153 // fragile at the moment: any support for multiple value returns would be
3154 // liable to disallow tail calls involving i64 -> iN truncation in many cases.
3155 return Ty1->getPrimitiveSizeInBits() <= 32;
3156}
3157
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003158SDValue
Jyotsna Verma5ed51812013-05-01 21:37:34 +00003159HexagonTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
3160 SDValue Chain = Op.getOperand(0);
3161 SDValue Offset = Op.getOperand(1);
3162 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003163 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00003164 auto PtrVT = getPointerTy(DAG.getDataLayout());
Jyotsna Verma5ed51812013-05-01 21:37:34 +00003165
3166 // Mark function as containing a call to EH_RETURN.
3167 HexagonMachineFunctionInfo *FuncInfo =
3168 DAG.getMachineFunction().getInfo<HexagonMachineFunctionInfo>();
3169 FuncInfo->setHasEHReturn();
3170
3171 unsigned OffsetReg = Hexagon::R28;
3172
Mehdi Amini44ede332015-07-09 02:09:04 +00003173 SDValue StoreAddr =
3174 DAG.getNode(ISD::ADD, dl, PtrVT, DAG.getRegister(Hexagon::R30, PtrVT),
3175 DAG.getIntPtrConstant(4, dl));
Justin Lebar9c375812016-07-15 18:27:10 +00003176 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo());
Jyotsna Verma5ed51812013-05-01 21:37:34 +00003177 Chain = DAG.getCopyToReg(Chain, dl, OffsetReg, Offset);
3178
3179 // Not needed we already use it as explict input to EH_RETURN.
3180 // MF.getRegInfo().addLiveOut(OffsetReg);
3181
3182 return DAG.getNode(HexagonISD::EH_RETURN, dl, MVT::Other, Chain);
3183}
3184
3185SDValue
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003186HexagonTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003187 unsigned Opc = Op.getOpcode();
3188 switch (Opc) {
3189 default:
3190#ifndef NDEBUG
3191 Op.getNode()->dumpr(&DAG);
3192 if (Opc > HexagonISD::OP_BEGIN && Opc < HexagonISD::OP_END)
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00003193 errs() << "Error: check for a non-legal type in this operation\n";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003194#endif
3195 llvm_unreachable("Should not custom lower this!");
3196 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00003197 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
3198 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
3199 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
3200 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003201 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3202 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003203 case ISD::ANY_EXTEND: return LowerANY_EXTEND(Op, DAG);
3204 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG);
3205 case ISD::ZERO_EXTEND: return LowerZERO_EXTEND(Op, DAG);
3206 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00003207 case ISD::SRA:
3208 case ISD::SHL:
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003209 case ISD::SRL: return LowerVECTOR_SHIFT(Op, DAG);
3210 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00003211 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003212 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
3213 // Frame & Return address. Currently unimplemented.
3214 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
3215 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00003216 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003217 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
3218 case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG);
3219 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00003220 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003221 case ISD::VASTART: return LowerVASTART(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003222 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
3223 case ISD::SETCC: return LowerSETCC(Op, DAG);
3224 case ISD::VSELECT: return LowerVSELECT(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003225 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00003226 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003227 case ISD::INLINEASM: return LowerINLINEASM(Op, DAG);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00003228 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG);
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00003229 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Krzysztof Parzyszek039d4d92017-12-07 17:37:28 +00003230 case ISD::MUL:
3231 if (Subtarget.useHVXOps())
3232 return LowerHvxMul(Op, DAG);
3233 break;
Krzysztof Parzyszek7fb738a2018-01-15 18:43:55 +00003234 case ISD::MULHS:
3235 case ISD::MULHU:
3236 if (Subtarget.useHVXOps())
3237 return LowerHvxMulh(Op, DAG);
3238 break;
Krzysztof Parzyszek9eb085e2018-01-31 20:48:11 +00003239 case ISD::ANY_EXTEND_VECTOR_INREG:
3240 if (Subtarget.useHVXOps())
3241 return LowerHvxExtend(Op, DAG);
3242 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003243 }
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00003244 return SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003245}
3246
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003247void
3248HexagonTargetLowering::ReplaceNodeResults(SDNode *N,
3249 SmallVectorImpl<SDValue> &Results,
3250 SelectionDAG &DAG) const {
3251 const SDLoc &dl(N);
3252 switch (N->getOpcode()) {
3253 case ISD::SRL:
3254 case ISD::SRA:
3255 case ISD::SHL:
3256 return;
3257 case ISD::BITCAST:
3258 // Handle a bitcast from v8i1 to i8.
3259 if (N->getValueType(0) == MVT::i8) {
Krzysztof Parzyszek15efa982018-01-31 21:17:03 +00003260 SDValue P = getInstr(Hexagon::C2_tfrpr, dl, MVT::i32,
3261 N->getOperand(0), DAG);
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00003262 Results.push_back(P);
3263 }
3264 break;
3265 }
3266}
3267
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00003268/// Returns relocation base for the given PIC jumptable.
3269SDValue
3270HexagonTargetLowering::getPICJumpTableRelocBase(SDValue Table,
3271 SelectionDAG &DAG) const {
3272 int Idx = cast<JumpTableSDNode>(Table)->getIndex();
3273 EVT VT = Table.getValueType();
3274 SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL);
3275 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Table), VT, T);
3276}
3277
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003278//===----------------------------------------------------------------------===//
3279// Inline Assembly Support
3280//===----------------------------------------------------------------------===//
3281
Krzysztof Parzyszekca3b5322016-05-18 14:34:51 +00003282TargetLowering::ConstraintType
3283HexagonTargetLowering::getConstraintType(StringRef Constraint) const {
3284 if (Constraint.size() == 1) {
3285 switch (Constraint[0]) {
3286 case 'q':
3287 case 'v':
3288 if (Subtarget.useHVXOps())
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00003289 return C_RegisterClass;
3290 break;
3291 case 'a':
3292 return C_RegisterClass;
3293 default:
Krzysztof Parzyszekca3b5322016-05-18 14:34:51 +00003294 break;
3295 }
3296 }
3297 return TargetLowering::getConstraintType(Constraint);
3298}
3299
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003300std::pair<unsigned, const TargetRegisterClass*>
Eric Christopher11e4df72015-02-26 22:38:43 +00003301HexagonTargetLowering::getRegForInlineAsmConstraint(
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003302 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003303
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003304 if (Constraint.size() == 1) {
3305 switch (Constraint[0]) {
3306 case 'r': // R0-R31
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003307 switch (VT.SimpleTy) {
3308 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003309 return {0u, nullptr};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003310 case MVT::i1:
3311 case MVT::i8:
3312 case MVT::i16:
3313 case MVT::i32:
3314 case MVT::f32:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003315 return {0u, &Hexagon::IntRegsRegClass};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003316 case MVT::i64:
3317 case MVT::f64:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003318 return {0u, &Hexagon::DoubleRegsRegClass};
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003319 }
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00003320 break;
3321 case 'a': // M0-M1
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003322 if (VT != MVT::i32)
3323 return {0u, nullptr};
3324 return {0u, &Hexagon::ModRegsRegClass};
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003325 case 'q': // q0-q3
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00003326 switch (VT.getSizeInBits()) {
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003327 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003328 return {0u, nullptr};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00003329 case 512:
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00003330 case 1024:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003331 return {0u, &Hexagon::HvxQRRegClass};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003332 }
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00003333 break;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003334 case 'v': // V0-V31
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00003335 switch (VT.getSizeInBits()) {
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003336 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003337 return {0u, nullptr};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00003338 case 512:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003339 return {0u, &Hexagon::HvxVRRegClass};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00003340 case 1024:
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00003341 if (Subtarget.hasV60TOps() && Subtarget.useHVX128BOps())
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003342 return {0u, &Hexagon::HvxVRRegClass};
3343 return {0u, &Hexagon::HvxWRRegClass};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00003344 case 2048:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003345 return {0u, &Hexagon::HvxWRRegClass};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003346 }
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00003347 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003348 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00003349 return {0u, nullptr};
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003350 }
3351 }
3352
Eric Christopher11e4df72015-02-26 22:38:43 +00003353 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003354}
3355
Sirish Pande69295b82012-05-10 20:20:25 +00003356/// isFPImmLegal - Returns true if the target can instruction select the
3357/// specified FP immediate natively. If false, the legalizer will
3358/// materialize the FP immediate as a load from a constant pool.
3359bool HexagonTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003360 return Subtarget.hasV5TOps();
Sirish Pande69295b82012-05-10 20:20:25 +00003361}
3362
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003363/// isLegalAddressingMode - Return true if the addressing mode represented by
3364/// AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00003365bool HexagonTargetLowering::isLegalAddressingMode(const DataLayout &DL,
3366 const AddrMode &AM, Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +00003367 unsigned AS, Instruction *I) const {
Krzysztof Parzyszeked4e7822016-08-03 15:06:18 +00003368 if (Ty->isSized()) {
3369 // When LSR detects uses of the same base address to access different
3370 // types (e.g. unions), it will assume a conservative type for these
3371 // uses:
3372 // LSR Use: Kind=Address of void in addrspace(4294967295), ...
3373 // The type Ty passed here would then be "void". Skip the alignment
3374 // checks, but do not return false right away, since that confuses
3375 // LSR into crashing.
3376 unsigned A = DL.getABITypeAlignment(Ty);
3377 // The base offset must be a multiple of the alignment.
3378 if ((AM.BaseOffs % A) != 0)
3379 return false;
3380 // The shifted offset must fit in 11 bits.
3381 if (!isInt<11>(AM.BaseOffs >> Log2_32(A)))
3382 return false;
3383 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003384
3385 // No global is ever allowed as a base.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00003386 if (AM.BaseGV)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003387 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003388
3389 int Scale = AM.Scale;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +00003390 if (Scale < 0)
3391 Scale = -Scale;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003392 switch (Scale) {
3393 case 0: // No scale reg, "r+i", "r", or just "i".
3394 break;
3395 default: // No scaled addressing mode.
3396 return false;
3397 }
3398 return true;
3399}
3400
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00003401/// Return true if folding a constant offset with the given GlobalAddress is
3402/// legal. It is frequently not legal in PIC relocation models.
3403bool HexagonTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA)
3404 const {
3405 return HTM.getRelocationModel() == Reloc::Static;
3406}
3407
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003408/// isLegalICmpImmediate - Return true if the specified immediate is legal
3409/// icmp immediate, that is the target has icmp instructions which can compare
3410/// a register against the immediate without having to materialize the
3411/// immediate into a register.
3412bool HexagonTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3413 return Imm >= -512 && Imm <= 511;
3414}
3415
3416/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3417/// for tail call optimization. Targets which want to do tail call
3418/// optimization should implement this function.
3419bool HexagonTargetLowering::IsEligibleForTailCallOptimization(
3420 SDValue Callee,
3421 CallingConv::ID CalleeCC,
3422 bool isVarArg,
3423 bool isCalleeStructRet,
3424 bool isCallerStructRet,
3425 const SmallVectorImpl<ISD::OutputArg> &Outs,
3426 const SmallVectorImpl<SDValue> &OutVals,
3427 const SmallVectorImpl<ISD::InputArg> &Ins,
3428 SelectionDAG& DAG) const {
Matthias Braunf1caa282017-12-15 22:22:58 +00003429 const Function &CallerF = DAG.getMachineFunction().getFunction();
3430 CallingConv::ID CallerCC = CallerF.getCallingConv();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003431 bool CCMatch = CallerCC == CalleeCC;
3432
3433 // ***************************************************************************
3434 // Look for obvious safe cases to perform tail call optimization that do not
3435 // require ABI changes.
3436 // ***************************************************************************
3437
3438 // If this is a tail call via a function pointer, then don't do it!
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +00003439 if (!isa<GlobalAddressSDNode>(Callee) &&
3440 !isa<ExternalSymbolSDNode>(Callee)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003441 return false;
3442 }
3443
Krzysztof Parzyszek0ba97542016-08-19 15:02:18 +00003444 // Do not optimize if the calling conventions do not match and the conventions
3445 // used are not C or Fast.
3446 if (!CCMatch) {
3447 bool R = (CallerCC == CallingConv::C || CallerCC == CallingConv::Fast);
3448 bool E = (CalleeCC == CallingConv::C || CalleeCC == CallingConv::Fast);
3449 // If R & E, then ok.
3450 if (!R || !E)
3451 return false;
3452 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003453
3454 // Do not tail call optimize vararg calls.
3455 if (isVarArg)
3456 return false;
3457
3458 // Also avoid tail call optimization if either caller or callee uses struct
3459 // return semantics.
3460 if (isCalleeStructRet || isCallerStructRet)
3461 return false;
3462
3463 // In addition to the cases above, we also disable Tail Call Optimization if
3464 // the calling convention code that at least one outgoing argument needs to
3465 // go on the stack. We cannot check that here because at this point that
3466 // information is not available.
3467 return true;
3468}
Colin LeMahieu025f8602014-12-08 21:19:18 +00003469
Krzysztof Parzyszek3e409e12016-08-02 18:34:31 +00003470/// Returns the target specific optimal type for load and store operations as
3471/// a result of memset, memcpy, and memmove lowering.
3472///
3473/// If DstAlign is zero that means it's safe to destination alignment can
3474/// satisfy any constraint. Similarly if SrcAlign is zero it means there isn't
3475/// a need to check it against alignment requirement, probably because the
3476/// source does not need to be loaded. If 'IsMemset' is true, that means it's
3477/// expanding a memset. If 'ZeroMemset' is true, that means it's a memset of
3478/// zero. 'MemcpyStrSrc' indicates whether the memcpy source is constant so it
3479/// does not need to be loaded. It returns EVT::Other if the type should be
3480/// determined using generic target-independent logic.
3481EVT HexagonTargetLowering::getOptimalMemOpType(uint64_t Size,
3482 unsigned DstAlign, unsigned SrcAlign, bool IsMemset, bool ZeroMemset,
3483 bool MemcpyStrSrc, MachineFunction &MF) const {
3484
3485 auto Aligned = [](unsigned GivenA, unsigned MinA) -> bool {
3486 return (GivenA % MinA) == 0;
3487 };
3488
3489 if (Size >= 8 && Aligned(DstAlign, 8) && (IsMemset || Aligned(SrcAlign, 8)))
3490 return MVT::i64;
3491 if (Size >= 4 && Aligned(DstAlign, 4) && (IsMemset || Aligned(SrcAlign, 4)))
3492 return MVT::i32;
3493 if (Size >= 2 && Aligned(DstAlign, 2) && (IsMemset || Aligned(SrcAlign, 2)))
3494 return MVT::i16;
3495
3496 return MVT::Other;
3497}
3498
Krzysztof Parzyszek2d65ea72016-03-28 15:43:03 +00003499bool HexagonTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
3500 unsigned AS, unsigned Align, bool *Fast) const {
3501 if (Fast)
3502 *Fast = false;
3503
3504 switch (VT.getSimpleVT().SimpleTy) {
3505 default:
3506 return false;
3507 case MVT::v64i8:
3508 case MVT::v128i8:
3509 case MVT::v256i8:
3510 case MVT::v32i16:
3511 case MVT::v64i16:
3512 case MVT::v128i16:
3513 case MVT::v16i32:
3514 case MVT::v32i32:
3515 case MVT::v64i32:
Krzysztof Parzyszek2d65ea72016-03-28 15:43:03 +00003516 return true;
3517 }
3518 return false;
3519}
3520
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003521std::pair<const TargetRegisterClass*, uint8_t>
3522HexagonTargetLowering::findRepresentativeClass(const TargetRegisterInfo *TRI,
3523 MVT VT) const {
3524 const TargetRegisterClass *RRC = nullptr;
3525
3526 uint8_t Cost = 1;
3527 switch (VT.SimpleTy) {
3528 default:
3529 return TargetLowering::findRepresentativeClass(TRI, VT);
3530 case MVT::v64i8:
3531 case MVT::v32i16:
3532 case MVT::v16i32:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003533 RRC = &Hexagon::HvxVRRegClass;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003534 break;
3535 case MVT::v128i8:
3536 case MVT::v64i16:
3537 case MVT::v32i32:
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003538 if (Subtarget.hasV60TOps() && Subtarget.useHVXOps() &&
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00003539 Subtarget.useHVX128BOps())
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003540 RRC = &Hexagon::HvxVRRegClass;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003541 else
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003542 RRC = &Hexagon::HvxWRRegClass;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003543 break;
3544 case MVT::v256i8:
3545 case MVT::v128i16:
3546 case MVT::v64i32:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003547 RRC = &Hexagon::HvxWRRegClass;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003548 break;
3549 }
3550 return std::make_pair(RRC, Cost);
3551}
3552
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003553Value *HexagonTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
3554 AtomicOrdering Ord) const {
3555 BasicBlock *BB = Builder.GetInsertBlock();
3556 Module *M = BB->getParent()->getParent();
3557 Type *Ty = cast<PointerType>(Addr->getType())->getElementType();
3558 unsigned SZ = Ty->getPrimitiveSizeInBits();
3559 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic loads supported");
3560 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_L2_loadw_locked
3561 : Intrinsic::hexagon_L4_loadd_locked;
3562 Value *Fn = Intrinsic::getDeclaration(M, IntID);
3563 return Builder.CreateCall(Fn, Addr, "larx");
3564}
3565
3566/// Perform a store-conditional operation to Addr. Return the status of the
3567/// store. This should be 0 if the store succeeded, non-zero otherwise.
3568Value *HexagonTargetLowering::emitStoreConditional(IRBuilder<> &Builder,
3569 Value *Val, Value *Addr, AtomicOrdering Ord) const {
3570 BasicBlock *BB = Builder.GetInsertBlock();
3571 Module *M = BB->getParent()->getParent();
3572 Type *Ty = Val->getType();
3573 unsigned SZ = Ty->getPrimitiveSizeInBits();
3574 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic stores supported");
3575 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_S2_storew_locked
3576 : Intrinsic::hexagon_S4_stored_locked;
3577 Value *Fn = Intrinsic::getDeclaration(M, IntID);
3578 Value *Call = Builder.CreateCall(Fn, {Addr, Val}, "stcx");
3579 Value *Cmp = Builder.CreateICmpEQ(Call, Builder.getInt32(0), "");
3580 Value *Ext = Builder.CreateZExt(Cmp, Type::getInt32Ty(M->getContext()));
3581 return Ext;
3582}
3583
Ahmed Bougacha52468672015-09-11 17:08:28 +00003584TargetLowering::AtomicExpansionKind
3585HexagonTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const {
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003586 // Do not expand loads and stores that don't exceed 64 bits.
Ahmed Bougacha52468672015-09-11 17:08:28 +00003587 return LI->getType()->getPrimitiveSizeInBits() > 64
Tim Northoverf520eff2015-12-02 18:12:57 +00003588 ? AtomicExpansionKind::LLOnly
Ahmed Bougacha52468672015-09-11 17:08:28 +00003589 : AtomicExpansionKind::None;
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003590}
3591
3592bool HexagonTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const {
3593 // Do not expand loads and stores that don't exceed 64 bits.
3594 return SI->getValueOperand()->getType()->getPrimitiveSizeInBits() > 64;
3595}
Krzysztof Parzyszekf228c952016-06-22 16:07:10 +00003596
3597bool HexagonTargetLowering::shouldExpandAtomicCmpXchgInIR(
3598 AtomicCmpXchgInst *AI) const {
3599 const DataLayout &DL = AI->getModule()->getDataLayout();
3600 unsigned Size = DL.getTypeStoreSize(AI->getCompareOperand()->getType());
3601 return Size >= 4 && Size <= 8;
3602}