blob: 313c6a6704811d5c9eb70b1029df6591ae673de0 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//
2// The LLVM Compiler Infrastructure
3//
4// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the interfaces that NVPTX uses to lower LLVM code into a
10// selection DAG.
11//
12//===----------------------------------------------------------------------===//
13
Justin Holewinskiae556d32012-05-04 20:18:50 +000014#include "NVPTXISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000016#include "NVPTXTargetMachine.h"
17#include "NVPTXTargetObjectFile.h"
18#include "NVPTXUtilities.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000019#include "llvm/CodeGen/Analysis.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000025#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/GlobalValue.h"
29#include "llvm/IR/IntrinsicInst.h"
30#include "llvm/IR/Intrinsics.h"
31#include "llvm/IR/Module.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000032#include "llvm/MC/MCSectionELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/Support/ErrorHandling.h"
Justin Holewinski9982f062014-06-27 19:36:25 +000036#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include <sstream>
39
40#undef DEBUG_TYPE
41#define DEBUG_TYPE "nvptx-lower"
42
43using namespace llvm;
44
45static unsigned int uniqueCallSite = 0;
46
Justin Holewinski0497ab12013-03-30 14:29:21 +000047static cl::opt<bool> sched4reg(
48 "nvptx-sched4reg",
49 cl::desc("NVPTX Specific: schedule for register pressue"), cl::init(false));
Justin Holewinskiae556d32012-05-04 20:18:50 +000050
Justin Holewinski428cf0e2014-07-17 18:10:09 +000051static cl::opt<unsigned>
52FMAContractLevelOpt("nvptx-fma-level", cl::ZeroOrMore, cl::Hidden,
53 cl::desc("NVPTX Specific: FMA contraction (0: don't do it"
54 " 1: do it 2: do it aggressively"),
55 cl::init(2));
56
Justin Holewinskibe8dc642013-02-12 14:18:49 +000057static bool IsPTXVectorType(MVT VT) {
58 switch (VT.SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +000059 default:
60 return false;
Justin Holewinskif8f70912013-06-28 17:57:59 +000061 case MVT::v2i1:
62 case MVT::v4i1:
Justin Holewinskibe8dc642013-02-12 14:18:49 +000063 case MVT::v2i8:
64 case MVT::v4i8:
65 case MVT::v2i16:
66 case MVT::v4i16:
67 case MVT::v2i32:
68 case MVT::v4i32:
69 case MVT::v2i64:
70 case MVT::v2f32:
71 case MVT::v4f32:
72 case MVT::v2f64:
Justin Holewinski0497ab12013-03-30 14:29:21 +000073 return true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +000074 }
75}
76
Justin Holewinskif8f70912013-06-28 17:57:59 +000077/// ComputePTXValueVTs - For the given Type \p Ty, returns the set of primitive
78/// EVTs that compose it. Unlike ComputeValueVTs, this will break apart vectors
79/// into their primitive components.
80/// NOTE: This is a band-aid for code that expects ComputeValueVTs to return the
81/// same number of types as the Ins/Outs arrays in LowerFormalArguments,
82/// LowerCall, and LowerReturn.
Mehdi Amini56228da2015-07-09 01:57:34 +000083static void ComputePTXValueVTs(const TargetLowering &TLI, const DataLayout &DL,
84 Type *Ty, SmallVectorImpl<EVT> &ValueVTs,
Craig Topper062a2ba2014-04-25 05:30:21 +000085 SmallVectorImpl<uint64_t> *Offsets = nullptr,
Justin Holewinskif8f70912013-06-28 17:57:59 +000086 uint64_t StartingOffset = 0) {
87 SmallVector<EVT, 16> TempVTs;
88 SmallVector<uint64_t, 16> TempOffsets;
89
Mehdi Amini56228da2015-07-09 01:57:34 +000090 ComputeValueVTs(TLI, DL, Ty, TempVTs, &TempOffsets, StartingOffset);
Justin Holewinskif8f70912013-06-28 17:57:59 +000091 for (unsigned i = 0, e = TempVTs.size(); i != e; ++i) {
92 EVT VT = TempVTs[i];
93 uint64_t Off = TempOffsets[i];
94 if (VT.isVector())
95 for (unsigned j = 0, je = VT.getVectorNumElements(); j != je; ++j) {
96 ValueVTs.push_back(VT.getVectorElementType());
97 if (Offsets)
98 Offsets->push_back(Off+j*VT.getVectorElementType().getStoreSize());
99 }
100 else {
101 ValueVTs.push_back(VT);
102 if (Offsets)
103 Offsets->push_back(Off);
104 }
105 }
106}
107
Justin Holewinskiae556d32012-05-04 20:18:50 +0000108// NVPTXTargetLowering Constructor.
Eric Christopherbef0a372015-01-30 01:50:07 +0000109NVPTXTargetLowering::NVPTXTargetLowering(const NVPTXTargetMachine &TM,
110 const NVPTXSubtarget &STI)
111 : TargetLowering(TM), nvTM(&TM), STI(STI) {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000112
113 // always lower memset, memcpy, and memmove intrinsics to load/store
114 // instructions, rather
115 // then generating calls to memset, mempcy or memmove.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000116 MaxStoresPerMemset = (unsigned) 0xFFFFFFFF;
117 MaxStoresPerMemcpy = (unsigned) 0xFFFFFFFF;
118 MaxStoresPerMemmove = (unsigned) 0xFFFFFFFF;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000119
120 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskid7d8fe02014-06-27 18:35:42 +0000121 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000122
123 // Jump is Expensive. Don't create extra control flow for 'and', 'or'
124 // condition branches.
125 setJumpIsExpensive(true);
126
Mark Heffernan438ffe52015-08-11 22:16:34 +0000127 // Wide divides are _very_ slow. Try to reduce the width of the divide if
128 // possible.
129 addBypassSlowDiv(64, 32);
130
Justin Holewinskiae556d32012-05-04 20:18:50 +0000131 // By default, use the Source scheduling
132 if (sched4reg)
133 setSchedulingPreference(Sched::RegPressure);
134 else
135 setSchedulingPreference(Sched::Source);
136
137 addRegisterClass(MVT::i1, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000138 addRegisterClass(MVT::i16, &NVPTX::Int16RegsRegClass);
139 addRegisterClass(MVT::i32, &NVPTX::Int32RegsRegClass);
140 addRegisterClass(MVT::i64, &NVPTX::Int64RegsRegClass);
141 addRegisterClass(MVT::f32, &NVPTX::Float32RegsRegClass);
142 addRegisterClass(MVT::f64, &NVPTX::Float64RegsRegClass);
143
Justin Holewinskiae556d32012-05-04 20:18:50 +0000144 // Operations not directly supported by NVPTX.
Tom Stellard3787b122014-06-10 16:01:29 +0000145 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
146 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
147 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
148 setOperationAction(ISD::SELECT_CC, MVT::i8, Expand);
149 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
150 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
151 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000152 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
153 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
154 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
155 setOperationAction(ISD::BR_CC, MVT::i8, Expand);
156 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
157 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
158 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Justin Holewinski318c6252013-07-01 12:58:56 +0000159 // Some SIGN_EXTEND_INREG can be done using cvt instruction.
160 // For others we will expand to a SHL/SRA pair.
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i64, Legal);
162 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
163 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Legal);
164 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000166
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000167 setOperationAction(ISD::SHL_PARTS, MVT::i32 , Custom);
168 setOperationAction(ISD::SRA_PARTS, MVT::i32 , Custom);
169 setOperationAction(ISD::SRL_PARTS, MVT::i32 , Custom);
170 setOperationAction(ISD::SHL_PARTS, MVT::i64 , Custom);
171 setOperationAction(ISD::SRA_PARTS, MVT::i64 , Custom);
172 setOperationAction(ISD::SRL_PARTS, MVT::i64 , Custom);
173
Eric Christopherbef0a372015-01-30 01:50:07 +0000174 if (STI.hasROT64()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000175 setOperationAction(ISD::ROTL, MVT::i64, Legal);
176 setOperationAction(ISD::ROTR, MVT::i64, Legal);
177 } else {
178 setOperationAction(ISD::ROTL, MVT::i64, Expand);
179 setOperationAction(ISD::ROTR, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000180 }
Eric Christopherbef0a372015-01-30 01:50:07 +0000181 if (STI.hasROT32()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000182 setOperationAction(ISD::ROTL, MVT::i32, Legal);
183 setOperationAction(ISD::ROTR, MVT::i32, Legal);
184 } else {
185 setOperationAction(ISD::ROTL, MVT::i32, Expand);
186 setOperationAction(ISD::ROTR, MVT::i32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000187 }
188
Justin Holewinski0497ab12013-03-30 14:29:21 +0000189 setOperationAction(ISD::ROTL, MVT::i16, Expand);
190 setOperationAction(ISD::ROTR, MVT::i16, Expand);
191 setOperationAction(ISD::ROTL, MVT::i8, Expand);
192 setOperationAction(ISD::ROTR, MVT::i8, Expand);
193 setOperationAction(ISD::BSWAP, MVT::i16, Expand);
194 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
195 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000196
197 // Indirect branch is not supported.
198 // This also disables Jump Table creation.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000199 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
200 setOperationAction(ISD::BRIND, MVT::Other, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000201
Justin Holewinski0497ab12013-03-30 14:29:21 +0000202 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
203 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000204
205 // We want to legalize constant related memmove and memcopy
206 // intrinsics.
207 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
208
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000209 // Turn FP extload into load/fpextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000210 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
211 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
212 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
Jingyue Wua0a56602015-07-01 21:32:42 +0000213 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
214 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
215 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
216 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
217 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
218 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000219 // Turn FP truncstore into trunc + store.
Jingyue Wua0a56602015-07-01 21:32:42 +0000220 // FIXME: vector types should also be expanded
Tim Northover9e108a02014-07-18 13:01:43 +0000221 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
222 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
224
225 // PTX does not support load / store predicate registers
Justin Holewinskic6462aa2012-11-14 19:19:16 +0000226 setOperationAction(ISD::LOAD, MVT::i1, Custom);
227 setOperationAction(ISD::STORE, MVT::i1, Custom);
228
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000229 for (MVT VT : MVT::integer_valuetypes()) {
230 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
231 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
232 setTruncStoreAction(VT, MVT::i1, Expand);
233 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000234
235 // This is legal in NVPTX
Justin Holewinski0497ab12013-03-30 14:29:21 +0000236 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
237 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000238
239 // TRAP can be lowered to PTX trap
Justin Holewinski0497ab12013-03-30 14:29:21 +0000240 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000241
Justin Holewinski51cb1342013-07-01 12:59:04 +0000242 setOperationAction(ISD::ADDC, MVT::i64, Expand);
243 setOperationAction(ISD::ADDE, MVT::i64, Expand);
244
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000245 // Register custom handling for vector loads/stores
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000246 for (MVT VT : MVT::vector_valuetypes()) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000247 if (IsPTXVectorType(VT)) {
248 setOperationAction(ISD::LOAD, VT, Custom);
249 setOperationAction(ISD::STORE, VT, Custom);
250 setOperationAction(ISD::INTRINSIC_W_CHAIN, VT, Custom);
251 }
252 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000253
Justin Holewinskif8f70912013-06-28 17:57:59 +0000254 // Custom handling for i8 intrinsics
255 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i8, Custom);
256
Justin Holewinskidc372df2013-06-28 17:58:07 +0000257 setOperationAction(ISD::CTLZ, MVT::i16, Legal);
258 setOperationAction(ISD::CTLZ, MVT::i32, Legal);
259 setOperationAction(ISD::CTLZ, MVT::i64, Legal);
Justin Holewinskidc372df2013-06-28 17:58:07 +0000260 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
261 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
262 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Justin Holewinskidc372df2013-06-28 17:58:07 +0000263 setOperationAction(ISD::CTPOP, MVT::i16, Legal);
264 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
265 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
266
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +0000267 // PTX does not directly support SELP of i1, so promote to i32 first
268 setOperationAction(ISD::SELECT, MVT::i1, Custom);
269
Jingyue Wu585ec862016-01-22 19:47:26 +0000270 // PTX cannot multiply two i64s in a single instruction.
271 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000274 // We have some custom DAG combine patterns for these nodes
275 setTargetDAGCombine(ISD::ADD);
276 setTargetDAGCombine(ISD::AND);
277 setTargetDAGCombine(ISD::FADD);
278 setTargetDAGCombine(ISD::MUL);
279 setTargetDAGCombine(ISD::SHL);
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +0000280 setTargetDAGCombine(ISD::SELECT);
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000281
Justin Lebarb5e88492016-09-09 21:07:26 +0000282 // Library functions. These default to Expand, but we have instructions
283 // for them.
284 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
285 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
286 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
287 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
288 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
289 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
290 setOperationAction(ISD::FRINT, MVT::f32, Legal);
291 setOperationAction(ISD::FRINT, MVT::f64, Legal);
292 setOperationAction(ISD::FROUND, MVT::f32, Legal);
293 setOperationAction(ISD::FROUND, MVT::f64, Legal);
294 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
295 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
296 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
297 setOperationAction(ISD::FMINNUM, MVT::f64, Legal);
298 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
299 setOperationAction(ISD::FMAXNUM, MVT::f64, Legal);
300
301 // No FEXP2, FLOG2. The PTX ex2 and log2 functions are always approximate.
302 // No FPOW or FREM in PTX.
303
Justin Holewinskiae556d32012-05-04 20:18:50 +0000304 // Now deduce the information based on the above mentioned
305 // actions
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000306 computeRegisterProperties(STI.getRegisterInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +0000307}
308
Justin Holewinskiae556d32012-05-04 20:18:50 +0000309const char *NVPTXTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000310 switch ((NVPTXISD::NodeType)Opcode) {
311 case NVPTXISD::FIRST_NUMBER:
312 break;
Justin Holewinski0497ab12013-03-30 14:29:21 +0000313 case NVPTXISD::CALL:
314 return "NVPTXISD::CALL";
315 case NVPTXISD::RET_FLAG:
316 return "NVPTXISD::RET_FLAG";
Matthias Braund04893f2015-05-07 21:33:59 +0000317 case NVPTXISD::LOAD_PARAM:
318 return "NVPTXISD::LOAD_PARAM";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000319 case NVPTXISD::Wrapper:
320 return "NVPTXISD::Wrapper";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000321 case NVPTXISD::DeclareParam:
322 return "NVPTXISD::DeclareParam";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000323 case NVPTXISD::DeclareScalarParam:
324 return "NVPTXISD::DeclareScalarParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000325 case NVPTXISD::DeclareRet:
326 return "NVPTXISD::DeclareRet";
Matthias Braund04893f2015-05-07 21:33:59 +0000327 case NVPTXISD::DeclareScalarRet:
328 return "NVPTXISD::DeclareScalarRet";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000329 case NVPTXISD::DeclareRetParam:
330 return "NVPTXISD::DeclareRetParam";
331 case NVPTXISD::PrintCall:
332 return "NVPTXISD::PrintCall";
Justin Lebarb5ca00a2016-03-01 19:24:03 +0000333 case NVPTXISD::PrintConvergentCall:
334 return "NVPTXISD::PrintConvergentCall";
Matthias Braund04893f2015-05-07 21:33:59 +0000335 case NVPTXISD::PrintCallUni:
336 return "NVPTXISD::PrintCallUni";
Justin Lebarb5ca00a2016-03-01 19:24:03 +0000337 case NVPTXISD::PrintConvergentCallUni:
338 return "NVPTXISD::PrintConvergentCallUni";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000339 case NVPTXISD::LoadParam:
340 return "NVPTXISD::LoadParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000341 case NVPTXISD::LoadParamV2:
342 return "NVPTXISD::LoadParamV2";
343 case NVPTXISD::LoadParamV4:
344 return "NVPTXISD::LoadParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000345 case NVPTXISD::StoreParam:
346 return "NVPTXISD::StoreParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000347 case NVPTXISD::StoreParamV2:
348 return "NVPTXISD::StoreParamV2";
349 case NVPTXISD::StoreParamV4:
350 return "NVPTXISD::StoreParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000351 case NVPTXISD::StoreParamS32:
352 return "NVPTXISD::StoreParamS32";
353 case NVPTXISD::StoreParamU32:
354 return "NVPTXISD::StoreParamU32";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000355 case NVPTXISD::CallArgBegin:
356 return "NVPTXISD::CallArgBegin";
357 case NVPTXISD::CallArg:
358 return "NVPTXISD::CallArg";
359 case NVPTXISD::LastCallArg:
360 return "NVPTXISD::LastCallArg";
361 case NVPTXISD::CallArgEnd:
362 return "NVPTXISD::CallArgEnd";
363 case NVPTXISD::CallVoid:
364 return "NVPTXISD::CallVoid";
365 case NVPTXISD::CallVal:
366 return "NVPTXISD::CallVal";
367 case NVPTXISD::CallSymbol:
368 return "NVPTXISD::CallSymbol";
369 case NVPTXISD::Prototype:
370 return "NVPTXISD::Prototype";
371 case NVPTXISD::MoveParam:
372 return "NVPTXISD::MoveParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000373 case NVPTXISD::StoreRetval:
374 return "NVPTXISD::StoreRetval";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000375 case NVPTXISD::StoreRetvalV2:
376 return "NVPTXISD::StoreRetvalV2";
377 case NVPTXISD::StoreRetvalV4:
378 return "NVPTXISD::StoreRetvalV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000379 case NVPTXISD::PseudoUseParam:
380 return "NVPTXISD::PseudoUseParam";
381 case NVPTXISD::RETURN:
382 return "NVPTXISD::RETURN";
383 case NVPTXISD::CallSeqBegin:
384 return "NVPTXISD::CallSeqBegin";
385 case NVPTXISD::CallSeqEnd:
386 return "NVPTXISD::CallSeqEnd";
Justin Holewinski3d49e5c2013-11-15 12:30:04 +0000387 case NVPTXISD::CallPrototype:
388 return "NVPTXISD::CallPrototype";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000389 case NVPTXISD::LoadV2:
390 return "NVPTXISD::LoadV2";
391 case NVPTXISD::LoadV4:
392 return "NVPTXISD::LoadV4";
393 case NVPTXISD::LDGV2:
394 return "NVPTXISD::LDGV2";
395 case NVPTXISD::LDGV4:
396 return "NVPTXISD::LDGV4";
397 case NVPTXISD::LDUV2:
398 return "NVPTXISD::LDUV2";
399 case NVPTXISD::LDUV4:
400 return "NVPTXISD::LDUV4";
401 case NVPTXISD::StoreV2:
402 return "NVPTXISD::StoreV2";
403 case NVPTXISD::StoreV4:
404 return "NVPTXISD::StoreV4";
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000405 case NVPTXISD::FUN_SHFL_CLAMP:
406 return "NVPTXISD::FUN_SHFL_CLAMP";
407 case NVPTXISD::FUN_SHFR_CLAMP:
408 return "NVPTXISD::FUN_SHFR_CLAMP";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000409 case NVPTXISD::IMAD:
410 return "NVPTXISD::IMAD";
Matthias Braund04893f2015-05-07 21:33:59 +0000411 case NVPTXISD::Dummy:
412 return "NVPTXISD::Dummy";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000413 case NVPTXISD::MUL_WIDE_SIGNED:
414 return "NVPTXISD::MUL_WIDE_SIGNED";
415 case NVPTXISD::MUL_WIDE_UNSIGNED:
416 return "NVPTXISD::MUL_WIDE_UNSIGNED";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000417 case NVPTXISD::Tex1DFloatS32: return "NVPTXISD::Tex1DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000418 case NVPTXISD::Tex1DFloatFloat: return "NVPTXISD::Tex1DFloatFloat";
419 case NVPTXISD::Tex1DFloatFloatLevel:
420 return "NVPTXISD::Tex1DFloatFloatLevel";
421 case NVPTXISD::Tex1DFloatFloatGrad:
422 return "NVPTXISD::Tex1DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000423 case NVPTXISD::Tex1DS32S32: return "NVPTXISD::Tex1DS32S32";
424 case NVPTXISD::Tex1DS32Float: return "NVPTXISD::Tex1DS32Float";
425 case NVPTXISD::Tex1DS32FloatLevel:
426 return "NVPTXISD::Tex1DS32FloatLevel";
427 case NVPTXISD::Tex1DS32FloatGrad:
428 return "NVPTXISD::Tex1DS32FloatGrad";
429 case NVPTXISD::Tex1DU32S32: return "NVPTXISD::Tex1DU32S32";
430 case NVPTXISD::Tex1DU32Float: return "NVPTXISD::Tex1DU32Float";
431 case NVPTXISD::Tex1DU32FloatLevel:
432 return "NVPTXISD::Tex1DU32FloatLevel";
433 case NVPTXISD::Tex1DU32FloatGrad:
434 return "NVPTXISD::Tex1DU32FloatGrad";
435 case NVPTXISD::Tex1DArrayFloatS32: return "NVPTXISD::Tex1DArrayFloatS32";
436 case NVPTXISD::Tex1DArrayFloatFloat: return "NVPTXISD::Tex1DArrayFloatFloat";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000437 case NVPTXISD::Tex1DArrayFloatFloatLevel:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000438 return "NVPTXISD::Tex1DArrayFloatFloatLevel";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000439 case NVPTXISD::Tex1DArrayFloatFloatGrad:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000440 return "NVPTXISD::Tex1DArrayFloatFloatGrad";
441 case NVPTXISD::Tex1DArrayS32S32: return "NVPTXISD::Tex1DArrayS32S32";
442 case NVPTXISD::Tex1DArrayS32Float: return "NVPTXISD::Tex1DArrayS32Float";
443 case NVPTXISD::Tex1DArrayS32FloatLevel:
444 return "NVPTXISD::Tex1DArrayS32FloatLevel";
445 case NVPTXISD::Tex1DArrayS32FloatGrad:
446 return "NVPTXISD::Tex1DArrayS32FloatGrad";
447 case NVPTXISD::Tex1DArrayU32S32: return "NVPTXISD::Tex1DArrayU32S32";
448 case NVPTXISD::Tex1DArrayU32Float: return "NVPTXISD::Tex1DArrayU32Float";
449 case NVPTXISD::Tex1DArrayU32FloatLevel:
450 return "NVPTXISD::Tex1DArrayU32FloatLevel";
451 case NVPTXISD::Tex1DArrayU32FloatGrad:
452 return "NVPTXISD::Tex1DArrayU32FloatGrad";
453 case NVPTXISD::Tex2DFloatS32: return "NVPTXISD::Tex2DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000454 case NVPTXISD::Tex2DFloatFloat: return "NVPTXISD::Tex2DFloatFloat";
455 case NVPTXISD::Tex2DFloatFloatLevel:
456 return "NVPTXISD::Tex2DFloatFloatLevel";
457 case NVPTXISD::Tex2DFloatFloatGrad:
458 return "NVPTXISD::Tex2DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000459 case NVPTXISD::Tex2DS32S32: return "NVPTXISD::Tex2DS32S32";
460 case NVPTXISD::Tex2DS32Float: return "NVPTXISD::Tex2DS32Float";
461 case NVPTXISD::Tex2DS32FloatLevel:
462 return "NVPTXISD::Tex2DS32FloatLevel";
463 case NVPTXISD::Tex2DS32FloatGrad:
464 return "NVPTXISD::Tex2DS32FloatGrad";
465 case NVPTXISD::Tex2DU32S32: return "NVPTXISD::Tex2DU32S32";
466 case NVPTXISD::Tex2DU32Float: return "NVPTXISD::Tex2DU32Float";
467 case NVPTXISD::Tex2DU32FloatLevel:
468 return "NVPTXISD::Tex2DU32FloatLevel";
469 case NVPTXISD::Tex2DU32FloatGrad:
470 return "NVPTXISD::Tex2DU32FloatGrad";
471 case NVPTXISD::Tex2DArrayFloatS32: return "NVPTXISD::Tex2DArrayFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000472 case NVPTXISD::Tex2DArrayFloatFloat: return "NVPTXISD::Tex2DArrayFloatFloat";
473 case NVPTXISD::Tex2DArrayFloatFloatLevel:
474 return "NVPTXISD::Tex2DArrayFloatFloatLevel";
475 case NVPTXISD::Tex2DArrayFloatFloatGrad:
476 return "NVPTXISD::Tex2DArrayFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000477 case NVPTXISD::Tex2DArrayS32S32: return "NVPTXISD::Tex2DArrayS32S32";
478 case NVPTXISD::Tex2DArrayS32Float: return "NVPTXISD::Tex2DArrayS32Float";
479 case NVPTXISD::Tex2DArrayS32FloatLevel:
480 return "NVPTXISD::Tex2DArrayS32FloatLevel";
481 case NVPTXISD::Tex2DArrayS32FloatGrad:
482 return "NVPTXISD::Tex2DArrayS32FloatGrad";
483 case NVPTXISD::Tex2DArrayU32S32: return "NVPTXISD::Tex2DArrayU32S32";
484 case NVPTXISD::Tex2DArrayU32Float: return "NVPTXISD::Tex2DArrayU32Float";
485 case NVPTXISD::Tex2DArrayU32FloatLevel:
486 return "NVPTXISD::Tex2DArrayU32FloatLevel";
487 case NVPTXISD::Tex2DArrayU32FloatGrad:
488 return "NVPTXISD::Tex2DArrayU32FloatGrad";
489 case NVPTXISD::Tex3DFloatS32: return "NVPTXISD::Tex3DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000490 case NVPTXISD::Tex3DFloatFloat: return "NVPTXISD::Tex3DFloatFloat";
491 case NVPTXISD::Tex3DFloatFloatLevel:
492 return "NVPTXISD::Tex3DFloatFloatLevel";
493 case NVPTXISD::Tex3DFloatFloatGrad:
494 return "NVPTXISD::Tex3DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000495 case NVPTXISD::Tex3DS32S32: return "NVPTXISD::Tex3DS32S32";
496 case NVPTXISD::Tex3DS32Float: return "NVPTXISD::Tex3DS32Float";
497 case NVPTXISD::Tex3DS32FloatLevel:
498 return "NVPTXISD::Tex3DS32FloatLevel";
499 case NVPTXISD::Tex3DS32FloatGrad:
500 return "NVPTXISD::Tex3DS32FloatGrad";
501 case NVPTXISD::Tex3DU32S32: return "NVPTXISD::Tex3DU32S32";
502 case NVPTXISD::Tex3DU32Float: return "NVPTXISD::Tex3DU32Float";
503 case NVPTXISD::Tex3DU32FloatLevel:
504 return "NVPTXISD::Tex3DU32FloatLevel";
505 case NVPTXISD::Tex3DU32FloatGrad:
506 return "NVPTXISD::Tex3DU32FloatGrad";
507 case NVPTXISD::TexCubeFloatFloat: return "NVPTXISD::TexCubeFloatFloat";
508 case NVPTXISD::TexCubeFloatFloatLevel:
509 return "NVPTXISD::TexCubeFloatFloatLevel";
510 case NVPTXISD::TexCubeS32Float: return "NVPTXISD::TexCubeS32Float";
511 case NVPTXISD::TexCubeS32FloatLevel:
512 return "NVPTXISD::TexCubeS32FloatLevel";
513 case NVPTXISD::TexCubeU32Float: return "NVPTXISD::TexCubeU32Float";
514 case NVPTXISD::TexCubeU32FloatLevel:
515 return "NVPTXISD::TexCubeU32FloatLevel";
516 case NVPTXISD::TexCubeArrayFloatFloat:
517 return "NVPTXISD::TexCubeArrayFloatFloat";
518 case NVPTXISD::TexCubeArrayFloatFloatLevel:
519 return "NVPTXISD::TexCubeArrayFloatFloatLevel";
520 case NVPTXISD::TexCubeArrayS32Float:
521 return "NVPTXISD::TexCubeArrayS32Float";
522 case NVPTXISD::TexCubeArrayS32FloatLevel:
523 return "NVPTXISD::TexCubeArrayS32FloatLevel";
524 case NVPTXISD::TexCubeArrayU32Float:
525 return "NVPTXISD::TexCubeArrayU32Float";
526 case NVPTXISD::TexCubeArrayU32FloatLevel:
527 return "NVPTXISD::TexCubeArrayU32FloatLevel";
528 case NVPTXISD::Tld4R2DFloatFloat:
529 return "NVPTXISD::Tld4R2DFloatFloat";
530 case NVPTXISD::Tld4G2DFloatFloat:
531 return "NVPTXISD::Tld4G2DFloatFloat";
532 case NVPTXISD::Tld4B2DFloatFloat:
533 return "NVPTXISD::Tld4B2DFloatFloat";
534 case NVPTXISD::Tld4A2DFloatFloat:
535 return "NVPTXISD::Tld4A2DFloatFloat";
536 case NVPTXISD::Tld4R2DS64Float:
537 return "NVPTXISD::Tld4R2DS64Float";
538 case NVPTXISD::Tld4G2DS64Float:
539 return "NVPTXISD::Tld4G2DS64Float";
540 case NVPTXISD::Tld4B2DS64Float:
541 return "NVPTXISD::Tld4B2DS64Float";
542 case NVPTXISD::Tld4A2DS64Float:
543 return "NVPTXISD::Tld4A2DS64Float";
544 case NVPTXISD::Tld4R2DU64Float:
545 return "NVPTXISD::Tld4R2DU64Float";
546 case NVPTXISD::Tld4G2DU64Float:
547 return "NVPTXISD::Tld4G2DU64Float";
548 case NVPTXISD::Tld4B2DU64Float:
549 return "NVPTXISD::Tld4B2DU64Float";
550 case NVPTXISD::Tld4A2DU64Float:
551 return "NVPTXISD::Tld4A2DU64Float";
552
553 case NVPTXISD::TexUnified1DFloatS32:
554 return "NVPTXISD::TexUnified1DFloatS32";
555 case NVPTXISD::TexUnified1DFloatFloat:
556 return "NVPTXISD::TexUnified1DFloatFloat";
557 case NVPTXISD::TexUnified1DFloatFloatLevel:
558 return "NVPTXISD::TexUnified1DFloatFloatLevel";
559 case NVPTXISD::TexUnified1DFloatFloatGrad:
560 return "NVPTXISD::TexUnified1DFloatFloatGrad";
561 case NVPTXISD::TexUnified1DS32S32:
562 return "NVPTXISD::TexUnified1DS32S32";
563 case NVPTXISD::TexUnified1DS32Float:
564 return "NVPTXISD::TexUnified1DS32Float";
565 case NVPTXISD::TexUnified1DS32FloatLevel:
566 return "NVPTXISD::TexUnified1DS32FloatLevel";
567 case NVPTXISD::TexUnified1DS32FloatGrad:
568 return "NVPTXISD::TexUnified1DS32FloatGrad";
569 case NVPTXISD::TexUnified1DU32S32:
570 return "NVPTXISD::TexUnified1DU32S32";
571 case NVPTXISD::TexUnified1DU32Float:
572 return "NVPTXISD::TexUnified1DU32Float";
573 case NVPTXISD::TexUnified1DU32FloatLevel:
574 return "NVPTXISD::TexUnified1DU32FloatLevel";
575 case NVPTXISD::TexUnified1DU32FloatGrad:
576 return "NVPTXISD::TexUnified1DU32FloatGrad";
577 case NVPTXISD::TexUnified1DArrayFloatS32:
578 return "NVPTXISD::TexUnified1DArrayFloatS32";
579 case NVPTXISD::TexUnified1DArrayFloatFloat:
580 return "NVPTXISD::TexUnified1DArrayFloatFloat";
581 case NVPTXISD::TexUnified1DArrayFloatFloatLevel:
582 return "NVPTXISD::TexUnified1DArrayFloatFloatLevel";
583 case NVPTXISD::TexUnified1DArrayFloatFloatGrad:
584 return "NVPTXISD::TexUnified1DArrayFloatFloatGrad";
585 case NVPTXISD::TexUnified1DArrayS32S32:
586 return "NVPTXISD::TexUnified1DArrayS32S32";
587 case NVPTXISD::TexUnified1DArrayS32Float:
588 return "NVPTXISD::TexUnified1DArrayS32Float";
589 case NVPTXISD::TexUnified1DArrayS32FloatLevel:
590 return "NVPTXISD::TexUnified1DArrayS32FloatLevel";
591 case NVPTXISD::TexUnified1DArrayS32FloatGrad:
592 return "NVPTXISD::TexUnified1DArrayS32FloatGrad";
593 case NVPTXISD::TexUnified1DArrayU32S32:
594 return "NVPTXISD::TexUnified1DArrayU32S32";
595 case NVPTXISD::TexUnified1DArrayU32Float:
596 return "NVPTXISD::TexUnified1DArrayU32Float";
597 case NVPTXISD::TexUnified1DArrayU32FloatLevel:
598 return "NVPTXISD::TexUnified1DArrayU32FloatLevel";
599 case NVPTXISD::TexUnified1DArrayU32FloatGrad:
600 return "NVPTXISD::TexUnified1DArrayU32FloatGrad";
601 case NVPTXISD::TexUnified2DFloatS32:
602 return "NVPTXISD::TexUnified2DFloatS32";
603 case NVPTXISD::TexUnified2DFloatFloat:
604 return "NVPTXISD::TexUnified2DFloatFloat";
605 case NVPTXISD::TexUnified2DFloatFloatLevel:
606 return "NVPTXISD::TexUnified2DFloatFloatLevel";
607 case NVPTXISD::TexUnified2DFloatFloatGrad:
608 return "NVPTXISD::TexUnified2DFloatFloatGrad";
609 case NVPTXISD::TexUnified2DS32S32:
610 return "NVPTXISD::TexUnified2DS32S32";
611 case NVPTXISD::TexUnified2DS32Float:
612 return "NVPTXISD::TexUnified2DS32Float";
613 case NVPTXISD::TexUnified2DS32FloatLevel:
614 return "NVPTXISD::TexUnified2DS32FloatLevel";
615 case NVPTXISD::TexUnified2DS32FloatGrad:
616 return "NVPTXISD::TexUnified2DS32FloatGrad";
617 case NVPTXISD::TexUnified2DU32S32:
618 return "NVPTXISD::TexUnified2DU32S32";
619 case NVPTXISD::TexUnified2DU32Float:
620 return "NVPTXISD::TexUnified2DU32Float";
621 case NVPTXISD::TexUnified2DU32FloatLevel:
622 return "NVPTXISD::TexUnified2DU32FloatLevel";
623 case NVPTXISD::TexUnified2DU32FloatGrad:
624 return "NVPTXISD::TexUnified2DU32FloatGrad";
625 case NVPTXISD::TexUnified2DArrayFloatS32:
626 return "NVPTXISD::TexUnified2DArrayFloatS32";
627 case NVPTXISD::TexUnified2DArrayFloatFloat:
628 return "NVPTXISD::TexUnified2DArrayFloatFloat";
629 case NVPTXISD::TexUnified2DArrayFloatFloatLevel:
630 return "NVPTXISD::TexUnified2DArrayFloatFloatLevel";
631 case NVPTXISD::TexUnified2DArrayFloatFloatGrad:
632 return "NVPTXISD::TexUnified2DArrayFloatFloatGrad";
633 case NVPTXISD::TexUnified2DArrayS32S32:
634 return "NVPTXISD::TexUnified2DArrayS32S32";
635 case NVPTXISD::TexUnified2DArrayS32Float:
636 return "NVPTXISD::TexUnified2DArrayS32Float";
637 case NVPTXISD::TexUnified2DArrayS32FloatLevel:
638 return "NVPTXISD::TexUnified2DArrayS32FloatLevel";
639 case NVPTXISD::TexUnified2DArrayS32FloatGrad:
640 return "NVPTXISD::TexUnified2DArrayS32FloatGrad";
641 case NVPTXISD::TexUnified2DArrayU32S32:
642 return "NVPTXISD::TexUnified2DArrayU32S32";
643 case NVPTXISD::TexUnified2DArrayU32Float:
644 return "NVPTXISD::TexUnified2DArrayU32Float";
645 case NVPTXISD::TexUnified2DArrayU32FloatLevel:
646 return "NVPTXISD::TexUnified2DArrayU32FloatLevel";
647 case NVPTXISD::TexUnified2DArrayU32FloatGrad:
648 return "NVPTXISD::TexUnified2DArrayU32FloatGrad";
649 case NVPTXISD::TexUnified3DFloatS32:
650 return "NVPTXISD::TexUnified3DFloatS32";
651 case NVPTXISD::TexUnified3DFloatFloat:
652 return "NVPTXISD::TexUnified3DFloatFloat";
653 case NVPTXISD::TexUnified3DFloatFloatLevel:
654 return "NVPTXISD::TexUnified3DFloatFloatLevel";
655 case NVPTXISD::TexUnified3DFloatFloatGrad:
656 return "NVPTXISD::TexUnified3DFloatFloatGrad";
657 case NVPTXISD::TexUnified3DS32S32:
658 return "NVPTXISD::TexUnified3DS32S32";
659 case NVPTXISD::TexUnified3DS32Float:
660 return "NVPTXISD::TexUnified3DS32Float";
661 case NVPTXISD::TexUnified3DS32FloatLevel:
662 return "NVPTXISD::TexUnified3DS32FloatLevel";
663 case NVPTXISD::TexUnified3DS32FloatGrad:
664 return "NVPTXISD::TexUnified3DS32FloatGrad";
665 case NVPTXISD::TexUnified3DU32S32:
666 return "NVPTXISD::TexUnified3DU32S32";
667 case NVPTXISD::TexUnified3DU32Float:
668 return "NVPTXISD::TexUnified3DU32Float";
669 case NVPTXISD::TexUnified3DU32FloatLevel:
670 return "NVPTXISD::TexUnified3DU32FloatLevel";
671 case NVPTXISD::TexUnified3DU32FloatGrad:
672 return "NVPTXISD::TexUnified3DU32FloatGrad";
673 case NVPTXISD::TexUnifiedCubeFloatFloat:
674 return "NVPTXISD::TexUnifiedCubeFloatFloat";
675 case NVPTXISD::TexUnifiedCubeFloatFloatLevel:
676 return "NVPTXISD::TexUnifiedCubeFloatFloatLevel";
677 case NVPTXISD::TexUnifiedCubeS32Float:
678 return "NVPTXISD::TexUnifiedCubeS32Float";
679 case NVPTXISD::TexUnifiedCubeS32FloatLevel:
680 return "NVPTXISD::TexUnifiedCubeS32FloatLevel";
681 case NVPTXISD::TexUnifiedCubeU32Float:
682 return "NVPTXISD::TexUnifiedCubeU32Float";
683 case NVPTXISD::TexUnifiedCubeU32FloatLevel:
684 return "NVPTXISD::TexUnifiedCubeU32FloatLevel";
685 case NVPTXISD::TexUnifiedCubeArrayFloatFloat:
686 return "NVPTXISD::TexUnifiedCubeArrayFloatFloat";
687 case NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel:
688 return "NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel";
689 case NVPTXISD::TexUnifiedCubeArrayS32Float:
690 return "NVPTXISD::TexUnifiedCubeArrayS32Float";
691 case NVPTXISD::TexUnifiedCubeArrayS32FloatLevel:
692 return "NVPTXISD::TexUnifiedCubeArrayS32FloatLevel";
693 case NVPTXISD::TexUnifiedCubeArrayU32Float:
694 return "NVPTXISD::TexUnifiedCubeArrayU32Float";
695 case NVPTXISD::TexUnifiedCubeArrayU32FloatLevel:
696 return "NVPTXISD::TexUnifiedCubeArrayU32FloatLevel";
697 case NVPTXISD::Tld4UnifiedR2DFloatFloat:
698 return "NVPTXISD::Tld4UnifiedR2DFloatFloat";
699 case NVPTXISD::Tld4UnifiedG2DFloatFloat:
700 return "NVPTXISD::Tld4UnifiedG2DFloatFloat";
701 case NVPTXISD::Tld4UnifiedB2DFloatFloat:
702 return "NVPTXISD::Tld4UnifiedB2DFloatFloat";
703 case NVPTXISD::Tld4UnifiedA2DFloatFloat:
704 return "NVPTXISD::Tld4UnifiedA2DFloatFloat";
705 case NVPTXISD::Tld4UnifiedR2DS64Float:
706 return "NVPTXISD::Tld4UnifiedR2DS64Float";
707 case NVPTXISD::Tld4UnifiedG2DS64Float:
708 return "NVPTXISD::Tld4UnifiedG2DS64Float";
709 case NVPTXISD::Tld4UnifiedB2DS64Float:
710 return "NVPTXISD::Tld4UnifiedB2DS64Float";
711 case NVPTXISD::Tld4UnifiedA2DS64Float:
712 return "NVPTXISD::Tld4UnifiedA2DS64Float";
713 case NVPTXISD::Tld4UnifiedR2DU64Float:
714 return "NVPTXISD::Tld4UnifiedR2DU64Float";
715 case NVPTXISD::Tld4UnifiedG2DU64Float:
716 return "NVPTXISD::Tld4UnifiedG2DU64Float";
717 case NVPTXISD::Tld4UnifiedB2DU64Float:
718 return "NVPTXISD::Tld4UnifiedB2DU64Float";
719 case NVPTXISD::Tld4UnifiedA2DU64Float:
720 return "NVPTXISD::Tld4UnifiedA2DU64Float";
721
722 case NVPTXISD::Suld1DI8Clamp: return "NVPTXISD::Suld1DI8Clamp";
723 case NVPTXISD::Suld1DI16Clamp: return "NVPTXISD::Suld1DI16Clamp";
724 case NVPTXISD::Suld1DI32Clamp: return "NVPTXISD::Suld1DI32Clamp";
725 case NVPTXISD::Suld1DI64Clamp: return "NVPTXISD::Suld1DI64Clamp";
726 case NVPTXISD::Suld1DV2I8Clamp: return "NVPTXISD::Suld1DV2I8Clamp";
727 case NVPTXISD::Suld1DV2I16Clamp: return "NVPTXISD::Suld1DV2I16Clamp";
728 case NVPTXISD::Suld1DV2I32Clamp: return "NVPTXISD::Suld1DV2I32Clamp";
729 case NVPTXISD::Suld1DV2I64Clamp: return "NVPTXISD::Suld1DV2I64Clamp";
730 case NVPTXISD::Suld1DV4I8Clamp: return "NVPTXISD::Suld1DV4I8Clamp";
731 case NVPTXISD::Suld1DV4I16Clamp: return "NVPTXISD::Suld1DV4I16Clamp";
732 case NVPTXISD::Suld1DV4I32Clamp: return "NVPTXISD::Suld1DV4I32Clamp";
733
734 case NVPTXISD::Suld1DArrayI8Clamp: return "NVPTXISD::Suld1DArrayI8Clamp";
735 case NVPTXISD::Suld1DArrayI16Clamp: return "NVPTXISD::Suld1DArrayI16Clamp";
736 case NVPTXISD::Suld1DArrayI32Clamp: return "NVPTXISD::Suld1DArrayI32Clamp";
737 case NVPTXISD::Suld1DArrayI64Clamp: return "NVPTXISD::Suld1DArrayI64Clamp";
738 case NVPTXISD::Suld1DArrayV2I8Clamp: return "NVPTXISD::Suld1DArrayV2I8Clamp";
739 case NVPTXISD::Suld1DArrayV2I16Clamp:return "NVPTXISD::Suld1DArrayV2I16Clamp";
740 case NVPTXISD::Suld1DArrayV2I32Clamp:return "NVPTXISD::Suld1DArrayV2I32Clamp";
741 case NVPTXISD::Suld1DArrayV2I64Clamp:return "NVPTXISD::Suld1DArrayV2I64Clamp";
742 case NVPTXISD::Suld1DArrayV4I8Clamp: return "NVPTXISD::Suld1DArrayV4I8Clamp";
743 case NVPTXISD::Suld1DArrayV4I16Clamp:return "NVPTXISD::Suld1DArrayV4I16Clamp";
744 case NVPTXISD::Suld1DArrayV4I32Clamp:return "NVPTXISD::Suld1DArrayV4I32Clamp";
745
746 case NVPTXISD::Suld2DI8Clamp: return "NVPTXISD::Suld2DI8Clamp";
747 case NVPTXISD::Suld2DI16Clamp: return "NVPTXISD::Suld2DI16Clamp";
748 case NVPTXISD::Suld2DI32Clamp: return "NVPTXISD::Suld2DI32Clamp";
749 case NVPTXISD::Suld2DI64Clamp: return "NVPTXISD::Suld2DI64Clamp";
750 case NVPTXISD::Suld2DV2I8Clamp: return "NVPTXISD::Suld2DV2I8Clamp";
751 case NVPTXISD::Suld2DV2I16Clamp: return "NVPTXISD::Suld2DV2I16Clamp";
752 case NVPTXISD::Suld2DV2I32Clamp: return "NVPTXISD::Suld2DV2I32Clamp";
753 case NVPTXISD::Suld2DV2I64Clamp: return "NVPTXISD::Suld2DV2I64Clamp";
754 case NVPTXISD::Suld2DV4I8Clamp: return "NVPTXISD::Suld2DV4I8Clamp";
755 case NVPTXISD::Suld2DV4I16Clamp: return "NVPTXISD::Suld2DV4I16Clamp";
756 case NVPTXISD::Suld2DV4I32Clamp: return "NVPTXISD::Suld2DV4I32Clamp";
757
758 case NVPTXISD::Suld2DArrayI8Clamp: return "NVPTXISD::Suld2DArrayI8Clamp";
759 case NVPTXISD::Suld2DArrayI16Clamp: return "NVPTXISD::Suld2DArrayI16Clamp";
760 case NVPTXISD::Suld2DArrayI32Clamp: return "NVPTXISD::Suld2DArrayI32Clamp";
761 case NVPTXISD::Suld2DArrayI64Clamp: return "NVPTXISD::Suld2DArrayI64Clamp";
762 case NVPTXISD::Suld2DArrayV2I8Clamp: return "NVPTXISD::Suld2DArrayV2I8Clamp";
763 case NVPTXISD::Suld2DArrayV2I16Clamp:return "NVPTXISD::Suld2DArrayV2I16Clamp";
764 case NVPTXISD::Suld2DArrayV2I32Clamp:return "NVPTXISD::Suld2DArrayV2I32Clamp";
765 case NVPTXISD::Suld2DArrayV2I64Clamp:return "NVPTXISD::Suld2DArrayV2I64Clamp";
766 case NVPTXISD::Suld2DArrayV4I8Clamp: return "NVPTXISD::Suld2DArrayV4I8Clamp";
767 case NVPTXISD::Suld2DArrayV4I16Clamp:return "NVPTXISD::Suld2DArrayV4I16Clamp";
768 case NVPTXISD::Suld2DArrayV4I32Clamp:return "NVPTXISD::Suld2DArrayV4I32Clamp";
769
770 case NVPTXISD::Suld3DI8Clamp: return "NVPTXISD::Suld3DI8Clamp";
771 case NVPTXISD::Suld3DI16Clamp: return "NVPTXISD::Suld3DI16Clamp";
772 case NVPTXISD::Suld3DI32Clamp: return "NVPTXISD::Suld3DI32Clamp";
773 case NVPTXISD::Suld3DI64Clamp: return "NVPTXISD::Suld3DI64Clamp";
774 case NVPTXISD::Suld3DV2I8Clamp: return "NVPTXISD::Suld3DV2I8Clamp";
775 case NVPTXISD::Suld3DV2I16Clamp: return "NVPTXISD::Suld3DV2I16Clamp";
776 case NVPTXISD::Suld3DV2I32Clamp: return "NVPTXISD::Suld3DV2I32Clamp";
777 case NVPTXISD::Suld3DV2I64Clamp: return "NVPTXISD::Suld3DV2I64Clamp";
778 case NVPTXISD::Suld3DV4I8Clamp: return "NVPTXISD::Suld3DV4I8Clamp";
779 case NVPTXISD::Suld3DV4I16Clamp: return "NVPTXISD::Suld3DV4I16Clamp";
780 case NVPTXISD::Suld3DV4I32Clamp: return "NVPTXISD::Suld3DV4I32Clamp";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000781
782 case NVPTXISD::Suld1DI8Trap: return "NVPTXISD::Suld1DI8Trap";
783 case NVPTXISD::Suld1DI16Trap: return "NVPTXISD::Suld1DI16Trap";
784 case NVPTXISD::Suld1DI32Trap: return "NVPTXISD::Suld1DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000785 case NVPTXISD::Suld1DI64Trap: return "NVPTXISD::Suld1DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000786 case NVPTXISD::Suld1DV2I8Trap: return "NVPTXISD::Suld1DV2I8Trap";
787 case NVPTXISD::Suld1DV2I16Trap: return "NVPTXISD::Suld1DV2I16Trap";
788 case NVPTXISD::Suld1DV2I32Trap: return "NVPTXISD::Suld1DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000789 case NVPTXISD::Suld1DV2I64Trap: return "NVPTXISD::Suld1DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000790 case NVPTXISD::Suld1DV4I8Trap: return "NVPTXISD::Suld1DV4I8Trap";
791 case NVPTXISD::Suld1DV4I16Trap: return "NVPTXISD::Suld1DV4I16Trap";
792 case NVPTXISD::Suld1DV4I32Trap: return "NVPTXISD::Suld1DV4I32Trap";
793
794 case NVPTXISD::Suld1DArrayI8Trap: return "NVPTXISD::Suld1DArrayI8Trap";
795 case NVPTXISD::Suld1DArrayI16Trap: return "NVPTXISD::Suld1DArrayI16Trap";
796 case NVPTXISD::Suld1DArrayI32Trap: return "NVPTXISD::Suld1DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000797 case NVPTXISD::Suld1DArrayI64Trap: return "NVPTXISD::Suld1DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000798 case NVPTXISD::Suld1DArrayV2I8Trap: return "NVPTXISD::Suld1DArrayV2I8Trap";
799 case NVPTXISD::Suld1DArrayV2I16Trap: return "NVPTXISD::Suld1DArrayV2I16Trap";
800 case NVPTXISD::Suld1DArrayV2I32Trap: return "NVPTXISD::Suld1DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000801 case NVPTXISD::Suld1DArrayV2I64Trap: return "NVPTXISD::Suld1DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000802 case NVPTXISD::Suld1DArrayV4I8Trap: return "NVPTXISD::Suld1DArrayV4I8Trap";
803 case NVPTXISD::Suld1DArrayV4I16Trap: return "NVPTXISD::Suld1DArrayV4I16Trap";
804 case NVPTXISD::Suld1DArrayV4I32Trap: return "NVPTXISD::Suld1DArrayV4I32Trap";
805
806 case NVPTXISD::Suld2DI8Trap: return "NVPTXISD::Suld2DI8Trap";
807 case NVPTXISD::Suld2DI16Trap: return "NVPTXISD::Suld2DI16Trap";
808 case NVPTXISD::Suld2DI32Trap: return "NVPTXISD::Suld2DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000809 case NVPTXISD::Suld2DI64Trap: return "NVPTXISD::Suld2DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000810 case NVPTXISD::Suld2DV2I8Trap: return "NVPTXISD::Suld2DV2I8Trap";
811 case NVPTXISD::Suld2DV2I16Trap: return "NVPTXISD::Suld2DV2I16Trap";
812 case NVPTXISD::Suld2DV2I32Trap: return "NVPTXISD::Suld2DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000813 case NVPTXISD::Suld2DV2I64Trap: return "NVPTXISD::Suld2DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000814 case NVPTXISD::Suld2DV4I8Trap: return "NVPTXISD::Suld2DV4I8Trap";
815 case NVPTXISD::Suld2DV4I16Trap: return "NVPTXISD::Suld2DV4I16Trap";
816 case NVPTXISD::Suld2DV4I32Trap: return "NVPTXISD::Suld2DV4I32Trap";
817
818 case NVPTXISD::Suld2DArrayI8Trap: return "NVPTXISD::Suld2DArrayI8Trap";
819 case NVPTXISD::Suld2DArrayI16Trap: return "NVPTXISD::Suld2DArrayI16Trap";
820 case NVPTXISD::Suld2DArrayI32Trap: return "NVPTXISD::Suld2DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000821 case NVPTXISD::Suld2DArrayI64Trap: return "NVPTXISD::Suld2DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000822 case NVPTXISD::Suld2DArrayV2I8Trap: return "NVPTXISD::Suld2DArrayV2I8Trap";
823 case NVPTXISD::Suld2DArrayV2I16Trap: return "NVPTXISD::Suld2DArrayV2I16Trap";
824 case NVPTXISD::Suld2DArrayV2I32Trap: return "NVPTXISD::Suld2DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000825 case NVPTXISD::Suld2DArrayV2I64Trap: return "NVPTXISD::Suld2DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000826 case NVPTXISD::Suld2DArrayV4I8Trap: return "NVPTXISD::Suld2DArrayV4I8Trap";
827 case NVPTXISD::Suld2DArrayV4I16Trap: return "NVPTXISD::Suld2DArrayV4I16Trap";
828 case NVPTXISD::Suld2DArrayV4I32Trap: return "NVPTXISD::Suld2DArrayV4I32Trap";
829
830 case NVPTXISD::Suld3DI8Trap: return "NVPTXISD::Suld3DI8Trap";
831 case NVPTXISD::Suld3DI16Trap: return "NVPTXISD::Suld3DI16Trap";
832 case NVPTXISD::Suld3DI32Trap: return "NVPTXISD::Suld3DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000833 case NVPTXISD::Suld3DI64Trap: return "NVPTXISD::Suld3DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000834 case NVPTXISD::Suld3DV2I8Trap: return "NVPTXISD::Suld3DV2I8Trap";
835 case NVPTXISD::Suld3DV2I16Trap: return "NVPTXISD::Suld3DV2I16Trap";
836 case NVPTXISD::Suld3DV2I32Trap: return "NVPTXISD::Suld3DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000837 case NVPTXISD::Suld3DV2I64Trap: return "NVPTXISD::Suld3DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000838 case NVPTXISD::Suld3DV4I8Trap: return "NVPTXISD::Suld3DV4I8Trap";
839 case NVPTXISD::Suld3DV4I16Trap: return "NVPTXISD::Suld3DV4I16Trap";
840 case NVPTXISD::Suld3DV4I32Trap: return "NVPTXISD::Suld3DV4I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000841
842 case NVPTXISD::Suld1DI8Zero: return "NVPTXISD::Suld1DI8Zero";
843 case NVPTXISD::Suld1DI16Zero: return "NVPTXISD::Suld1DI16Zero";
844 case NVPTXISD::Suld1DI32Zero: return "NVPTXISD::Suld1DI32Zero";
845 case NVPTXISD::Suld1DI64Zero: return "NVPTXISD::Suld1DI64Zero";
846 case NVPTXISD::Suld1DV2I8Zero: return "NVPTXISD::Suld1DV2I8Zero";
847 case NVPTXISD::Suld1DV2I16Zero: return "NVPTXISD::Suld1DV2I16Zero";
848 case NVPTXISD::Suld1DV2I32Zero: return "NVPTXISD::Suld1DV2I32Zero";
849 case NVPTXISD::Suld1DV2I64Zero: return "NVPTXISD::Suld1DV2I64Zero";
850 case NVPTXISD::Suld1DV4I8Zero: return "NVPTXISD::Suld1DV4I8Zero";
851 case NVPTXISD::Suld1DV4I16Zero: return "NVPTXISD::Suld1DV4I16Zero";
852 case NVPTXISD::Suld1DV4I32Zero: return "NVPTXISD::Suld1DV4I32Zero";
853
854 case NVPTXISD::Suld1DArrayI8Zero: return "NVPTXISD::Suld1DArrayI8Zero";
855 case NVPTXISD::Suld1DArrayI16Zero: return "NVPTXISD::Suld1DArrayI16Zero";
856 case NVPTXISD::Suld1DArrayI32Zero: return "NVPTXISD::Suld1DArrayI32Zero";
857 case NVPTXISD::Suld1DArrayI64Zero: return "NVPTXISD::Suld1DArrayI64Zero";
858 case NVPTXISD::Suld1DArrayV2I8Zero: return "NVPTXISD::Suld1DArrayV2I8Zero";
859 case NVPTXISD::Suld1DArrayV2I16Zero: return "NVPTXISD::Suld1DArrayV2I16Zero";
860 case NVPTXISD::Suld1DArrayV2I32Zero: return "NVPTXISD::Suld1DArrayV2I32Zero";
861 case NVPTXISD::Suld1DArrayV2I64Zero: return "NVPTXISD::Suld1DArrayV2I64Zero";
862 case NVPTXISD::Suld1DArrayV4I8Zero: return "NVPTXISD::Suld1DArrayV4I8Zero";
863 case NVPTXISD::Suld1DArrayV4I16Zero: return "NVPTXISD::Suld1DArrayV4I16Zero";
864 case NVPTXISD::Suld1DArrayV4I32Zero: return "NVPTXISD::Suld1DArrayV4I32Zero";
865
866 case NVPTXISD::Suld2DI8Zero: return "NVPTXISD::Suld2DI8Zero";
867 case NVPTXISD::Suld2DI16Zero: return "NVPTXISD::Suld2DI16Zero";
868 case NVPTXISD::Suld2DI32Zero: return "NVPTXISD::Suld2DI32Zero";
869 case NVPTXISD::Suld2DI64Zero: return "NVPTXISD::Suld2DI64Zero";
870 case NVPTXISD::Suld2DV2I8Zero: return "NVPTXISD::Suld2DV2I8Zero";
871 case NVPTXISD::Suld2DV2I16Zero: return "NVPTXISD::Suld2DV2I16Zero";
872 case NVPTXISD::Suld2DV2I32Zero: return "NVPTXISD::Suld2DV2I32Zero";
873 case NVPTXISD::Suld2DV2I64Zero: return "NVPTXISD::Suld2DV2I64Zero";
874 case NVPTXISD::Suld2DV4I8Zero: return "NVPTXISD::Suld2DV4I8Zero";
875 case NVPTXISD::Suld2DV4I16Zero: return "NVPTXISD::Suld2DV4I16Zero";
876 case NVPTXISD::Suld2DV4I32Zero: return "NVPTXISD::Suld2DV4I32Zero";
877
878 case NVPTXISD::Suld2DArrayI8Zero: return "NVPTXISD::Suld2DArrayI8Zero";
879 case NVPTXISD::Suld2DArrayI16Zero: return "NVPTXISD::Suld2DArrayI16Zero";
880 case NVPTXISD::Suld2DArrayI32Zero: return "NVPTXISD::Suld2DArrayI32Zero";
881 case NVPTXISD::Suld2DArrayI64Zero: return "NVPTXISD::Suld2DArrayI64Zero";
882 case NVPTXISD::Suld2DArrayV2I8Zero: return "NVPTXISD::Suld2DArrayV2I8Zero";
883 case NVPTXISD::Suld2DArrayV2I16Zero: return "NVPTXISD::Suld2DArrayV2I16Zero";
884 case NVPTXISD::Suld2DArrayV2I32Zero: return "NVPTXISD::Suld2DArrayV2I32Zero";
885 case NVPTXISD::Suld2DArrayV2I64Zero: return "NVPTXISD::Suld2DArrayV2I64Zero";
886 case NVPTXISD::Suld2DArrayV4I8Zero: return "NVPTXISD::Suld2DArrayV4I8Zero";
887 case NVPTXISD::Suld2DArrayV4I16Zero: return "NVPTXISD::Suld2DArrayV4I16Zero";
888 case NVPTXISD::Suld2DArrayV4I32Zero: return "NVPTXISD::Suld2DArrayV4I32Zero";
889
890 case NVPTXISD::Suld3DI8Zero: return "NVPTXISD::Suld3DI8Zero";
891 case NVPTXISD::Suld3DI16Zero: return "NVPTXISD::Suld3DI16Zero";
892 case NVPTXISD::Suld3DI32Zero: return "NVPTXISD::Suld3DI32Zero";
893 case NVPTXISD::Suld3DI64Zero: return "NVPTXISD::Suld3DI64Zero";
894 case NVPTXISD::Suld3DV2I8Zero: return "NVPTXISD::Suld3DV2I8Zero";
895 case NVPTXISD::Suld3DV2I16Zero: return "NVPTXISD::Suld3DV2I16Zero";
896 case NVPTXISD::Suld3DV2I32Zero: return "NVPTXISD::Suld3DV2I32Zero";
897 case NVPTXISD::Suld3DV2I64Zero: return "NVPTXISD::Suld3DV2I64Zero";
898 case NVPTXISD::Suld3DV4I8Zero: return "NVPTXISD::Suld3DV4I8Zero";
899 case NVPTXISD::Suld3DV4I16Zero: return "NVPTXISD::Suld3DV4I16Zero";
900 case NVPTXISD::Suld3DV4I32Zero: return "NVPTXISD::Suld3DV4I32Zero";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000901 }
Matthias Braund04893f2015-05-07 21:33:59 +0000902 return nullptr;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000903}
904
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000905TargetLoweringBase::LegalizeTypeAction
906NVPTXTargetLowering::getPreferredVectorAction(EVT VT) const {
907 if (VT.getVectorNumElements() != 1 && VT.getScalarType() == MVT::i1)
908 return TypeSplitVector;
909
910 return TargetLoweringBase::getPreferredVectorAction(VT);
Justin Holewinskibc451192012-11-29 14:26:24 +0000911}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000912
913SDValue
914NVPTXTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000915 SDLoc dl(Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000916 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +0000917 auto PtrVT = getPointerTy(DAG.getDataLayout());
918 Op = DAG.getTargetGlobalAddress(GV, dl, PtrVT);
919 return DAG.getNode(NVPTXISD::Wrapper, dl, PtrVT, Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000920}
921
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000922std::string NVPTXTargetLowering::getPrototype(
923 const DataLayout &DL, Type *retTy, const ArgListTy &Args,
924 const SmallVectorImpl<ISD::OutputArg> &Outs, unsigned retAlignment,
925 const ImmutableCallSite *CS) const {
926 auto PtrVT = getPointerTy(DL);
927
Eric Christopherbef0a372015-01-30 01:50:07 +0000928 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000929 assert(isABI && "Non-ABI compilation is not supported");
930 if (!isABI)
931 return "";
932
933 std::stringstream O;
934 O << "prototype_" << uniqueCallSite << " : .callprototype ";
935
936 if (retTy->getTypeID() == Type::VoidTyID) {
937 O << "()";
938 } else {
939 O << "(";
Rafael Espindola08013342013-12-07 19:34:20 +0000940 if (retTy->isFloatingPointTy() || retTy->isIntegerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000941 unsigned size = 0;
Craig Toppere3dcce92015-08-01 22:20:21 +0000942 if (auto *ITy = dyn_cast<IntegerType>(retTy)) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000943 size = ITy->getBitWidth();
944 if (size < 32)
945 size = 32;
946 } else {
947 assert(retTy->isFloatingPointTy() &&
948 "Floating point type expected here");
949 size = retTy->getPrimitiveSizeInBits();
950 }
951
952 O << ".param .b" << size << " _";
953 } else if (isa<PointerType>(retTy)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000954 O << ".param .b" << PtrVT.getSizeInBits() << " _";
Craig Topperd3c02f12015-01-05 10:15:49 +0000955 } else if ((retTy->getTypeID() == Type::StructTyID) ||
956 isa<VectorType>(retTy)) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000957 auto &DL = CS->getCalledFunction()->getParent()->getDataLayout();
958 O << ".param .align " << retAlignment << " .b8 _["
959 << DL.getTypeAllocSize(retTy) << "]";
Justin Holewinskif8f70912013-06-28 17:57:59 +0000960 } else {
Craig Topperd3c02f12015-01-05 10:15:49 +0000961 llvm_unreachable("Unknown return type");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000962 }
963 O << ") ";
964 }
965 O << "_ (";
966
967 bool first = true;
Justin Holewinskif8f70912013-06-28 17:57:59 +0000968
969 unsigned OIdx = 0;
970 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
971 Type *Ty = Args[i].Ty;
972 if (!first) {
973 O << ", ";
974 }
975 first = false;
976
Eli Bendersky3e840192015-03-23 16:26:23 +0000977 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000978 if (Ty->isAggregateType() || Ty->isVectorTy()) {
979 unsigned align = 0;
980 const CallInst *CallI = cast<CallInst>(CS->getInstruction());
Justin Holewinskif8f70912013-06-28 17:57:59 +0000981 // +1 because index 0 is reserved for return type alignment
982 if (!llvm::getAlign(*CallI, i + 1, align))
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000983 align = DL.getABITypeAlignment(Ty);
984 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000985 O << ".param .align " << align << " .b8 ";
986 O << "_";
987 O << "[" << sz << "]";
988 // update the index for Outs
989 SmallVector<EVT, 16> vtparts;
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000990 ComputeValueVTs(*this, DL, Ty, vtparts);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000991 if (unsigned len = vtparts.size())
992 OIdx += len - 1;
993 continue;
994 }
Justin Holewinskidff28d22013-07-01 12:59:01 +0000995 // i8 types in IR will be i16 types in SDAG
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000996 assert((getValueType(DL, Ty) == Outs[OIdx].VT ||
997 (getValueType(DL, Ty) == MVT::i8 && Outs[OIdx].VT == MVT::i16)) &&
998 "type mismatch between callee prototype and arguments");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000999 // scalar type
1000 unsigned sz = 0;
1001 if (isa<IntegerType>(Ty)) {
1002 sz = cast<IntegerType>(Ty)->getBitWidth();
1003 if (sz < 32)
1004 sz = 32;
1005 } else if (isa<PointerType>(Ty))
Mehdi Amini44ede332015-07-09 02:09:04 +00001006 sz = PtrVT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001007 else
1008 sz = Ty->getPrimitiveSizeInBits();
1009 O << ".param .b" << sz << " ";
1010 O << "_";
1011 continue;
1012 }
Craig Toppere3dcce92015-08-01 22:20:21 +00001013 auto *PTy = dyn_cast<PointerType>(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001014 assert(PTy && "Param with byval attribute should be a pointer type");
1015 Type *ETy = PTy->getElementType();
1016
1017 unsigned align = Outs[OIdx].Flags.getByValAlign();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001018 unsigned sz = DL.getTypeAllocSize(ETy);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001019 O << ".param .align " << align << " .b8 ";
1020 O << "_";
1021 O << "[" << sz << "]";
1022 }
1023 O << ");";
1024 return O.str();
1025}
1026
Jacques Pienaar98345fc2016-09-21 01:57:57 +00001027unsigned NVPTXTargetLowering::getArgumentAlignment(SDValue Callee,
1028 const ImmutableCallSite *CS,
1029 Type *Ty, unsigned Idx,
1030 const DataLayout &DL) const {
1031 if (!CS) {
1032 // CallSite is zero, fallback to ABI type alignment
1033 return DL.getABITypeAlignment(Ty);
1034 }
1035
Justin Holewinski124e93d2013-11-11 19:28:19 +00001036 unsigned Align = 0;
1037 const Value *DirectCallee = CS->getCalledFunction();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001038
Justin Holewinski124e93d2013-11-11 19:28:19 +00001039 if (!DirectCallee) {
1040 // We don't have a direct function symbol, but that may be because of
1041 // constant cast instructions in the call.
1042 const Instruction *CalleeI = CS->getInstruction();
1043 assert(CalleeI && "Call target is not a function or derived value?");
1044
1045 // With bitcast'd call targets, the instruction will be the call
1046 if (isa<CallInst>(CalleeI)) {
1047 // Check if we have call alignment metadata
1048 if (llvm::getAlign(*cast<CallInst>(CalleeI), Idx, Align))
1049 return Align;
1050
1051 const Value *CalleeV = cast<CallInst>(CalleeI)->getCalledValue();
1052 // Ignore any bitcast instructions
Jacques Pienaar98345fc2016-09-21 01:57:57 +00001053 while (isa<ConstantExpr>(CalleeV)) {
Justin Holewinski124e93d2013-11-11 19:28:19 +00001054 const ConstantExpr *CE = cast<ConstantExpr>(CalleeV);
1055 if (!CE->isCast())
1056 break;
1057 // Look through the bitcast
1058 CalleeV = cast<ConstantExpr>(CalleeV)->getOperand(0);
1059 }
1060
1061 // We have now looked past all of the bitcasts. Do we finally have a
1062 // Function?
1063 if (isa<Function>(CalleeV))
1064 DirectCallee = CalleeV;
1065 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001066 }
1067
Justin Holewinski124e93d2013-11-11 19:28:19 +00001068 // Check for function alignment information if we found that the
1069 // ultimate target is a Function
1070 if (DirectCallee)
1071 if (llvm::getAlign(*cast<Function>(DirectCallee), Idx, Align))
1072 return Align;
1073
1074 // Call is indirect or alignment information is not available, fall back to
1075 // the ABI type alignment
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001076 return DL.getABITypeAlignment(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001077}
1078
Justin Holewinski0497ab12013-03-30 14:29:21 +00001079SDValue NVPTXTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
1080 SmallVectorImpl<SDValue> &InVals) const {
1081 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001082 SDLoc dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001083 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1084 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1085 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001086 SDValue Chain = CLI.Chain;
1087 SDValue Callee = CLI.Callee;
1088 bool &isTailCall = CLI.IsTailCall;
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00001089 ArgListTy &Args = CLI.getArgs();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001090 Type *retTy = CLI.RetTy;
1091 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001092
Eric Christopherbef0a372015-01-30 01:50:07 +00001093 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001094 assert(isABI && "Non-ABI compilation is not supported");
1095 if (!isABI)
1096 return Chain;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001097 MachineFunction &MF = DAG.getMachineFunction();
1098 const Function *F = MF.getFunction();
Mehdi Amini56228da2015-07-09 01:57:34 +00001099 auto &DL = MF.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00001100
1101 SDValue tempChain = Chain;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001102 Chain = DAG.getCALLSEQ_START(Chain,
1103 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1104 dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001105 SDValue InFlag = Chain.getValue(1);
1106
Justin Holewinskiae556d32012-05-04 20:18:50 +00001107 unsigned paramCount = 0;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001108 // Args.size() and Outs.size() need not match.
1109 // Outs.size() will be larger
1110 // * if there is an aggregate argument with multiple fields (each field
1111 // showing up separately in Outs)
1112 // * if there is a vector argument with more than typical vector-length
1113 // elements (generally if more than 4) where each vector element is
1114 // individually present in Outs.
1115 // So a different index should be used for indexing into Outs/OutVals.
1116 // See similar issue in LowerFormalArguments.
1117 unsigned OIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001118 // Declare the .params or .reg need to pass values
1119 // to the function
Justin Holewinskif8f70912013-06-28 17:57:59 +00001120 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
1121 EVT VT = Outs[OIdx].VT;
1122 Type *Ty = Args[i].Ty;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001123
Eli Bendersky3e840192015-03-23 16:26:23 +00001124 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001125 if (Ty->isAggregateType()) {
1126 // aggregate
1127 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001128 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001129 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &Offsets,
1130 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001131
Jacques Pienaar98345fc2016-09-21 01:57:57 +00001132 unsigned align =
1133 getArgumentAlignment(Callee, CS, Ty, paramCount + 1, DL);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001134 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001135 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001136 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001137 SDValue DeclareParamOps[] = { Chain, DAG.getConstant(align, dl,
1138 MVT::i32),
1139 DAG.getConstant(paramCount, dl, MVT::i32),
1140 DAG.getConstant(sz, dl, MVT::i32),
1141 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001142 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001143 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001144 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001145 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001146 EVT elemtype = vtparts[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001147 unsigned ArgAlign = GreatestCommonDivisor64(align, Offsets[j]);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001148 if (elemtype.isInteger() && (sz < 8))
1149 sz = 8;
1150 SDValue StVal = OutVals[OIdx];
1151 if (elemtype.getSizeInBits() < 16) {
1152 StVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, StVal);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001153 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001154 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1155 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001156 DAG.getConstant(paramCount, dl, MVT::i32),
1157 DAG.getConstant(Offsets[j], dl, MVT::i32),
Justin Holewinski6e40f632014-06-27 18:35:44 +00001158 StVal, InFlag };
1159 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
1160 CopyParamVTs, CopyParamOps,
1161 elemtype, MachinePointerInfo(),
1162 ArgAlign);
1163 InFlag = Chain.getValue(1);
1164 ++OIdx;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001165 }
1166 if (vtparts.size() > 0)
1167 --OIdx;
1168 ++paramCount;
1169 continue;
1170 }
1171 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001172 EVT ObjectVT = getValueType(DL, Ty);
Jacques Pienaar98345fc2016-09-21 01:57:57 +00001173 unsigned align =
1174 getArgumentAlignment(Callee, CS, Ty, paramCount + 1, DL);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001175 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001176 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001177 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001178 SDValue DeclareParamOps[] = { Chain,
1179 DAG.getConstant(align, dl, MVT::i32),
1180 DAG.getConstant(paramCount, dl, MVT::i32),
1181 DAG.getConstant(sz, dl, MVT::i32),
1182 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001183 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001184 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001185 InFlag = Chain.getValue(1);
1186 unsigned NumElts = ObjectVT.getVectorNumElements();
1187 EVT EltVT = ObjectVT.getVectorElementType();
1188 EVT MemVT = EltVT;
1189 bool NeedExtend = false;
1190 if (EltVT.getSizeInBits() < 16) {
1191 NeedExtend = true;
1192 EltVT = MVT::i16;
1193 }
1194
1195 // V1 store
1196 if (NumElts == 1) {
1197 SDValue Elt = OutVals[OIdx++];
1198 if (NeedExtend)
1199 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt);
1200
1201 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1202 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001203 DAG.getConstant(paramCount, dl, MVT::i32),
1204 DAG.getConstant(0, dl, MVT::i32), Elt,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001205 InFlag };
1206 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001207 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001208 MemVT, MachinePointerInfo());
1209 InFlag = Chain.getValue(1);
1210 } else if (NumElts == 2) {
1211 SDValue Elt0 = OutVals[OIdx++];
1212 SDValue Elt1 = OutVals[OIdx++];
1213 if (NeedExtend) {
1214 Elt0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt0);
1215 Elt1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt1);
1216 }
1217
1218 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1219 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001220 DAG.getConstant(paramCount, dl, MVT::i32),
1221 DAG.getConstant(0, dl, MVT::i32), Elt0,
1222 Elt1, InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001223 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001224 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001225 MemVT, MachinePointerInfo());
1226 InFlag = Chain.getValue(1);
1227 } else {
1228 unsigned curOffset = 0;
1229 // V4 stores
1230 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
1231 // the
1232 // vector will be expanded to a power of 2 elements, so we know we can
1233 // always round up to the next multiple of 4 when creating the vector
1234 // stores.
1235 // e.g. 4 elem => 1 st.v4
1236 // 6 elem => 2 st.v4
1237 // 8 elem => 2 st.v4
1238 // 11 elem => 3 st.v4
1239 unsigned VecSize = 4;
1240 if (EltVT.getSizeInBits() == 64)
1241 VecSize = 2;
1242
1243 // This is potentially only part of a vector, so assume all elements
1244 // are packed together.
1245 unsigned PerStoreOffset = MemVT.getStoreSizeInBits() / 8 * VecSize;
1246
1247 for (unsigned i = 0; i < NumElts; i += VecSize) {
1248 // Get values
1249 SDValue StoreVal;
1250 SmallVector<SDValue, 8> Ops;
1251 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001252 Ops.push_back(DAG.getConstant(paramCount, dl, MVT::i32));
1253 Ops.push_back(DAG.getConstant(curOffset, dl, MVT::i32));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001254
1255 unsigned Opc = NVPTXISD::StoreParamV2;
1256
1257 StoreVal = OutVals[OIdx++];
1258 if (NeedExtend)
1259 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1260 Ops.push_back(StoreVal);
1261
1262 if (i + 1 < NumElts) {
1263 StoreVal = OutVals[OIdx++];
1264 if (NeedExtend)
1265 StoreVal =
1266 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1267 } else {
1268 StoreVal = DAG.getUNDEF(EltVT);
1269 }
1270 Ops.push_back(StoreVal);
1271
1272 if (VecSize == 4) {
1273 Opc = NVPTXISD::StoreParamV4;
1274 if (i + 2 < NumElts) {
1275 StoreVal = OutVals[OIdx++];
1276 if (NeedExtend)
1277 StoreVal =
1278 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1279 } else {
1280 StoreVal = DAG.getUNDEF(EltVT);
1281 }
1282 Ops.push_back(StoreVal);
1283
1284 if (i + 3 < NumElts) {
1285 StoreVal = OutVals[OIdx++];
1286 if (NeedExtend)
1287 StoreVal =
1288 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1289 } else {
1290 StoreVal = DAG.getUNDEF(EltVT);
1291 }
1292 Ops.push_back(StoreVal);
1293 }
1294
Justin Holewinskidff28d22013-07-01 12:59:01 +00001295 Ops.push_back(InFlag);
1296
Justin Holewinskif8f70912013-06-28 17:57:59 +00001297 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper206fcd42014-04-26 19:29:41 +00001298 Chain = DAG.getMemIntrinsicNode(Opc, dl, CopyParamVTs, Ops,
1299 MemVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001300 InFlag = Chain.getValue(1);
1301 curOffset += PerStoreOffset;
1302 }
1303 }
1304 ++paramCount;
1305 --OIdx;
1306 continue;
1307 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001308 // Plain scalar
1309 // for ABI, declare .param .b<size> .param<n>;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001310 unsigned sz = VT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001311 bool needExtend = false;
1312 if (VT.isInteger()) {
1313 if (sz < 16)
1314 needExtend = true;
1315 if (sz < 32)
1316 sz = 32;
1317 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001318 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1319 SDValue DeclareParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001320 DAG.getConstant(paramCount, dl, MVT::i32),
1321 DAG.getConstant(sz, dl, MVT::i32),
1322 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001323 Chain = DAG.getNode(NVPTXISD::DeclareScalarParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001324 DeclareParamOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001325 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001326 SDValue OutV = OutVals[OIdx];
1327 if (needExtend) {
1328 // zext/sext i1 to i16
1329 unsigned opc = ISD::ZERO_EXTEND;
1330 if (Outs[OIdx].Flags.isSExt())
1331 opc = ISD::SIGN_EXTEND;
1332 OutV = DAG.getNode(opc, dl, MVT::i16, OutV);
1333 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001334 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001335 SDValue CopyParamOps[] = { Chain,
1336 DAG.getConstant(paramCount, dl, MVT::i32),
1337 DAG.getConstant(0, dl, MVT::i32), OutV,
1338 InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001339
1340 unsigned opcode = NVPTXISD::StoreParam;
Justin Holewinskicb29fb42016-06-27 20:22:22 +00001341 if (Outs[OIdx].Flags.isZExt() && VT.getSizeInBits() < 32)
Justin Holewinskif8f70912013-06-28 17:57:59 +00001342 opcode = NVPTXISD::StoreParamU32;
Justin Holewinskicb29fb42016-06-27 20:22:22 +00001343 else if (Outs[OIdx].Flags.isSExt() && VT.getSizeInBits() < 32)
Justin Holewinskif8f70912013-06-28 17:57:59 +00001344 opcode = NVPTXISD::StoreParamS32;
Craig Topper206fcd42014-04-26 19:29:41 +00001345 Chain = DAG.getMemIntrinsicNode(opcode, dl, CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001346 VT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001347
1348 InFlag = Chain.getValue(1);
1349 ++paramCount;
1350 continue;
1351 }
1352 // struct or vector
1353 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001354 SmallVector<uint64_t, 16> Offsets;
Craig Toppere3dcce92015-08-01 22:20:21 +00001355 auto *PTy = dyn_cast<PointerType>(Args[i].Ty);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001356 assert(PTy && "Type of a byval parameter should be pointer");
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001357 ComputePTXValueVTs(*this, DAG.getDataLayout(), PTy->getElementType(),
1358 vtparts, &Offsets, 0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001359
Justin Holewinskif8f70912013-06-28 17:57:59 +00001360 // declare .param .align <align> .b8 .param<n>[<size>];
1361 unsigned sz = Outs[OIdx].Flags.getByValSize();
1362 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001363 unsigned ArgAlign = Outs[OIdx].Flags.getByValAlign();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001364 // The ByValAlign in the Outs[OIdx].Flags is alway set at this point,
1365 // so we don't need to worry about natural alignment or not.
1366 // See TargetLowering::LowerCallTo().
Artem Belevich052b1ed2016-07-18 19:54:56 +00001367
1368 // Enforce minumum alignment of 4 to work around ptxas miscompile
1369 // for sm_50+. See corresponding alignment adjustment in
1370 // emitFunctionParamList() for details.
Artem Belevich9f97dcb2016-07-18 21:58:48 +00001371 if (ArgAlign < 4)
Artem Belevich052b1ed2016-07-18 19:54:56 +00001372 ArgAlign = 4;
1373 SDValue DeclareParamOps[] = {Chain, DAG.getConstant(ArgAlign, dl, MVT::i32),
1374 DAG.getConstant(paramCount, dl, MVT::i32),
1375 DAG.getConstant(sz, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001376 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001377 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001378 InFlag = Chain.getValue(1);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001379 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001380 EVT elemtype = vtparts[j];
Justin Holewinski6e40f632014-06-27 18:35:44 +00001381 int curOffset = Offsets[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001382 unsigned PartAlign = GreatestCommonDivisor64(ArgAlign, curOffset);
Mehdi Amini44ede332015-07-09 02:09:04 +00001383 auto PtrVT = getPointerTy(DAG.getDataLayout());
1384 SDValue srcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, OutVals[OIdx],
1385 DAG.getConstant(curOffset, dl, PtrVT));
Justin Holewinski6e40f632014-06-27 18:35:44 +00001386 SDValue theVal = DAG.getLoad(elemtype, dl, tempChain, srcAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00001387 MachinePointerInfo(), PartAlign);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001388 if (elemtype.getSizeInBits() < 16) {
1389 theVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, theVal);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001390 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001391 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001392 SDValue CopyParamOps[] = { Chain,
1393 DAG.getConstant(paramCount, dl, MVT::i32),
1394 DAG.getConstant(curOffset, dl, MVT::i32),
1395 theVal, InFlag };
Justin Holewinski6e40f632014-06-27 18:35:44 +00001396 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl, CopyParamVTs,
1397 CopyParamOps, elemtype,
1398 MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001399
Justin Holewinski6e40f632014-06-27 18:35:44 +00001400 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001401 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001402 ++paramCount;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001403 }
1404
1405 GlobalAddressSDNode *Func = dyn_cast<GlobalAddressSDNode>(Callee.getNode());
1406 unsigned retAlignment = 0;
1407
1408 // Handle Result
Justin Holewinskiae556d32012-05-04 20:18:50 +00001409 if (Ins.size() > 0) {
1410 SmallVector<EVT, 16> resvtparts;
Mehdi Amini56228da2015-07-09 01:57:34 +00001411 ComputeValueVTs(*this, DL, retTy, resvtparts);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001412
Justin Holewinskif8f70912013-06-28 17:57:59 +00001413 // Declare
1414 // .param .align 16 .b8 retval0[<size-in-bytes>], or
1415 // .param .b<size-in-bits> retval0
Mehdi Amini56228da2015-07-09 01:57:34 +00001416 unsigned resultsz = DL.getTypeAllocSizeInBits(retTy);
Jingyue Wuea511612014-10-25 03:46:16 +00001417 // Emit ".param .b<size-in-bits> retval0" instead of byte arrays only for
1418 // these three types to match the logic in
1419 // NVPTXAsmPrinter::printReturnValStr and NVPTXTargetLowering::getPrototype.
1420 // Plus, this behavior is consistent with nvcc's.
1421 if (retTy->isFloatingPointTy() || retTy->isIntegerTy() ||
1422 retTy->isPointerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001423 // Scalar needs to be at least 32bit wide
1424 if (resultsz < 32)
1425 resultsz = 32;
1426 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001427 SDValue DeclareRetOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1428 DAG.getConstant(resultsz, dl, MVT::i32),
1429 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001430 Chain = DAG.getNode(NVPTXISD::DeclareRet, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001431 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001432 InFlag = Chain.getValue(1);
1433 } else {
Jacques Pienaar98345fc2016-09-21 01:57:57 +00001434 retAlignment = getArgumentAlignment(Callee, CS, retTy, 0, DL);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001435 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1436 SDValue DeclareRetOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001437 DAG.getConstant(retAlignment, dl, MVT::i32),
1438 DAG.getConstant(resultsz / 8, dl, MVT::i32),
1439 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001440 Chain = DAG.getNode(NVPTXISD::DeclareRetParam, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001441 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001442 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001443 }
1444 }
1445
1446 if (!Func) {
1447 // This is indirect function call case : PTX requires a prototype of the
1448 // form
1449 // proto_0 : .callprototype(.param .b32 _) _ (.param .b32 _);
1450 // to be emitted, and the label has to used as the last arg of call
1451 // instruction.
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001452 // The prototype is embedded in a string and put as the operand for a
1453 // CallPrototype SDNode which will print out to the value of the string.
1454 SDVTList ProtoVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001455 std::string Proto =
1456 getPrototype(DAG.getDataLayout(), retTy, Args, Outs, retAlignment, CS);
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001457 const char *ProtoStr =
1458 nvTM->getManagedStrPool()->getManagedString(Proto.c_str())->c_str();
1459 SDValue ProtoOps[] = {
1460 Chain, DAG.getTargetExternalSymbol(ProtoStr, MVT::i32), InFlag,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001461 };
Craig Topper48d114b2014-04-26 18:35:24 +00001462 Chain = DAG.getNode(NVPTXISD::CallPrototype, dl, ProtoVTs, ProtoOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001463 InFlag = Chain.getValue(1);
1464 }
1465 // Op to just print "call"
1466 SDVTList PrintCallVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001467 SDValue PrintCallOps[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001468 Chain, DAG.getConstant((Ins.size() == 0) ? 0 : 1, dl, MVT::i32), InFlag
Justin Holewinski0497ab12013-03-30 14:29:21 +00001469 };
Justin Lebarb5ca00a2016-03-01 19:24:03 +00001470 // We model convergent calls as separate opcodes.
1471 unsigned Opcode = Func ? NVPTXISD::PrintCallUni : NVPTXISD::PrintCall;
1472 if (CLI.IsConvergent)
1473 Opcode = Opcode == NVPTXISD::PrintCallUni ? NVPTXISD::PrintConvergentCallUni
1474 : NVPTXISD::PrintConvergentCall;
1475 Chain = DAG.getNode(Opcode, dl, PrintCallVTs, PrintCallOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001476 InFlag = Chain.getValue(1);
1477
1478 // Ops to print out the function name
1479 SDVTList CallVoidVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1480 SDValue CallVoidOps[] = { Chain, Callee, InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001481 Chain = DAG.getNode(NVPTXISD::CallVoid, dl, CallVoidVTs, CallVoidOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001482 InFlag = Chain.getValue(1);
1483
1484 // Ops to print out the param list
1485 SDVTList CallArgBeginVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1486 SDValue CallArgBeginOps[] = { Chain, InFlag };
1487 Chain = DAG.getNode(NVPTXISD::CallArgBegin, dl, CallArgBeginVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001488 CallArgBeginOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001489 InFlag = Chain.getValue(1);
1490
Justin Holewinski0497ab12013-03-30 14:29:21 +00001491 for (unsigned i = 0, e = paramCount; i != e; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001492 unsigned opcode;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001493 if (i == (e - 1))
Justin Holewinskiae556d32012-05-04 20:18:50 +00001494 opcode = NVPTXISD::LastCallArg;
1495 else
1496 opcode = NVPTXISD::CallArg;
1497 SDVTList CallArgVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001498 SDValue CallArgOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1499 DAG.getConstant(i, dl, MVT::i32), InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001500 Chain = DAG.getNode(opcode, dl, CallArgVTs, CallArgOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001501 InFlag = Chain.getValue(1);
1502 }
1503 SDVTList CallArgEndVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001504 SDValue CallArgEndOps[] = { Chain,
1505 DAG.getConstant(Func ? 1 : 0, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001506 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001507 Chain = DAG.getNode(NVPTXISD::CallArgEnd, dl, CallArgEndVTs, CallArgEndOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001508 InFlag = Chain.getValue(1);
1509
1510 if (!Func) {
1511 SDVTList PrototypeVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001512 SDValue PrototypeOps[] = { Chain,
1513 DAG.getConstant(uniqueCallSite, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001514 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001515 Chain = DAG.getNode(NVPTXISD::Prototype, dl, PrototypeVTs, PrototypeOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001516 InFlag = Chain.getValue(1);
1517 }
1518
1519 // Generate loads from param memory/moves from registers for result
1520 if (Ins.size() > 0) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001521 if (retTy && retTy->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001522 EVT ObjectVT = getValueType(DL, retTy);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001523 unsigned NumElts = ObjectVT.getVectorNumElements();
1524 EVT EltVT = ObjectVT.getVectorElementType();
Eric Christopherbef0a372015-01-30 01:50:07 +00001525 assert(STI.getTargetLowering()->getNumRegisters(F->getContext(),
1526 ObjectVT) == NumElts &&
Justin Holewinskif8f70912013-06-28 17:57:59 +00001527 "Vector was not scalarized");
1528 unsigned sz = EltVT.getSizeInBits();
Eli Bendersky3e840192015-03-23 16:26:23 +00001529 bool needTruncate = sz < 8;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001530
1531 if (NumElts == 1) {
1532 // Just a simple load
Craig Topper59f626d2014-04-26 19:29:47 +00001533 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001534 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1535 // If loading i1/i8 result, generate
1536 // load.b8 i16
1537 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001538 // trunc i16 to i1
1539 LoadRetVTs.push_back(MVT::i16);
1540 } else
1541 LoadRetVTs.push_back(EltVT);
1542 LoadRetVTs.push_back(MVT::Other);
1543 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001544 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1545 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001546 SDValue retval = DAG.getMemIntrinsicNode(
1547 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001548 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001549 Chain = retval.getValue(1);
1550 InFlag = retval.getValue(2);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001551 SDValue Ret0 = retval;
1552 if (needTruncate)
1553 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Ret0);
1554 InVals.push_back(Ret0);
1555 } else if (NumElts == 2) {
1556 // LoadV2
Craig Topper59f626d2014-04-26 19:29:47 +00001557 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001558 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1559 // If loading i1/i8 result, generate
1560 // load.b8 i16
1561 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001562 // trunc i16 to i1
1563 LoadRetVTs.push_back(MVT::i16);
1564 LoadRetVTs.push_back(MVT::i16);
1565 } else {
1566 LoadRetVTs.push_back(EltVT);
1567 LoadRetVTs.push_back(EltVT);
1568 }
1569 LoadRetVTs.push_back(MVT::Other);
1570 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001571 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1572 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001573 SDValue retval = DAG.getMemIntrinsicNode(
1574 NVPTXISD::LoadParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001575 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001576 Chain = retval.getValue(2);
1577 InFlag = retval.getValue(3);
1578 SDValue Ret0 = retval.getValue(0);
1579 SDValue Ret1 = retval.getValue(1);
1580 if (needTruncate) {
1581 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret0);
1582 InVals.push_back(Ret0);
1583 Ret1 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret1);
1584 InVals.push_back(Ret1);
1585 } else {
1586 InVals.push_back(Ret0);
1587 InVals.push_back(Ret1);
1588 }
1589 } else {
1590 // Split into N LoadV4
1591 unsigned Ofst = 0;
1592 unsigned VecSize = 4;
1593 unsigned Opc = NVPTXISD::LoadParamV4;
1594 if (EltVT.getSizeInBits() == 64) {
1595 VecSize = 2;
1596 Opc = NVPTXISD::LoadParamV2;
1597 }
1598 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
1599 for (unsigned i = 0; i < NumElts; i += VecSize) {
1600 SmallVector<EVT, 8> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001601 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1602 // If loading i1/i8 result, generate
1603 // load.b8 i16
1604 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001605 // trunc i16 to i1
1606 for (unsigned j = 0; j < VecSize; ++j)
1607 LoadRetVTs.push_back(MVT::i16);
1608 } else {
1609 for (unsigned j = 0; j < VecSize; ++j)
1610 LoadRetVTs.push_back(EltVT);
1611 }
1612 LoadRetVTs.push_back(MVT::Other);
1613 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001614 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1615 DAG.getConstant(Ofst, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001616 SDValue retval = DAG.getMemIntrinsicNode(
Craig Topperabb4ac72014-04-16 06:10:51 +00001617 Opc, dl, DAG.getVTList(LoadRetVTs),
Craig Topper206fcd42014-04-26 19:29:41 +00001618 LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001619 if (VecSize == 2) {
1620 Chain = retval.getValue(2);
1621 InFlag = retval.getValue(3);
1622 } else {
1623 Chain = retval.getValue(4);
1624 InFlag = retval.getValue(5);
1625 }
1626
1627 for (unsigned j = 0; j < VecSize; ++j) {
1628 if (i + j >= NumElts)
1629 break;
1630 SDValue Elt = retval.getValue(j);
1631 if (needTruncate)
1632 Elt = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Elt);
1633 InVals.push_back(Elt);
1634 }
Mehdi Amini56228da2015-07-09 01:57:34 +00001635 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001636 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001637 }
Justin Holewinski0497ab12013-03-30 14:29:21 +00001638 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001639 SmallVector<EVT, 16> VTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001640 SmallVector<uint64_t, 16> Offsets;
Jacques Pienaar98345fc2016-09-21 01:57:57 +00001641 auto &DL = DAG.getDataLayout();
1642 ComputePTXValueVTs(*this, DL, retTy, VTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001643 assert(VTs.size() == Ins.size() && "Bad value decomposition");
Jacques Pienaar98345fc2016-09-21 01:57:57 +00001644 unsigned RetAlign = getArgumentAlignment(Callee, CS, retTy, 0, DL);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001645 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001646 unsigned sz = VTs[i].getSizeInBits();
Justin Holewinski9982f062014-06-27 19:36:25 +00001647 unsigned AlignI = GreatestCommonDivisor64(RetAlign, Offsets[i]);
Justin Lebar96418482016-04-01 01:09:10 +00001648 bool needTruncate = false;
1649 if (VTs[i].isInteger() && sz < 8) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001650 sz = 8;
Justin Lebar96418482016-04-01 01:09:10 +00001651 needTruncate = true;
1652 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001653
1654 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001655 EVT TheLoadType = VTs[i];
Mehdi Amini56228da2015-07-09 01:57:34 +00001656 if (retTy->isIntegerTy() && DL.getTypeAllocSizeInBits(retTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001657 // This is for integer types only, and specifically not for
1658 // aggregates.
1659 LoadRetVTs.push_back(MVT::i32);
1660 TheLoadType = MVT::i32;
Justin Lebar96418482016-04-01 01:09:10 +00001661 needTruncate = true;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001662 } else if (sz < 16) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001663 // If loading i1/i8 result, generate
1664 // load i8 (-> i16)
1665 // trunc i16 to i1/i8
Justin Lebar96418482016-04-01 01:09:10 +00001666
1667 // FIXME: Do we need to set needTruncate to true here, too? We could
1668 // not figure out what this branch is for in D17872, so we left it
1669 // alone. The comment above about loading i1/i8 may be wrong, as the
1670 // branch above seems to cover integers of size < 32.
Justin Holewinskif8f70912013-06-28 17:57:59 +00001671 LoadRetVTs.push_back(MVT::i16);
1672 } else
1673 LoadRetVTs.push_back(Ins[i].VT);
1674 LoadRetVTs.push_back(MVT::Other);
1675 LoadRetVTs.push_back(MVT::Glue);
1676
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001677 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1678 DAG.getConstant(Offsets[i], dl, MVT::i32),
1679 InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001680 SDValue retval = DAG.getMemIntrinsicNode(
1681 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001682 DAG.getVTList(LoadRetVTs), LoadRetOps,
Justin Holewinski6e40f632014-06-27 18:35:44 +00001683 TheLoadType, MachinePointerInfo(), AlignI);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001684 Chain = retval.getValue(1);
1685 InFlag = retval.getValue(2);
1686 SDValue Ret0 = retval.getValue(0);
1687 if (needTruncate)
1688 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, Ins[i].VT, Ret0);
1689 InVals.push_back(Ret0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001690 }
1691 }
1692 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001693
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001694 Chain = DAG.getCALLSEQ_END(Chain,
1695 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1696 DAG.getIntPtrConstant(uniqueCallSite + 1, dl,
1697 true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001698 InFlag, dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001699 uniqueCallSite++;
1700
1701 // set isTailCall to false for now, until we figure out how to express
1702 // tail call optimization in PTX
1703 isTailCall = false;
1704 return Chain;
1705}
Justin Holewinskiae556d32012-05-04 20:18:50 +00001706
1707// By default CONCAT_VECTORS is lowered by ExpandVectorBuildThroughStack()
1708// (see LegalizeDAG.cpp). This is slow and uses local memory.
1709// We use extract/insert/build vector just as what LegalizeOp() does in llvm 2.5
Justin Holewinski0497ab12013-03-30 14:29:21 +00001710SDValue
1711NVPTXTargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001712 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001713 SDLoc dl(Node);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001714 SmallVector<SDValue, 8> Ops;
1715 unsigned NumOperands = Node->getNumOperands();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001716 for (unsigned i = 0; i < NumOperands; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001717 SDValue SubOp = Node->getOperand(i);
1718 EVT VVT = SubOp.getNode()->getValueType(0);
1719 EVT EltVT = VVT.getVectorElementType();
1720 unsigned NumSubElem = VVT.getVectorNumElements();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001721 for (unsigned j = 0; j < NumSubElem; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001722 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, SubOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001723 DAG.getIntPtrConstant(j, dl)));
Justin Holewinskiae556d32012-05-04 20:18:50 +00001724 }
1725 }
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001726 return DAG.getBuildVector(Node->getValueType(0), dl, Ops);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001727}
1728
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001729/// LowerShiftRightParts - Lower SRL_PARTS, SRA_PARTS, which
1730/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1731/// amount, or
1732/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1733/// amount.
1734SDValue NVPTXTargetLowering::LowerShiftRightParts(SDValue Op,
1735 SelectionDAG &DAG) const {
1736 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1737 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
1738
1739 EVT VT = Op.getValueType();
1740 unsigned VTBits = VT.getSizeInBits();
1741 SDLoc dl(Op);
1742 SDValue ShOpLo = Op.getOperand(0);
1743 SDValue ShOpHi = Op.getOperand(1);
1744 SDValue ShAmt = Op.getOperand(2);
1745 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
1746
Eric Christopherbef0a372015-01-30 01:50:07 +00001747 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001748
1749 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1750 // {dHi, dLo} = {aHi, aLo} >> Amt
1751 // dHi = aHi >> Amt
1752 // dLo = shf.r.clamp aLo, aHi, Amt
1753
1754 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1755 SDValue Lo = DAG.getNode(NVPTXISD::FUN_SHFR_CLAMP, dl, VT, ShOpLo, ShOpHi,
1756 ShAmt);
1757
1758 SDValue Ops[2] = { Lo, Hi };
1759 return DAG.getMergeValues(Ops, dl);
1760 }
1761 else {
1762
1763 // {dHi, dLo} = {aHi, aLo} >> Amt
1764 // - if (Amt>=size) then
1765 // dLo = aHi >> (Amt-size)
1766 // dHi = aHi >> Amt (this is either all 0 or all 1)
1767 // else
1768 // dLo = (aLo >>logic Amt) | (aHi << (size-Amt))
1769 // dHi = aHi >> Amt
1770
1771 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001772 DAG.getConstant(VTBits, dl, MVT::i32),
1773 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001774 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
1775 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001776 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001777 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
1778 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1779 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
1780
1781 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001782 DAG.getConstant(VTBits, dl, MVT::i32),
1783 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001784 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1785 SDValue Lo = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1786
1787 SDValue Ops[2] = { Lo, Hi };
1788 return DAG.getMergeValues(Ops, dl);
1789 }
1790}
1791
1792/// LowerShiftLeftParts - Lower SHL_PARTS, which
1793/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1794/// amount, or
1795/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1796/// amount.
1797SDValue NVPTXTargetLowering::LowerShiftLeftParts(SDValue Op,
1798 SelectionDAG &DAG) const {
1799 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1800 assert(Op.getOpcode() == ISD::SHL_PARTS);
1801
1802 EVT VT = Op.getValueType();
1803 unsigned VTBits = VT.getSizeInBits();
1804 SDLoc dl(Op);
1805 SDValue ShOpLo = Op.getOperand(0);
1806 SDValue ShOpHi = Op.getOperand(1);
1807 SDValue ShAmt = Op.getOperand(2);
1808
Eric Christopherbef0a372015-01-30 01:50:07 +00001809 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001810
1811 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1812 // {dHi, dLo} = {aHi, aLo} << Amt
1813 // dHi = shf.l.clamp aLo, aHi, Amt
1814 // dLo = aLo << Amt
1815
1816 SDValue Hi = DAG.getNode(NVPTXISD::FUN_SHFL_CLAMP, dl, VT, ShOpLo, ShOpHi,
1817 ShAmt);
1818 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1819
1820 SDValue Ops[2] = { Lo, Hi };
1821 return DAG.getMergeValues(Ops, dl);
1822 }
1823 else {
1824
1825 // {dHi, dLo} = {aHi, aLo} << Amt
1826 // - if (Amt>=size) then
1827 // dLo = aLo << Amt (all 0)
1828 // dLo = aLo << (Amt-size)
1829 // else
1830 // dLo = aLo << Amt
1831 // dHi = (aHi << Amt) | (aLo >> (size-Amt))
1832
1833 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001834 DAG.getConstant(VTBits, dl, MVT::i32),
1835 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001836 SDValue Tmp1 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
1837 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001838 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001839 SDValue Tmp2 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
1840 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1841 SDValue TrueVal = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
1842
1843 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001844 DAG.getConstant(VTBits, dl, MVT::i32),
1845 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001846 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1847 SDValue Hi = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1848
1849 SDValue Ops[2] = { Lo, Hi };
1850 return DAG.getMergeValues(Ops, dl);
1851 }
1852}
1853
Justin Holewinski0497ab12013-03-30 14:29:21 +00001854SDValue
1855NVPTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001856 switch (Op.getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001857 case ISD::RETURNADDR:
1858 return SDValue();
1859 case ISD::FRAMEADDR:
1860 return SDValue();
1861 case ISD::GlobalAddress:
1862 return LowerGlobalAddress(Op, DAG);
1863 case ISD::INTRINSIC_W_CHAIN:
1864 return Op;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001865 case ISD::BUILD_VECTOR:
1866 case ISD::EXTRACT_SUBVECTOR:
1867 return Op;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001868 case ISD::CONCAT_VECTORS:
1869 return LowerCONCAT_VECTORS(Op, DAG);
1870 case ISD::STORE:
1871 return LowerSTORE(Op, DAG);
1872 case ISD::LOAD:
1873 return LowerLOAD(Op, DAG);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001874 case ISD::SHL_PARTS:
1875 return LowerShiftLeftParts(Op, DAG);
1876 case ISD::SRA_PARTS:
1877 case ISD::SRL_PARTS:
1878 return LowerShiftRightParts(Op, DAG);
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001879 case ISD::SELECT:
1880 return LowerSelect(Op, DAG);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001881 default:
David Blaikie891d0a32012-05-04 22:34:16 +00001882 llvm_unreachable("Custom lowering not defined for operation");
Justin Holewinskiae556d32012-05-04 20:18:50 +00001883 }
1884}
1885
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001886SDValue NVPTXTargetLowering::LowerSelect(SDValue Op, SelectionDAG &DAG) const {
1887 SDValue Op0 = Op->getOperand(0);
1888 SDValue Op1 = Op->getOperand(1);
1889 SDValue Op2 = Op->getOperand(2);
1890 SDLoc DL(Op.getNode());
1891
1892 assert(Op.getValueType() == MVT::i1 && "Custom lowering enabled only for i1");
1893
1894 Op1 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op1);
1895 Op2 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op2);
1896 SDValue Select = DAG.getNode(ISD::SELECT, DL, MVT::i32, Op0, Op1, Op2);
1897 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i1, Select);
1898
1899 return Trunc;
1900}
1901
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001902SDValue NVPTXTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1903 if (Op.getValueType() == MVT::i1)
1904 return LowerLOADi1(Op, DAG);
1905 else
1906 return SDValue();
1907}
1908
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001909// v = ld i1* addr
1910// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00001911// v1 = ld i8* addr (-> i16)
1912// v = trunc i16 to i1
Justin Holewinski0497ab12013-03-30 14:29:21 +00001913SDValue NVPTXTargetLowering::LowerLOADi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001914 SDNode *Node = Op.getNode();
1915 LoadSDNode *LD = cast<LoadSDNode>(Node);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001916 SDLoc dl(Node);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001917 assert(LD->getExtensionType() == ISD::NON_EXTLOAD);
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00001918 assert(Node->getValueType(0) == MVT::i1 &&
1919 "Custom lowering for i1 load only");
Justin Lebar9c375812016-07-15 18:27:10 +00001920 SDValue newLD = DAG.getLoad(MVT::i16, dl, LD->getChain(), LD->getBasePtr(),
1921 LD->getPointerInfo(), LD->getAlignment(),
1922 LD->getMemOperand()->getFlags());
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001923 SDValue result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, newLD);
1924 // The legalizer (the caller) is expecting two values from the legalized
1925 // load, so we build a MergeValues node for it. See ExpandUnalignedLoad()
1926 // in LegalizeDAG.cpp which also uses MergeValues.
Justin Holewinski0497ab12013-03-30 14:29:21 +00001927 SDValue Ops[] = { result, LD->getChain() };
Craig Topper64941d92014-04-27 19:20:57 +00001928 return DAG.getMergeValues(Ops, dl);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001929}
1930
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001931SDValue NVPTXTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
1932 EVT ValVT = Op.getOperand(1).getValueType();
1933 if (ValVT == MVT::i1)
1934 return LowerSTOREi1(Op, DAG);
1935 else if (ValVT.isVector())
1936 return LowerSTOREVector(Op, DAG);
1937 else
1938 return SDValue();
1939}
1940
1941SDValue
1942NVPTXTargetLowering::LowerSTOREVector(SDValue Op, SelectionDAG &DAG) const {
1943 SDNode *N = Op.getNode();
1944 SDValue Val = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001945 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001946 EVT ValVT = Val.getValueType();
1947
1948 if (ValVT.isVector()) {
1949 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
1950 // legal. We can (and should) split that into 2 stores of <2 x double> here
1951 // but I'm leaving that as a TODO for now.
1952 if (!ValVT.isSimple())
1953 return SDValue();
1954 switch (ValVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001955 default:
1956 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001957 case MVT::v2i8:
1958 case MVT::v2i16:
1959 case MVT::v2i32:
1960 case MVT::v2i64:
1961 case MVT::v2f32:
1962 case MVT::v2f64:
1963 case MVT::v4i8:
1964 case MVT::v4i16:
1965 case MVT::v4i32:
1966 case MVT::v4f32:
1967 // This is a "native" vector type
1968 break;
1969 }
1970
Justin Holewinskiac451062014-07-16 19:45:35 +00001971 MemSDNode *MemSD = cast<MemSDNode>(N);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001972 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00001973
1974 unsigned Align = MemSD->getAlignment();
1975 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001976 TD.getPrefTypeAlignment(ValVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00001977 if (Align < PrefAlign) {
1978 // This store is not sufficiently aligned, so bail out and let this vector
1979 // store be scalarized. Note that we may still be able to emit smaller
1980 // vector stores. For example, if we are storing a <4 x float> with an
1981 // alignment of 8, this check will fail but the legalizer will try again
1982 // with 2 x <2 x float>, which will succeed with an alignment of 8.
1983 return SDValue();
1984 }
1985
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001986 unsigned Opcode = 0;
1987 EVT EltVT = ValVT.getVectorElementType();
1988 unsigned NumElts = ValVT.getVectorNumElements();
1989
1990 // Since StoreV2 is a target node, we cannot rely on DAG type legalization.
1991 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00001992 // stored type to i16 and propagate the "real" type as the memory type.
Justin Holewinskia2911282013-07-01 12:58:58 +00001993 bool NeedExt = false;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001994 if (EltVT.getSizeInBits() < 16)
Justin Holewinskia2911282013-07-01 12:58:58 +00001995 NeedExt = true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001996
1997 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001998 default:
1999 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00002000 case 2:
2001 Opcode = NVPTXISD::StoreV2;
2002 break;
2003 case 4: {
2004 Opcode = NVPTXISD::StoreV4;
2005 break;
2006 }
2007 }
2008
2009 SmallVector<SDValue, 8> Ops;
2010
2011 // First is the chain
2012 Ops.push_back(N->getOperand(0));
2013
2014 // Then the split values
2015 for (unsigned i = 0; i < NumElts; ++i) {
2016 SDValue ExtVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002017 DAG.getIntPtrConstant(i, DL));
Justin Holewinskia2911282013-07-01 12:58:58 +00002018 if (NeedExt)
2019 ExtVal = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i16, ExtVal);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00002020 Ops.push_back(ExtVal);
2021 }
2022
2023 // Then any remaining arguments
Benjamin Kramer5fbfe2f2015-02-28 13:20:15 +00002024 Ops.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00002025
Justin Holewinski0497ab12013-03-30 14:29:21 +00002026 SDValue NewSt = DAG.getMemIntrinsicNode(
Craig Topper206fcd42014-04-26 19:29:41 +00002027 Opcode, DL, DAG.getVTList(MVT::Other), Ops,
Justin Holewinski0497ab12013-03-30 14:29:21 +00002028 MemSD->getMemoryVT(), MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00002029
2030 //return DCI.CombineTo(N, NewSt, true);
2031 return NewSt;
2032 }
2033
2034 return SDValue();
2035}
2036
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002037// st i1 v, addr
2038// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00002039// v1 = zxt v to i16
2040// st.u8 i16, addr
Justin Holewinski0497ab12013-03-30 14:29:21 +00002041SDValue NVPTXTargetLowering::LowerSTOREi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002042 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002043 SDLoc dl(Node);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002044 StoreSDNode *ST = cast<StoreSDNode>(Node);
2045 SDValue Tmp1 = ST->getChain();
2046 SDValue Tmp2 = ST->getBasePtr();
2047 SDValue Tmp3 = ST->getValue();
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00002048 assert(Tmp3.getValueType() == MVT::i1 && "Custom lowering for i1 store only");
Justin Holewinskif8f70912013-06-28 17:57:59 +00002049 Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Tmp3);
Justin Lebar9c375812016-07-15 18:27:10 +00002050 SDValue Result =
2051 DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2, ST->getPointerInfo(), MVT::i8,
2052 ST->getAlignment(), ST->getMemOperand()->getFlags());
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002053 return Result;
2054}
2055
Justin Holewinskiae556d32012-05-04 20:18:50 +00002056SDValue
2057NVPTXTargetLowering::getParamSymbol(SelectionDAG &DAG, int idx, EVT v) const {
Justin Holewinskia2a63d22013-08-06 14:13:27 +00002058 std::string ParamSym;
2059 raw_string_ostream ParamStr(ParamSym);
2060
2061 ParamStr << DAG.getMachineFunction().getName() << "_param_" << idx;
2062 ParamStr.flush();
2063
2064 std::string *SavedStr =
2065 nvTM->getManagedStrPool()->getManagedString(ParamSym.c_str());
2066 return DAG.getTargetExternalSymbol(SavedStr->c_str(), v);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002067}
2068
Justin Holewinskiae556d32012-05-04 20:18:50 +00002069// Check to see if the kernel argument is image*_t or sampler_t
2070
Benjamin Kramer9415e062016-03-30 12:31:51 +00002071static bool isImageOrSamplerVal(const Value *arg, const Module *context) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00002072 static const char *const specialTypes[] = { "struct._image2d_t",
2073 "struct._image3d_t",
2074 "struct._sampler_t" };
Justin Holewinskiae556d32012-05-04 20:18:50 +00002075
Craig Toppere3dcce92015-08-01 22:20:21 +00002076 Type *Ty = arg->getType();
2077 auto *PTy = dyn_cast<PointerType>(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002078
2079 if (!PTy)
2080 return false;
2081
2082 if (!context)
2083 return false;
2084
Craig Toppere3dcce92015-08-01 22:20:21 +00002085 auto *STy = dyn_cast<StructType>(PTy->getElementType());
Benjamin Kramer9415e062016-03-30 12:31:51 +00002086 if (!STy || STy->isLiteral())
2087 return false;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002088
Craig Topperec15ea12015-10-17 21:32:28 +00002089 return std::find(std::begin(specialTypes), std::end(specialTypes),
Benjamin Kramer9415e062016-03-30 12:31:51 +00002090 STy->getName()) != std::end(specialTypes);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002091}
2092
Justin Holewinski0497ab12013-03-30 14:29:21 +00002093SDValue NVPTXTargetLowering::LowerFormalArguments(
2094 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002095 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
2096 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002097 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002098 const DataLayout &DL = DAG.getDataLayout();
2099 auto PtrVT = getPointerTy(DAG.getDataLayout());
Justin Holewinskiae556d32012-05-04 20:18:50 +00002100
2101 const Function *F = MF.getFunction();
Bill Wendlinge94d8432012-12-07 23:16:57 +00002102 const AttributeSet &PAL = F->getAttributes();
Eric Christopherbef0a372015-01-30 01:50:07 +00002103 const TargetLowering *TLI = STI.getTargetLowering();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002104
2105 SDValue Root = DAG.getRoot();
2106 std::vector<SDValue> OutChains;
2107
Eric Christopherbef0a372015-01-30 01:50:07 +00002108 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002109 assert(isABI && "Non-ABI compilation is not supported");
2110 if (!isABI)
2111 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002112
2113 std::vector<Type *> argTypes;
2114 std::vector<const Argument *> theArgs;
Duncan P. N. Exon Smith61149b82015-10-20 00:54:09 +00002115 for (const Argument &I : F->args()) {
2116 theArgs.push_back(&I);
2117 argTypes.push_back(I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00002118 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002119 // argTypes.size() (or theArgs.size()) and Ins.size() need not match.
2120 // Ins.size() will be larger
2121 // * if there is an aggregate argument with multiple fields (each field
2122 // showing up separately in Ins)
2123 // * if there is a vector argument with more than typical vector-length
2124 // elements (generally if more than 4) where each vector element is
2125 // individually present in Ins.
2126 // So a different index should be used for indexing into Ins.
2127 // See similar issue in LowerCall.
2128 unsigned InsIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002129
2130 int idx = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002131 for (unsigned i = 0, e = theArgs.size(); i != e; ++i, ++idx, ++InsIdx) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002132 Type *Ty = argTypes[i];
Justin Holewinskiae556d32012-05-04 20:18:50 +00002133
2134 // If the kernel argument is image*_t or sampler_t, convert it to
2135 // a i32 constant holding the parameter position. This can later
2136 // matched in the AsmPrinter to output the correct mangled name.
Justin Holewinski0497ab12013-03-30 14:29:21 +00002137 if (isImageOrSamplerVal(
2138 theArgs[i],
2139 (theArgs[i]->getParent() ? theArgs[i]->getParent()->getParent()
Craig Topper062a2ba2014-04-25 05:30:21 +00002140 : nullptr))) {
Artem Belevichb2e76a52016-07-20 18:39:47 +00002141 assert(llvm::isKernelFunction(*F) &&
2142 "Only kernels can have image/sampler params");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002143 InVals.push_back(DAG.getConstant(i + 1, dl, MVT::i32));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002144 continue;
2145 }
2146
2147 if (theArgs[i]->use_empty()) {
2148 // argument is dead
Justin Holewinski44f5c602013-06-28 17:57:53 +00002149 if (Ty->isAggregateType()) {
2150 SmallVector<EVT, 16> vtparts;
2151
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002152 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002153 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2154 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2155 ++parti) {
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002156 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002157 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002158 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002159 if (vtparts.size() > 0)
2160 --InsIdx;
2161 continue;
Justin Holewinskie9884092013-03-24 21:17:47 +00002162 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002163 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002164 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002165 unsigned NumRegs = TLI->getNumRegisters(F->getContext(), ObjectVT);
2166 for (unsigned parti = 0; parti < NumRegs; ++parti) {
2167 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
2168 ++InsIdx;
2169 }
2170 if (NumRegs > 0)
2171 --InsIdx;
2172 continue;
2173 }
2174 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002175 continue;
2176 }
2177
2178 // In the following cases, assign a node order of "idx+1"
Justin Holewinski44f5c602013-06-28 17:57:53 +00002179 // to newly created nodes. The SDNodes for params have to
Justin Holewinskiae556d32012-05-04 20:18:50 +00002180 // appear in the same order as their order of appearance
2181 // in the original function. "idx+1" holds that order.
Eli Bendersky3e840192015-03-23 16:26:23 +00002182 if (!PAL.hasAttribute(i + 1, Attribute::ByVal)) {
Justin Holewinski44f5c602013-06-28 17:57:53 +00002183 if (Ty->isAggregateType()) {
2184 SmallVector<EVT, 16> vtparts;
2185 SmallVector<uint64_t, 16> offsets;
2186
Justin Holewinskif8f70912013-06-28 17:57:59 +00002187 // NOTE: Here, we lose the ability to issue vector loads for vectors
2188 // that are a part of a struct. This should be investigated in the
2189 // future.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002190 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &offsets,
2191 0);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002192 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2193 bool aggregateIsPacked = false;
2194 if (StructType *STy = llvm::dyn_cast<StructType>(Ty))
2195 aggregateIsPacked = STy->isPacked();
2196
Mehdi Amini44ede332015-07-09 02:09:04 +00002197 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002198 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2199 ++parti) {
2200 EVT partVT = vtparts[parti];
2201 Value *srcValue = Constant::getNullValue(
2202 PointerType::get(partVT.getTypeForEVT(F->getContext()),
2203 llvm::ADDRESS_SPACE_PARAM));
2204 SDValue srcAddr =
Mehdi Amini44ede332015-07-09 02:09:04 +00002205 DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2206 DAG.getConstant(offsets[parti], dl, PtrVT));
Mehdi Amini56228da2015-07-09 01:57:34 +00002207 unsigned partAlign = aggregateIsPacked
2208 ? 1
2209 : DL.getABITypeAlignment(
2210 partVT.getTypeForEVT(F->getContext()));
Justin Holewinskia2911282013-07-01 12:58:58 +00002211 SDValue p;
2212 if (Ins[InsIdx].VT.getSizeInBits() > partVT.getSizeInBits()) {
2213 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2214 ISD::SEXTLOAD : ISD::ZEXTLOAD;
2215 p = DAG.getExtLoad(ExtOp, dl, Ins[InsIdx].VT, Root, srcAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00002216 MachinePointerInfo(srcValue), partVT, partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002217 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002218 p = DAG.getLoad(partVT, dl, Root, srcAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00002219 MachinePointerInfo(srcValue), partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002220 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002221 if (p.getNode())
2222 p.getNode()->setIROrder(idx + 1);
2223 InVals.push_back(p);
2224 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002225 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002226 if (vtparts.size() > 0)
2227 --InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002228 continue;
2229 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002230 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002231 EVT ObjectVT = getValueType(DL, Ty);
2232 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002233 unsigned NumElts = ObjectVT.getVectorNumElements();
2234 assert(TLI->getNumRegisters(F->getContext(), ObjectVT) == NumElts &&
2235 "Vector was not scalarized");
Justin Holewinski44f5c602013-06-28 17:57:53 +00002236 EVT EltVT = ObjectVT.getVectorElementType();
2237
2238 // V1 load
2239 // f32 = load ...
2240 if (NumElts == 1) {
2241 // We only have one element, so just directly load it
2242 Value *SrcValue = Constant::getNullValue(PointerType::get(
2243 EltVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002244 SDValue P = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002245 EltVT, dl, Root, Arg, MachinePointerInfo(SrcValue),
2246 DL.getABITypeAlignment(EltVT.getTypeForEVT(F->getContext())),
Justin Lebaradbf09e2016-09-11 01:38:58 +00002247 MachineMemOperand::MODereferenceable |
2248 MachineMemOperand::MOInvariant);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002249 if (P.getNode())
2250 P.getNode()->setIROrder(idx + 1);
2251
Justin Holewinskif8f70912013-06-28 17:57:59 +00002252 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002253 P = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002254 InVals.push_back(P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002255 ++InsIdx;
2256 } else if (NumElts == 2) {
2257 // V2 load
2258 // f32,f32 = load ...
2259 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, 2);
2260 Value *SrcValue = Constant::getNullValue(PointerType::get(
2261 VecVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002262 SDValue P = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002263 VecVT, dl, Root, Arg, MachinePointerInfo(SrcValue),
2264 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())),
Justin Lebaradbf09e2016-09-11 01:38:58 +00002265 MachineMemOperand::MODereferenceable |
2266 MachineMemOperand::MOInvariant);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002267 if (P.getNode())
2268 P.getNode()->setIROrder(idx + 1);
2269
2270 SDValue Elt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002271 DAG.getIntPtrConstant(0, dl));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002272 SDValue Elt1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002273 DAG.getIntPtrConstant(1, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002274
2275 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits()) {
Justin Holewinskia2911282013-07-01 12:58:58 +00002276 Elt0 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt0);
2277 Elt1 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002278 }
2279
Justin Holewinski44f5c602013-06-28 17:57:53 +00002280 InVals.push_back(Elt0);
2281 InVals.push_back(Elt1);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002282 InsIdx += 2;
2283 } else {
2284 // V4 loads
2285 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
Justin Lebar9c375812016-07-15 18:27:10 +00002286 // the vector will be expanded to a power of 2 elements, so we know we
2287 // can always round up to the next multiple of 4 when creating the
2288 // vector loads.
Justin Holewinski44f5c602013-06-28 17:57:53 +00002289 // e.g. 4 elem => 1 ld.v4
2290 // 6 elem => 2 ld.v4
2291 // 8 elem => 2 ld.v4
2292 // 11 elem => 3 ld.v4
2293 unsigned VecSize = 4;
2294 if (EltVT.getSizeInBits() == 64) {
2295 VecSize = 2;
2296 }
2297 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Tilmann Scheller383b4ff2014-10-02 15:12:48 +00002298 unsigned Ofst = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002299 for (unsigned i = 0; i < NumElts; i += VecSize) {
2300 Value *SrcValue = Constant::getNullValue(
2301 PointerType::get(VecVT.getTypeForEVT(F->getContext()),
2302 llvm::ADDRESS_SPACE_PARAM));
Mehdi Amini44ede332015-07-09 02:09:04 +00002303 SDValue SrcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2304 DAG.getConstant(Ofst, dl, PtrVT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002305 SDValue P = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002306 VecVT, dl, Root, SrcAddr, MachinePointerInfo(SrcValue),
2307 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())),
Justin Lebaradbf09e2016-09-11 01:38:58 +00002308 MachineMemOperand::MODereferenceable |
2309 MachineMemOperand::MOInvariant);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002310 if (P.getNode())
2311 P.getNode()->setIROrder(idx + 1);
2312
2313 for (unsigned j = 0; j < VecSize; ++j) {
2314 if (i + j >= NumElts)
2315 break;
2316 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002317 DAG.getIntPtrConstant(j, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002318 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002319 Elt = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002320 InVals.push_back(Elt);
2321 }
Mehdi Amini56228da2015-07-09 01:57:34 +00002322 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002323 }
Justin Holewinski4f5bc9b2013-11-11 19:28:16 +00002324 InsIdx += NumElts;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002325 }
2326
2327 if (NumElts > 0)
2328 --InsIdx;
2329 continue;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002330 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002331 // A plain scalar.
Mehdi Amini44ede332015-07-09 02:09:04 +00002332 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002333 // If ABI, load from the param symbol
Mehdi Amini44ede332015-07-09 02:09:04 +00002334 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002335 Value *srcValue = Constant::getNullValue(PointerType::get(
2336 ObjectVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002337 SDValue p;
Justin Holewinskia2911282013-07-01 12:58:58 +00002338 if (ObjectVT.getSizeInBits() < Ins[InsIdx].VT.getSizeInBits()) {
2339 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2340 ISD::SEXTLOAD : ISD::ZEXTLOAD;
Mehdi Amini56228da2015-07-09 01:57:34 +00002341 p = DAG.getExtLoad(
2342 ExtOp, dl, Ins[InsIdx].VT, Root, Arg, MachinePointerInfo(srcValue),
Justin Lebar9c375812016-07-15 18:27:10 +00002343 ObjectVT,
Mehdi Amini56228da2015-07-09 01:57:34 +00002344 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002345 } else {
Mehdi Amini56228da2015-07-09 01:57:34 +00002346 p = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002347 Ins[InsIdx].VT, dl, Root, Arg, MachinePointerInfo(srcValue),
Mehdi Amini56228da2015-07-09 01:57:34 +00002348 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002349 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002350 if (p.getNode())
2351 p.getNode()->setIROrder(idx + 1);
2352 InVals.push_back(p);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002353 continue;
2354 }
2355
2356 // Param has ByVal attribute
Justin Holewinski44f5c602013-06-28 17:57:53 +00002357 // Return MoveParam(param symbol).
2358 // Ideally, the param symbol can be returned directly,
2359 // but when SDNode builder decides to use it in a CopyToReg(),
2360 // machine instruction fails because TargetExternalSymbol
2361 // (not lowered) is target dependent, and CopyToReg assumes
2362 // the source is lowered.
Mehdi Amini44ede332015-07-09 02:09:04 +00002363 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002364 assert(ObjectVT == Ins[InsIdx].VT &&
2365 "Ins type did not match function type");
Mehdi Amini44ede332015-07-09 02:09:04 +00002366 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002367 SDValue p = DAG.getNode(NVPTXISD::MoveParam, dl, ObjectVT, Arg);
2368 if (p.getNode())
2369 p.getNode()->setIROrder(idx + 1);
Artem Belevichb2e76a52016-07-20 18:39:47 +00002370 InVals.push_back(p);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002371 }
2372
2373 // Clang will check explicit VarArg and issue error if any. However, Clang
2374 // will let code with
Justin Holewinski44f5c602013-06-28 17:57:53 +00002375 // implicit var arg like f() pass. See bug 617733.
Justin Holewinskiae556d32012-05-04 20:18:50 +00002376 // We treat this case as if the arg list is empty.
Justin Holewinski44f5c602013-06-28 17:57:53 +00002377 // if (F.isVarArg()) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002378 // assert(0 && "VarArg not supported yet!");
2379 //}
2380
2381 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002382 DAG.setRoot(DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002383
2384 return Chain;
2385}
2386
Justin Holewinski120baee2013-06-28 17:57:55 +00002387SDValue
2388NVPTXTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
2389 bool isVarArg,
2390 const SmallVectorImpl<ISD::OutputArg> &Outs,
2391 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002392 const SDLoc &dl, SelectionDAG &DAG) const {
Justin Holewinski120baee2013-06-28 17:57:55 +00002393 MachineFunction &MF = DAG.getMachineFunction();
2394 const Function *F = MF.getFunction();
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002395 Type *RetTy = F->getReturnType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002396 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002397
Eric Christopherbef0a372015-01-30 01:50:07 +00002398 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski120baee2013-06-28 17:57:55 +00002399 assert(isABI && "Non-ABI compilation is not supported");
2400 if (!isABI)
2401 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002402
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002403 if (VectorType *VTy = dyn_cast<VectorType>(RetTy)) {
Justin Holewinski120baee2013-06-28 17:57:55 +00002404 // If we have a vector type, the OutVals array will be the scalarized
2405 // components and we have combine them into 1 or more vector stores.
2406 unsigned NumElts = VTy->getNumElements();
2407 assert(NumElts == Outs.size() && "Bad scalarization of return value");
2408
Justin Holewinskif8f70912013-06-28 17:57:59 +00002409 // const_cast can be removed in later LLVM versions
Mehdi Amini44ede332015-07-09 02:09:04 +00002410 EVT EltVT = getValueType(TD, RetTy).getVectorElementType();
Justin Holewinskif8f70912013-06-28 17:57:59 +00002411 bool NeedExtend = false;
2412 if (EltVT.getSizeInBits() < 16)
2413 NeedExtend = true;
2414
Justin Holewinski120baee2013-06-28 17:57:55 +00002415 // V1 store
2416 if (NumElts == 1) {
2417 SDValue StoreVal = OutVals[0];
2418 // We only have one element, so just directly store it
Justin Holewinskif8f70912013-06-28 17:57:59 +00002419 if (NeedExtend)
2420 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002421 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002422 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002423 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002424 EltVT, MachinePointerInfo());
2425
Justin Holewinski120baee2013-06-28 17:57:55 +00002426 } else if (NumElts == 2) {
2427 // V2 store
2428 SDValue StoreVal0 = OutVals[0];
2429 SDValue StoreVal1 = OutVals[1];
2430
Justin Holewinskif8f70912013-06-28 17:57:59 +00002431 if (NeedExtend) {
2432 StoreVal0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal0);
2433 StoreVal1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal1);
Justin Holewinski120baee2013-06-28 17:57:55 +00002434 }
2435
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002436 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal0,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002437 StoreVal1 };
2438 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetvalV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002439 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002440 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002441 } else {
2442 // V4 stores
2443 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and the
2444 // vector will be expanded to a power of 2 elements, so we know we can
2445 // always round up to the next multiple of 4 when creating the vector
2446 // stores.
2447 // e.g. 4 elem => 1 st.v4
2448 // 6 elem => 2 st.v4
2449 // 8 elem => 2 st.v4
2450 // 11 elem => 3 st.v4
2451
2452 unsigned VecSize = 4;
Sanjay Patelb1f0a0f2016-09-14 16:05:51 +00002453 if (OutVals[0].getValueSizeInBits() == 64)
Justin Holewinski120baee2013-06-28 17:57:55 +00002454 VecSize = 2;
2455
2456 unsigned Offset = 0;
2457
2458 EVT VecVT =
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002459 EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Justin Holewinski120baee2013-06-28 17:57:55 +00002460 unsigned PerStoreOffset =
Mehdi Amini44ede332015-07-09 02:09:04 +00002461 TD.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski120baee2013-06-28 17:57:55 +00002462
Justin Holewinski120baee2013-06-28 17:57:55 +00002463 for (unsigned i = 0; i < NumElts; i += VecSize) {
2464 // Get values
2465 SDValue StoreVal;
2466 SmallVector<SDValue, 8> Ops;
2467 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002468 Ops.push_back(DAG.getConstant(Offset, dl, MVT::i32));
Justin Holewinski120baee2013-06-28 17:57:55 +00002469 unsigned Opc = NVPTXISD::StoreRetvalV2;
Justin Holewinskif8f70912013-06-28 17:57:59 +00002470 EVT ExtendedVT = (NeedExtend) ? MVT::i16 : OutVals[0].getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002471
2472 StoreVal = OutVals[i];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002473 if (NeedExtend)
2474 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002475 Ops.push_back(StoreVal);
2476
2477 if (i + 1 < NumElts) {
2478 StoreVal = OutVals[i + 1];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002479 if (NeedExtend)
2480 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002481 } else {
2482 StoreVal = DAG.getUNDEF(ExtendedVT);
2483 }
2484 Ops.push_back(StoreVal);
2485
2486 if (VecSize == 4) {
2487 Opc = NVPTXISD::StoreRetvalV4;
2488 if (i + 2 < NumElts) {
2489 StoreVal = OutVals[i + 2];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002490 if (NeedExtend)
2491 StoreVal =
2492 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002493 } else {
2494 StoreVal = DAG.getUNDEF(ExtendedVT);
2495 }
2496 Ops.push_back(StoreVal);
2497
2498 if (i + 3 < NumElts) {
2499 StoreVal = OutVals[i + 3];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002500 if (NeedExtend)
2501 StoreVal =
2502 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002503 } else {
2504 StoreVal = DAG.getUNDEF(ExtendedVT);
2505 }
2506 Ops.push_back(StoreVal);
2507 }
2508
Justin Holewinskif8f70912013-06-28 17:57:59 +00002509 // Chain = DAG.getNode(Opc, dl, MVT::Other, &Ops[0], Ops.size());
2510 Chain =
Craig Topper206fcd42014-04-26 19:29:41 +00002511 DAG.getMemIntrinsicNode(Opc, dl, DAG.getVTList(MVT::Other), Ops,
2512 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002513 Offset += PerStoreOffset;
2514 }
2515 }
2516 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002517 SmallVector<EVT, 16> ValVTs;
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002518 SmallVector<uint64_t, 16> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00002519 ComputePTXValueVTs(*this, DAG.getDataLayout(), RetTy, ValVTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002520 assert(ValVTs.size() == OutVals.size() && "Bad return value decomposition");
2521
Justin Holewinski120baee2013-06-28 17:57:55 +00002522 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
2523 SDValue theVal = OutVals[i];
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002524 EVT TheValType = theVal.getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002525 unsigned numElems = 1;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002526 if (TheValType.isVector())
2527 numElems = TheValType.getVectorNumElements();
Justin Holewinski120baee2013-06-28 17:57:55 +00002528 for (unsigned j = 0, je = numElems; j != je; ++j) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002529 SDValue TmpVal = theVal;
2530 if (TheValType.isVector())
2531 TmpVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2532 TheValType.getVectorElementType(), TmpVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002533 DAG.getIntPtrConstant(j, dl));
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002534 EVT TheStoreType = ValVTs[i];
Mehdi Amini44ede332015-07-09 02:09:04 +00002535 if (RetTy->isIntegerTy() && TD.getTypeAllocSizeInBits(RetTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002536 // The following zero-extension is for integer types only, and
2537 // specifically not for aggregates.
2538 TmpVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, TmpVal);
2539 TheStoreType = MVT::i32;
2540 }
Sanjay Patelb1f0a0f2016-09-14 16:05:51 +00002541 else if (TmpVal.getValueSizeInBits() < 16)
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002542 TmpVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, TmpVal);
2543
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002544 SDValue Ops[] = {
2545 Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002546 DAG.getConstant(Offsets[i], dl, MVT::i32),
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002547 TmpVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002548 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002549 DAG.getVTList(MVT::Other), Ops,
2550 TheStoreType,
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002551 MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002552 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00002553 }
2554 }
2555
2556 return DAG.getNode(NVPTXISD::RET_FLAG, dl, MVT::Other, Chain);
2557}
2558
Justin Holewinskif8f70912013-06-28 17:57:59 +00002559
Justin Holewinski0497ab12013-03-30 14:29:21 +00002560void NVPTXTargetLowering::LowerAsmOperandForConstraint(
2561 SDValue Op, std::string &Constraint, std::vector<SDValue> &Ops,
2562 SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002563 if (Constraint.length() > 1)
2564 return;
2565 else
2566 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2567}
2568
Justin Holewinski30d56a72014-04-09 15:39:15 +00002569static unsigned getOpcForTextureInstr(unsigned Intrinsic) {
2570 switch (Intrinsic) {
2571 default:
2572 return 0;
2573
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002574 case Intrinsic::nvvm_tex_1d_v4f32_s32:
2575 return NVPTXISD::Tex1DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002576 case Intrinsic::nvvm_tex_1d_v4f32_f32:
2577 return NVPTXISD::Tex1DFloatFloat;
2578 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
2579 return NVPTXISD::Tex1DFloatFloatLevel;
2580 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
2581 return NVPTXISD::Tex1DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002582 case Intrinsic::nvvm_tex_1d_v4s32_s32:
2583 return NVPTXISD::Tex1DS32S32;
2584 case Intrinsic::nvvm_tex_1d_v4s32_f32:
2585 return NVPTXISD::Tex1DS32Float;
2586 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
2587 return NVPTXISD::Tex1DS32FloatLevel;
2588 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
2589 return NVPTXISD::Tex1DS32FloatGrad;
2590 case Intrinsic::nvvm_tex_1d_v4u32_s32:
2591 return NVPTXISD::Tex1DU32S32;
2592 case Intrinsic::nvvm_tex_1d_v4u32_f32:
2593 return NVPTXISD::Tex1DU32Float;
2594 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
2595 return NVPTXISD::Tex1DU32FloatLevel;
2596 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
2597 return NVPTXISD::Tex1DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002598
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002599 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
2600 return NVPTXISD::Tex1DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002601 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
2602 return NVPTXISD::Tex1DArrayFloatFloat;
2603 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
2604 return NVPTXISD::Tex1DArrayFloatFloatLevel;
2605 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
2606 return NVPTXISD::Tex1DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002607 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
2608 return NVPTXISD::Tex1DArrayS32S32;
2609 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
2610 return NVPTXISD::Tex1DArrayS32Float;
2611 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
2612 return NVPTXISD::Tex1DArrayS32FloatLevel;
2613 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
2614 return NVPTXISD::Tex1DArrayS32FloatGrad;
2615 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
2616 return NVPTXISD::Tex1DArrayU32S32;
2617 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
2618 return NVPTXISD::Tex1DArrayU32Float;
2619 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
2620 return NVPTXISD::Tex1DArrayU32FloatLevel;
2621 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
2622 return NVPTXISD::Tex1DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002623
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002624 case Intrinsic::nvvm_tex_2d_v4f32_s32:
2625 return NVPTXISD::Tex2DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002626 case Intrinsic::nvvm_tex_2d_v4f32_f32:
2627 return NVPTXISD::Tex2DFloatFloat;
2628 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
2629 return NVPTXISD::Tex2DFloatFloatLevel;
2630 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
2631 return NVPTXISD::Tex2DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002632 case Intrinsic::nvvm_tex_2d_v4s32_s32:
2633 return NVPTXISD::Tex2DS32S32;
2634 case Intrinsic::nvvm_tex_2d_v4s32_f32:
2635 return NVPTXISD::Tex2DS32Float;
2636 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
2637 return NVPTXISD::Tex2DS32FloatLevel;
2638 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
2639 return NVPTXISD::Tex2DS32FloatGrad;
2640 case Intrinsic::nvvm_tex_2d_v4u32_s32:
2641 return NVPTXISD::Tex2DU32S32;
2642 case Intrinsic::nvvm_tex_2d_v4u32_f32:
2643 return NVPTXISD::Tex2DU32Float;
2644 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
2645 return NVPTXISD::Tex2DU32FloatLevel;
2646 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
2647 return NVPTXISD::Tex2DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002648
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002649 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
2650 return NVPTXISD::Tex2DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002651 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
2652 return NVPTXISD::Tex2DArrayFloatFloat;
2653 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
2654 return NVPTXISD::Tex2DArrayFloatFloatLevel;
2655 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
2656 return NVPTXISD::Tex2DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002657 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
2658 return NVPTXISD::Tex2DArrayS32S32;
2659 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
2660 return NVPTXISD::Tex2DArrayS32Float;
2661 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
2662 return NVPTXISD::Tex2DArrayS32FloatLevel;
2663 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
2664 return NVPTXISD::Tex2DArrayS32FloatGrad;
2665 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
2666 return NVPTXISD::Tex2DArrayU32S32;
2667 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
2668 return NVPTXISD::Tex2DArrayU32Float;
2669 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
2670 return NVPTXISD::Tex2DArrayU32FloatLevel;
2671 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
2672 return NVPTXISD::Tex2DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002673
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002674 case Intrinsic::nvvm_tex_3d_v4f32_s32:
2675 return NVPTXISD::Tex3DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002676 case Intrinsic::nvvm_tex_3d_v4f32_f32:
2677 return NVPTXISD::Tex3DFloatFloat;
2678 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
2679 return NVPTXISD::Tex3DFloatFloatLevel;
2680 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
2681 return NVPTXISD::Tex3DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002682 case Intrinsic::nvvm_tex_3d_v4s32_s32:
2683 return NVPTXISD::Tex3DS32S32;
2684 case Intrinsic::nvvm_tex_3d_v4s32_f32:
2685 return NVPTXISD::Tex3DS32Float;
2686 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
2687 return NVPTXISD::Tex3DS32FloatLevel;
2688 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
2689 return NVPTXISD::Tex3DS32FloatGrad;
2690 case Intrinsic::nvvm_tex_3d_v4u32_s32:
2691 return NVPTXISD::Tex3DU32S32;
2692 case Intrinsic::nvvm_tex_3d_v4u32_f32:
2693 return NVPTXISD::Tex3DU32Float;
2694 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
2695 return NVPTXISD::Tex3DU32FloatLevel;
2696 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
2697 return NVPTXISD::Tex3DU32FloatGrad;
2698
2699 case Intrinsic::nvvm_tex_cube_v4f32_f32:
2700 return NVPTXISD::TexCubeFloatFloat;
2701 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
2702 return NVPTXISD::TexCubeFloatFloatLevel;
2703 case Intrinsic::nvvm_tex_cube_v4s32_f32:
2704 return NVPTXISD::TexCubeS32Float;
2705 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
2706 return NVPTXISD::TexCubeS32FloatLevel;
2707 case Intrinsic::nvvm_tex_cube_v4u32_f32:
2708 return NVPTXISD::TexCubeU32Float;
2709 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
2710 return NVPTXISD::TexCubeU32FloatLevel;
2711
2712 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
2713 return NVPTXISD::TexCubeArrayFloatFloat;
2714 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
2715 return NVPTXISD::TexCubeArrayFloatFloatLevel;
2716 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
2717 return NVPTXISD::TexCubeArrayS32Float;
2718 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
2719 return NVPTXISD::TexCubeArrayS32FloatLevel;
2720 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
2721 return NVPTXISD::TexCubeArrayU32Float;
2722 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
2723 return NVPTXISD::TexCubeArrayU32FloatLevel;
2724
2725 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
2726 return NVPTXISD::Tld4R2DFloatFloat;
2727 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
2728 return NVPTXISD::Tld4G2DFloatFloat;
2729 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
2730 return NVPTXISD::Tld4B2DFloatFloat;
2731 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
2732 return NVPTXISD::Tld4A2DFloatFloat;
2733 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
2734 return NVPTXISD::Tld4R2DS64Float;
2735 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
2736 return NVPTXISD::Tld4G2DS64Float;
2737 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
2738 return NVPTXISD::Tld4B2DS64Float;
2739 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
2740 return NVPTXISD::Tld4A2DS64Float;
2741 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
2742 return NVPTXISD::Tld4R2DU64Float;
2743 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
2744 return NVPTXISD::Tld4G2DU64Float;
2745 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
2746 return NVPTXISD::Tld4B2DU64Float;
2747 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
2748 return NVPTXISD::Tld4A2DU64Float;
2749
2750 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
2751 return NVPTXISD::TexUnified1DFloatS32;
2752 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
2753 return NVPTXISD::TexUnified1DFloatFloat;
2754 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
2755 return NVPTXISD::TexUnified1DFloatFloatLevel;
2756 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
2757 return NVPTXISD::TexUnified1DFloatFloatGrad;
2758 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
2759 return NVPTXISD::TexUnified1DS32S32;
2760 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
2761 return NVPTXISD::TexUnified1DS32Float;
2762 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
2763 return NVPTXISD::TexUnified1DS32FloatLevel;
2764 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
2765 return NVPTXISD::TexUnified1DS32FloatGrad;
2766 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
2767 return NVPTXISD::TexUnified1DU32S32;
2768 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
2769 return NVPTXISD::TexUnified1DU32Float;
2770 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
2771 return NVPTXISD::TexUnified1DU32FloatLevel;
2772 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
2773 return NVPTXISD::TexUnified1DU32FloatGrad;
2774
2775 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
2776 return NVPTXISD::TexUnified1DArrayFloatS32;
2777 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
2778 return NVPTXISD::TexUnified1DArrayFloatFloat;
2779 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
2780 return NVPTXISD::TexUnified1DArrayFloatFloatLevel;
2781 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
2782 return NVPTXISD::TexUnified1DArrayFloatFloatGrad;
2783 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
2784 return NVPTXISD::TexUnified1DArrayS32S32;
2785 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
2786 return NVPTXISD::TexUnified1DArrayS32Float;
2787 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
2788 return NVPTXISD::TexUnified1DArrayS32FloatLevel;
2789 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
2790 return NVPTXISD::TexUnified1DArrayS32FloatGrad;
2791 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
2792 return NVPTXISD::TexUnified1DArrayU32S32;
2793 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
2794 return NVPTXISD::TexUnified1DArrayU32Float;
2795 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
2796 return NVPTXISD::TexUnified1DArrayU32FloatLevel;
2797 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
2798 return NVPTXISD::TexUnified1DArrayU32FloatGrad;
2799
2800 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
2801 return NVPTXISD::TexUnified2DFloatS32;
2802 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
2803 return NVPTXISD::TexUnified2DFloatFloat;
2804 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
2805 return NVPTXISD::TexUnified2DFloatFloatLevel;
2806 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
2807 return NVPTXISD::TexUnified2DFloatFloatGrad;
2808 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
2809 return NVPTXISD::TexUnified2DS32S32;
2810 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
2811 return NVPTXISD::TexUnified2DS32Float;
2812 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
2813 return NVPTXISD::TexUnified2DS32FloatLevel;
2814 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
2815 return NVPTXISD::TexUnified2DS32FloatGrad;
2816 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
2817 return NVPTXISD::TexUnified2DU32S32;
2818 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
2819 return NVPTXISD::TexUnified2DU32Float;
2820 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
2821 return NVPTXISD::TexUnified2DU32FloatLevel;
2822 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
2823 return NVPTXISD::TexUnified2DU32FloatGrad;
2824
2825 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
2826 return NVPTXISD::TexUnified2DArrayFloatS32;
2827 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
2828 return NVPTXISD::TexUnified2DArrayFloatFloat;
2829 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
2830 return NVPTXISD::TexUnified2DArrayFloatFloatLevel;
2831 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
2832 return NVPTXISD::TexUnified2DArrayFloatFloatGrad;
2833 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
2834 return NVPTXISD::TexUnified2DArrayS32S32;
2835 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
2836 return NVPTXISD::TexUnified2DArrayS32Float;
2837 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
2838 return NVPTXISD::TexUnified2DArrayS32FloatLevel;
2839 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
2840 return NVPTXISD::TexUnified2DArrayS32FloatGrad;
2841 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
2842 return NVPTXISD::TexUnified2DArrayU32S32;
2843 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
2844 return NVPTXISD::TexUnified2DArrayU32Float;
2845 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
2846 return NVPTXISD::TexUnified2DArrayU32FloatLevel;
2847 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
2848 return NVPTXISD::TexUnified2DArrayU32FloatGrad;
2849
2850 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
2851 return NVPTXISD::TexUnified3DFloatS32;
2852 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
2853 return NVPTXISD::TexUnified3DFloatFloat;
2854 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
2855 return NVPTXISD::TexUnified3DFloatFloatLevel;
2856 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
2857 return NVPTXISD::TexUnified3DFloatFloatGrad;
2858 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
2859 return NVPTXISD::TexUnified3DS32S32;
2860 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
2861 return NVPTXISD::TexUnified3DS32Float;
2862 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
2863 return NVPTXISD::TexUnified3DS32FloatLevel;
2864 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
2865 return NVPTXISD::TexUnified3DS32FloatGrad;
2866 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
2867 return NVPTXISD::TexUnified3DU32S32;
2868 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
2869 return NVPTXISD::TexUnified3DU32Float;
2870 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
2871 return NVPTXISD::TexUnified3DU32FloatLevel;
2872 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
2873 return NVPTXISD::TexUnified3DU32FloatGrad;
2874
2875 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
2876 return NVPTXISD::TexUnifiedCubeFloatFloat;
2877 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
2878 return NVPTXISD::TexUnifiedCubeFloatFloatLevel;
2879 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
2880 return NVPTXISD::TexUnifiedCubeS32Float;
2881 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
2882 return NVPTXISD::TexUnifiedCubeS32FloatLevel;
2883 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
2884 return NVPTXISD::TexUnifiedCubeU32Float;
2885 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
2886 return NVPTXISD::TexUnifiedCubeU32FloatLevel;
2887
2888 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
2889 return NVPTXISD::TexUnifiedCubeArrayFloatFloat;
2890 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
2891 return NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel;
2892 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
2893 return NVPTXISD::TexUnifiedCubeArrayS32Float;
2894 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
2895 return NVPTXISD::TexUnifiedCubeArrayS32FloatLevel;
2896 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
2897 return NVPTXISD::TexUnifiedCubeArrayU32Float;
2898 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
2899 return NVPTXISD::TexUnifiedCubeArrayU32FloatLevel;
2900
2901 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
2902 return NVPTXISD::Tld4UnifiedR2DFloatFloat;
2903 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
2904 return NVPTXISD::Tld4UnifiedG2DFloatFloat;
2905 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
2906 return NVPTXISD::Tld4UnifiedB2DFloatFloat;
2907 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32:
2908 return NVPTXISD::Tld4UnifiedA2DFloatFloat;
2909 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
2910 return NVPTXISD::Tld4UnifiedR2DS64Float;
2911 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
2912 return NVPTXISD::Tld4UnifiedG2DS64Float;
2913 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
2914 return NVPTXISD::Tld4UnifiedB2DS64Float;
2915 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
2916 return NVPTXISD::Tld4UnifiedA2DS64Float;
2917 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
2918 return NVPTXISD::Tld4UnifiedR2DU64Float;
2919 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
2920 return NVPTXISD::Tld4UnifiedG2DU64Float;
2921 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
2922 return NVPTXISD::Tld4UnifiedB2DU64Float;
2923 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32:
2924 return NVPTXISD::Tld4UnifiedA2DU64Float;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002925 }
2926}
2927
2928static unsigned getOpcForSurfaceInstr(unsigned Intrinsic) {
2929 switch (Intrinsic) {
2930 default:
2931 return 0;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002932 case Intrinsic::nvvm_suld_1d_i8_clamp:
2933 return NVPTXISD::Suld1DI8Clamp;
2934 case Intrinsic::nvvm_suld_1d_i16_clamp:
2935 return NVPTXISD::Suld1DI16Clamp;
2936 case Intrinsic::nvvm_suld_1d_i32_clamp:
2937 return NVPTXISD::Suld1DI32Clamp;
2938 case Intrinsic::nvvm_suld_1d_i64_clamp:
2939 return NVPTXISD::Suld1DI64Clamp;
2940 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
2941 return NVPTXISD::Suld1DV2I8Clamp;
2942 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
2943 return NVPTXISD::Suld1DV2I16Clamp;
2944 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
2945 return NVPTXISD::Suld1DV2I32Clamp;
2946 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
2947 return NVPTXISD::Suld1DV2I64Clamp;
2948 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
2949 return NVPTXISD::Suld1DV4I8Clamp;
2950 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
2951 return NVPTXISD::Suld1DV4I16Clamp;
2952 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
2953 return NVPTXISD::Suld1DV4I32Clamp;
2954 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
2955 return NVPTXISD::Suld1DArrayI8Clamp;
2956 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
2957 return NVPTXISD::Suld1DArrayI16Clamp;
2958 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
2959 return NVPTXISD::Suld1DArrayI32Clamp;
2960 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
2961 return NVPTXISD::Suld1DArrayI64Clamp;
2962 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
2963 return NVPTXISD::Suld1DArrayV2I8Clamp;
2964 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
2965 return NVPTXISD::Suld1DArrayV2I16Clamp;
2966 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
2967 return NVPTXISD::Suld1DArrayV2I32Clamp;
2968 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
2969 return NVPTXISD::Suld1DArrayV2I64Clamp;
2970 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
2971 return NVPTXISD::Suld1DArrayV4I8Clamp;
2972 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
2973 return NVPTXISD::Suld1DArrayV4I16Clamp;
2974 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
2975 return NVPTXISD::Suld1DArrayV4I32Clamp;
2976 case Intrinsic::nvvm_suld_2d_i8_clamp:
2977 return NVPTXISD::Suld2DI8Clamp;
2978 case Intrinsic::nvvm_suld_2d_i16_clamp:
2979 return NVPTXISD::Suld2DI16Clamp;
2980 case Intrinsic::nvvm_suld_2d_i32_clamp:
2981 return NVPTXISD::Suld2DI32Clamp;
2982 case Intrinsic::nvvm_suld_2d_i64_clamp:
2983 return NVPTXISD::Suld2DI64Clamp;
2984 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
2985 return NVPTXISD::Suld2DV2I8Clamp;
2986 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
2987 return NVPTXISD::Suld2DV2I16Clamp;
2988 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
2989 return NVPTXISD::Suld2DV2I32Clamp;
2990 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
2991 return NVPTXISD::Suld2DV2I64Clamp;
2992 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
2993 return NVPTXISD::Suld2DV4I8Clamp;
2994 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
2995 return NVPTXISD::Suld2DV4I16Clamp;
2996 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
2997 return NVPTXISD::Suld2DV4I32Clamp;
2998 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
2999 return NVPTXISD::Suld2DArrayI8Clamp;
3000 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
3001 return NVPTXISD::Suld2DArrayI16Clamp;
3002 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
3003 return NVPTXISD::Suld2DArrayI32Clamp;
3004 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
3005 return NVPTXISD::Suld2DArrayI64Clamp;
3006 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
3007 return NVPTXISD::Suld2DArrayV2I8Clamp;
3008 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
3009 return NVPTXISD::Suld2DArrayV2I16Clamp;
3010 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
3011 return NVPTXISD::Suld2DArrayV2I32Clamp;
3012 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
3013 return NVPTXISD::Suld2DArrayV2I64Clamp;
3014 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
3015 return NVPTXISD::Suld2DArrayV4I8Clamp;
3016 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
3017 return NVPTXISD::Suld2DArrayV4I16Clamp;
3018 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
3019 return NVPTXISD::Suld2DArrayV4I32Clamp;
3020 case Intrinsic::nvvm_suld_3d_i8_clamp:
3021 return NVPTXISD::Suld3DI8Clamp;
3022 case Intrinsic::nvvm_suld_3d_i16_clamp:
3023 return NVPTXISD::Suld3DI16Clamp;
3024 case Intrinsic::nvvm_suld_3d_i32_clamp:
3025 return NVPTXISD::Suld3DI32Clamp;
3026 case Intrinsic::nvvm_suld_3d_i64_clamp:
3027 return NVPTXISD::Suld3DI64Clamp;
3028 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3029 return NVPTXISD::Suld3DV2I8Clamp;
3030 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3031 return NVPTXISD::Suld3DV2I16Clamp;
3032 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3033 return NVPTXISD::Suld3DV2I32Clamp;
3034 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3035 return NVPTXISD::Suld3DV2I64Clamp;
3036 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
3037 return NVPTXISD::Suld3DV4I8Clamp;
3038 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
3039 return NVPTXISD::Suld3DV4I16Clamp;
3040 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
3041 return NVPTXISD::Suld3DV4I32Clamp;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003042 case Intrinsic::nvvm_suld_1d_i8_trap:
3043 return NVPTXISD::Suld1DI8Trap;
3044 case Intrinsic::nvvm_suld_1d_i16_trap:
3045 return NVPTXISD::Suld1DI16Trap;
3046 case Intrinsic::nvvm_suld_1d_i32_trap:
3047 return NVPTXISD::Suld1DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003048 case Intrinsic::nvvm_suld_1d_i64_trap:
3049 return NVPTXISD::Suld1DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003050 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3051 return NVPTXISD::Suld1DV2I8Trap;
3052 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3053 return NVPTXISD::Suld1DV2I16Trap;
3054 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3055 return NVPTXISD::Suld1DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003056 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3057 return NVPTXISD::Suld1DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003058 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3059 return NVPTXISD::Suld1DV4I8Trap;
3060 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3061 return NVPTXISD::Suld1DV4I16Trap;
3062 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3063 return NVPTXISD::Suld1DV4I32Trap;
3064 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3065 return NVPTXISD::Suld1DArrayI8Trap;
3066 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3067 return NVPTXISD::Suld1DArrayI16Trap;
3068 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3069 return NVPTXISD::Suld1DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003070 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3071 return NVPTXISD::Suld1DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003072 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3073 return NVPTXISD::Suld1DArrayV2I8Trap;
3074 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3075 return NVPTXISD::Suld1DArrayV2I16Trap;
3076 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3077 return NVPTXISD::Suld1DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003078 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3079 return NVPTXISD::Suld1DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003080 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3081 return NVPTXISD::Suld1DArrayV4I8Trap;
3082 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3083 return NVPTXISD::Suld1DArrayV4I16Trap;
3084 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3085 return NVPTXISD::Suld1DArrayV4I32Trap;
3086 case Intrinsic::nvvm_suld_2d_i8_trap:
3087 return NVPTXISD::Suld2DI8Trap;
3088 case Intrinsic::nvvm_suld_2d_i16_trap:
3089 return NVPTXISD::Suld2DI16Trap;
3090 case Intrinsic::nvvm_suld_2d_i32_trap:
3091 return NVPTXISD::Suld2DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003092 case Intrinsic::nvvm_suld_2d_i64_trap:
3093 return NVPTXISD::Suld2DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003094 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3095 return NVPTXISD::Suld2DV2I8Trap;
3096 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3097 return NVPTXISD::Suld2DV2I16Trap;
3098 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3099 return NVPTXISD::Suld2DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003100 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3101 return NVPTXISD::Suld2DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003102 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3103 return NVPTXISD::Suld2DV4I8Trap;
3104 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3105 return NVPTXISD::Suld2DV4I16Trap;
3106 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3107 return NVPTXISD::Suld2DV4I32Trap;
3108 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3109 return NVPTXISD::Suld2DArrayI8Trap;
3110 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3111 return NVPTXISD::Suld2DArrayI16Trap;
3112 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3113 return NVPTXISD::Suld2DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003114 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3115 return NVPTXISD::Suld2DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003116 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3117 return NVPTXISD::Suld2DArrayV2I8Trap;
3118 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3119 return NVPTXISD::Suld2DArrayV2I16Trap;
3120 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3121 return NVPTXISD::Suld2DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003122 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3123 return NVPTXISD::Suld2DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003124 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3125 return NVPTXISD::Suld2DArrayV4I8Trap;
3126 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3127 return NVPTXISD::Suld2DArrayV4I16Trap;
3128 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3129 return NVPTXISD::Suld2DArrayV4I32Trap;
3130 case Intrinsic::nvvm_suld_3d_i8_trap:
3131 return NVPTXISD::Suld3DI8Trap;
3132 case Intrinsic::nvvm_suld_3d_i16_trap:
3133 return NVPTXISD::Suld3DI16Trap;
3134 case Intrinsic::nvvm_suld_3d_i32_trap:
3135 return NVPTXISD::Suld3DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003136 case Intrinsic::nvvm_suld_3d_i64_trap:
3137 return NVPTXISD::Suld3DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003138 case Intrinsic::nvvm_suld_3d_v2i8_trap:
3139 return NVPTXISD::Suld3DV2I8Trap;
3140 case Intrinsic::nvvm_suld_3d_v2i16_trap:
3141 return NVPTXISD::Suld3DV2I16Trap;
3142 case Intrinsic::nvvm_suld_3d_v2i32_trap:
3143 return NVPTXISD::Suld3DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003144 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3145 return NVPTXISD::Suld3DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003146 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3147 return NVPTXISD::Suld3DV4I8Trap;
3148 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3149 return NVPTXISD::Suld3DV4I16Trap;
3150 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3151 return NVPTXISD::Suld3DV4I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003152 case Intrinsic::nvvm_suld_1d_i8_zero:
3153 return NVPTXISD::Suld1DI8Zero;
3154 case Intrinsic::nvvm_suld_1d_i16_zero:
3155 return NVPTXISD::Suld1DI16Zero;
3156 case Intrinsic::nvvm_suld_1d_i32_zero:
3157 return NVPTXISD::Suld1DI32Zero;
3158 case Intrinsic::nvvm_suld_1d_i64_zero:
3159 return NVPTXISD::Suld1DI64Zero;
3160 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3161 return NVPTXISD::Suld1DV2I8Zero;
3162 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3163 return NVPTXISD::Suld1DV2I16Zero;
3164 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3165 return NVPTXISD::Suld1DV2I32Zero;
3166 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3167 return NVPTXISD::Suld1DV2I64Zero;
3168 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3169 return NVPTXISD::Suld1DV4I8Zero;
3170 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3171 return NVPTXISD::Suld1DV4I16Zero;
3172 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3173 return NVPTXISD::Suld1DV4I32Zero;
3174 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3175 return NVPTXISD::Suld1DArrayI8Zero;
3176 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3177 return NVPTXISD::Suld1DArrayI16Zero;
3178 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3179 return NVPTXISD::Suld1DArrayI32Zero;
3180 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3181 return NVPTXISD::Suld1DArrayI64Zero;
3182 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3183 return NVPTXISD::Suld1DArrayV2I8Zero;
3184 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3185 return NVPTXISD::Suld1DArrayV2I16Zero;
3186 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3187 return NVPTXISD::Suld1DArrayV2I32Zero;
3188 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3189 return NVPTXISD::Suld1DArrayV2I64Zero;
3190 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3191 return NVPTXISD::Suld1DArrayV4I8Zero;
3192 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3193 return NVPTXISD::Suld1DArrayV4I16Zero;
3194 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3195 return NVPTXISD::Suld1DArrayV4I32Zero;
3196 case Intrinsic::nvvm_suld_2d_i8_zero:
3197 return NVPTXISD::Suld2DI8Zero;
3198 case Intrinsic::nvvm_suld_2d_i16_zero:
3199 return NVPTXISD::Suld2DI16Zero;
3200 case Intrinsic::nvvm_suld_2d_i32_zero:
3201 return NVPTXISD::Suld2DI32Zero;
3202 case Intrinsic::nvvm_suld_2d_i64_zero:
3203 return NVPTXISD::Suld2DI64Zero;
3204 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3205 return NVPTXISD::Suld2DV2I8Zero;
3206 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3207 return NVPTXISD::Suld2DV2I16Zero;
3208 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3209 return NVPTXISD::Suld2DV2I32Zero;
3210 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3211 return NVPTXISD::Suld2DV2I64Zero;
3212 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3213 return NVPTXISD::Suld2DV4I8Zero;
3214 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3215 return NVPTXISD::Suld2DV4I16Zero;
3216 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3217 return NVPTXISD::Suld2DV4I32Zero;
3218 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3219 return NVPTXISD::Suld2DArrayI8Zero;
3220 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3221 return NVPTXISD::Suld2DArrayI16Zero;
3222 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3223 return NVPTXISD::Suld2DArrayI32Zero;
3224 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3225 return NVPTXISD::Suld2DArrayI64Zero;
3226 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3227 return NVPTXISD::Suld2DArrayV2I8Zero;
3228 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3229 return NVPTXISD::Suld2DArrayV2I16Zero;
3230 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3231 return NVPTXISD::Suld2DArrayV2I32Zero;
3232 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3233 return NVPTXISD::Suld2DArrayV2I64Zero;
3234 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3235 return NVPTXISD::Suld2DArrayV4I8Zero;
3236 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3237 return NVPTXISD::Suld2DArrayV4I16Zero;
3238 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3239 return NVPTXISD::Suld2DArrayV4I32Zero;
3240 case Intrinsic::nvvm_suld_3d_i8_zero:
3241 return NVPTXISD::Suld3DI8Zero;
3242 case Intrinsic::nvvm_suld_3d_i16_zero:
3243 return NVPTXISD::Suld3DI16Zero;
3244 case Intrinsic::nvvm_suld_3d_i32_zero:
3245 return NVPTXISD::Suld3DI32Zero;
3246 case Intrinsic::nvvm_suld_3d_i64_zero:
3247 return NVPTXISD::Suld3DI64Zero;
3248 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3249 return NVPTXISD::Suld3DV2I8Zero;
3250 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3251 return NVPTXISD::Suld3DV2I16Zero;
3252 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3253 return NVPTXISD::Suld3DV2I32Zero;
3254 case Intrinsic::nvvm_suld_3d_v2i64_zero:
3255 return NVPTXISD::Suld3DV2I64Zero;
3256 case Intrinsic::nvvm_suld_3d_v4i8_zero:
3257 return NVPTXISD::Suld3DV4I8Zero;
3258 case Intrinsic::nvvm_suld_3d_v4i16_zero:
3259 return NVPTXISD::Suld3DV4I16Zero;
3260 case Intrinsic::nvvm_suld_3d_v4i32_zero:
3261 return NVPTXISD::Suld3DV4I32Zero;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003262 }
3263}
3264
Justin Holewinskiae556d32012-05-04 20:18:50 +00003265// llvm.ptx.memcpy.const and llvm.ptx.memmove.const need to be modeled as
3266// TgtMemIntrinsic
3267// because we need the information that is only available in the "Value" type
3268// of destination
3269// pointer. In particular, the address space information.
Justin Holewinski0497ab12013-03-30 14:29:21 +00003270bool NVPTXTargetLowering::getTgtMemIntrinsic(
3271 IntrinsicInfo &Info, const CallInst &I, unsigned Intrinsic) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003272 switch (Intrinsic) {
3273 default:
3274 return false;
3275
3276 case Intrinsic::nvvm_atomic_load_add_f32:
Justin Holewinskiae556d32012-05-04 20:18:50 +00003277 case Intrinsic::nvvm_atomic_load_inc_32:
3278 case Intrinsic::nvvm_atomic_load_dec_32:
Artem Belevich3e121152016-09-28 17:25:38 +00003279
3280 case Intrinsic::nvvm_atomic_add_gen_f_cta:
3281 case Intrinsic::nvvm_atomic_add_gen_f_sys:
3282 case Intrinsic::nvvm_atomic_add_gen_i_cta:
3283 case Intrinsic::nvvm_atomic_add_gen_i_sys:
3284 case Intrinsic::nvvm_atomic_and_gen_i_cta:
3285 case Intrinsic::nvvm_atomic_and_gen_i_sys:
3286 case Intrinsic::nvvm_atomic_cas_gen_i_cta:
3287 case Intrinsic::nvvm_atomic_cas_gen_i_sys:
3288 case Intrinsic::nvvm_atomic_dec_gen_i_cta:
3289 case Intrinsic::nvvm_atomic_dec_gen_i_sys:
3290 case Intrinsic::nvvm_atomic_inc_gen_i_cta:
3291 case Intrinsic::nvvm_atomic_inc_gen_i_sys:
3292 case Intrinsic::nvvm_atomic_max_gen_i_cta:
3293 case Intrinsic::nvvm_atomic_max_gen_i_sys:
3294 case Intrinsic::nvvm_atomic_min_gen_i_cta:
3295 case Intrinsic::nvvm_atomic_min_gen_i_sys:
3296 case Intrinsic::nvvm_atomic_or_gen_i_cta:
3297 case Intrinsic::nvvm_atomic_or_gen_i_sys:
3298 case Intrinsic::nvvm_atomic_exch_gen_i_cta:
3299 case Intrinsic::nvvm_atomic_exch_gen_i_sys:
3300 case Intrinsic::nvvm_atomic_xor_gen_i_cta:
3301 case Intrinsic::nvvm_atomic_xor_gen_i_sys: {
3302 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00003303 Info.opc = ISD::INTRINSIC_W_CHAIN;
Artem Belevich3e121152016-09-28 17:25:38 +00003304 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00003305 Info.ptrVal = I.getArgOperand(0);
3306 Info.offset = 0;
3307 Info.vol = 0;
3308 Info.readMem = true;
3309 Info.writeMem = true;
3310 Info.align = 0;
3311 return true;
Artem Belevich3e121152016-09-28 17:25:38 +00003312 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003313
3314 case Intrinsic::nvvm_ldu_global_i:
3315 case Intrinsic::nvvm_ldu_global_f:
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003316 case Intrinsic::nvvm_ldu_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003317 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00003318 Info.opc = ISD::INTRINSIC_W_CHAIN;
3319 if (Intrinsic == Intrinsic::nvvm_ldu_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003320 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003321 else if(Intrinsic == Intrinsic::nvvm_ldu_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003322 Info.memVT = getPointerTy(DL);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003323 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003324 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00003325 Info.ptrVal = I.getArgOperand(0);
3326 Info.offset = 0;
3327 Info.vol = 0;
3328 Info.readMem = true;
3329 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003330 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003331
Justin Holewinskiae556d32012-05-04 20:18:50 +00003332 return true;
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003333 }
3334 case Intrinsic::nvvm_ldg_global_i:
3335 case Intrinsic::nvvm_ldg_global_f:
3336 case Intrinsic::nvvm_ldg_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003337 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003338
3339 Info.opc = ISD::INTRINSIC_W_CHAIN;
3340 if (Intrinsic == Intrinsic::nvvm_ldg_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003341 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003342 else if(Intrinsic == Intrinsic::nvvm_ldg_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003343 Info.memVT = getPointerTy(DL);
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003344 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003345 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003346 Info.ptrVal = I.getArgOperand(0);
3347 Info.offset = 0;
3348 Info.vol = 0;
3349 Info.readMem = true;
3350 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003351 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003352
3353 return true;
3354 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003355
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003356 case Intrinsic::nvvm_tex_1d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003357 case Intrinsic::nvvm_tex_1d_v4f32_f32:
3358 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
3359 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003360 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003361 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
3362 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
3363 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003364 case Intrinsic::nvvm_tex_2d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003365 case Intrinsic::nvvm_tex_2d_v4f32_f32:
3366 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
3367 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003368 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003369 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
3370 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
3371 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003372 case Intrinsic::nvvm_tex_3d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003373 case Intrinsic::nvvm_tex_3d_v4f32_f32:
3374 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003375 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
3376 case Intrinsic::nvvm_tex_cube_v4f32_f32:
3377 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
3378 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
3379 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
3380 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
3381 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
3382 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
3383 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
3384 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
3385 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
3386 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
3387 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
3388 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
3389 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
3390 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
3391 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
3392 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
3393 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
3394 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
3395 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
3396 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
3397 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
3398 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
3399 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
3400 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
3401 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
3402 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
3403 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
3404 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
3405 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
3406 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
3407 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
3408 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
3409 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
3410 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
3411 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003412 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003413 Info.memVT = MVT::v4f32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003414 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003415 Info.offset = 0;
3416 Info.vol = 0;
3417 Info.readMem = true;
3418 Info.writeMem = false;
3419 Info.align = 16;
3420 return true;
3421 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003422 case Intrinsic::nvvm_tex_1d_v4s32_s32:
3423 case Intrinsic::nvvm_tex_1d_v4s32_f32:
3424 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
3425 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
3426 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
3427 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
3428 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
3429 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
3430 case Intrinsic::nvvm_tex_2d_v4s32_s32:
3431 case Intrinsic::nvvm_tex_2d_v4s32_f32:
3432 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
3433 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
3434 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
3435 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
3436 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
3437 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
3438 case Intrinsic::nvvm_tex_3d_v4s32_s32:
3439 case Intrinsic::nvvm_tex_3d_v4s32_f32:
3440 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
3441 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
3442 case Intrinsic::nvvm_tex_cube_v4s32_f32:
3443 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
3444 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
3445 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
3446 case Intrinsic::nvvm_tex_cube_v4u32_f32:
3447 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
3448 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
3449 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
3450 case Intrinsic::nvvm_tex_1d_v4u32_s32:
3451 case Intrinsic::nvvm_tex_1d_v4u32_f32:
3452 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
3453 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
3454 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
3455 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
3456 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
3457 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
3458 case Intrinsic::nvvm_tex_2d_v4u32_s32:
3459 case Intrinsic::nvvm_tex_2d_v4u32_f32:
3460 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
3461 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
3462 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
3463 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
3464 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
3465 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
3466 case Intrinsic::nvvm_tex_3d_v4u32_s32:
3467 case Intrinsic::nvvm_tex_3d_v4u32_f32:
3468 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
3469 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
3470 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
3471 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
3472 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
3473 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
3474 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
3475 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
3476 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
3477 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
3478 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
3479 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
3480 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
3481 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
3482 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
3483 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
3484 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
3485 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
3486 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
3487 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
3488 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
3489 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
3490 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
3491 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
3492 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
3493 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
3494 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
3495 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
3496 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
3497 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
3498 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
3499 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
3500 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
3501 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
3502 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
3503 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
3504 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
3505 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
3506 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
3507 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
3508 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
3509 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
3510 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
3511 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
3512 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
3513 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
3514 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
3515 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
3516 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
3517 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
3518 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
3519 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
3520 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
3521 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
3522 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
3523 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
3524 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
3525 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
3526 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
3527 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
3528 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
3529 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
3530 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
3531 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
3532 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
3533 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003534 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003535 Info.memVT = MVT::v4i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003536 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003537 Info.offset = 0;
3538 Info.vol = 0;
3539 Info.readMem = true;
3540 Info.writeMem = false;
3541 Info.align = 16;
3542 return true;
3543 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003544 case Intrinsic::nvvm_suld_1d_i8_clamp:
3545 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
3546 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
3547 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
3548 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
3549 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
3550 case Intrinsic::nvvm_suld_2d_i8_clamp:
3551 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
3552 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
3553 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
3554 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
3555 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
3556 case Intrinsic::nvvm_suld_3d_i8_clamp:
3557 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3558 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003559 case Intrinsic::nvvm_suld_1d_i8_trap:
3560 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3561 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3562 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3563 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3564 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3565 case Intrinsic::nvvm_suld_2d_i8_trap:
3566 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3567 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3568 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3569 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3570 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3571 case Intrinsic::nvvm_suld_3d_i8_trap:
3572 case Intrinsic::nvvm_suld_3d_v2i8_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003573 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3574 case Intrinsic::nvvm_suld_1d_i8_zero:
3575 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3576 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3577 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3578 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3579 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3580 case Intrinsic::nvvm_suld_2d_i8_zero:
3581 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3582 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3583 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3584 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3585 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3586 case Intrinsic::nvvm_suld_3d_i8_zero:
3587 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3588 case Intrinsic::nvvm_suld_3d_v4i8_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003589 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3590 Info.memVT = MVT::i8;
Craig Topper062a2ba2014-04-25 05:30:21 +00003591 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003592 Info.offset = 0;
3593 Info.vol = 0;
3594 Info.readMem = true;
3595 Info.writeMem = false;
3596 Info.align = 16;
3597 return true;
3598 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003599 case Intrinsic::nvvm_suld_1d_i16_clamp:
3600 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
3601 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
3602 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
3603 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
3604 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
3605 case Intrinsic::nvvm_suld_2d_i16_clamp:
3606 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
3607 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
3608 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
3609 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
3610 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
3611 case Intrinsic::nvvm_suld_3d_i16_clamp:
3612 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3613 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003614 case Intrinsic::nvvm_suld_1d_i16_trap:
3615 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3616 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3617 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3618 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3619 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3620 case Intrinsic::nvvm_suld_2d_i16_trap:
3621 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3622 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3623 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3624 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3625 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3626 case Intrinsic::nvvm_suld_3d_i16_trap:
3627 case Intrinsic::nvvm_suld_3d_v2i16_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003628 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3629 case Intrinsic::nvvm_suld_1d_i16_zero:
3630 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3631 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3632 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3633 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3634 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3635 case Intrinsic::nvvm_suld_2d_i16_zero:
3636 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3637 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3638 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3639 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3640 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3641 case Intrinsic::nvvm_suld_3d_i16_zero:
3642 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3643 case Intrinsic::nvvm_suld_3d_v4i16_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003644 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3645 Info.memVT = MVT::i16;
Craig Topper062a2ba2014-04-25 05:30:21 +00003646 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003647 Info.offset = 0;
3648 Info.vol = 0;
3649 Info.readMem = true;
3650 Info.writeMem = false;
3651 Info.align = 16;
3652 return true;
3653 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003654 case Intrinsic::nvvm_suld_1d_i32_clamp:
3655 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
3656 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
3657 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
3658 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
3659 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
3660 case Intrinsic::nvvm_suld_2d_i32_clamp:
3661 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
3662 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
3663 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
3664 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
3665 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
3666 case Intrinsic::nvvm_suld_3d_i32_clamp:
3667 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3668 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003669 case Intrinsic::nvvm_suld_1d_i32_trap:
3670 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3671 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3672 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3673 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3674 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3675 case Intrinsic::nvvm_suld_2d_i32_trap:
3676 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3677 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3678 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3679 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3680 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3681 case Intrinsic::nvvm_suld_3d_i32_trap:
3682 case Intrinsic::nvvm_suld_3d_v2i32_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003683 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3684 case Intrinsic::nvvm_suld_1d_i32_zero:
3685 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3686 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3687 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3688 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3689 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3690 case Intrinsic::nvvm_suld_2d_i32_zero:
3691 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3692 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3693 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3694 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3695 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3696 case Intrinsic::nvvm_suld_3d_i32_zero:
3697 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3698 case Intrinsic::nvvm_suld_3d_v4i32_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003699 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3700 Info.memVT = MVT::i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003701 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003702 Info.offset = 0;
3703 Info.vol = 0;
3704 Info.readMem = true;
3705 Info.writeMem = false;
3706 Info.align = 16;
3707 return true;
3708 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003709 case Intrinsic::nvvm_suld_1d_i64_clamp:
3710 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
3711 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
3712 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
3713 case Intrinsic::nvvm_suld_2d_i64_clamp:
3714 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
3715 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
3716 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
3717 case Intrinsic::nvvm_suld_3d_i64_clamp:
3718 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3719 case Intrinsic::nvvm_suld_1d_i64_trap:
3720 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3721 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3722 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3723 case Intrinsic::nvvm_suld_2d_i64_trap:
3724 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3725 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3726 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3727 case Intrinsic::nvvm_suld_3d_i64_trap:
3728 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3729 case Intrinsic::nvvm_suld_1d_i64_zero:
3730 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3731 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3732 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3733 case Intrinsic::nvvm_suld_2d_i64_zero:
3734 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3735 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3736 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3737 case Intrinsic::nvvm_suld_3d_i64_zero:
3738 case Intrinsic::nvvm_suld_3d_v2i64_zero: {
3739 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3740 Info.memVT = MVT::i64;
3741 Info.ptrVal = nullptr;
3742 Info.offset = 0;
3743 Info.vol = 0;
3744 Info.readMem = true;
3745 Info.writeMem = false;
3746 Info.align = 16;
3747 return true;
3748 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003749 }
3750 return false;
3751}
3752
3753/// isLegalAddressingMode - Return true if the addressing mode represented
3754/// by AM is legal for this target, for a load/store of the specified type.
3755/// Used to guide target specific optimizations, like loop strength reduction
3756/// (LoopStrengthReduce.cpp) and memory optimization for address mode
3757/// (CodeGenPrepare.cpp)
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00003758bool NVPTXTargetLowering::isLegalAddressingMode(const DataLayout &DL,
3759 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00003760 unsigned AS) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003761
3762 // AddrMode - This represents an addressing mode of:
3763 // BaseGV + BaseOffs + BaseReg + Scale*ScaleReg
3764 //
3765 // The legal address modes are
3766 // - [avar]
3767 // - [areg]
3768 // - [areg+immoff]
3769 // - [immAddr]
3770
3771 if (AM.BaseGV) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00003772 return !AM.BaseOffs && !AM.HasBaseReg && !AM.Scale;
Justin Holewinskiae556d32012-05-04 20:18:50 +00003773 }
3774
3775 switch (AM.Scale) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00003776 case 0: // "r", "r+i" or "i" is allowed
Justin Holewinskiae556d32012-05-04 20:18:50 +00003777 break;
3778 case 1:
Justin Holewinski0497ab12013-03-30 14:29:21 +00003779 if (AM.HasBaseReg) // "r+r+i" or "r+r" is not allowed.
Justin Holewinskiae556d32012-05-04 20:18:50 +00003780 return false;
3781 // Otherwise we have r+i.
3782 break;
3783 default:
3784 // No scale > 1 is allowed
3785 return false;
3786 }
3787 return true;
3788}
3789
3790//===----------------------------------------------------------------------===//
3791// NVPTX Inline Assembly Support
3792//===----------------------------------------------------------------------===//
3793
3794/// getConstraintType - Given a constraint letter, return the type of
3795/// constraint it is for this target.
3796NVPTXTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003797NVPTXTargetLowering::getConstraintType(StringRef Constraint) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003798 if (Constraint.size() == 1) {
3799 switch (Constraint[0]) {
3800 default:
3801 break;
Justin Holewinski2739c012014-06-27 18:36:06 +00003802 case 'b':
Justin Holewinskiae556d32012-05-04 20:18:50 +00003803 case 'r':
3804 case 'h':
3805 case 'c':
3806 case 'l':
3807 case 'f':
3808 case 'd':
3809 case '0':
3810 case 'N':
3811 return C_RegisterClass;
3812 }
3813 }
3814 return TargetLowering::getConstraintType(Constraint);
3815}
3816
Justin Holewinski0497ab12013-03-30 14:29:21 +00003817std::pair<unsigned, const TargetRegisterClass *>
Eric Christopher11e4df72015-02-26 22:38:43 +00003818NVPTXTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003819 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003820 MVT VT) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003821 if (Constraint.size() == 1) {
3822 switch (Constraint[0]) {
Justin Holewinski2739c012014-06-27 18:36:06 +00003823 case 'b':
3824 return std::make_pair(0U, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003825 case 'c':
Justin Holewinskif8f70912013-06-28 17:57:59 +00003826 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003827 case 'h':
3828 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
3829 case 'r':
3830 return std::make_pair(0U, &NVPTX::Int32RegsRegClass);
3831 case 'l':
3832 case 'N':
3833 return std::make_pair(0U, &NVPTX::Int64RegsRegClass);
3834 case 'f':
3835 return std::make_pair(0U, &NVPTX::Float32RegsRegClass);
3836 case 'd':
3837 return std::make_pair(0U, &NVPTX::Float64RegsRegClass);
3838 }
3839 }
Eric Christopher11e4df72015-02-26 22:38:43 +00003840 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003841}
3842
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003843//===----------------------------------------------------------------------===//
3844// NVPTX DAG Combining
3845//===----------------------------------------------------------------------===//
3846
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003847bool NVPTXTargetLowering::allowFMA(MachineFunction &MF,
3848 CodeGenOpt::Level OptLevel) const {
3849 const Function *F = MF.getFunction();
3850 const TargetOptions &TO = MF.getTarget().Options;
3851
3852 // Always honor command-line argument
3853 if (FMAContractLevelOpt.getNumOccurrences() > 0) {
3854 return FMAContractLevelOpt > 0;
3855 } else if (OptLevel == 0) {
3856 // Do not contract if we're not optimizing the code
3857 return false;
3858 } else if (TO.AllowFPOpFusion == FPOpFusion::Fast || TO.UnsafeFPMath) {
3859 // Honor TargetOptions flags that explicitly say fusion is okay
3860 return true;
3861 } else if (F->hasFnAttribute("unsafe-fp-math")) {
3862 // Check for unsafe-fp-math=true coming from Clang
3863 Attribute Attr = F->getFnAttribute("unsafe-fp-math");
3864 StringRef Val = Attr.getValueAsString();
3865 if (Val == "true")
3866 return true;
3867 }
3868
3869 // We did not have a clear indication that fusion is allowed, so assume not
3870 return false;
3871}
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003872
3873/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
3874/// operands N0 and N1. This is a helper for PerformADDCombine that is
3875/// called with the default operands, and if that fails, with commuted
3876/// operands.
3877static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
3878 TargetLowering::DAGCombinerInfo &DCI,
3879 const NVPTXSubtarget &Subtarget,
3880 CodeGenOpt::Level OptLevel) {
3881 SelectionDAG &DAG = DCI.DAG;
3882 // Skip non-integer, non-scalar case
3883 EVT VT=N0.getValueType();
3884 if (VT.isVector())
3885 return SDValue();
3886
3887 // fold (add (mul a, b), c) -> (mad a, b, c)
3888 //
3889 if (N0.getOpcode() == ISD::MUL) {
3890 assert (VT.isInteger());
3891 // For integer:
3892 // Since integer multiply-add costs the same as integer multiply
3893 // but is more costly than integer add, do the fusion only when
3894 // the mul is only used in the add.
3895 if (OptLevel==CodeGenOpt::None || VT != MVT::i32 ||
3896 !N0.getNode()->hasOneUse())
3897 return SDValue();
3898
3899 // Do the folding
3900 return DAG.getNode(NVPTXISD::IMAD, SDLoc(N), VT,
3901 N0.getOperand(0), N0.getOperand(1), N1);
3902 }
3903 else if (N0.getOpcode() == ISD::FMUL) {
3904 if (VT == MVT::f32 || VT == MVT::f64) {
Aaron Ballman53201af2014-07-31 12:55:49 +00003905 const auto *TLI = static_cast<const NVPTXTargetLowering *>(
3906 &DAG.getTargetLoweringInfo());
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003907 if (!TLI->allowFMA(DAG.getMachineFunction(), OptLevel))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003908 return SDValue();
3909
3910 // For floating point:
3911 // Do the fusion only when the mul has less than 5 uses and all
3912 // are add.
3913 // The heuristic is that if a use is not an add, then that use
3914 // cannot be fused into fma, therefore mul is still needed anyway.
3915 // If there are more than 4 uses, even if they are all add, fusing
3916 // them will increase register pressue.
3917 //
3918 int numUses = 0;
3919 int nonAddCount = 0;
3920 for (SDNode::use_iterator UI = N0.getNode()->use_begin(),
3921 UE = N0.getNode()->use_end();
3922 UI != UE; ++UI) {
3923 numUses++;
3924 SDNode *User = *UI;
3925 if (User->getOpcode() != ISD::FADD)
3926 ++nonAddCount;
3927 }
3928 if (numUses >= 5)
3929 return SDValue();
3930 if (nonAddCount) {
3931 int orderNo = N->getIROrder();
3932 int orderNo2 = N0.getNode()->getIROrder();
3933 // simple heuristics here for considering potential register
3934 // pressure, the logics here is that the differnce are used
3935 // to measure the distance between def and use, the longer distance
3936 // more likely cause register pressure.
3937 if (orderNo - orderNo2 < 500)
3938 return SDValue();
3939
3940 // Now, check if at least one of the FMUL's operands is live beyond the node N,
3941 // which guarantees that the FMA will not increase register pressure at node N.
3942 bool opIsLive = false;
3943 const SDNode *left = N0.getOperand(0).getNode();
3944 const SDNode *right = N0.getOperand(1).getNode();
3945
Benjamin Kramer619c4e52015-04-10 11:24:51 +00003946 if (isa<ConstantSDNode>(left) || isa<ConstantSDNode>(right))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003947 opIsLive = true;
3948
3949 if (!opIsLive)
3950 for (SDNode::use_iterator UI = left->use_begin(), UE = left->use_end(); UI != UE; ++UI) {
3951 SDNode *User = *UI;
3952 int orderNo3 = User->getIROrder();
3953 if (orderNo3 > orderNo) {
3954 opIsLive = true;
3955 break;
3956 }
3957 }
3958
3959 if (!opIsLive)
3960 for (SDNode::use_iterator UI = right->use_begin(), UE = right->use_end(); UI != UE; ++UI) {
3961 SDNode *User = *UI;
3962 int orderNo3 = User->getIROrder();
3963 if (orderNo3 > orderNo) {
3964 opIsLive = true;
3965 break;
3966 }
3967 }
3968
3969 if (!opIsLive)
3970 return SDValue();
3971 }
3972
3973 return DAG.getNode(ISD::FMA, SDLoc(N), VT,
3974 N0.getOperand(0), N0.getOperand(1), N1);
3975 }
3976 }
3977
3978 return SDValue();
3979}
3980
3981/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3982///
3983static SDValue PerformADDCombine(SDNode *N,
3984 TargetLowering::DAGCombinerInfo &DCI,
3985 const NVPTXSubtarget &Subtarget,
3986 CodeGenOpt::Level OptLevel) {
3987 SDValue N0 = N->getOperand(0);
3988 SDValue N1 = N->getOperand(1);
3989
3990 // First try with the default operand order.
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00003991 if (SDValue Result =
3992 PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget, OptLevel))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003993 return Result;
3994
3995 // If that didn't work, try again with the operands commuted.
3996 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget, OptLevel);
3997}
3998
3999static SDValue PerformANDCombine(SDNode *N,
4000 TargetLowering::DAGCombinerInfo &DCI) {
4001 // The type legalizer turns a vector load of i8 values into a zextload to i16
4002 // registers, optionally ANY_EXTENDs it (if target type is integer),
4003 // and ANDs off the high 8 bits. Since we turn this load into a
4004 // target-specific DAG node, the DAG combiner fails to eliminate these AND
4005 // nodes. Do that here.
4006 SDValue Val = N->getOperand(0);
4007 SDValue Mask = N->getOperand(1);
4008
4009 if (isa<ConstantSDNode>(Val)) {
4010 std::swap(Val, Mask);
4011 }
4012
4013 SDValue AExt;
4014 // Generally, we will see zextload -> IMOV16rr -> ANY_EXTEND -> and
4015 if (Val.getOpcode() == ISD::ANY_EXTEND) {
4016 AExt = Val;
4017 Val = Val->getOperand(0);
4018 }
4019
4020 if (Val->isMachineOpcode() && Val->getMachineOpcode() == NVPTX::IMOV16rr) {
4021 Val = Val->getOperand(0);
4022 }
4023
4024 if (Val->getOpcode() == NVPTXISD::LoadV2 ||
4025 Val->getOpcode() == NVPTXISD::LoadV4) {
4026 ConstantSDNode *MaskCnst = dyn_cast<ConstantSDNode>(Mask);
4027 if (!MaskCnst) {
4028 // Not an AND with a constant
4029 return SDValue();
4030 }
4031
4032 uint64_t MaskVal = MaskCnst->getZExtValue();
4033 if (MaskVal != 0xff) {
4034 // Not an AND that chops off top 8 bits
4035 return SDValue();
4036 }
4037
4038 MemSDNode *Mem = dyn_cast<MemSDNode>(Val);
4039 if (!Mem) {
4040 // Not a MemSDNode?!?
4041 return SDValue();
4042 }
4043
4044 EVT MemVT = Mem->getMemoryVT();
4045 if (MemVT != MVT::v2i8 && MemVT != MVT::v4i8) {
4046 // We only handle the i8 case
4047 return SDValue();
4048 }
4049
4050 unsigned ExtType =
4051 cast<ConstantSDNode>(Val->getOperand(Val->getNumOperands()-1))->
4052 getZExtValue();
4053 if (ExtType == ISD::SEXTLOAD) {
4054 // If for some reason the load is a sextload, the and is needed to zero
4055 // out the high 8 bits
4056 return SDValue();
4057 }
4058
4059 bool AddTo = false;
4060 if (AExt.getNode() != 0) {
4061 // Re-insert the ext as a zext.
4062 Val = DCI.DAG.getNode(ISD::ZERO_EXTEND, SDLoc(N),
4063 AExt.getValueType(), Val);
4064 AddTo = true;
4065 }
4066
4067 // If we get here, the AND is unnecessary. Just replace it with the load
4068 DCI.CombineTo(N, Val, AddTo);
4069 }
4070
4071 return SDValue();
4072}
4073
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +00004074static SDValue PerformSELECTCombine(SDNode *N,
4075 TargetLowering::DAGCombinerInfo &DCI) {
4076 // Currently this detects patterns for integer min and max and
4077 // lowers them to PTX-specific intrinsics that enable hardware
4078 // support.
4079
4080 const SDValue Cond = N->getOperand(0);
4081 if (Cond.getOpcode() != ISD::SETCC) return SDValue();
4082
4083 const SDValue LHS = Cond.getOperand(0);
4084 const SDValue RHS = Cond.getOperand(1);
4085 const SDValue True = N->getOperand(1);
4086 const SDValue False = N->getOperand(2);
4087 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
4088 return SDValue();
4089
4090 const EVT VT = N->getValueType(0);
4091 if (VT != MVT::i32 && VT != MVT::i64) return SDValue();
4092
4093 const ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
4094 SDValue Larger; // The larger of LHS and RHS when condition is true.
4095 switch (CC) {
4096 case ISD::SETULT:
4097 case ISD::SETULE:
4098 case ISD::SETLT:
4099 case ISD::SETLE:
4100 Larger = RHS;
4101 break;
4102
4103 case ISD::SETGT:
4104 case ISD::SETGE:
4105 case ISD::SETUGT:
4106 case ISD::SETUGE:
4107 Larger = LHS;
4108 break;
4109
4110 default:
4111 return SDValue();
4112 }
4113 const bool IsMax = (Larger == True);
4114 const bool IsSigned = ISD::isSignedIntSetCC(CC);
4115
4116 unsigned IntrinsicId;
4117 if (VT == MVT::i32) {
4118 if (IsSigned)
4119 IntrinsicId = IsMax ? Intrinsic::nvvm_max_i : Intrinsic::nvvm_min_i;
4120 else
4121 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ui : Intrinsic::nvvm_min_ui;
4122 } else {
4123 assert(VT == MVT::i64);
4124 if (IsSigned)
4125 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ll : Intrinsic::nvvm_min_ll;
4126 else
4127 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ull : Intrinsic::nvvm_min_ull;
4128 }
4129
4130 SDLoc DL(N);
4131 return DCI.DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
4132 DCI.DAG.getConstant(IntrinsicId, DL, VT), LHS, RHS);
4133}
4134
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004135enum OperandSignedness {
4136 Signed = 0,
4137 Unsigned,
4138 Unknown
4139};
4140
4141/// IsMulWideOperandDemotable - Checks if the provided DAG node is an operand
4142/// that can be demoted to \p OptSize bits without loss of information. The
4143/// signedness of the operand, if determinable, is placed in \p S.
4144static bool IsMulWideOperandDemotable(SDValue Op,
4145 unsigned OptSize,
4146 OperandSignedness &S) {
4147 S = Unknown;
4148
4149 if (Op.getOpcode() == ISD::SIGN_EXTEND ||
4150 Op.getOpcode() == ISD::SIGN_EXTEND_INREG) {
4151 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004152 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004153 S = Signed;
4154 return true;
4155 }
4156 } else if (Op.getOpcode() == ISD::ZERO_EXTEND) {
4157 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004158 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004159 S = Unsigned;
4160 return true;
4161 }
4162 }
4163
4164 return false;
4165}
4166
4167/// AreMulWideOperandsDemotable - Checks if the given LHS and RHS operands can
4168/// be demoted to \p OptSize bits without loss of information. If the operands
4169/// contain a constant, it should appear as the RHS operand. The signedness of
4170/// the operands is placed in \p IsSigned.
4171static bool AreMulWideOperandsDemotable(SDValue LHS, SDValue RHS,
4172 unsigned OptSize,
4173 bool &IsSigned) {
4174
4175 OperandSignedness LHSSign;
4176
4177 // The LHS operand must be a demotable op
4178 if (!IsMulWideOperandDemotable(LHS, OptSize, LHSSign))
4179 return false;
4180
4181 // We should have been able to determine the signedness from the LHS
4182 if (LHSSign == Unknown)
4183 return false;
4184
4185 IsSigned = (LHSSign == Signed);
4186
4187 // The RHS can be a demotable op or a constant
4188 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(RHS)) {
Benjamin Kramer46e38f32016-06-08 10:01:20 +00004189 const APInt &Val = CI->getAPIntValue();
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004190 if (LHSSign == Unsigned) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004191 return Val.isIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004192 } else {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004193 return Val.isSignedIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004194 }
4195 } else {
4196 OperandSignedness RHSSign;
4197 if (!IsMulWideOperandDemotable(RHS, OptSize, RHSSign))
4198 return false;
4199
Jingyue Wu4be014a2015-07-31 05:09:47 +00004200 return LHSSign == RHSSign;
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004201 }
4202}
4203
4204/// TryMULWIDECombine - Attempt to replace a multiply of M bits with a multiply
4205/// of M/2 bits that produces an M-bit result (i.e. mul.wide). This transform
4206/// works on both multiply DAG nodes and SHL DAG nodes with a constant shift
4207/// amount.
4208static SDValue TryMULWIDECombine(SDNode *N,
4209 TargetLowering::DAGCombinerInfo &DCI) {
4210 EVT MulType = N->getValueType(0);
4211 if (MulType != MVT::i32 && MulType != MVT::i64) {
4212 return SDValue();
4213 }
4214
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004215 SDLoc DL(N);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004216 unsigned OptSize = MulType.getSizeInBits() >> 1;
4217 SDValue LHS = N->getOperand(0);
4218 SDValue RHS = N->getOperand(1);
4219
4220 // Canonicalize the multiply so the constant (if any) is on the right
4221 if (N->getOpcode() == ISD::MUL) {
4222 if (isa<ConstantSDNode>(LHS)) {
4223 std::swap(LHS, RHS);
4224 }
4225 }
4226
4227 // If we have a SHL, determine the actual multiply amount
4228 if (N->getOpcode() == ISD::SHL) {
4229 ConstantSDNode *ShlRHS = dyn_cast<ConstantSDNode>(RHS);
4230 if (!ShlRHS) {
4231 return SDValue();
4232 }
4233
4234 APInt ShiftAmt = ShlRHS->getAPIntValue();
4235 unsigned BitWidth = MulType.getSizeInBits();
4236 if (ShiftAmt.sge(0) && ShiftAmt.slt(BitWidth)) {
4237 APInt MulVal = APInt(BitWidth, 1) << ShiftAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004238 RHS = DCI.DAG.getConstant(MulVal, DL, MulType);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004239 } else {
4240 return SDValue();
4241 }
4242 }
4243
4244 bool Signed;
4245 // Verify that our operands are demotable
4246 if (!AreMulWideOperandsDemotable(LHS, RHS, OptSize, Signed)) {
4247 return SDValue();
4248 }
4249
4250 EVT DemotedVT;
4251 if (MulType == MVT::i32) {
4252 DemotedVT = MVT::i16;
4253 } else {
4254 DemotedVT = MVT::i32;
4255 }
4256
4257 // Truncate the operands to the correct size. Note that these are just for
4258 // type consistency and will (likely) be eliminated in later phases.
4259 SDValue TruncLHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004260 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, LHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004261 SDValue TruncRHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004262 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, RHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004263
4264 unsigned Opc;
4265 if (Signed) {
4266 Opc = NVPTXISD::MUL_WIDE_SIGNED;
4267 } else {
4268 Opc = NVPTXISD::MUL_WIDE_UNSIGNED;
4269 }
4270
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004271 return DCI.DAG.getNode(Opc, DL, MulType, TruncLHS, TruncRHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004272}
4273
4274/// PerformMULCombine - Runs PTX-specific DAG combine patterns on MUL nodes.
4275static SDValue PerformMULCombine(SDNode *N,
4276 TargetLowering::DAGCombinerInfo &DCI,
4277 CodeGenOpt::Level OptLevel) {
4278 if (OptLevel > 0) {
4279 // Try mul.wide combining at OptLevel > 0
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00004280 if (SDValue Ret = TryMULWIDECombine(N, DCI))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004281 return Ret;
4282 }
4283
4284 return SDValue();
4285}
4286
4287/// PerformSHLCombine - Runs PTX-specific DAG combine patterns on SHL nodes.
4288static SDValue PerformSHLCombine(SDNode *N,
4289 TargetLowering::DAGCombinerInfo &DCI,
4290 CodeGenOpt::Level OptLevel) {
4291 if (OptLevel > 0) {
4292 // Try mul.wide combining at OptLevel > 0
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00004293 if (SDValue Ret = TryMULWIDECombine(N, DCI))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004294 return Ret;
4295 }
4296
4297 return SDValue();
4298}
4299
4300SDValue NVPTXTargetLowering::PerformDAGCombine(SDNode *N,
4301 DAGCombinerInfo &DCI) const {
Justin Holewinski511664d2014-07-23 17:40:45 +00004302 CodeGenOpt::Level OptLevel = getTargetMachine().getOptLevel();
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004303 switch (N->getOpcode()) {
4304 default: break;
4305 case ISD::ADD:
4306 case ISD::FADD:
Eric Christopherbef0a372015-01-30 01:50:07 +00004307 return PerformADDCombine(N, DCI, STI, OptLevel);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004308 case ISD::MUL:
4309 return PerformMULCombine(N, DCI, OptLevel);
4310 case ISD::SHL:
4311 return PerformSHLCombine(N, DCI, OptLevel);
4312 case ISD::AND:
4313 return PerformANDCombine(N, DCI);
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +00004314 case ISD::SELECT:
4315 return PerformSELECTCombine(N, DCI);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004316 }
4317 return SDValue();
4318}
4319
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004320/// ReplaceVectorLoad - Convert vector loads into multi-output scalar loads.
4321static void ReplaceLoadVector(SDNode *N, SelectionDAG &DAG,
Justin Holewinski0497ab12013-03-30 14:29:21 +00004322 SmallVectorImpl<SDValue> &Results) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004323 EVT ResVT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004324 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004325
4326 assert(ResVT.isVector() && "Vector load must have vector type");
4327
4328 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
4329 // legal. We can (and should) split that into 2 loads of <2 x double> here
4330 // but I'm leaving that as a TODO for now.
4331 assert(ResVT.isSimple() && "Can only handle simple types");
4332 switch (ResVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004333 default:
4334 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004335 case MVT::v2i8:
4336 case MVT::v2i16:
4337 case MVT::v2i32:
4338 case MVT::v2i64:
4339 case MVT::v2f32:
4340 case MVT::v2f64:
4341 case MVT::v4i8:
4342 case MVT::v4i16:
4343 case MVT::v4i32:
4344 case MVT::v4f32:
4345 // This is a "native" vector type
4346 break;
4347 }
4348
Justin Holewinskiac451062014-07-16 19:45:35 +00004349 LoadSDNode *LD = cast<LoadSDNode>(N);
4350
4351 unsigned Align = LD->getAlignment();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004352 auto &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00004353 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004354 TD.getPrefTypeAlignment(ResVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00004355 if (Align < PrefAlign) {
4356 // This load is not sufficiently aligned, so bail out and let this vector
4357 // load be scalarized. Note that we may still be able to emit smaller
4358 // vector loads. For example, if we are loading a <4 x float> with an
4359 // alignment of 8, this check will fail but the legalizer will try again
4360 // with 2 x <2 x float>, which will succeed with an alignment of 8.
4361 return;
4362 }
4363
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004364 EVT EltVT = ResVT.getVectorElementType();
4365 unsigned NumElts = ResVT.getVectorNumElements();
4366
4367 // Since LoadV2 is a target node, we cannot rely on DAG type legalization.
4368 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004369 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004370 bool NeedTrunc = false;
4371 if (EltVT.getSizeInBits() < 16) {
4372 EltVT = MVT::i16;
4373 NeedTrunc = true;
4374 }
4375
4376 unsigned Opcode = 0;
4377 SDVTList LdResVTs;
4378
4379 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004380 default:
4381 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004382 case 2:
4383 Opcode = NVPTXISD::LoadV2;
4384 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4385 break;
4386 case 4: {
4387 Opcode = NVPTXISD::LoadV4;
4388 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004389 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004390 break;
4391 }
4392 }
4393
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004394 // Copy regular operands
Benjamin Kramerea68a942015-02-19 15:26:17 +00004395 SmallVector<SDValue, 8> OtherOps(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004396
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004397 // The select routine does not have access to the LoadSDNode instance, so
4398 // pass along the extension information
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004399 OtherOps.push_back(DAG.getIntPtrConstant(LD->getExtensionType(), DL));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004400
Craig Topper206fcd42014-04-26 19:29:41 +00004401 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4402 LD->getMemoryVT(),
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004403 LD->getMemOperand());
4404
4405 SmallVector<SDValue, 4> ScalarRes;
4406
4407 for (unsigned i = 0; i < NumElts; ++i) {
4408 SDValue Res = NewLD.getValue(i);
4409 if (NeedTrunc)
4410 Res = DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
4411 ScalarRes.push_back(Res);
4412 }
4413
4414 SDValue LoadChain = NewLD.getValue(NumElts);
4415
Ahmed Bougacha128f8732016-04-26 21:15:30 +00004416 SDValue BuildVec = DAG.getBuildVector(ResVT, DL, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004417
4418 Results.push_back(BuildVec);
4419 Results.push_back(LoadChain);
4420}
4421
Justin Holewinski0497ab12013-03-30 14:29:21 +00004422static void ReplaceINTRINSIC_W_CHAIN(SDNode *N, SelectionDAG &DAG,
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004423 SmallVectorImpl<SDValue> &Results) {
4424 SDValue Chain = N->getOperand(0);
4425 SDValue Intrin = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004426 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004427
4428 // Get the intrinsic ID
4429 unsigned IntrinNo = cast<ConstantSDNode>(Intrin.getNode())->getZExtValue();
Justin Holewinski0497ab12013-03-30 14:29:21 +00004430 switch (IntrinNo) {
4431 default:
4432 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004433 case Intrinsic::nvvm_ldg_global_i:
4434 case Intrinsic::nvvm_ldg_global_f:
4435 case Intrinsic::nvvm_ldg_global_p:
4436 case Intrinsic::nvvm_ldu_global_i:
4437 case Intrinsic::nvvm_ldu_global_f:
4438 case Intrinsic::nvvm_ldu_global_p: {
4439 EVT ResVT = N->getValueType(0);
4440
4441 if (ResVT.isVector()) {
4442 // Vector LDG/LDU
4443
4444 unsigned NumElts = ResVT.getVectorNumElements();
4445 EVT EltVT = ResVT.getVectorElementType();
4446
Justin Holewinskif8f70912013-06-28 17:57:59 +00004447 // Since LDU/LDG are target nodes, we cannot rely on DAG type
4448 // legalization.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004449 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004450 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004451 bool NeedTrunc = false;
4452 if (EltVT.getSizeInBits() < 16) {
4453 EltVT = MVT::i16;
4454 NeedTrunc = true;
4455 }
4456
4457 unsigned Opcode = 0;
4458 SDVTList LdResVTs;
4459
4460 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004461 default:
4462 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004463 case 2:
Justin Holewinski0497ab12013-03-30 14:29:21 +00004464 switch (IntrinNo) {
4465 default:
4466 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004467 case Intrinsic::nvvm_ldg_global_i:
4468 case Intrinsic::nvvm_ldg_global_f:
4469 case Intrinsic::nvvm_ldg_global_p:
4470 Opcode = NVPTXISD::LDGV2;
4471 break;
4472 case Intrinsic::nvvm_ldu_global_i:
4473 case Intrinsic::nvvm_ldu_global_f:
4474 case Intrinsic::nvvm_ldu_global_p:
4475 Opcode = NVPTXISD::LDUV2;
4476 break;
4477 }
4478 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4479 break;
4480 case 4: {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004481 switch (IntrinNo) {
4482 default:
4483 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004484 case Intrinsic::nvvm_ldg_global_i:
4485 case Intrinsic::nvvm_ldg_global_f:
4486 case Intrinsic::nvvm_ldg_global_p:
4487 Opcode = NVPTXISD::LDGV4;
4488 break;
4489 case Intrinsic::nvvm_ldu_global_i:
4490 case Intrinsic::nvvm_ldu_global_f:
4491 case Intrinsic::nvvm_ldu_global_p:
4492 Opcode = NVPTXISD::LDUV4;
4493 break;
4494 }
4495 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004496 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004497 break;
4498 }
4499 }
4500
4501 SmallVector<SDValue, 8> OtherOps;
4502
4503 // Copy regular operands
4504
4505 OtherOps.push_back(Chain); // Chain
Justin Holewinski0497ab12013-03-30 14:29:21 +00004506 // Skip operand 1 (intrinsic ID)
Justin Holewinskif8f70912013-06-28 17:57:59 +00004507 // Others
Benjamin Kramerea68a942015-02-19 15:26:17 +00004508 OtherOps.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004509
4510 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4511
Craig Topper206fcd42014-04-26 19:29:41 +00004512 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4513 MemSD->getMemoryVT(),
4514 MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004515
4516 SmallVector<SDValue, 4> ScalarRes;
4517
4518 for (unsigned i = 0; i < NumElts; ++i) {
4519 SDValue Res = NewLD.getValue(i);
4520 if (NeedTrunc)
Justin Holewinski0497ab12013-03-30 14:29:21 +00004521 Res =
4522 DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004523 ScalarRes.push_back(Res);
4524 }
4525
4526 SDValue LoadChain = NewLD.getValue(NumElts);
4527
Justin Holewinski0497ab12013-03-30 14:29:21 +00004528 SDValue BuildVec =
Ahmed Bougacha128f8732016-04-26 21:15:30 +00004529 DAG.getBuildVector(ResVT, DL, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004530
4531 Results.push_back(BuildVec);
4532 Results.push_back(LoadChain);
4533 } else {
4534 // i8 LDG/LDU
4535 assert(ResVT.isSimple() && ResVT.getSimpleVT().SimpleTy == MVT::i8 &&
4536 "Custom handling of non-i8 ldu/ldg?");
4537
4538 // Just copy all operands as-is
Benjamin Kramerea68a942015-02-19 15:26:17 +00004539 SmallVector<SDValue, 4> Ops(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004540
4541 // Force output to i16
4542 SDVTList LdResVTs = DAG.getVTList(MVT::i16, MVT::Other);
4543
4544 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4545
4546 // We make sure the memory type is i8, which will be used during isel
4547 // to select the proper instruction.
Justin Holewinski0497ab12013-03-30 14:29:21 +00004548 SDValue NewLD =
Craig Topper206fcd42014-04-26 19:29:41 +00004549 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, DL, LdResVTs, Ops,
4550 MVT::i8, MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004551
Justin Holewinskie8c93e32013-07-01 12:58:48 +00004552 Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, MVT::i8,
4553 NewLD.getValue(0)));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004554 Results.push_back(NewLD.getValue(1));
4555 }
4556 }
4557 }
4558}
4559
Justin Holewinski0497ab12013-03-30 14:29:21 +00004560void NVPTXTargetLowering::ReplaceNodeResults(
4561 SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004562 switch (N->getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004563 default:
4564 report_fatal_error("Unhandled custom legalization");
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004565 case ISD::LOAD:
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004566 ReplaceLoadVector(N, DAG, Results);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004567 return;
4568 case ISD::INTRINSIC_W_CHAIN:
4569 ReplaceINTRINSIC_W_CHAIN(N, DAG, Results);
4570 return;
4571 }
4572}
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004573
4574// Pin NVPTXSection's and NVPTXTargetObjectFile's vtables to this file.
4575void NVPTXSection::anchor() {}
4576
4577NVPTXTargetObjectFile::~NVPTXTargetObjectFile() {
Rafael Espindola28409302015-10-07 20:32:24 +00004578 delete static_cast<NVPTXSection *>(TextSection);
4579 delete static_cast<NVPTXSection *>(DataSection);
4580 delete static_cast<NVPTXSection *>(BSSSection);
4581 delete static_cast<NVPTXSection *>(ReadOnlySection);
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004582
Rafael Espindola28409302015-10-07 20:32:24 +00004583 delete static_cast<NVPTXSection *>(StaticCtorSection);
4584 delete static_cast<NVPTXSection *>(StaticDtorSection);
4585 delete static_cast<NVPTXSection *>(LSDASection);
4586 delete static_cast<NVPTXSection *>(EHFrameSection);
4587 delete static_cast<NVPTXSection *>(DwarfAbbrevSection);
4588 delete static_cast<NVPTXSection *>(DwarfInfoSection);
4589 delete static_cast<NVPTXSection *>(DwarfLineSection);
4590 delete static_cast<NVPTXSection *>(DwarfFrameSection);
4591 delete static_cast<NVPTXSection *>(DwarfPubTypesSection);
4592 delete static_cast<const NVPTXSection *>(DwarfDebugInlineSection);
4593 delete static_cast<NVPTXSection *>(DwarfStrSection);
4594 delete static_cast<NVPTXSection *>(DwarfLocSection);
4595 delete static_cast<NVPTXSection *>(DwarfARangesSection);
4596 delete static_cast<NVPTXSection *>(DwarfRangesSection);
Amjad Aboudd7cfb482016-01-07 14:28:20 +00004597 delete static_cast<NVPTXSection *>(DwarfMacinfoSection);
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004598}
Rafael Espindola35a12a82014-11-12 01:27:22 +00004599
Eric Christopher4367c7f2016-09-16 07:33:15 +00004600MCSection *NVPTXTargetObjectFile::SelectSectionForGlobal(
Peter Collingbourne67335642016-10-24 19:23:39 +00004601 const GlobalObject *GO, SectionKind Kind, const TargetMachine &TM) const {
Rafael Espindola35a12a82014-11-12 01:27:22 +00004602 return getDataSection();
4603}