| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 |  | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 10 | class vop { | 
|  | 11 | field bits<9> SI3; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 12 | field bits<10> VI3; | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 13 | } | 
|  | 14 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 15 | class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop { | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 16 | field bits<8> SI = si; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 17 | field bits<8> VI = vi; | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 18 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 19 | field bits<9>  SI3 = {0, si{7-0}}; | 
|  | 20 | field bits<10> VI3 = {0, 0, vi{7-0}}; | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 21 | } | 
|  | 22 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 23 | class vop1 <bits<8> si, bits<8> vi = si> : vop { | 
|  | 24 | field bits<8> SI = si; | 
|  | 25 | field bits<8> VI = vi; | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 26 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 27 | field bits<9>  SI3 = {1, 1, si{6-0}}; | 
|  | 28 | field bits<10> VI3 = !add(0x140, vi); | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 29 | } | 
|  | 30 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 31 | class vop2 <bits<6> si, bits<6> vi = si> : vop { | 
| Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 32 | field bits<6> SI = si; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 33 | field bits<6> VI = vi; | 
| Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 34 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 35 | field bits<9>  SI3 = {1, 0, 0, si{5-0}}; | 
|  | 36 | field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}}; | 
| Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 37 | } | 
|  | 38 |  | 
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 39 | // Specify a VOP2 opcode for SI and VOP3 opcode for VI | 
|  | 40 | // that doesn't have VOP2 encoding on VI | 
|  | 41 | class vop23 <bits<6> si, bits<10> vi> : vop2 <si> { | 
|  | 42 | let VI3 = vi; | 
|  | 43 | } | 
|  | 44 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 45 | class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop { | 
|  | 46 | let SI3 = si; | 
|  | 47 | let VI3 = vi; | 
|  | 48 | } | 
|  | 49 |  | 
|  | 50 | class sop1 <bits<8> si, bits<8> vi = si> { | 
|  | 51 | field bits<8> SI = si; | 
|  | 52 | field bits<8> VI = vi; | 
|  | 53 | } | 
|  | 54 |  | 
|  | 55 | class sop2 <bits<7> si, bits<7> vi = si> { | 
|  | 56 | field bits<7> SI = si; | 
|  | 57 | field bits<7> VI = vi; | 
|  | 58 | } | 
|  | 59 |  | 
|  | 60 | class sopk <bits<5> si, bits<5> vi = si> { | 
|  | 61 | field bits<5> SI = si; | 
|  | 62 | field bits<5> VI = vi; | 
| Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 63 | } | 
|  | 64 |  | 
| Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 65 | // Execpt for the NONE field, this must be kept in sync with the SISubtarget enum | 
| Marek Olsak | a93603d | 2015-01-15 18:42:51 +0000 | [diff] [blame] | 66 | // in AMDGPUInstrInfo.cpp | 
| Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 67 | def SISubtarget { | 
|  | 68 | int NONE = -1; | 
|  | 69 | int SI = 0; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 70 | int VI = 1; | 
| Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 71 | } | 
|  | 72 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 73 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 74 | // SI DAG Nodes | 
|  | 75 | //===----------------------------------------------------------------------===// | 
|  | 76 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 77 | def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT", | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 78 | SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>, | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 79 | [SDNPMayLoad, SDNPMemOperand] | 
|  | 80 | >; | 
|  | 81 |  | 
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 82 | def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT", | 
|  | 83 | SDTypeProfile<0, 13, | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 84 | [SDTCisVT<0, v4i32>,   // rsrc(SGPR) | 
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 85 | SDTCisVT<1, iAny>,   // vdata(VGPR) | 
|  | 86 | SDTCisVT<2, i32>,    // num_channels(imm) | 
|  | 87 | SDTCisVT<3, i32>,    // vaddr(VGPR) | 
|  | 88 | SDTCisVT<4, i32>,    // soffset(SGPR) | 
|  | 89 | SDTCisVT<5, i32>,    // inst_offset(imm) | 
|  | 90 | SDTCisVT<6, i32>,    // dfmt(imm) | 
|  | 91 | SDTCisVT<7, i32>,    // nfmt(imm) | 
|  | 92 | SDTCisVT<8, i32>,    // offen(imm) | 
|  | 93 | SDTCisVT<9, i32>,    // idxen(imm) | 
|  | 94 | SDTCisVT<10, i32>,   // glc(imm) | 
|  | 95 | SDTCisVT<11, i32>,   // slc(imm) | 
|  | 96 | SDTCisVT<12, i32>    // tfe(imm) | 
|  | 97 | ]>, | 
|  | 98 | [SDNPMayStore, SDNPMemOperand, SDNPHasChain] | 
|  | 99 | >; | 
|  | 100 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 101 | def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT", | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 102 | SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>, | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 103 | SDTCisVT<3, i32>]> | 
|  | 104 | >; | 
|  | 105 |  | 
|  | 106 | class SDSample<string opcode> : SDNode <opcode, | 
| Tom Stellard | 6785065 | 2013-08-14 23:24:53 +0000 | [diff] [blame] | 107 | SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>, | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 108 | SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]> | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 109 | >; | 
|  | 110 |  | 
|  | 111 | def SIsample : SDSample<"AMDGPUISD::SAMPLE">; | 
|  | 112 | def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">; | 
|  | 113 | def SIsampled : SDSample<"AMDGPUISD::SAMPLED">; | 
|  | 114 | def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">; | 
|  | 115 |  | 
| Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 116 | def SIconstdata_ptr : SDNode< | 
|  | 117 | "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]> | 
|  | 118 | >; | 
|  | 119 |  | 
| Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 120 | // Transformation function, extract the lower 32bit of a 64bit immediate | 
|  | 121 | def LO32 : SDNodeXForm<imm, [{ | 
|  | 122 | return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32); | 
|  | 123 | }]>; | 
|  | 124 |  | 
| Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 125 | def LO32f : SDNodeXForm<fpimm, [{ | 
| Benjamin Kramer | c22c790 | 2013-07-12 20:18:05 +0000 | [diff] [blame] | 126 | APInt V = N->getValueAPF().bitcastToAPInt().trunc(32); | 
|  | 127 | return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32); | 
| Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 128 | }]>; | 
|  | 129 |  | 
| Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 130 | // Transformation function, extract the upper 32bit of a 64bit immediate | 
|  | 131 | def HI32 : SDNodeXForm<imm, [{ | 
|  | 132 | return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32); | 
|  | 133 | }]>; | 
|  | 134 |  | 
| Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 135 | def HI32f : SDNodeXForm<fpimm, [{ | 
| Benjamin Kramer | c22c790 | 2013-07-12 20:18:05 +0000 | [diff] [blame] | 136 | APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32); | 
|  | 137 | return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32); | 
| Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 138 | }]>; | 
|  | 139 |  | 
| Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 140 | def IMM8bitDWORD : PatLeaf <(imm), | 
|  | 141 | [{return (N->getZExtValue() & ~0x3FC) == 0;}] | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 142 | >; | 
|  | 143 |  | 
| Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 144 | def as_dword_i32imm : SDNodeXForm<imm, [{ | 
|  | 145 | return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32); | 
|  | 146 | }]>; | 
|  | 147 |  | 
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 148 | def as_i1imm : SDNodeXForm<imm, [{ | 
|  | 149 | return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1); | 
|  | 150 | }]>; | 
|  | 151 |  | 
|  | 152 | def as_i8imm : SDNodeXForm<imm, [{ | 
|  | 153 | return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8); | 
|  | 154 | }]>; | 
|  | 155 |  | 
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 156 | def as_i16imm : SDNodeXForm<imm, [{ | 
|  | 157 | return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16); | 
|  | 158 | }]>; | 
|  | 159 |  | 
| Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 160 | def as_i32imm: SDNodeXForm<imm, [{ | 
|  | 161 | return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32); | 
|  | 162 | }]>; | 
|  | 163 |  | 
| Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 164 | def as_i64imm: SDNodeXForm<imm, [{ | 
|  | 165 | return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64); | 
|  | 166 | }]>; | 
|  | 167 |  | 
| Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 168 | // Copied from the AArch64 backend: | 
|  | 169 | def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{ | 
|  | 170 | return CurDAG->getTargetConstant( | 
|  | 171 | N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i32); | 
|  | 172 | }]>; | 
|  | 173 |  | 
|  | 174 | // Copied from the AArch64 backend: | 
|  | 175 | def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{ | 
|  | 176 | return CurDAG->getTargetConstant( | 
|  | 177 | N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i64); | 
|  | 178 | }]>; | 
|  | 179 |  | 
| Matt Arsenault | 99ed789 | 2014-03-19 22:19:49 +0000 | [diff] [blame] | 180 | def IMM8bit : PatLeaf <(imm), | 
|  | 181 | [{return isUInt<8>(N->getZExtValue());}] | 
|  | 182 | >; | 
|  | 183 |  | 
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 184 | def IMM12bit : PatLeaf <(imm), | 
|  | 185 | [{return isUInt<12>(N->getZExtValue());}] | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 186 | >; | 
|  | 187 |  | 
| Matt Arsenault | 99ed789 | 2014-03-19 22:19:49 +0000 | [diff] [blame] | 188 | def IMM16bit : PatLeaf <(imm), | 
|  | 189 | [{return isUInt<16>(N->getZExtValue());}] | 
|  | 190 | >; | 
|  | 191 |  | 
| Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 192 | def IMM20bit : PatLeaf <(imm), | 
|  | 193 | [{return isUInt<20>(N->getZExtValue());}] | 
|  | 194 | >; | 
|  | 195 |  | 
| Tom Stellard | d6cb8e8 | 2014-05-09 16:42:21 +0000 | [diff] [blame] | 196 | def IMM32bit : PatLeaf <(imm), | 
|  | 197 | [{return isUInt<32>(N->getZExtValue());}] | 
|  | 198 | >; | 
|  | 199 |  | 
| Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 200 | def mubuf_vaddr_offset : PatFrag< | 
|  | 201 | (ops node:$ptr, node:$offset, node:$imm_offset), | 
|  | 202 | (add (add node:$ptr, node:$offset), node:$imm_offset) | 
|  | 203 | >; | 
|  | 204 |  | 
| Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 205 | class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{ | 
| Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 206 | return isInlineImmediate(N); | 
| Christian Konig | b559b07 | 2013-02-16 11:28:36 +0000 | [diff] [blame] | 207 | }]>; | 
|  | 208 |  | 
| Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 209 | class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{ | 
|  | 210 | return isInlineImmediate(N); | 
|  | 211 | }]>; | 
|  | 212 |  | 
| Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 213 | class SGPRImm <dag frag> : PatLeaf<frag, [{ | 
| Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 214 | if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) { | 
| Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 215 | return false; | 
|  | 216 | } | 
|  | 217 | const SIRegisterInfo *SIRI = | 
| Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 218 | static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo()); | 
| Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 219 | for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end(); | 
|  | 220 | U != E; ++U) { | 
|  | 221 | if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) { | 
|  | 222 | return true; | 
|  | 223 | } | 
|  | 224 | } | 
|  | 225 | return false; | 
|  | 226 | }]>; | 
|  | 227 |  | 
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 228 | //===----------------------------------------------------------------------===// | 
|  | 229 | // Custom Operands | 
|  | 230 | //===----------------------------------------------------------------------===// | 
|  | 231 |  | 
| Matt Arsenault | a98cd6a | 2013-12-19 05:32:55 +0000 | [diff] [blame] | 232 | def FRAMEri32 : Operand<iPTR> { | 
| Matt Arsenault | 06028dd | 2014-05-01 16:37:52 +0000 | [diff] [blame] | 233 | let MIOperandInfo = (ops i32:$ptr, i32imm:$index); | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 234 | } | 
|  | 235 |  | 
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 236 | def sopp_brtarget : Operand<OtherVT> { | 
|  | 237 | let EncoderMethod = "getSOPPBrEncoding"; | 
|  | 238 | let OperandType = "OPERAND_PCREL"; | 
|  | 239 | } | 
|  | 240 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 241 | include "SIInstrFormats.td" | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 242 | include "VIInstrFormats.td" | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 243 |  | 
| Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 244 | let OperandType = "OPERAND_IMMEDIATE" in { | 
|  | 245 |  | 
|  | 246 | def offen : Operand<i1> { | 
|  | 247 | let PrintMethod = "printOffen"; | 
|  | 248 | } | 
|  | 249 | def idxen : Operand<i1> { | 
|  | 250 | let PrintMethod = "printIdxen"; | 
|  | 251 | } | 
|  | 252 | def addr64 : Operand<i1> { | 
|  | 253 | let PrintMethod = "printAddr64"; | 
|  | 254 | } | 
|  | 255 | def mbuf_offset : Operand<i16> { | 
|  | 256 | let PrintMethod = "printMBUFOffset"; | 
|  | 257 | } | 
| Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 258 | def ds_offset : Operand<i16> { | 
|  | 259 | let PrintMethod = "printDSOffset"; | 
|  | 260 | } | 
|  | 261 | def ds_offset0 : Operand<i8> { | 
|  | 262 | let PrintMethod = "printDSOffset0"; | 
|  | 263 | } | 
|  | 264 | def ds_offset1 : Operand<i8> { | 
|  | 265 | let PrintMethod = "printDSOffset1"; | 
|  | 266 | } | 
| Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 267 | def glc : Operand <i1> { | 
|  | 268 | let PrintMethod = "printGLC"; | 
|  | 269 | } | 
|  | 270 | def slc : Operand <i1> { | 
|  | 271 | let PrintMethod = "printSLC"; | 
|  | 272 | } | 
|  | 273 | def tfe : Operand <i1> { | 
|  | 274 | let PrintMethod = "printTFE"; | 
|  | 275 | } | 
|  | 276 |  | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 277 | def omod : Operand <i32> { | 
|  | 278 | let PrintMethod = "printOModSI"; | 
|  | 279 | } | 
|  | 280 |  | 
|  | 281 | def ClampMod : Operand <i1> { | 
|  | 282 | let PrintMethod = "printClampSI"; | 
|  | 283 | } | 
|  | 284 |  | 
| Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 285 | } // End OperandType = "OPERAND_IMMEDIATE" | 
|  | 286 |  | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 287 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 288 | // Complex patterns | 
|  | 289 | //===----------------------------------------------------------------------===// | 
|  | 290 |  | 
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 291 | def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">; | 
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 292 | def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">; | 
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 293 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 294 | def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">; | 
| Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 295 | def MUBUFAddr64 : ComplexPattern<i64, 4, "SelectMUBUFAddr64">; | 
|  | 296 | def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">; | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 297 | def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">; | 
| Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 298 | def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">; | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 299 | def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">; | 
| Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 300 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 301 | def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">; | 
| Matt Arsenault | 1cffa4c | 2014-11-13 19:49:04 +0000 | [diff] [blame] | 302 | def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">; | 
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 303 | def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 304 | def VOP3Mods  : ComplexPattern<untyped, 2, "SelectVOP3Mods">; | 
|  | 305 |  | 
| Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 306 | //===----------------------------------------------------------------------===// | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 307 | // SI assembler operands | 
|  | 308 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 309 |  | 
| Christian Konig | eabf833 | 2013-02-21 15:16:49 +0000 | [diff] [blame] | 310 | def SIOperand { | 
|  | 311 | int ZERO = 0x80; | 
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 312 | int VCC = 0x6A; | 
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 313 | int FLAT_SCR = 0x68; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 314 | } | 
|  | 315 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 316 | def SRCMODS { | 
|  | 317 | int NONE = 0; | 
|  | 318 | } | 
|  | 319 |  | 
|  | 320 | def DSTCLAMP { | 
|  | 321 | int NONE = 0; | 
|  | 322 | } | 
|  | 323 |  | 
|  | 324 | def DSTOMOD { | 
|  | 325 | int NONE = 0; | 
|  | 326 | } | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 327 |  | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 328 | //===----------------------------------------------------------------------===// | 
|  | 329 | // | 
|  | 330 | // SI Instruction multiclass helpers. | 
|  | 331 | // | 
|  | 332 | // Instructions with _32 take 32-bit operands. | 
|  | 333 | // Instructions with _64 take 64-bit operands. | 
|  | 334 | // | 
|  | 335 | // VOP_* instructions can use either a 32-bit or 64-bit encoding.  The 32-bit | 
|  | 336 | // encoding is the standard encoding, but instruction that make use of | 
|  | 337 | // any of the instruction modifiers must use the 64-bit encoding. | 
|  | 338 | // | 
|  | 339 | // Instructions with _e32 use the 32-bit encoding. | 
|  | 340 | // Instructions with _e64 use the 64-bit encoding. | 
|  | 341 | // | 
|  | 342 | //===----------------------------------------------------------------------===// | 
|  | 343 |  | 
| Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 344 | class SIMCInstr <string pseudo, int subtarget> { | 
|  | 345 | string PseudoInstr = pseudo; | 
|  | 346 | int Subtarget = subtarget; | 
|  | 347 | } | 
|  | 348 |  | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 349 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 350 | // EXP classes | 
|  | 351 | //===----------------------------------------------------------------------===// | 
|  | 352 |  | 
|  | 353 | class EXPCommon : InstSI< | 
|  | 354 | (outs), | 
|  | 355 | (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm, | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 356 | VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3), | 
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 357 | "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3", | 
| Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 358 | [] > { | 
|  | 359 |  | 
|  | 360 | let EXP_CNT = 1; | 
|  | 361 | let Uses = [EXEC]; | 
|  | 362 | } | 
|  | 363 |  | 
|  | 364 | multiclass EXP_m { | 
|  | 365 |  | 
|  | 366 | let isPseudo = 1 in { | 
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 367 | def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ; | 
| Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 368 | } | 
|  | 369 |  | 
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 370 | def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 371 |  | 
|  | 372 | def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi; | 
| Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 373 | } | 
|  | 374 |  | 
|  | 375 | //===----------------------------------------------------------------------===// | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 376 | // Scalar classes | 
|  | 377 | //===----------------------------------------------------------------------===// | 
|  | 378 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 379 | class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : | 
|  | 380 | SOP1 <outs, ins, "", pattern>, | 
|  | 381 | SIMCInstr<opName, SISubtarget.NONE> { | 
|  | 382 | let isPseudo = 1; | 
|  | 383 | } | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 384 |  | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 385 | class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> : | 
|  | 386 | SOP1 <outs, ins, asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 387 | SOP1e <op.SI>, | 
|  | 388 | SIMCInstr<opName, SISubtarget.SI>; | 
|  | 389 |  | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 390 | class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> : | 
|  | 391 | SOP1 <outs, ins, asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 392 | SOP1e <op.VI>, | 
|  | 393 | SIMCInstr<opName, SISubtarget.VI>; | 
|  | 394 |  | 
| Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 395 | multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm, | 
|  | 396 | list<dag> pattern> { | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 397 |  | 
| Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 398 | def "" : SOP1_Pseudo <opName, outs, ins, pattern>; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 399 |  | 
| Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 400 | def _si : SOP1_Real_si <op, opName, outs, ins, asm>; | 
|  | 401 |  | 
|  | 402 | def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>; | 
|  | 403 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 404 | } | 
|  | 405 |  | 
| Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 406 | multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m < | 
|  | 407 | op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0), | 
|  | 408 | opName#" $dst, $src0", pattern | 
|  | 409 | >; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 410 |  | 
| Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 411 | multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m < | 
|  | 412 | op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0), | 
|  | 413 | opName#" $dst, $src0", pattern | 
|  | 414 | >; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 415 |  | 
|  | 416 | // no input, 64-bit output. | 
|  | 417 | multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> { | 
|  | 418 | def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>; | 
|  | 419 |  | 
|  | 420 | def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 421 | opName#" $dst"> { | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 422 | let SSRC0 = 0; | 
|  | 423 | } | 
|  | 424 |  | 
|  | 425 | def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 426 | opName#" $dst"> { | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 427 | let SSRC0 = 0; | 
|  | 428 | } | 
|  | 429 | } | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 430 |  | 
| Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 431 | // 64-bit input, 32-bit output. | 
| Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 432 | multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m < | 
|  | 433 | op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0), | 
|  | 434 | opName#" $dst, $src0", pattern | 
|  | 435 | >; | 
| Matt Arsenault | 1a179e8 | 2014-11-13 20:23:36 +0000 | [diff] [blame] | 436 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 437 | class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> : | 
|  | 438 | SOP2<outs, ins, "", pattern>, | 
|  | 439 | SIMCInstr<opName, SISubtarget.NONE> { | 
|  | 440 | let isPseudo = 1; | 
|  | 441 | let Size = 4; | 
|  | 442 | } | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 443 |  | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 444 | class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> : | 
|  | 445 | SOP2<outs, ins, asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 446 | SOP2e<op.SI>, | 
|  | 447 | SIMCInstr<opName, SISubtarget.SI>; | 
| Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 448 |  | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 449 | class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> : | 
|  | 450 | SOP2<outs, ins, asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 451 | SOP2e<op.VI>, | 
|  | 452 | SIMCInstr<opName, SISubtarget.VI>; | 
|  | 453 |  | 
|  | 454 | multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> { | 
|  | 455 | def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst), | 
|  | 456 | (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>; | 
|  | 457 |  | 
|  | 458 | def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst), | 
|  | 459 | (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 460 | opName#" $dst, $src0, $src1 [$scc]">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 461 |  | 
|  | 462 | def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst), | 
|  | 463 | (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 464 | opName#" $dst, $src0, $src1 [$scc]">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 465 | } | 
|  | 466 |  | 
|  | 467 | multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> { | 
|  | 468 | def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst), | 
|  | 469 | (ins SSrc_32:$src0, SSrc_32:$src1), pattern>; | 
|  | 470 |  | 
|  | 471 | def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 472 | (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 473 |  | 
|  | 474 | def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 475 | (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 476 | } | 
|  | 477 |  | 
|  | 478 | multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> { | 
|  | 479 | def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst), | 
|  | 480 | (ins SSrc_64:$src0, SSrc_64:$src1), pattern>; | 
|  | 481 |  | 
|  | 482 | def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 483 | (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 484 |  | 
|  | 485 | def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 486 | (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 487 | } | 
|  | 488 |  | 
|  | 489 | multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> { | 
|  | 490 | def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst), | 
|  | 491 | (ins SSrc_64:$src0, SSrc_32:$src1), pattern>; | 
|  | 492 |  | 
|  | 493 | def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 494 | (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 495 |  | 
|  | 496 | def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 497 | (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 498 | } | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 499 |  | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 500 |  | 
| Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 501 | class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt, | 
| Matt Arsenault | 0cb92e1 | 2014-04-11 19:25:18 +0000 | [diff] [blame] | 502 | string opName, PatLeaf cond> : SOPC < | 
|  | 503 | op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1), | 
|  | 504 | opName#" $dst, $src0, $src1", []>; | 
|  | 505 |  | 
|  | 506 | class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL> | 
|  | 507 | : SOPC_Helper<op, SSrc_32, i32, opName, cond>; | 
|  | 508 |  | 
|  | 509 | class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL> | 
|  | 510 | : SOPC_Helper<op, SSrc_64, i64, opName, cond>; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 511 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 512 | class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : | 
|  | 513 | SOPK <outs, ins, "", pattern>, | 
|  | 514 | SIMCInstr<opName, SISubtarget.NONE> { | 
|  | 515 | let isPseudo = 1; | 
|  | 516 | } | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 517 |  | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 518 | class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> : | 
|  | 519 | SOPK <outs, ins, asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 520 | SOPKe <op.SI>, | 
|  | 521 | SIMCInstr<opName, SISubtarget.SI>; | 
|  | 522 |  | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 523 | class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> : | 
|  | 524 | SOPK <outs, ins, asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 525 | SOPKe <op.VI>, | 
|  | 526 | SIMCInstr<opName, SISubtarget.VI>; | 
|  | 527 |  | 
|  | 528 | multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> { | 
|  | 529 | def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0), | 
|  | 530 | pattern>; | 
|  | 531 |  | 
|  | 532 | def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 533 | opName#" $dst, $src0">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 534 |  | 
|  | 535 | def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 536 | opName#" $dst, $src0">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 537 | } | 
|  | 538 |  | 
|  | 539 | multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> { | 
|  | 540 | def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst), | 
|  | 541 | (ins SReg_32:$src0, u16imm:$src1), pattern>; | 
|  | 542 |  | 
|  | 543 | def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 544 | (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 545 |  | 
|  | 546 | def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst), | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 547 | (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 548 | } | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 549 |  | 
| Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 550 | //===----------------------------------------------------------------------===// | 
|  | 551 | // SMRD classes | 
|  | 552 | //===----------------------------------------------------------------------===// | 
|  | 553 |  | 
|  | 554 | class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : | 
|  | 555 | SMRD <outs, ins, "", pattern>, | 
|  | 556 | SIMCInstr<opName, SISubtarget.NONE> { | 
|  | 557 | let isPseudo = 1; | 
|  | 558 | } | 
|  | 559 |  | 
|  | 560 | class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins, | 
|  | 561 | string asm> : | 
|  | 562 | SMRD <outs, ins, asm, []>, | 
|  | 563 | SMRDe <op, imm>, | 
|  | 564 | SIMCInstr<opName, SISubtarget.SI>; | 
|  | 565 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 566 | class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins, | 
|  | 567 | string asm> : | 
|  | 568 | SMRD <outs, ins, asm, []>, | 
|  | 569 | SMEMe_vi <op, imm>, | 
|  | 570 | SIMCInstr<opName, SISubtarget.VI>; | 
|  | 571 |  | 
| Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 572 | multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins, | 
|  | 573 | string asm, list<dag> pattern> { | 
|  | 574 |  | 
|  | 575 | def "" : SMRD_Pseudo <opName, outs, ins, pattern>; | 
|  | 576 |  | 
|  | 577 | def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>; | 
|  | 578 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 579 | def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>; | 
| Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 580 | } | 
|  | 581 |  | 
|  | 582 | multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass, | 
| Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 583 | RegisterClass dstClass> { | 
| Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 584 | defm _IMM : SMRD_m < | 
|  | 585 | op, opName#"_IMM", 1, (outs dstClass:$dst), | 
| Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 586 | (ins baseClass:$sbase, u32imm:$offset), | 
| Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 587 | opName#" $dst, $sbase, $offset", [] | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 588 | >; | 
|  | 589 |  | 
| Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 590 | defm _SGPR : SMRD_m < | 
|  | 591 | op, opName#"_SGPR", 0, (outs dstClass:$dst), | 
| Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 592 | (ins baseClass:$sbase, SReg_32:$soff), | 
| Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 593 | opName#" $dst, $sbase, $soff", [] | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 594 | >; | 
|  | 595 | } | 
|  | 596 |  | 
|  | 597 | //===----------------------------------------------------------------------===// | 
|  | 598 | // Vector ALU classes | 
|  | 599 | //===----------------------------------------------------------------------===// | 
|  | 600 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 601 | // This must always be right before the operand being input modified. | 
|  | 602 | def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> { | 
|  | 603 | let PrintMethod = "printOperandAndMods"; | 
|  | 604 | } | 
|  | 605 | def InputModsNoDefault : Operand <i32> { | 
|  | 606 | let PrintMethod = "printOperandAndMods"; | 
|  | 607 | } | 
|  | 608 |  | 
|  | 609 | class getNumSrcArgs<ValueType Src1, ValueType Src2> { | 
|  | 610 | int ret = | 
|  | 611 | !if (!eq(Src1.Value, untyped.Value),      1,   // VOP1 | 
|  | 612 | !if (!eq(Src2.Value, untyped.Value), 2,   // VOP2 | 
|  | 613 | 3)); // VOP3 | 
|  | 614 | } | 
|  | 615 |  | 
|  | 616 | // Returns the register class to use for the destination of VOP[123C] | 
|  | 617 | // instructions for the given VT. | 
|  | 618 | class getVALUDstForVT<ValueType VT> { | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 619 | RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, | 
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 620 | !if(!eq(VT.Size, 64), VReg_64, | 
|  | 621 | SReg_64)); // else VT == i1 | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 622 | } | 
|  | 623 |  | 
|  | 624 | // Returns the register class to use for source 0 of VOP[12C] | 
|  | 625 | // instructions for the given VT. | 
|  | 626 | class getVOPSrc0ForVT<ValueType VT> { | 
| Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 627 | RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64); | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 628 | } | 
|  | 629 |  | 
|  | 630 | // Returns the register class to use for source 1 of VOP[12C] for the | 
|  | 631 | // given VT. | 
|  | 632 | class getVOPSrc1ForVT<ValueType VT> { | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 633 | RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64); | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 634 | } | 
|  | 635 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 636 | // Returns the register class to use for sources of VOP3 instructions for the | 
|  | 637 | // given VT. | 
|  | 638 | class getVOP3SrcForVT<ValueType VT> { | 
| Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 639 | RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64); | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 640 | } | 
|  | 641 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 642 | // Returns 1 if the source arguments have modifiers, 0 if they do not. | 
|  | 643 | class hasModifiers<ValueType SrcVT> { | 
|  | 644 | bit ret = !if(!eq(SrcVT.Value, f32.Value), 1, | 
|  | 645 | !if(!eq(SrcVT.Value, f64.Value), 1, 0)); | 
|  | 646 | } | 
|  | 647 |  | 
|  | 648 | // Returns the input arguments for VOP[12C] instructions for the given SrcVT. | 
| Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 649 | class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> { | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 650 | dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0),               // VOP1 | 
|  | 651 | !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2 | 
|  | 652 | (ins))); | 
|  | 653 | } | 
|  | 654 |  | 
|  | 655 | // Returns the input arguments for VOP3 instructions for the given SrcVT. | 
| Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 656 | class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC, | 
|  | 657 | RegisterOperand Src2RC, int NumSrcArgs, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 658 | bit HasModifiers> { | 
|  | 659 |  | 
|  | 660 | dag ret = | 
|  | 661 | !if (!eq(NumSrcArgs, 1), | 
|  | 662 | !if (!eq(HasModifiers, 1), | 
|  | 663 | // VOP1 with modifiers | 
|  | 664 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 665 | ClampMod:$clamp, omod:$omod) | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 666 | /* else */, | 
|  | 667 | // VOP1 without modifiers | 
|  | 668 | (ins Src0RC:$src0) | 
|  | 669 | /* endif */ ), | 
|  | 670 | !if (!eq(NumSrcArgs, 2), | 
|  | 671 | !if (!eq(HasModifiers, 1), | 
|  | 672 | // VOP 2 with modifiers | 
|  | 673 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, | 
|  | 674 | InputModsNoDefault:$src1_modifiers, Src1RC:$src1, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 675 | ClampMod:$clamp, omod:$omod) | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 676 | /* else */, | 
|  | 677 | // VOP2 without modifiers | 
|  | 678 | (ins Src0RC:$src0, Src1RC:$src1) | 
|  | 679 | /* endif */ ) | 
|  | 680 | /* NumSrcArgs == 3 */, | 
|  | 681 | !if (!eq(HasModifiers, 1), | 
|  | 682 | // VOP3 with modifiers | 
|  | 683 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, | 
|  | 684 | InputModsNoDefault:$src1_modifiers, Src1RC:$src1, | 
|  | 685 | InputModsNoDefault:$src2_modifiers, Src2RC:$src2, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 686 | ClampMod:$clamp, omod:$omod) | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 687 | /* else */, | 
|  | 688 | // VOP3 without modifiers | 
|  | 689 | (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2) | 
|  | 690 | /* endif */ ))); | 
|  | 691 | } | 
|  | 692 |  | 
|  | 693 | // Returns the assembly string for the inputs and outputs of a VOP[12C] | 
|  | 694 | // instruction.  This does not add the _e32 suffix, so it can be reused | 
|  | 695 | // by getAsm64. | 
|  | 696 | class getAsm32 <int NumSrcArgs> { | 
|  | 697 | string src1 = ", $src1"; | 
|  | 698 | string src2 = ", $src2"; | 
|  | 699 | string ret = " $dst, $src0"# | 
|  | 700 | !if(!eq(NumSrcArgs, 1), "", src1)# | 
|  | 701 | !if(!eq(NumSrcArgs, 3), src2, ""); | 
|  | 702 | } | 
|  | 703 |  | 
|  | 704 | // Returns the assembly string for the inputs and outputs of a VOP3 | 
|  | 705 | // instruction. | 
|  | 706 | class getAsm64 <int NumSrcArgs, bit HasModifiers> { | 
| Matt Arsenault | 268757b | 2015-01-15 23:17:03 +0000 | [diff] [blame] | 707 | string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,"); | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 708 | string src1 = !if(!eq(NumSrcArgs, 1), "", | 
|  | 709 | !if(!eq(NumSrcArgs, 2), " $src1_modifiers", | 
|  | 710 | " $src1_modifiers,")); | 
|  | 711 | string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", ""); | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 712 | string ret = | 
|  | 713 | !if(!eq(HasModifiers, 0), | 
|  | 714 | getAsm32<NumSrcArgs>.ret, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 715 | " $dst, "#src0#src1#src2#"$clamp"#"$omod"); | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 716 | } | 
|  | 717 |  | 
|  | 718 |  | 
|  | 719 | class VOPProfile <list<ValueType> _ArgVT> { | 
|  | 720 |  | 
|  | 721 | field list<ValueType> ArgVT = _ArgVT; | 
|  | 722 |  | 
|  | 723 | field ValueType DstVT = ArgVT[0]; | 
|  | 724 | field ValueType Src0VT = ArgVT[1]; | 
|  | 725 | field ValueType Src1VT = ArgVT[2]; | 
|  | 726 | field ValueType Src2VT = ArgVT[3]; | 
|  | 727 | field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret; | 
| Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 728 | field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 729 | field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret; | 
| Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 730 | field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret; | 
|  | 731 | field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret; | 
|  | 732 | field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 733 |  | 
|  | 734 | field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret; | 
|  | 735 | field bit HasModifiers = hasModifiers<Src0VT>.ret; | 
|  | 736 |  | 
|  | 737 | field dag Outs = (outs DstRC:$dst); | 
|  | 738 |  | 
|  | 739 | field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret; | 
|  | 740 | field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs, | 
|  | 741 | HasModifiers>.ret; | 
|  | 742 |  | 
| Matt Arsenault | 9215b17 | 2014-08-03 05:27:14 +0000 | [diff] [blame] | 743 | field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 744 | field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret; | 
|  | 745 | } | 
|  | 746 |  | 
|  | 747 | def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>; | 
|  | 748 | def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>; | 
|  | 749 | def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>; | 
|  | 750 | def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>; | 
|  | 751 | def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>; | 
|  | 752 | def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>; | 
|  | 753 | def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>; | 
|  | 754 | def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>; | 
|  | 755 | def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>; | 
|  | 756 |  | 
|  | 757 | def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>; | 
|  | 758 | def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>; | 
|  | 759 | def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>; | 
|  | 760 | def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>; | 
|  | 761 | def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>; | 
| Marek Olsak | 11057ee | 2015-02-03 17:38:01 +0000 | [diff] [blame] | 762 | def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 763 | def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>; | 
|  | 764 | def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> { | 
| Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 765 | let Src0RC32 = VCSrc_32; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 766 | } | 
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 767 |  | 
|  | 768 | def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> { | 
|  | 769 | let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1); | 
|  | 770 | let Asm64 = " $dst, $src0_modifiers, $src1"; | 
|  | 771 | } | 
|  | 772 |  | 
|  | 773 | def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> { | 
|  | 774 | let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1); | 
|  | 775 | let Asm64 = " $dst, $src0_modifiers, $src1"; | 
|  | 776 | } | 
|  | 777 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 778 | def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>; | 
| Marek Olsak | 707a6d0 | 2015-02-03 21:53:01 +0000 | [diff] [blame] | 779 | def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 780 | def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>; | 
|  | 781 |  | 
|  | 782 | def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>; | 
|  | 783 | def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>; | 
|  | 784 | def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>; | 
|  | 785 | def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>; | 
|  | 786 |  | 
|  | 787 |  | 
| Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 788 | class VOP <string opName> { | 
|  | 789 | string OpName = opName; | 
|  | 790 | } | 
|  | 791 |  | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 792 | class VOP2_REV <string revOp, bit isOrig> { | 
|  | 793 | string RevOp = revOp; | 
|  | 794 | bit IsOrig = isOrig; | 
|  | 795 | } | 
|  | 796 |  | 
| Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 797 | class AtomicNoRet <string noRetOp, bit isRet> { | 
|  | 798 | string NoRetOp = noRetOp; | 
|  | 799 | bit IsRet = isRet; | 
|  | 800 | } | 
|  | 801 |  | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 802 | class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : | 
|  | 803 | VOP1Common <outs, ins, "", pattern>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 804 | VOP <opName>, | 
|  | 805 | SIMCInstr <opName#"_e32", SISubtarget.NONE> { | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 806 | let isPseudo = 1; | 
|  | 807 | } | 
|  | 808 |  | 
|  | 809 | multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern, | 
|  | 810 | string opName> { | 
|  | 811 | def "" : VOP1_Pseudo <outs, ins, pattern, opName>; | 
|  | 812 |  | 
|  | 813 | def _si : VOP1<op.SI, outs, ins, asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 814 | SIMCInstr <opName#"_e32", SISubtarget.SI>; | 
|  | 815 | def _vi : VOP1<op.VI, outs, ins, asm, []>, | 
|  | 816 | SIMCInstr <opName#"_e32", SISubtarget.VI>; | 
|  | 817 | } | 
|  | 818 |  | 
| Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 819 | multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern, | 
|  | 820 | string opName> { | 
|  | 821 | def "" : VOP1_Pseudo <outs, ins, pattern, opName>; | 
|  | 822 |  | 
|  | 823 | def _si : VOP1<op.SI, outs, ins, asm, []>, | 
|  | 824 | SIMCInstr <opName#"_e32", SISubtarget.SI>; | 
|  | 825 | // No VI instruction. This class is for SI only. | 
|  | 826 | } | 
|  | 827 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 828 | class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : | 
|  | 829 | VOP2Common <outs, ins, "", pattern>, | 
|  | 830 | VOP <opName>, | 
|  | 831 | SIMCInstr<opName#"_e32", SISubtarget.NONE> { | 
|  | 832 | let isPseudo = 1; | 
|  | 833 | } | 
|  | 834 |  | 
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 835 | multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 836 | string opName, string revOp> { | 
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 837 | def "" : VOP2_Pseudo <outs, ins, pattern, opName>, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 838 | VOP2_REV<revOp#"_e32", !eq(revOp, opName)>; | 
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 839 |  | 
|  | 840 | def _si : VOP2 <op.SI, outs, ins, opName#asm, []>, | 
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 841 | SIMCInstr <opName#"_e32", SISubtarget.SI>; | 
|  | 842 | } | 
|  | 843 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 844 | multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 845 | string opName, string revOp> { | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 846 | def "" : VOP2_Pseudo <outs, ins, pattern, opName>, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 847 | VOP2_REV<revOp#"_e32", !eq(revOp, opName)>; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 848 |  | 
|  | 849 | def _si : VOP2 <op.SI, outs, ins, opName#asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 850 | SIMCInstr <opName#"_e32", SISubtarget.SI>; | 
|  | 851 | def _vi : VOP2 <op.VI, outs, ins, opName#asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 852 | SIMCInstr <opName#"_e32", SISubtarget.VI>; | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 853 | } | 
|  | 854 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 855 | class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> { | 
|  | 856 |  | 
|  | 857 | bits<2> src0_modifiers = !if(HasModifiers, ?, 0); | 
|  | 858 | bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0); | 
|  | 859 | bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0); | 
|  | 860 | bits<2> omod = !if(HasModifiers, ?, 0); | 
|  | 861 | bits<1> clamp = !if(HasModifiers, ?, 0); | 
|  | 862 | bits<9> src1 = !if(HasSrc1, ?, 0); | 
|  | 863 | bits<9> src2 = !if(HasSrc2, ?, 0); | 
|  | 864 | } | 
|  | 865 |  | 
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 866 | class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : | 
|  | 867 | VOP3Common <outs, ins, "", pattern>, | 
|  | 868 | VOP <opName>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 869 | SIMCInstr<opName#"_e64", SISubtarget.NONE> { | 
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 870 | let isPseudo = 1; | 
|  | 871 | } | 
|  | 872 |  | 
|  | 873 | class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> : | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 874 | VOP3Common <outs, ins, asm, []>, | 
|  | 875 | VOP3e <op>, | 
|  | 876 | SIMCInstr<opName#"_e64", SISubtarget.SI>; | 
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 877 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 878 | class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> : | 
|  | 879 | VOP3Common <outs, ins, asm, []>, | 
|  | 880 | VOP3e_vi <op>, | 
|  | 881 | SIMCInstr <opName#"_e64", SISubtarget.VI>; | 
|  | 882 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 883 | multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 884 | string opName, int NumSrcArgs, bit HasMods = 1> { | 
| Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 885 |  | 
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 886 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; | 
| Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 887 |  | 
| Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 888 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 889 | VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1), | 
|  | 890 | !if(!eq(NumSrcArgs, 2), 0, 1), | 
|  | 891 | HasMods>; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 892 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, | 
|  | 893 | VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1), | 
|  | 894 | !if(!eq(NumSrcArgs, 2), 0, 1), | 
|  | 895 | HasMods>; | 
|  | 896 | } | 
| Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 897 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 898 | // VOP3_m without source modifiers | 
|  | 899 | multiclass VOP3_m_nosrcmod <vop op, dag outs, dag ins, string asm, list<dag> pattern, | 
|  | 900 | string opName, int NumSrcArgs, bit HasMods = 1> { | 
|  | 901 |  | 
|  | 902 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; | 
|  | 903 |  | 
|  | 904 | let src0_modifiers = 0, | 
|  | 905 | src1_modifiers = 0, | 
|  | 906 | src2_modifiers = 0 in { | 
|  | 907 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>; | 
|  | 908 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>; | 
|  | 909 | } | 
| Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 910 | } | 
|  | 911 |  | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 912 | multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 913 | list<dag> pattern, string opName, bit HasMods = 1> { | 
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 914 |  | 
|  | 915 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; | 
|  | 916 |  | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 917 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 918 | VOP3DisableFields<0, 0, HasMods>; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 919 |  | 
|  | 920 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, | 
|  | 921 | VOP3DisableFields<0, 0, HasMods>; | 
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 922 | } | 
|  | 923 |  | 
| Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 924 | multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm, | 
|  | 925 | list<dag> pattern, string opName, bit HasMods = 1> { | 
|  | 926 |  | 
|  | 927 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; | 
|  | 928 |  | 
|  | 929 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, | 
|  | 930 | VOP3DisableFields<0, 0, HasMods>; | 
|  | 931 | // No VI instruction. This class is for SI only. | 
|  | 932 | } | 
|  | 933 |  | 
| Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 934 | multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 935 | list<dag> pattern, string opName, string revOp, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 936 | bit HasMods = 1, bit UseFullOp = 0> { | 
|  | 937 |  | 
|  | 938 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 939 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 940 |  | 
| Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 941 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 942 | VOP3DisableFields<1, 0, HasMods>; | 
|  | 943 |  | 
| Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 944 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 945 | VOP3DisableFields<1, 0, HasMods>; | 
|  | 946 | } | 
|  | 947 |  | 
| Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 948 | multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm, | 
|  | 949 | list<dag> pattern, string opName, string revOp, | 
|  | 950 | bit HasMods = 1, bit UseFullOp = 0> { | 
|  | 951 |  | 
|  | 952 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, | 
|  | 953 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; | 
|  | 954 |  | 
|  | 955 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, | 
|  | 956 | VOP3DisableFields<1, 0, HasMods>; | 
|  | 957 |  | 
|  | 958 | // No VI instruction. This class is for SI only. | 
|  | 959 | } | 
|  | 960 |  | 
| Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 961 | multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 962 | list<dag> pattern, string opName, string revOp, | 
|  | 963 | bit HasMods = 1, bit UseFullOp = 0> { | 
|  | 964 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, | 
|  | 965 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; | 
|  | 966 |  | 
|  | 967 | // The VOP2 variant puts the carry out into VCC, the VOP3 variant | 
|  | 968 | // can write it into any SGPR. We currently don't use the carry out, | 
|  | 969 | // so for now hardcode it to VCC as well. | 
|  | 970 | let sdst = SIOperand.VCC, Defs = [VCC] in { | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 971 | def _si : VOP3b <op.SI3, outs, ins, asm, []>, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 972 | VOP3DisableFields<1, 0, HasMods>, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 973 | SIMCInstr<opName#"_e64", SISubtarget.SI>; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 974 |  | 
|  | 975 | // TODO: Do we need this VI variant here? | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 976 | /*def _vi : VOP3b_vi <op.VI3, outs, ins, asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 977 | VOP3DisableFields<1, 0, HasMods>, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 978 | SIMCInstr<opName#"_e64", SISubtarget.VI>;*/ | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 979 | } // End sdst = SIOperand.VCC, Defs = [VCC] | 
|  | 980 | } | 
|  | 981 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 982 | multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 983 | list<dag> pattern, string opName, | 
|  | 984 | bit HasMods, bit defExec> { | 
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 985 |  | 
|  | 986 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; | 
|  | 987 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 988 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 989 | VOP3DisableFields<1, 0, HasMods> { | 
|  | 990 | let Defs = !if(defExec, [EXEC], []); | 
|  | 991 | } | 
|  | 992 |  | 
|  | 993 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, | 
|  | 994 | VOP3DisableFields<1, 0, HasMods> { | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 995 | let Defs = !if(defExec, [EXEC], []); | 
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 996 | } | 
|  | 997 | } | 
|  | 998 |  | 
| Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 999 | // An instruction that is VOP2 on SI and VOP3 on VI, no modifiers. | 
|  | 1000 | multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins, | 
|  | 1001 | string asm, list<dag> pattern = []> { | 
|  | 1002 | let isPseudo = 1 in { | 
|  | 1003 | def "" : VOPAnyCommon <outs, ins, "", pattern>, | 
|  | 1004 | SIMCInstr<opName, SISubtarget.NONE>; | 
|  | 1005 | } | 
|  | 1006 |  | 
|  | 1007 | def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>, | 
|  | 1008 | SIMCInstr <opName, SISubtarget.SI>; | 
|  | 1009 |  | 
|  | 1010 | def _vi : VOP3Common <outs, ins, asm, []>, | 
|  | 1011 | VOP3e_vi <op.VI3>, | 
|  | 1012 | VOP3DisableFields <1, 0, 0>, | 
|  | 1013 | SIMCInstr <opName, SISubtarget.VI>; | 
|  | 1014 | } | 
|  | 1015 |  | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1016 | multiclass VOP1_Helper <vop1 op, string opName, dag outs, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1017 | dag ins32, string asm32, list<dag> pat32, | 
|  | 1018 | dag ins64, string asm64, list<dag> pat64, | 
|  | 1019 | bit HasMods> { | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 1020 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1021 | defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1022 |  | 
|  | 1023 | defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1024 | } | 
|  | 1025 |  | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1026 | multiclass VOP1Inst <vop1 op, string opName, VOPProfile P, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1027 | SDPatternOperator node = null_frag> : VOP1_Helper < | 
|  | 1028 | op, opName, P.Outs, | 
|  | 1029 | P.Ins32, P.Asm32, [], | 
|  | 1030 | P.Ins64, P.Asm64, | 
|  | 1031 | !if(P.HasModifiers, | 
|  | 1032 | [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1033 | i32:$src0_modifiers, i1:$clamp, i32:$omod))))], | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1034 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]), | 
|  | 1035 | P.HasModifiers | 
| Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1036 | >; | 
| Christian Konig | f5754a0 | 2013-02-21 15:17:09 +0000 | [diff] [blame] | 1037 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1038 | multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P, | 
|  | 1039 | SDPatternOperator node = null_frag> { | 
|  | 1040 |  | 
| Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1041 | defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1042 |  | 
| Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1043 | defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1044 | !if(P.HasModifiers, | 
|  | 1045 | [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, | 
|  | 1046 | i32:$src0_modifiers, i1:$clamp, i32:$omod))))], | 
| Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1047 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]), | 
|  | 1048 | opName, P.HasModifiers>; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1049 | } | 
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1050 |  | 
| Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1051 | multiclass VOP2_Helper <vop2 op, string opName, dag outs, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1052 | dag ins32, string asm32, list<dag> pat32, | 
|  | 1053 | dag ins64, string asm64, list<dag> pat64, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1054 | string revOp, bit HasMods> { | 
|  | 1055 | defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1056 |  | 
| Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1057 | defm _e64 : VOP3_2_m <op, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1058 | outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1059 | >; | 
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1060 | } | 
|  | 1061 |  | 
| Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1062 | multiclass VOP2Inst <vop2 op, string opName, VOPProfile P, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1063 | SDPatternOperator node = null_frag, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1064 | string revOp = opName> : VOP2_Helper < | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1065 | op, opName, P.Outs, | 
|  | 1066 | P.Ins32, P.Asm32, [], | 
|  | 1067 | P.Ins64, P.Asm64, | 
|  | 1068 | !if(P.HasModifiers, | 
|  | 1069 | [(set P.DstVT:$dst, | 
|  | 1070 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1071 | i1:$clamp, i32:$omod)), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1072 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], | 
|  | 1073 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1074 | revOp, P.HasModifiers | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1075 | >; | 
|  | 1076 |  | 
| Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1077 | multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P, | 
|  | 1078 | SDPatternOperator node = null_frag, | 
|  | 1079 | string revOp = opName> { | 
|  | 1080 | defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>; | 
|  | 1081 |  | 
|  | 1082 | defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#"_e64"#P.Asm64, | 
|  | 1083 | !if(P.HasModifiers, | 
|  | 1084 | [(set P.DstVT:$dst, | 
|  | 1085 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, | 
|  | 1086 | i1:$clamp, i32:$omod)), | 
|  | 1087 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], | 
|  | 1088 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), | 
|  | 1089 | opName, revOp, P.HasModifiers>; | 
|  | 1090 | } | 
|  | 1091 |  | 
| Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1092 | multiclass VOP2b_Helper <vop2 op, string opName, dag outs, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1093 | dag ins32, string asm32, list<dag> pat32, | 
|  | 1094 | dag ins64, string asm64, list<dag> pat64, | 
|  | 1095 | string revOp, bit HasMods> { | 
|  | 1096 |  | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1097 | defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1098 |  | 
| Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1099 | defm _e64 : VOP3b_2_m <op, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1100 | outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods | 
|  | 1101 | >; | 
|  | 1102 | } | 
|  | 1103 |  | 
| Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1104 | multiclass VOP2bInst <vop2 op, string opName, VOPProfile P, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1105 | SDPatternOperator node = null_frag, | 
|  | 1106 | string revOp = opName> : VOP2b_Helper < | 
|  | 1107 | op, opName, P.Outs, | 
|  | 1108 | P.Ins32, P.Asm32, [], | 
|  | 1109 | P.Ins64, P.Asm64, | 
|  | 1110 | !if(P.HasModifiers, | 
|  | 1111 | [(set P.DstVT:$dst, | 
|  | 1112 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1113 | i1:$clamp, i32:$omod)), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1114 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], | 
|  | 1115 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), | 
|  | 1116 | revOp, P.HasModifiers | 
|  | 1117 | >; | 
|  | 1118 |  | 
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1119 | // A VOP2 instruction that is VOP3-only on VI. | 
|  | 1120 | multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs, | 
|  | 1121 | dag ins32, string asm32, list<dag> pat32, | 
|  | 1122 | dag ins64, string asm64, list<dag> pat64, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1123 | string revOp, bit HasMods> { | 
|  | 1124 | defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>; | 
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1125 |  | 
|  | 1126 | defm _e64 : VOP3_2_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1127 | revOp, HasMods>; | 
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1128 | } | 
|  | 1129 |  | 
|  | 1130 | multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P, | 
|  | 1131 | SDPatternOperator node = null_frag, | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1132 | string revOp = opName> | 
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1133 | : VOP2_VI3_Helper < | 
|  | 1134 | op, opName, P.Outs, | 
|  | 1135 | P.Ins32, P.Asm32, [], | 
|  | 1136 | P.Ins64, P.Asm64, | 
|  | 1137 | !if(P.HasModifiers, | 
|  | 1138 | [(set P.DstVT:$dst, | 
|  | 1139 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, | 
|  | 1140 | i1:$clamp, i32:$omod)), | 
|  | 1141 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], | 
|  | 1142 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), | 
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1143 | revOp, P.HasModifiers | 
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1144 | >; | 
|  | 1145 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1146 | class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : | 
|  | 1147 | VOPCCommon <ins, "", pattern>, | 
|  | 1148 | VOP <opName>, | 
|  | 1149 | SIMCInstr<opName#"_e32", SISubtarget.NONE> { | 
|  | 1150 | let isPseudo = 1; | 
|  | 1151 | } | 
|  | 1152 |  | 
|  | 1153 | multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern, | 
|  | 1154 | string opName, bit DefExec> { | 
|  | 1155 | def "" : VOPC_Pseudo <outs, ins, pattern, opName>; | 
|  | 1156 |  | 
|  | 1157 | def _si : VOPC<op.SI, ins, asm, []>, | 
|  | 1158 | SIMCInstr <opName#"_e32", SISubtarget.SI> { | 
|  | 1159 | let Defs = !if(DefExec, [EXEC], []); | 
|  | 1160 | } | 
|  | 1161 |  | 
|  | 1162 | def _vi : VOPC<op.VI, ins, asm, []>, | 
|  | 1163 | SIMCInstr <opName#"_e32", SISubtarget.VI> { | 
|  | 1164 | let Defs = !if(DefExec, [EXEC], []); | 
|  | 1165 | } | 
|  | 1166 | } | 
|  | 1167 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1168 | multiclass VOPC_Helper <vopc op, string opName, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1169 | dag ins32, string asm32, list<dag> pat32, | 
|  | 1170 | dag out64, dag ins64, string asm64, list<dag> pat64, | 
|  | 1171 | bit HasMods, bit DefExec> { | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1172 | defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1173 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1174 | defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64, | 
|  | 1175 | opName, HasMods, DefExec>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1176 | } | 
|  | 1177 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1178 | multiclass VOPCInst <vopc op, string opName, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1179 | VOPProfile P, PatLeaf cond = COND_NULL, | 
|  | 1180 | bit DefExec = 0> : VOPC_Helper < | 
|  | 1181 | op, opName, | 
|  | 1182 | P.Ins32, P.Asm32, [], | 
|  | 1183 | (outs SReg_64:$dst), P.Ins64, P.Asm64, | 
|  | 1184 | !if(P.HasModifiers, | 
|  | 1185 | [(set i1:$dst, | 
|  | 1186 | (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1187 | i1:$clamp, i32:$omod)), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1188 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), | 
|  | 1189 | cond))], | 
|  | 1190 | [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]), | 
|  | 1191 | P.HasModifiers, DefExec | 
|  | 1192 | >; | 
|  | 1193 |  | 
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1194 | multiclass VOPCClassInst <vopc op, string opName, VOPProfile P, | 
|  | 1195 | bit DefExec = 0> : VOPC_Helper < | 
|  | 1196 | op, opName, | 
|  | 1197 | P.Ins32, P.Asm32, [], | 
|  | 1198 | (outs SReg_64:$dst), P.Ins64, P.Asm64, | 
|  | 1199 | !if(P.HasModifiers, | 
|  | 1200 | [(set i1:$dst, | 
|  | 1201 | (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))], | 
|  | 1202 | [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]), | 
|  | 1203 | P.HasModifiers, DefExec | 
|  | 1204 | >; | 
|  | 1205 |  | 
|  | 1206 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1207 | multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> : | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1208 | VOPCInst <op, opName, VOP_F32_F32_F32, cond>; | 
|  | 1209 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1210 | multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> : | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1211 | VOPCInst <op, opName, VOP_F64_F64_F64, cond>; | 
|  | 1212 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1213 | multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> : | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1214 | VOPCInst <op, opName, VOP_I32_I32_I32, cond>; | 
|  | 1215 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1216 | multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> : | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1217 | VOPCInst <op, opName, VOP_I64_I64_I64, cond>; | 
| Christian Konig | f5754a0 | 2013-02-21 15:17:09 +0000 | [diff] [blame] | 1218 |  | 
| Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1219 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1220 | multiclass VOPCX <vopc op, string opName, VOPProfile P, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1221 | PatLeaf cond = COND_NULL> | 
|  | 1222 | : VOPCInst <op, opName, P, cond, 1>; | 
|  | 1223 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1224 | multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> : | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1225 | VOPCX <op, opName, VOP_F32_F32_F32, cond>; | 
|  | 1226 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1227 | multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> : | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1228 | VOPCX <op, opName, VOP_F64_F64_F64, cond>; | 
|  | 1229 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1230 | multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> : | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1231 | VOPCX <op, opName, VOP_I32_I32_I32, cond>; | 
|  | 1232 |  | 
| Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1233 | multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> : | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1234 | VOPCX <op, opName, VOP_I64_I64_I64, cond>; | 
|  | 1235 |  | 
| Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1236 | multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1237 | list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m < | 
|  | 1238 | op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods | 
|  | 1239 | >; | 
|  | 1240 |  | 
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1241 | multiclass VOPC_CLASS_F32 <vopc op, string opName> : | 
|  | 1242 | VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>; | 
|  | 1243 |  | 
|  | 1244 | multiclass VOPCX_CLASS_F32 <vopc op, string opName> : | 
|  | 1245 | VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>; | 
|  | 1246 |  | 
|  | 1247 | multiclass VOPC_CLASS_F64 <vopc op, string opName> : | 
|  | 1248 | VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>; | 
|  | 1249 |  | 
|  | 1250 | multiclass VOPCX_CLASS_F64 <vopc op, string opName> : | 
|  | 1251 | VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>; | 
|  | 1252 |  | 
| Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1253 | multiclass VOP3Inst <vop3 op, string opName, VOPProfile P, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1254 | SDPatternOperator node = null_frag> : VOP3_Helper < | 
|  | 1255 | op, opName, P.Outs, P.Ins64, P.Asm64, | 
|  | 1256 | !if(!eq(P.NumSrcArgs, 3), | 
|  | 1257 | !if(P.HasModifiers, | 
|  | 1258 | [(set P.DstVT:$dst, | 
|  | 1259 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1260 | i1:$clamp, i32:$omod)), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1261 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), | 
|  | 1262 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))], | 
|  | 1263 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1, | 
|  | 1264 | P.Src2VT:$src2))]), | 
|  | 1265 | !if(!eq(P.NumSrcArgs, 2), | 
|  | 1266 | !if(P.HasModifiers, | 
|  | 1267 | [(set P.DstVT:$dst, | 
|  | 1268 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1269 | i1:$clamp, i32:$omod)), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1270 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], | 
|  | 1271 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]) | 
|  | 1272 | /* P.NumSrcArgs == 1 */, | 
|  | 1273 | !if(P.HasModifiers, | 
|  | 1274 | [(set P.DstVT:$dst, | 
|  | 1275 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1276 | i1:$clamp, i32:$omod))))], | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1277 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))), | 
|  | 1278 | P.NumSrcArgs, P.HasModifiers | 
|  | 1279 | >; | 
|  | 1280 |  | 
| Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1281 | multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1282 | string opName, list<dag> pattern> : | 
|  | 1283 | VOP3b_2_m < | 
| Matt Arsenault | a95f5a0 | 2014-11-04 20:29:20 +0000 | [diff] [blame] | 1284 | op, (outs vrc:$vdst, SReg_64:$sdst), | 
| Matt Arsenault | 272c50a | 2014-09-30 19:49:43 +0000 | [diff] [blame] | 1285 | (ins InputModsNoDefault:$src0_modifiers, arc:$src0, | 
|  | 1286 | InputModsNoDefault:$src1_modifiers, arc:$src1, | 
|  | 1287 | InputModsNoDefault:$src2_modifiers, arc:$src2, | 
| Matt Arsenault | f2676a5 | 2014-11-05 19:35:00 +0000 | [diff] [blame] | 1288 | ClampMod:$clamp, omod:$omod), | 
| Matt Arsenault | a95f5a0 | 2014-11-04 20:29:20 +0000 | [diff] [blame] | 1289 | opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1290 | opName, opName, 1, 1 | 
|  | 1291 | >; | 
| Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1292 |  | 
| Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1293 | multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> : | 
| Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1294 | VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>; | 
|  | 1295 |  | 
| Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1296 | multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> : | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1297 | VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>; | 
| Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1298 |  | 
| Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1299 |  | 
|  | 1300 | class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat< | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1301 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)), | 
| Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1302 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), | 
|  | 1303 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))), | 
|  | 1304 | (Inst i32:$src0_modifiers, P.Src0VT:$src0, | 
|  | 1305 | i32:$src1_modifiers, P.Src1VT:$src1, | 
|  | 1306 | i32:$src2_modifiers, P.Src2VT:$src2, | 
| Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1307 | i1:$clamp, | 
| Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1308 | i32:$omod)>; | 
|  | 1309 |  | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1310 | //===----------------------------------------------------------------------===// | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1311 | // Interpolation opcodes | 
|  | 1312 | //===----------------------------------------------------------------------===// | 
|  | 1313 |  | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1314 | class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : | 
|  | 1315 | VINTRPCommon <outs, ins, "", pattern>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1316 | SIMCInstr<opName, SISubtarget.NONE> { | 
|  | 1317 | let isPseudo = 1; | 
|  | 1318 | } | 
|  | 1319 |  | 
|  | 1320 | class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins, | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1321 | string asm> : | 
|  | 1322 | VINTRPCommon <outs, ins, asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1323 | VINTRPe <op>, | 
|  | 1324 | SIMCInstr<opName, SISubtarget.SI>; | 
|  | 1325 |  | 
|  | 1326 | class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins, | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1327 | string asm> : | 
|  | 1328 | VINTRPCommon <outs, ins, asm, []>, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1329 | VINTRPe_vi <op>, | 
|  | 1330 | SIMCInstr<opName, SISubtarget.VI>; | 
|  | 1331 |  | 
|  | 1332 | multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm, | 
|  | 1333 | string disableEncoding = "", string constraints = "", | 
|  | 1334 | list<dag> pattern = []> { | 
|  | 1335 | let DisableEncoding = disableEncoding, | 
|  | 1336 | Constraints = constraints in { | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1337 | def "" : VINTRP_Pseudo <opName, outs, ins, pattern>; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1338 |  | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1339 | def _si : VINTRP_Real_si <op, opName, outs, ins, asm>; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1340 |  | 
| Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1341 | def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm>; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1342 | } | 
|  | 1343 | } | 
|  | 1344 |  | 
|  | 1345 | //===----------------------------------------------------------------------===// | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1346 | // Vector I/O classes | 
|  | 1347 | //===----------------------------------------------------------------------===// | 
|  | 1348 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1349 | class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : | 
|  | 1350 | DS <outs, ins, "", pattern>, | 
|  | 1351 | SIMCInstr <opName, SISubtarget.NONE> { | 
|  | 1352 | let isPseudo = 1; | 
|  | 1353 | } | 
|  | 1354 |  | 
|  | 1355 | class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> : | 
|  | 1356 | DS <outs, ins, asm, []>, | 
|  | 1357 | DSe <op>, | 
|  | 1358 | SIMCInstr <opName, SISubtarget.SI>; | 
|  | 1359 |  | 
|  | 1360 | class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> : | 
|  | 1361 | DS <outs, ins, asm, []>, | 
|  | 1362 | DSe_vi <op>, | 
|  | 1363 | SIMCInstr <opName, SISubtarget.VI>; | 
|  | 1364 |  | 
|  | 1365 | class DS_1A_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> : | 
|  | 1366 | DS <outs, ins, asm, []>, | 
|  | 1367 | DSe <op>, | 
|  | 1368 | SIMCInstr <opName, SISubtarget.SI> { | 
|  | 1369 |  | 
|  | 1370 | // Single load interpret the 2 i8imm operands as a single i16 offset. | 
|  | 1371 | bits<16> offset; | 
|  | 1372 | let offset0 = offset{7-0}; | 
|  | 1373 | let offset1 = offset{15-8}; | 
|  | 1374 | } | 
|  | 1375 |  | 
|  | 1376 | class DS_1A_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> : | 
|  | 1377 | DS <outs, ins, asm, []>, | 
|  | 1378 | DSe_vi <op>, | 
|  | 1379 | SIMCInstr <opName, SISubtarget.VI> { | 
|  | 1380 |  | 
|  | 1381 | // Single load interpret the 2 i8imm operands as a single i16 offset. | 
|  | 1382 | bits<16> offset; | 
|  | 1383 | let offset0 = offset{7-0}; | 
|  | 1384 | let offset1 = offset{15-8}; | 
|  | 1385 | } | 
|  | 1386 |  | 
|  | 1387 | multiclass DS_1A_Load_m <bits<8> op, string opName, dag outs, dag ins, string asm, | 
|  | 1388 | list<dag> pat> { | 
|  | 1389 | let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in { | 
|  | 1390 | def "" : DS_Pseudo <opName, outs, ins, pat>; | 
|  | 1391 |  | 
|  | 1392 | let data0 = 0, data1 = 0 in { | 
|  | 1393 | def _si : DS_1A_Real_si <op, opName, outs, ins, asm>; | 
|  | 1394 | def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>; | 
|  | 1395 | } | 
|  | 1396 | } | 
|  | 1397 | } | 
|  | 1398 |  | 
|  | 1399 | multiclass DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass> | 
|  | 1400 | : DS_1A_Load_m < | 
|  | 1401 | op, | 
|  | 1402 | asm, | 
|  | 1403 | (outs regClass:$vdst), | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1404 | (ins i1imm:$gds, VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0), | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1405 | asm#" $vdst, $addr"#"$offset"#" [M0]", | 
|  | 1406 | []>; | 
|  | 1407 |  | 
|  | 1408 | multiclass DS_Load2_m <bits<8> op, string opName, dag outs, dag ins, string asm, | 
|  | 1409 | list<dag> pat> { | 
|  | 1410 | let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in { | 
|  | 1411 | def "" : DS_Pseudo <opName, outs, ins, pat>; | 
|  | 1412 |  | 
|  | 1413 | let data0 = 0, data1 = 0 in { | 
|  | 1414 | def _si : DS_Real_si <op, opName, outs, ins, asm>; | 
|  | 1415 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; | 
|  | 1416 | } | 
|  | 1417 | } | 
|  | 1418 | } | 
|  | 1419 |  | 
|  | 1420 | multiclass DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass> | 
|  | 1421 | : DS_Load2_m < | 
|  | 1422 | op, | 
|  | 1423 | asm, | 
|  | 1424 | (outs regClass:$vdst), | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1425 | (ins i1imm:$gds, VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1426 | M0Reg:$m0), | 
|  | 1427 | asm#" $vdst, $addr"#"$offset0"#"$offset1 [M0]", | 
|  | 1428 | []>; | 
|  | 1429 |  | 
|  | 1430 | multiclass DS_1A_Store_m <bits<8> op, string opName, dag outs, dag ins, | 
|  | 1431 | string asm, list<dag> pat> { | 
|  | 1432 | let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in { | 
|  | 1433 | def "" : DS_Pseudo <opName, outs, ins, pat>; | 
|  | 1434 |  | 
|  | 1435 | let data1 = 0, vdst = 0 in { | 
|  | 1436 | def _si : DS_1A_Real_si <op, opName, outs, ins, asm>; | 
|  | 1437 | def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>; | 
|  | 1438 | } | 
|  | 1439 | } | 
|  | 1440 | } | 
|  | 1441 |  | 
|  | 1442 | multiclass DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass> | 
|  | 1443 | : DS_1A_Store_m < | 
|  | 1444 | op, | 
|  | 1445 | asm, | 
|  | 1446 | (outs), | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1447 | (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, ds_offset:$offset, M0Reg:$m0), | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1448 | asm#" $addr, $data0"#"$offset"#" [M0]", | 
|  | 1449 | []>; | 
|  | 1450 |  | 
|  | 1451 | multiclass DS_Store_m <bits<8> op, string opName, dag outs, dag ins, | 
|  | 1452 | string asm, list<dag> pat> { | 
|  | 1453 | let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in { | 
|  | 1454 | def "" : DS_Pseudo <opName, outs, ins, pat>; | 
|  | 1455 |  | 
|  | 1456 | let vdst = 0 in { | 
|  | 1457 | def _si : DS_Real_si <op, opName, outs, ins, asm>; | 
|  | 1458 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; | 
|  | 1459 | } | 
|  | 1460 | } | 
|  | 1461 | } | 
|  | 1462 |  | 
|  | 1463 | multiclass DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass> | 
|  | 1464 | : DS_Store_m < | 
|  | 1465 | op, | 
|  | 1466 | asm, | 
|  | 1467 | (outs), | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1468 | (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, regClass:$data1, | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1469 | ds_offset0:$offset0, ds_offset1:$offset1, M0Reg:$m0), | 
|  | 1470 | asm#" $addr, $data0, $data1"#"$offset0"#"$offset1 [M0]", | 
|  | 1471 | []>; | 
|  | 1472 |  | 
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1473 | // 1 address, 1 data. | 
|  | 1474 | multiclass DS_1A1D_RET_m <bits<8> op, string opName, dag outs, dag ins, | 
|  | 1475 | string asm, list<dag> pat, string noRetOp> { | 
|  | 1476 | let mayLoad = 1, mayStore = 1, | 
|  | 1477 | hasPostISelHook = 1 // Adjusted to no return version. | 
|  | 1478 | in { | 
|  | 1479 | def "" : DS_Pseudo <opName, outs, ins, pat>, | 
|  | 1480 | AtomicNoRet<noRetOp, 1>; | 
| Matt Arsenault | 9cd8c38 | 2014-03-19 22:19:39 +0000 | [diff] [blame] | 1481 |  | 
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1482 | let data1 = 0 in { | 
|  | 1483 | def _si : DS_1A_Real_si <op, opName, outs, ins, asm>; | 
|  | 1484 | def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>; | 
|  | 1485 | } | 
|  | 1486 | } | 
| Matt Arsenault | 9cd8c38 | 2014-03-19 22:19:39 +0000 | [diff] [blame] | 1487 | } | 
|  | 1488 |  | 
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1489 | multiclass DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc, | 
|  | 1490 | string noRetOp = ""> : DS_1A1D_RET_m < | 
|  | 1491 | op, asm, | 
| Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 1492 | (outs rc:$vdst), | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1493 | (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0), | 
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1494 | asm#" $vdst, $addr, $data0"#"$offset"#" [M0]", [], noRetOp>; | 
| Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 1495 |  | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 1496 | // 1 address, 2 data. | 
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1497 | multiclass DS_1A2D_RET_m <bits<8> op, string opName, dag outs, dag ins, | 
|  | 1498 | string asm, list<dag> pat, string noRetOp> { | 
|  | 1499 | let mayLoad = 1, mayStore = 1, | 
|  | 1500 | hasPostISelHook = 1 // Adjusted to no return version. | 
|  | 1501 | in { | 
|  | 1502 | def "" : DS_Pseudo <opName, outs, ins, pat>, | 
|  | 1503 | AtomicNoRet<noRetOp, 1>; | 
|  | 1504 |  | 
|  | 1505 | def _si : DS_1A_Real_si <op, opName, outs, ins, asm>; | 
|  | 1506 | def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>; | 
|  | 1507 | } | 
|  | 1508 | } | 
|  | 1509 |  | 
|  | 1510 | multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc, | 
|  | 1511 | string noRetOp = ""> : DS_1A2D_RET_m < | 
|  | 1512 | op, asm, | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 1513 | (outs rc:$vdst), | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1514 | (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0), | 
| Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 1515 | asm#" $vdst, $addr, $data0, $data1"#"$offset"#" [M0]", | 
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1516 | [], noRetOp>; | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 1517 |  | 
|  | 1518 | // 1 address, 2 data. | 
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1519 | multiclass DS_1A2D_NORET_m <bits<8> op, string opName, dag outs, dag ins, | 
|  | 1520 | string asm, list<dag> pat, string noRetOp> { | 
|  | 1521 | let mayLoad = 1, mayStore = 1 in { | 
|  | 1522 | def "" : DS_Pseudo <opName, outs, ins, pat>, | 
|  | 1523 | AtomicNoRet<noRetOp, 0>; | 
|  | 1524 |  | 
|  | 1525 | def _si : DS_1A_Real_si <op, opName, outs, ins, asm>; | 
|  | 1526 | def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>; | 
|  | 1527 | } | 
|  | 1528 | } | 
|  | 1529 |  | 
|  | 1530 | multiclass DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc, | 
|  | 1531 | string noRetOp = asm> : DS_1A2D_NORET_m < | 
|  | 1532 | op, asm, | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 1533 | (outs), | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1534 | (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0), | 
| Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 1535 | asm#" $addr, $data0, $data1"#"$offset"#" [M0]", | 
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1536 | [], noRetOp>; | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 1537 |  | 
|  | 1538 | // 1 address, 1 data. | 
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1539 | multiclass DS_1A1D_NORET_m <bits<8> op, string opName, dag outs, dag ins, | 
|  | 1540 | string asm, list<dag> pat, string noRetOp> { | 
|  | 1541 | let mayLoad = 1, mayStore = 1 in { | 
|  | 1542 | def "" : DS_Pseudo <opName, outs, ins, pat>, | 
|  | 1543 | AtomicNoRet<noRetOp, 0>; | 
|  | 1544 |  | 
|  | 1545 | let data1 = 0 in { | 
|  | 1546 | def _si : DS_1A_Real_si <op, opName, outs, ins, asm>; | 
|  | 1547 | def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>; | 
|  | 1548 | } | 
|  | 1549 | } | 
|  | 1550 | } | 
|  | 1551 |  | 
|  | 1552 | multiclass DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc, | 
|  | 1553 | string noRetOp = asm> : DS_1A1D_NORET_m < | 
|  | 1554 | op, asm, | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 1555 | (outs), | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1556 | (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0), | 
| Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 1557 | asm#" $addr, $data0"#"$offset"#" [M0]", | 
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1558 | [], noRetOp>; | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 1559 |  | 
| Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 1560 | //===----------------------------------------------------------------------===// | 
|  | 1561 | // MTBUF classes | 
|  | 1562 | //===----------------------------------------------------------------------===// | 
|  | 1563 |  | 
|  | 1564 | class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : | 
|  | 1565 | MTBUF <outs, ins, "", pattern>, | 
|  | 1566 | SIMCInstr<opName, SISubtarget.NONE> { | 
|  | 1567 | let isPseudo = 1; | 
|  | 1568 | } | 
|  | 1569 |  | 
|  | 1570 | class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins, | 
|  | 1571 | string asm> : | 
|  | 1572 | MTBUF <outs, ins, asm, []>, | 
|  | 1573 | MTBUFe <op>, | 
|  | 1574 | SIMCInstr<opName, SISubtarget.SI>; | 
|  | 1575 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1576 | class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> : | 
|  | 1577 | MTBUF <outs, ins, asm, []>, | 
|  | 1578 | MTBUFe_vi <op>, | 
|  | 1579 | SIMCInstr <opName, SISubtarget.VI>; | 
|  | 1580 |  | 
| Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 1581 | multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm, | 
|  | 1582 | list<dag> pattern> { | 
|  | 1583 |  | 
|  | 1584 | def "" : MTBUF_Pseudo <opName, outs, ins, pattern>; | 
|  | 1585 |  | 
|  | 1586 | def _si : MTBUF_Real_si <op, opName, outs, ins, asm>; | 
|  | 1587 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1588 | def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>; | 
|  | 1589 |  | 
| Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 1590 | } | 
|  | 1591 |  | 
|  | 1592 | let mayStore = 1, mayLoad = 0 in { | 
|  | 1593 |  | 
|  | 1594 | multiclass MTBUF_Store_Helper <bits<3> op, string opName, | 
|  | 1595 | RegisterClass regClass> : MTBUF_m < | 
|  | 1596 | op, opName, (outs), | 
|  | 1597 | (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1598 | i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, | 
| Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 1599 | SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset), | 
| Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 1600 | opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt," | 
|  | 1601 | #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", [] | 
|  | 1602 | >; | 
|  | 1603 |  | 
|  | 1604 | } // mayStore = 1, mayLoad = 0 | 
|  | 1605 |  | 
|  | 1606 | let mayLoad = 1, mayStore = 0 in { | 
|  | 1607 |  | 
|  | 1608 | multiclass MTBUF_Load_Helper <bits<3> op, string opName, | 
|  | 1609 | RegisterClass regClass> : MTBUF_m < | 
|  | 1610 | op, opName, (outs regClass:$dst), | 
|  | 1611 | (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64, | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1612 | i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc, | 
| Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 1613 | i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset), | 
| Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 1614 | opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt," | 
|  | 1615 | #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", [] | 
|  | 1616 | >; | 
|  | 1617 |  | 
|  | 1618 | } // mayLoad = 1, mayStore = 0 | 
|  | 1619 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1620 | //===----------------------------------------------------------------------===// | 
|  | 1621 | // MUBUF classes | 
|  | 1622 | //===----------------------------------------------------------------------===// | 
|  | 1623 |  | 
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 1624 | class mubuf <bits<7> si, bits<7> vi = si> { | 
|  | 1625 | field bits<7> SI = si; | 
|  | 1626 | field bits<7> VI = vi; | 
|  | 1627 | } | 
|  | 1628 |  | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1629 | class MUBUFAddr64Table <bit is_addr64, string suffix = ""> { | 
|  | 1630 | bit IsAddr64 = is_addr64; | 
|  | 1631 | string OpName = NAME # suffix; | 
|  | 1632 | } | 
|  | 1633 |  | 
|  | 1634 | class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : | 
|  | 1635 | MUBUF <outs, ins, "", pattern>, | 
|  | 1636 | SIMCInstr<opName, SISubtarget.NONE> { | 
|  | 1637 | let isPseudo = 1; | 
|  | 1638 |  | 
|  | 1639 | // dummy fields, so that we can use let statements around multiclasses | 
|  | 1640 | bits<1> offen; | 
|  | 1641 | bits<1> idxen; | 
|  | 1642 | bits<8> vaddr; | 
|  | 1643 | bits<1> glc; | 
|  | 1644 | bits<1> slc; | 
|  | 1645 | bits<1> tfe; | 
|  | 1646 | bits<8> soffset; | 
|  | 1647 | } | 
|  | 1648 |  | 
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 1649 | class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins, | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1650 | string asm> : | 
|  | 1651 | MUBUF <outs, ins, asm, []>, | 
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 1652 | MUBUFe <op.SI>, | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1653 | SIMCInstr<opName, SISubtarget.SI> { | 
|  | 1654 | let lds = 0; | 
|  | 1655 | } | 
|  | 1656 |  | 
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 1657 | class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins, | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1658 | string asm> : | 
|  | 1659 | MUBUF <outs, ins, asm, []>, | 
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 1660 | MUBUFe_vi <op.VI>, | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1661 | SIMCInstr<opName, SISubtarget.VI> { | 
|  | 1662 | let lds = 0; | 
|  | 1663 | } | 
|  | 1664 |  | 
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 1665 | multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm, | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1666 | list<dag> pattern> { | 
|  | 1667 |  | 
|  | 1668 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, | 
|  | 1669 | MUBUFAddr64Table <0>; | 
|  | 1670 |  | 
|  | 1671 | let addr64 = 0 in { | 
|  | 1672 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; | 
|  | 1673 | } | 
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 1674 |  | 
|  | 1675 | def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>; | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1676 | } | 
|  | 1677 |  | 
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 1678 | multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs, | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1679 | dag ins, string asm, list<dag> pattern> { | 
|  | 1680 |  | 
|  | 1681 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, | 
|  | 1682 | MUBUFAddr64Table <1>; | 
|  | 1683 |  | 
|  | 1684 | let addr64 = 1 in { | 
|  | 1685 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; | 
|  | 1686 | } | 
|  | 1687 |  | 
|  | 1688 | // There is no VI version. If the pseudo is selected, it should be lowered | 
|  | 1689 | // for VI appropriately. | 
|  | 1690 | } | 
|  | 1691 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1692 | class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : | 
| Tom Stellard | 3260ec4 | 2014-12-09 00:03:51 +0000 | [diff] [blame] | 1693 | MUBUF <outs, ins, asm, pattern>, MUBUFe <op> { | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1694 | let lds = 0; | 
| Tom Stellard | 3260ec4 | 2014-12-09 00:03:51 +0000 | [diff] [blame] | 1695 | } | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1696 |  | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1697 | multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins, | 
|  | 1698 | string asm, list<dag> pattern, bit is_return> { | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1699 |  | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1700 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, | 
|  | 1701 | MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>, | 
|  | 1702 | AtomicNoRet<NAME#"_OFFSET", is_return>; | 
|  | 1703 |  | 
|  | 1704 | let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in { | 
|  | 1705 | let addr64 = 0 in { | 
|  | 1706 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; | 
|  | 1707 | } | 
|  | 1708 |  | 
|  | 1709 | def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>; | 
|  | 1710 | } | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1711 | } | 
|  | 1712 |  | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1713 | multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins, | 
|  | 1714 | string asm, list<dag> pattern, bit is_return> { | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1715 |  | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1716 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, | 
|  | 1717 | MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>, | 
|  | 1718 | AtomicNoRet<NAME#"_ADDR64", is_return>; | 
|  | 1719 |  | 
| Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 1720 | let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in { | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1721 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; | 
|  | 1722 | } | 
|  | 1723 |  | 
|  | 1724 | // There is no VI version. If the pseudo is selected, it should be lowered | 
|  | 1725 | // for VI appropriately. | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1726 | } | 
|  | 1727 |  | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1728 | multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc, | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1729 | ValueType vt, SDPatternOperator atomic> { | 
|  | 1730 |  | 
|  | 1731 | let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in { | 
|  | 1732 |  | 
|  | 1733 | // No return variants | 
|  | 1734 | let glc = 0 in { | 
|  | 1735 |  | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1736 | defm _ADDR64 : MUBUFAtomicAddr64_m < | 
|  | 1737 | op, name#"_addr64", (outs), | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1738 | (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, | 
|  | 1739 | mbuf_offset:$offset, slc:$slc), | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1740 | name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#"$slc", [], 0 | 
|  | 1741 | >; | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1742 |  | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1743 | defm _OFFSET : MUBUFAtomicOffset_m < | 
|  | 1744 | op, name#"_offset", (outs), | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1745 | (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset, | 
| Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 1746 | SCSrc_32:$soffset, slc:$slc), | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1747 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0 | 
|  | 1748 | >; | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1749 | } // glc = 0 | 
|  | 1750 |  | 
|  | 1751 | // Variant that return values | 
|  | 1752 | let glc = 1, Constraints = "$vdata = $vdata_in", | 
|  | 1753 | DisableEncoding = "$vdata_in"  in { | 
|  | 1754 |  | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1755 | defm _RTN_ADDR64 : MUBUFAtomicAddr64_m < | 
|  | 1756 | op, name#"_rtn_addr64", (outs rc:$vdata), | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1757 | (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr, | 
| Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 1758 | mbuf_offset:$offset, SSrc_32:$soffset, slc:$slc), | 
|  | 1759 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc", | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1760 | [(set vt:$vdata, | 
| Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 1761 | (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset, | 
|  | 1762 | i16:$offset, i1:$slc), vt:$vdata_in))], 1 | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1763 | >; | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1764 |  | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1765 | defm _RTN_OFFSET : MUBUFAtomicOffset_m < | 
|  | 1766 | op, name#"_rtn_offset", (outs rc:$vdata), | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1767 | (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset, | 
| Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 1768 | SCSrc_32:$soffset, slc:$slc), | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1769 | name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc", | 
|  | 1770 | [(set vt:$vdata, | 
|  | 1771 | (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset, | 
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1772 | i1:$slc), vt:$vdata_in))], 1 | 
|  | 1773 | >; | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1774 |  | 
|  | 1775 | } // glc = 1 | 
|  | 1776 |  | 
|  | 1777 | } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1 | 
|  | 1778 | } | 
|  | 1779 |  | 
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 1780 | multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass, | 
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 1781 | ValueType load_vt = i32, | 
|  | 1782 | SDPatternOperator ld = null_frag> { | 
| Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 1783 |  | 
| Tom Stellard | 3e41dc4 | 2014-12-09 00:03:54 +0000 | [diff] [blame] | 1784 | let mayLoad = 1, mayStore = 0 in { | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1785 | let offen = 0, idxen = 0, vaddr = 0 in { | 
|  | 1786 | defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata), | 
|  | 1787 | (ins SReg_128:$srsrc, | 
|  | 1788 | mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc, | 
|  | 1789 | slc:$slc, tfe:$tfe), | 
|  | 1790 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe", | 
|  | 1791 | [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc, | 
|  | 1792 | i32:$soffset, i16:$offset, | 
|  | 1793 | i1:$glc, i1:$slc, i1:$tfe)))]>; | 
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 1794 | } | 
|  | 1795 |  | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1796 | let offen = 1, idxen = 0  in { | 
|  | 1797 | defm _OFFEN  : MUBUF_m <op, name#"_offen", (outs regClass:$vdata), | 
|  | 1798 | (ins SReg_128:$srsrc, VGPR_32:$vaddr, | 
|  | 1799 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc, | 
|  | 1800 | tfe:$tfe), | 
|  | 1801 | name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; | 
|  | 1802 | } | 
|  | 1803 |  | 
|  | 1804 | let offen = 0, idxen = 1 in { | 
|  | 1805 | defm _IDXEN  : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata), | 
|  | 1806 | (ins SReg_128:$srsrc, VGPR_32:$vaddr, | 
|  | 1807 | mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc, | 
|  | 1808 | slc:$slc, tfe:$tfe), | 
|  | 1809 | name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; | 
|  | 1810 | } | 
|  | 1811 |  | 
|  | 1812 | let offen = 1, idxen = 1 in { | 
|  | 1813 | defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata), | 
|  | 1814 | (ins SReg_128:$srsrc, VReg_64:$vaddr, | 
|  | 1815 | SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe), | 
|  | 1816 | name#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>; | 
|  | 1817 | } | 
|  | 1818 |  | 
| Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 1819 | let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0 in { | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1820 | defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata), | 
| Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 1821 | (ins SReg_128:$srsrc, VReg_64:$vaddr, | 
|  | 1822 | SCSrc_32:$soffset, mbuf_offset:$offset), | 
|  | 1823 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset", | 
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 1824 | [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc, | 
| Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 1825 | i64:$vaddr, i32:$soffset, | 
|  | 1826 | i16:$offset)))]>; | 
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 1827 | } | 
| Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 1828 | } | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1829 | } | 
|  | 1830 |  | 
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 1831 | multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass, | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 1832 | ValueType store_vt, SDPatternOperator st> { | 
| Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame] | 1833 | let mayLoad = 0, mayStore = 1 in { | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1834 | defm : MUBUF_m <op, name, (outs), | 
|  | 1835 | (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset, | 
|  | 1836 | mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc, | 
|  | 1837 | tfe:$tfe), | 
|  | 1838 | name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"# | 
|  | 1839 | "$glc"#"$slc"#"$tfe", []>; | 
| Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 1840 |  | 
| Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1841 | let offen = 0, idxen = 0, vaddr = 0 in { | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1842 | defm _OFFSET : MUBUF_m <op, name#"_offset",(outs), | 
|  | 1843 | (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset, | 
|  | 1844 | SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe), | 
|  | 1845 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe", | 
|  | 1846 | [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset, | 
|  | 1847 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>; | 
| Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1848 | } // offen = 0, idxen = 0, vaddr = 0 | 
|  | 1849 |  | 
| Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 1850 | let offen = 1, idxen = 0  in { | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1851 | defm _OFFEN : MUBUF_m <op, name#"_offen", (outs), | 
|  | 1852 | (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset, | 
|  | 1853 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), | 
|  | 1854 | name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"# | 
|  | 1855 | "$glc"#"$slc"#"$tfe", []>; | 
| Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 1856 | } // end offen = 1, idxen = 0 | 
|  | 1857 |  | 
| Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 1858 | let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0 in { | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1859 | defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs), | 
| Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 1860 | (ins vdataClass:$vdata, SReg_128:$srsrc, | 
|  | 1861 | VReg_64:$vaddr, SCSrc_32:$soffset, | 
|  | 1862 | mbuf_offset:$offset), | 
|  | 1863 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset", | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1864 | [(st store_vt:$vdata, | 
| Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 1865 | (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, | 
|  | 1866 | i32:$soffset, i16:$offset))]>; | 
| Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 1867 | } | 
|  | 1868 | } // End mayLoad = 0, mayStore = 1 | 
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 1869 | } | 
|  | 1870 |  | 
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 1871 | class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> : | 
|  | 1872 | FLAT <op, (outs regClass:$data), | 
|  | 1873 | (ins VReg_64:$addr), | 
|  | 1874 | asm#" $data, $addr, [M0, FLAT_SCRATCH]", []> { | 
|  | 1875 | let glc = 0; | 
|  | 1876 | let slc = 0; | 
|  | 1877 | let tfe = 0; | 
|  | 1878 | let mayLoad = 1; | 
|  | 1879 | } | 
|  | 1880 |  | 
|  | 1881 | class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> : | 
|  | 1882 | FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr), | 
|  | 1883 | name#" $data, $addr, [M0, FLAT_SCRATCH]", | 
|  | 1884 | []> { | 
|  | 1885 |  | 
|  | 1886 | let mayLoad = 0; | 
|  | 1887 | let mayStore = 1; | 
|  | 1888 |  | 
|  | 1889 | // Encoding | 
|  | 1890 | let glc = 0; | 
|  | 1891 | let slc = 0; | 
|  | 1892 | let tfe = 0; | 
|  | 1893 | } | 
|  | 1894 |  | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1895 | class MIMG_Mask <string op, int channels> { | 
|  | 1896 | string Op = op; | 
|  | 1897 | int Channels = channels; | 
|  | 1898 | } | 
|  | 1899 |  | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1900 | class MIMG_NoSampler_Helper <bits<7> op, string asm, | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1901 | RegisterClass dst_rc, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1902 | RegisterClass src_rc> : MIMG < | 
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 1903 | op, | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1904 | (outs dst_rc:$vdata), | 
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 1905 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1906 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, | 
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 1907 | SReg_256:$srsrc), | 
|  | 1908 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," | 
|  | 1909 | #" $tfe, $lwe, $slc, $vaddr, $srsrc", | 
|  | 1910 | []> { | 
|  | 1911 | let SSAMP = 0; | 
|  | 1912 | let mayLoad = 1; | 
|  | 1913 | let mayStore = 0; | 
|  | 1914 | let hasPostISelHook = 1; | 
|  | 1915 | } | 
|  | 1916 |  | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1917 | multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm, | 
|  | 1918 | RegisterClass dst_rc, | 
|  | 1919 | int channels> { | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1920 | def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>, | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1921 | MIMG_Mask<asm#"_V1", channels>; | 
|  | 1922 | def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>, | 
|  | 1923 | MIMG_Mask<asm#"_V2", channels>; | 
|  | 1924 | def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>, | 
|  | 1925 | MIMG_Mask<asm#"_V4", channels>; | 
|  | 1926 | } | 
|  | 1927 |  | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1928 | multiclass MIMG_NoSampler <bits<7> op, string asm> { | 
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1929 | defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>; | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1930 | defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>; | 
|  | 1931 | defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>; | 
|  | 1932 | defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1933 | } | 
|  | 1934 |  | 
|  | 1935 | class MIMG_Sampler_Helper <bits<7> op, string asm, | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1936 | RegisterClass dst_rc, | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1937 | RegisterClass src_rc, int wqm> : MIMG < | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1938 | op, | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1939 | (outs dst_rc:$vdata), | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1940 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1941 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, | 
| Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 1942 | SReg_256:$srsrc, SReg_128:$ssamp), | 
| Christian Konig | 08e768b | 2013-02-21 15:17:17 +0000 | [diff] [blame] | 1943 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," | 
|  | 1944 | #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp", | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1945 | []> { | 
|  | 1946 | let mayLoad = 1; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1947 | let mayStore = 0; | 
| Christian Konig | 8b1ed28 | 2013-04-10 08:39:16 +0000 | [diff] [blame] | 1948 | let hasPostISelHook = 1; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1949 | let WQM = wqm; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1950 | } | 
|  | 1951 |  | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1952 | multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm, | 
|  | 1953 | RegisterClass dst_rc, | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1954 | int channels, int wqm> { | 
|  | 1955 | def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>, | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1956 | MIMG_Mask<asm#"_V1", channels>; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1957 | def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>, | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1958 | MIMG_Mask<asm#"_V2", channels>; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1959 | def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>, | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1960 | MIMG_Mask<asm#"_V4", channels>; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1961 | def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>, | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1962 | MIMG_Mask<asm#"_V8", channels>; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1963 | def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>, | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1964 | MIMG_Mask<asm#"_V16", channels>; | 
|  | 1965 | } | 
|  | 1966 |  | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1967 | multiclass MIMG_Sampler <bits<7> op, string asm> { | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1968 | defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>; | 
|  | 1969 | defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>; | 
|  | 1970 | defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>; | 
|  | 1971 | defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>; | 
|  | 1972 | } | 
|  | 1973 |  | 
|  | 1974 | multiclass MIMG_Sampler_WQM <bits<7> op, string asm> { | 
|  | 1975 | defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>; | 
|  | 1976 | defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>; | 
|  | 1977 | defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>; | 
|  | 1978 | defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1979 | } | 
|  | 1980 |  | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 1981 | class MIMG_Gather_Helper <bits<7> op, string asm, | 
|  | 1982 | RegisterClass dst_rc, | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1983 | RegisterClass src_rc, int wqm> : MIMG < | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 1984 | op, | 
|  | 1985 | (outs dst_rc:$vdata), | 
|  | 1986 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, | 
|  | 1987 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, | 
|  | 1988 | SReg_256:$srsrc, SReg_128:$ssamp), | 
|  | 1989 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," | 
|  | 1990 | #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp", | 
|  | 1991 | []> { | 
|  | 1992 | let mayLoad = 1; | 
|  | 1993 | let mayStore = 0; | 
|  | 1994 |  | 
|  | 1995 | // DMASK was repurposed for GATHER4. 4 components are always | 
|  | 1996 | // returned and DMASK works like a swizzle - it selects | 
|  | 1997 | // the component to fetch. The only useful DMASK values are | 
|  | 1998 | // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns | 
|  | 1999 | // (red,red,red,red) etc.) The ISA document doesn't mention | 
|  | 2000 | // this. | 
|  | 2001 | // Therefore, disable all code which updates DMASK by setting these two: | 
|  | 2002 | let MIMG = 0; | 
|  | 2003 | let hasPostISelHook = 0; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2004 | let WQM = wqm; | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2005 | } | 
|  | 2006 |  | 
|  | 2007 | multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm, | 
|  | 2008 | RegisterClass dst_rc, | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2009 | int channels, int wqm> { | 
|  | 2010 | def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>, | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2011 | MIMG_Mask<asm#"_V1", channels>; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2012 | def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>, | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2013 | MIMG_Mask<asm#"_V2", channels>; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2014 | def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>, | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2015 | MIMG_Mask<asm#"_V4", channels>; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2016 | def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>, | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2017 | MIMG_Mask<asm#"_V8", channels>; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2018 | def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>, | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2019 | MIMG_Mask<asm#"_V16", channels>; | 
|  | 2020 | } | 
|  | 2021 |  | 
|  | 2022 | multiclass MIMG_Gather <bits<7> op, string asm> { | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2023 | defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>; | 
|  | 2024 | defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>; | 
|  | 2025 | defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>; | 
|  | 2026 | defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>; | 
|  | 2027 | } | 
|  | 2028 |  | 
|  | 2029 | multiclass MIMG_Gather_WQM <bits<7> op, string asm> { | 
|  | 2030 | defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>; | 
|  | 2031 | defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>; | 
|  | 2032 | defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>; | 
|  | 2033 | defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>; | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2034 | } | 
|  | 2035 |  | 
| Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 2036 | //===----------------------------------------------------------------------===// | 
|  | 2037 | // Vector instruction mappings | 
|  | 2038 | //===----------------------------------------------------------------------===// | 
|  | 2039 |  | 
|  | 2040 | // Maps an opcode in e32 form to its e64 equivalent | 
|  | 2041 | def getVOPe64 : InstrMapping { | 
|  | 2042 | let FilterClass = "VOP"; | 
|  | 2043 | let RowFields = ["OpName"]; | 
|  | 2044 | let ColFields = ["Size"]; | 
|  | 2045 | let KeyCol = ["4"]; | 
|  | 2046 | let ValueCols = [["8"]]; | 
|  | 2047 | } | 
|  | 2048 |  | 
| Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 2049 | // Maps an opcode in e64 form to its e32 equivalent | 
|  | 2050 | def getVOPe32 : InstrMapping { | 
|  | 2051 | let FilterClass = "VOP"; | 
|  | 2052 | let RowFields = ["OpName"]; | 
|  | 2053 | let ColFields = ["Size"]; | 
|  | 2054 | let KeyCol = ["8"]; | 
|  | 2055 | let ValueCols = [["4"]]; | 
|  | 2056 | } | 
|  | 2057 |  | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 2058 | // Maps an original opcode to its commuted version | 
|  | 2059 | def getCommuteRev : InstrMapping { | 
|  | 2060 | let FilterClass = "VOP2_REV"; | 
|  | 2061 | let RowFields = ["RevOp"]; | 
|  | 2062 | let ColFields = ["IsOrig"]; | 
|  | 2063 | let KeyCol = ["1"]; | 
|  | 2064 | let ValueCols = [["0"]]; | 
|  | 2065 | } | 
|  | 2066 |  | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2067 | def getMaskedMIMGOp : InstrMapping { | 
|  | 2068 | let FilterClass = "MIMG_Mask"; | 
|  | 2069 | let RowFields = ["Op"]; | 
|  | 2070 | let ColFields = ["Channels"]; | 
|  | 2071 | let KeyCol = ["4"]; | 
|  | 2072 | let ValueCols = [["1"], ["2"], ["3"] ]; | 
|  | 2073 | } | 
|  | 2074 |  | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 2075 | // Maps an commuted opcode to its original version | 
|  | 2076 | def getCommuteOrig : InstrMapping { | 
|  | 2077 | let FilterClass = "VOP2_REV"; | 
|  | 2078 | let RowFields = ["RevOp"]; | 
|  | 2079 | let ColFields = ["IsOrig"]; | 
|  | 2080 | let KeyCol = ["0"]; | 
|  | 2081 | let ValueCols = [["1"]]; | 
|  | 2082 | } | 
|  | 2083 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2084 | def getMCOpcodeGen : InstrMapping { | 
| Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 2085 | let FilterClass = "SIMCInstr"; | 
|  | 2086 | let RowFields = ["PseudoInstr"]; | 
|  | 2087 | let ColFields = ["Subtarget"]; | 
|  | 2088 | let KeyCol = [!cast<string>(SISubtarget.NONE)]; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2089 | let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]]; | 
| Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 2090 | } | 
|  | 2091 |  | 
| Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2092 | def getAddr64Inst : InstrMapping { | 
|  | 2093 | let FilterClass = "MUBUFAddr64Table"; | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2094 | let RowFields = ["OpName"]; | 
| Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2095 | let ColFields = ["IsAddr64"]; | 
|  | 2096 | let KeyCol = ["0"]; | 
|  | 2097 | let ValueCols = [["1"]]; | 
|  | 2098 | } | 
|  | 2099 |  | 
| Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 2100 | // Maps an atomic opcode to its version with a return value. | 
|  | 2101 | def getAtomicRetOp : InstrMapping { | 
|  | 2102 | let FilterClass = "AtomicNoRet"; | 
|  | 2103 | let RowFields = ["NoRetOp"]; | 
|  | 2104 | let ColFields = ["IsRet"]; | 
|  | 2105 | let KeyCol = ["0"]; | 
|  | 2106 | let ValueCols = [["1"]]; | 
|  | 2107 | } | 
|  | 2108 |  | 
|  | 2109 | // Maps an atomic opcode to its returnless version. | 
|  | 2110 | def getAtomicNoRetOp : InstrMapping { | 
|  | 2111 | let FilterClass = "AtomicNoRet"; | 
|  | 2112 | let RowFields = ["NoRetOp"]; | 
|  | 2113 | let ColFields = ["IsRet"]; | 
|  | 2114 | let KeyCol = ["1"]; | 
|  | 2115 | let ValueCols = [["0"]]; | 
|  | 2116 | } | 
|  | 2117 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2118 | include "SIInstructions.td" | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2119 | include "CIInstructions.td" | 
|  | 2120 | include "VIInstructions.td" |