blob: f43101fa456d5b3e32beccb565d9dbc9353cb18c [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonInstrInfo.cpp - Hexagon Instruction Information ------------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Hexagon implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "HexagonInstrInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000015#include "Hexagon.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000016#include "HexagonHazardRecognizer.h"
Craig Topperb25fda92012-03-17 18:46:09 +000017#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000018#include "HexagonSubtarget.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000019#include "llvm/ADT/SmallPtrSet.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000020#include "llvm/ADT/SmallVector.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000021#include "llvm/ADT/StringRef.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000022#include "llvm/CodeGen/DFAPacketizer.h"
Ron Lieberman88159e52016-09-02 22:56:24 +000023#include "llvm/CodeGen/LivePhysRegs.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000024#include "llvm/CodeGen/MachineBasicBlock.h"
25#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000027#include "llvm/CodeGen/MachineFunction.h"
28#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000030#include "llvm/CodeGen/MachineInstrBundle.h"
31#include "llvm/CodeGen/MachineLoopInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000032#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000033#include "llvm/CodeGen/MachineOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000035#include "llvm/CodeGen/ScheduleDAG.h"
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000036#include "llvm/MC/MCAsmInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000037#include "llvm/MC/MCInstrDesc.h"
38#include "llvm/MC/MCInstrItineraries.h"
39#include "llvm/MC/MCRegisterInfo.h"
40#include "llvm/Support/BranchProbability.h"
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +000041#include "llvm/Support/CommandLine.h"
Jyotsna Verma5ed51812013-05-01 21:37:34 +000042#include "llvm/Support/Debug.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000043#include "llvm/Support/ErrorHandling.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000044#include "llvm/Support/MathExtras.h"
Reid Kleckner1c76f1552013-05-03 00:54:56 +000045#include "llvm/Support/raw_ostream.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000046#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetSubtargetInfo.h"
48#include <cassert>
Krzysztof Parzyszekaa935752015-11-24 15:11:13 +000049#include <cctype>
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000050#include <cstdint>
51#include <cstring>
52#include <iterator>
Tony Linthicum1213a7a2011-12-12 21:14:40 +000053
Tony Linthicum1213a7a2011-12-12 21:14:40 +000054using namespace llvm;
55
Chandler Carruthe96dd892014-04-21 22:55:11 +000056#define DEBUG_TYPE "hexagon-instrinfo"
57
Chandler Carruthd174b722014-04-22 02:03:14 +000058#define GET_INSTRINFO_CTOR_DTOR
59#define GET_INSTRMAP_INFO
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +000060#include "HexagonDepTimingClasses.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000061#include "HexagonGenDFAPacketizer.inc"
62#include "HexagonGenInstrInfo.inc"
Chandler Carruthd174b722014-04-22 02:03:14 +000063
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000064cl::opt<bool> ScheduleInlineAsm("hexagon-sched-inline-asm", cl::Hidden,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000065 cl::init(false), cl::desc("Do not consider inline-asm a scheduling/"
66 "packetization boundary."));
67
68static cl::opt<bool> EnableBranchPrediction("hexagon-enable-branch-prediction",
69 cl::Hidden, cl::init(true), cl::desc("Enable branch prediction"));
70
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000071static cl::opt<bool> DisableNVSchedule("disable-hexagon-nv-schedule",
72 cl::Hidden, cl::ZeroOrMore, cl::init(false),
73 cl::desc("Disable schedule adjustment for new value stores."));
74
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000075static cl::opt<bool> EnableTimingClassLatency(
76 "enable-timing-class-latency", cl::Hidden, cl::init(false),
77 cl::desc("Enable timing class latency"));
78
79static cl::opt<bool> EnableALUForwarding(
80 "enable-alu-forwarding", cl::Hidden, cl::init(true),
81 cl::desc("Enable vec alu forwarding"));
82
83static cl::opt<bool> EnableACCForwarding(
84 "enable-acc-forwarding", cl::Hidden, cl::init(true),
85 cl::desc("Enable vec acc forwarding"));
86
87static cl::opt<bool> BranchRelaxAsmLarge("branch-relax-asm-large",
88 cl::init(true), cl::Hidden, cl::ZeroOrMore, cl::desc("branch relax asm"));
89
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000090static cl::opt<bool> UseDFAHazardRec("dfa-hazard-rec",
91 cl::init(true), cl::Hidden, cl::ZeroOrMore,
92 cl::desc("Use the DFA based hazard recognizer."));
93
Tony Linthicum1213a7a2011-12-12 21:14:40 +000094///
95/// Constants for Hexagon instructions.
96///
Krzysztof Parzyszek6bd42682016-05-05 21:58:02 +000097const int Hexagon_MEMV_OFFSET_MAX_128B = 896; // #s4: -8*128...7*128
98const int Hexagon_MEMV_OFFSET_MIN_128B = -1024; // #s4
99const int Hexagon_MEMV_OFFSET_MAX = 448; // #s4: -8*64...7*64
100const int Hexagon_MEMV_OFFSET_MIN = -512; // #s4
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000101const int Hexagon_MEMW_OFFSET_MAX = 4095;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000102const int Hexagon_MEMW_OFFSET_MIN = -4096;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000103const int Hexagon_MEMD_OFFSET_MAX = 8191;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000104const int Hexagon_MEMD_OFFSET_MIN = -8192;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000105const int Hexagon_MEMH_OFFSET_MAX = 2047;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000106const int Hexagon_MEMH_OFFSET_MIN = -2048;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000107const int Hexagon_MEMB_OFFSET_MAX = 1023;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000108const int Hexagon_MEMB_OFFSET_MIN = -1024;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000109const int Hexagon_ADDI_OFFSET_MAX = 32767;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000110const int Hexagon_ADDI_OFFSET_MIN = -32768;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000111const int Hexagon_MEMD_AUTOINC_MAX = 56;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000112const int Hexagon_MEMD_AUTOINC_MIN = -64;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000113const int Hexagon_MEMW_AUTOINC_MAX = 28;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000114const int Hexagon_MEMW_AUTOINC_MIN = -32;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000115const int Hexagon_MEMH_AUTOINC_MAX = 14;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000116const int Hexagon_MEMH_AUTOINC_MIN = -16;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000117const int Hexagon_MEMB_AUTOINC_MAX = 7;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000118const int Hexagon_MEMB_AUTOINC_MIN = -8;
Krzysztof Parzyszek6bd42682016-05-05 21:58:02 +0000119const int Hexagon_MEMV_AUTOINC_MAX = 192; // #s3
120const int Hexagon_MEMV_AUTOINC_MIN = -256; // #s3
121const int Hexagon_MEMV_AUTOINC_MAX_128B = 384; // #s3
122const int Hexagon_MEMV_AUTOINC_MIN_128B = -512; // #s3
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000123
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000124// Pin the vtable to this file.
125void HexagonInstrInfo::anchor() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000126
127HexagonInstrInfo::HexagonInstrInfo(HexagonSubtarget &ST)
Eric Christopherc4d31402015-03-10 23:45:55 +0000128 : HexagonGenInstrInfo(Hexagon::ADJCALLSTACKDOWN, Hexagon::ADJCALLSTACKUP),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000129 RI() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000130
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000131static bool isIntRegForSubInst(unsigned Reg) {
132 return (Reg >= Hexagon::R0 && Reg <= Hexagon::R7) ||
133 (Reg >= Hexagon::R16 && Reg <= Hexagon::R23);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000134}
135
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000136static bool isDblRegForSubInst(unsigned Reg, const HexagonRegisterInfo &HRI) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000137 return isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::isub_lo)) &&
138 isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::isub_hi));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000139}
140
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000141/// Calculate number of instructions excluding the debug instructions.
142static unsigned nonDbgMICount(MachineBasicBlock::const_instr_iterator MIB,
143 MachineBasicBlock::const_instr_iterator MIE) {
144 unsigned Count = 0;
145 for (; MIB != MIE; ++MIB) {
146 if (!MIB->isDebugValue())
147 ++Count;
148 }
149 return Count;
150}
151
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000152/// Find the hardware loop instruction used to set-up the specified loop.
153/// On Hexagon, we have two instructions used to set-up the hardware loop
154/// (LOOP0, LOOP1) with corresponding endloop (ENDLOOP0, ENDLOOP1) instructions
155/// to indicate the end of a loop.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000156static MachineInstr *findLoopInstr(MachineBasicBlock *BB, unsigned EndLoopOp,
157 MachineBasicBlock *TargetBB,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000158 SmallPtrSet<MachineBasicBlock *, 8> &Visited) {
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000159 unsigned LOOPi;
160 unsigned LOOPr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000161 if (EndLoopOp == Hexagon::ENDLOOP0) {
162 LOOPi = Hexagon::J2_loop0i;
163 LOOPr = Hexagon::J2_loop0r;
164 } else { // EndLoopOp == Hexagon::EndLOOP1
165 LOOPi = Hexagon::J2_loop1i;
166 LOOPr = Hexagon::J2_loop1r;
167 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000168
Brendon Cahoondf43e682015-05-08 16:16:29 +0000169 // The loop set-up instruction will be in a predecessor block
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000170 for (MachineBasicBlock *PB : BB->predecessors()) {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000171 // If this has been visited, already skip it.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000172 if (!Visited.insert(PB).second)
Brendon Cahoondf43e682015-05-08 16:16:29 +0000173 continue;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000174 if (PB == BB)
Brendon Cahoondf43e682015-05-08 16:16:29 +0000175 continue;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000176 for (auto I = PB->instr_rbegin(), E = PB->instr_rend(); I != E; ++I) {
177 unsigned Opc = I->getOpcode();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000178 if (Opc == LOOPi || Opc == LOOPr)
179 return &*I;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000180 // We've reached a different loop, which means the loop01 has been
181 // removed.
182 if (Opc == EndLoopOp && I->getOperand(0).getMBB() != TargetBB)
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000183 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000184 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000185 // Check the predecessors for the LOOP instruction.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000186 if (MachineInstr *Loop = findLoopInstr(PB, EndLoopOp, TargetBB, Visited))
187 return Loop;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000188 }
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000189 return nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000190}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000191
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000192/// Gather register def/uses from MI.
193/// This treats possible (predicated) defs as actually happening ones
194/// (conservatively).
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000195static inline void parseOperands(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000196 SmallVector<unsigned, 4> &Defs, SmallVector<unsigned, 8> &Uses) {
197 Defs.clear();
198 Uses.clear();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000199
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand &MO = MI.getOperand(i);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000202
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000203 if (!MO.isReg())
204 continue;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000205
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000206 unsigned Reg = MO.getReg();
207 if (!Reg)
208 continue;
209
210 if (MO.isUse())
211 Uses.push_back(MO.getReg());
212
213 if (MO.isDef())
214 Defs.push_back(MO.getReg());
215 }
216}
217
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000218// Position dependent, so check twice for swap.
219static bool isDuplexPairMatch(unsigned Ga, unsigned Gb) {
220 switch (Ga) {
221 case HexagonII::HSIG_None:
222 default:
223 return false;
224 case HexagonII::HSIG_L1:
225 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_A);
226 case HexagonII::HSIG_L2:
227 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
228 Gb == HexagonII::HSIG_A);
229 case HexagonII::HSIG_S1:
230 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
231 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_A);
232 case HexagonII::HSIG_S2:
233 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
234 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_S2 ||
235 Gb == HexagonII::HSIG_A);
236 case HexagonII::HSIG_A:
237 return (Gb == HexagonII::HSIG_A);
238 case HexagonII::HSIG_Compound:
239 return (Gb == HexagonII::HSIG_Compound);
240 }
241 return false;
242}
243
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000244/// isLoadFromStackSlot - If the specified machine instruction is a direct
245/// load from a stack slot, return the virtual or physical register number of
246/// the destination along with the FrameIndex of the loaded stack slot. If
247/// not, return 0. This predicate must return 0 if the instruction has
248/// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000249unsigned HexagonInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000250 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000251 switch (MI.getOpcode()) {
252 default:
253 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000254 case Hexagon::L2_loadri_io:
255 case Hexagon::L2_loadrd_io:
256 case Hexagon::V6_vL32b_ai:
257 case Hexagon::V6_vL32b_ai_128B:
258 case Hexagon::V6_vL32Ub_ai:
259 case Hexagon::V6_vL32Ub_ai_128B:
260 case Hexagon::LDriw_pred:
261 case Hexagon::LDriw_mod:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000262 case Hexagon::PS_vloadrq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000263 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000264 case Hexagon::PS_vloadrq_ai_128B:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000265 case Hexagon::PS_vloadrw_ai_128B: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000266 const MachineOperand OpFI = MI.getOperand(1);
267 if (!OpFI.isFI())
268 return 0;
269 const MachineOperand OpOff = MI.getOperand(2);
270 if (!OpOff.isImm() || OpOff.getImm() != 0)
271 return 0;
272 FrameIndex = OpFI.getIndex();
273 return MI.getOperand(0).getReg();
274 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000275
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000276 case Hexagon::L2_ploadrit_io:
277 case Hexagon::L2_ploadrif_io:
278 case Hexagon::L2_ploadrdt_io:
279 case Hexagon::L2_ploadrdf_io: {
280 const MachineOperand OpFI = MI.getOperand(2);
281 if (!OpFI.isFI())
282 return 0;
283 const MachineOperand OpOff = MI.getOperand(3);
284 if (!OpOff.isImm() || OpOff.getImm() != 0)
285 return 0;
286 FrameIndex = OpFI.getIndex();
287 return MI.getOperand(0).getReg();
288 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000289 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000290
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000291 return 0;
292}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000293
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000294/// isStoreToStackSlot - If the specified machine instruction is a direct
295/// store to a stack slot, return the virtual or physical register number of
296/// the source reg along with the FrameIndex of the loaded stack slot. If
297/// not, return 0. This predicate must return 0 if the instruction has
298/// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000299unsigned HexagonInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000300 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000301 switch (MI.getOpcode()) {
302 default:
303 break;
304 case Hexagon::S2_storerb_io:
305 case Hexagon::S2_storerh_io:
306 case Hexagon::S2_storeri_io:
307 case Hexagon::S2_storerd_io:
308 case Hexagon::V6_vS32b_ai:
309 case Hexagon::V6_vS32b_ai_128B:
310 case Hexagon::V6_vS32Ub_ai:
311 case Hexagon::V6_vS32Ub_ai_128B:
312 case Hexagon::STriw_pred:
313 case Hexagon::STriw_mod:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000314 case Hexagon::PS_vstorerq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000315 case Hexagon::PS_vstorerw_ai:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000316 case Hexagon::PS_vstorerq_ai_128B:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000317 case Hexagon::PS_vstorerw_ai_128B: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000318 const MachineOperand &OpFI = MI.getOperand(0);
319 if (!OpFI.isFI())
320 return 0;
321 const MachineOperand &OpOff = MI.getOperand(1);
322 if (!OpOff.isImm() || OpOff.getImm() != 0)
323 return 0;
324 FrameIndex = OpFI.getIndex();
325 return MI.getOperand(2).getReg();
326 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000327
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000328 case Hexagon::S2_pstorerbt_io:
329 case Hexagon::S2_pstorerbf_io:
330 case Hexagon::S2_pstorerht_io:
331 case Hexagon::S2_pstorerhf_io:
332 case Hexagon::S2_pstorerit_io:
333 case Hexagon::S2_pstorerif_io:
334 case Hexagon::S2_pstorerdt_io:
335 case Hexagon::S2_pstorerdf_io: {
336 const MachineOperand &OpFI = MI.getOperand(1);
337 if (!OpFI.isFI())
338 return 0;
339 const MachineOperand &OpOff = MI.getOperand(2);
340 if (!OpOff.isImm() || OpOff.getImm() != 0)
341 return 0;
342 FrameIndex = OpFI.getIndex();
343 return MI.getOperand(3).getReg();
344 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000345 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000346
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000347 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000348}
349
Brendon Cahoondf43e682015-05-08 16:16:29 +0000350/// This function can analyze one/two way branching only and should (mostly) be
351/// called by target independent side.
352/// First entry is always the opcode of the branching instruction, except when
353/// the Cond vector is supposed to be empty, e.g., when AnalyzeBranch fails, a
354/// BB with only unconditional jump. Subsequent entries depend upon the opcode,
355/// e.g. Jump_c p will have
356/// Cond[0] = Jump_c
357/// Cond[1] = p
358/// HW-loop ENDLOOP:
359/// Cond[0] = ENDLOOP
360/// Cond[1] = MBB
361/// New value jump:
362/// Cond[0] = Hexagon::CMPEQri_f_Jumpnv_t_V4 -- specific opcode
363/// Cond[1] = R
364/// Cond[2] = Imm
Brendon Cahoondf43e682015-05-08 16:16:29 +0000365///
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000366bool HexagonInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000367 MachineBasicBlock *&TBB,
Brendon Cahoondf43e682015-05-08 16:16:29 +0000368 MachineBasicBlock *&FBB,
369 SmallVectorImpl<MachineOperand> &Cond,
370 bool AllowModify) const {
Craig Topper062a2ba2014-04-25 05:30:21 +0000371 TBB = nullptr;
372 FBB = nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000373 Cond.clear();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000374
375 // If the block has no terminators, it just falls into the block after it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000376 MachineBasicBlock::instr_iterator I = MBB.instr_end();
377 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000378 return false;
379
380 // A basic block may looks like this:
381 //
382 // [ insn
383 // EH_LABEL
384 // insn
385 // insn
386 // insn
387 // EH_LABEL
388 // insn ]
389 //
390 // It has two succs but does not have a terminator
391 // Don't know how to handle it.
392 do {
393 --I;
394 if (I->isEHLabel())
Brendon Cahoondf43e682015-05-08 16:16:29 +0000395 // Don't analyze EH branches.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000396 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000397 } while (I != MBB.instr_begin());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000398
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000399 I = MBB.instr_end();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000400 --I;
401
402 while (I->isDebugValue()) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000403 if (I == MBB.instr_begin())
404 return false;
405 --I;
406 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000407
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000408 bool JumpToBlock = I->getOpcode() == Hexagon::J2_jump &&
409 I->getOperand(0).isMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000410 // Delete the J2_jump if it's equivalent to a fall-through.
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000411 if (AllowModify && JumpToBlock &&
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000412 MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000413 DEBUG(dbgs() << "\nErasing the jump to successor block\n";);
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000414 I->eraseFromParent();
415 I = MBB.instr_end();
416 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000417 return false;
418 --I;
419 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000420 if (!isUnpredicatedTerminator(*I))
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000421 return false;
422
423 // Get the last instruction in the block.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000424 MachineInstr *LastInst = &*I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000425 MachineInstr *SecondLastInst = nullptr;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000426 // Find one more terminator if present.
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000427 while (true) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000428 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000429 if (!SecondLastInst)
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000430 SecondLastInst = &*I;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000431 else
432 // This is a third branch.
433 return true;
434 }
435 if (I == MBB.instr_begin())
436 break;
437 --I;
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000438 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000439
440 int LastOpcode = LastInst->getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000441 int SecLastOpcode = SecondLastInst ? SecondLastInst->getOpcode() : 0;
442 // If the branch target is not a basic block, it could be a tail call.
443 // (It is, if the target is a function.)
444 if (LastOpcode == Hexagon::J2_jump && !LastInst->getOperand(0).isMBB())
445 return true;
446 if (SecLastOpcode == Hexagon::J2_jump &&
447 !SecondLastInst->getOperand(0).isMBB())
448 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000449
450 bool LastOpcodeHasJMP_c = PredOpcodeHasJMP_c(LastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000451 bool LastOpcodeHasNVJump = isNewValueJump(*LastInst);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000452
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000453 if (LastOpcodeHasJMP_c && !LastInst->getOperand(1).isMBB())
454 return true;
455
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000456 // If there is only one terminator instruction, process it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000457 if (LastInst && !SecondLastInst) {
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000458 if (LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000459 TBB = LastInst->getOperand(0).getMBB();
460 return false;
461 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000462 if (isEndLoopN(LastOpcode)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000463 TBB = LastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000464 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000465 Cond.push_back(LastInst->getOperand(0));
466 return false;
467 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000468 if (LastOpcodeHasJMP_c) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000469 TBB = LastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000470 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000471 Cond.push_back(LastInst->getOperand(0));
472 return false;
473 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000474 // Only supporting rr/ri versions of new-value jumps.
475 if (LastOpcodeHasNVJump && (LastInst->getNumExplicitOperands() == 3)) {
476 TBB = LastInst->getOperand(2).getMBB();
477 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
478 Cond.push_back(LastInst->getOperand(0));
479 Cond.push_back(LastInst->getOperand(1));
480 return false;
481 }
482 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
483 << " with one jump\n";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000484 // Otherwise, don't know what this is.
485 return true;
486 }
487
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000488 bool SecLastOpcodeHasJMP_c = PredOpcodeHasJMP_c(SecLastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000489 bool SecLastOpcodeHasNVJump = isNewValueJump(*SecondLastInst);
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000490 if (SecLastOpcodeHasJMP_c && (LastOpcode == Hexagon::J2_jump)) {
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000491 if (!SecondLastInst->getOperand(1).isMBB())
492 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000493 TBB = SecondLastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000494 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000495 Cond.push_back(SecondLastInst->getOperand(0));
496 FBB = LastInst->getOperand(0).getMBB();
497 return false;
498 }
499
Brendon Cahoondf43e682015-05-08 16:16:29 +0000500 // Only supporting rr/ri versions of new-value jumps.
501 if (SecLastOpcodeHasNVJump &&
502 (SecondLastInst->getNumExplicitOperands() == 3) &&
503 (LastOpcode == Hexagon::J2_jump)) {
504 TBB = SecondLastInst->getOperand(2).getMBB();
505 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
506 Cond.push_back(SecondLastInst->getOperand(0));
507 Cond.push_back(SecondLastInst->getOperand(1));
508 FBB = LastInst->getOperand(0).getMBB();
509 return false;
510 }
511
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000512 // If the block ends with two Hexagon:JMPs, handle it. The second one is not
513 // executed, so remove it.
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000514 if (SecLastOpcode == Hexagon::J2_jump && LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000515 TBB = SecondLastInst->getOperand(0).getMBB();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000516 I = LastInst->getIterator();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000517 if (AllowModify)
518 I->eraseFromParent();
519 return false;
520 }
521
Brendon Cahoondf43e682015-05-08 16:16:29 +0000522 // If the block ends with an ENDLOOP, and J2_jump, handle it.
523 if (isEndLoopN(SecLastOpcode) && LastOpcode == Hexagon::J2_jump) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000524 TBB = SecondLastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000525 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000526 Cond.push_back(SecondLastInst->getOperand(0));
527 FBB = LastInst->getOperand(0).getMBB();
528 return false;
529 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000530 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
531 << " with two jumps";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000532 // Otherwise, can't handle this.
533 return true;
534}
535
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000536unsigned HexagonInstrInfo::removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000537 int *BytesRemoved) const {
538 assert(!BytesRemoved && "code size not handled");
539
Brendon Cahoondf43e682015-05-08 16:16:29 +0000540 DEBUG(dbgs() << "\nRemoving branches out of BB#" << MBB.getNumber());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000541 MachineBasicBlock::iterator I = MBB.end();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000542 unsigned Count = 0;
543 while (I != MBB.begin()) {
544 --I;
545 if (I->isDebugValue())
546 continue;
547 // Only removing branches from end of MBB.
548 if (!I->isBranch())
549 return Count;
550 if (Count && (I->getOpcode() == Hexagon::J2_jump))
551 llvm_unreachable("Malformed basic block: unconditional branch not last");
552 MBB.erase(&MBB.back());
553 I = MBB.end();
554 ++Count;
Krzysztof Parzyszek78cc36f2015-03-18 15:56:43 +0000555 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000556 return Count;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000557}
558
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000559unsigned HexagonInstrInfo::insertBranch(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000560 MachineBasicBlock *TBB,
561 MachineBasicBlock *FBB,
562 ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000563 const DebugLoc &DL,
564 int *BytesAdded) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000565 unsigned BOpc = Hexagon::J2_jump;
566 unsigned BccOpc = Hexagon::J2_jumpt;
567 assert(validateBranchCond(Cond) && "Invalid branching condition");
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000568 assert(TBB && "insertBranch must not be told to insert a fallthrough");
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000569 assert(!BytesAdded && "code size not handled");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000570
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000571 // Check if reverseBranchCondition has asked to reverse this branch
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000572 // If we want to reverse the branch an odd number of times, we want
573 // J2_jumpf.
574 if (!Cond.empty() && Cond[0].isImm())
575 BccOpc = Cond[0].getImm();
576
577 if (!FBB) {
578 if (Cond.empty()) {
579 // Due to a bug in TailMerging/CFG Optimization, we need to add a
580 // special case handling of a predicated jump followed by an
581 // unconditional jump. If not, Tail Merging and CFG Optimization go
582 // into an infinite loop.
583 MachineBasicBlock *NewTBB, *NewFBB;
584 SmallVector<MachineOperand, 4> Cond;
Duncan P. N. Exon Smith25b132e2016-07-08 18:26:20 +0000585 auto Term = MBB.getFirstTerminator();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000586 if (Term != MBB.end() && isPredicated(*Term) &&
Duncan P. N. Exon Smithe04fe1a2016-08-17 00:34:00 +0000587 !analyzeBranch(MBB, NewTBB, NewFBB, Cond, false) &&
588 MachineFunction::iterator(NewTBB) == ++MBB.getIterator()) {
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000589 reverseBranchCondition(Cond);
590 removeBranch(MBB);
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000591 return insertBranch(MBB, TBB, nullptr, Cond, DL);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000592 }
593 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
594 } else if (isEndLoopN(Cond[0].getImm())) {
595 int EndLoopOp = Cond[0].getImm();
596 assert(Cond[1].isMBB());
597 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
598 // Check for it, and change the BB target if needed.
599 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000600 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, Cond[1].getMBB(),
601 VisitedBBs);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000602 assert(Loop != 0 && "Inserting an ENDLOOP without a LOOP");
603 Loop->getOperand(0).setMBB(TBB);
604 // Add the ENDLOOP after the finding the LOOP0.
605 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
606 } else if (isNewValueJump(Cond[0].getImm())) {
607 assert((Cond.size() == 3) && "Only supporting rr/ri version of nvjump");
608 // New value jump
609 // (ins IntRegs:$src1, IntRegs:$src2, brtarget:$offset)
610 // (ins IntRegs:$src1, u5Imm:$src2, brtarget:$offset)
611 unsigned Flags1 = getUndefRegState(Cond[1].isUndef());
612 DEBUG(dbgs() << "\nInserting NVJump for BB#" << MBB.getNumber(););
613 if (Cond[2].isReg()) {
614 unsigned Flags2 = getUndefRegState(Cond[2].isUndef());
615 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
616 addReg(Cond[2].getReg(), Flags2).addMBB(TBB);
617 } else if(Cond[2].isImm()) {
618 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
619 addImm(Cond[2].getImm()).addMBB(TBB);
620 } else
621 llvm_unreachable("Invalid condition for branching");
622 } else {
623 assert((Cond.size() == 2) && "Malformed cond vector");
624 const MachineOperand &RO = Cond[1];
625 unsigned Flags = getUndefRegState(RO.isUndef());
626 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
627 }
628 return 1;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000629 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000630 assert((!Cond.empty()) &&
631 "Cond. cannot be empty when multiple branchings are required");
632 assert((!isNewValueJump(Cond[0].getImm())) &&
633 "NV-jump cannot be inserted with another branch");
634 // Special case for hardware loops. The condition is a basic block.
635 if (isEndLoopN(Cond[0].getImm())) {
636 int EndLoopOp = Cond[0].getImm();
637 assert(Cond[1].isMBB());
638 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
639 // Check for it, and change the BB target if needed.
640 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000641 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, Cond[1].getMBB(),
642 VisitedBBs);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000643 assert(Loop != 0 && "Inserting an ENDLOOP without a LOOP");
644 Loop->getOperand(0).setMBB(TBB);
645 // Add the ENDLOOP after the finding the LOOP0.
646 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
647 } else {
648 const MachineOperand &RO = Cond[1];
649 unsigned Flags = getUndefRegState(RO.isUndef());
650 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000651 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000652 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000653
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000654 return 2;
655}
656
Brendon Cahoon254f8892016-07-29 16:44:44 +0000657/// Analyze the loop code to find the loop induction variable and compare used
658/// to compute the number of iterations. Currently, we analyze loop that are
659/// controlled using hardware loops. In this case, the induction variable
660/// instruction is null. For all other cases, this function returns true, which
661/// means we're unable to analyze it.
662bool HexagonInstrInfo::analyzeLoop(MachineLoop &L,
663 MachineInstr *&IndVarInst,
664 MachineInstr *&CmpInst) const {
665
666 MachineBasicBlock *LoopEnd = L.getBottomBlock();
667 MachineBasicBlock::iterator I = LoopEnd->getFirstTerminator();
668 // We really "analyze" only hardware loops right now.
669 if (I != LoopEnd->end() && isEndLoopN(I->getOpcode())) {
670 IndVarInst = nullptr;
671 CmpInst = &*I;
672 return false;
673 }
674 return true;
675}
676
677/// Generate code to reduce the loop iteration by one and check if the loop is
678/// finished. Return the value/register of the new loop count. this function
679/// assumes the nth iteration is peeled first.
680unsigned HexagonInstrInfo::reduceLoopCount(MachineBasicBlock &MBB,
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000681 MachineInstr *IndVar, MachineInstr &Cmp,
Brendon Cahoon254f8892016-07-29 16:44:44 +0000682 SmallVectorImpl<MachineOperand> &Cond,
683 SmallVectorImpl<MachineInstr *> &PrevInsts,
684 unsigned Iter, unsigned MaxIter) const {
685 // We expect a hardware loop currently. This means that IndVar is set
686 // to null, and the compare is the ENDLOOP instruction.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000687 assert((!IndVar) && isEndLoopN(Cmp.getOpcode())
Brendon Cahoon254f8892016-07-29 16:44:44 +0000688 && "Expecting a hardware loop");
689 MachineFunction *MF = MBB.getParent();
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000690 DebugLoc DL = Cmp.getDebugLoc();
Brendon Cahoon254f8892016-07-29 16:44:44 +0000691 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000692 MachineInstr *Loop = findLoopInstr(&MBB, Cmp.getOpcode(),
693 Cmp.getOperand(0).getMBB(), VisitedBBs);
Brendon Cahoon254f8892016-07-29 16:44:44 +0000694 if (!Loop)
695 return 0;
696 // If the loop trip count is a compile-time value, then just change the
697 // value.
698 if (Loop->getOpcode() == Hexagon::J2_loop0i ||
699 Loop->getOpcode() == Hexagon::J2_loop1i) {
700 int64_t Offset = Loop->getOperand(1).getImm();
701 if (Offset <= 1)
702 Loop->eraseFromParent();
703 else
704 Loop->getOperand(1).setImm(Offset - 1);
705 return Offset - 1;
706 }
707 // The loop trip count is a run-time value. We generate code to subtract
708 // one from the trip count, and update the loop instruction.
709 assert(Loop->getOpcode() == Hexagon::J2_loop0r && "Unexpected instruction");
710 unsigned LoopCount = Loop->getOperand(1).getReg();
711 // Check if we're done with the loop.
712 unsigned LoopEnd = createVR(MF, MVT::i1);
713 MachineInstr *NewCmp = BuildMI(&MBB, DL, get(Hexagon::C2_cmpgtui), LoopEnd).
714 addReg(LoopCount).addImm(1);
715 unsigned NewLoopCount = createVR(MF, MVT::i32);
716 MachineInstr *NewAdd = BuildMI(&MBB, DL, get(Hexagon::A2_addi), NewLoopCount).
717 addReg(LoopCount).addImm(-1);
718 // Update the previously generated instructions with the new loop counter.
719 for (SmallVectorImpl<MachineInstr *>::iterator I = PrevInsts.begin(),
720 E = PrevInsts.end(); I != E; ++I)
721 (*I)->substituteRegister(LoopCount, NewLoopCount, 0, getRegisterInfo());
722 PrevInsts.clear();
723 PrevInsts.push_back(NewCmp);
724 PrevInsts.push_back(NewAdd);
725 // Insert the new loop instruction if this is the last time the loop is
726 // decremented.
727 if (Iter == MaxIter)
728 BuildMI(&MBB, DL, get(Hexagon::J2_loop0r)).
729 addMBB(Loop->getOperand(0).getMBB()).addReg(NewLoopCount);
730 // Delete the old loop instruction.
731 if (Iter == 0)
732 Loop->eraseFromParent();
733 Cond.push_back(MachineOperand::CreateImm(Hexagon::J2_jumpf));
734 Cond.push_back(NewCmp->getOperand(0));
735 return NewLoopCount;
736}
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000737
738bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
739 unsigned NumCycles, unsigned ExtraPredCycles,
740 BranchProbability Probability) const {
741 return nonDbgBBSize(&MBB) <= 3;
742}
743
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000744bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
745 unsigned NumTCycles, unsigned ExtraTCycles, MachineBasicBlock &FMBB,
746 unsigned NumFCycles, unsigned ExtraFCycles, BranchProbability Probability)
747 const {
748 return nonDbgBBSize(&TMBB) <= 3 && nonDbgBBSize(&FMBB) <= 3;
749}
750
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000751bool HexagonInstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
752 unsigned NumInstrs, BranchProbability Probability) const {
753 return NumInstrs <= 4;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000754}
755
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000756void HexagonInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000757 MachineBasicBlock::iterator I,
758 const DebugLoc &DL, unsigned DestReg,
759 unsigned SrcReg, bool KillSrc) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000760 auto &HRI = getRegisterInfo();
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000761 unsigned KillFlag = getKillRegState(KillSrc);
762
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000763 if (Hexagon::IntRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +0000764 BuildMI(MBB, I, DL, get(Hexagon::A2_tfr), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000765 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000766 return;
767 }
768 if (Hexagon::DoubleRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000769 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrp), DestReg)
770 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000771 return;
772 }
773 if (Hexagon::PredRegsRegClass.contains(SrcReg, DestReg)) {
774 // Map Pd = Ps to Pd = or(Ps, Ps).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000775 BuildMI(MBB, I, DL, get(Hexagon::C2_or), DestReg)
776 .addReg(SrcReg).addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000777 return;
778 }
Colin LeMahieu402f7722014-12-19 18:56:10 +0000779 if (Hexagon::CtrRegsRegClass.contains(DestReg) &&
Sirish Pande8bb97452012-05-12 05:54:15 +0000780 Hexagon::IntRegsRegClass.contains(SrcReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000781 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
782 .addReg(SrcReg, KillFlag);
783 return;
784 }
785 if (Hexagon::IntRegsRegClass.contains(DestReg) &&
786 Hexagon::CtrRegsRegClass.contains(SrcReg)) {
787 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrcrr), DestReg)
788 .addReg(SrcReg, KillFlag);
789 return;
790 }
791 if (Hexagon::ModRegsRegClass.contains(DestReg) &&
792 Hexagon::IntRegsRegClass.contains(SrcReg)) {
793 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
794 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000795 return;
Sirish Pande30804c22012-02-15 18:52:27 +0000796 }
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000797 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
798 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000799 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
800 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000801 return;
802 }
803 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
804 Hexagon::PredRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000805 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrrp), DestReg)
806 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000807 return;
808 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000809 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
810 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000811 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
812 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000813 return;
814 }
815 if (Hexagon::VectorRegsRegClass.contains(SrcReg, DestReg)) {
816 BuildMI(MBB, I, DL, get(Hexagon::V6_vassign), DestReg).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000817 addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000818 return;
819 }
820 if (Hexagon::VecDblRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000821 unsigned LoSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
822 unsigned HiSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000823 BuildMI(MBB, I, DL, get(Hexagon::V6_vcombine), DestReg)
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000824 .addReg(HiSrc, KillFlag)
825 .addReg(LoSrc, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000826 return;
827 }
828 if (Hexagon::VecPredRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000829 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DestReg)
830 .addReg(SrcReg)
831 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000832 return;
833 }
834 if (Hexagon::VecPredRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000835 Hexagon::VectorRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000836 llvm_unreachable("Unimplemented pred to vec");
837 return;
838 }
839 if (Hexagon::VecPredRegsRegClass.contains(DestReg) &&
840 Hexagon::VectorRegsRegClass.contains(SrcReg)) {
841 llvm_unreachable("Unimplemented vec to pred");
842 return;
843 }
844 if (Hexagon::VecPredRegs128BRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000845 unsigned HiDst = HRI.getSubReg(DestReg, Hexagon::vsub_hi);
846 unsigned LoDst = HRI.getSubReg(DestReg, Hexagon::vsub_lo);
847 unsigned HiSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
848 unsigned LoSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
849 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), HiDst)
850 .addReg(HiSrc, KillFlag);
851 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), LoDst)
852 .addReg(LoSrc, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000853 return;
854 }
Sirish Pande30804c22012-02-15 18:52:27 +0000855
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000856#ifndef NDEBUG
857 // Show the invalid registers to ease debugging.
858 dbgs() << "Invalid registers for copy in BB#" << MBB.getNumber()
859 << ": " << PrintReg(DestReg, &HRI)
860 << " = " << PrintReg(SrcReg, &HRI) << '\n';
861#endif
Sirish Pande30804c22012-02-15 18:52:27 +0000862 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000863}
864
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000865void HexagonInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
866 MachineBasicBlock::iterator I, unsigned SrcReg, bool isKill, int FI,
867 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000868 DebugLoc DL = MBB.findDebugLoc(I);
869 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000870 MachineFrameInfo &MFI = MF.getFrameInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000871 unsigned Align = MFI.getObjectAlignment(FI);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000872 unsigned KillFlag = getKillRegState(isKill);
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000873 bool HasAlloca = MFI.hasVarSizedObjects();
874 const auto &HST = MF.getSubtarget<HexagonSubtarget>();
875 const HexagonFrameLowering &HFI = *HST.getFrameLowering();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000876
Alex Lorenze40c8a22015-08-11 23:09:45 +0000877 MachineMemOperand *MMO = MF.getMachineMemOperand(
878 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
879 MFI.getObjectSize(FI), Align);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000880
Craig Topperc7242e02012-04-20 07:30:17 +0000881 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000882 BuildMI(MBB, I, DL, get(Hexagon::S2_storeri_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000883 .addFrameIndex(FI).addImm(0)
884 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000885 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000886 BuildMI(MBB, I, DL, get(Hexagon::S2_storerd_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000887 .addFrameIndex(FI).addImm(0)
888 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000889 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000890 BuildMI(MBB, I, DL, get(Hexagon::STriw_pred))
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000891 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000892 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000893 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
894 BuildMI(MBB, I, DL, get(Hexagon::STriw_mod))
895 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000896 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
897 } else if (Hexagon::VecPredRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000898 BuildMI(MBB, I, DL, get(Hexagon::PS_vstorerq_ai_128B))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000899 .addFrameIndex(FI).addImm(0)
900 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
901 } else if (Hexagon::VecPredRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000902 BuildMI(MBB, I, DL, get(Hexagon::PS_vstorerq_ai))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000903 .addFrameIndex(FI).addImm(0)
904 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
905 } else if (Hexagon::VectorRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000906 // If there are variable-sized objects, spills will not be aligned.
907 if (HasAlloca)
908 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000909 unsigned Opc = Align < 128 ? Hexagon::V6_vS32Ub_ai_128B
910 : Hexagon::V6_vS32b_ai_128B;
911 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000912 .addFrameIndex(FI).addImm(0)
913 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
914 } else if (Hexagon::VectorRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000915 // If there are variable-sized objects, spills will not be aligned.
916 if (HasAlloca)
917 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000918 unsigned Opc = Align < 64 ? Hexagon::V6_vS32Ub_ai
919 : Hexagon::V6_vS32b_ai;
920 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000921 .addFrameIndex(FI).addImm(0)
922 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
923 } else if (Hexagon::VecDblRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000924 // If there are variable-sized objects, spills will not be aligned.
925 if (HasAlloca)
926 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000927 unsigned Opc = Align < 64 ? Hexagon::PS_vstorerwu_ai
928 : Hexagon::PS_vstorerw_ai;
929 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000930 .addFrameIndex(FI).addImm(0)
931 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
932 } else if (Hexagon::VecDblRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000933 // If there are variable-sized objects, spills will not be aligned.
934 if (HasAlloca)
935 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000936 unsigned Opc = Align < 128 ? Hexagon::PS_vstorerwu_ai_128B
937 : Hexagon::PS_vstorerw_ai_128B;
938 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000939 .addFrameIndex(FI).addImm(0)
940 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000941 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000942 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000943 }
944}
945
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000946void HexagonInstrInfo::loadRegFromStackSlot(
947 MachineBasicBlock &MBB, MachineBasicBlock::iterator I, unsigned DestReg,
948 int FI, const TargetRegisterClass *RC,
949 const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000950 DebugLoc DL = MBB.findDebugLoc(I);
951 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000952 MachineFrameInfo &MFI = MF.getFrameInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000953 unsigned Align = MFI.getObjectAlignment(FI);
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000954 bool HasAlloca = MFI.hasVarSizedObjects();
955 const auto &HST = MF.getSubtarget<HexagonSubtarget>();
956 const HexagonFrameLowering &HFI = *HST.getFrameLowering();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000957
Alex Lorenze40c8a22015-08-11 23:09:45 +0000958 MachineMemOperand *MMO = MF.getMachineMemOperand(
959 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
960 MFI.getObjectSize(FI), Align);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000961
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000962 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +0000963 BuildMI(MBB, I, DL, get(Hexagon::L2_loadri_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000964 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000965 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu947cd702014-12-23 20:44:59 +0000966 BuildMI(MBB, I, DL, get(Hexagon::L2_loadrd_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000967 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000968 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000969 BuildMI(MBB, I, DL, get(Hexagon::LDriw_pred), DestReg)
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000970 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
971 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
972 BuildMI(MBB, I, DL, get(Hexagon::LDriw_mod), DestReg)
973 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000974 } else if (Hexagon::VecPredRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000975 BuildMI(MBB, I, DL, get(Hexagon::PS_vloadrq_ai_128B), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000976 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
977 } else if (Hexagon::VecPredRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000978 BuildMI(MBB, I, DL, get(Hexagon::PS_vloadrq_ai), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000979 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
980 } else if (Hexagon::VecDblRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000981 // If there are variable-sized objects, spills will not be aligned.
982 if (HasAlloca)
983 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000984 unsigned Opc = Align < 128 ? Hexagon::PS_vloadrwu_ai_128B
985 : Hexagon::PS_vloadrw_ai_128B;
986 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000987 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
988 } else if (Hexagon::VectorRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000989 // If there are variable-sized objects, spills will not be aligned.
990 if (HasAlloca)
991 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000992 unsigned Opc = Align < 128 ? Hexagon::V6_vL32Ub_ai_128B
993 : Hexagon::V6_vL32b_ai_128B;
994 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000995 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
996 } else if (Hexagon::VectorRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000997 // If there are variable-sized objects, spills will not be aligned.
998 if (HasAlloca)
999 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001000 unsigned Opc = Align < 64 ? Hexagon::V6_vL32Ub_ai
1001 : Hexagon::V6_vL32b_ai;
1002 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +00001003 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
1004 } else if (Hexagon::VecDblRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +00001005 // If there are variable-sized objects, spills will not be aligned.
1006 if (HasAlloca)
1007 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001008 unsigned Opc = Align < 64 ? Hexagon::PS_vloadrwu_ai
1009 : Hexagon::PS_vloadrw_ai;
1010 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +00001011 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001012 } else {
Craig Toppere55c5562012-02-07 02:50:20 +00001013 llvm_unreachable("Can't store this register to stack slot");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001014 }
1015}
1016
Ron Lieberman88159e52016-09-02 22:56:24 +00001017static void getLiveRegsAt(LivePhysRegs &Regs, const MachineInstr &MI) {
1018 const MachineBasicBlock &B = *MI.getParent();
1019 Regs.addLiveOuts(B);
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +00001020 auto E = ++MachineBasicBlock::const_iterator(MI.getIterator()).getReverse();
Ron Lieberman88159e52016-09-02 22:56:24 +00001021 for (auto I = B.rbegin(); I != E; ++I)
1022 Regs.stepBackward(*I);
1023}
1024
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001025/// expandPostRAPseudo - This function is called for all pseudo instructions
1026/// that remain after register allocation. Many pseudo instructions are
1027/// created to help register allocation. This is the place to convert them
1028/// into real instructions. The target can edit MI in place, or it can insert
1029/// new instructions and erase MI. The function should return true if
1030/// anything was changed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001031bool HexagonInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001032 const HexagonRegisterInfo &HRI = getRegisterInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001033 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1034 MachineBasicBlock &MBB = *MI.getParent();
1035 DebugLoc DL = MI.getDebugLoc();
1036 unsigned Opc = MI.getOpcode();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001037 const unsigned VecOffset = 1;
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001038
1039 switch (Opc) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001040 case TargetOpcode::COPY: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001041 MachineOperand &MD = MI.getOperand(0);
1042 MachineOperand &MS = MI.getOperand(1);
1043 MachineBasicBlock::iterator MBBI = MI.getIterator();
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001044 if (MD.getReg() != MS.getReg() && !MS.isUndef()) {
1045 copyPhysReg(MBB, MI, DL, MD.getReg(), MS.getReg(), MS.isKill());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001046 std::prev(MBBI)->copyImplicitOps(*MBB.getParent(), MI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001047 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001048 MBB.erase(MBBI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001049 return true;
1050 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001051 case Hexagon::PS_aligna:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001052 BuildMI(MBB, MI, DL, get(Hexagon::A2_andir), MI.getOperand(0).getReg())
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001053 .addReg(HRI.getFrameRegister())
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001054 .addImm(-MI.getOperand(1).getImm());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001055 MBB.erase(MI);
1056 return true;
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001057 case Hexagon::V6_vassignp_128B:
1058 case Hexagon::V6_vassignp: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001059 unsigned SrcReg = MI.getOperand(1).getReg();
1060 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001061 unsigned Kill = getKillRegState(MI.getOperand(1).isKill());
1062 BuildMI(MBB, MI, DL, get(Hexagon::V6_vcombine), DstReg)
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001063 .addReg(HRI.getSubReg(SrcReg, Hexagon::vsub_hi), Kill)
1064 .addReg(HRI.getSubReg(SrcReg, Hexagon::vsub_lo), Kill);
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001065 MBB.erase(MI);
1066 return true;
1067 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001068 case Hexagon::V6_lo_128B:
1069 case Hexagon::V6_lo: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001070 unsigned SrcReg = MI.getOperand(1).getReg();
1071 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001072 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001073 copyPhysReg(MBB, MI, DL, DstReg, SrcSubLo, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001074 MBB.erase(MI);
1075 MRI.clearKillFlags(SrcSubLo);
1076 return true;
1077 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001078 case Hexagon::V6_hi_128B:
1079 case Hexagon::V6_hi: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001080 unsigned SrcReg = MI.getOperand(1).getReg();
1081 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001082 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001083 copyPhysReg(MBB, MI, DL, DstReg, SrcSubHi, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001084 MBB.erase(MI);
1085 MRI.clearKillFlags(SrcSubHi);
1086 return true;
1087 }
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001088 case Hexagon::PS_vstorerw_ai:
1089 case Hexagon::PS_vstorerwu_ai:
1090 case Hexagon::PS_vstorerw_ai_128B:
1091 case Hexagon::PS_vstorerwu_ai_128B: {
1092 bool Is128B = (Opc == Hexagon::PS_vstorerw_ai_128B ||
1093 Opc == Hexagon::PS_vstorerwu_ai_128B);
1094 bool Aligned = (Opc == Hexagon::PS_vstorerw_ai ||
1095 Opc == Hexagon::PS_vstorerw_ai_128B);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001096 unsigned SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001097 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
1098 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001099 unsigned NewOpc;
1100 if (Aligned)
1101 NewOpc = Is128B ? Hexagon::V6_vS32b_ai_128B
1102 : Hexagon::V6_vS32b_ai;
1103 else
1104 NewOpc = Is128B ? Hexagon::V6_vS32Ub_ai_128B
1105 : Hexagon::V6_vS32Ub_ai;
1106
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001107 unsigned Offset = Is128B ? VecOffset << 7 : VecOffset << 6;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001108 MachineInstr *MI1New =
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001109 BuildMI(MBB, MI, DL, get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001110 .add(MI.getOperand(0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001111 .addImm(MI.getOperand(1).getImm())
1112 .addReg(SrcSubLo)
1113 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001114 MI1New->getOperand(0).setIsKill(false);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001115 BuildMI(MBB, MI, DL, get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001116 .add(MI.getOperand(0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001117 // The Vectors are indexed in multiples of vector size.
1118 .addImm(MI.getOperand(1).getImm() + Offset)
1119 .addReg(SrcSubHi)
1120 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001121 MBB.erase(MI);
1122 return true;
1123 }
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001124 case Hexagon::PS_vloadrw_ai:
1125 case Hexagon::PS_vloadrwu_ai:
1126 case Hexagon::PS_vloadrw_ai_128B:
1127 case Hexagon::PS_vloadrwu_ai_128B: {
1128 bool Is128B = (Opc == Hexagon::PS_vloadrw_ai_128B ||
1129 Opc == Hexagon::PS_vloadrwu_ai_128B);
1130 bool Aligned = (Opc == Hexagon::PS_vloadrw_ai ||
1131 Opc == Hexagon::PS_vloadrw_ai_128B);
1132 unsigned NewOpc;
1133 if (Aligned)
1134 NewOpc = Is128B ? Hexagon::V6_vL32b_ai_128B
1135 : Hexagon::V6_vL32b_ai;
1136 else
1137 NewOpc = Is128B ? Hexagon::V6_vL32Ub_ai_128B
1138 : Hexagon::V6_vL32Ub_ai;
1139
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001140 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001141 unsigned Offset = Is128B ? VecOffset << 7 : VecOffset << 6;
Diana Picus116bbab2017-01-13 09:58:52 +00001142 MachineInstr *MI1New = BuildMI(MBB, MI, DL, get(NewOpc),
1143 HRI.getSubReg(DstReg, Hexagon::vsub_lo))
Krzysztof Parzyszek4be9d922017-05-03 15:26:13 +00001144 .add(MI.getOperand(1))
1145 .addImm(MI.getOperand(2).getImm())
1146 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001147 MI1New->getOperand(1).setIsKill(false);
Diana Picus116bbab2017-01-13 09:58:52 +00001148 BuildMI(MBB, MI, DL, get(NewOpc), HRI.getSubReg(DstReg, Hexagon::vsub_hi))
1149 .add(MI.getOperand(1))
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001150 // The Vectors are indexed in multiples of vector size.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001151 .addImm(MI.getOperand(2).getImm() + Offset)
1152 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001153 MBB.erase(MI);
1154 return true;
1155 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001156 case Hexagon::PS_true: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001157 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001158 BuildMI(MBB, MI, DL, get(Hexagon::C2_orn), Reg)
1159 .addReg(Reg, RegState::Undef)
1160 .addReg(Reg, RegState::Undef);
1161 MBB.erase(MI);
1162 return true;
1163 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001164 case Hexagon::PS_false: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001165 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001166 BuildMI(MBB, MI, DL, get(Hexagon::C2_andn), Reg)
1167 .addReg(Reg, RegState::Undef)
1168 .addReg(Reg, RegState::Undef);
1169 MBB.erase(MI);
1170 return true;
1171 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001172 case Hexagon::PS_vmulw: {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001173 // Expand a 64-bit vector multiply into 2 32-bit scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001174 unsigned DstReg = MI.getOperand(0).getReg();
1175 unsigned Src1Reg = MI.getOperand(1).getReg();
1176 unsigned Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001177 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::isub_hi);
1178 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::isub_lo);
1179 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::isub_hi);
1180 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::isub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001181 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001182 HRI.getSubReg(DstReg, Hexagon::isub_hi))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001183 .addReg(Src1SubHi)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001184 .addReg(Src2SubHi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001185 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001186 HRI.getSubReg(DstReg, Hexagon::isub_lo))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001187 .addReg(Src1SubLo)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001188 .addReg(Src2SubLo);
1189 MBB.erase(MI);
1190 MRI.clearKillFlags(Src1SubHi);
1191 MRI.clearKillFlags(Src1SubLo);
1192 MRI.clearKillFlags(Src2SubHi);
1193 MRI.clearKillFlags(Src2SubLo);
1194 return true;
1195 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001196 case Hexagon::PS_vmulw_acc: {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001197 // Expand 64-bit vector multiply with addition into 2 scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001198 unsigned DstReg = MI.getOperand(0).getReg();
1199 unsigned Src1Reg = MI.getOperand(1).getReg();
1200 unsigned Src2Reg = MI.getOperand(2).getReg();
1201 unsigned Src3Reg = MI.getOperand(3).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001202 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::isub_hi);
1203 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::isub_lo);
1204 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::isub_hi);
1205 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::isub_lo);
1206 unsigned Src3SubHi = HRI.getSubReg(Src3Reg, Hexagon::isub_hi);
1207 unsigned Src3SubLo = HRI.getSubReg(Src3Reg, Hexagon::isub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001208 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001209 HRI.getSubReg(DstReg, Hexagon::isub_hi))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001210 .addReg(Src1SubHi)
1211 .addReg(Src2SubHi)
1212 .addReg(Src3SubHi);
1213 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001214 HRI.getSubReg(DstReg, Hexagon::isub_lo))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001215 .addReg(Src1SubLo)
1216 .addReg(Src2SubLo)
1217 .addReg(Src3SubLo);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001218 MBB.erase(MI);
1219 MRI.clearKillFlags(Src1SubHi);
1220 MRI.clearKillFlags(Src1SubLo);
1221 MRI.clearKillFlags(Src2SubHi);
1222 MRI.clearKillFlags(Src2SubLo);
1223 MRI.clearKillFlags(Src3SubHi);
1224 MRI.clearKillFlags(Src3SubLo);
1225 return true;
1226 }
Krzysztof Parzyszek258af192016-08-11 19:12:18 +00001227 case Hexagon::PS_pselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001228 const MachineOperand &Op0 = MI.getOperand(0);
1229 const MachineOperand &Op1 = MI.getOperand(1);
1230 const MachineOperand &Op2 = MI.getOperand(2);
1231 const MachineOperand &Op3 = MI.getOperand(3);
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001232 unsigned Rd = Op0.getReg();
1233 unsigned Pu = Op1.getReg();
1234 unsigned Rs = Op2.getReg();
1235 unsigned Rt = Op3.getReg();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001236 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001237 unsigned K1 = getKillRegState(Op1.isKill());
1238 unsigned K2 = getKillRegState(Op2.isKill());
1239 unsigned K3 = getKillRegState(Op3.isKill());
1240 if (Rd != Rs)
1241 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpt), Rd)
1242 .addReg(Pu, (Rd == Rt) ? K1 : 0)
1243 .addReg(Rs, K2);
1244 if (Rd != Rt)
1245 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpf), Rd)
1246 .addReg(Pu, K1)
1247 .addReg(Rt, K3);
1248 MBB.erase(MI);
1249 return true;
1250 }
Krzysztof Parzyszek258af192016-08-11 19:12:18 +00001251 case Hexagon::PS_vselect:
1252 case Hexagon::PS_vselect_128B: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001253 const MachineOperand &Op0 = MI.getOperand(0);
1254 const MachineOperand &Op1 = MI.getOperand(1);
1255 const MachineOperand &Op2 = MI.getOperand(2);
1256 const MachineOperand &Op3 = MI.getOperand(3);
Matthias Braunac4307c2017-05-26 21:51:00 +00001257 LivePhysRegs LiveAtMI(HRI);
Ron Lieberman88159e52016-09-02 22:56:24 +00001258 getLiveRegsAt(LiveAtMI, MI);
1259 bool IsDestLive = !LiveAtMI.available(MRI, Op0.getReg());
1260 if (Op0.getReg() != Op2.getReg()) {
1261 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vcmov))
Diana Picus116bbab2017-01-13 09:58:52 +00001262 .add(Op0)
1263 .add(Op1)
1264 .add(Op2);
Ron Lieberman88159e52016-09-02 22:56:24 +00001265 if (IsDestLive)
1266 T.addReg(Op0.getReg(), RegState::Implicit);
1267 IsDestLive = true;
1268 }
1269 if (Op0.getReg() != Op3.getReg()) {
1270 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vncmov))
Diana Picus116bbab2017-01-13 09:58:52 +00001271 .add(Op0)
1272 .add(Op1)
1273 .add(Op3);
Ron Lieberman88159e52016-09-02 22:56:24 +00001274 if (IsDestLive)
1275 T.addReg(Op0.getReg(), RegState::Implicit);
1276 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001277 MBB.erase(MI);
1278 return true;
1279 }
Krzysztof Parzyszek258af192016-08-11 19:12:18 +00001280 case Hexagon::PS_wselect:
1281 case Hexagon::PS_wselect_128B: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001282 MachineOperand &Op0 = MI.getOperand(0);
1283 MachineOperand &Op1 = MI.getOperand(1);
1284 MachineOperand &Op2 = MI.getOperand(2);
1285 MachineOperand &Op3 = MI.getOperand(3);
Matthias Braunac4307c2017-05-26 21:51:00 +00001286 LivePhysRegs LiveAtMI(HRI);
Ron Lieberman88159e52016-09-02 22:56:24 +00001287 getLiveRegsAt(LiveAtMI, MI);
1288 bool IsDestLive = !LiveAtMI.available(MRI, Op0.getReg());
1289
1290 if (Op0.getReg() != Op2.getReg()) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001291 unsigned SrcLo = HRI.getSubReg(Op2.getReg(), Hexagon::vsub_lo);
1292 unsigned SrcHi = HRI.getSubReg(Op2.getReg(), Hexagon::vsub_hi);
Ron Lieberman88159e52016-09-02 22:56:24 +00001293 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vccombine))
Diana Picus116bbab2017-01-13 09:58:52 +00001294 .add(Op0)
1295 .add(Op1)
1296 .addReg(SrcHi)
1297 .addReg(SrcLo);
Ron Lieberman88159e52016-09-02 22:56:24 +00001298 if (IsDestLive)
1299 T.addReg(Op0.getReg(), RegState::Implicit);
1300 IsDestLive = true;
1301 }
1302 if (Op0.getReg() != Op3.getReg()) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001303 unsigned SrcLo = HRI.getSubReg(Op3.getReg(), Hexagon::vsub_lo);
1304 unsigned SrcHi = HRI.getSubReg(Op3.getReg(), Hexagon::vsub_hi);
Ron Lieberman88159e52016-09-02 22:56:24 +00001305 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vnccombine))
Diana Picus116bbab2017-01-13 09:58:52 +00001306 .add(Op0)
1307 .add(Op1)
1308 .addReg(SrcHi)
1309 .addReg(SrcLo);
Ron Lieberman88159e52016-09-02 22:56:24 +00001310 if (IsDestLive)
1311 T.addReg(Op0.getReg(), RegState::Implicit);
1312 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001313 MBB.erase(MI);
1314 return true;
1315 }
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001316 case Hexagon::PS_tailcall_i:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001317 MI.setDesc(get(Hexagon::J2_jump));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001318 return true;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001319 case Hexagon::PS_tailcall_r:
Krzysztof Parzyszek6421b932016-08-19 14:04:45 +00001320 case Hexagon::PS_jmpret:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001321 MI.setDesc(get(Hexagon::J2_jumpr));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001322 return true;
Krzysztof Parzyszek6421b932016-08-19 14:04:45 +00001323 case Hexagon::PS_jmprett:
1324 MI.setDesc(get(Hexagon::J2_jumprt));
1325 return true;
1326 case Hexagon::PS_jmpretf:
1327 MI.setDesc(get(Hexagon::J2_jumprf));
1328 return true;
1329 case Hexagon::PS_jmprettnewpt:
1330 MI.setDesc(get(Hexagon::J2_jumprtnewpt));
1331 return true;
1332 case Hexagon::PS_jmpretfnewpt:
1333 MI.setDesc(get(Hexagon::J2_jumprfnewpt));
1334 return true;
1335 case Hexagon::PS_jmprettnew:
1336 MI.setDesc(get(Hexagon::J2_jumprtnew));
1337 return true;
1338 case Hexagon::PS_jmpretfnew:
1339 MI.setDesc(get(Hexagon::J2_jumprfnew));
1340 return true;
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001341 }
1342
1343 return false;
1344}
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001345
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001346// We indicate that we want to reverse the branch by
1347// inserting the reversed branching opcode.
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +00001348bool HexagonInstrInfo::reverseBranchCondition(
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001349 SmallVectorImpl<MachineOperand> &Cond) const {
1350 if (Cond.empty())
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001351 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001352 assert(Cond[0].isImm() && "First entry in the cond vector not imm-val");
1353 unsigned opcode = Cond[0].getImm();
1354 //unsigned temp;
1355 assert(get(opcode).isBranch() && "Should be a branching condition.");
1356 if (isEndLoopN(opcode))
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001357 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001358 unsigned NewOpcode = getInvertedPredicatedOpcode(opcode);
1359 Cond[0].setImm(NewOpcode);
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001360 return false;
1361}
1362
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001363void HexagonInstrInfo::insertNoop(MachineBasicBlock &MBB,
1364 MachineBasicBlock::iterator MI) const {
1365 DebugLoc DL;
1366 BuildMI(MBB, MI, DL, get(Hexagon::A2_nop));
1367}
1368
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001369bool HexagonInstrInfo::isPostIncrement(const MachineInstr &MI) const {
1370 return getAddrMode(MI) == HexagonII::PostInc;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001371}
1372
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001373// Returns true if an instruction is predicated irrespective of the predicate
1374// sense. For example, all of the following will return true.
1375// if (p0) R1 = add(R2, R3)
1376// if (!p0) R1 = add(R2, R3)
1377// if (p0.new) R1 = add(R2, R3)
1378// if (!p0.new) R1 = add(R2, R3)
1379// Note: New-value stores are not included here as in the current
1380// implementation, we don't need to check their predicate sense.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001381bool HexagonInstrInfo::isPredicated(const MachineInstr &MI) const {
1382 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001383 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001384}
1385
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001386bool HexagonInstrInfo::PredicateInstruction(
1387 MachineInstr &MI, ArrayRef<MachineOperand> Cond) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001388 if (Cond.empty() || isNewValueJump(Cond[0].getImm()) ||
1389 isEndLoopN(Cond[0].getImm())) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001390 DEBUG(dbgs() << "\nCannot predicate:"; MI.dump(););
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001391 return false;
1392 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001393 int Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001394 assert (isPredicable(MI) && "Expected predicable instruction");
1395 bool invertJump = predOpcodeHasNot(Cond);
1396
1397 // We have to predicate MI "in place", i.e. after this function returns,
1398 // MI will need to be transformed into a predicated form. To avoid com-
1399 // plicated manipulations with the operands (handling tied operands,
1400 // etc.), build a new temporary instruction, then overwrite MI with it.
1401
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001402 MachineBasicBlock &B = *MI.getParent();
1403 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001404 unsigned PredOpc = getCondOpcode(Opc, invertJump);
1405 MachineInstrBuilder T = BuildMI(B, MI, DL, get(PredOpc));
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001406 unsigned NOp = 0, NumOps = MI.getNumOperands();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001407 while (NOp < NumOps) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001408 MachineOperand &Op = MI.getOperand(NOp);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001409 if (!Op.isReg() || !Op.isDef() || Op.isImplicit())
1410 break;
Diana Picus116bbab2017-01-13 09:58:52 +00001411 T.add(Op);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001412 NOp++;
1413 }
1414
1415 unsigned PredReg, PredRegPos, PredRegFlags;
1416 bool GotPredReg = getPredReg(Cond, PredReg, PredRegPos, PredRegFlags);
1417 (void)GotPredReg;
1418 assert(GotPredReg);
1419 T.addReg(PredReg, PredRegFlags);
1420 while (NOp < NumOps)
Diana Picus116bbab2017-01-13 09:58:52 +00001421 T.add(MI.getOperand(NOp++));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001422
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001423 MI.setDesc(get(PredOpc));
1424 while (unsigned n = MI.getNumOperands())
1425 MI.RemoveOperand(n-1);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001426 for (unsigned i = 0, n = T->getNumOperands(); i < n; ++i)
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001427 MI.addOperand(T->getOperand(i));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001428
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001429 MachineBasicBlock::instr_iterator TI = T->getIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001430 B.erase(TI);
1431
1432 MachineRegisterInfo &MRI = B.getParent()->getRegInfo();
1433 MRI.clearKillFlags(PredReg);
1434 return true;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001435}
1436
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001437bool HexagonInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
1438 ArrayRef<MachineOperand> Pred2) const {
1439 // TODO: Fix this
1440 return false;
1441}
1442
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001443bool HexagonInstrInfo::DefinesPredicate(
1444 MachineInstr &MI, std::vector<MachineOperand> &Pred) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001445 auto &HRI = getRegisterInfo();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001446 for (unsigned oper = 0; oper < MI.getNumOperands(); ++oper) {
1447 MachineOperand MO = MI.getOperand(oper);
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001448 if (MO.isReg()) {
1449 if (!MO.isDef())
1450 continue;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001451 const TargetRegisterClass* RC = HRI.getMinimalPhysRegClass(MO.getReg());
1452 if (RC == &Hexagon::PredRegsRegClass) {
1453 Pred.push_back(MO);
1454 return true;
1455 }
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001456 continue;
1457 } else if (MO.isRegMask()) {
1458 for (unsigned PR : Hexagon::PredRegsRegClass) {
1459 if (!MI.modifiesRegister(PR, &HRI))
1460 continue;
1461 Pred.push_back(MO);
1462 return true;
1463 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001464 }
1465 }
1466 return false;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +00001467}
Andrew Trickd06df962012-02-01 22:13:57 +00001468
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +00001469bool HexagonInstrInfo::isPredicable(const MachineInstr &MI) const {
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001470 if (!MI.getDesc().isPredicable())
1471 return false;
1472
1473 if (MI.isCall() || isTailCall(MI)) {
1474 const MachineFunction &MF = *MI.getParent()->getParent();
1475 if (!MF.getSubtarget<HexagonSubtarget>().usePredicatedCalls())
1476 return false;
1477 }
1478 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001479}
1480
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001481bool HexagonInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
1482 const MachineBasicBlock *MBB,
1483 const MachineFunction &MF) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001484 // Debug info is never a scheduling boundary. It's necessary to be explicit
1485 // due to the special treatment of IT instructions below, otherwise a
1486 // dbg_value followed by an IT will result in the IT instruction being
1487 // considered a scheduling hazard, which is wrong. It should be the actual
1488 // instruction preceding the dbg_value instruction(s), just like it is
1489 // when debug info is not present.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001490 if (MI.isDebugValue())
Brendon Cahoondf43e682015-05-08 16:16:29 +00001491 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001492
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001493 // Throwing call is a boundary.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001494 if (MI.isCall()) {
Krzysztof Parzyszekab9127c2016-08-12 11:01:10 +00001495 // Don't mess around with no return calls.
1496 if (doesNotReturn(MI))
1497 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001498 // If any of the block's successors is a landing pad, this could be a
1499 // throwing call.
1500 for (auto I : MBB->successors())
1501 if (I->isEHPad())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001502 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001503 }
1504
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001505 // Terminators and labels can't be scheduled around.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001506 if (MI.getDesc().isTerminator() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001507 return true;
1508
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001509 if (MI.isInlineAsm() && !ScheduleInlineAsm)
1510 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001511
1512 return false;
1513}
1514
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001515/// Measure the specified inline asm to determine an approximation of its
1516/// length.
1517/// Comments (which run till the next SeparatorString or newline) do not
1518/// count as an instruction.
1519/// Any other non-whitespace text is considered an instruction, with
1520/// multiple instructions separated by SeparatorString or newlines.
1521/// Variable-length instructions are not handled here; this function
1522/// may be overloaded in the target code to do that.
1523/// Hexagon counts the number of ##'s and adjust for that many
1524/// constant exenders.
1525unsigned HexagonInstrInfo::getInlineAsmLength(const char *Str,
1526 const MCAsmInfo &MAI) const {
1527 StringRef AStr(Str);
1528 // Count the number of instructions in the asm.
1529 bool atInsnStart = true;
1530 unsigned Length = 0;
1531 for (; *Str; ++Str) {
1532 if (*Str == '\n' || strncmp(Str, MAI.getSeparatorString(),
1533 strlen(MAI.getSeparatorString())) == 0)
1534 atInsnStart = true;
1535 if (atInsnStart && !std::isspace(static_cast<unsigned char>(*Str))) {
1536 Length += MAI.getMaxInstLength();
1537 atInsnStart = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001538 }
Mehdi Amini36d33fc2016-10-01 06:46:33 +00001539 if (atInsnStart && strncmp(Str, MAI.getCommentString().data(),
1540 MAI.getCommentString().size()) == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001541 atInsnStart = false;
1542 }
1543
1544 // Add to size number of constant extenders seen * 4.
1545 StringRef Occ("##");
1546 Length += AStr.count(Occ)*4;
1547 return Length;
1548}
1549
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001550ScheduleHazardRecognizer*
1551HexagonInstrInfo::CreateTargetPostRAHazardRecognizer(
1552 const InstrItineraryData *II, const ScheduleDAG *DAG) const {
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +00001553 if (UseDFAHazardRec) {
1554 auto &HST = DAG->MF.getSubtarget<HexagonSubtarget>();
1555 return new HexagonHazardRecognizer(II, this, HST);
1556 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001557 return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG);
1558}
1559
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001560/// \brief For a comparison instruction, return the source registers in
1561/// \p SrcReg and \p SrcReg2 if having two register operands, and the value it
1562/// compares against in CmpValue. Return true if the comparison instruction
1563/// can be analyzed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001564bool HexagonInstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
1565 unsigned &SrcReg2, int &Mask,
1566 int &Value) const {
1567 unsigned Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001568
1569 // Set mask and the first source register.
1570 switch (Opc) {
1571 case Hexagon::C2_cmpeq:
1572 case Hexagon::C2_cmpeqp:
1573 case Hexagon::C2_cmpgt:
1574 case Hexagon::C2_cmpgtp:
1575 case Hexagon::C2_cmpgtu:
1576 case Hexagon::C2_cmpgtup:
1577 case Hexagon::C4_cmpneq:
1578 case Hexagon::C4_cmplte:
1579 case Hexagon::C4_cmplteu:
1580 case Hexagon::C2_cmpeqi:
1581 case Hexagon::C2_cmpgti:
1582 case Hexagon::C2_cmpgtui:
1583 case Hexagon::C4_cmpneqi:
1584 case Hexagon::C4_cmplteui:
1585 case Hexagon::C4_cmpltei:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001586 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001587 Mask = ~0;
1588 break;
1589 case Hexagon::A4_cmpbeq:
1590 case Hexagon::A4_cmpbgt:
1591 case Hexagon::A4_cmpbgtu:
1592 case Hexagon::A4_cmpbeqi:
1593 case Hexagon::A4_cmpbgti:
1594 case Hexagon::A4_cmpbgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001595 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001596 Mask = 0xFF;
1597 break;
1598 case Hexagon::A4_cmpheq:
1599 case Hexagon::A4_cmphgt:
1600 case Hexagon::A4_cmphgtu:
1601 case Hexagon::A4_cmpheqi:
1602 case Hexagon::A4_cmphgti:
1603 case Hexagon::A4_cmphgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001604 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001605 Mask = 0xFFFF;
1606 break;
1607 }
1608
1609 // Set the value/second source register.
1610 switch (Opc) {
1611 case Hexagon::C2_cmpeq:
1612 case Hexagon::C2_cmpeqp:
1613 case Hexagon::C2_cmpgt:
1614 case Hexagon::C2_cmpgtp:
1615 case Hexagon::C2_cmpgtu:
1616 case Hexagon::C2_cmpgtup:
1617 case Hexagon::A4_cmpbeq:
1618 case Hexagon::A4_cmpbgt:
1619 case Hexagon::A4_cmpbgtu:
1620 case Hexagon::A4_cmpheq:
1621 case Hexagon::A4_cmphgt:
1622 case Hexagon::A4_cmphgtu:
1623 case Hexagon::C4_cmpneq:
1624 case Hexagon::C4_cmplte:
1625 case Hexagon::C4_cmplteu:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001626 SrcReg2 = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001627 return true;
1628
1629 case Hexagon::C2_cmpeqi:
1630 case Hexagon::C2_cmpgtui:
1631 case Hexagon::C2_cmpgti:
1632 case Hexagon::C4_cmpneqi:
1633 case Hexagon::C4_cmplteui:
1634 case Hexagon::C4_cmpltei:
1635 case Hexagon::A4_cmpbeqi:
1636 case Hexagon::A4_cmpbgti:
1637 case Hexagon::A4_cmpbgtui:
1638 case Hexagon::A4_cmpheqi:
1639 case Hexagon::A4_cmphgti:
1640 case Hexagon::A4_cmphgtui:
1641 SrcReg2 = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001642 Value = MI.getOperand(2).getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001643 return true;
1644 }
1645
1646 return false;
1647}
1648
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001649unsigned HexagonInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001650 const MachineInstr &MI,
1651 unsigned *PredCost) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001652 return getInstrTimingClassLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001653}
1654
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00001655
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001656DFAPacketizer *HexagonInstrInfo::CreateTargetScheduleState(
1657 const TargetSubtargetInfo &STI) const {
1658 const InstrItineraryData *II = STI.getInstrItineraryData();
1659 return static_cast<const HexagonSubtarget&>(STI).createDFAPacketizer(II);
1660}
1661
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001662// Inspired by this pair:
1663// %R13<def> = L2_loadri_io %R29, 136; mem:LD4[FixedStack0]
1664// S2_storeri_io %R29, 132, %R1<kill>; flags: mem:ST4[FixedStack1]
1665// Currently AA considers the addresses in these instructions to be aliasing.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001666bool HexagonInstrInfo::areMemAccessesTriviallyDisjoint(
1667 MachineInstr &MIa, MachineInstr &MIb, AliasAnalysis *AA) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001668 int OffsetA = 0, OffsetB = 0;
1669 unsigned SizeA = 0, SizeB = 0;
1670
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001671 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects() ||
1672 MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001673 return false;
1674
1675 // Instructions that are pure loads, not loads and stores like memops are not
1676 // dependent.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001677 if (MIa.mayLoad() && !isMemOp(MIa) && MIb.mayLoad() && !isMemOp(MIb))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001678 return true;
1679
1680 // Get base, offset, and access size in MIa.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001681 unsigned BaseRegA = getBaseAndOffset(MIa, OffsetA, SizeA);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001682 if (!BaseRegA || !SizeA)
1683 return false;
1684
1685 // Get base, offset, and access size in MIb.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001686 unsigned BaseRegB = getBaseAndOffset(MIb, OffsetB, SizeB);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001687 if (!BaseRegB || !SizeB)
1688 return false;
1689
1690 if (BaseRegA != BaseRegB)
1691 return false;
1692
1693 // This is a mem access with the same base register and known offsets from it.
1694 // Reason about it.
1695 if (OffsetA > OffsetB) {
1696 uint64_t offDiff = (uint64_t)((int64_t)OffsetA - (int64_t)OffsetB);
1697 return (SizeB <= offDiff);
1698 } else if (OffsetA < OffsetB) {
1699 uint64_t offDiff = (uint64_t)((int64_t)OffsetB - (int64_t)OffsetA);
1700 return (SizeA <= offDiff);
1701 }
1702
1703 return false;
1704}
1705
Brendon Cahoon254f8892016-07-29 16:44:44 +00001706/// If the instruction is an increment of a constant value, return the amount.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001707bool HexagonInstrInfo::getIncrementValue(const MachineInstr &MI,
Brendon Cahoon254f8892016-07-29 16:44:44 +00001708 int &Value) const {
1709 if (isPostIncrement(MI)) {
1710 unsigned AccessSize;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001711 return getBaseAndOffset(MI, Value, AccessSize);
Brendon Cahoon254f8892016-07-29 16:44:44 +00001712 }
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001713 if (MI.getOpcode() == Hexagon::A2_addi) {
1714 Value = MI.getOperand(2).getImm();
Brendon Cahoon254f8892016-07-29 16:44:44 +00001715 return true;
1716 }
1717
1718 return false;
1719}
1720
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001721unsigned HexagonInstrInfo::createVR(MachineFunction *MF, MVT VT) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001722 MachineRegisterInfo &MRI = MF->getRegInfo();
1723 const TargetRegisterClass *TRC;
1724 if (VT == MVT::i1) {
1725 TRC = &Hexagon::PredRegsRegClass;
1726 } else if (VT == MVT::i32 || VT == MVT::f32) {
1727 TRC = &Hexagon::IntRegsRegClass;
1728 } else if (VT == MVT::i64 || VT == MVT::f64) {
1729 TRC = &Hexagon::DoubleRegsRegClass;
1730 } else {
1731 llvm_unreachable("Cannot handle this register class");
1732 }
1733
1734 unsigned NewReg = MRI.createVirtualRegister(TRC);
1735 return NewReg;
1736}
1737
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001738bool HexagonInstrInfo::isAbsoluteSet(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001739 return (getAddrMode(MI) == HexagonII::AbsoluteSet);
1740}
1741
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001742bool HexagonInstrInfo::isAccumulator(const MachineInstr &MI) const {
1743 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001744 return((F >> HexagonII::AccumulatorPos) & HexagonII::AccumulatorMask);
1745}
1746
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001747bool HexagonInstrInfo::isComplex(const MachineInstr &MI) const {
1748 const MachineFunction *MF = MI.getParent()->getParent();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001749 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
1750 const HexagonInstrInfo *QII = (const HexagonInstrInfo *) TII;
1751
1752 if (!(isTC1(MI))
1753 && !(QII->isTC2Early(MI))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001754 && !(MI.getDesc().mayLoad())
1755 && !(MI.getDesc().mayStore())
1756 && (MI.getDesc().getOpcode() != Hexagon::S2_allocframe)
1757 && (MI.getDesc().getOpcode() != Hexagon::L2_deallocframe)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001758 && !(QII->isMemOp(MI))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001759 && !(MI.isBranch())
1760 && !(MI.isReturn())
1761 && !MI.isCall())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001762 return true;
1763
1764 return false;
1765}
1766
Sanjay Patele4b9f502015-12-07 19:21:39 +00001767// Return true if the instruction is a compund branch instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001768bool HexagonInstrInfo::isCompoundBranchInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekf65b8f12017-02-02 15:03:30 +00001769 return getType(MI) == HexagonII::TypeCJ && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001770}
1771
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001772// TODO: In order to have isExtendable for fpimm/f32Ext, we need to handle
1773// isFPImm and later getFPImm as well.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001774bool HexagonInstrInfo::isConstExtended(const MachineInstr &MI) const {
1775 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001776 unsigned isExtended = (F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask;
1777 if (isExtended) // Instruction must be extended.
Krzysztof Parzyszekc6f19332015-03-19 15:18:57 +00001778 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001779
1780 unsigned isExtendable =
1781 (F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask;
1782 if (!isExtendable)
1783 return false;
1784
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001785 if (MI.isCall())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001786 return false;
1787
1788 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001789 const MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001790 // Use MO operand flags to determine if MO
1791 // has the HMOTF_ConstExtended flag set.
1792 if (MO.getTargetFlags() && HexagonII::HMOTF_ConstExtended)
Brendon Cahoondf43e682015-05-08 16:16:29 +00001793 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001794 // If this is a Machine BB address we are talking about, and it is
1795 // not marked as extended, say so.
1796 if (MO.isMBB())
1797 return false;
1798
1799 // We could be using an instruction with an extendable immediate and shoehorn
1800 // a global address into it. If it is a global address it will be constant
1801 // extended. We do this for COMBINE.
1802 // We currently only handle isGlobal() because it is the only kind of
1803 // object we are going to end up with here for now.
1804 // In the future we probably should add isSymbol(), etc.
1805 if (MO.isGlobal() || MO.isSymbol() || MO.isBlockAddress() ||
Krzysztof Parzyszeka3386502016-08-10 16:46:36 +00001806 MO.isJTI() || MO.isCPI() || MO.isFPImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001807 return true;
1808
1809 // If the extendable operand is not 'Immediate' type, the instruction should
1810 // have 'isExtended' flag set.
1811 assert(MO.isImm() && "Extendable operand must be Immediate type");
1812
1813 int MinValue = getMinValue(MI);
1814 int MaxValue = getMaxValue(MI);
1815 int ImmValue = MO.getImm();
1816
1817 return (ImmValue < MinValue || ImmValue > MaxValue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001818}
1819
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001820bool HexagonInstrInfo::isDeallocRet(const MachineInstr &MI) const {
1821 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001822 case Hexagon::L4_return :
1823 case Hexagon::L4_return_t :
1824 case Hexagon::L4_return_f :
1825 case Hexagon::L4_return_tnew_pnt :
1826 case Hexagon::L4_return_fnew_pnt :
1827 case Hexagon::L4_return_tnew_pt :
1828 case Hexagon::L4_return_fnew_pt :
Krzysztof Parzyszek700a5f92017-05-03 15:34:52 +00001829 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001830 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001831 return false;
1832}
1833
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001834// Return true when ConsMI uses a register defined by ProdMI.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001835bool HexagonInstrInfo::isDependent(const MachineInstr &ProdMI,
1836 const MachineInstr &ConsMI) const {
1837 if (!ProdMI.getDesc().getNumDefs())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001838 return false;
1839
1840 auto &HRI = getRegisterInfo();
1841
1842 SmallVector<unsigned, 4> DefsA;
1843 SmallVector<unsigned, 4> DefsB;
1844 SmallVector<unsigned, 8> UsesA;
1845 SmallVector<unsigned, 8> UsesB;
1846
1847 parseOperands(ProdMI, DefsA, UsesA);
1848 parseOperands(ConsMI, DefsB, UsesB);
1849
1850 for (auto &RegA : DefsA)
1851 for (auto &RegB : UsesB) {
1852 // True data dependency.
1853 if (RegA == RegB)
1854 return true;
1855
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00001856 if (TargetRegisterInfo::isPhysicalRegister(RegA))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001857 for (MCSubRegIterator SubRegs(RegA, &HRI); SubRegs.isValid(); ++SubRegs)
1858 if (RegB == *SubRegs)
1859 return true;
1860
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00001861 if (TargetRegisterInfo::isPhysicalRegister(RegB))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001862 for (MCSubRegIterator SubRegs(RegB, &HRI); SubRegs.isValid(); ++SubRegs)
1863 if (RegA == *SubRegs)
1864 return true;
1865 }
1866
1867 return false;
1868}
1869
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001870// Returns true if the instruction is alread a .cur.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001871bool HexagonInstrInfo::isDotCurInst(const MachineInstr &MI) const {
1872 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001873 case Hexagon::V6_vL32b_cur_pi:
1874 case Hexagon::V6_vL32b_cur_ai:
1875 case Hexagon::V6_vL32b_cur_pi_128B:
1876 case Hexagon::V6_vL32b_cur_ai_128B:
1877 return true;
1878 }
1879 return false;
1880}
1881
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001882// Returns true, if any one of the operands is a dot new
1883// insn, whether it is predicated dot new or register dot new.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001884bool HexagonInstrInfo::isDotNewInst(const MachineInstr &MI) const {
1885 if (isNewValueInst(MI) || (isPredicated(MI) && isPredicatedNew(MI)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001886 return true;
1887
1888 return false;
1889}
1890
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001891/// Symmetrical. See if these two instructions are fit for duplex pair.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001892bool HexagonInstrInfo::isDuplexPair(const MachineInstr &MIa,
1893 const MachineInstr &MIb) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001894 HexagonII::SubInstructionGroup MIaG = getDuplexCandidateGroup(MIa);
1895 HexagonII::SubInstructionGroup MIbG = getDuplexCandidateGroup(MIb);
1896 return (isDuplexPairMatch(MIaG, MIbG) || isDuplexPairMatch(MIbG, MIaG));
1897}
1898
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001899bool HexagonInstrInfo::isEarlySourceInstr(const MachineInstr &MI) const {
1900 if (MI.mayLoad() || MI.mayStore() || MI.isCompare())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001901 return true;
1902
1903 // Multiply
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001904 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00001905 return is_TC4x(SchedClass) || is_TC3x(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001906}
1907
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001908bool HexagonInstrInfo::isEndLoopN(unsigned Opcode) const {
1909 return (Opcode == Hexagon::ENDLOOP0 ||
1910 Opcode == Hexagon::ENDLOOP1);
1911}
1912
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001913bool HexagonInstrInfo::isExpr(unsigned OpType) const {
1914 switch(OpType) {
1915 case MachineOperand::MO_MachineBasicBlock:
1916 case MachineOperand::MO_GlobalAddress:
1917 case MachineOperand::MO_ExternalSymbol:
1918 case MachineOperand::MO_JumpTableIndex:
1919 case MachineOperand::MO_ConstantPoolIndex:
1920 case MachineOperand::MO_BlockAddress:
1921 return true;
1922 default:
1923 return false;
1924 }
1925}
1926
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001927bool HexagonInstrInfo::isExtendable(const MachineInstr &MI) const {
1928 const MCInstrDesc &MID = MI.getDesc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001929 const uint64_t F = MID.TSFlags;
1930 if ((F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask)
1931 return true;
1932
1933 // TODO: This is largely obsolete now. Will need to be removed
1934 // in consecutive patches.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001935 switch (MI.getOpcode()) {
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001936 // PS_fi and PS_fia remain special cases.
1937 case Hexagon::PS_fi:
1938 case Hexagon::PS_fia:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001939 return true;
1940 default:
1941 return false;
1942 }
1943 return false;
1944}
1945
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001946// This returns true in two cases:
1947// - The OP code itself indicates that this is an extended instruction.
1948// - One of MOs has been marked with HMOTF_ConstExtended flag.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001949bool HexagonInstrInfo::isExtended(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001950 // First check if this is permanently extended op code.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001951 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001952 if ((F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask)
1953 return true;
1954 // Use MO operand flags to determine if one of MI's operands
1955 // has HMOTF_ConstExtended flag set.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001956 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
1957 E = MI.operands_end(); I != E; ++I) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001958 if (I->getTargetFlags() && HexagonII::HMOTF_ConstExtended)
1959 return true;
1960 }
1961 return false;
1962}
1963
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001964bool HexagonInstrInfo::isFloat(const MachineInstr &MI) const {
1965 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001966 const uint64_t F = get(Opcode).TSFlags;
1967 return (F >> HexagonII::FPPos) & HexagonII::FPMask;
1968}
1969
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00001970// No V60 HVX VMEM with A_INDIRECT.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001971bool HexagonInstrInfo::isHVXMemWithAIndirect(const MachineInstr &I,
1972 const MachineInstr &J) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00001973 if (!isHVXVec(I))
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00001974 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001975 if (!I.mayLoad() && !I.mayStore())
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00001976 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001977 return J.isIndirectBranch() || isIndirectCall(J) || isIndirectL4Return(J);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00001978}
1979
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001980bool HexagonInstrInfo::isIndirectCall(const MachineInstr &MI) const {
1981 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001982 case Hexagon::J2_callr :
1983 case Hexagon::J2_callrf :
1984 case Hexagon::J2_callrt :
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00001985 case Hexagon::PS_call_nr :
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001986 return true;
1987 }
1988 return false;
1989}
1990
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001991bool HexagonInstrInfo::isIndirectL4Return(const MachineInstr &MI) const {
1992 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001993 case Hexagon::L4_return :
1994 case Hexagon::L4_return_t :
1995 case Hexagon::L4_return_f :
1996 case Hexagon::L4_return_fnew_pnt :
1997 case Hexagon::L4_return_fnew_pt :
1998 case Hexagon::L4_return_tnew_pnt :
1999 case Hexagon::L4_return_tnew_pt :
2000 return true;
2001 }
2002 return false;
2003}
2004
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002005bool HexagonInstrInfo::isJumpR(const MachineInstr &MI) const {
2006 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002007 case Hexagon::J2_jumpr :
2008 case Hexagon::J2_jumprt :
2009 case Hexagon::J2_jumprf :
2010 case Hexagon::J2_jumprtnewpt :
2011 case Hexagon::J2_jumprfnewpt :
2012 case Hexagon::J2_jumprtnew :
2013 case Hexagon::J2_jumprfnew :
2014 return true;
2015 }
2016 return false;
2017}
2018
Simon Pilgrim6ba672e2016-11-17 19:21:20 +00002019// Return true if a given MI can accommodate given offset.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002020// Use abs estimate as oppose to the exact number.
2021// TODO: This will need to be changed to use MC level
2022// definition of instruction extendable field size.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002023bool HexagonInstrInfo::isJumpWithinBranchRange(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002024 unsigned offset) const {
2025 // This selection of jump instructions matches to that what
Krzysztof Parzyszek700a5f92017-05-03 15:34:52 +00002026 // analyzeBranch can parse, plus NVJ.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002027 if (isNewValueJump(MI)) // r9:2
2028 return isInt<11>(offset);
2029
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002030 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002031 // Still missing Jump to address condition on register value.
2032 default:
2033 return false;
2034 case Hexagon::J2_jump: // bits<24> dst; // r22:2
2035 case Hexagon::J2_call:
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002036 case Hexagon::PS_call_nr:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002037 return isInt<24>(offset);
2038 case Hexagon::J2_jumpt: //bits<17> dst; // r15:2
2039 case Hexagon::J2_jumpf:
2040 case Hexagon::J2_jumptnew:
2041 case Hexagon::J2_jumptnewpt:
2042 case Hexagon::J2_jumpfnew:
2043 case Hexagon::J2_jumpfnewpt:
2044 case Hexagon::J2_callt:
2045 case Hexagon::J2_callf:
2046 return isInt<17>(offset);
2047 case Hexagon::J2_loop0i:
2048 case Hexagon::J2_loop0iext:
2049 case Hexagon::J2_loop0r:
2050 case Hexagon::J2_loop0rext:
2051 case Hexagon::J2_loop1i:
2052 case Hexagon::J2_loop1iext:
2053 case Hexagon::J2_loop1r:
2054 case Hexagon::J2_loop1rext:
2055 return isInt<9>(offset);
2056 // TODO: Add all the compound branches here. Can we do this in Relation model?
2057 case Hexagon::J4_cmpeqi_tp0_jump_nt:
2058 case Hexagon::J4_cmpeqi_tp1_jump_nt:
2059 return isInt<11>(offset);
2060 }
2061}
2062
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002063bool HexagonInstrInfo::isLateInstrFeedsEarlyInstr(const MachineInstr &LRMI,
2064 const MachineInstr &ESMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002065 bool isLate = isLateResultInstr(LRMI);
2066 bool isEarly = isEarlySourceInstr(ESMI);
2067
2068 DEBUG(dbgs() << "V60" << (isLate ? "-LR " : " -- "));
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002069 DEBUG(LRMI.dump());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002070 DEBUG(dbgs() << "V60" << (isEarly ? "-ES " : " -- "));
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002071 DEBUG(ESMI.dump());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002072
2073 if (isLate && isEarly) {
2074 DEBUG(dbgs() << "++Is Late Result feeding Early Source\n");
2075 return true;
2076 }
2077
2078 return false;
2079}
2080
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002081bool HexagonInstrInfo::isLateResultInstr(const MachineInstr &MI) const {
2082 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002083 case TargetOpcode::EXTRACT_SUBREG:
2084 case TargetOpcode::INSERT_SUBREG:
2085 case TargetOpcode::SUBREG_TO_REG:
2086 case TargetOpcode::REG_SEQUENCE:
2087 case TargetOpcode::IMPLICIT_DEF:
2088 case TargetOpcode::COPY:
2089 case TargetOpcode::INLINEASM:
2090 case TargetOpcode::PHI:
2091 return false;
2092 default:
2093 break;
2094 }
2095
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002096 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002097 return !is_TC1(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002098}
2099
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002100bool HexagonInstrInfo::isLateSourceInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002101 // Instructions with iclass A_CVI_VX and attribute A_CVI_LATE uses a multiply
2102 // resource, but all operands can be received late like an ALU instruction.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002103 return getType(MI) == HexagonII::TypeCVI_VX_LATE;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002104}
2105
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002106bool HexagonInstrInfo::isLoopN(const MachineInstr &MI) const {
2107 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002108 return Opcode == Hexagon::J2_loop0i ||
2109 Opcode == Hexagon::J2_loop0r ||
2110 Opcode == Hexagon::J2_loop0iext ||
2111 Opcode == Hexagon::J2_loop0rext ||
2112 Opcode == Hexagon::J2_loop1i ||
2113 Opcode == Hexagon::J2_loop1r ||
2114 Opcode == Hexagon::J2_loop1iext ||
2115 Opcode == Hexagon::J2_loop1rext;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002116}
2117
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002118bool HexagonInstrInfo::isMemOp(const MachineInstr &MI) const {
2119 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002120 default: return false;
2121 case Hexagon::L4_iadd_memopw_io :
2122 case Hexagon::L4_isub_memopw_io :
2123 case Hexagon::L4_add_memopw_io :
2124 case Hexagon::L4_sub_memopw_io :
2125 case Hexagon::L4_and_memopw_io :
2126 case Hexagon::L4_or_memopw_io :
2127 case Hexagon::L4_iadd_memoph_io :
2128 case Hexagon::L4_isub_memoph_io :
2129 case Hexagon::L4_add_memoph_io :
2130 case Hexagon::L4_sub_memoph_io :
2131 case Hexagon::L4_and_memoph_io :
2132 case Hexagon::L4_or_memoph_io :
2133 case Hexagon::L4_iadd_memopb_io :
2134 case Hexagon::L4_isub_memopb_io :
2135 case Hexagon::L4_add_memopb_io :
2136 case Hexagon::L4_sub_memopb_io :
2137 case Hexagon::L4_and_memopb_io :
2138 case Hexagon::L4_or_memopb_io :
2139 case Hexagon::L4_ior_memopb_io:
2140 case Hexagon::L4_ior_memoph_io:
2141 case Hexagon::L4_ior_memopw_io:
2142 case Hexagon::L4_iand_memopb_io:
2143 case Hexagon::L4_iand_memoph_io:
2144 case Hexagon::L4_iand_memopw_io:
2145 return true;
2146 }
2147 return false;
2148}
2149
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002150bool HexagonInstrInfo::isNewValue(const MachineInstr &MI) const {
2151 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002152 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2153}
2154
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002155bool HexagonInstrInfo::isNewValue(unsigned Opcode) const {
2156 const uint64_t F = get(Opcode).TSFlags;
2157 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2158}
2159
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002160bool HexagonInstrInfo::isNewValueInst(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002161 return isNewValueJump(MI) || isNewValueStore(MI);
2162}
2163
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002164bool HexagonInstrInfo::isNewValueJump(const MachineInstr &MI) const {
2165 return isNewValue(MI) && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002166}
2167
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002168bool HexagonInstrInfo::isNewValueJump(unsigned Opcode) const {
2169 return isNewValue(Opcode) && get(Opcode).isBranch() && isPredicated(Opcode);
2170}
2171
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002172bool HexagonInstrInfo::isNewValueStore(const MachineInstr &MI) const {
2173 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002174 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2175}
2176
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002177bool HexagonInstrInfo::isNewValueStore(unsigned Opcode) const {
2178 const uint64_t F = get(Opcode).TSFlags;
2179 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2180}
2181
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002182// Returns true if a particular operand is extendable for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002183bool HexagonInstrInfo::isOperandExtended(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002184 unsigned OperandNum) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002185 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002186 return ((F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask)
2187 == OperandNum;
2188}
2189
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002190bool HexagonInstrInfo::isPredicatedNew(const MachineInstr &MI) const {
2191 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002192 assert(isPredicated(MI));
2193 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2194}
2195
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002196bool HexagonInstrInfo::isPredicatedNew(unsigned Opcode) const {
2197 const uint64_t F = get(Opcode).TSFlags;
2198 assert(isPredicated(Opcode));
2199 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2200}
2201
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002202bool HexagonInstrInfo::isPredicatedTrue(const MachineInstr &MI) const {
2203 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002204 return !((F >> HexagonII::PredicatedFalsePos) &
2205 HexagonII::PredicatedFalseMask);
2206}
2207
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002208bool HexagonInstrInfo::isPredicatedTrue(unsigned Opcode) const {
2209 const uint64_t F = get(Opcode).TSFlags;
2210 // Make sure that the instruction is predicated.
2211 assert((F>> HexagonII::PredicatedPos) & HexagonII::PredicatedMask);
2212 return !((F >> HexagonII::PredicatedFalsePos) &
2213 HexagonII::PredicatedFalseMask);
2214}
2215
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002216bool HexagonInstrInfo::isPredicated(unsigned Opcode) const {
2217 const uint64_t F = get(Opcode).TSFlags;
2218 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
2219}
2220
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002221bool HexagonInstrInfo::isPredicateLate(unsigned Opcode) const {
2222 const uint64_t F = get(Opcode).TSFlags;
2223 return ~(F >> HexagonII::PredicateLatePos) & HexagonII::PredicateLateMask;
2224}
2225
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002226bool HexagonInstrInfo::isPredictedTaken(unsigned Opcode) const {
2227 const uint64_t F = get(Opcode).TSFlags;
2228 assert(get(Opcode).isBranch() &&
2229 (isPredicatedNew(Opcode) || isNewValue(Opcode)));
2230 return (F >> HexagonII::TakenPos) & HexagonII::TakenMask;
2231}
2232
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002233bool HexagonInstrInfo::isSaveCalleeSavedRegsCall(const MachineInstr &MI) const {
2234 return MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4 ||
2235 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT ||
2236 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_PIC ||
2237 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT_PIC;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002238}
2239
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002240bool HexagonInstrInfo::isSignExtendingLoad(const MachineInstr &MI) const {
2241 switch (MI.getOpcode()) {
2242 // Byte
2243 case Hexagon::L2_loadrb_io:
2244 case Hexagon::L4_loadrb_ur:
2245 case Hexagon::L4_loadrb_ap:
2246 case Hexagon::L2_loadrb_pr:
2247 case Hexagon::L2_loadrb_pbr:
2248 case Hexagon::L2_loadrb_pi:
2249 case Hexagon::L2_loadrb_pci:
2250 case Hexagon::L2_loadrb_pcr:
2251 case Hexagon::L2_loadbsw2_io:
2252 case Hexagon::L4_loadbsw2_ur:
2253 case Hexagon::L4_loadbsw2_ap:
2254 case Hexagon::L2_loadbsw2_pr:
2255 case Hexagon::L2_loadbsw2_pbr:
2256 case Hexagon::L2_loadbsw2_pi:
2257 case Hexagon::L2_loadbsw2_pci:
2258 case Hexagon::L2_loadbsw2_pcr:
2259 case Hexagon::L2_loadbsw4_io:
2260 case Hexagon::L4_loadbsw4_ur:
2261 case Hexagon::L4_loadbsw4_ap:
2262 case Hexagon::L2_loadbsw4_pr:
2263 case Hexagon::L2_loadbsw4_pbr:
2264 case Hexagon::L2_loadbsw4_pi:
2265 case Hexagon::L2_loadbsw4_pci:
2266 case Hexagon::L2_loadbsw4_pcr:
2267 case Hexagon::L4_loadrb_rr:
2268 case Hexagon::L2_ploadrbt_io:
2269 case Hexagon::L2_ploadrbt_pi:
2270 case Hexagon::L2_ploadrbf_io:
2271 case Hexagon::L2_ploadrbf_pi:
2272 case Hexagon::L2_ploadrbtnew_io:
2273 case Hexagon::L2_ploadrbfnew_io:
2274 case Hexagon::L4_ploadrbt_rr:
2275 case Hexagon::L4_ploadrbf_rr:
2276 case Hexagon::L4_ploadrbtnew_rr:
2277 case Hexagon::L4_ploadrbfnew_rr:
2278 case Hexagon::L2_ploadrbtnew_pi:
2279 case Hexagon::L2_ploadrbfnew_pi:
2280 case Hexagon::L4_ploadrbt_abs:
2281 case Hexagon::L4_ploadrbf_abs:
2282 case Hexagon::L4_ploadrbtnew_abs:
2283 case Hexagon::L4_ploadrbfnew_abs:
2284 case Hexagon::L2_loadrbgp:
2285 // Half
2286 case Hexagon::L2_loadrh_io:
2287 case Hexagon::L4_loadrh_ur:
2288 case Hexagon::L4_loadrh_ap:
2289 case Hexagon::L2_loadrh_pr:
2290 case Hexagon::L2_loadrh_pbr:
2291 case Hexagon::L2_loadrh_pi:
2292 case Hexagon::L2_loadrh_pci:
2293 case Hexagon::L2_loadrh_pcr:
2294 case Hexagon::L4_loadrh_rr:
2295 case Hexagon::L2_ploadrht_io:
2296 case Hexagon::L2_ploadrht_pi:
2297 case Hexagon::L2_ploadrhf_io:
2298 case Hexagon::L2_ploadrhf_pi:
2299 case Hexagon::L2_ploadrhtnew_io:
2300 case Hexagon::L2_ploadrhfnew_io:
2301 case Hexagon::L4_ploadrht_rr:
2302 case Hexagon::L4_ploadrhf_rr:
2303 case Hexagon::L4_ploadrhtnew_rr:
2304 case Hexagon::L4_ploadrhfnew_rr:
2305 case Hexagon::L2_ploadrhtnew_pi:
2306 case Hexagon::L2_ploadrhfnew_pi:
2307 case Hexagon::L4_ploadrht_abs:
2308 case Hexagon::L4_ploadrhf_abs:
2309 case Hexagon::L4_ploadrhtnew_abs:
2310 case Hexagon::L4_ploadrhfnew_abs:
2311 case Hexagon::L2_loadrhgp:
2312 return true;
2313 default:
2314 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002315 }
2316}
2317
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002318bool HexagonInstrInfo::isSolo(const MachineInstr &MI) const {
2319 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002320 return (F >> HexagonII::SoloPos) & HexagonII::SoloMask;
2321}
2322
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002323bool HexagonInstrInfo::isSpillPredRegOp(const MachineInstr &MI) const {
2324 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002325 case Hexagon::STriw_pred :
2326 case Hexagon::LDriw_pred :
2327 return true;
2328 default:
2329 return false;
2330 }
2331}
2332
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002333bool HexagonInstrInfo::isTailCall(const MachineInstr &MI) const {
2334 if (!MI.isBranch())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002335 return false;
2336
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002337 for (auto &Op : MI.operands())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002338 if (Op.isGlobal() || Op.isSymbol())
2339 return true;
2340 return false;
2341}
2342
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002343// Returns true when SU has a timing class TC1.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002344bool HexagonInstrInfo::isTC1(const MachineInstr &MI) const {
2345 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002346 return is_TC1(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002347}
2348
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002349bool HexagonInstrInfo::isTC2(const MachineInstr &MI) const {
2350 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002351 return is_TC2(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002352}
2353
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002354bool HexagonInstrInfo::isTC2Early(const MachineInstr &MI) const {
2355 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002356 return is_TC2early(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002357}
2358
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002359bool HexagonInstrInfo::isTC4x(const MachineInstr &MI) const {
2360 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002361 return is_TC4x(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002362}
2363
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002364// Schedule this ASAP.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002365bool HexagonInstrInfo::isToBeScheduledASAP(const MachineInstr &MI1,
2366 const MachineInstr &MI2) const {
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002367 if (mayBeCurLoad(MI1)) {
2368 // if (result of SU is used in Next) return true;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002369 unsigned DstReg = MI1.getOperand(0).getReg();
2370 int N = MI2.getNumOperands();
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002371 for (int I = 0; I < N; I++)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002372 if (MI2.getOperand(I).isReg() && DstReg == MI2.getOperand(I).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002373 return true;
2374 }
2375 if (mayBeNewStore(MI2))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002376 if (MI2.getOpcode() == Hexagon::V6_vS32b_pi)
2377 if (MI1.getOperand(0).isReg() && MI2.getOperand(3).isReg() &&
2378 MI1.getOperand(0).getReg() == MI2.getOperand(3).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002379 return true;
2380 return false;
2381}
2382
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002383bool HexagonInstrInfo::isHVXVec(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002384 const uint64_t V = getType(MI);
2385 return HexagonII::TypeCVI_FIRST <= V && V <= HexagonII::TypeCVI_LAST;
2386}
2387
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002388// Check if the Offset is a valid auto-inc imm by Load/Store Type.
2389//
2390bool HexagonInstrInfo::isValidAutoIncImm(const EVT VT, const int Offset) const {
2391 if (VT == MVT::v16i32 || VT == MVT::v8i64 ||
2392 VT == MVT::v32i16 || VT == MVT::v64i8) {
2393 return (Offset >= Hexagon_MEMV_AUTOINC_MIN &&
2394 Offset <= Hexagon_MEMV_AUTOINC_MAX &&
2395 (Offset & 0x3f) == 0);
2396 }
2397 // 128B
2398 if (VT == MVT::v32i32 || VT == MVT::v16i64 ||
2399 VT == MVT::v64i16 || VT == MVT::v128i8) {
2400 return (Offset >= Hexagon_MEMV_AUTOINC_MIN_128B &&
2401 Offset <= Hexagon_MEMV_AUTOINC_MAX_128B &&
2402 (Offset & 0x7f) == 0);
2403 }
2404 if (VT == MVT::i64) {
2405 return (Offset >= Hexagon_MEMD_AUTOINC_MIN &&
2406 Offset <= Hexagon_MEMD_AUTOINC_MAX &&
2407 (Offset & 0x7) == 0);
2408 }
2409 if (VT == MVT::i32) {
2410 return (Offset >= Hexagon_MEMW_AUTOINC_MIN &&
2411 Offset <= Hexagon_MEMW_AUTOINC_MAX &&
2412 (Offset & 0x3) == 0);
2413 }
2414 if (VT == MVT::i16) {
2415 return (Offset >= Hexagon_MEMH_AUTOINC_MIN &&
2416 Offset <= Hexagon_MEMH_AUTOINC_MAX &&
2417 (Offset & 0x1) == 0);
2418 }
2419 if (VT == MVT::i8) {
2420 return (Offset >= Hexagon_MEMB_AUTOINC_MIN &&
2421 Offset <= Hexagon_MEMB_AUTOINC_MAX);
2422 }
2423 llvm_unreachable("Not an auto-inc opc!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002424}
2425
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002426bool HexagonInstrInfo::isValidOffset(unsigned Opcode, int Offset,
2427 bool Extend) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002428 // This function is to check whether the "Offset" is in the correct range of
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002429 // the given "Opcode". If "Offset" is not in the correct range, "A2_addi" is
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002430 // inserted to calculate the final address. Due to this reason, the function
2431 // assumes that the "Offset" has correct alignment.
Jyotsna Vermaec613662013-03-14 19:08:03 +00002432 // We used to assert if the offset was not properly aligned, however,
2433 // there are cases where a misaligned pointer recast can cause this
2434 // problem, and we need to allow for it. The front end warns of such
2435 // misaligns with respect to load size.
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002436
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002437 switch (Opcode) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002438 case Hexagon::PS_vstorerq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002439 case Hexagon::PS_vstorerw_ai:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002440 case Hexagon::PS_vloadrq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002441 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002442 case Hexagon::V6_vL32b_ai:
2443 case Hexagon::V6_vS32b_ai:
2444 case Hexagon::V6_vL32Ub_ai:
2445 case Hexagon::V6_vS32Ub_ai:
2446 return (Offset >= Hexagon_MEMV_OFFSET_MIN) &&
2447 (Offset <= Hexagon_MEMV_OFFSET_MAX);
2448
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002449 case Hexagon::PS_vstorerq_ai_128B:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002450 case Hexagon::PS_vstorerw_ai_128B:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002451 case Hexagon::PS_vloadrq_ai_128B:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002452 case Hexagon::PS_vloadrw_ai_128B:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002453 case Hexagon::V6_vL32b_ai_128B:
2454 case Hexagon::V6_vS32b_ai_128B:
2455 case Hexagon::V6_vL32Ub_ai_128B:
2456 case Hexagon::V6_vS32Ub_ai_128B:
2457 return (Offset >= Hexagon_MEMV_OFFSET_MIN_128B) &&
2458 (Offset <= Hexagon_MEMV_OFFSET_MAX_128B);
2459
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002460 case Hexagon::J2_loop0i:
2461 case Hexagon::J2_loop1i:
2462 return isUInt<10>(Offset);
Krzysztof Parzyszekbba0bf72016-07-15 15:35:52 +00002463
2464 case Hexagon::S4_storeirb_io:
2465 case Hexagon::S4_storeirbt_io:
2466 case Hexagon::S4_storeirbf_io:
2467 return isUInt<6>(Offset);
2468
2469 case Hexagon::S4_storeirh_io:
2470 case Hexagon::S4_storeirht_io:
2471 case Hexagon::S4_storeirhf_io:
2472 return isShiftedUInt<6,1>(Offset);
2473
2474 case Hexagon::S4_storeiri_io:
2475 case Hexagon::S4_storeirit_io:
2476 case Hexagon::S4_storeirif_io:
2477 return isShiftedUInt<6,2>(Offset);
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002478 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002479
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002480 if (Extend)
2481 return true;
2482
2483 switch (Opcode) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +00002484 case Hexagon::L2_loadri_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002485 case Hexagon::S2_storeri_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002486 return (Offset >= Hexagon_MEMW_OFFSET_MIN) &&
2487 (Offset <= Hexagon_MEMW_OFFSET_MAX);
2488
Colin LeMahieu947cd702014-12-23 20:44:59 +00002489 case Hexagon::L2_loadrd_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002490 case Hexagon::S2_storerd_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002491 return (Offset >= Hexagon_MEMD_OFFSET_MIN) &&
2492 (Offset <= Hexagon_MEMD_OFFSET_MAX);
2493
Colin LeMahieu8e39cad2014-12-23 17:25:57 +00002494 case Hexagon::L2_loadrh_io:
Colin LeMahieua9386d22014-12-23 16:42:57 +00002495 case Hexagon::L2_loadruh_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002496 case Hexagon::S2_storerh_io:
Krzysztof Parzyszekd10df492017-05-03 15:36:51 +00002497 case Hexagon::S2_storerf_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002498 return (Offset >= Hexagon_MEMH_OFFSET_MIN) &&
2499 (Offset <= Hexagon_MEMH_OFFSET_MAX);
2500
Colin LeMahieu4b1eac42014-12-22 21:40:43 +00002501 case Hexagon::L2_loadrb_io:
Colin LeMahieuaf1e5de2014-12-22 21:20:03 +00002502 case Hexagon::L2_loadrub_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002503 case Hexagon::S2_storerb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002504 return (Offset >= Hexagon_MEMB_OFFSET_MIN) &&
2505 (Offset <= Hexagon_MEMB_OFFSET_MAX);
2506
Colin LeMahieuf297dbe2015-02-05 17:49:13 +00002507 case Hexagon::A2_addi:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002508 return (Offset >= Hexagon_ADDI_OFFSET_MIN) &&
2509 (Offset <= Hexagon_ADDI_OFFSET_MAX);
2510
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002511 case Hexagon::L4_iadd_memopw_io :
2512 case Hexagon::L4_isub_memopw_io :
2513 case Hexagon::L4_add_memopw_io :
2514 case Hexagon::L4_sub_memopw_io :
2515 case Hexagon::L4_and_memopw_io :
2516 case Hexagon::L4_or_memopw_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002517 return (0 <= Offset && Offset <= 255);
2518
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002519 case Hexagon::L4_iadd_memoph_io :
2520 case Hexagon::L4_isub_memoph_io :
2521 case Hexagon::L4_add_memoph_io :
2522 case Hexagon::L4_sub_memoph_io :
2523 case Hexagon::L4_and_memoph_io :
2524 case Hexagon::L4_or_memoph_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002525 return (0 <= Offset && Offset <= 127);
2526
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002527 case Hexagon::L4_iadd_memopb_io :
2528 case Hexagon::L4_isub_memopb_io :
2529 case Hexagon::L4_add_memopb_io :
2530 case Hexagon::L4_sub_memopb_io :
2531 case Hexagon::L4_and_memopb_io :
2532 case Hexagon::L4_or_memopb_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002533 return (0 <= Offset && Offset <= 63);
2534
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002535 // LDriw_xxx and STriw_xxx are pseudo operations, so it has to take offset of
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002536 // any size. Later pass knows how to handle it.
2537 case Hexagon::STriw_pred:
2538 case Hexagon::LDriw_pred:
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00002539 case Hexagon::STriw_mod:
2540 case Hexagon::LDriw_mod:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002541 return true;
2542
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00002543 case Hexagon::PS_fi:
2544 case Hexagon::PS_fia:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002545 case Hexagon::INLINEASM:
2546 return true;
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002547
2548 case Hexagon::L2_ploadrbt_io:
2549 case Hexagon::L2_ploadrbf_io:
2550 case Hexagon::L2_ploadrubt_io:
2551 case Hexagon::L2_ploadrubf_io:
2552 case Hexagon::S2_pstorerbt_io:
2553 case Hexagon::S2_pstorerbf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002554 return isUInt<6>(Offset);
2555
2556 case Hexagon::L2_ploadrht_io:
2557 case Hexagon::L2_ploadrhf_io:
2558 case Hexagon::L2_ploadruht_io:
2559 case Hexagon::L2_ploadruhf_io:
2560 case Hexagon::S2_pstorerht_io:
2561 case Hexagon::S2_pstorerhf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002562 return isShiftedUInt<6,1>(Offset);
2563
2564 case Hexagon::L2_ploadrit_io:
2565 case Hexagon::L2_ploadrif_io:
2566 case Hexagon::S2_pstorerit_io:
2567 case Hexagon::S2_pstorerif_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002568 return isShiftedUInt<6,2>(Offset);
2569
2570 case Hexagon::L2_ploadrdt_io:
2571 case Hexagon::L2_ploadrdf_io:
2572 case Hexagon::S2_pstorerdt_io:
2573 case Hexagon::S2_pstorerdf_io:
2574 return isShiftedUInt<6,3>(Offset);
2575 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002576
Benjamin Kramerb6684012011-12-27 11:41:05 +00002577 llvm_unreachable("No offset range is defined for this opcode. "
2578 "Please define it in the above switch statement!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002579}
2580
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002581bool HexagonInstrInfo::isVecAcc(const MachineInstr &MI) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002582 return isHVXVec(MI) && isAccumulator(MI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002583}
2584
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002585bool HexagonInstrInfo::isVecALU(const MachineInstr &MI) const {
2586 const uint64_t F = get(MI.getOpcode()).TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002587 const uint64_t V = ((F >> HexagonII::TypePos) & HexagonII::TypeMask);
2588 return
2589 V == HexagonII::TypeCVI_VA ||
2590 V == HexagonII::TypeCVI_VA_DV;
2591}
Andrew Trickd06df962012-02-01 22:13:57 +00002592
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002593bool HexagonInstrInfo::isVecUsableNextPacket(const MachineInstr &ProdMI,
2594 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002595 if (EnableACCForwarding && isVecAcc(ProdMI) && isVecAcc(ConsMI))
2596 return true;
2597
2598 if (EnableALUForwarding && (isVecALU(ConsMI) || isLateSourceInstr(ConsMI)))
2599 return true;
2600
2601 if (mayBeNewStore(ConsMI))
Andrew Trickd06df962012-02-01 22:13:57 +00002602 return true;
2603
2604 return false;
2605}
Jyotsna Verma84256432013-03-01 17:37:13 +00002606
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002607bool HexagonInstrInfo::isZeroExtendingLoad(const MachineInstr &MI) const {
2608 switch (MI.getOpcode()) {
2609 // Byte
2610 case Hexagon::L2_loadrub_io:
2611 case Hexagon::L4_loadrub_ur:
2612 case Hexagon::L4_loadrub_ap:
2613 case Hexagon::L2_loadrub_pr:
2614 case Hexagon::L2_loadrub_pbr:
2615 case Hexagon::L2_loadrub_pi:
2616 case Hexagon::L2_loadrub_pci:
2617 case Hexagon::L2_loadrub_pcr:
2618 case Hexagon::L2_loadbzw2_io:
2619 case Hexagon::L4_loadbzw2_ur:
2620 case Hexagon::L4_loadbzw2_ap:
2621 case Hexagon::L2_loadbzw2_pr:
2622 case Hexagon::L2_loadbzw2_pbr:
2623 case Hexagon::L2_loadbzw2_pi:
2624 case Hexagon::L2_loadbzw2_pci:
2625 case Hexagon::L2_loadbzw2_pcr:
2626 case Hexagon::L2_loadbzw4_io:
2627 case Hexagon::L4_loadbzw4_ur:
2628 case Hexagon::L4_loadbzw4_ap:
2629 case Hexagon::L2_loadbzw4_pr:
2630 case Hexagon::L2_loadbzw4_pbr:
2631 case Hexagon::L2_loadbzw4_pi:
2632 case Hexagon::L2_loadbzw4_pci:
2633 case Hexagon::L2_loadbzw4_pcr:
2634 case Hexagon::L4_loadrub_rr:
2635 case Hexagon::L2_ploadrubt_io:
2636 case Hexagon::L2_ploadrubt_pi:
2637 case Hexagon::L2_ploadrubf_io:
2638 case Hexagon::L2_ploadrubf_pi:
2639 case Hexagon::L2_ploadrubtnew_io:
2640 case Hexagon::L2_ploadrubfnew_io:
2641 case Hexagon::L4_ploadrubt_rr:
2642 case Hexagon::L4_ploadrubf_rr:
2643 case Hexagon::L4_ploadrubtnew_rr:
2644 case Hexagon::L4_ploadrubfnew_rr:
2645 case Hexagon::L2_ploadrubtnew_pi:
2646 case Hexagon::L2_ploadrubfnew_pi:
2647 case Hexagon::L4_ploadrubt_abs:
2648 case Hexagon::L4_ploadrubf_abs:
2649 case Hexagon::L4_ploadrubtnew_abs:
2650 case Hexagon::L4_ploadrubfnew_abs:
2651 case Hexagon::L2_loadrubgp:
2652 // Half
2653 case Hexagon::L2_loadruh_io:
2654 case Hexagon::L4_loadruh_ur:
2655 case Hexagon::L4_loadruh_ap:
2656 case Hexagon::L2_loadruh_pr:
2657 case Hexagon::L2_loadruh_pbr:
2658 case Hexagon::L2_loadruh_pi:
2659 case Hexagon::L2_loadruh_pci:
2660 case Hexagon::L2_loadruh_pcr:
2661 case Hexagon::L4_loadruh_rr:
2662 case Hexagon::L2_ploadruht_io:
2663 case Hexagon::L2_ploadruht_pi:
2664 case Hexagon::L2_ploadruhf_io:
2665 case Hexagon::L2_ploadruhf_pi:
2666 case Hexagon::L2_ploadruhtnew_io:
2667 case Hexagon::L2_ploadruhfnew_io:
2668 case Hexagon::L4_ploadruht_rr:
2669 case Hexagon::L4_ploadruhf_rr:
2670 case Hexagon::L4_ploadruhtnew_rr:
2671 case Hexagon::L4_ploadruhfnew_rr:
2672 case Hexagon::L2_ploadruhtnew_pi:
2673 case Hexagon::L2_ploadruhfnew_pi:
2674 case Hexagon::L4_ploadruht_abs:
2675 case Hexagon::L4_ploadruhf_abs:
2676 case Hexagon::L4_ploadruhtnew_abs:
2677 case Hexagon::L4_ploadruhfnew_abs:
2678 case Hexagon::L2_loadruhgp:
2679 return true;
2680 default:
2681 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002682 }
2683}
2684
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002685// Add latency to instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002686bool HexagonInstrInfo::addLatencyToSchedule(const MachineInstr &MI1,
2687 const MachineInstr &MI2) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002688 if (isHVXVec(MI1) && isHVXVec(MI2))
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002689 if (!isVecUsableNextPacket(MI1, MI2))
2690 return true;
2691 return false;
2692}
2693
Brendon Cahoon254f8892016-07-29 16:44:44 +00002694/// \brief Get the base register and byte offset of a load/store instr.
2695bool HexagonInstrInfo::getMemOpBaseRegImmOfs(MachineInstr &LdSt,
2696 unsigned &BaseReg, int64_t &Offset, const TargetRegisterInfo *TRI)
2697 const {
2698 unsigned AccessSize = 0;
2699 int OffsetVal = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002700 BaseReg = getBaseAndOffset(LdSt, OffsetVal, AccessSize);
Brendon Cahoon254f8892016-07-29 16:44:44 +00002701 Offset = OffsetVal;
2702 return BaseReg != 0;
2703}
2704
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002705/// \brief Can these instructions execute at the same time in a bundle.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002706bool HexagonInstrInfo::canExecuteInBundle(const MachineInstr &First,
2707 const MachineInstr &Second) const {
Krzysztof Parzyszek4763c2d2017-05-03 15:33:09 +00002708 if (Second.mayStore() && First.getOpcode() == Hexagon::S2_allocframe) {
2709 const MachineOperand &Op = Second.getOperand(0);
2710 if (Op.isReg() && Op.isUse() && Op.getReg() == Hexagon::R29)
2711 return true;
2712 }
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002713 if (DisableNVSchedule)
2714 return false;
2715 if (mayBeNewStore(Second)) {
2716 // Make sure the definition of the first instruction is the value being
2717 // stored.
2718 const MachineOperand &Stored =
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002719 Second.getOperand(Second.getNumOperands() - 1);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002720 if (!Stored.isReg())
2721 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002722 for (unsigned i = 0, e = First.getNumOperands(); i < e; ++i) {
2723 const MachineOperand &Op = First.getOperand(i);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002724 if (Op.isReg() && Op.isDef() && Op.getReg() == Stored.getReg())
2725 return true;
2726 }
2727 }
2728 return false;
2729}
2730
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +00002731bool HexagonInstrInfo::doesNotReturn(const MachineInstr &CallMI) const {
2732 unsigned Opc = CallMI.getOpcode();
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002733 return Opc == Hexagon::PS_call_nr || Opc == Hexagon::PS_callr_nr;
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +00002734}
2735
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002736bool HexagonInstrInfo::hasEHLabel(const MachineBasicBlock *B) const {
2737 for (auto &I : *B)
2738 if (I.isEHLabel())
2739 return true;
2740 return false;
Jyotsna Verma84256432013-03-01 17:37:13 +00002741}
2742
Jyotsna Verma84256432013-03-01 17:37:13 +00002743// Returns true if an instruction can be converted into a non-extended
2744// equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002745bool HexagonInstrInfo::hasNonExtEquivalent(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00002746 short NonExtOpcode;
2747 // Check if the instruction has a register form that uses register in place
2748 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002749 if (Hexagon::getRegForm(MI.getOpcode()) >= 0)
Jyotsna Verma84256432013-03-01 17:37:13 +00002750 return true;
2751
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002752 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00002753 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00002754
2755 switch (getAddrMode(MI)) {
2756 case HexagonII::Absolute :
2757 // Load/store with absolute addressing mode can be converted into
2758 // base+offset mode.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002759 NonExtOpcode = Hexagon::getBaseWithImmOffset(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002760 break;
2761 case HexagonII::BaseImmOffset :
2762 // Load/store with base+offset addressing mode can be converted into
2763 // base+register offset addressing mode. However left shift operand should
2764 // be set to 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002765 NonExtOpcode = Hexagon::getBaseWithRegOffset(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002766 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002767 case HexagonII::BaseLongOffset:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002768 NonExtOpcode = Hexagon::getRegShlForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002769 break;
Jyotsna Verma84256432013-03-01 17:37:13 +00002770 default:
2771 return false;
2772 }
2773 if (NonExtOpcode < 0)
2774 return false;
2775 return true;
2776 }
2777 return false;
2778}
2779
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002780bool HexagonInstrInfo::hasPseudoInstrPair(const MachineInstr &MI) const {
2781 return Hexagon::getRealHWInstr(MI.getOpcode(),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002782 Hexagon::InstrType_Pseudo) >= 0;
2783}
2784
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002785bool HexagonInstrInfo::hasUncondBranch(const MachineBasicBlock *B)
2786 const {
2787 MachineBasicBlock::const_iterator I = B->getFirstTerminator(), E = B->end();
2788 while (I != E) {
2789 if (I->isBarrier())
2790 return true;
2791 ++I;
2792 }
2793 return false;
2794}
2795
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002796// Returns true, if a LD insn can be promoted to a cur load.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002797bool HexagonInstrInfo::mayBeCurLoad(const MachineInstr &MI) const {
2798 auto &HST = MI.getParent()->getParent()->getSubtarget<HexagonSubtarget>();
2799 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002800 return ((F >> HexagonII::mayCVLoadPos) & HexagonII::mayCVLoadMask) &&
2801 HST.hasV60TOps();
2802}
2803
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002804// Returns true, if a ST insn can be promoted to a new-value store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002805bool HexagonInstrInfo::mayBeNewStore(const MachineInstr &MI) const {
2806 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002807 return (F >> HexagonII::mayNVStorePos) & HexagonII::mayNVStoreMask;
2808}
2809
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002810bool HexagonInstrInfo::producesStall(const MachineInstr &ProdMI,
2811 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002812 // There is no stall when ProdMI is not a V60 vector.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002813 if (!isHVXVec(ProdMI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002814 return false;
2815
2816 // There is no stall when ProdMI and ConsMI are not dependent.
2817 if (!isDependent(ProdMI, ConsMI))
2818 return false;
2819
2820 // When Forward Scheduling is enabled, there is no stall if ProdMI and ConsMI
2821 // are scheduled in consecutive packets.
2822 if (isVecUsableNextPacket(ProdMI, ConsMI))
2823 return false;
2824
2825 return true;
2826}
2827
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002828bool HexagonInstrInfo::producesStall(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002829 MachineBasicBlock::const_instr_iterator BII) const {
2830 // There is no stall when I is not a V60 vector.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002831 if (!isHVXVec(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002832 return false;
2833
2834 MachineBasicBlock::const_instr_iterator MII = BII;
2835 MachineBasicBlock::const_instr_iterator MIE = MII->getParent()->instr_end();
2836
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002837 if (!(*MII).isBundle()) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002838 const MachineInstr &J = *MII;
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002839 return producesStall(J, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002840 }
2841
2842 for (++MII; MII != MIE && MII->isInsideBundle(); ++MII) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002843 const MachineInstr &J = *MII;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002844 if (producesStall(J, MI))
2845 return true;
2846 }
2847 return false;
2848}
2849
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002850bool HexagonInstrInfo::predCanBeUsedAsDotNew(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002851 unsigned PredReg) const {
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00002852 for (const MachineOperand &MO : MI.operands()) {
2853 // Predicate register must be explicitly defined.
2854 if (MO.isRegMask() && MO.clobbersPhysReg(PredReg))
2855 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002856 if (MO.isReg() && MO.isDef() && MO.isImplicit() && (MO.getReg() == PredReg))
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00002857 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002858 }
2859
2860 // Hexagon Programmer's Reference says that decbin, memw_locked, and
2861 // memd_locked cannot be used as .new as well,
2862 // but we don't seem to have these instructions defined.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002863 return MI.getOpcode() != Hexagon::A4_tlbmatch;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002864}
2865
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002866bool HexagonInstrInfo::PredOpcodeHasJMP_c(unsigned Opcode) const {
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00002867 return Opcode == Hexagon::J2_jumpt ||
2868 Opcode == Hexagon::J2_jumptpt ||
2869 Opcode == Hexagon::J2_jumpf ||
2870 Opcode == Hexagon::J2_jumpfpt ||
2871 Opcode == Hexagon::J2_jumptnew ||
2872 Opcode == Hexagon::J2_jumpfnew ||
2873 Opcode == Hexagon::J2_jumptnewpt ||
2874 Opcode == Hexagon::J2_jumpfnewpt;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002875}
2876
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002877bool HexagonInstrInfo::predOpcodeHasNot(ArrayRef<MachineOperand> Cond) const {
2878 if (Cond.empty() || !isPredicated(Cond[0].getImm()))
2879 return false;
2880 return !isPredicatedTrue(Cond[0].getImm());
2881}
2882
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002883short HexagonInstrInfo::getAbsoluteForm(const MachineInstr &MI) const {
2884 return Hexagon::getAbsoluteForm(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00002885}
2886
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002887unsigned HexagonInstrInfo::getAddrMode(const MachineInstr &MI) const {
2888 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002889 return (F >> HexagonII::AddrModePos) & HexagonII::AddrModeMask;
2890}
2891
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002892// Returns the base register in a memory access (load/store). The offset is
2893// returned in Offset and the access size is returned in AccessSize.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002894unsigned HexagonInstrInfo::getBaseAndOffset(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002895 int &Offset, unsigned &AccessSize) const {
2896 // Return if it is not a base+offset type instruction or a MemOp.
2897 if (getAddrMode(MI) != HexagonII::BaseImmOffset &&
2898 getAddrMode(MI) != HexagonII::BaseLongOffset &&
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002899 !isMemOp(MI) && !isPostIncrement(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002900 return 0;
2901
2902 // Since it is a memory access instruction, getMemAccessSize() should never
2903 // return 0.
2904 assert (getMemAccessSize(MI) &&
2905 "BaseImmOffset or BaseLongOffset or MemOp without accessSize");
2906
2907 // Return Values of getMemAccessSize() are
2908 // 0 - Checked in the assert above.
2909 // 1, 2, 3, 4 & 7, 8 - The statement below is correct for all these.
2910 // MemAccessSize is represented as 1+log2(N) where N is size in bits.
2911 AccessSize = (1U << (getMemAccessSize(MI) - 1));
2912
2913 unsigned basePos = 0, offsetPos = 0;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002914 if (!getBaseAndOffsetPosition(MI, basePos, offsetPos))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002915 return 0;
2916
2917 // Post increment updates its EA after the mem access,
2918 // so we need to treat its offset as zero.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002919 if (isPostIncrement(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002920 Offset = 0;
2921 else {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002922 Offset = MI.getOperand(offsetPos).getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002923 }
2924
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002925 return MI.getOperand(basePos).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002926}
2927
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002928/// Return the position of the base and offset operands for this instruction.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002929bool HexagonInstrInfo::getBaseAndOffsetPosition(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002930 unsigned &BasePos, unsigned &OffsetPos) const {
2931 // Deal with memops first.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002932 if (isMemOp(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002933 BasePos = 0;
2934 OffsetPos = 1;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002935 } else if (MI.mayStore()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002936 BasePos = 0;
2937 OffsetPos = 1;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002938 } else if (MI.mayLoad()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002939 BasePos = 1;
2940 OffsetPos = 2;
2941 } else
2942 return false;
2943
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002944 if (isPredicated(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002945 BasePos++;
2946 OffsetPos++;
2947 }
2948 if (isPostIncrement(MI)) {
2949 BasePos++;
2950 OffsetPos++;
2951 }
2952
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002953 if (!MI.getOperand(BasePos).isReg() || !MI.getOperand(OffsetPos).isImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002954 return false;
2955
2956 return true;
2957}
2958
Simon Pilgrim6ba672e2016-11-17 19:21:20 +00002959// Inserts branching instructions in reverse order of their occurrence.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002960// e.g. jump_t t1 (i1)
2961// jump t2 (i2)
2962// Jumpers = {i2, i1}
2963SmallVector<MachineInstr*, 2> HexagonInstrInfo::getBranchingInstrs(
2964 MachineBasicBlock& MBB) const {
2965 SmallVector<MachineInstr*, 2> Jumpers;
2966 // If the block has no terminators, it just falls into the block after it.
2967 MachineBasicBlock::instr_iterator I = MBB.instr_end();
2968 if (I == MBB.instr_begin())
2969 return Jumpers;
2970
2971 // A basic block may looks like this:
2972 //
2973 // [ insn
2974 // EH_LABEL
2975 // insn
2976 // insn
2977 // insn
2978 // EH_LABEL
2979 // insn ]
2980 //
2981 // It has two succs but does not have a terminator
2982 // Don't know how to handle it.
2983 do {
2984 --I;
2985 if (I->isEHLabel())
2986 return Jumpers;
2987 } while (I != MBB.instr_begin());
2988
2989 I = MBB.instr_end();
2990 --I;
2991
2992 while (I->isDebugValue()) {
2993 if (I == MBB.instr_begin())
2994 return Jumpers;
2995 --I;
2996 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002997 if (!isUnpredicatedTerminator(*I))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002998 return Jumpers;
2999
3000 // Get the last instruction in the block.
3001 MachineInstr *LastInst = &*I;
3002 Jumpers.push_back(LastInst);
3003 MachineInstr *SecondLastInst = nullptr;
3004 // Find one more terminator if present.
3005 do {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003006 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003007 if (!SecondLastInst) {
3008 SecondLastInst = &*I;
3009 Jumpers.push_back(SecondLastInst);
3010 } else // This is a third branch.
3011 return Jumpers;
3012 }
3013 if (I == MBB.instr_begin())
3014 break;
3015 --I;
3016 } while (true);
3017 return Jumpers;
3018}
3019
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003020short HexagonInstrInfo::getBaseWithLongOffset(short Opcode) const {
3021 if (Opcode < 0)
3022 return -1;
3023 return Hexagon::getBaseWithLongOffset(Opcode);
3024}
3025
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003026short HexagonInstrInfo::getBaseWithLongOffset(const MachineInstr &MI) const {
3027 return Hexagon::getBaseWithLongOffset(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003028}
3029
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003030short HexagonInstrInfo::getBaseWithRegOffset(const MachineInstr &MI) const {
3031 return Hexagon::getBaseWithRegOffset(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003032}
3033
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003034// Returns Operand Index for the constant extended instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003035unsigned HexagonInstrInfo::getCExtOpNum(const MachineInstr &MI) const {
3036 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003037 return (F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask;
3038}
3039
3040// See if instruction could potentially be a duplex candidate.
3041// If so, return its group. Zero otherwise.
3042HexagonII::CompoundGroup HexagonInstrInfo::getCompoundCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003043 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003044 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3045
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003046 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003047 default:
3048 return HexagonII::HCG_None;
3049 //
3050 // Compound pairs.
3051 // "p0=cmp.eq(Rs16,Rt16); if (p0.new) jump:nt #r9:2"
3052 // "Rd16=#U6 ; jump #r9:2"
3053 // "Rd16=Rs16 ; jump #r9:2"
3054 //
3055 case Hexagon::C2_cmpeq:
3056 case Hexagon::C2_cmpgt:
3057 case Hexagon::C2_cmpgtu:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003058 DstReg = MI.getOperand(0).getReg();
3059 Src1Reg = MI.getOperand(1).getReg();
3060 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003061 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3062 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3063 isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg))
3064 return HexagonII::HCG_A;
3065 break;
3066 case Hexagon::C2_cmpeqi:
3067 case Hexagon::C2_cmpgti:
3068 case Hexagon::C2_cmpgtui:
3069 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003070 DstReg = MI.getOperand(0).getReg();
3071 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003072 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3073 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003074 isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3075 ((isUInt<5>(MI.getOperand(2).getImm())) ||
3076 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003077 return HexagonII::HCG_A;
3078 break;
3079 case Hexagon::A2_tfr:
3080 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003081 DstReg = MI.getOperand(0).getReg();
3082 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003083 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3084 return HexagonII::HCG_A;
3085 break;
3086 case Hexagon::A2_tfrsi:
3087 // Rd = #u6
3088 // Do not test for #u6 size since the const is getting extended
3089 // regardless and compound could be formed.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003090 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003091 if (isIntRegForSubInst(DstReg))
3092 return HexagonII::HCG_A;
3093 break;
3094 case Hexagon::S2_tstbit_i:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003095 DstReg = MI.getOperand(0).getReg();
3096 Src1Reg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003097 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3098 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003099 MI.getOperand(2).isImm() &&
3100 isIntRegForSubInst(Src1Reg) && (MI.getOperand(2).getImm() == 0))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003101 return HexagonII::HCG_A;
3102 break;
3103 // The fact that .new form is used pretty much guarantees
3104 // that predicate register will match. Nevertheless,
3105 // there could be some false positives without additional
3106 // checking.
3107 case Hexagon::J2_jumptnew:
3108 case Hexagon::J2_jumpfnew:
3109 case Hexagon::J2_jumptnewpt:
3110 case Hexagon::J2_jumpfnewpt:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003111 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003112 if (Hexagon::PredRegsRegClass.contains(Src1Reg) &&
3113 (Hexagon::P0 == Src1Reg || Hexagon::P1 == Src1Reg))
3114 return HexagonII::HCG_B;
3115 break;
3116 // Transfer and jump:
3117 // Rd=#U6 ; jump #r9:2
3118 // Rd=Rs ; jump #r9:2
3119 // Do not test for jump range here.
3120 case Hexagon::J2_jump:
3121 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00003122 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003123 return HexagonII::HCG_C;
3124 break;
3125 }
3126
3127 return HexagonII::HCG_None;
3128}
3129
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003130// Returns -1 when there is no opcode found.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003131unsigned HexagonInstrInfo::getCompoundOpcode(const MachineInstr &GA,
3132 const MachineInstr &GB) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003133 assert(getCompoundCandidateGroup(GA) == HexagonII::HCG_A);
3134 assert(getCompoundCandidateGroup(GB) == HexagonII::HCG_B);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003135 if ((GA.getOpcode() != Hexagon::C2_cmpeqi) ||
3136 (GB.getOpcode() != Hexagon::J2_jumptnew))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003137 return -1;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003138 unsigned DestReg = GA.getOperand(0).getReg();
3139 if (!GB.readsRegister(DestReg))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003140 return -1;
3141 if (DestReg == Hexagon::P0)
3142 return Hexagon::J4_cmpeqi_tp0_jump_nt;
3143 if (DestReg == Hexagon::P1)
3144 return Hexagon::J4_cmpeqi_tp1_jump_nt;
3145 return -1;
3146}
3147
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003148int HexagonInstrInfo::getCondOpcode(int Opc, bool invertPredicate) const {
3149 enum Hexagon::PredSense inPredSense;
3150 inPredSense = invertPredicate ? Hexagon::PredSense_false :
3151 Hexagon::PredSense_true;
3152 int CondOpcode = Hexagon::getPredOpcode(Opc, inPredSense);
3153 if (CondOpcode >= 0) // Valid Conditional opcode/instruction
3154 return CondOpcode;
3155
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003156 llvm_unreachable("Unexpected predicable instruction");
3157}
3158
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003159// Return the cur value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003160int HexagonInstrInfo::getDotCurOp(const MachineInstr &MI) const {
3161 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003162 default: llvm_unreachable("Unknown .cur type");
3163 case Hexagon::V6_vL32b_pi:
3164 return Hexagon::V6_vL32b_cur_pi;
3165 case Hexagon::V6_vL32b_ai:
3166 return Hexagon::V6_vL32b_cur_ai;
3167 //128B
3168 case Hexagon::V6_vL32b_pi_128B:
3169 return Hexagon::V6_vL32b_cur_pi_128B;
3170 case Hexagon::V6_vL32b_ai_128B:
3171 return Hexagon::V6_vL32b_cur_ai_128B;
3172 }
3173 return 0;
3174}
3175
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003176// Return the regular version of the .cur instruction.
3177int HexagonInstrInfo::getNonDotCurOp(const MachineInstr &MI) const {
3178 switch (MI.getOpcode()) {
3179 default: llvm_unreachable("Unknown .cur type");
3180 case Hexagon::V6_vL32b_cur_pi:
3181 return Hexagon::V6_vL32b_pi;
3182 case Hexagon::V6_vL32b_cur_ai:
3183 return Hexagon::V6_vL32b_ai;
3184 //128B
3185 case Hexagon::V6_vL32b_cur_pi_128B:
3186 return Hexagon::V6_vL32b_pi_128B;
3187 case Hexagon::V6_vL32b_cur_ai_128B:
3188 return Hexagon::V6_vL32b_ai_128B;
3189 }
3190 return 0;
3191}
3192
3193
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003194// The diagram below shows the steps involved in the conversion of a predicated
3195// store instruction to its .new predicated new-value form.
3196//
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003197// Note: It doesn't include conditional new-value stores as they can't be
3198// converted to .new predicate.
3199//
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003200// p.new NV store [ if(p0.new)memw(R0+#0)=R2.new ]
3201// ^ ^
3202// / \ (not OK. it will cause new-value store to be
3203// / X conditional on p0.new while R2 producer is
3204// / \ on p0)
3205// / \.
3206// p.new store p.old NV store
3207// [if(p0.new)memw(R0+#0)=R2] [if(p0)memw(R0+#0)=R2.new]
3208// ^ ^
3209// \ /
3210// \ /
3211// \ /
3212// p.old store
3213// [if (p0)memw(R0+#0)=R2]
3214//
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003215// The following set of instructions further explains the scenario where
3216// conditional new-value store becomes invalid when promoted to .new predicate
3217// form.
3218//
3219// { 1) if (p0) r0 = add(r1, r2)
3220// 2) p0 = cmp.eq(r3, #0) }
3221//
3222// 3) if (p0) memb(r1+#0) = r0 --> this instruction can't be grouped with
3223// the first two instructions because in instr 1, r0 is conditional on old value
3224// of p0 but its use in instr 3 is conditional on p0 modified by instr 2 which
3225// is not valid for new-value stores.
3226// Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
3227// from the "Conditional Store" list. Because a predicated new value store
3228// would NOT be promoted to a double dot new store. See diagram below:
3229// This function returns yes for those stores that are predicated but not
3230// yet promoted to predicate dot new instructions.
3231//
3232// +---------------------+
3233// /-----| if (p0) memw(..)=r0 |---------\~
3234// || +---------------------+ ||
3235// promote || /\ /\ || promote
3236// || /||\ /||\ ||
3237// \||/ demote || \||/
3238// \/ || || \/
3239// +-------------------------+ || +-------------------------+
3240// | if (p0.new) memw(..)=r0 | || | if (p0) memw(..)=r0.new |
3241// +-------------------------+ || +-------------------------+
3242// || || ||
3243// || demote \||/
3244// promote || \/ NOT possible
3245// || || /\~
3246// \||/ || /||\~
3247// \/ || ||
3248// +-----------------------------+
3249// | if (p0.new) memw(..)=r0.new |
3250// +-----------------------------+
3251// Double Dot New Store
3252//
3253// Returns the most basic instruction for the .new predicated instructions and
3254// new-value stores.
3255// For example, all of the following instructions will be converted back to the
3256// same instruction:
3257// 1) if (p0.new) memw(R0+#0) = R1.new --->
3258// 2) if (p0) memw(R0+#0)= R1.new -------> if (p0) memw(R0+#0) = R1
3259// 3) if (p0.new) memw(R0+#0) = R1 --->
3260//
3261// To understand the translation of instruction 1 to its original form, consider
3262// a packet with 3 instructions.
3263// { p0 = cmp.eq(R0,R1)
3264// if (p0.new) R2 = add(R3, R4)
3265// R5 = add (R3, R1)
3266// }
3267// if (p0) memw(R5+#0) = R2 <--- trying to include it in the previous packet
3268//
3269// This instruction can be part of the previous packet only if both p0 and R2
3270// are promoted to .new values. This promotion happens in steps, first
3271// predicate register is promoted to .new and in the next iteration R2 is
3272// promoted. Therefore, in case of dependence check failure (due to R5) during
3273// next iteration, it should be converted back to its most basic form.
3274
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003275// Return the new value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003276int HexagonInstrInfo::getDotNewOp(const MachineInstr &MI) const {
3277 int NVOpcode = Hexagon::getNewValueOpcode(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003278 if (NVOpcode >= 0) // Valid new-value store instruction.
3279 return NVOpcode;
3280
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003281 switch (MI.getOpcode()) {
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003282 default:
3283 llvm::report_fatal_error(std::string("Unknown .new type: ") +
3284 std::to_string(MI.getOpcode()).c_str());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003285 case Hexagon::S4_storerb_ur:
3286 return Hexagon::S4_storerbnew_ur;
3287
3288 case Hexagon::S2_storerb_pci:
3289 return Hexagon::S2_storerb_pci;
3290
3291 case Hexagon::S2_storeri_pci:
3292 return Hexagon::S2_storeri_pci;
3293
3294 case Hexagon::S2_storerh_pci:
3295 return Hexagon::S2_storerh_pci;
3296
3297 case Hexagon::S2_storerd_pci:
3298 return Hexagon::S2_storerd_pci;
3299
3300 case Hexagon::S2_storerf_pci:
3301 return Hexagon::S2_storerf_pci;
3302
3303 case Hexagon::V6_vS32b_ai:
3304 return Hexagon::V6_vS32b_new_ai;
3305
3306 case Hexagon::V6_vS32b_pi:
3307 return Hexagon::V6_vS32b_new_pi;
3308
3309 // 128B
3310 case Hexagon::V6_vS32b_ai_128B:
3311 return Hexagon::V6_vS32b_new_ai_128B;
3312
3313 case Hexagon::V6_vS32b_pi_128B:
3314 return Hexagon::V6_vS32b_new_pi_128B;
3315 }
3316 return 0;
3317}
3318
3319// Returns the opcode to use when converting MI, which is a conditional jump,
3320// into a conditional instruction which uses the .new value of the predicate.
3321// We also use branch probabilities to add a hint to the jump.
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003322// If MBPI is null, all edges will be treated as equally likely for the
3323// purposes of establishing a predication hint.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003324int HexagonInstrInfo::getDotNewPredJumpOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003325 const MachineBranchProbabilityInfo *MBPI) const {
3326 // We assume that block can have at most two successors.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003327 const MachineBasicBlock *Src = MI.getParent();
3328 const MachineOperand &BrTarget = MI.getOperand(1);
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003329 bool Taken = false;
3330 const BranchProbability OneHalf(1, 2);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003331
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003332 auto getEdgeProbability = [MBPI] (const MachineBasicBlock *Src,
3333 const MachineBasicBlock *Dst) {
3334 if (MBPI)
3335 return MBPI->getEdgeProbability(Src, Dst);
3336 return BranchProbability(1, Src->succ_size());
3337 };
3338
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003339 if (BrTarget.isMBB()) {
3340 const MachineBasicBlock *Dst = BrTarget.getMBB();
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003341 Taken = getEdgeProbability(Src, Dst) >= OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003342 } else {
3343 // The branch target is not a basic block (most likely a function).
3344 // Since BPI only gives probabilities for targets that are basic blocks,
3345 // try to identify another target of this branch (potentially a fall-
3346 // -through) and check the probability of that target.
3347 //
3348 // The only handled branch combinations are:
3349 // - one conditional branch,
3350 // - one conditional branch followed by one unconditional branch.
3351 // Otherwise, assume not-taken.
3352 assert(MI.isConditionalBranch());
3353 const MachineBasicBlock &B = *MI.getParent();
3354 bool SawCond = false, Bad = false;
3355 for (const MachineInstr &I : B) {
3356 if (!I.isBranch())
3357 continue;
3358 if (I.isConditionalBranch()) {
3359 SawCond = true;
3360 if (&I != &MI) {
3361 Bad = true;
3362 break;
3363 }
3364 }
3365 if (I.isUnconditionalBranch() && !SawCond) {
3366 Bad = true;
3367 break;
3368 }
3369 }
3370 if (!Bad) {
3371 MachineBasicBlock::const_instr_iterator It(MI);
3372 MachineBasicBlock::const_instr_iterator NextIt = std::next(It);
3373 if (NextIt == B.instr_end()) {
3374 // If this branch is the last, look for the fall-through block.
3375 for (const MachineBasicBlock *SB : B.successors()) {
3376 if (!B.isLayoutSuccessor(SB))
3377 continue;
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003378 Taken = getEdgeProbability(Src, SB) < OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003379 break;
3380 }
3381 } else {
3382 assert(NextIt->isUnconditionalBranch());
3383 // Find the first MBB operand and assume it's the target.
3384 const MachineBasicBlock *BT = nullptr;
3385 for (const MachineOperand &Op : NextIt->operands()) {
3386 if (!Op.isMBB())
3387 continue;
3388 BT = Op.getMBB();
3389 break;
3390 }
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003391 Taken = BT && getEdgeProbability(Src, BT) < OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003392 }
3393 } // if (!Bad)
3394 }
3395
3396 // The Taken flag should be set to something reasonable by this point.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003397
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003398 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003399 case Hexagon::J2_jumpt:
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003400 return Taken ? Hexagon::J2_jumptnewpt : Hexagon::J2_jumptnew;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003401 case Hexagon::J2_jumpf:
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003402 return Taken ? Hexagon::J2_jumpfnewpt : Hexagon::J2_jumpfnew;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003403
3404 default:
3405 llvm_unreachable("Unexpected jump instruction.");
3406 }
3407}
3408
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003409// Return .new predicate version for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003410int HexagonInstrInfo::getDotNewPredOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003411 const MachineBranchProbabilityInfo *MBPI) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003412 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003413 // Condtional Jumps
3414 case Hexagon::J2_jumpt:
3415 case Hexagon::J2_jumpf:
3416 return getDotNewPredJumpOp(MI, MBPI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003417 }
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003418
3419 int NewOpcode = Hexagon::getPredNewOpcode(MI.getOpcode());
3420 if (NewOpcode >= 0)
3421 return NewOpcode;
Krzysztof Parzyszek066e8b52017-06-02 14:07:06 +00003422 return 0;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003423}
3424
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003425int HexagonInstrInfo::getDotOldOp(const MachineInstr &MI) const {
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003426 const MachineFunction &MF = *MI.getParent()->getParent();
3427 const HexagonSubtarget &HST = MF.getSubtarget<HexagonSubtarget>();
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003428 int NewOp = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003429 if (isPredicated(NewOp) && isPredicatedNew(NewOp)) { // Get predicate old form
3430 NewOp = Hexagon::getPredOldOpcode(NewOp);
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003431 // All Hexagon architectures have prediction bits on dot-new branches,
3432 // but only Hexagon V60+ has prediction bits on dot-old ones. Make sure
3433 // to pick the right opcode when converting back to dot-old.
3434 if (!HST.getFeatureBits()[Hexagon::ArchV60]) {
3435 switch (NewOp) {
3436 case Hexagon::J2_jumptpt:
3437 NewOp = Hexagon::J2_jumpt;
3438 break;
3439 case Hexagon::J2_jumpfpt:
3440 NewOp = Hexagon::J2_jumpf;
3441 break;
3442 case Hexagon::J2_jumprtpt:
3443 NewOp = Hexagon::J2_jumprt;
3444 break;
3445 case Hexagon::J2_jumprfpt:
3446 NewOp = Hexagon::J2_jumprf;
3447 break;
3448 }
3449 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003450 assert(NewOp >= 0 &&
3451 "Couldn't change predicate new instruction to its old form.");
3452 }
3453
3454 if (isNewValueStore(NewOp)) { // Convert into non-new-value format
3455 NewOp = Hexagon::getNonNVStore(NewOp);
3456 assert(NewOp >= 0 && "Couldn't change new-value store to its old form.");
3457 }
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003458
3459 if (HST.hasV60TOps())
3460 return NewOp;
3461
3462 // Subtargets prior to V60 didn't support 'taken' forms of predicated jumps.
3463 switch (NewOp) {
3464 case Hexagon::J2_jumpfpt:
3465 return Hexagon::J2_jumpf;
3466 case Hexagon::J2_jumptpt:
3467 return Hexagon::J2_jumpt;
3468 case Hexagon::J2_jumprfpt:
3469 return Hexagon::J2_jumprf;
3470 case Hexagon::J2_jumprtpt:
3471 return Hexagon::J2_jumprt;
3472 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003473 return NewOp;
3474}
3475
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003476// See if instruction could potentially be a duplex candidate.
3477// If so, return its group. Zero otherwise.
3478HexagonII::SubInstructionGroup HexagonInstrInfo::getDuplexCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003479 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003480 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3481 auto &HRI = getRegisterInfo();
3482
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003483 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003484 default:
3485 return HexagonII::HSIG_None;
3486 //
3487 // Group L1:
3488 //
3489 // Rd = memw(Rs+#u4:2)
3490 // Rd = memub(Rs+#u4:0)
3491 case Hexagon::L2_loadri_io:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003492 DstReg = MI.getOperand(0).getReg();
3493 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003494 // Special case this one from Group L2.
3495 // Rd = memw(r29+#u5:2)
3496 if (isIntRegForSubInst(DstReg)) {
3497 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
3498 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003499 MI.getOperand(2).isImm() &&
3500 isShiftedUInt<5,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003501 return HexagonII::HSIG_L2;
3502 // Rd = memw(Rs+#u4:2)
3503 if (isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003504 (MI.getOperand(2).isImm() &&
3505 isShiftedUInt<4,2>(MI.getOperand(2).getImm())))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003506 return HexagonII::HSIG_L1;
3507 }
3508 break;
3509 case Hexagon::L2_loadrub_io:
3510 // Rd = memub(Rs+#u4:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003511 DstReg = MI.getOperand(0).getReg();
3512 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003513 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003514 MI.getOperand(2).isImm() && isUInt<4>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003515 return HexagonII::HSIG_L1;
3516 break;
3517 //
3518 // Group L2:
3519 //
3520 // Rd = memh/memuh(Rs+#u3:1)
3521 // Rd = memb(Rs+#u3:0)
3522 // Rd = memw(r29+#u5:2) - Handled above.
3523 // Rdd = memd(r29+#u5:3)
3524 // deallocframe
3525 // [if ([!]p0[.new])] dealloc_return
3526 // [if ([!]p0[.new])] jumpr r31
3527 case Hexagon::L2_loadrh_io:
3528 case Hexagon::L2_loadruh_io:
3529 // Rd = memh/memuh(Rs+#u3:1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003530 DstReg = MI.getOperand(0).getReg();
3531 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003532 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003533 MI.getOperand(2).isImm() &&
3534 isShiftedUInt<3,1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003535 return HexagonII::HSIG_L2;
3536 break;
3537 case Hexagon::L2_loadrb_io:
3538 // Rd = memb(Rs+#u3:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003539 DstReg = MI.getOperand(0).getReg();
3540 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003541 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003542 MI.getOperand(2).isImm() &&
3543 isUInt<3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003544 return HexagonII::HSIG_L2;
3545 break;
3546 case Hexagon::L2_loadrd_io:
3547 // Rdd = memd(r29+#u5:3)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003548 DstReg = MI.getOperand(0).getReg();
3549 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003550 if (isDblRegForSubInst(DstReg, HRI) &&
3551 Hexagon::IntRegsRegClass.contains(SrcReg) &&
3552 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003553 MI.getOperand(2).isImm() &&
3554 isShiftedUInt<5,3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003555 return HexagonII::HSIG_L2;
3556 break;
3557 // dealloc_return is not documented in Hexagon Manual, but marked
3558 // with A_SUBINSN attribute in iset_v4classic.py.
3559 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00003560 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003561 case Hexagon::L4_return:
3562 case Hexagon::L2_deallocframe:
3563 return HexagonII::HSIG_L2;
3564 case Hexagon::EH_RETURN_JMPR:
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00003565 case Hexagon::PS_jmpret:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003566 // jumpr r31
3567 // Actual form JMPR %PC<imp-def>, %R31<imp-use>, %R0<imp-use,internal>.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003568 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003569 if (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg))
3570 return HexagonII::HSIG_L2;
3571 break;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00003572 case Hexagon::PS_jmprett:
3573 case Hexagon::PS_jmpretf:
3574 case Hexagon::PS_jmprettnewpt:
3575 case Hexagon::PS_jmpretfnewpt:
3576 case Hexagon::PS_jmprettnew:
3577 case Hexagon::PS_jmpretfnew:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003578 DstReg = MI.getOperand(1).getReg();
3579 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003580 // [if ([!]p0[.new])] jumpr r31
3581 if ((Hexagon::PredRegsRegClass.contains(SrcReg) &&
3582 (Hexagon::P0 == SrcReg)) &&
3583 (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg)))
3584 return HexagonII::HSIG_L2;
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003585 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003586 case Hexagon::L4_return_t :
3587 case Hexagon::L4_return_f :
3588 case Hexagon::L4_return_tnew_pnt :
3589 case Hexagon::L4_return_fnew_pnt :
3590 case Hexagon::L4_return_tnew_pt :
3591 case Hexagon::L4_return_fnew_pt :
3592 // [if ([!]p0[.new])] dealloc_return
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003593 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003594 if (Hexagon::PredRegsRegClass.contains(SrcReg) && (Hexagon::P0 == SrcReg))
3595 return HexagonII::HSIG_L2;
3596 break;
3597 //
3598 // Group S1:
3599 //
3600 // memw(Rs+#u4:2) = Rt
3601 // memb(Rs+#u4:0) = Rt
3602 case Hexagon::S2_storeri_io:
3603 // Special case this one from Group S2.
3604 // memw(r29+#u5:2) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003605 Src1Reg = MI.getOperand(0).getReg();
3606 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003607 if (Hexagon::IntRegsRegClass.contains(Src1Reg) &&
3608 isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003609 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3610 isShiftedUInt<5,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003611 return HexagonII::HSIG_S2;
3612 // memw(Rs+#u4:2) = Rt
3613 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003614 MI.getOperand(1).isImm() &&
3615 isShiftedUInt<4,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003616 return HexagonII::HSIG_S1;
3617 break;
3618 case Hexagon::S2_storerb_io:
3619 // memb(Rs+#u4:0) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003620 Src1Reg = MI.getOperand(0).getReg();
3621 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003622 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003623 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003624 return HexagonII::HSIG_S1;
3625 break;
3626 //
3627 // Group S2:
3628 //
3629 // memh(Rs+#u3:1) = Rt
3630 // memw(r29+#u5:2) = Rt
3631 // memd(r29+#s6:3) = Rtt
3632 // memw(Rs+#u4:2) = #U1
3633 // memb(Rs+#u4) = #U1
3634 // allocframe(#u5:3)
3635 case Hexagon::S2_storerh_io:
3636 // memh(Rs+#u3:1) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003637 Src1Reg = MI.getOperand(0).getReg();
3638 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003639 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003640 MI.getOperand(1).isImm() &&
3641 isShiftedUInt<3,1>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003642 return HexagonII::HSIG_S1;
3643 break;
3644 case Hexagon::S2_storerd_io:
3645 // memd(r29+#s6:3) = Rtt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003646 Src1Reg = MI.getOperand(0).getReg();
3647 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003648 if (isDblRegForSubInst(Src2Reg, HRI) &&
3649 Hexagon::IntRegsRegClass.contains(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003650 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3651 isShiftedInt<6,3>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003652 return HexagonII::HSIG_S2;
3653 break;
3654 case Hexagon::S4_storeiri_io:
3655 // memw(Rs+#u4:2) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003656 Src1Reg = MI.getOperand(0).getReg();
3657 if (isIntRegForSubInst(Src1Reg) && MI.getOperand(1).isImm() &&
3658 isShiftedUInt<4,2>(MI.getOperand(1).getImm()) &&
3659 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003660 return HexagonII::HSIG_S2;
3661 break;
3662 case Hexagon::S4_storeirb_io:
3663 // memb(Rs+#u4) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003664 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekf2a4f8f2016-06-15 21:05:04 +00003665 if (isIntRegForSubInst(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003666 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()) &&
3667 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003668 return HexagonII::HSIG_S2;
3669 break;
3670 case Hexagon::S2_allocframe:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003671 if (MI.getOperand(0).isImm() &&
3672 isShiftedUInt<5,3>(MI.getOperand(0).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003673 return HexagonII::HSIG_S1;
3674 break;
3675 //
3676 // Group A:
3677 //
3678 // Rx = add(Rx,#s7)
3679 // Rd = Rs
3680 // Rd = #u6
3681 // Rd = #-1
3682 // if ([!]P0[.new]) Rd = #0
3683 // Rd = add(r29,#u6:2)
3684 // Rx = add(Rx,Rs)
3685 // P0 = cmp.eq(Rs,#u2)
3686 // Rdd = combine(#0,Rs)
3687 // Rdd = combine(Rs,#0)
3688 // Rdd = combine(#u2,#U2)
3689 // Rd = add(Rs,#1)
3690 // Rd = add(Rs,#-1)
3691 // Rd = sxth/sxtb/zxtb/zxth(Rs)
3692 // Rd = and(Rs,#1)
3693 case Hexagon::A2_addi:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003694 DstReg = MI.getOperand(0).getReg();
3695 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003696 if (isIntRegForSubInst(DstReg)) {
3697 // Rd = add(r29,#u6:2)
3698 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003699 HRI.getStackRegister() == SrcReg && MI.getOperand(2).isImm() &&
3700 isShiftedUInt<6,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003701 return HexagonII::HSIG_A;
3702 // Rx = add(Rx,#s7)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003703 if ((DstReg == SrcReg) && MI.getOperand(2).isImm() &&
3704 isInt<7>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003705 return HexagonII::HSIG_A;
3706 // Rd = add(Rs,#1)
3707 // Rd = add(Rs,#-1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003708 if (isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3709 ((MI.getOperand(2).getImm() == 1) ||
3710 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003711 return HexagonII::HSIG_A;
3712 }
3713 break;
3714 case Hexagon::A2_add:
3715 // Rx = add(Rx,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003716 DstReg = MI.getOperand(0).getReg();
3717 Src1Reg = MI.getOperand(1).getReg();
3718 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003719 if (isIntRegForSubInst(DstReg) && (DstReg == Src1Reg) &&
3720 isIntRegForSubInst(Src2Reg))
3721 return HexagonII::HSIG_A;
3722 break;
3723 case Hexagon::A2_andir:
3724 // Same as zxtb.
3725 // Rd16=and(Rs16,#255)
3726 // Rd16=and(Rs16,#1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003727 DstReg = MI.getOperand(0).getReg();
3728 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003729 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003730 MI.getOperand(2).isImm() &&
3731 ((MI.getOperand(2).getImm() == 1) ||
3732 (MI.getOperand(2).getImm() == 255)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003733 return HexagonII::HSIG_A;
3734 break;
3735 case Hexagon::A2_tfr:
3736 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003737 DstReg = MI.getOperand(0).getReg();
3738 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003739 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3740 return HexagonII::HSIG_A;
3741 break;
3742 case Hexagon::A2_tfrsi:
3743 // Rd = #u6
3744 // Do not test for #u6 size since the const is getting extended
3745 // regardless and compound could be formed.
3746 // Rd = #-1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003747 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003748 if (isIntRegForSubInst(DstReg))
3749 return HexagonII::HSIG_A;
3750 break;
3751 case Hexagon::C2_cmoveit:
3752 case Hexagon::C2_cmovenewit:
3753 case Hexagon::C2_cmoveif:
3754 case Hexagon::C2_cmovenewif:
3755 // if ([!]P0[.new]) Rd = #0
3756 // Actual form:
3757 // %R16<def> = C2_cmovenewit %P0<internal>, 0, %R16<imp-use,undef>;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003758 DstReg = MI.getOperand(0).getReg();
3759 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003760 if (isIntRegForSubInst(DstReg) &&
3761 Hexagon::PredRegsRegClass.contains(SrcReg) && Hexagon::P0 == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003762 MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003763 return HexagonII::HSIG_A;
3764 break;
3765 case Hexagon::C2_cmpeqi:
3766 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003767 DstReg = MI.getOperand(0).getReg();
3768 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003769 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3770 Hexagon::P0 == DstReg && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003771 MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003772 return HexagonII::HSIG_A;
3773 break;
3774 case Hexagon::A2_combineii:
3775 case Hexagon::A4_combineii:
3776 // Rdd = combine(#u2,#U2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003777 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003778 if (isDblRegForSubInst(DstReg, HRI) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003779 ((MI.getOperand(1).isImm() && isUInt<2>(MI.getOperand(1).getImm())) ||
3780 (MI.getOperand(1).isGlobal() &&
3781 isUInt<2>(MI.getOperand(1).getOffset()))) &&
3782 ((MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm())) ||
3783 (MI.getOperand(2).isGlobal() &&
3784 isUInt<2>(MI.getOperand(2).getOffset()))))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003785 return HexagonII::HSIG_A;
3786 break;
3787 case Hexagon::A4_combineri:
3788 // Rdd = combine(Rs,#0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003789 DstReg = MI.getOperand(0).getReg();
3790 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003791 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003792 ((MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0) ||
3793 (MI.getOperand(2).isGlobal() && MI.getOperand(2).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003794 return HexagonII::HSIG_A;
3795 break;
3796 case Hexagon::A4_combineir:
3797 // Rdd = combine(#0,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003798 DstReg = MI.getOperand(0).getReg();
3799 SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003800 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003801 ((MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) ||
3802 (MI.getOperand(1).isGlobal() && MI.getOperand(1).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003803 return HexagonII::HSIG_A;
3804 break;
3805 case Hexagon::A2_sxtb:
3806 case Hexagon::A2_sxth:
3807 case Hexagon::A2_zxtb:
3808 case Hexagon::A2_zxth:
3809 // Rd = sxth/sxtb/zxtb/zxth(Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003810 DstReg = MI.getOperand(0).getReg();
3811 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003812 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3813 return HexagonII::HSIG_A;
3814 break;
3815 }
3816
3817 return HexagonII::HSIG_None;
3818}
3819
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003820short HexagonInstrInfo::getEquivalentHWInstr(const MachineInstr &MI) const {
3821 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Real);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003822}
3823
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003824unsigned HexagonInstrInfo::getInstrTimingClassLatency(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003825 const InstrItineraryData *ItinData, const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003826 // Default to one cycle for no itinerary. However, an "empty" itinerary may
3827 // still have a MinLatency property, which getStageLatency checks.
3828 if (!ItinData)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003829 return getInstrLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003830
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003831 if (MI.isTransient())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003832 return 0;
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003833 return ItinData->getStageLatency(MI.getDesc().getSchedClass());
3834}
3835
3836/// getOperandLatency - Compute and return the use operand latency of a given
3837/// pair of def and use.
3838/// In most cases, the static scheduling itinerary was enough to determine the
3839/// operand latency. But it may not be possible for instructions with variable
3840/// number of defs / uses.
3841///
3842/// This is a raw interface to the itinerary that may be directly overriden by
3843/// a target. Use computeOperandLatency to get the best estimate of latency.
3844int HexagonInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
3845 const MachineInstr &DefMI,
3846 unsigned DefIdx,
3847 const MachineInstr &UseMI,
3848 unsigned UseIdx) const {
3849 auto &RI = getRegisterInfo();
3850 // Get DefIdx and UseIdx for super registers.
3851 MachineOperand DefMO = DefMI.getOperand(DefIdx);
3852
3853 if (RI.isPhysicalRegister(DefMO.getReg())) {
3854 if (DefMO.isImplicit()) {
3855 for (MCSuperRegIterator SR(DefMO.getReg(), &RI); SR.isValid(); ++SR) {
3856 int Idx = DefMI.findRegisterDefOperandIdx(*SR, false, false, &RI);
3857 if (Idx != -1) {
3858 DefIdx = Idx;
3859 break;
3860 }
3861 }
3862 }
3863
3864 MachineOperand UseMO = UseMI.getOperand(UseIdx);
3865 if (UseMO.isImplicit()) {
3866 for (MCSuperRegIterator SR(UseMO.getReg(), &RI); SR.isValid(); ++SR) {
3867 int Idx = UseMI.findRegisterUseOperandIdx(*SR, false, &RI);
3868 if (Idx != -1) {
3869 UseIdx = Idx;
3870 break;
3871 }
3872 }
3873 }
3874 }
3875
3876 return TargetInstrInfo::getOperandLatency(ItinData, DefMI, DefIdx,
3877 UseMI, UseIdx);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003878}
3879
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003880// inverts the predication logic.
3881// p -> NotP
3882// NotP -> P
3883bool HexagonInstrInfo::getInvertedPredSense(
3884 SmallVectorImpl<MachineOperand> &Cond) const {
3885 if (Cond.empty())
3886 return false;
3887 unsigned Opc = getInvertedPredicatedOpcode(Cond[0].getImm());
3888 Cond[0].setImm(Opc);
3889 return true;
3890}
3891
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003892unsigned HexagonInstrInfo::getInvertedPredicatedOpcode(const int Opc) const {
3893 int InvPredOpcode;
3894 InvPredOpcode = isPredicatedTrue(Opc) ? Hexagon::getFalsePredOpcode(Opc)
3895 : Hexagon::getTruePredOpcode(Opc);
3896 if (InvPredOpcode >= 0) // Valid instruction with the inverted predicate.
3897 return InvPredOpcode;
3898
3899 llvm_unreachable("Unexpected predicated instruction");
3900}
3901
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003902// Returns the max value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003903int HexagonInstrInfo::getMaxValue(const MachineInstr &MI) const {
3904 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003905 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
3906 & HexagonII::ExtentSignedMask;
3907 unsigned bits = (F >> HexagonII::ExtentBitsPos)
3908 & HexagonII::ExtentBitsMask;
3909
3910 if (isSigned) // if value is signed
3911 return ~(-1U << (bits - 1));
3912 else
3913 return ~(-1U << bits);
3914}
3915
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003916unsigned HexagonInstrInfo::getMemAccessSize(const MachineInstr &MI) const {
3917 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003918 return (F >> HexagonII::MemAccessSizePos) & HexagonII::MemAccesSizeMask;
3919}
3920
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003921// Returns the min value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003922int HexagonInstrInfo::getMinValue(const MachineInstr &MI) const {
3923 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003924 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
3925 & HexagonII::ExtentSignedMask;
3926 unsigned bits = (F >> HexagonII::ExtentBitsPos)
3927 & HexagonII::ExtentBitsMask;
3928
3929 if (isSigned) // if value is signed
3930 return -1U << (bits - 1);
3931 else
3932 return 0;
3933}
3934
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003935// Returns opcode of the non-extended equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003936short HexagonInstrInfo::getNonExtOpcode(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00003937 // Check if the instruction has a register form that uses register in place
3938 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003939 short NonExtOpcode = Hexagon::getRegForm(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00003940 if (NonExtOpcode >= 0)
3941 return NonExtOpcode;
3942
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003943 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00003944 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00003945 switch (getAddrMode(MI)) {
3946 case HexagonII::Absolute :
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003947 return Hexagon::getBaseWithImmOffset(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00003948 case HexagonII::BaseImmOffset :
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003949 return Hexagon::getBaseWithRegOffset(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003950 case HexagonII::BaseLongOffset:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003951 return Hexagon::getRegShlForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003952
Jyotsna Verma84256432013-03-01 17:37:13 +00003953 default:
3954 return -1;
3955 }
3956 }
3957 return -1;
3958}
Jyotsna Verma5ed51812013-05-01 21:37:34 +00003959
Ahmed Bougachac88bf542015-06-11 19:30:37 +00003960bool HexagonInstrInfo::getPredReg(ArrayRef<MachineOperand> Cond,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003961 unsigned &PredReg, unsigned &PredRegPos, unsigned &PredRegFlags) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +00003962 if (Cond.empty())
3963 return false;
3964 assert(Cond.size() == 2);
3965 if (isNewValueJump(Cond[0].getImm()) || Cond[1].isMBB()) {
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003966 DEBUG(dbgs() << "No predregs for new-value jumps/endloop");
3967 return false;
Brendon Cahoondf43e682015-05-08 16:16:29 +00003968 }
3969 PredReg = Cond[1].getReg();
3970 PredRegPos = 1;
3971 // See IfConversion.cpp why we add RegState::Implicit | RegState::Undef
3972 PredRegFlags = 0;
3973 if (Cond[1].isImplicit())
3974 PredRegFlags = RegState::Implicit;
3975 if (Cond[1].isUndef())
3976 PredRegFlags |= RegState::Undef;
3977 return true;
3978}
3979
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003980short HexagonInstrInfo::getPseudoInstrPair(const MachineInstr &MI) const {
3981 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Pseudo);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003982}
3983
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003984short HexagonInstrInfo::getRegForm(const MachineInstr &MI) const {
3985 return Hexagon::getRegForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003986}
3987
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003988// Return the number of bytes required to encode the instruction.
3989// Hexagon instructions are fixed length, 4 bytes, unless they
3990// use a constant extender, which requires another 4 bytes.
3991// For debug instructions and prolog labels, return 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003992unsigned HexagonInstrInfo::getSize(const MachineInstr &MI) const {
3993 if (MI.isDebugValue() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003994 return 0;
3995
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003996 unsigned Size = MI.getDesc().getSize();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003997 if (!Size)
3998 // Assume the default insn size in case it cannot be determined
3999 // for whatever reason.
4000 Size = HEXAGON_INSTR_SIZE;
4001
4002 if (isConstExtended(MI) || isExtended(MI))
4003 Size += HEXAGON_INSTR_SIZE;
4004
4005 // Try and compute number of instructions in asm.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004006 if (BranchRelaxAsmLarge && MI.getOpcode() == Hexagon::INLINEASM) {
4007 const MachineBasicBlock &MBB = *MI.getParent();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004008 const MachineFunction *MF = MBB.getParent();
4009 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
4010
4011 // Count the number of register definitions to find the asm string.
4012 unsigned NumDefs = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004013 for (; MI.getOperand(NumDefs).isReg() && MI.getOperand(NumDefs).isDef();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004014 ++NumDefs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004015 assert(NumDefs != MI.getNumOperands()-2 && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004016
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004017 assert(MI.getOperand(NumDefs).isSymbol() && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004018 // Disassemble the AsmStr and approximate number of instructions.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004019 const char *AsmStr = MI.getOperand(NumDefs).getSymbolName();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004020 Size = getInlineAsmLength(AsmStr, *MAI);
4021 }
4022
4023 return Size;
4024}
4025
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004026uint64_t HexagonInstrInfo::getType(const MachineInstr &MI) const {
4027 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004028 return (F >> HexagonII::TypePos) & HexagonII::TypeMask;
4029}
4030
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004031unsigned HexagonInstrInfo::getUnits(const MachineInstr &MI) const {
4032 const TargetSubtargetInfo &ST = MI.getParent()->getParent()->getSubtarget();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004033 const InstrItineraryData &II = *ST.getInstrItineraryData();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004034 const InstrStage &IS = *II.beginStage(MI.getDesc().getSchedClass());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004035
4036 return IS.getUnits();
4037}
4038
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004039// Calculate size of the basic block without debug instructions.
4040unsigned HexagonInstrInfo::nonDbgBBSize(const MachineBasicBlock *BB) const {
4041 return nonDbgMICount(BB->instr_begin(), BB->instr_end());
4042}
4043
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004044unsigned HexagonInstrInfo::nonDbgBundleSize(
4045 MachineBasicBlock::const_iterator BundleHead) const {
4046 assert(BundleHead->isBundle() && "Not a bundle header");
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +00004047 auto MII = BundleHead.getInstrIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004048 // Skip the bundle header.
Matthias Braunc8440dd2016-10-25 02:55:17 +00004049 return nonDbgMICount(++MII, getBundleEnd(BundleHead.getInstrIterator()));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004050}
4051
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004052/// immediateExtend - Changes the instruction in place to one using an immediate
4053/// extender.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004054void HexagonInstrInfo::immediateExtend(MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004055 assert((isExtendable(MI)||isConstExtended(MI)) &&
4056 "Instruction must be extendable");
4057 // Find which operand is extendable.
4058 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004059 MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004060 // This needs to be something we understand.
4061 assert((MO.isMBB() || MO.isImm()) &&
4062 "Branch with unknown extendable field type");
4063 // Mark given operand as extended.
4064 MO.addTargetFlag(HexagonII::HMOTF_ConstExtended);
4065}
4066
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004067bool HexagonInstrInfo::invertAndChangeJumpTarget(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004068 MachineInstr &MI, MachineBasicBlock *NewTarget) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004069 DEBUG(dbgs() << "\n[invertAndChangeJumpTarget] to BB#"
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004070 << NewTarget->getNumber(); MI.dump(););
4071 assert(MI.isBranch());
4072 unsigned NewOpcode = getInvertedPredicatedOpcode(MI.getOpcode());
4073 int TargetPos = MI.getNumOperands() - 1;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004074 // In general branch target is the last operand,
4075 // but some implicit defs added at the end might change it.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004076 while ((TargetPos > -1) && !MI.getOperand(TargetPos).isMBB())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004077 --TargetPos;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004078 assert((TargetPos >= 0) && MI.getOperand(TargetPos).isMBB());
4079 MI.getOperand(TargetPos).setMBB(NewTarget);
4080 if (EnableBranchPrediction && isPredicatedNew(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004081 NewOpcode = reversePrediction(NewOpcode);
4082 }
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004083 MI.setDesc(get(NewOpcode));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004084 return true;
4085}
4086
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004087void HexagonInstrInfo::genAllInsnTimingClasses(MachineFunction &MF) const {
4088 /* +++ The code below is used to generate complete set of Hexagon Insn +++ */
4089 MachineFunction::iterator A = MF.begin();
4090 MachineBasicBlock &B = *A;
4091 MachineBasicBlock::iterator I = B.begin();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004092 DebugLoc DL = I->getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004093 MachineInstr *NewMI;
4094
4095 for (unsigned insn = TargetOpcode::GENERIC_OP_END+1;
4096 insn < Hexagon::INSTRUCTION_LIST_END; ++insn) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004097 NewMI = BuildMI(B, I, DL, get(insn));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004098 DEBUG(dbgs() << "\n" << getName(NewMI->getOpcode()) <<
4099 " Class: " << NewMI->getDesc().getSchedClass());
4100 NewMI->eraseFromParent();
4101 }
4102 /* --- The code above is used to generate complete set of Hexagon Insn --- */
4103}
4104
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004105// inverts the predication logic.
4106// p -> NotP
4107// NotP -> P
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004108bool HexagonInstrInfo::reversePredSense(MachineInstr &MI) const {
4109 DEBUG(dbgs() << "\nTrying to reverse pred. sense of:"; MI.dump());
4110 MI.setDesc(get(getInvertedPredicatedOpcode(MI.getOpcode())));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004111 return true;
4112}
4113
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004114// Reverse the branch prediction.
4115unsigned HexagonInstrInfo::reversePrediction(unsigned Opcode) const {
4116 int PredRevOpcode = -1;
4117 if (isPredictedTaken(Opcode))
4118 PredRevOpcode = Hexagon::notTakenBranchPrediction(Opcode);
4119 else
4120 PredRevOpcode = Hexagon::takenBranchPrediction(Opcode);
4121 assert(PredRevOpcode > 0);
4122 return PredRevOpcode;
4123}
4124
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004125// TODO: Add more rigorous validation.
4126bool HexagonInstrInfo::validateBranchCond(const ArrayRef<MachineOperand> &Cond)
4127 const {
4128 return Cond.empty() || (Cond[0].isImm() && (Cond.size() != 1));
4129}
4130
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004131short HexagonInstrInfo::xformRegToImmOffset(const MachineInstr &MI) const {
4132 return Hexagon::xformRegToImmOffset(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00004133}