blob: 7884c4c7b19bbdd1ba4a478847d61bac1e1c21e3 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000019#include "AMDGPUIntrinsicInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000021#include "AMDGPUSubtarget.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000029#include "llvm/IR/DataLayout.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000030#include "llvm/IR/DiagnosticInfo.h"
Matt Arsenault6e3a4512016-01-18 22:01:13 +000031#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032using namespace llvm;
Matt Arsenault16353872014-04-22 16:42:00 +000033
Matt Arsenaulte935f052016-06-18 05:15:53 +000034static bool allocateKernArg(unsigned ValNo, MVT ValVT, MVT LocVT,
35 CCValAssign::LocInfo LocInfo,
36 ISD::ArgFlagsTy ArgFlags, CCState &State) {
37 MachineFunction &MF = State.getMachineFunction();
38 AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellardaf775432013-10-23 00:44:32 +000039
Tom Stellardbbeb45a2016-09-16 21:53:00 +000040 uint64_t Offset = MFI->allocateKernArg(LocVT.getStoreSize(),
Matt Arsenaulte935f052016-06-18 05:15:53 +000041 ArgFlags.getOrigAlign());
42 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000043 return true;
44}
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Christian Konig2c8f6d52013-03-07 09:03:52 +000046#include "AMDGPUGenCallingConv.inc"
47
Matt Arsenaultc9df7942014-06-11 03:29:54 +000048// Find a larger type to do a load / store of a vector with.
49EVT AMDGPUTargetLowering::getEquivalentMemType(LLVMContext &Ctx, EVT VT) {
50 unsigned StoreSize = VT.getStoreSizeInBits();
51 if (StoreSize <= 32)
52 return EVT::getIntegerVT(Ctx, StoreSize);
53
54 assert(StoreSize % 32 == 0 && "Store size not a multiple of 32");
55 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
56}
57
Matt Arsenault43e92fe2016-06-24 06:30:11 +000058AMDGPUTargetLowering::AMDGPUTargetLowering(const TargetMachine &TM,
Eric Christopher7792e322015-01-30 23:24:40 +000059 const AMDGPUSubtarget &STI)
60 : TargetLowering(TM), Subtarget(&STI) {
Tom Stellard75aadc22012-12-11 21:25:42 +000061 // Lower floating point store/load to integer store/load to reduce the number
62 // of patterns in tablegen.
Tom Stellard75aadc22012-12-11 21:25:42 +000063 setOperationAction(ISD::LOAD, MVT::f32, Promote);
64 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
65
Tom Stellardadf732c2013-07-18 21:43:48 +000066 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
67 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
68
Tom Stellard75aadc22012-12-11 21:25:42 +000069 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
70 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
71
Tom Stellardaf775432013-10-23 00:44:32 +000072 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
73 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
74
75 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
76 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
77
Matt Arsenault71e66762016-05-21 02:27:49 +000078 setOperationAction(ISD::LOAD, MVT::i64, Promote);
79 AddPromotedToType(ISD::LOAD, MVT::i64, MVT::v2i32);
80
81 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
82 AddPromotedToType(ISD::LOAD, MVT::v2i64, MVT::v4i32);
83
Tom Stellard7512c082013-07-12 18:14:56 +000084 setOperationAction(ISD::LOAD, MVT::f64, Promote);
Matt Arsenault71e66762016-05-21 02:27:49 +000085 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::v2i32);
Tom Stellard7512c082013-07-12 18:14:56 +000086
Matt Arsenaulte8a076a2014-05-08 18:01:56 +000087 setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
Matt Arsenault71e66762016-05-21 02:27:49 +000088 AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v4i32);
Tom Stellard0344cdf2013-08-01 15:23:42 +000089
Matt Arsenaultbd223422015-01-14 01:35:17 +000090 // There are no 64-bit extloads. These should be done as a 32-bit extload and
91 // an extension to 64-bit.
92 for (MVT VT : MVT::integer_valuetypes()) {
93 setLoadExtAction(ISD::EXTLOAD, MVT::i64, VT, Expand);
94 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, VT, Expand);
95 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, VT, Expand);
96 }
97
Matt Arsenault71e66762016-05-21 02:27:49 +000098 for (MVT VT : MVT::integer_valuetypes()) {
99 if (VT == MVT::i64)
100 continue;
101
102 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
103 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Legal);
104 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i16, Legal);
105 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand);
106
107 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
108 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i8, Legal);
109 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i16, Legal);
110 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand);
111
112 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i1, Promote);
113 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i8, Legal);
114 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i16, Legal);
115 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand);
116 }
117
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000118 for (MVT VT : MVT::integer_vector_valuetypes()) {
119 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i8, Expand);
120 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i8, Expand);
121 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i8, Expand);
122 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i8, Expand);
123 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i8, Expand);
124 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i8, Expand);
125 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i16, Expand);
126 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i16, Expand);
127 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i16, Expand);
128 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i16, Expand);
129 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i16, Expand);
130 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i16, Expand);
131 }
Tom Stellardb03edec2013-08-16 01:12:16 +0000132
Matt Arsenault71e66762016-05-21 02:27:49 +0000133 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
134 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
135 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
136 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8f16, Expand);
137
138 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
139 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
140 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
141 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f32, Expand);
142
143 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
144 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
145 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
146 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f16, Expand);
147
148 setOperationAction(ISD::STORE, MVT::f32, Promote);
149 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
150
151 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
152 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
153
154 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
155 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
156
157 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
158 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
159
160 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
161 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
162
163 setOperationAction(ISD::STORE, MVT::i64, Promote);
164 AddPromotedToType(ISD::STORE, MVT::i64, MVT::v2i32);
165
166 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
167 AddPromotedToType(ISD::STORE, MVT::v2i64, MVT::v4i32);
168
169 setOperationAction(ISD::STORE, MVT::f64, Promote);
170 AddPromotedToType(ISD::STORE, MVT::f64, MVT::v2i32);
171
172 setOperationAction(ISD::STORE, MVT::v2f64, Promote);
173 AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v4i32);
174
175 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
176 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
177
178 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
179 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
180
181 setTruncStoreAction(MVT::v8i32, MVT::v8i16, Expand);
182 setTruncStoreAction(MVT::v16i32, MVT::v16i8, Expand);
183 setTruncStoreAction(MVT::v16i32, MVT::v16i16, Expand);
184
185 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
186 setTruncStoreAction(MVT::i64, MVT::i8, Expand);
187 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
188 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
189
190 setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
191 setTruncStoreAction(MVT::v2i64, MVT::v2i8, Expand);
192 setTruncStoreAction(MVT::v2i64, MVT::v2i16, Expand);
193 setTruncStoreAction(MVT::v2i64, MVT::v2i32, Expand);
194
195 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
196 setTruncStoreAction(MVT::v2f32, MVT::v2f16, Expand);
197 setTruncStoreAction(MVT::v4f32, MVT::v4f16, Expand);
198 setTruncStoreAction(MVT::v8f32, MVT::v8f16, Expand);
199
200 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
201 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
202
203 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
204 setTruncStoreAction(MVT::v2f64, MVT::v2f16, Expand);
205
206 setTruncStoreAction(MVT::v4f64, MVT::v4f32, Expand);
207 setTruncStoreAction(MVT::v4f64, MVT::v4f16, Expand);
208
209 setTruncStoreAction(MVT::v8f64, MVT::v8f32, Expand);
210 setTruncStoreAction(MVT::v8f64, MVT::v8f16, Expand);
211
212
213 setOperationAction(ISD::Constant, MVT::i32, Legal);
214 setOperationAction(ISD::Constant, MVT::i64, Legal);
215 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
216 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
217
218 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
219 setOperationAction(ISD::BRIND, MVT::Other, Expand);
220
221 // This is totally unsupported, just custom lower to produce an error.
222 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
223
224 // We need to custom lower some of the intrinsics
225 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
226 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
227
228 // Library functions. These default to Expand, but we have instructions
229 // for them.
230 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
231 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
232 setOperationAction(ISD::FPOW, MVT::f32, Legal);
233 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
234 setOperationAction(ISD::FABS, MVT::f32, Legal);
235 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
236 setOperationAction(ISD::FRINT, MVT::f32, Legal);
237 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
238 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
239 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
240
241 setOperationAction(ISD::FROUND, MVT::f32, Custom);
242 setOperationAction(ISD::FROUND, MVT::f64, Custom);
243
244 setOperationAction(ISD::FNEARBYINT, MVT::f32, Custom);
245 setOperationAction(ISD::FNEARBYINT, MVT::f64, Custom);
246
247 setOperationAction(ISD::FREM, MVT::f32, Custom);
248 setOperationAction(ISD::FREM, MVT::f64, Custom);
249
250 // v_mad_f32 does not support denormals according to some sources.
251 if (!Subtarget->hasFP32Denormals())
252 setOperationAction(ISD::FMAD, MVT::f32, Legal);
253
254 // Expand to fneg + fadd.
255 setOperationAction(ISD::FSUB, MVT::f64, Expand);
256
257 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
258 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
259 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
260 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
261 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
262 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
263 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
264 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
265 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
266 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellardaeb45642014-02-04 17:18:43 +0000267
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000268 if (Subtarget->getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault46010932014-06-18 17:05:30 +0000269 setOperationAction(ISD::FCEIL, MVT::f64, Custom);
270 setOperationAction(ISD::FTRUNC, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000271 setOperationAction(ISD::FRINT, MVT::f64, Custom);
Matt Arsenault46010932014-06-18 17:05:30 +0000272 setOperationAction(ISD::FFLOOR, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000273 }
274
Matt Arsenault6e439652014-06-10 19:00:20 +0000275 if (!Subtarget->hasBFI()) {
276 // fcopysign can be done in a single instruction with BFI.
277 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
278 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
279 }
280
Tim Northoverf861de32014-07-18 08:43:24 +0000281 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
Tom Stellard94c21bc2016-11-01 16:31:48 +0000282 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Custom);
Tim Northoverf861de32014-07-18 08:43:24 +0000283
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000284 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
285 for (MVT VT : ScalarIntVTs) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000286 // These should use [SU]DIVREM, so set them to expand
Jan Vesely4a33bc62014-08-12 17:31:17 +0000287 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault71e66762016-05-21 02:27:49 +0000288 setOperationAction(ISD::UDIV, VT, Expand);
289 setOperationAction(ISD::SREM, VT, Expand);
290 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000291
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000292 // GPU does not have divrem function for signed or unsigned.
Jan Vesely109efdf2014-06-22 21:43:00 +0000293 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000294 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000295
296 // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
297 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
298 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
299
300 setOperationAction(ISD::BSWAP, VT, Expand);
301 setOperationAction(ISD::CTTZ, VT, Expand);
302 setOperationAction(ISD::CTLZ, VT, Expand);
303 }
304
Matt Arsenault60425062014-06-10 19:18:28 +0000305 if (!Subtarget->hasBCNT(32))
306 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
307
308 if (!Subtarget->hasBCNT(64))
309 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
310
Matt Arsenault717c1d02014-06-15 21:08:58 +0000311 // The hardware supports 32-bit ROTR, but not ROTL.
312 setOperationAction(ISD::ROTL, MVT::i32, Expand);
313 setOperationAction(ISD::ROTL, MVT::i64, Expand);
314 setOperationAction(ISD::ROTR, MVT::i64, Expand);
315
316 setOperationAction(ISD::MUL, MVT::i64, Expand);
317 setOperationAction(ISD::MULHU, MVT::i64, Expand);
318 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000319 setOperationAction(ISD::UDIV, MVT::i32, Expand);
320 setOperationAction(ISD::UREM, MVT::i32, Expand);
321 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000322 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000323 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
324 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000325 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000326
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000327 setOperationAction(ISD::SMIN, MVT::i32, Legal);
328 setOperationAction(ISD::UMIN, MVT::i32, Legal);
329 setOperationAction(ISD::SMAX, MVT::i32, Legal);
330 setOperationAction(ISD::UMAX, MVT::i32, Legal);
331
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000332 if (Subtarget->hasFFBH())
333 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Custom);
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000334
Craig Topper33772c52016-04-28 03:34:31 +0000335 if (Subtarget->hasFFBL())
336 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Legal);
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000337
Matt Arsenaultf058d672016-01-11 16:50:29 +0000338 setOperationAction(ISD::CTLZ, MVT::i64, Custom);
339 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
340
Matt Arsenault59b8b772016-03-01 04:58:17 +0000341 // We only really have 32-bit BFE instructions (and 16-bit on VI).
342 //
343 // On SI+ there are 64-bit BFEs, but they are scalar only and there isn't any
344 // effort to match them now. We want this to be false for i64 cases when the
345 // extraction isn't restricted to the upper or lower half. Ideally we would
346 // have some pass reduce 64-bit extracts to 32-bit if possible. Extracts that
347 // span the midpoint are probably relatively rare, so don't worry about them
348 // for now.
349 if (Subtarget->hasBFE())
350 setHasExtractBitsInsn(true);
351
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000352 static const MVT::SimpleValueType VectorIntTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000353 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000354 };
Aaron Watry0a794a462013-06-25 13:55:57 +0000355
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000356 for (MVT VT : VectorIntTypes) {
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000357 // Expand the following operations for the current type by default.
Aaron Watry0a794a462013-06-25 13:55:57 +0000358 setOperationAction(ISD::ADD, VT, Expand);
359 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000360 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
361 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000362 setOperationAction(ISD::MUL, VT, Expand);
Valery Pykhtin8a89d362016-11-01 10:26:48 +0000363 setOperationAction(ISD::MULHU, VT, Expand);
364 setOperationAction(ISD::MULHS, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000365 setOperationAction(ISD::OR, VT, Expand);
366 setOperationAction(ISD::SHL, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000367 setOperationAction(ISD::SRA, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000368 setOperationAction(ISD::SRL, VT, Expand);
369 setOperationAction(ISD::ROTL, VT, Expand);
370 setOperationAction(ISD::ROTR, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000371 setOperationAction(ISD::SUB, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000372 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000373 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000374 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000375 setOperationAction(ISD::UDIV, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000376 setOperationAction(ISD::SREM, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000377 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000378 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
379 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000380 setOperationAction(ISD::SDIVREM, VT, Custom);
Artyom Skrobov63471332015-10-15 09:18:47 +0000381 setOperationAction(ISD::UDIVREM, VT, Expand);
Matt Arsenaultc4d3d3a2014-06-23 18:00:49 +0000382 setOperationAction(ISD::ADDC, VT, Expand);
383 setOperationAction(ISD::SUBC, VT, Expand);
384 setOperationAction(ISD::ADDE, VT, Expand);
385 setOperationAction(ISD::SUBE, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000386 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000387 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000388 setOperationAction(ISD::SELECT_CC, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000389 setOperationAction(ISD::XOR, VT, Expand);
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000390 setOperationAction(ISD::BSWAP, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000391 setOperationAction(ISD::CTPOP, VT, Expand);
392 setOperationAction(ISD::CTTZ, VT, Expand);
393 setOperationAction(ISD::CTLZ, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000394 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000395 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000396
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000397 static const MVT::SimpleValueType FloatVectorTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000398 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000399 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000400
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000401 for (MVT VT : FloatVectorTypes) {
Tom Stellard175e7a82013-11-27 21:23:39 +0000402 setOperationAction(ISD::FABS, VT, Expand);
Matt Arsenault7c936902014-10-21 23:01:01 +0000403 setOperationAction(ISD::FMINNUM, VT, Expand);
404 setOperationAction(ISD::FMAXNUM, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000405 setOperationAction(ISD::FADD, VT, Expand);
Jan Vesely85f0dbc2014-06-18 17:57:29 +0000406 setOperationAction(ISD::FCEIL, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000407 setOperationAction(ISD::FCOS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000408 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard5222a882014-06-20 17:06:05 +0000409 setOperationAction(ISD::FEXP2, VT, Expand);
Tom Stellarda79e9f02014-06-20 17:06:07 +0000410 setOperationAction(ISD::FLOG2, VT, Expand);
Matt Arsenault16e31332014-09-10 21:44:27 +0000411 setOperationAction(ISD::FREM, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000412 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000413 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000414 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000415 setOperationAction(ISD::FMUL, VT, Expand);
Matt Arsenaultc6f8fdb2014-06-26 01:28:05 +0000416 setOperationAction(ISD::FMA, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000417 setOperationAction(ISD::FRINT, VT, Expand);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000418 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000419 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000420 setOperationAction(ISD::FSIN, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000421 setOperationAction(ISD::FSUB, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000422 setOperationAction(ISD::FNEG, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000423 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000424 setOperationAction(ISD::SELECT_CC, VT, Expand);
Matt Arsenault6e439652014-06-10 19:00:20 +0000425 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000426 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000427 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000428
Matt Arsenault1cc49912016-05-25 17:34:58 +0000429 // This causes using an unrolled select operation rather than expansion with
430 // bit operations. This is in general better, but the alternative using BFI
431 // instructions may be better if the select sources are SGPRs.
432 setOperationAction(ISD::SELECT, MVT::v2f32, Promote);
433 AddPromotedToType(ISD::SELECT, MVT::v2f32, MVT::v2i32);
434
435 setOperationAction(ISD::SELECT, MVT::v4f32, Promote);
436 AddPromotedToType(ISD::SELECT, MVT::v4f32, MVT::v4i32);
437
Matt Arsenault38d8ed22016-12-09 17:49:14 +0000438 // There are no libcalls of any kind.
439 for (int I = 0; I < RTLIB::UNKNOWN_LIBCALL; ++I)
440 setLibcallName(static_cast<RTLIB::Libcall>(I), nullptr);
441
Matt Arsenaultfcdddf92014-11-26 21:23:15 +0000442 setBooleanContents(ZeroOrNegativeOneBooleanContent);
443 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
444
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000445 setSchedulingPreference(Sched::RegPressure);
446 setJumpIsExpensive(true);
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000447 setHasMultipleConditionRegisters(true);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000448
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000449 // SI at least has hardware support for floating point exceptions, but no way
450 // of using or handling them is implemented. They are also optional in OpenCL
451 // (Section 7.3)
Matt Arsenaultf639c322016-01-28 20:53:42 +0000452 setHasFloatingPointExceptions(Subtarget->hasFPExceptions());
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000453
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000454 PredictableSelectIsExpensive = false;
455
Nirav Davef5bf03c2016-12-14 16:43:44 +0000456 // We want to find all load dependencies for long chains of stores to enable
457 // merging into very wide vectors. The problem is with vectors with > 4
458 // elements. MergeConsecutiveStores will attempt to merge these because x8/x16
459 // vectors are a legal type, even though we have to split the loads
460 // usually. When we can more precisely specify load legality per address
461 // space, we should be able to make FindBetterChain/MergeConsecutiveStores
462 // smarter so that they can figure out what to do in 2 iterations without all
463 // N > 4 stores on the same chain.
464 GatherAllAliasesMaxDepth = 16;
465
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000466 // FIXME: Need to really handle these.
467 MaxStoresPerMemcpy = 4096;
468 MaxStoresPerMemmove = 4096;
469 MaxStoresPerMemset = 4096;
Matt Arsenault71e66762016-05-21 02:27:49 +0000470
471 setTargetDAGCombine(ISD::BITCAST);
Matt Arsenault71e66762016-05-21 02:27:49 +0000472 setTargetDAGCombine(ISD::SHL);
473 setTargetDAGCombine(ISD::SRA);
474 setTargetDAGCombine(ISD::SRL);
475 setTargetDAGCombine(ISD::MUL);
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000476 setTargetDAGCombine(ISD::MULHU);
477 setTargetDAGCombine(ISD::MULHS);
Matt Arsenault71e66762016-05-21 02:27:49 +0000478 setTargetDAGCombine(ISD::SELECT);
479 setTargetDAGCombine(ISD::SELECT_CC);
480 setTargetDAGCombine(ISD::STORE);
481 setTargetDAGCombine(ISD::FADD);
482 setTargetDAGCombine(ISD::FSUB);
Tom Stellard75aadc22012-12-11 21:25:42 +0000483}
484
Tom Stellard28d06de2013-08-05 22:22:07 +0000485//===----------------------------------------------------------------------===//
486// Target Information
487//===----------------------------------------------------------------------===//
488
Mehdi Amini44ede332015-07-09 02:09:04 +0000489MVT AMDGPUTargetLowering::getVectorIdxTy(const DataLayout &) const {
Tom Stellard28d06de2013-08-05 22:22:07 +0000490 return MVT::i32;
491}
492
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000493bool AMDGPUTargetLowering::isSelectSupported(SelectSupportKind SelType) const {
494 return true;
495}
496
Matt Arsenault14d46452014-06-15 20:23:38 +0000497// The backend supports 32 and 64 bit floating point immediates.
498// FIXME: Why are we reporting vectors of FP immediates as legal?
499bool AMDGPUTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
500 EVT ScalarVT = VT.getScalarType();
Matt Arsenault2a60de52014-06-15 21:22:52 +0000501 return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64);
Matt Arsenault14d46452014-06-15 20:23:38 +0000502}
503
504// We don't want to shrink f64 / f32 constants.
505bool AMDGPUTargetLowering::ShouldShrinkFPConstant(EVT VT) const {
506 EVT ScalarVT = VT.getScalarType();
507 return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
508}
509
Matt Arsenault810cb622014-12-12 00:00:24 +0000510bool AMDGPUTargetLowering::shouldReduceLoadWidth(SDNode *N,
511 ISD::LoadExtType,
512 EVT NewVT) const {
513
514 unsigned NewSize = NewVT.getStoreSizeInBits();
515
516 // If we are reducing to a 32-bit load, this is always better.
517 if (NewSize == 32)
518 return true;
519
520 EVT OldVT = N->getValueType(0);
521 unsigned OldSize = OldVT.getStoreSizeInBits();
522
523 // Don't produce extloads from sub 32-bit types. SI doesn't have scalar
524 // extloads, so doing one requires using a buffer_load. In cases where we
525 // still couldn't use a scalar load, using the wider load shouldn't really
526 // hurt anything.
527
528 // If the old size already had to be an extload, there's no harm in continuing
529 // to reduce the width.
530 return (OldSize < 32);
531}
532
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000533bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
534 EVT CastTy) const {
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000535
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000536 assert(LoadTy.getSizeInBits() == CastTy.getSizeInBits());
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000537
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000538 if (LoadTy.getScalarType() == MVT::i32)
539 return false;
540
541 unsigned LScalarSize = LoadTy.getScalarSizeInBits();
542 unsigned CastScalarSize = CastTy.getScalarSizeInBits();
543
544 return (LScalarSize < CastScalarSize) ||
545 (CastScalarSize >= 32);
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000546}
Tom Stellard28d06de2013-08-05 22:22:07 +0000547
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000548// SI+ has instructions for cttz / ctlz for 32-bit values. This is probably also
549// profitable with the expansion for 64-bit since it's generally good to
550// speculate things.
551// FIXME: These should really have the size as a parameter.
552bool AMDGPUTargetLowering::isCheapToSpeculateCttz() const {
553 return true;
554}
555
556bool AMDGPUTargetLowering::isCheapToSpeculateCtlz() const {
557 return true;
558}
559
Tom Stellard75aadc22012-12-11 21:25:42 +0000560//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000561// Target Properties
562//===---------------------------------------------------------------------===//
563
564bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
565 assert(VT.isFloatingPoint());
Matt Arsenaultc79dc702016-11-15 02:25:28 +0000566 return VT == MVT::f32 || VT == MVT::f64 || (Subtarget->has16BitInsts() &&
567 VT == MVT::f16);
Tom Stellardc54731a2013-07-23 23:55:03 +0000568}
569
570bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
Matt Arsenaultc79dc702016-11-15 02:25:28 +0000571 return isFAbsFree(VT);
Tom Stellardc54731a2013-07-23 23:55:03 +0000572}
573
Matt Arsenault65ad1602015-05-24 00:51:27 +0000574bool AMDGPUTargetLowering:: storeOfVectorConstantIsCheap(EVT MemVT,
575 unsigned NumElem,
576 unsigned AS) const {
577 return true;
578}
579
Matt Arsenault61dc2352015-10-12 23:59:50 +0000580bool AMDGPUTargetLowering::aggressivelyPreferBuildVectorSources(EVT VecVT) const {
581 // There are few operations which truly have vector input operands. Any vector
582 // operation is going to involve operations on each component, and a
583 // build_vector will be a copy per element, so it always makes sense to use a
584 // build_vector input in place of the extracted element to avoid a copy into a
585 // super register.
586 //
587 // We should probably only do this if all users are extracts only, but this
588 // should be the common case.
589 return true;
590}
591
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000592bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000593 // Truncate is just accessing a subregister.
Tom Stellard115a6152016-11-10 16:02:37 +0000594
595 unsigned SrcSize = Source.getSizeInBits();
596 unsigned DestSize = Dest.getSizeInBits();
597
598 return DestSize < SrcSize && DestSize % 32 == 0 ;
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000599}
600
601bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
602 // Truncate is just accessing a subregister.
Tom Stellard115a6152016-11-10 16:02:37 +0000603
604 unsigned SrcSize = Source->getScalarSizeInBits();
605 unsigned DestSize = Dest->getScalarSizeInBits();
606
607 if (DestSize== 16 && Subtarget->has16BitInsts())
608 return SrcSize >= 32;
609
610 return DestSize < SrcSize && DestSize % 32 == 0;
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000611}
612
Matt Arsenaultb517c812014-03-27 17:23:31 +0000613bool AMDGPUTargetLowering::isZExtFree(Type *Src, Type *Dest) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000614 unsigned SrcSize = Src->getScalarSizeInBits();
615 unsigned DestSize = Dest->getScalarSizeInBits();
Matt Arsenaultb517c812014-03-27 17:23:31 +0000616
Tom Stellard115a6152016-11-10 16:02:37 +0000617 if (SrcSize == 16 && Subtarget->has16BitInsts())
618 return DestSize >= 32;
619
Matt Arsenaultb517c812014-03-27 17:23:31 +0000620 return SrcSize == 32 && DestSize == 64;
621}
622
623bool AMDGPUTargetLowering::isZExtFree(EVT Src, EVT Dest) const {
624 // Any register load of a 64-bit value really requires 2 32-bit moves. For all
625 // practical purposes, the extra mov 0 to load a 64-bit is free. As used,
626 // this will enable reducing 64-bit operations the 32-bit, which is always
627 // good.
Tom Stellard115a6152016-11-10 16:02:37 +0000628
629 if (Src == MVT::i16)
630 return Dest == MVT::i32 ||Dest == MVT::i64 ;
631
Matt Arsenaultb517c812014-03-27 17:23:31 +0000632 return Src == MVT::i32 && Dest == MVT::i64;
633}
634
Aaron Ballman3c81e462014-06-26 13:45:47 +0000635bool AMDGPUTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
636 return isZExtFree(Val.getValueType(), VT2);
637}
638
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000639bool AMDGPUTargetLowering::isNarrowingProfitable(EVT SrcVT, EVT DestVT) const {
640 // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
641 // limited number of native 64-bit operations. Shrinking an operation to fit
642 // in a single 32-bit register should always be helpful. As currently used,
643 // this is much less general than the name suggests, and is only used in
644 // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
645 // not profitable, and may actually be harmful.
646 return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
647}
648
Tom Stellardc54731a2013-07-23 23:55:03 +0000649//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000650// TargetLowering Callbacks
651//===---------------------------------------------------------------------===//
652
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000653/// The SelectionDAGBuilder will automatically promote function arguments
654/// with illegal types. However, this does not work for the AMDGPU targets
655/// since the function arguments are stored in memory as these illegal types.
656/// In order to handle this properly we need to get the original types sizes
657/// from the LLVM IR Function and fixup the ISD:InputArg values before
658/// passing them to AnalyzeFormalArguments()
Christian Konig2c8f6d52013-03-07 09:03:52 +0000659
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000660/// When the SelectionDAGBuilder computes the Ins, it takes care of splitting
661/// input values across multiple registers. Each item in the Ins array
662/// represents a single value that will be stored in regsters. Ins[x].VT is
663/// the value type of the value that will be stored in the register, so
664/// whatever SDNode we lower the argument to needs to be this type.
665///
666/// In order to correctly lower the arguments we need to know the size of each
667/// argument. Since Ins[x].VT gives us the size of the register that will
668/// hold the value, we need to look at Ins[x].ArgVT to see the 'real' type
669/// for the orignal function argument so that we can deduce the correct memory
670/// type to use for Ins[x]. In most cases the correct memory type will be
671/// Ins[x].ArgVT. However, this will not always be the case. If, for example,
672/// we have a kernel argument of type v8i8, this argument will be split into
673/// 8 parts and each part will be represented by its own item in the Ins array.
674/// For each part the Ins[x].ArgVT will be the v8i8, which is the full type of
675/// the argument before it was split. From this, we deduce that the memory type
676/// for each individual part is i8. We pass the memory type as LocVT to the
677/// calling convention analysis function and the register type (Ins[x].VT) as
678/// the ValVT.
679void AMDGPUTargetLowering::analyzeFormalArgumentsCompute(CCState &State,
680 const SmallVectorImpl<ISD::InputArg> &Ins) const {
681 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
682 const ISD::InputArg &In = Ins[i];
683 EVT MemVT;
684
685 unsigned NumRegs = getNumRegisters(State.getContext(), In.ArgVT);
686
Tom Stellard7998db62016-09-16 22:20:24 +0000687 if (!Subtarget->isAmdHsaOS() &&
688 (In.ArgVT == MVT::i16 || In.ArgVT == MVT::i8 || In.ArgVT == MVT::f16)) {
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000689 // The ABI says the caller will extend these values to 32-bits.
690 MemVT = In.ArgVT.isInteger() ? MVT::i32 : MVT::f32;
691 } else if (NumRegs == 1) {
692 // This argument is not split, so the IR type is the memory type.
693 assert(!In.Flags.isSplit());
694 if (In.ArgVT.isExtended()) {
695 // We have an extended type, like i24, so we should just use the register type
696 MemVT = In.VT;
697 } else {
698 MemVT = In.ArgVT;
699 }
700 } else if (In.ArgVT.isVector() && In.VT.isVector() &&
701 In.ArgVT.getScalarType() == In.VT.getScalarType()) {
702 assert(In.ArgVT.getVectorNumElements() > In.VT.getVectorNumElements());
703 // We have a vector value which has been split into a vector with
704 // the same scalar type, but fewer elements. This should handle
705 // all the floating-point vector types.
706 MemVT = In.VT;
707 } else if (In.ArgVT.isVector() &&
708 In.ArgVT.getVectorNumElements() == NumRegs) {
709 // This arg has been split so that each element is stored in a separate
710 // register.
711 MemVT = In.ArgVT.getScalarType();
712 } else if (In.ArgVT.isExtended()) {
713 // We have an extended type, like i65.
714 MemVT = In.VT;
715 } else {
716 unsigned MemoryBits = In.ArgVT.getStoreSizeInBits() / NumRegs;
717 assert(In.ArgVT.getStoreSizeInBits() % NumRegs == 0);
718 if (In.VT.isInteger()) {
719 MemVT = EVT::getIntegerVT(State.getContext(), MemoryBits);
720 } else if (In.VT.isVector()) {
721 assert(!In.VT.getScalarType().isFloatingPoint());
722 unsigned NumElements = In.VT.getVectorNumElements();
723 assert(MemoryBits % NumElements == 0);
724 // This vector type has been split into another vector type with
725 // a different elements size.
726 EVT ScalarVT = EVT::getIntegerVT(State.getContext(),
727 MemoryBits / NumElements);
728 MemVT = EVT::getVectorVT(State.getContext(), ScalarVT, NumElements);
729 } else {
730 llvm_unreachable("cannot deduce memory type.");
731 }
732 }
733
734 // Convert one element vectors to scalar.
735 if (MemVT.isVector() && MemVT.getVectorNumElements() == 1)
736 MemVT = MemVT.getScalarType();
737
738 if (MemVT.isExtended()) {
739 // This should really only happen if we have vec3 arguments
740 assert(MemVT.isVector() && MemVT.getVectorNumElements() == 3);
741 MemVT = MemVT.getPow2VectorType(State.getContext());
742 }
743
744 assert(MemVT.isSimple());
745 allocateKernArg(i, In.VT, MemVT.getSimpleVT(), CCValAssign::Full, In.Flags,
746 State);
747 }
748}
749
750void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
751 const SmallVectorImpl<ISD::InputArg> &Ins) const {
Christian Konig2c8f6d52013-03-07 09:03:52 +0000752 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000753}
754
Marek Olsak8a0f3352016-01-13 17:23:04 +0000755void AMDGPUTargetLowering::AnalyzeReturn(CCState &State,
756 const SmallVectorImpl<ISD::OutputArg> &Outs) const {
757
758 State.AnalyzeReturn(Outs, RetCC_SI);
759}
760
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000761SDValue
762AMDGPUTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
763 bool isVarArg,
764 const SmallVectorImpl<ISD::OutputArg> &Outs,
765 const SmallVectorImpl<SDValue> &OutVals,
766 const SDLoc &DL, SelectionDAG &DAG) const {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000767 return DAG.getNode(AMDGPUISD::ENDPGM, DL, MVT::Other, Chain);
Tom Stellard75aadc22012-12-11 21:25:42 +0000768}
769
770//===---------------------------------------------------------------------===//
771// Target specific lowering
772//===---------------------------------------------------------------------===//
773
Matt Arsenault16353872014-04-22 16:42:00 +0000774SDValue AMDGPUTargetLowering::LowerCall(CallLoweringInfo &CLI,
775 SmallVectorImpl<SDValue> &InVals) const {
776 SDValue Callee = CLI.Callee;
777 SelectionDAG &DAG = CLI.DAG;
778
779 const Function &Fn = *DAG.getMachineFunction().getFunction();
780
781 StringRef FuncName("<unknown>");
782
Matt Arsenaultde1c34102014-04-25 22:22:01 +0000783 if (const ExternalSymbolSDNode *G = dyn_cast<ExternalSymbolSDNode>(Callee))
784 FuncName = G->getSymbol();
785 else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Matt Arsenault16353872014-04-22 16:42:00 +0000786 FuncName = G->getGlobal()->getName();
787
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000788 DiagnosticInfoUnsupported NoCalls(
789 Fn, "unsupported call to function " + FuncName, CLI.DL.getDebugLoc());
Matt Arsenault16353872014-04-22 16:42:00 +0000790 DAG.getContext()->diagnose(NoCalls);
Matt Arsenault9430b912016-05-18 16:10:11 +0000791
Matt Arsenault0b386362016-12-15 20:50:12 +0000792 if (!CLI.IsTailCall) {
793 for (unsigned I = 0, E = CLI.Ins.size(); I != E; ++I)
794 InVals.push_back(DAG.getUNDEF(CLI.Ins[I].VT));
795 }
Matt Arsenault9430b912016-05-18 16:10:11 +0000796
797 return DAG.getEntryNode();
Matt Arsenault16353872014-04-22 16:42:00 +0000798}
799
Matt Arsenault19c54882015-08-26 18:37:13 +0000800SDValue AMDGPUTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
801 SelectionDAG &DAG) const {
802 const Function &Fn = *DAG.getMachineFunction().getFunction();
803
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000804 DiagnosticInfoUnsupported NoDynamicAlloca(Fn, "unsupported dynamic alloca",
805 SDLoc(Op).getDebugLoc());
Matt Arsenault19c54882015-08-26 18:37:13 +0000806 DAG.getContext()->diagnose(NoDynamicAlloca);
Diana Picuse440f992016-06-23 09:19:16 +0000807 auto Ops = {DAG.getConstant(0, SDLoc(), Op.getValueType()), Op.getOperand(0)};
808 return DAG.getMergeValues(Ops, SDLoc());
Matt Arsenault19c54882015-08-26 18:37:13 +0000809}
810
Matt Arsenault14d46452014-06-15 20:23:38 +0000811SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op,
812 SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000813 switch (Op.getOpcode()) {
814 default:
Matt Arsenaultdfaf4262016-04-25 19:27:09 +0000815 Op->dump(&DAG);
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000816 llvm_unreachable("Custom lowering code for this"
817 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000818 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000819 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Tom Stellardd86003e2013-08-14 23:25:00 +0000820 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
821 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000822 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
823 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Jan Vesely109efdf2014-06-22 21:43:00 +0000824 case ISD::SDIVREM: return LowerSDIVREM(Op, DAG);
Matt Arsenault16e31332014-09-10 21:44:27 +0000825 case ISD::FREM: return LowerFREM(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000826 case ISD::FCEIL: return LowerFCEIL(Op, DAG);
827 case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000828 case ISD::FRINT: return LowerFRINT(Op, DAG);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000829 case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
Matt Arsenaultb0055482015-01-21 18:18:25 +0000830 case ISD::FROUND: return LowerFROUND(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000831 case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000832 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000833 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Tom Stellard94c21bc2016-11-01 16:31:48 +0000834 case ISD::FP_TO_FP16: return LowerFP_TO_FP16(Op, DAG);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000835 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
836 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Matt Arsenaultf058d672016-01-11 16:50:29 +0000837 case ISD::CTLZ:
838 case ISD::CTLZ_ZERO_UNDEF:
839 return LowerCTLZ(Op, DAG);
Matt Arsenault19c54882015-08-26 18:37:13 +0000840 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000841 }
842 return Op;
843}
844
Matt Arsenaultd125d742014-03-27 17:23:24 +0000845void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
846 SmallVectorImpl<SDValue> &Results,
847 SelectionDAG &DAG) const {
848 switch (N->getOpcode()) {
849 case ISD::SIGN_EXTEND_INREG:
850 // Different parts of legalization seem to interpret which type of
851 // sign_extend_inreg is the one to check for custom lowering. The extended
852 // from type is what really matters, but some places check for custom
853 // lowering of the result type. This results in trying to use
854 // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
855 // nothing here and let the illegal result integer be handled normally.
856 return;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000857 default:
858 return;
859 }
860}
861
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000862static bool hasDefinedInitializer(const GlobalValue *GV) {
863 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
864 if (!GVar || !GVar->hasInitializer())
865 return false;
866
Matt Arsenault8226fc42016-03-02 23:00:21 +0000867 return !isa<UndefValue>(GVar->getInitializer());
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000868}
869
Tom Stellardc026e8b2013-06-28 15:47:08 +0000870SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
871 SDValue Op,
872 SelectionDAG &DAG) const {
873
Mehdi Amini44ede332015-07-09 02:09:04 +0000874 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000875 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000876 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000877
Tom Stellard04c0e982014-01-22 19:24:21 +0000878 switch (G->getAddressSpace()) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000879 case AMDGPUAS::LOCAL_ADDRESS: {
880 // XXX: What does the value of G->getOffset() mean?
881 assert(G->getOffset() == 0 &&
882 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000883
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000884 // TODO: We could emit code to handle the initialization somewhere.
885 if (hasDefinedInitializer(GV))
886 break;
887
Matt Arsenault52ef4012016-07-26 16:45:58 +0000888 unsigned Offset = MFI->allocateLDSGlobal(DL, *GV);
889 return DAG.getConstant(Offset, SDLoc(Op), Op.getValueType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000890 }
Tom Stellard04c0e982014-01-22 19:24:21 +0000891 }
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000892
893 const Function &Fn = *DAG.getMachineFunction().getFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000894 DiagnosticInfoUnsupported BadInit(
895 Fn, "unsupported initializer for address space", SDLoc(Op).getDebugLoc());
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000896 DAG.getContext()->diagnose(BadInit);
897 return SDValue();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000898}
899
Tom Stellardd86003e2013-08-14 23:25:00 +0000900SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
901 SelectionDAG &DAG) const {
902 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000903
Tom Stellardff5cf0e2015-04-23 22:59:24 +0000904 for (const SDUse &U : Op->ops())
905 DAG.ExtractVectorElements(U.get(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000906
Ahmed Bougacha128f8732016-04-26 21:15:30 +0000907 return DAG.getBuildVector(Op.getValueType(), SDLoc(Op), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000908}
909
910SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
911 SelectionDAG &DAG) const {
912
913 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000914 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000915 EVT VT = Op.getValueType();
916 DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
917 VT.getVectorNumElements());
Tom Stellardd86003e2013-08-14 23:25:00 +0000918
Ahmed Bougacha128f8732016-04-26 21:15:30 +0000919 return DAG.getBuildVector(Op.getValueType(), SDLoc(Op), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000920}
921
Tom Stellard75aadc22012-12-11 21:25:42 +0000922SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
923 SelectionDAG &DAG) const {
924 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000925 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000926 EVT VT = Op.getValueType();
927
928 switch (IntrinsicID) {
929 default: return Op;
Matt Arsenaultf0711022016-07-13 19:42:06 +0000930 case AMDGPUIntrinsic::AMDGPU_clamp: // Legacy name.
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000931 return DAG.getNode(AMDGPUISD::CLAMP, DL, VT,
932 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
933
Matt Arsenault4c537172014-03-31 18:21:18 +0000934 case AMDGPUIntrinsic::AMDGPU_bfe_i32:
935 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
936 Op.getOperand(1),
937 Op.getOperand(2),
938 Op.getOperand(3));
939
940 case AMDGPUIntrinsic::AMDGPU_bfe_u32:
941 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
942 Op.getOperand(1),
943 Op.getOperand(2),
944 Op.getOperand(3));
Tom Stellard75aadc22012-12-11 21:25:42 +0000945 }
946}
947
Tom Stellard75aadc22012-12-11 21:25:42 +0000948/// \brief Generate Min/Max node
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000949SDValue AMDGPUTargetLowering::CombineFMinMaxLegacy(const SDLoc &DL, EVT VT,
950 SDValue LHS, SDValue RHS,
951 SDValue True, SDValue False,
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000952 SDValue CC,
953 DAGCombinerInfo &DCI) const {
954 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
955 return SDValue();
956
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000957 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
958 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +0000959
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000960 SelectionDAG &DAG = DCI.DAG;
Tom Stellard75aadc22012-12-11 21:25:42 +0000961 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
962 switch (CCOpcode) {
963 case ISD::SETOEQ:
964 case ISD::SETONE:
965 case ISD::SETUNE:
966 case ISD::SETNE:
967 case ISD::SETUEQ:
968 case ISD::SETEQ:
969 case ISD::SETFALSE:
970 case ISD::SETFALSE2:
971 case ISD::SETTRUE:
972 case ISD::SETTRUE2:
973 case ISD::SETUO:
974 case ISD::SETO:
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000975 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000976 case ISD::SETULE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000977 case ISD::SETULT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000978 if (LHS == True)
979 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
980 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
981 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000982 case ISD::SETOLE:
983 case ISD::SETOLT:
984 case ISD::SETLE:
985 case ISD::SETLT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000986 // Ordered. Assume ordered for undefined.
987
988 // Only do this after legalization to avoid interfering with other combines
989 // which might occur.
990 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
991 !DCI.isCalledByLegalizer())
992 return SDValue();
Marek Olsakbe047802014-12-07 12:19:03 +0000993
Matt Arsenault36094d72014-11-15 05:02:57 +0000994 // We need to permute the operands to get the correct NaN behavior. The
995 // selected operand is the second one based on the failing compare with NaN,
996 // so permute it based on the compare type the hardware uses.
997 if (LHS == True)
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000998 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
999 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
Tom Stellard75aadc22012-12-11 21:25:42 +00001000 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001001 case ISD::SETUGE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001002 case ISD::SETUGT: {
Matt Arsenault36094d72014-11-15 05:02:57 +00001003 if (LHS == True)
1004 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
1005 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
Tom Stellard75aadc22012-12-11 21:25:42 +00001006 }
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001007 case ISD::SETGT:
1008 case ISD::SETGE:
1009 case ISD::SETOGE:
1010 case ISD::SETOGT: {
1011 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
1012 !DCI.isCalledByLegalizer())
1013 return SDValue();
1014
1015 if (LHS == True)
1016 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1017 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1018 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001019 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +00001020 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +00001021 }
Tom Stellardafa8b532014-05-09 16:42:16 +00001022 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001023}
1024
Matt Arsenault6e3a4512016-01-18 22:01:13 +00001025std::pair<SDValue, SDValue>
1026AMDGPUTargetLowering::split64BitValue(SDValue Op, SelectionDAG &DAG) const {
1027 SDLoc SL(Op);
1028
1029 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1030
1031 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1032 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1033
1034 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1035 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1036
1037 return std::make_pair(Lo, Hi);
1038}
1039
Matt Arsenault33e3ece2016-01-18 22:09:04 +00001040SDValue AMDGPUTargetLowering::getLoHalf64(SDValue Op, SelectionDAG &DAG) const {
1041 SDLoc SL(Op);
1042
1043 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1044 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1045 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1046}
1047
1048SDValue AMDGPUTargetLowering::getHiHalf64(SDValue Op, SelectionDAG &DAG) const {
1049 SDLoc SL(Op);
1050
1051 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1052 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1053 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1054}
1055
Matt Arsenault83e60582014-07-24 17:10:35 +00001056SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue Op,
1057 SelectionDAG &DAG) const {
Matt Arsenault9c499c32016-04-14 23:31:26 +00001058 LoadSDNode *Load = cast<LoadSDNode>(Op);
Matt Arsenault83e60582014-07-24 17:10:35 +00001059 EVT VT = Op.getValueType();
1060
Matt Arsenault9c499c32016-04-14 23:31:26 +00001061
Matt Arsenault83e60582014-07-24 17:10:35 +00001062 // If this is a 2 element vector, we really want to scalarize and not create
1063 // weird 1 element vectors.
1064 if (VT.getVectorNumElements() == 2)
Matt Arsenault9c499c32016-04-14 23:31:26 +00001065 return scalarizeVectorLoad(Load, DAG);
Matt Arsenault83e60582014-07-24 17:10:35 +00001066
Matt Arsenault83e60582014-07-24 17:10:35 +00001067 SDValue BasePtr = Load->getBasePtr();
1068 EVT PtrVT = BasePtr.getValueType();
1069 EVT MemVT = Load->getMemoryVT();
1070 SDLoc SL(Op);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001071
1072 const MachinePointerInfo &SrcValue = Load->getMemOperand()->getPointerInfo();
Matt Arsenault83e60582014-07-24 17:10:35 +00001073
1074 EVT LoVT, HiVT;
1075 EVT LoMemVT, HiMemVT;
1076 SDValue Lo, Hi;
1077
1078 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1079 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1080 std::tie(Lo, Hi) = DAG.SplitVector(Op, SL, LoVT, HiVT);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001081
1082 unsigned Size = LoMemVT.getStoreSize();
1083 unsigned BaseAlign = Load->getAlignment();
1084 unsigned HiAlign = MinAlign(BaseAlign, Size);
1085
Justin Lebar9c375812016-07-15 18:27:10 +00001086 SDValue LoLoad = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
1087 Load->getChain(), BasePtr, SrcValue, LoMemVT,
1088 BaseAlign, Load->getMemOperand()->getFlags());
Matt Arsenault83e60582014-07-24 17:10:35 +00001089 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Matt Arsenault52a52a52015-12-14 16:59:40 +00001090 DAG.getConstant(Size, SL, PtrVT));
Justin Lebar9c375812016-07-15 18:27:10 +00001091 SDValue HiLoad =
1092 DAG.getExtLoad(Load->getExtensionType(), SL, HiVT, Load->getChain(),
1093 HiPtr, SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1094 HiMemVT, HiAlign, Load->getMemOperand()->getFlags());
Matt Arsenault83e60582014-07-24 17:10:35 +00001095
1096 SDValue Ops[] = {
1097 DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad),
1098 DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
1099 LoLoad.getValue(1), HiLoad.getValue(1))
1100 };
1101
1102 return DAG.getMergeValues(Ops, SL);
1103}
1104
Matt Arsenault83e60582014-07-24 17:10:35 +00001105SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
1106 SelectionDAG &DAG) const {
1107 StoreSDNode *Store = cast<StoreSDNode>(Op);
1108 SDValue Val = Store->getValue();
1109 EVT VT = Val.getValueType();
1110
1111 // If this is a 2 element vector, we really want to scalarize and not create
1112 // weird 1 element vectors.
1113 if (VT.getVectorNumElements() == 2)
Matt Arsenault9c499c32016-04-14 23:31:26 +00001114 return scalarizeVectorStore(Store, DAG);
Matt Arsenault83e60582014-07-24 17:10:35 +00001115
1116 EVT MemVT = Store->getMemoryVT();
1117 SDValue Chain = Store->getChain();
1118 SDValue BasePtr = Store->getBasePtr();
1119 SDLoc SL(Op);
1120
1121 EVT LoVT, HiVT;
1122 EVT LoMemVT, HiMemVT;
1123 SDValue Lo, Hi;
1124
1125 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1126 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1127 std::tie(Lo, Hi) = DAG.SplitVector(Val, SL, LoVT, HiVT);
1128
1129 EVT PtrVT = BasePtr.getValueType();
1130 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001131 DAG.getConstant(LoMemVT.getStoreSize(), SL,
1132 PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001133
Matt Arsenault52a52a52015-12-14 16:59:40 +00001134 const MachinePointerInfo &SrcValue = Store->getMemOperand()->getPointerInfo();
1135 unsigned BaseAlign = Store->getAlignment();
1136 unsigned Size = LoMemVT.getStoreSize();
1137 unsigned HiAlign = MinAlign(BaseAlign, Size);
1138
Justin Lebar9c375812016-07-15 18:27:10 +00001139 SDValue LoStore =
1140 DAG.getTruncStore(Chain, SL, Lo, BasePtr, SrcValue, LoMemVT, BaseAlign,
1141 Store->getMemOperand()->getFlags());
1142 SDValue HiStore =
1143 DAG.getTruncStore(Chain, SL, Hi, HiPtr, SrcValue.getWithOffset(Size),
1144 HiMemVT, HiAlign, Store->getMemOperand()->getFlags());
Matt Arsenault83e60582014-07-24 17:10:35 +00001145
1146 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
1147}
1148
Matt Arsenault0daeb632014-07-24 06:59:20 +00001149// This is a shortcut for integer division because we have fast i32<->f32
1150// conversions, and fast f32 reciprocal instructions. The fractional part of a
Matt Arsenault81a70952016-05-21 01:53:33 +00001151// float is enough to accurately represent up to a 24-bit signed integer.
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001152SDValue AMDGPUTargetLowering::LowerDIVREM24(SDValue Op, SelectionDAG &DAG,
1153 bool Sign) const {
Matt Arsenault1578aa72014-06-15 20:08:02 +00001154 SDLoc DL(Op);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001155 EVT VT = Op.getValueType();
Matt Arsenault1578aa72014-06-15 20:08:02 +00001156 SDValue LHS = Op.getOperand(0);
1157 SDValue RHS = Op.getOperand(1);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001158 MVT IntVT = MVT::i32;
1159 MVT FltVT = MVT::f32;
1160
Matt Arsenault81a70952016-05-21 01:53:33 +00001161 unsigned LHSSignBits = DAG.ComputeNumSignBits(LHS);
1162 if (LHSSignBits < 9)
1163 return SDValue();
1164
1165 unsigned RHSSignBits = DAG.ComputeNumSignBits(RHS);
1166 if (RHSSignBits < 9)
1167 return SDValue();
Jan Veselye5ca27d2014-08-12 17:31:20 +00001168
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001169 unsigned BitSize = VT.getSizeInBits();
Matt Arsenault81a70952016-05-21 01:53:33 +00001170 unsigned SignBits = std::min(LHSSignBits, RHSSignBits);
1171 unsigned DivBits = BitSize - SignBits;
1172 if (Sign)
1173 ++DivBits;
1174
1175 ISD::NodeType ToFp = Sign ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
1176 ISD::NodeType ToInt = Sign ? ISD::FP_TO_SINT : ISD::FP_TO_UINT;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001177
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001178 SDValue jq = DAG.getConstant(1, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001179
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001180 if (Sign) {
Jan Veselye5ca27d2014-08-12 17:31:20 +00001181 // char|short jq = ia ^ ib;
1182 jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001183
Jan Veselye5ca27d2014-08-12 17:31:20 +00001184 // jq = jq >> (bitsize - 2)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001185 jq = DAG.getNode(ISD::SRA, DL, VT, jq,
1186 DAG.getConstant(BitSize - 2, DL, VT));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001187
Jan Veselye5ca27d2014-08-12 17:31:20 +00001188 // jq = jq | 0x1
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001189 jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, DL, VT));
Jan Veselye5ca27d2014-08-12 17:31:20 +00001190 }
Matt Arsenault1578aa72014-06-15 20:08:02 +00001191
1192 // int ia = (int)LHS;
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001193 SDValue ia = LHS;
Matt Arsenault1578aa72014-06-15 20:08:02 +00001194
1195 // int ib, (int)RHS;
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001196 SDValue ib = RHS;
Matt Arsenault1578aa72014-06-15 20:08:02 +00001197
1198 // float fa = (float)ia;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001199 SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001200
1201 // float fb = (float)ib;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001202 SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001203
Matt Arsenault0daeb632014-07-24 06:59:20 +00001204 SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
1205 fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001206
1207 // fq = trunc(fq);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001208 fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001209
1210 // float fqneg = -fq;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001211 SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001212
1213 // float fr = mad(fqneg, fb, fa);
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001214 SDValue fr = DAG.getNode(ISD::FMAD, DL, FltVT, fqneg, fb, fa);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001215
1216 // int iq = (int)fq;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001217 SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001218
1219 // fr = fabs(fr);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001220 fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001221
1222 // fb = fabs(fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001223 fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
1224
Mehdi Amini44ede332015-07-09 02:09:04 +00001225 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001226
1227 // int cv = fr >= fb;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001228 SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
1229
Matt Arsenault1578aa72014-06-15 20:08:02 +00001230 // jq = (cv ? jq : 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001231 jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, DL, VT));
Matt Arsenault0daeb632014-07-24 06:59:20 +00001232
Jan Veselye5ca27d2014-08-12 17:31:20 +00001233 // dst = iq + jq;
Jan Vesely4a33bc62014-08-12 17:31:17 +00001234 SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
1235
Jan Veselye5ca27d2014-08-12 17:31:20 +00001236 // Rem needs compensation, it's easier to recompute it
Jan Vesely4a33bc62014-08-12 17:31:17 +00001237 SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
1238 Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
1239
Matt Arsenault81a70952016-05-21 01:53:33 +00001240 // Truncate to number of bits this divide really is.
1241 if (Sign) {
1242 SDValue InRegSize
1243 = DAG.getValueType(EVT::getIntegerVT(*DAG.getContext(), DivBits));
1244 Div = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Div, InRegSize);
1245 Rem = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Rem, InRegSize);
1246 } else {
1247 SDValue TruncMask = DAG.getConstant((UINT64_C(1) << DivBits) - 1, DL, VT);
1248 Div = DAG.getNode(ISD::AND, DL, VT, Div, TruncMask);
1249 Rem = DAG.getNode(ISD::AND, DL, VT, Rem, TruncMask);
1250 }
1251
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001252 return DAG.getMergeValues({ Div, Rem }, DL);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001253}
1254
Tom Stellardbf69d762014-11-15 01:07:53 +00001255void AMDGPUTargetLowering::LowerUDIVREM64(SDValue Op,
1256 SelectionDAG &DAG,
1257 SmallVectorImpl<SDValue> &Results) const {
1258 assert(Op.getValueType() == MVT::i64);
1259
1260 SDLoc DL(Op);
1261 EVT VT = Op.getValueType();
1262 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1263
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001264 SDValue one = DAG.getConstant(1, DL, HalfVT);
1265 SDValue zero = DAG.getConstant(0, DL, HalfVT);
Tom Stellardbf69d762014-11-15 01:07:53 +00001266
1267 //HiLo split
1268 SDValue LHS = Op.getOperand(0);
1269 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, zero);
1270 SDValue LHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, one);
1271
1272 SDValue RHS = Op.getOperand(1);
1273 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, zero);
1274 SDValue RHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, one);
1275
Jan Vesely5f715d32015-01-22 23:42:43 +00001276 if (VT == MVT::i64 &&
1277 DAG.MaskedValueIsZero(RHS, APInt::getHighBitsSet(64, 32)) &&
1278 DAG.MaskedValueIsZero(LHS, APInt::getHighBitsSet(64, 32))) {
1279
1280 SDValue Res = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1281 LHS_Lo, RHS_Lo);
1282
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001283 SDValue DIV = DAG.getBuildVector(MVT::v2i32, DL, {Res.getValue(0), zero});
1284 SDValue REM = DAG.getBuildVector(MVT::v2i32, DL, {Res.getValue(1), zero});
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001285
1286 Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV));
1287 Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM));
Jan Vesely5f715d32015-01-22 23:42:43 +00001288 return;
1289 }
1290
Tom Stellardbf69d762014-11-15 01:07:53 +00001291 // Get Speculative values
1292 SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
1293 SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
1294
Tom Stellardbf69d762014-11-15 01:07:53 +00001295 SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, zero, REM_Part, LHS_Hi, ISD::SETEQ);
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001296 SDValue REM = DAG.getBuildVector(MVT::v2i32, DL, {REM_Lo, zero});
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001297 REM = DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM);
Tom Stellardbf69d762014-11-15 01:07:53 +00001298
1299 SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, zero, DIV_Part, zero, ISD::SETEQ);
1300 SDValue DIV_Lo = zero;
1301
1302 const unsigned halfBitWidth = HalfVT.getSizeInBits();
1303
1304 for (unsigned i = 0; i < halfBitWidth; ++i) {
Jan Veselyf7987ca2015-01-22 23:42:39 +00001305 const unsigned bitPos = halfBitWidth - i - 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001306 SDValue POS = DAG.getConstant(bitPos, DL, HalfVT);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001307 // Get value of high bit
Jan Vesely811ef522015-04-12 23:45:01 +00001308 SDValue HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
1309 HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, one);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001310 HBit = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001311
Jan Veselyf7987ca2015-01-22 23:42:39 +00001312 // Shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001313 REM = DAG.getNode(ISD::SHL, DL, VT, REM, DAG.getConstant(1, DL, VT));
Jan Veselyf7987ca2015-01-22 23:42:39 +00001314 // Add LHS high bit
1315 REM = DAG.getNode(ISD::OR, DL, VT, REM, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001316
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +00001317 SDValue BIT = DAG.getConstant(1ULL << bitPos, DL, HalfVT);
Tom Stellard83171b32014-11-15 01:07:57 +00001318 SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, zero, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001319
1320 DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
1321
1322 // Update REM
Tom Stellardbf69d762014-11-15 01:07:53 +00001323 SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
Tom Stellard83171b32014-11-15 01:07:57 +00001324 REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001325 }
1326
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001327 SDValue DIV = DAG.getBuildVector(MVT::v2i32, DL, {DIV_Lo, DIV_Hi});
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001328 DIV = DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV);
Tom Stellardbf69d762014-11-15 01:07:53 +00001329 Results.push_back(DIV);
1330 Results.push_back(REM);
1331}
1332
Tom Stellard75aadc22012-12-11 21:25:42 +00001333SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001334 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001335 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001336 EVT VT = Op.getValueType();
1337
Tom Stellardbf69d762014-11-15 01:07:53 +00001338 if (VT == MVT::i64) {
1339 SmallVector<SDValue, 2> Results;
1340 LowerUDIVREM64(Op, DAG, Results);
1341 return DAG.getMergeValues(Results, DL);
1342 }
1343
Matt Arsenault81a70952016-05-21 01:53:33 +00001344 if (VT == MVT::i32) {
1345 if (SDValue Res = LowerDIVREM24(Op, DAG, false))
1346 return Res;
1347 }
1348
Tom Stellard75aadc22012-12-11 21:25:42 +00001349 SDValue Num = Op.getOperand(0);
1350 SDValue Den = Op.getOperand(1);
1351
Tom Stellard75aadc22012-12-11 21:25:42 +00001352 // RCP = URECIP(Den) = 2^32 / Den + e
1353 // e is rounding error.
1354 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
1355
Tom Stellard4349b192014-09-22 15:35:30 +00001356 // RCP_LO = mul(RCP, Den) */
1357 SDValue RCP_LO = DAG.getNode(ISD::MUL, DL, VT, RCP, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001358
1359 // RCP_HI = mulhu (RCP, Den) */
1360 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
1361
1362 // NEG_RCP_LO = -RCP_LO
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001363 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001364 RCP_LO);
1365
1366 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001367 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001368 NEG_RCP_LO, RCP_LO,
1369 ISD::SETEQ);
1370 // Calculate the rounding error from the URECIP instruction
1371 // E = mulhu(ABS_RCP_LO, RCP)
1372 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
1373
1374 // RCP_A_E = RCP + E
1375 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
1376
1377 // RCP_S_E = RCP - E
1378 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
1379
1380 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001381 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001382 RCP_A_E, RCP_S_E,
1383 ISD::SETEQ);
1384 // Quotient = mulhu(Tmp0, Num)
1385 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
1386
1387 // Num_S_Remainder = Quotient * Den
Tom Stellard4349b192014-09-22 15:35:30 +00001388 SDValue Num_S_Remainder = DAG.getNode(ISD::MUL, DL, VT, Quotient, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001389
1390 // Remainder = Num - Num_S_Remainder
1391 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
1392
1393 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
1394 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001395 DAG.getConstant(-1, DL, VT),
1396 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001397 ISD::SETUGE);
1398 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
1399 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
1400 Num_S_Remainder,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001401 DAG.getConstant(-1, DL, VT),
1402 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001403 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +00001404 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
1405 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
1406 Remainder_GE_Zero);
1407
1408 // Calculate Division result:
1409
1410 // Quotient_A_One = Quotient + 1
1411 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001412 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001413
1414 // Quotient_S_One = Quotient - 1
1415 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001416 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001417
1418 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001419 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001420 Quotient, Quotient_A_One, ISD::SETEQ);
1421
1422 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001423 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001424 Quotient_S_One, Div, ISD::SETEQ);
1425
1426 // Calculate Rem result:
1427
1428 // Remainder_S_Den = Remainder - Den
1429 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
1430
1431 // Remainder_A_Den = Remainder + Den
1432 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
1433
1434 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001435 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001436 Remainder, Remainder_S_Den, ISD::SETEQ);
1437
1438 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001439 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001440 Remainder_A_Den, Rem, ISD::SETEQ);
Matt Arsenault7939acd2014-04-07 16:44:24 +00001441 SDValue Ops[2] = {
1442 Div,
1443 Rem
1444 };
Craig Topper64941d92014-04-27 19:20:57 +00001445 return DAG.getMergeValues(Ops, DL);
Tom Stellard75aadc22012-12-11 21:25:42 +00001446}
1447
Jan Vesely109efdf2014-06-22 21:43:00 +00001448SDValue AMDGPUTargetLowering::LowerSDIVREM(SDValue Op,
1449 SelectionDAG &DAG) const {
1450 SDLoc DL(Op);
1451 EVT VT = Op.getValueType();
1452
Jan Vesely109efdf2014-06-22 21:43:00 +00001453 SDValue LHS = Op.getOperand(0);
1454 SDValue RHS = Op.getOperand(1);
1455
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001456 SDValue Zero = DAG.getConstant(0, DL, VT);
1457 SDValue NegOne = DAG.getConstant(-1, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001458
Matt Arsenault81a70952016-05-21 01:53:33 +00001459 if (VT == MVT::i32) {
1460 if (SDValue Res = LowerDIVREM24(Op, DAG, true))
1461 return Res;
Jan Vesely5f715d32015-01-22 23:42:43 +00001462 }
Matt Arsenault81a70952016-05-21 01:53:33 +00001463
Jan Vesely5f715d32015-01-22 23:42:43 +00001464 if (VT == MVT::i64 &&
1465 DAG.ComputeNumSignBits(LHS) > 32 &&
1466 DAG.ComputeNumSignBits(RHS) > 32) {
1467 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1468
1469 //HiLo split
1470 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, Zero);
1471 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, Zero);
1472 SDValue DIVREM = DAG.getNode(ISD::SDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1473 LHS_Lo, RHS_Lo);
1474 SDValue Res[2] = {
1475 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(0)),
1476 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(1))
1477 };
1478 return DAG.getMergeValues(Res, DL);
1479 }
1480
Jan Vesely109efdf2014-06-22 21:43:00 +00001481 SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
1482 SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
1483 SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
1484 SDValue RSign = LHSign; // Remainder sign is the same as LHS
1485
1486 LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
1487 RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
1488
1489 LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
1490 RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
1491
1492 SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
1493 SDValue Rem = Div.getValue(1);
1494
1495 Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
1496 Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
1497
1498 Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
1499 Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
1500
1501 SDValue Res[2] = {
1502 Div,
1503 Rem
1504 };
1505 return DAG.getMergeValues(Res, DL);
1506}
1507
Matt Arsenault16e31332014-09-10 21:44:27 +00001508// (frem x, y) -> (fsub x, (fmul (ftrunc (fdiv x, y)), y))
1509SDValue AMDGPUTargetLowering::LowerFREM(SDValue Op, SelectionDAG &DAG) const {
1510 SDLoc SL(Op);
1511 EVT VT = Op.getValueType();
1512 SDValue X = Op.getOperand(0);
1513 SDValue Y = Op.getOperand(1);
1514
Sanjay Patela2607012015-09-16 16:31:21 +00001515 // TODO: Should this propagate fast-math-flags?
1516
Matt Arsenault16e31332014-09-10 21:44:27 +00001517 SDValue Div = DAG.getNode(ISD::FDIV, SL, VT, X, Y);
1518 SDValue Floor = DAG.getNode(ISD::FTRUNC, SL, VT, Div);
1519 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, Floor, Y);
1520
1521 return DAG.getNode(ISD::FSUB, SL, VT, X, Mul);
1522}
1523
Matt Arsenault46010932014-06-18 17:05:30 +00001524SDValue AMDGPUTargetLowering::LowerFCEIL(SDValue Op, SelectionDAG &DAG) const {
1525 SDLoc SL(Op);
1526 SDValue Src = Op.getOperand(0);
1527
1528 // result = trunc(src)
1529 // if (src > 0.0 && src != result)
1530 // result += 1.0
1531
1532 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1533
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001534 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1535 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001536
Mehdi Amini44ede332015-07-09 02:09:04 +00001537 EVT SetCCVT =
1538 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001539
1540 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
1541 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1542 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1543
1544 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001545 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001546 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1547}
1548
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001549static SDValue extractF64Exponent(SDValue Hi, const SDLoc &SL,
1550 SelectionDAG &DAG) {
Matt Arsenaultb0055482015-01-21 18:18:25 +00001551 const unsigned FractBits = 52;
1552 const unsigned ExpBits = 11;
1553
1554 SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
1555 Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001556 DAG.getConstant(FractBits - 32, SL, MVT::i32),
1557 DAG.getConstant(ExpBits, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001558 SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001559 DAG.getConstant(1023, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001560
1561 return Exp;
1562}
1563
Matt Arsenault46010932014-06-18 17:05:30 +00001564SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
1565 SDLoc SL(Op);
1566 SDValue Src = Op.getOperand(0);
1567
1568 assert(Op.getValueType() == MVT::f64);
1569
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001570 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1571 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001572
1573 SDValue VecSrc = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1574
1575 // Extract the upper half, since this is where we will find the sign and
1576 // exponent.
1577 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, VecSrc, One);
1578
Matt Arsenaultb0055482015-01-21 18:18:25 +00001579 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +00001580
Matt Arsenaultb0055482015-01-21 18:18:25 +00001581 const unsigned FractBits = 52;
Matt Arsenault46010932014-06-18 17:05:30 +00001582
1583 // Extract the sign bit.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001584 const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001585 SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
1586
1587 // Extend back to to 64-bits.
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001588 SDValue SignBit64 = DAG.getBuildVector(MVT::v2i32, SL, {Zero, SignBit});
Matt Arsenault46010932014-06-18 17:05:30 +00001589 SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
1590
1591 SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001592 const SDValue FractMask
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001593 = DAG.getConstant((UINT64_C(1) << FractBits) - 1, SL, MVT::i64);
Matt Arsenault46010932014-06-18 17:05:30 +00001594
1595 SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
1596 SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
1597 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
1598
Mehdi Amini44ede332015-07-09 02:09:04 +00001599 EVT SetCCVT =
1600 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001601
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001602 const SDValue FiftyOne = DAG.getConstant(FractBits - 1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001603
1604 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1605 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1606
1607 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
1608 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
1609
1610 return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
1611}
1612
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001613SDValue AMDGPUTargetLowering::LowerFRINT(SDValue Op, SelectionDAG &DAG) const {
1614 SDLoc SL(Op);
1615 SDValue Src = Op.getOperand(0);
1616
1617 assert(Op.getValueType() == MVT::f64);
1618
Stephan Bergmann17c7f702016-12-14 11:57:17 +00001619 APFloat C1Val(APFloat::IEEEdouble(), "0x1.0p+52");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001620 SDValue C1 = DAG.getConstantFP(C1Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001621 SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
1622
Sanjay Patela2607012015-09-16 16:31:21 +00001623 // TODO: Should this propagate fast-math-flags?
1624
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001625 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
1626 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
1627
1628 SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001629
Stephan Bergmann17c7f702016-12-14 11:57:17 +00001630 APFloat C2Val(APFloat::IEEEdouble(), "0x1.fffffffffffffp+51");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001631 SDValue C2 = DAG.getConstantFP(C2Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001632
Mehdi Amini44ede332015-07-09 02:09:04 +00001633 EVT SetCCVT =
1634 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001635 SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
1636
1637 return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
1638}
1639
Matt Arsenault692bd5e2014-06-18 22:03:45 +00001640SDValue AMDGPUTargetLowering::LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const {
1641 // FNEARBYINT and FRINT are the same, except in their handling of FP
1642 // exceptions. Those aren't really meaningful for us, and OpenCL only has
1643 // rint, so just treat them as equivalent.
1644 return DAG.getNode(ISD::FRINT, SDLoc(Op), Op.getValueType(), Op.getOperand(0));
1645}
1646
Matt Arsenaultb0055482015-01-21 18:18:25 +00001647// XXX - May require not supporting f32 denormals?
1648SDValue AMDGPUTargetLowering::LowerFROUND32(SDValue Op, SelectionDAG &DAG) const {
1649 SDLoc SL(Op);
1650 SDValue X = Op.getOperand(0);
1651
1652 SDValue T = DAG.getNode(ISD::FTRUNC, SL, MVT::f32, X);
1653
Sanjay Patela2607012015-09-16 16:31:21 +00001654 // TODO: Should this propagate fast-math-flags?
1655
Matt Arsenaultb0055482015-01-21 18:18:25 +00001656 SDValue Diff = DAG.getNode(ISD::FSUB, SL, MVT::f32, X, T);
1657
1658 SDValue AbsDiff = DAG.getNode(ISD::FABS, SL, MVT::f32, Diff);
1659
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001660 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f32);
1661 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
1662 const SDValue Half = DAG.getConstantFP(0.5, SL, MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001663
1664 SDValue SignOne = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f32, One, X);
1665
Mehdi Amini44ede332015-07-09 02:09:04 +00001666 EVT SetCCVT =
1667 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001668
1669 SDValue Cmp = DAG.getSetCC(SL, SetCCVT, AbsDiff, Half, ISD::SETOGE);
1670
1671 SDValue Sel = DAG.getNode(ISD::SELECT, SL, MVT::f32, Cmp, SignOne, Zero);
1672
1673 return DAG.getNode(ISD::FADD, SL, MVT::f32, T, Sel);
1674}
1675
1676SDValue AMDGPUTargetLowering::LowerFROUND64(SDValue Op, SelectionDAG &DAG) const {
1677 SDLoc SL(Op);
1678 SDValue X = Op.getOperand(0);
1679
1680 SDValue L = DAG.getNode(ISD::BITCAST, SL, MVT::i64, X);
1681
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001682 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1683 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1684 const SDValue NegOne = DAG.getConstant(-1, SL, MVT::i32);
1685 const SDValue FiftyOne = DAG.getConstant(51, SL, MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +00001686 EVT SetCCVT =
1687 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001688
1689 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
1690
1691 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC, One);
1692
1693 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
1694
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001695 const SDValue Mask = DAG.getConstant(INT64_C(0x000fffffffffffff), SL,
1696 MVT::i64);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001697
1698 SDValue M = DAG.getNode(ISD::SRA, SL, MVT::i64, Mask, Exp);
1699 SDValue D = DAG.getNode(ISD::SRA, SL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001700 DAG.getConstant(INT64_C(0x0008000000000000), SL,
1701 MVT::i64),
Matt Arsenaultb0055482015-01-21 18:18:25 +00001702 Exp);
1703
1704 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, L, M);
1705 SDValue Tmp1 = DAG.getSetCC(SL, SetCCVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001706 DAG.getConstant(0, SL, MVT::i64), Tmp0,
Matt Arsenaultb0055482015-01-21 18:18:25 +00001707 ISD::SETNE);
1708
1709 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001710 D, DAG.getConstant(0, SL, MVT::i64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001711 SDValue K = DAG.getNode(ISD::ADD, SL, MVT::i64, L, Tmp2);
1712
1713 K = DAG.getNode(ISD::AND, SL, MVT::i64, K, DAG.getNOT(SL, M, MVT::i64));
1714 K = DAG.getNode(ISD::BITCAST, SL, MVT::f64, K);
1715
1716 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1717 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1718 SDValue ExpEqNegOne = DAG.getSetCC(SL, SetCCVT, NegOne, Exp, ISD::SETEQ);
1719
1720 SDValue Mag = DAG.getNode(ISD::SELECT, SL, MVT::f64,
1721 ExpEqNegOne,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001722 DAG.getConstantFP(1.0, SL, MVT::f64),
1723 DAG.getConstantFP(0.0, SL, MVT::f64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001724
1725 SDValue S = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, Mag, X);
1726
1727 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpLt0, S, K);
1728 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpGt51, X, K);
1729
1730 return K;
1731}
1732
1733SDValue AMDGPUTargetLowering::LowerFROUND(SDValue Op, SelectionDAG &DAG) const {
1734 EVT VT = Op.getValueType();
1735
1736 if (VT == MVT::f32)
1737 return LowerFROUND32(Op, DAG);
1738
1739 if (VT == MVT::f64)
1740 return LowerFROUND64(Op, DAG);
1741
1742 llvm_unreachable("unhandled type");
1743}
1744
Matt Arsenault46010932014-06-18 17:05:30 +00001745SDValue AMDGPUTargetLowering::LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const {
1746 SDLoc SL(Op);
1747 SDValue Src = Op.getOperand(0);
1748
1749 // result = trunc(src);
1750 // if (src < 0.0 && src != result)
1751 // result += -1.0.
1752
1753 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1754
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001755 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1756 const SDValue NegOne = DAG.getConstantFP(-1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001757
Mehdi Amini44ede332015-07-09 02:09:04 +00001758 EVT SetCCVT =
1759 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001760
1761 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
1762 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1763 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1764
1765 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001766 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001767 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1768}
1769
Matt Arsenaultf058d672016-01-11 16:50:29 +00001770SDValue AMDGPUTargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
1771 SDLoc SL(Op);
1772 SDValue Src = Op.getOperand(0);
Matt Arsenaultf058d672016-01-11 16:50:29 +00001773 bool ZeroUndef = Op.getOpcode() == ISD::CTLZ_ZERO_UNDEF;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00001774
1775 if (ZeroUndef && Src.getValueType() == MVT::i32)
1776 return DAG.getNode(AMDGPUISD::FFBH_U32, SL, MVT::i32, Src);
1777
Matt Arsenaultf058d672016-01-11 16:50:29 +00001778 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1779
1780 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1781 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1782
1783 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1784 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1785
1786 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
1787 *DAG.getContext(), MVT::i32);
1788
1789 SDValue Hi0 = DAG.getSetCC(SL, SetCCVT, Hi, Zero, ISD::SETEQ);
1790
1791 SDValue CtlzLo = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Lo);
1792 SDValue CtlzHi = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Hi);
1793
1794 const SDValue Bits32 = DAG.getConstant(32, SL, MVT::i32);
1795 SDValue Add = DAG.getNode(ISD::ADD, SL, MVT::i32, CtlzLo, Bits32);
1796
1797 // ctlz(x) = hi_32(x) == 0 ? ctlz(lo_32(x)) + 32 : ctlz(hi_32(x))
1798 SDValue NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32, Hi0, Add, CtlzHi);
1799
1800 if (!ZeroUndef) {
1801 // Test if the full 64-bit input is zero.
1802
1803 // FIXME: DAG combines turn what should be an s_and_b64 into a v_or_b32,
1804 // which we probably don't want.
1805 SDValue Lo0 = DAG.getSetCC(SL, SetCCVT, Lo, Zero, ISD::SETEQ);
1806 SDValue SrcIsZero = DAG.getNode(ISD::AND, SL, SetCCVT, Lo0, Hi0);
1807
1808 // TODO: If i64 setcc is half rate, it can result in 1 fewer instruction
1809 // with the same cycles, otherwise it is slower.
1810 // SDValue SrcIsZero = DAG.getSetCC(SL, SetCCVT, Src,
1811 // DAG.getConstant(0, SL, MVT::i64), ISD::SETEQ);
1812
1813 const SDValue Bits32 = DAG.getConstant(64, SL, MVT::i32);
1814
1815 // The instruction returns -1 for 0 input, but the defined intrinsic
1816 // behavior is to return the number of bits.
1817 NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32,
1818 SrcIsZero, Bits32, NewCtlz);
1819 }
1820
1821 return DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i64, NewCtlz);
1822}
1823
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001824SDValue AMDGPUTargetLowering::LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG,
1825 bool Signed) const {
1826 // Unsigned
1827 // cul2f(ulong u)
1828 //{
1829 // uint lz = clz(u);
1830 // uint e = (u != 0) ? 127U + 63U - lz : 0;
1831 // u = (u << lz) & 0x7fffffffffffffffUL;
1832 // ulong t = u & 0xffffffffffUL;
1833 // uint v = (e << 23) | (uint)(u >> 40);
1834 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
1835 // return as_float(v + r);
1836 //}
1837 // Signed
1838 // cl2f(long l)
1839 //{
1840 // long s = l >> 63;
1841 // float r = cul2f((l + s) ^ s);
1842 // return s ? -r : r;
1843 //}
1844
1845 SDLoc SL(Op);
1846 SDValue Src = Op.getOperand(0);
1847 SDValue L = Src;
1848
1849 SDValue S;
1850 if (Signed) {
1851 const SDValue SignBit = DAG.getConstant(63, SL, MVT::i64);
1852 S = DAG.getNode(ISD::SRA, SL, MVT::i64, L, SignBit);
1853
1854 SDValue LPlusS = DAG.getNode(ISD::ADD, SL, MVT::i64, L, S);
1855 L = DAG.getNode(ISD::XOR, SL, MVT::i64, LPlusS, S);
1856 }
1857
1858 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
1859 *DAG.getContext(), MVT::f32);
1860
1861
1862 SDValue ZeroI32 = DAG.getConstant(0, SL, MVT::i32);
1863 SDValue ZeroI64 = DAG.getConstant(0, SL, MVT::i64);
1864 SDValue LZ = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i64, L);
1865 LZ = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LZ);
1866
1867 SDValue K = DAG.getConstant(127U + 63U, SL, MVT::i32);
1868 SDValue E = DAG.getSelect(SL, MVT::i32,
1869 DAG.getSetCC(SL, SetCCVT, L, ZeroI64, ISD::SETNE),
1870 DAG.getNode(ISD::SUB, SL, MVT::i32, K, LZ),
1871 ZeroI32);
1872
1873 SDValue U = DAG.getNode(ISD::AND, SL, MVT::i64,
1874 DAG.getNode(ISD::SHL, SL, MVT::i64, L, LZ),
1875 DAG.getConstant((-1ULL) >> 1, SL, MVT::i64));
1876
1877 SDValue T = DAG.getNode(ISD::AND, SL, MVT::i64, U,
1878 DAG.getConstant(0xffffffffffULL, SL, MVT::i64));
1879
1880 SDValue UShl = DAG.getNode(ISD::SRL, SL, MVT::i64,
1881 U, DAG.getConstant(40, SL, MVT::i64));
1882
1883 SDValue V = DAG.getNode(ISD::OR, SL, MVT::i32,
1884 DAG.getNode(ISD::SHL, SL, MVT::i32, E, DAG.getConstant(23, SL, MVT::i32)),
1885 DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, UShl));
1886
1887 SDValue C = DAG.getConstant(0x8000000000ULL, SL, MVT::i64);
1888 SDValue RCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETUGT);
1889 SDValue TCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETEQ);
1890
1891 SDValue One = DAG.getConstant(1, SL, MVT::i32);
1892
1893 SDValue VTrunc1 = DAG.getNode(ISD::AND, SL, MVT::i32, V, One);
1894
1895 SDValue R = DAG.getSelect(SL, MVT::i32,
1896 RCmp,
1897 One,
1898 DAG.getSelect(SL, MVT::i32, TCmp, VTrunc1, ZeroI32));
1899 R = DAG.getNode(ISD::ADD, SL, MVT::i32, V, R);
1900 R = DAG.getNode(ISD::BITCAST, SL, MVT::f32, R);
1901
1902 if (!Signed)
1903 return R;
1904
1905 SDValue RNeg = DAG.getNode(ISD::FNEG, SL, MVT::f32, R);
1906 return DAG.getSelect(SL, MVT::f32, DAG.getSExtOrTrunc(S, SL, SetCCVT), RNeg, R);
1907}
1908
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001909SDValue AMDGPUTargetLowering::LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG,
1910 bool Signed) const {
1911 SDLoc SL(Op);
1912 SDValue Src = Op.getOperand(0);
1913
1914 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1915
1916 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001917 DAG.getConstant(0, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001918 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001919 DAG.getConstant(1, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001920
1921 SDValue CvtHi = DAG.getNode(Signed ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
1922 SL, MVT::f64, Hi);
1923
1924 SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
1925
1926 SDValue LdExp = DAG.getNode(AMDGPUISD::LDEXP, SL, MVT::f64, CvtHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001927 DAG.getConstant(32, SL, MVT::i32));
Sanjay Patela2607012015-09-16 16:31:21 +00001928 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001929 return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
1930}
1931
Tom Stellardc947d8c2013-10-30 17:22:05 +00001932SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
1933 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001934 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
1935 "operation should be legal");
Tom Stellardc947d8c2013-10-30 17:22:05 +00001936
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001937 // TODO: Factor out code common with LowerSINT_TO_FP.
1938
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001939 EVT DestVT = Op.getValueType();
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001940 if (Subtarget->has16BitInsts() && DestVT == MVT::f16) {
1941 SDLoc DL(Op);
1942 SDValue Src = Op.getOperand(0);
1943
1944 SDValue IntToFp32 = DAG.getNode(Op.getOpcode(), DL, MVT::f32, Src);
1945 SDValue FPRoundFlag = DAG.getIntPtrConstant(0, SDLoc(Op));
1946 SDValue FPRound =
1947 DAG.getNode(ISD::FP_ROUND, DL, MVT::f16, IntToFp32, FPRoundFlag);
1948
1949 return FPRound;
1950 }
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001951
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001952 if (DestVT == MVT::f32)
1953 return LowerINT_TO_FP32(Op, DAG, false);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001954
Matt Arsenaultedc7dcb2016-07-28 00:32:05 +00001955 assert(DestVT == MVT::f64);
1956 return LowerINT_TO_FP64(Op, DAG, false);
Tom Stellardc947d8c2013-10-30 17:22:05 +00001957}
Tom Stellardfbab8272013-08-16 01:12:11 +00001958
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001959SDValue AMDGPUTargetLowering::LowerSINT_TO_FP(SDValue Op,
1960 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001961 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
1962 "operation should be legal");
1963
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001964 // TODO: Factor out code common with LowerUINT_TO_FP.
1965
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001966 EVT DestVT = Op.getValueType();
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001967 if (Subtarget->has16BitInsts() && DestVT == MVT::f16) {
1968 SDLoc DL(Op);
1969 SDValue Src = Op.getOperand(0);
1970
1971 SDValue IntToFp32 = DAG.getNode(Op.getOpcode(), DL, MVT::f32, Src);
1972 SDValue FPRoundFlag = DAG.getIntPtrConstant(0, SDLoc(Op));
1973 SDValue FPRound =
1974 DAG.getNode(ISD::FP_ROUND, DL, MVT::f16, IntToFp32, FPRoundFlag);
1975
1976 return FPRound;
1977 }
1978
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001979 if (DestVT == MVT::f32)
1980 return LowerINT_TO_FP32(Op, DAG, true);
1981
Matt Arsenaultedc7dcb2016-07-28 00:32:05 +00001982 assert(DestVT == MVT::f64);
1983 return LowerINT_TO_FP64(Op, DAG, true);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001984}
1985
Matt Arsenaultc9961752014-10-03 23:54:56 +00001986SDValue AMDGPUTargetLowering::LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG,
1987 bool Signed) const {
1988 SDLoc SL(Op);
1989
1990 SDValue Src = Op.getOperand(0);
1991
1992 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1993
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001994 SDValue K0 = DAG.getConstantFP(BitsToDouble(UINT64_C(0x3df0000000000000)), SL,
1995 MVT::f64);
1996 SDValue K1 = DAG.getConstantFP(BitsToDouble(UINT64_C(0xc1f0000000000000)), SL,
1997 MVT::f64);
Sanjay Patela2607012015-09-16 16:31:21 +00001998 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultc9961752014-10-03 23:54:56 +00001999 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, Trunc, K0);
2000
2001 SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, MVT::f64, Mul);
2002
2003
2004 SDValue Fma = DAG.getNode(ISD::FMA, SL, MVT::f64, FloorMul, K1, Trunc);
2005
2006 SDValue Hi = DAG.getNode(Signed ? ISD::FP_TO_SINT : ISD::FP_TO_UINT, SL,
2007 MVT::i32, FloorMul);
2008 SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
2009
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002010 SDValue Result = DAG.getBuildVector(MVT::v2i32, SL, {Lo, Hi});
Matt Arsenaultc9961752014-10-03 23:54:56 +00002011
2012 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Result);
2013}
2014
Tom Stellard94c21bc2016-11-01 16:31:48 +00002015SDValue AMDGPUTargetLowering::LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const {
2016
2017 if (getTargetMachine().Options.UnsafeFPMath) {
2018 // There is a generic expand for FP_TO_FP16 with unsafe fast math.
2019 return SDValue();
2020 }
2021
2022 SDLoc DL(Op);
2023 SDValue N0 = Op.getOperand(0);
Tom Stellard9677b602016-11-01 17:20:03 +00002024 assert (N0.getSimpleValueType() == MVT::f64);
Tom Stellard94c21bc2016-11-01 16:31:48 +00002025
2026 // f64 -> f16 conversion using round-to-nearest-even rounding mode.
2027 const unsigned ExpMask = 0x7ff;
2028 const unsigned ExpBiasf64 = 1023;
2029 const unsigned ExpBiasf16 = 15;
2030 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
2031 SDValue One = DAG.getConstant(1, DL, MVT::i32);
2032 SDValue U = DAG.getNode(ISD::BITCAST, DL, MVT::i64, N0);
2033 SDValue UH = DAG.getNode(ISD::SRL, DL, MVT::i64, U,
2034 DAG.getConstant(32, DL, MVT::i64));
2035 UH = DAG.getZExtOrTrunc(UH, DL, MVT::i32);
2036 U = DAG.getZExtOrTrunc(U, DL, MVT::i32);
2037 SDValue E = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
2038 DAG.getConstant(20, DL, MVT::i64));
2039 E = DAG.getNode(ISD::AND, DL, MVT::i32, E,
2040 DAG.getConstant(ExpMask, DL, MVT::i32));
2041 // Subtract the fp64 exponent bias (1023) to get the real exponent and
2042 // add the f16 bias (15) to get the biased exponent for the f16 format.
2043 E = DAG.getNode(ISD::ADD, DL, MVT::i32, E,
2044 DAG.getConstant(-ExpBiasf64 + ExpBiasf16, DL, MVT::i32));
2045
2046 SDValue M = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
2047 DAG.getConstant(8, DL, MVT::i32));
2048 M = DAG.getNode(ISD::AND, DL, MVT::i32, M,
2049 DAG.getConstant(0xffe, DL, MVT::i32));
2050
2051 SDValue MaskedSig = DAG.getNode(ISD::AND, DL, MVT::i32, UH,
2052 DAG.getConstant(0x1ff, DL, MVT::i32));
2053 MaskedSig = DAG.getNode(ISD::OR, DL, MVT::i32, MaskedSig, U);
2054
2055 SDValue Lo40Set = DAG.getSelectCC(DL, MaskedSig, Zero, Zero, One, ISD::SETEQ);
2056 M = DAG.getNode(ISD::OR, DL, MVT::i32, M, Lo40Set);
2057
2058 // (M != 0 ? 0x0200 : 0) | 0x7c00;
2059 SDValue I = DAG.getNode(ISD::OR, DL, MVT::i32,
2060 DAG.getSelectCC(DL, M, Zero, DAG.getConstant(0x0200, DL, MVT::i32),
2061 Zero, ISD::SETNE), DAG.getConstant(0x7c00, DL, MVT::i32));
2062
2063 // N = M | (E << 12);
2064 SDValue N = DAG.getNode(ISD::OR, DL, MVT::i32, M,
2065 DAG.getNode(ISD::SHL, DL, MVT::i32, E,
2066 DAG.getConstant(12, DL, MVT::i32)));
2067
2068 // B = clamp(1-E, 0, 13);
2069 SDValue OneSubExp = DAG.getNode(ISD::SUB, DL, MVT::i32,
2070 One, E);
2071 SDValue B = DAG.getNode(ISD::SMAX, DL, MVT::i32, OneSubExp, Zero);
2072 B = DAG.getNode(ISD::SMIN, DL, MVT::i32, B,
2073 DAG.getConstant(13, DL, MVT::i32));
2074
2075 SDValue SigSetHigh = DAG.getNode(ISD::OR, DL, MVT::i32, M,
2076 DAG.getConstant(0x1000, DL, MVT::i32));
2077
2078 SDValue D = DAG.getNode(ISD::SRL, DL, MVT::i32, SigSetHigh, B);
2079 SDValue D0 = DAG.getNode(ISD::SHL, DL, MVT::i32, D, B);
2080 SDValue D1 = DAG.getSelectCC(DL, D0, SigSetHigh, One, Zero, ISD::SETNE);
2081 D = DAG.getNode(ISD::OR, DL, MVT::i32, D, D1);
2082
2083 SDValue V = DAG.getSelectCC(DL, E, One, D, N, ISD::SETLT);
2084 SDValue VLow3 = DAG.getNode(ISD::AND, DL, MVT::i32, V,
2085 DAG.getConstant(0x7, DL, MVT::i32));
2086 V = DAG.getNode(ISD::SRL, DL, MVT::i32, V,
2087 DAG.getConstant(2, DL, MVT::i32));
2088 SDValue V0 = DAG.getSelectCC(DL, VLow3, DAG.getConstant(3, DL, MVT::i32),
2089 One, Zero, ISD::SETEQ);
2090 SDValue V1 = DAG.getSelectCC(DL, VLow3, DAG.getConstant(5, DL, MVT::i32),
2091 One, Zero, ISD::SETGT);
2092 V1 = DAG.getNode(ISD::OR, DL, MVT::i32, V0, V1);
2093 V = DAG.getNode(ISD::ADD, DL, MVT::i32, V, V1);
2094
2095 V = DAG.getSelectCC(DL, E, DAG.getConstant(30, DL, MVT::i32),
2096 DAG.getConstant(0x7c00, DL, MVT::i32), V, ISD::SETGT);
2097 V = DAG.getSelectCC(DL, E, DAG.getConstant(1039, DL, MVT::i32),
2098 I, V, ISD::SETEQ);
2099
2100 // Extract the sign bit.
2101 SDValue Sign = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
2102 DAG.getConstant(16, DL, MVT::i32));
2103 Sign = DAG.getNode(ISD::AND, DL, MVT::i32, Sign,
2104 DAG.getConstant(0x8000, DL, MVT::i32));
2105
2106 V = DAG.getNode(ISD::OR, DL, MVT::i32, Sign, V);
2107 return DAG.getZExtOrTrunc(V, DL, Op.getValueType());
2108}
2109
Matt Arsenaultc9961752014-10-03 23:54:56 +00002110SDValue AMDGPUTargetLowering::LowerFP_TO_SINT(SDValue Op,
2111 SelectionDAG &DAG) const {
2112 SDValue Src = Op.getOperand(0);
2113
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002114 // TODO: Factor out code common with LowerFP_TO_UINT.
2115
2116 EVT SrcVT = Src.getValueType();
2117 if (Subtarget->has16BitInsts() && SrcVT == MVT::f16) {
2118 SDLoc DL(Op);
2119
2120 SDValue FPExtend = DAG.getNode(ISD::FP_EXTEND, DL, MVT::f32, Src);
2121 SDValue FpToInt32 =
2122 DAG.getNode(Op.getOpcode(), DL, MVT::i64, FPExtend);
2123
2124 return FpToInt32;
2125 }
2126
Matt Arsenaultc9961752014-10-03 23:54:56 +00002127 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2128 return LowerFP64_TO_INT(Op, DAG, true);
2129
2130 return SDValue();
2131}
2132
2133SDValue AMDGPUTargetLowering::LowerFP_TO_UINT(SDValue Op,
2134 SelectionDAG &DAG) const {
2135 SDValue Src = Op.getOperand(0);
2136
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002137 // TODO: Factor out code common with LowerFP_TO_SINT.
2138
2139 EVT SrcVT = Src.getValueType();
2140 if (Subtarget->has16BitInsts() && SrcVT == MVT::f16) {
2141 SDLoc DL(Op);
2142
2143 SDValue FPExtend = DAG.getNode(ISD::FP_EXTEND, DL, MVT::f32, Src);
2144 SDValue FpToInt32 =
2145 DAG.getNode(Op.getOpcode(), DL, MVT::i64, FPExtend);
2146
2147 return FpToInt32;
2148 }
2149
Matt Arsenaultc9961752014-10-03 23:54:56 +00002150 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2151 return LowerFP64_TO_INT(Op, DAG, false);
2152
2153 return SDValue();
2154}
2155
Matt Arsenaultfae02982014-03-17 18:58:11 +00002156SDValue AMDGPUTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
2157 SelectionDAG &DAG) const {
2158 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2159 MVT VT = Op.getSimpleValueType();
2160 MVT ScalarVT = VT.getScalarType();
2161
Matt Arsenaultedc7dcb2016-07-28 00:32:05 +00002162 assert(VT.isVector());
Matt Arsenaultfae02982014-03-17 18:58:11 +00002163
2164 SDValue Src = Op.getOperand(0);
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002165 SDLoc DL(Op);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002166
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002167 // TODO: Don't scalarize on Evergreen?
2168 unsigned NElts = VT.getVectorNumElements();
2169 SmallVector<SDValue, 8> Args;
2170 DAG.ExtractVectorElements(Src, Args, 0, NElts);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002171
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002172 SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
2173 for (unsigned I = 0; I < NElts; ++I)
2174 Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002175
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002176 return DAG.getBuildVector(VT, DL, Args);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002177}
2178
Tom Stellard75aadc22012-12-11 21:25:42 +00002179//===----------------------------------------------------------------------===//
Tom Stellard50122a52014-04-07 19:45:41 +00002180// Custom DAG optimizations
2181//===----------------------------------------------------------------------===//
2182
2183static bool isU24(SDValue Op, SelectionDAG &DAG) {
2184 APInt KnownZero, KnownOne;
2185 EVT VT = Op.getValueType();
Jay Foada0653a32014-05-14 21:14:37 +00002186 DAG.computeKnownBits(Op, KnownZero, KnownOne);
Tom Stellard50122a52014-04-07 19:45:41 +00002187
2188 return (VT.getSizeInBits() - KnownZero.countLeadingOnes()) <= 24;
2189}
2190
2191static bool isI24(SDValue Op, SelectionDAG &DAG) {
2192 EVT VT = Op.getValueType();
2193
2194 // In order for this to be a signed 24-bit value, bit 23, must
2195 // be a sign bit.
2196 return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
2197 // as unsigned 24-bit values.
2198 (VT.getSizeInBits() - DAG.ComputeNumSignBits(Op)) < 24;
2199}
2200
Tom Stellard09c2bd62016-10-14 19:14:29 +00002201static bool simplifyI24(SDNode *Node24, unsigned OpIdx,
2202 TargetLowering::DAGCombinerInfo &DCI) {
Tom Stellard50122a52014-04-07 19:45:41 +00002203
2204 SelectionDAG &DAG = DCI.DAG;
Tom Stellard09c2bd62016-10-14 19:14:29 +00002205 SDValue Op = Node24->getOperand(OpIdx);
Tom Stellard50122a52014-04-07 19:45:41 +00002206 EVT VT = Op.getValueType();
2207
2208 APInt Demanded = APInt::getLowBitsSet(VT.getSizeInBits(), 24);
2209 APInt KnownZero, KnownOne;
2210 TargetLowering::TargetLoweringOpt TLO(DAG, true, true);
Tom Stellard09c2bd62016-10-14 19:14:29 +00002211 if (TLO.SimplifyDemandedBits(Node24, OpIdx, Demanded, DCI))
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002212 return true;
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002213
2214 return false;
Tom Stellard50122a52014-04-07 19:45:41 +00002215}
2216
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002217template <typename IntTy>
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002218static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0, uint32_t Offset,
2219 uint32_t Width, const SDLoc &DL) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002220 if (Width + Offset < 32) {
Matt Arsenault46cbc432014-09-19 00:42:06 +00002221 uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
2222 IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002223 return DAG.getConstant(Result, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002224 }
2225
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002226 return DAG.getConstant(Src0 >> Offset, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002227}
2228
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002229static bool hasVolatileUser(SDNode *Val) {
2230 for (SDNode *U : Val->uses()) {
2231 if (MemSDNode *M = dyn_cast<MemSDNode>(U)) {
2232 if (M->isVolatile())
2233 return true;
2234 }
2235 }
2236
2237 return false;
2238}
2239
Matt Arsenault8af47a02016-07-01 22:55:55 +00002240bool AMDGPUTargetLowering::shouldCombineMemoryType(EVT VT) const {
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002241 // i32 vectors are the canonical memory type.
2242 if (VT.getScalarType() == MVT::i32 || isTypeLegal(VT))
2243 return false;
2244
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002245 if (!VT.isByteSized())
2246 return false;
2247
2248 unsigned Size = VT.getStoreSize();
2249
2250 if ((Size == 1 || Size == 2 || Size == 4) && !VT.isVector())
2251 return false;
2252
2253 if (Size == 3 || (Size > 4 && (Size % 4 != 0)))
2254 return false;
2255
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002256 return true;
2257}
2258
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002259// Replace load of an illegal type with a store of a bitcast to a friendlier
2260// type.
2261SDValue AMDGPUTargetLowering::performLoadCombine(SDNode *N,
2262 DAGCombinerInfo &DCI) const {
2263 if (!DCI.isBeforeLegalize())
2264 return SDValue();
2265
2266 LoadSDNode *LN = cast<LoadSDNode>(N);
2267 if (LN->isVolatile() || !ISD::isNormalLoad(LN) || hasVolatileUser(LN))
2268 return SDValue();
2269
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002270 SDLoc SL(N);
2271 SelectionDAG &DAG = DCI.DAG;
2272 EVT VT = LN->getMemoryVT();
Matt Arsenault8af47a02016-07-01 22:55:55 +00002273
2274 unsigned Size = VT.getStoreSize();
2275 unsigned Align = LN->getAlignment();
2276 if (Align < Size && isTypeLegal(VT)) {
2277 bool IsFast;
2278 unsigned AS = LN->getAddressSpace();
2279
2280 // Expand unaligned loads earlier than legalization. Due to visitation order
2281 // problems during legalization, the emitted instructions to pack and unpack
2282 // the bytes again are not eliminated in the case of an unaligned copy.
2283 if (!allowsMisalignedMemoryAccesses(VT, AS, Align, &IsFast)) {
Matt Arsenaultb50eb8d2016-08-31 21:52:27 +00002284 if (VT.isVector())
2285 return scalarizeVectorLoad(LN, DAG);
2286
Matt Arsenault8af47a02016-07-01 22:55:55 +00002287 SDValue Ops[2];
2288 std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(LN, DAG);
2289 return DAG.getMergeValues(Ops, SDLoc(N));
2290 }
2291
2292 if (!IsFast)
2293 return SDValue();
2294 }
2295
2296 if (!shouldCombineMemoryType(VT))
2297 return SDValue();
2298
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002299 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
2300
2301 SDValue NewLoad
2302 = DAG.getLoad(NewVT, SL, LN->getChain(),
2303 LN->getBasePtr(), LN->getMemOperand());
2304
2305 SDValue BC = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad);
2306 DCI.CombineTo(N, BC, NewLoad.getValue(1));
2307 return SDValue(N, 0);
2308}
2309
2310// Replace store of an illegal type with a store of a bitcast to a friendlier
2311// type.
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002312SDValue AMDGPUTargetLowering::performStoreCombine(SDNode *N,
2313 DAGCombinerInfo &DCI) const {
2314 if (!DCI.isBeforeLegalize())
2315 return SDValue();
2316
2317 StoreSDNode *SN = cast<StoreSDNode>(N);
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002318 if (SN->isVolatile() || !ISD::isNormalStore(SN))
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002319 return SDValue();
2320
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002321 EVT VT = SN->getMemoryVT();
Matt Arsenault8af47a02016-07-01 22:55:55 +00002322 unsigned Size = VT.getStoreSize();
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002323
2324 SDLoc SL(N);
2325 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault8af47a02016-07-01 22:55:55 +00002326 unsigned Align = SN->getAlignment();
2327 if (Align < Size && isTypeLegal(VT)) {
2328 bool IsFast;
2329 unsigned AS = SN->getAddressSpace();
2330
2331 // Expand unaligned stores earlier than legalization. Due to visitation
2332 // order problems during legalization, the emitted instructions to pack and
2333 // unpack the bytes again are not eliminated in the case of an unaligned
2334 // copy.
Matt Arsenaultb50eb8d2016-08-31 21:52:27 +00002335 if (!allowsMisalignedMemoryAccesses(VT, AS, Align, &IsFast)) {
2336 if (VT.isVector())
2337 return scalarizeVectorStore(SN, DAG);
2338
Matt Arsenault8af47a02016-07-01 22:55:55 +00002339 return expandUnalignedStore(SN, DAG);
Matt Arsenaultb50eb8d2016-08-31 21:52:27 +00002340 }
Matt Arsenault8af47a02016-07-01 22:55:55 +00002341
2342 if (!IsFast)
2343 return SDValue();
2344 }
2345
2346 if (!shouldCombineMemoryType(VT))
2347 return SDValue();
2348
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002349 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
Matt Arsenault8af47a02016-07-01 22:55:55 +00002350 SDValue Val = SN->getValue();
2351
2352 //DCI.AddToWorklist(Val.getNode());
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002353
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002354 bool OtherUses = !Val.hasOneUse();
2355 SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, NewVT, Val);
2356 if (OtherUses) {
2357 SDValue CastBack = DAG.getNode(ISD::BITCAST, SL, VT, CastVal);
2358 DAG.ReplaceAllUsesOfValueWith(Val, CastBack);
2359 }
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002360
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002361 return DAG.getStore(SN->getChain(), SL, CastVal,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002362 SN->getBasePtr(), SN->getMemOperand());
2363}
2364
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002365/// Split the 64-bit value \p LHS into two 32-bit components, and perform the
2366/// binary operation \p Opc to it with the corresponding constant operands.
2367SDValue AMDGPUTargetLowering::splitBinaryBitConstantOpImpl(
2368 DAGCombinerInfo &DCI, const SDLoc &SL,
2369 unsigned Opc, SDValue LHS,
2370 uint32_t ValLo, uint32_t ValHi) const {
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002371 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002372 SDValue Lo, Hi;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002373 std::tie(Lo, Hi) = split64BitValue(LHS, DAG);
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002374
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002375 SDValue LoRHS = DAG.getConstant(ValLo, SL, MVT::i32);
2376 SDValue HiRHS = DAG.getConstant(ValHi, SL, MVT::i32);
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002377
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002378 SDValue LoAnd = DAG.getNode(Opc, SL, MVT::i32, Lo, LoRHS);
2379 SDValue HiAnd = DAG.getNode(Opc, SL, MVT::i32, Hi, HiRHS);
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002380
Matt Arsenaultefa3fe12016-04-22 22:48:38 +00002381 // Re-visit the ands. It's possible we eliminated one of them and it could
2382 // simplify the vector.
2383 DCI.AddToWorklist(Lo.getNode());
2384 DCI.AddToWorklist(Hi.getNode());
2385
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002386 SDValue Vec = DAG.getBuildVector(MVT::v2i32, SL, {LoAnd, HiAnd});
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002387 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
2388}
2389
Matt Arsenault24692112015-07-14 18:20:33 +00002390SDValue AMDGPUTargetLowering::performShlCombine(SDNode *N,
2391 DAGCombinerInfo &DCI) const {
2392 if (N->getValueType(0) != MVT::i64)
2393 return SDValue();
2394
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002395 // i64 (shl x, C) -> (build_pair 0, (shl x, C -32))
Matt Arsenault24692112015-07-14 18:20:33 +00002396
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002397 // On some subtargets, 64-bit shift is a quarter rate instruction. In the
2398 // common case, splitting this into a move and a 32-bit shift is faster and
2399 // the same code size.
Matt Arsenault24692112015-07-14 18:20:33 +00002400 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002401 if (!RHS)
2402 return SDValue();
2403
2404 unsigned RHSVal = RHS->getZExtValue();
2405 if (RHSVal < 32)
Matt Arsenault24692112015-07-14 18:20:33 +00002406 return SDValue();
2407
2408 SDValue LHS = N->getOperand(0);
2409
2410 SDLoc SL(N);
2411 SelectionDAG &DAG = DCI.DAG;
2412
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002413 SDValue ShiftAmt = DAG.getConstant(RHSVal - 32, SL, MVT::i32);
2414
Matt Arsenault24692112015-07-14 18:20:33 +00002415 SDValue Lo = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LHS);
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002416 SDValue NewShift = DAG.getNode(ISD::SHL, SL, MVT::i32, Lo, ShiftAmt);
Matt Arsenault24692112015-07-14 18:20:33 +00002417
2418 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
Matt Arsenault80edab92016-01-18 21:43:36 +00002419
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002420 SDValue Vec = DAG.getBuildVector(MVT::v2i32, SL, {Zero, NewShift});
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002421 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault24692112015-07-14 18:20:33 +00002422}
2423
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002424SDValue AMDGPUTargetLowering::performSraCombine(SDNode *N,
2425 DAGCombinerInfo &DCI) const {
2426 if (N->getValueType(0) != MVT::i64)
2427 return SDValue();
2428
2429 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2430 if (!RHS)
2431 return SDValue();
2432
2433 SelectionDAG &DAG = DCI.DAG;
2434 SDLoc SL(N);
2435 unsigned RHSVal = RHS->getZExtValue();
2436
2437 // (sra i64:x, 32) -> build_pair x, (sra hi_32(x), 31)
2438 if (RHSVal == 32) {
2439 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2440 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2441 DAG.getConstant(31, SL, MVT::i32));
2442
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002443 SDValue BuildVec = DAG.getBuildVector(MVT::v2i32, SL, {Hi, NewShift});
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002444 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2445 }
2446
2447 // (sra i64:x, 63) -> build_pair (sra hi_32(x), 31), (sra hi_32(x), 31)
2448 if (RHSVal == 63) {
2449 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2450 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2451 DAG.getConstant(31, SL, MVT::i32));
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002452 SDValue BuildVec = DAG.getBuildVector(MVT::v2i32, SL, {NewShift, NewShift});
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002453 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2454 }
2455
2456 return SDValue();
2457}
2458
Matt Arsenault80edab92016-01-18 21:43:36 +00002459SDValue AMDGPUTargetLowering::performSrlCombine(SDNode *N,
2460 DAGCombinerInfo &DCI) const {
2461 if (N->getValueType(0) != MVT::i64)
2462 return SDValue();
2463
2464 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2465 if (!RHS)
2466 return SDValue();
2467
2468 unsigned ShiftAmt = RHS->getZExtValue();
2469 if (ShiftAmt < 32)
2470 return SDValue();
2471
2472 // srl i64:x, C for C >= 32
2473 // =>
2474 // build_pair (srl hi_32(x), C - 32), 0
2475
2476 SelectionDAG &DAG = DCI.DAG;
2477 SDLoc SL(N);
2478
2479 SDValue One = DAG.getConstant(1, SL, MVT::i32);
2480 SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
2481
2482 SDValue VecOp = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, N->getOperand(0));
2483 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32,
2484 VecOp, One);
2485
2486 SDValue NewConst = DAG.getConstant(ShiftAmt - 32, SL, MVT::i32);
2487 SDValue NewShift = DAG.getNode(ISD::SRL, SL, MVT::i32, Hi, NewConst);
2488
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002489 SDValue BuildPair = DAG.getBuildVector(MVT::v2i32, SL, {NewShift, Zero});
Matt Arsenault80edab92016-01-18 21:43:36 +00002490
2491 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildPair);
2492}
2493
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002494// We need to specifically handle i64 mul here to avoid unnecessary conversion
2495// instructions. If we only match on the legalized i64 mul expansion,
2496// SimplifyDemandedBits will be unable to remove them because there will be
2497// multiple uses due to the separate mul + mulh[su].
2498static SDValue getMul24(SelectionDAG &DAG, const SDLoc &SL,
2499 SDValue N0, SDValue N1, unsigned Size, bool Signed) {
2500 if (Size <= 32) {
2501 unsigned MulOpc = Signed ? AMDGPUISD::MUL_I24 : AMDGPUISD::MUL_U24;
2502 return DAG.getNode(MulOpc, SL, MVT::i32, N0, N1);
2503 }
2504
2505 // Because we want to eliminate extension instructions before the
2506 // operation, we need to create a single user here (i.e. not the separate
2507 // mul_lo + mul_hi) so that SimplifyDemandedBits will deal with it.
2508
2509 unsigned MulOpc = Signed ? AMDGPUISD::MUL_LOHI_I24 : AMDGPUISD::MUL_LOHI_U24;
2510
2511 SDValue Mul = DAG.getNode(MulOpc, SL,
2512 DAG.getVTList(MVT::i32, MVT::i32), N0, N1);
2513
2514 return DAG.getNode(ISD::BUILD_PAIR, SL, MVT::i64,
2515 Mul.getValue(0), Mul.getValue(1));
2516}
2517
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002518SDValue AMDGPUTargetLowering::performMulCombine(SDNode *N,
2519 DAGCombinerInfo &DCI) const {
2520 EVT VT = N->getValueType(0);
2521
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002522 unsigned Size = VT.getSizeInBits();
2523 if (VT.isVector() || Size > 64)
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002524 return SDValue();
2525
Tom Stellard115a6152016-11-10 16:02:37 +00002526 // There are i16 integer mul/mad.
2527 if (Subtarget->has16BitInsts() && VT.getScalarType().bitsLE(MVT::i16))
2528 return SDValue();
2529
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002530 SelectionDAG &DAG = DCI.DAG;
2531 SDLoc DL(N);
2532
2533 SDValue N0 = N->getOperand(0);
2534 SDValue N1 = N->getOperand(1);
2535 SDValue Mul;
2536
2537 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
2538 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2539 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002540 Mul = getMul24(DAG, DL, N0, N1, Size, false);
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002541 } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
2542 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2543 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002544 Mul = getMul24(DAG, DL, N0, N1, Size, true);
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002545 } else {
2546 return SDValue();
2547 }
2548
2549 // We need to use sext even for MUL_U24, because MUL_U24 is used
2550 // for signed multiply of 8 and 16-bit types.
2551 return DAG.getSExtOrTrunc(Mul, DL, VT);
2552}
2553
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002554SDValue AMDGPUTargetLowering::performMulhsCombine(SDNode *N,
2555 DAGCombinerInfo &DCI) const {
2556 EVT VT = N->getValueType(0);
2557
2558 if (!Subtarget->hasMulI24() || VT.isVector())
2559 return SDValue();
2560
2561 SelectionDAG &DAG = DCI.DAG;
2562 SDLoc DL(N);
2563
2564 SDValue N0 = N->getOperand(0);
2565 SDValue N1 = N->getOperand(1);
2566
2567 if (!isI24(N0, DAG) || !isI24(N1, DAG))
2568 return SDValue();
2569
2570 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2571 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
2572
2573 SDValue Mulhi = DAG.getNode(AMDGPUISD::MULHI_I24, DL, MVT::i32, N0, N1);
2574 DCI.AddToWorklist(Mulhi.getNode());
2575 return DAG.getSExtOrTrunc(Mulhi, DL, VT);
2576}
2577
2578SDValue AMDGPUTargetLowering::performMulhuCombine(SDNode *N,
2579 DAGCombinerInfo &DCI) const {
2580 EVT VT = N->getValueType(0);
2581
2582 if (!Subtarget->hasMulU24() || VT.isVector() || VT.getSizeInBits() > 32)
2583 return SDValue();
2584
2585 SelectionDAG &DAG = DCI.DAG;
2586 SDLoc DL(N);
2587
2588 SDValue N0 = N->getOperand(0);
2589 SDValue N1 = N->getOperand(1);
2590
2591 if (!isU24(N0, DAG) || !isU24(N1, DAG))
2592 return SDValue();
2593
2594 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2595 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
2596
2597 SDValue Mulhi = DAG.getNode(AMDGPUISD::MULHI_U24, DL, MVT::i32, N0, N1);
2598 DCI.AddToWorklist(Mulhi.getNode());
2599 return DAG.getZExtOrTrunc(Mulhi, DL, VT);
2600}
2601
2602SDValue AMDGPUTargetLowering::performMulLoHi24Combine(
2603 SDNode *N, DAGCombinerInfo &DCI) const {
2604 SelectionDAG &DAG = DCI.DAG;
2605
Tom Stellard09c2bd62016-10-14 19:14:29 +00002606 // Simplify demanded bits before splitting into multiple users.
2607 if (simplifyI24(N, 0, DCI) || simplifyI24(N, 1, DCI))
2608 return SDValue();
2609
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002610 SDValue N0 = N->getOperand(0);
2611 SDValue N1 = N->getOperand(1);
2612
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002613 bool Signed = (N->getOpcode() == AMDGPUISD::MUL_LOHI_I24);
2614
2615 unsigned MulLoOpc = Signed ? AMDGPUISD::MUL_I24 : AMDGPUISD::MUL_U24;
2616 unsigned MulHiOpc = Signed ? AMDGPUISD::MULHI_I24 : AMDGPUISD::MULHI_U24;
2617
2618 SDLoc SL(N);
2619
2620 SDValue MulLo = DAG.getNode(MulLoOpc, SL, MVT::i32, N0, N1);
2621 SDValue MulHi = DAG.getNode(MulHiOpc, SL, MVT::i32, N0, N1);
2622 return DAG.getMergeValues({ MulLo, MulHi }, SL);
2623}
2624
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002625static bool isNegativeOne(SDValue Val) {
2626 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val))
2627 return C->isAllOnesValue();
2628 return false;
2629}
2630
2631static bool isCtlzOpc(unsigned Opc) {
2632 return Opc == ISD::CTLZ || Opc == ISD::CTLZ_ZERO_UNDEF;
2633}
2634
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002635SDValue AMDGPUTargetLowering::getFFBH_U32(SelectionDAG &DAG,
2636 SDValue Op,
2637 const SDLoc &DL) const {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002638 EVT VT = Op.getValueType();
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002639 EVT LegalVT = getTypeToTransformTo(*DAG.getContext(), VT);
2640 if (LegalVT != MVT::i32 && (Subtarget->has16BitInsts() &&
2641 LegalVT != MVT::i16))
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002642 return SDValue();
2643
2644 if (VT != MVT::i32)
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002645 Op = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, Op);
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002646
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002647 SDValue FFBH = DAG.getNode(AMDGPUISD::FFBH_U32, DL, MVT::i32, Op);
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002648 if (VT != MVT::i32)
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002649 FFBH = DAG.getNode(ISD::TRUNCATE, DL, VT, FFBH);
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002650
2651 return FFBH;
2652}
2653
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002654// The native instructions return -1 on 0 input. Optimize out a select that
2655// produces -1 on 0.
2656//
2657// TODO: If zero is not undef, we could also do this if the output is compared
2658// against the bitwidth.
2659//
2660// TODO: Should probably combine against FFBH_U32 instead of ctlz directly.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002661SDValue AMDGPUTargetLowering::performCtlzCombine(const SDLoc &SL, SDValue Cond,
2662 SDValue LHS, SDValue RHS,
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002663 DAGCombinerInfo &DCI) const {
2664 ConstantSDNode *CmpRhs = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2665 if (!CmpRhs || !CmpRhs->isNullValue())
2666 return SDValue();
2667
2668 SelectionDAG &DAG = DCI.DAG;
2669 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
2670 SDValue CmpLHS = Cond.getOperand(0);
2671
2672 // select (setcc x, 0, eq), -1, (ctlz_zero_undef x) -> ffbh_u32 x
2673 if (CCOpcode == ISD::SETEQ &&
2674 isCtlzOpc(RHS.getOpcode()) &&
2675 RHS.getOperand(0) == CmpLHS &&
2676 isNegativeOne(LHS)) {
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002677 return getFFBH_U32(DAG, CmpLHS, SL);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002678 }
2679
2680 // select (setcc x, 0, ne), (ctlz_zero_undef x), -1 -> ffbh_u32 x
2681 if (CCOpcode == ISD::SETNE &&
2682 isCtlzOpc(LHS.getOpcode()) &&
2683 LHS.getOperand(0) == CmpLHS &&
2684 isNegativeOne(RHS)) {
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002685 return getFFBH_U32(DAG, CmpLHS, SL);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002686 }
2687
2688 return SDValue();
2689}
2690
2691SDValue AMDGPUTargetLowering::performSelectCombine(SDNode *N,
2692 DAGCombinerInfo &DCI) const {
2693 SDValue Cond = N->getOperand(0);
2694 if (Cond.getOpcode() != ISD::SETCC)
2695 return SDValue();
2696
2697 EVT VT = N->getValueType(0);
2698 SDValue LHS = Cond.getOperand(0);
2699 SDValue RHS = Cond.getOperand(1);
2700 SDValue CC = Cond.getOperand(2);
2701
2702 SDValue True = N->getOperand(1);
2703 SDValue False = N->getOperand(2);
2704
Matt Arsenault5b39b342016-01-28 20:53:48 +00002705 if (VT == MVT::f32 && Cond.hasOneUse()) {
2706 SDValue MinMax
2707 = CombineFMinMaxLegacy(SDLoc(N), VT, LHS, RHS, True, False, CC, DCI);
2708 // Revisit this node so we can catch min3/max3/med3 patterns.
2709 //DCI.AddToWorklist(MinMax.getNode());
2710 return MinMax;
2711 }
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002712
2713 // There's no reason to not do this if the condition has other uses.
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002714 return performCtlzCombine(SDLoc(N), Cond, True, False, DCI);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002715}
2716
Tom Stellard50122a52014-04-07 19:45:41 +00002717SDValue AMDGPUTargetLowering::PerformDAGCombine(SDNode *N,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002718 DAGCombinerInfo &DCI) const {
Tom Stellard50122a52014-04-07 19:45:41 +00002719 SelectionDAG &DAG = DCI.DAG;
2720 SDLoc DL(N);
2721
2722 switch(N->getOpcode()) {
Matt Arsenault24e33d12015-07-03 23:33:38 +00002723 default:
2724 break;
Matt Arsenault79003342016-04-14 21:58:07 +00002725 case ISD::BITCAST: {
2726 EVT DestVT = N->getValueType(0);
Matt Arsenaultd99ef112016-09-17 15:44:16 +00002727
2728 // Push casts through vector builds. This helps avoid emitting a large
2729 // number of copies when materializing floating point vector constants.
2730 //
2731 // vNt1 bitcast (vNt0 (build_vector t0:x, t0:y)) =>
2732 // vnt1 = build_vector (t1 (bitcast t0:x)), (t1 (bitcast t0:y))
2733 if (DestVT.isVector()) {
2734 SDValue Src = N->getOperand(0);
2735 if (Src.getOpcode() == ISD::BUILD_VECTOR) {
2736 EVT SrcVT = Src.getValueType();
2737 unsigned NElts = DestVT.getVectorNumElements();
2738
2739 if (SrcVT.getVectorNumElements() == NElts) {
2740 EVT DestEltVT = DestVT.getVectorElementType();
2741
2742 SmallVector<SDValue, 8> CastedElts;
2743 SDLoc SL(N);
2744 for (unsigned I = 0, E = SrcVT.getVectorNumElements(); I != E; ++I) {
2745 SDValue Elt = Src.getOperand(I);
2746 CastedElts.push_back(DAG.getNode(ISD::BITCAST, DL, DestEltVT, Elt));
2747 }
2748
2749 return DAG.getBuildVector(DestVT, SL, CastedElts);
2750 }
2751 }
2752 }
2753
Matt Arsenault79003342016-04-14 21:58:07 +00002754 if (DestVT.getSizeInBits() != 64 && !DestVT.isVector())
2755 break;
2756
2757 // Fold bitcasts of constants.
2758 //
2759 // v2i32 (bitcast i64:k) -> build_vector lo_32(k), hi_32(k)
2760 // TODO: Generalize and move to DAGCombiner
2761 SDValue Src = N->getOperand(0);
2762 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Src)) {
2763 assert(Src.getValueType() == MVT::i64);
2764 SDLoc SL(N);
2765 uint64_t CVal = C->getZExtValue();
2766 return DAG.getNode(ISD::BUILD_VECTOR, SL, DestVT,
2767 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
2768 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
2769 }
2770
2771 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Src)) {
2772 const APInt &Val = C->getValueAPF().bitcastToAPInt();
2773 SDLoc SL(N);
2774 uint64_t CVal = Val.getZExtValue();
2775 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2776 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
2777 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
2778
2779 return DAG.getNode(ISD::BITCAST, SL, DestVT, Vec);
2780 }
2781
2782 break;
2783 }
Matt Arsenault24692112015-07-14 18:20:33 +00002784 case ISD::SHL: {
2785 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2786 break;
2787
2788 return performShlCombine(N, DCI);
2789 }
Matt Arsenault80edab92016-01-18 21:43:36 +00002790 case ISD::SRL: {
2791 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2792 break;
2793
2794 return performSrlCombine(N, DCI);
2795 }
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002796 case ISD::SRA: {
2797 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2798 break;
2799
2800 return performSraCombine(N, DCI);
2801 }
Matt Arsenault24e33d12015-07-03 23:33:38 +00002802 case ISD::MUL:
2803 return performMulCombine(N, DCI);
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002804 case ISD::MULHS:
2805 return performMulhsCombine(N, DCI);
2806 case ISD::MULHU:
2807 return performMulhuCombine(N, DCI);
Matt Arsenault24e33d12015-07-03 23:33:38 +00002808 case AMDGPUISD::MUL_I24:
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002809 case AMDGPUISD::MUL_U24:
2810 case AMDGPUISD::MULHI_I24:
2811 case AMDGPUISD::MULHI_U24: {
Tom Stellard6c7dd982016-10-21 20:25:11 +00002812 // If the first call to simplify is successfull, then N may end up being
2813 // deleted, so we shouldn't call simplifyI24 again.
2814 simplifyI24(N, 0, DCI) || simplifyI24(N, 1, DCI);
Matt Arsenault24e33d12015-07-03 23:33:38 +00002815 return SDValue();
2816 }
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002817 case AMDGPUISD::MUL_LOHI_I24:
2818 case AMDGPUISD::MUL_LOHI_U24:
2819 return performMulLoHi24Combine(N, DCI);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002820 case ISD::SELECT:
2821 return performSelectCombine(N, DCI);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002822 case AMDGPUISD::BFE_I32:
2823 case AMDGPUISD::BFE_U32: {
2824 assert(!N->getValueType(0).isVector() &&
2825 "Vector handling of BFE not implemented");
2826 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
2827 if (!Width)
2828 break;
2829
2830 uint32_t WidthVal = Width->getZExtValue() & 0x1f;
2831 if (WidthVal == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002832 return DAG.getConstant(0, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002833
2834 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
2835 if (!Offset)
2836 break;
2837
2838 SDValue BitsFrom = N->getOperand(0);
2839 uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
2840
2841 bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
2842
2843 if (OffsetVal == 0) {
2844 // This is already sign / zero extended, so try to fold away extra BFEs.
2845 unsigned SignBits = Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
2846
2847 unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
2848 if (OpSignBits >= SignBits)
2849 return BitsFrom;
Matt Arsenault05e96f42014-05-22 18:09:12 +00002850
2851 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
2852 if (Signed) {
2853 // This is a sign_extend_inreg. Replace it to take advantage of existing
2854 // DAG Combines. If not eliminated, we will match back to BFE during
2855 // selection.
2856
2857 // TODO: The sext_inreg of extended types ends, although we can could
2858 // handle them in a single BFE.
2859 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
2860 DAG.getValueType(SmallVT));
2861 }
2862
2863 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002864 }
2865
Matt Arsenaultf1794202014-10-15 05:07:00 +00002866 if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002867 if (Signed) {
2868 return constantFoldBFE<int32_t>(DAG,
Matt Arsenault46cbc432014-09-19 00:42:06 +00002869 CVal->getSExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002870 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002871 WidthVal,
2872 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002873 }
2874
2875 return constantFoldBFE<uint32_t>(DAG,
Matt Arsenault6462f942014-09-18 15:52:26 +00002876 CVal->getZExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002877 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002878 WidthVal,
2879 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002880 }
2881
Matt Arsenault05e96f42014-05-22 18:09:12 +00002882 if ((OffsetVal + WidthVal) >= 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002883 SDValue ShiftVal = DAG.getConstant(OffsetVal, DL, MVT::i32);
Matt Arsenault05e96f42014-05-22 18:09:12 +00002884 return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2885 BitsFrom, ShiftVal);
2886 }
2887
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002888 if (BitsFrom.hasOneUse()) {
Matt Arsenault6de7af42014-10-15 23:37:42 +00002889 APInt Demanded = APInt::getBitsSet(32,
2890 OffsetVal,
2891 OffsetVal + WidthVal);
2892
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002893 APInt KnownZero, KnownOne;
2894 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
2895 !DCI.isBeforeLegalizeOps());
2896 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2897 if (TLO.ShrinkDemandedConstant(BitsFrom, Demanded) ||
2898 TLI.SimplifyDemandedBits(BitsFrom, Demanded,
2899 KnownZero, KnownOne, TLO)) {
2900 DCI.CommitTargetLoweringOpt(TLO);
2901 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002902 }
2903
2904 break;
2905 }
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002906 case ISD::LOAD:
2907 return performLoadCombine(N, DCI);
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002908 case ISD::STORE:
2909 return performStoreCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002910 }
2911 return SDValue();
2912}
2913
2914//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002915// Helper functions
2916//===----------------------------------------------------------------------===//
2917
Tom Stellard75aadc22012-12-11 21:25:42 +00002918SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
2919 const TargetRegisterClass *RC,
2920 unsigned Reg, EVT VT) const {
2921 MachineFunction &MF = DAG.getMachineFunction();
2922 MachineRegisterInfo &MRI = MF.getRegInfo();
2923 unsigned VirtualRegister;
2924 if (!MRI.isLiveIn(Reg)) {
2925 VirtualRegister = MRI.createVirtualRegister(RC);
2926 MRI.addLiveIn(Reg, VirtualRegister);
2927 } else {
2928 VirtualRegister = MRI.getLiveInVirtReg(Reg);
2929 }
2930 return DAG.getRegister(VirtualRegister, VT);
2931}
2932
Tom Stellarddcb9f092015-07-09 21:20:37 +00002933uint32_t AMDGPUTargetLowering::getImplicitParameterOffset(
2934 const AMDGPUMachineFunction *MFI, const ImplicitParameter Param) const {
Tom Stellardb2869eb2016-09-09 19:28:00 +00002935 unsigned Alignment = Subtarget->getAlignmentForImplicitArgPtr();
2936 uint64_t ArgOffset = alignTo(MFI->getABIArgOffset(), Alignment);
Tom Stellarddcb9f092015-07-09 21:20:37 +00002937 switch (Param) {
2938 case GRID_DIM:
2939 return ArgOffset;
2940 case GRID_OFFSET:
2941 return ArgOffset + 4;
2942 }
2943 llvm_unreachable("unexpected implicit parameter type");
2944}
2945
Tom Stellard75aadc22012-12-11 21:25:42 +00002946#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
2947
2948const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002949 switch ((AMDGPUISD::NodeType)Opcode) {
2950 case AMDGPUISD::FIRST_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002951 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +00002952 NODE_NAME_CASE(CALL);
2953 NODE_NAME_CASE(UMUL);
Tom Stellard75aadc22012-12-11 21:25:42 +00002954 NODE_NAME_CASE(BRANCH_COND);
2955
2956 // AMDGPU DAG nodes
Matt Arsenault9babdf42016-06-22 20:15:28 +00002957 NODE_NAME_CASE(ENDPGM)
2958 NODE_NAME_CASE(RETURN)
Tom Stellard75aadc22012-12-11 21:25:42 +00002959 NODE_NAME_CASE(DWORDADDR)
2960 NODE_NAME_CASE(FRACT)
Wei Ding07e03712016-07-28 16:42:13 +00002961 NODE_NAME_CASE(SETCC)
Tom Stellard8485fa02016-12-07 02:42:15 +00002962 NODE_NAME_CASE(SETREG)
2963 NODE_NAME_CASE(FMA_W_CHAIN)
2964 NODE_NAME_CASE(FMUL_W_CHAIN)
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002965 NODE_NAME_CASE(CLAMP)
Matthias Braund04893f2015-05-07 21:33:59 +00002966 NODE_NAME_CASE(COS_HW)
2967 NODE_NAME_CASE(SIN_HW)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002968 NODE_NAME_CASE(FMAX_LEGACY)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002969 NODE_NAME_CASE(FMIN_LEGACY)
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00002970 NODE_NAME_CASE(FMAX3)
2971 NODE_NAME_CASE(SMAX3)
2972 NODE_NAME_CASE(UMAX3)
2973 NODE_NAME_CASE(FMIN3)
2974 NODE_NAME_CASE(SMIN3)
2975 NODE_NAME_CASE(UMIN3)
Matt Arsenaultf639c322016-01-28 20:53:42 +00002976 NODE_NAME_CASE(FMED3)
2977 NODE_NAME_CASE(SMED3)
2978 NODE_NAME_CASE(UMED3)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002979 NODE_NAME_CASE(URECIP)
2980 NODE_NAME_CASE(DIV_SCALE)
2981 NODE_NAME_CASE(DIV_FMAS)
2982 NODE_NAME_CASE(DIV_FIXUP)
2983 NODE_NAME_CASE(TRIG_PREOP)
2984 NODE_NAME_CASE(RCP)
2985 NODE_NAME_CASE(RSQ)
Matt Arsenault32fc5272016-07-26 16:45:45 +00002986 NODE_NAME_CASE(RCP_LEGACY)
Matt Arsenault257d48d2014-06-24 22:13:39 +00002987 NODE_NAME_CASE(RSQ_LEGACY)
Matt Arsenault32fc5272016-07-26 16:45:45 +00002988 NODE_NAME_CASE(FMUL_LEGACY)
Matt Arsenault79963e82016-02-13 01:03:00 +00002989 NODE_NAME_CASE(RSQ_CLAMP)
Matt Arsenault2e7cc482014-08-15 17:30:25 +00002990 NODE_NAME_CASE(LDEXP)
Matt Arsenault4831ce52015-01-06 23:00:37 +00002991 NODE_NAME_CASE(FP_CLASS)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002992 NODE_NAME_CASE(DOT4)
Matthias Braund04893f2015-05-07 21:33:59 +00002993 NODE_NAME_CASE(CARRY)
2994 NODE_NAME_CASE(BORROW)
Matt Arsenaultfae02982014-03-17 18:58:11 +00002995 NODE_NAME_CASE(BFE_U32)
2996 NODE_NAME_CASE(BFE_I32)
Matt Arsenaultb3458362014-03-31 18:21:13 +00002997 NODE_NAME_CASE(BFI)
2998 NODE_NAME_CASE(BFM)
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002999 NODE_NAME_CASE(FFBH_U32)
Matt Arsenaultb51dcb92016-07-18 18:40:51 +00003000 NODE_NAME_CASE(FFBH_I32)
Tom Stellard50122a52014-04-07 19:45:41 +00003001 NODE_NAME_CASE(MUL_U24)
3002 NODE_NAME_CASE(MUL_I24)
Matt Arsenault2712d4a2016-08-27 01:32:27 +00003003 NODE_NAME_CASE(MULHI_U24)
3004 NODE_NAME_CASE(MULHI_I24)
3005 NODE_NAME_CASE(MUL_LOHI_U24)
3006 NODE_NAME_CASE(MUL_LOHI_I24)
Matt Arsenaulteb260202014-05-22 18:00:15 +00003007 NODE_NAME_CASE(MAD_U24)
3008 NODE_NAME_CASE(MAD_I24)
Matthias Braund04893f2015-05-07 21:33:59 +00003009 NODE_NAME_CASE(TEXTURE_FETCH)
Tom Stellard75aadc22012-12-11 21:25:42 +00003010 NODE_NAME_CASE(EXPORT)
Matt Arsenault7bee6ac2016-12-05 20:23:10 +00003011 NODE_NAME_CASE(EXPORT_DONE)
3012 NODE_NAME_CASE(R600_EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00003013 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00003014 NODE_NAME_CASE(REGISTER_LOAD)
3015 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00003016 NODE_NAME_CASE(LOAD_INPUT)
3017 NODE_NAME_CASE(SAMPLE)
3018 NODE_NAME_CASE(SAMPLEB)
3019 NODE_NAME_CASE(SAMPLED)
3020 NODE_NAME_CASE(SAMPLEL)
Matt Arsenault364a6742014-06-11 17:50:44 +00003021 NODE_NAME_CASE(CVT_F32_UBYTE0)
3022 NODE_NAME_CASE(CVT_F32_UBYTE1)
3023 NODE_NAME_CASE(CVT_F32_UBYTE2)
3024 NODE_NAME_CASE(CVT_F32_UBYTE3)
Tom Stellard880a80a2014-06-17 16:53:14 +00003025 NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
Tom Stellard067c8152014-07-21 14:01:14 +00003026 NODE_NAME_CASE(CONST_DATA_PTR)
Tom Stellardbf3e6e52016-06-14 20:29:59 +00003027 NODE_NAME_CASE(PC_ADD_REL_OFFSET)
Matt Arsenault03006fd2016-07-19 16:27:56 +00003028 NODE_NAME_CASE(KILL)
Matthias Braund04893f2015-05-07 21:33:59 +00003029 case AMDGPUISD::FIRST_MEM_OPCODE_NUMBER: break;
Tom Stellardfc92e772015-05-12 14:18:14 +00003030 NODE_NAME_CASE(SENDMSG)
Tom Stellard2a9d9472015-05-12 15:00:46 +00003031 NODE_NAME_CASE(INTERP_MOV)
3032 NODE_NAME_CASE(INTERP_P1)
3033 NODE_NAME_CASE(INTERP_P2)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00003034 NODE_NAME_CASE(STORE_MSKOR)
Matt Arsenaultdfaf4262016-04-25 19:27:09 +00003035 NODE_NAME_CASE(LOAD_CONSTANT)
Tom Stellardafcf12f2013-09-12 02:55:14 +00003036 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Tom Stellard354a43c2016-04-01 18:27:37 +00003037 NODE_NAME_CASE(ATOMIC_CMP_SWAP)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00003038 NODE_NAME_CASE(ATOMIC_INC)
3039 NODE_NAME_CASE(ATOMIC_DEC)
Tom Stellard6f9ef142016-12-20 17:19:44 +00003040 NODE_NAME_CASE(BUFFER_LOAD)
3041 NODE_NAME_CASE(BUFFER_LOAD_FORMAT)
Matthias Braund04893f2015-05-07 21:33:59 +00003042 case AMDGPUISD::LAST_AMDGPU_ISD_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00003043 }
Matthias Braund04893f2015-05-07 21:33:59 +00003044 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +00003045}
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003046
Evandro Menezes21f9ce12016-11-10 23:31:06 +00003047SDValue AMDGPUTargetLowering::getSqrtEstimate(SDValue Operand,
3048 SelectionDAG &DAG, int Enabled,
3049 int &RefinementSteps,
3050 bool &UseOneConstNR,
3051 bool Reciprocal) const {
Matt Arsenaulte93d06a2015-01-13 20:53:18 +00003052 EVT VT = Operand.getValueType();
3053
3054 if (VT == MVT::f32) {
3055 RefinementSteps = 0;
3056 return DAG.getNode(AMDGPUISD::RSQ, SDLoc(Operand), VT, Operand);
3057 }
3058
3059 // TODO: There is also f64 rsq instruction, but the documentation is less
3060 // clear on its precision.
3061
3062 return SDValue();
3063}
3064
Matt Arsenaultbf0db912015-01-13 20:53:23 +00003065SDValue AMDGPUTargetLowering::getRecipEstimate(SDValue Operand,
Sanjay Patel0051efc2016-10-20 16:55:45 +00003066 SelectionDAG &DAG, int Enabled,
3067 int &RefinementSteps) const {
Matt Arsenaultbf0db912015-01-13 20:53:23 +00003068 EVT VT = Operand.getValueType();
3069
3070 if (VT == MVT::f32) {
3071 // Reciprocal, < 1 ulp error.
3072 //
3073 // This reciprocal approximation converges to < 0.5 ulp error with one
3074 // newton rhapson performed with two fused multiple adds (FMAs).
3075
3076 RefinementSteps = 0;
3077 return DAG.getNode(AMDGPUISD::RCP, SDLoc(Operand), VT, Operand);
3078 }
3079
3080 // TODO: There is also f64 rcp instruction, but the documentation is less
3081 // clear on its precision.
3082
3083 return SDValue();
3084}
3085
Jay Foada0653a32014-05-14 21:14:37 +00003086void AMDGPUTargetLowering::computeKnownBitsForTargetNode(
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003087 const SDValue Op,
3088 APInt &KnownZero,
3089 APInt &KnownOne,
3090 const SelectionDAG &DAG,
3091 unsigned Depth) const {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003092
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003093 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0); // Don't know anything.
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003094
3095 APInt KnownZero2;
3096 APInt KnownOne2;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003097 unsigned Opc = Op.getOpcode();
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003098
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003099 switch (Opc) {
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003100 default:
3101 break;
Jan Vesely808fff52015-04-30 17:15:56 +00003102 case AMDGPUISD::CARRY:
3103 case AMDGPUISD::BORROW: {
3104 KnownZero = APInt::getHighBitsSet(32, 31);
3105 break;
3106 }
3107
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003108 case AMDGPUISD::BFE_I32:
3109 case AMDGPUISD::BFE_U32: {
3110 ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3111 if (!CWidth)
3112 return;
3113
3114 unsigned BitWidth = 32;
3115 uint32_t Width = CWidth->getZExtValue() & 0x1f;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003116
Matt Arsenaulta3fe7c62014-10-16 20:07:40 +00003117 if (Opc == AMDGPUISD::BFE_U32)
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003118 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - Width);
3119
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003120 break;
3121 }
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003122 }
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003123}
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003124
3125unsigned AMDGPUTargetLowering::ComputeNumSignBitsForTargetNode(
3126 SDValue Op,
3127 const SelectionDAG &DAG,
3128 unsigned Depth) const {
3129 switch (Op.getOpcode()) {
3130 case AMDGPUISD::BFE_I32: {
3131 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3132 if (!Width)
3133 return 1;
3134
3135 unsigned SignBits = 32 - Width->getZExtValue() + 1;
Artyom Skrobov314ee042015-11-25 19:41:11 +00003136 if (!isNullConstant(Op.getOperand(1)))
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003137 return SignBits;
3138
3139 // TODO: Could probably figure something out with non-0 offsets.
3140 unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
3141 return std::max(SignBits, Op0SignBits);
3142 }
3143
Matt Arsenault5565f65e2014-05-22 18:09:07 +00003144 case AMDGPUISD::BFE_U32: {
3145 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3146 return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
3147 }
3148
Jan Vesely808fff52015-04-30 17:15:56 +00003149 case AMDGPUISD::CARRY:
3150 case AMDGPUISD::BORROW:
3151 return 31;
3152
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003153 default:
3154 return 1;
3155 }
3156}