blob: 423f97ccacd64f978508c64875e78c957ca8dd9a [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
Jim Grosbach46dd4132011-08-17 21:51:27 +000018def imm_sr_XFORM: SDNodeXForm<imm, [{
19 unsigned Imm = N->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000020 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), SDLoc(N), MVT::i32);
Jim Grosbach46dd4132011-08-17 21:51:27 +000021}]>;
Sjoerd Meijer11794702017-04-03 14:50:04 +000022def ThumbSRImmAsmOperand: ImmAsmOperand<1,32> { let Name = "ImmThumbSR"; }
Jim Grosbach46dd4132011-08-17 21:51:27 +000023def imm_sr : Operand<i32>, PatLeaf<(imm), [{
24 uint64_t Imm = N->getZExtValue();
Owen Andersonc4030382011-08-08 20:42:17 +000025 return Imm > 0 && Imm <= 32;
Jim Grosbach46dd4132011-08-17 21:51:27 +000026}], imm_sr_XFORM> {
27 let PrintMethod = "printThumbSRImm";
28 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Andersonc4030382011-08-08 20:42:17 +000029}
30
Evan Cheng10043e22007-01-19 07:51:42 +000031def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000032 return (uint32_t)-N->getZExtValue() < 8;
Evan Cheng10043e22007-01-19 07:51:42 +000033}], imm_neg_XFORM>;
34
Sanne Wouda2409c642017-03-21 14:59:17 +000035def ThumbModImmNeg1_7AsmOperand : AsmOperandClass { let Name = "ThumbModImmNeg1_7"; }
36def mod_imm1_7_neg : Operand<i32>, PatLeaf<(imm), [{
37 unsigned Value = -(unsigned)N->getZExtValue();
38 return 0 < Value && Value < 8;
39 }], imm_neg_XFORM> {
40 let ParserMatchClass = ThumbModImmNeg1_7AsmOperand;
41}
42
43def ThumbModImmNeg8_255AsmOperand : AsmOperandClass { let Name = "ThumbModImmNeg8_255"; }
44def mod_imm8_255_neg : Operand<i32>, PatLeaf<(imm), [{
45 unsigned Value = -(unsigned)N->getZExtValue();
46 return 7 < Value && Value < 256;
47 }], imm_neg_XFORM> {
48 let ParserMatchClass = ThumbModImmNeg8_255AsmOperand;
49}
50
51
Evan Cheng10043e22007-01-19 07:51:42 +000052def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000053 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000054}]>;
55
Evan Cheng10043e22007-01-19 07:51:42 +000056def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000057 unsigned Val = -N->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000058 return Val >= 8 && Val < 256;
59}], imm_neg_XFORM>;
60
Bill Wendling9c258942010-12-01 02:36:55 +000061// Break imm's up into two pieces: an immediate + a left shift. This uses
62// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
63// to get the val/shift pieces.
Evan Cheng10043e22007-01-19 07:51:42 +000064def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000065 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Cheng10043e22007-01-19 07:51:42 +000066}]>;
67
68def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000069 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000070 return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000071}]>;
72
73def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000074 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000075 return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000076}]>;
77
James Molloy65b6be12016-06-14 13:33:07 +000078def imm256_510 : ImmLeaf<i32, [{
79 return Imm >= 256 && Imm < 511;
James Molloyb1013832016-06-07 13:10:14 +000080}]>;
81
James Molloy65b6be12016-06-14 13:33:07 +000082def thumb_imm256_510_addend : SDNodeXForm<imm, [{
James Molloyb1013832016-06-07 13:10:14 +000083 return CurDAG->getTargetConstant(N->getZExtValue() - 255, SDLoc(N), MVT::i32);
84}]>;
85
Evan Chengb1852592009-11-19 06:57:41 +000086// Scaled 4 immediate.
Jim Grosbach0a0b3072011-08-24 21:22:15 +000087def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; }
88def t_imm0_1020s4 : Operand<i32> {
Evan Chengb1852592009-11-19 06:57:41 +000089 let PrintMethod = "printThumbS4ImmOperand";
Jim Grosbach0a0b3072011-08-24 21:22:15 +000090 let ParserMatchClass = t_imm0_1020s4_asmoperand;
91 let OperandType = "OPERAND_IMMEDIATE";
92}
93
94def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; }
95def t_imm0_508s4 : Operand<i32> {
96 let PrintMethod = "printThumbS4ImmOperand";
97 let ParserMatchClass = t_imm0_508s4_asmoperand;
Benjamin Kramer3ceac212011-07-14 21:47:24 +000098 let OperandType = "OPERAND_IMMEDIATE";
Evan Chengb1852592009-11-19 06:57:41 +000099}
Jim Grosbach930f2f62012-04-05 20:57:13 +0000100// Alias use only, so no printer is necessary.
101def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; }
102def t_imm0_508s4_neg : Operand<i32> {
103 let ParserMatchClass = t_imm0_508s4_neg_asmoperand;
104 let OperandType = "OPERAND_IMMEDIATE";
105}
Evan Chengb1852592009-11-19 06:57:41 +0000106
Evan Cheng10043e22007-01-19 07:51:42 +0000107// Define Thumb specific addressing modes.
108
Mihai Popad36cbaa2013-07-03 09:21:44 +0000109// unsigned 8-bit, 2-scaled memory offset
110class OperandUnsignedOffset_b8s2 : AsmOperandClass {
111 let Name = "UnsignedOffset_b8s2";
112 let PredicateMethod = "isUnsignedOffset<8, 2>";
113}
114
115def UnsignedOffset_b8s2 : OperandUnsignedOffset_b8s2;
116
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000117// thumb style PC relative operand. signed, 8 bits magnitude,
118// two bits shift. can be represented as either [pc, #imm], #imm,
119// or relocatable expression...
120def ThumbMemPC : AsmOperandClass {
121 let Name = "ThumbMemPC";
122}
123
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000124let OperandType = "OPERAND_PCREL" in {
Jim Grosbache119da12010-12-10 18:21:33 +0000125def t_brtarget : Operand<OtherVT> {
126 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000127 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache119da12010-12-10 18:21:33 +0000128}
129
Mihai Popad36cbaa2013-07-03 09:21:44 +0000130// ADR instruction labels.
131def t_adrlabel : Operand<i32> {
132 let EncoderMethod = "getThumbAdrLabelOpValue";
133 let PrintMethod = "printAdrLabelOperand<2>";
134 let ParserMatchClass = UnsignedOffset_b8s2;
135}
136
Tim Northover3e036172016-07-11 22:29:37 +0000137
138def thumb_br_target : Operand<OtherVT> {
139 let ParserMatchClass = ThumbBranchTarget;
140 let EncoderMethod = "getThumbBranchTargetOpValue";
141 let OperandType = "OPERAND_PCREL";
Jim Grosbach78485ad2010-12-10 17:13:40 +0000142}
143
Tim Northover3e036172016-07-11 22:29:37 +0000144def thumb_bl_target : Operand<i32> {
145 let ParserMatchClass = ThumbBranchTarget;
Jim Grosbach9e199462010-12-06 23:57:07 +0000146 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000147 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach9e199462010-12-06 23:57:07 +0000148}
149
Tim Northover3e036172016-07-11 22:29:37 +0000150// Target for BLX *from* thumb mode.
151def thumb_blx_target : Operand<i32> {
152 let ParserMatchClass = ARMBranchTarget;
Bill Wendling3392bfc2010-12-09 00:39:08 +0000153 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Andersonc4030382011-08-08 20:42:17 +0000154 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling3392bfc2010-12-09 00:39:08 +0000155}
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000156
Tim Northover3e036172016-07-11 22:29:37 +0000157def thumb_bcc_target : Operand<OtherVT> {
158 let ParserMatchClass = ThumbBranchTarget;
159 let EncoderMethod = "getThumbBCCTargetOpValue";
160 let DecoderMethod = "DecodeThumbBCCTargetOperand";
161}
162
163def thumb_cb_target : Operand<OtherVT> {
164 let ParserMatchClass = ThumbBranchTarget;
165 let EncoderMethod = "getThumbCBTargetOpValue";
166 let DecoderMethod = "DecodeThumbCmpBROperand";
167}
168
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000169// t_addrmode_pc := <label> => pc + imm8 * 4
170//
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000171def t_addrmode_pc : MemOperand {
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000172 let EncoderMethod = "getAddrModePCOpValue";
173 let DecoderMethod = "DecodeThumbAddrModePC";
174 let PrintMethod = "printThumbLdrLabelOperand";
175 let ParserMatchClass = ThumbMemPC;
176}
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000177}
Bill Wendling3392bfc2010-12-09 00:39:08 +0000178
Evan Cheng10043e22007-01-19 07:51:42 +0000179// t_addrmode_rr := reg + reg
180//
Jim Grosbachd3595712011-08-03 23:50:40 +0000181def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000182def t_addrmode_rr : MemOperand,
Evan Cheng10043e22007-01-19 07:51:42 +0000183 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendling092a7bd2010-12-14 03:36:38 +0000184 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000185 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson3157f2e2011-08-15 19:00:06 +0000186 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7c4739d2011-08-19 19:17:58 +0000187 let ParserMatchClass = t_addrmode_rr_asm_operand;
Jim Grosbachfde21102009-04-07 20:34:09 +0000188 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000189}
190
Bill Wendling092a7bd2010-12-14 03:36:38 +0000191// t_addrmode_rrs := reg + reg
Evan Cheng10043e22007-01-19 07:51:42 +0000192//
Jim Grosbache9380702011-08-19 16:52:32 +0000193// We use separate scaled versions because the Select* functions need
194// to explicitly check for a matching constant and return false here so that
195// the reg+imm forms will match instead. This is a horrible way to do that,
196// as it forces tight coupling between the methods, but it's how selectiondag
197// currently works.
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000198def t_addrmode_rrs1 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000199 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
200 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
201 let PrintMethod = "printThumbAddrModeRROperand";
Owen Andersone0152a72011-08-09 20:55:18 +0000202 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbachd3595712011-08-03 23:50:40 +0000203 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000204 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000205}
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000206def t_addrmode_rrs2 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000207 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
208 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000209 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000210 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000211 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000212 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000213}
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000214def t_addrmode_rrs4 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000215 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
216 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000217 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000218 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000219 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000220 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000221}
Evan Chengc0b73662007-01-23 22:59:13 +0000222
Bill Wendling092a7bd2010-12-14 03:36:38 +0000223// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc0b73662007-01-23 22:59:13 +0000224//
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000225def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000226def t_addrmode_is4 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000227 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
228 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000229 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000230 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000231 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000232 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000233}
234
235// t_addrmode_is2 := reg + imm5 * 2
236//
Jim Grosbach26d35872011-08-19 18:55:51 +0000237def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000238def t_addrmode_is2 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000239 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
240 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000241 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000242 let PrintMethod = "printThumbAddrModeImm5S2Operand";
Jim Grosbach26d35872011-08-19 18:55:51 +0000243 let ParserMatchClass = t_addrmode_is2_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000244 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000245}
246
247// t_addrmode_is1 := reg + imm5
248//
Jim Grosbacha32c7532011-08-19 18:49:59 +0000249def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000250def t_addrmode_is1 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000251 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
252 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000253 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000254 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbacha32c7532011-08-19 18:49:59 +0000255 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000256 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000257}
258
259// t_addrmode_sp := sp + imm8 * 4
260//
Jim Grosbach505be7592011-08-23 18:39:41 +0000261// FIXME: This really shouldn't have an explicit SP operand at all. It should
262// be implicit, just like in the instruction encoding itself.
Jim Grosbach23983d62011-08-19 18:13:48 +0000263def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000264def t_addrmode_sp : MemOperand,
Evan Cheng10043e22007-01-19 07:51:42 +0000265 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000266 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000267 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Cheng10043e22007-01-19 07:51:42 +0000268 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach23983d62011-08-19 18:13:48 +0000269 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesena94837d2010-01-13 00:43:06 +0000270 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000271}
272
273//===----------------------------------------------------------------------===//
274// Miscellaneous Instructions.
275//
276
Jim Grosbach45fceea2010-02-22 23:10:38 +0000277// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
278// from removing one half of the matched pairs. That breaks PEI, which assumes
279// these will always be in pairs, and asserts if it finds otherwise. Better way?
280let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000281def tADJCALLSTACKUP :
Bill Wendling49a2e232010-11-19 22:02:18 +0000282 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
283 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
284 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000285
Jim Grosbach669f1d02009-03-27 23:06:27 +0000286def tADJCALLSTACKDOWN :
Serge Pavlovd526b132017-05-09 13:35:13 +0000287 PseudoInst<(outs), (ins i32imm:$amt, i32imm:$amt2), NoItinerary,
288 [(ARMcallseq_start imm:$amt, imm:$amt2)]>,
Bill Wendling49a2e232010-11-19 22:02:18 +0000289 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000290}
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000291
Jim Grosbach23b729e2011-08-17 23:08:57 +0000292class T1SystemEncoding<bits<8> opc>
Bill Wendling5da8cae2010-11-29 22:15:03 +0000293 : T1Encoding<0b101111> {
Jim Grosbach23b729e2011-08-17 23:08:57 +0000294 let Inst{9-8} = 0b11;
295 let Inst{7-0} = opc;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000296}
297
Saleem Abdulrasool7e7c2f92014-04-25 17:24:24 +0000298def tHINT : T1pI<(outs), (ins imm0_15:$imm), NoItinerary, "hint", "\t$imm",
299 [(int_arm_hint imm0_15:$imm)]>,
Richard Barton87dacc32013-10-18 14:09:49 +0000300 T1SystemEncoding<0x00>,
301 Requires<[IsThumb, HasV6M]> {
302 bits<4> imm;
303 let Inst{7-4} = imm;
304}
Johnny Chen90adefc2010-02-25 03:28:51 +0000305
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000306// Note: When EmitPriority == 1, the alias will be used for printing
307class tHintAlias<string Asm, dag Result, bit EmitPriority = 0> : tInstAlias<Asm, Result, EmitPriority> {
Richard Barton87dacc32013-10-18 14:09:49 +0000308 let Predicates = [IsThumb, HasV6M];
309}
Johnny Chen74cca5a2010-02-25 17:51:03 +0000310
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000311def : tHintAlias<"nop$p", (tHINT 0, pred:$p), 1>; // A8.6.110
312def : tHintAlias<"yield$p", (tHINT 1, pred:$p), 1>; // A8.6.410
313def : tHintAlias<"wfe$p", (tHINT 2, pred:$p), 1>; // A8.6.408
314def : tHintAlias<"wfi$p", (tHINT 3, pred:$p), 1>; // A8.6.409
315def : tHintAlias<"sev$p", (tHINT 4, pred:$p), 1>; // A8.6.157
316def : tInstAlias<"sevl$p", (tHINT 5, pred:$p), 1> {
Richard Barton87dacc32013-10-18 14:09:49 +0000317 let Predicates = [IsThumb2, HasV8];
318}
Joey Goulyad98f162013-10-01 12:39:11 +0000319
Jim Grosbach23b729e2011-08-17 23:08:57 +0000320// The imm operand $val can be used by a debugger to store more information
Bill Wendling5da8cae2010-11-29 22:15:03 +0000321// about the breakpoint.
Jim Grosbach23b729e2011-08-17 23:08:57 +0000322def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
323 []>,
324 T1Encoding<0b101111> {
325 let Inst{9-8} = 0b10;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000326 // A8.6.22
327 bits<8> val;
328 let Inst{7-0} = val;
329}
Saleem Abdulrasool70187552013-12-23 17:23:58 +0000330// default immediate for breakpoint mnemonic
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000331def : InstAlias<"bkpt", (tBKPT 0), 0>, Requires<[IsThumb]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000332
Richard Barton8d519fe2013-09-05 14:14:19 +0000333def tHLT : T1I<(outs), (ins imm0_63:$val), NoItinerary, "hlt\t$val",
334 []>, T1Encoding<0b101110>, Requires<[IsThumb, HasV8]> {
335 let Inst{9-6} = 0b1010;
336 bits<6> val;
337 let Inst{5-0} = val;
338}
339
Jim Grosbach39f93882011-07-22 17:52:23 +0000340def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
Keith Walker10457172014-08-05 15:11:59 +0000341 []>, T1Encoding<0b101101>, Requires<[IsNotMClass]>, Deprecated<HasV8Ops> {
Jim Grosbach39f93882011-07-22 17:52:23 +0000342 bits<1> end;
Bill Wendling3acd0272010-11-21 10:55:23 +0000343 // A8.6.156
Johnny Chen74cca5a2010-02-25 17:51:03 +0000344 let Inst{9-5} = 0b10010;
Bill Wendling49a2e232010-11-19 22:02:18 +0000345 let Inst{4} = 1;
Jim Grosbach39f93882011-07-22 17:52:23 +0000346 let Inst{3} = end;
Bill Wendling49a2e232010-11-19 22:02:18 +0000347 let Inst{2-0} = 0b000;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000348}
349
Johnny Chen44908a52010-03-02 18:14:57 +0000350// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000351def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
Jim Grosbach4da03f02011-09-20 00:00:06 +0000352 NoItinerary, "cps$imod $iflags", []>,
Bill Wendling775899e2010-11-29 00:18:15 +0000353 T1Misc<0b0110011> {
354 // A8.6.38 & B6.1.1
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000355 bit imod;
356 bits<3> iflags;
357
358 let Inst{4} = imod;
359 let Inst{3} = 0;
360 let Inst{2-0} = iflags;
Owen Andersone0152a72011-08-09 20:55:18 +0000361 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling775899e2010-11-29 00:18:15 +0000362}
Johnny Chen44908a52010-03-02 18:14:57 +0000363
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000364// For both thumb1 and thumb2.
Chris Lattner9492c172010-10-31 19:15:18 +0000365let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +0000366def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendlinga82fb712010-11-19 22:37:33 +0000367 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000368 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlingddce9f32010-11-30 00:50:22 +0000369 // A8.6.6
Bill Wendlinga82fb712010-11-19 22:37:33 +0000370 bits<3> dst;
Bill Wendlingddce9f32010-11-30 00:50:22 +0000371 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendlinga82fb712010-11-19 22:37:33 +0000372 let Inst{2-0} = dst;
Johnny Chenc28e6292009-12-15 17:24:14 +0000373}
Evan Cheng10043e22007-01-19 07:51:42 +0000374
Bill Wendlinga82fb712010-11-19 22:37:33 +0000375// ADD <Rd>, sp, #<imm8>
Jakob Stoklund Olesendd2b39d2011-10-15 00:57:13 +0000376// FIXME: This should not be marked as having side effects, and it should be
377// rematerializable. Clearing the side effect bit causes miscompilations,
378// probably because the instruction can be moved around.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000379def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm),
380 IIC_iALUi, "add", "\t$dst, $sp, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000381 T1Encoding<{1,0,1,0,1,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000382 // A6.2 & A8.6.8
383 bits<3> dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000384 bits<8> imm;
Bill Wendlinga82fb712010-11-19 22:37:33 +0000385 let Inst{10-8} = dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000386 let Inst{7-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000387 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000388}
389
Tim Northover23075cc2014-10-20 21:28:41 +0000390// Thumb1 frame lowering is rather fragile, we hope to be able to use
391// tADDrSPi, but we may need to insert a sequence that clobbers CPSR.
392def tADDframe : PseudoInst<(outs tGPR:$dst), (ins i32imm:$base, i32imm:$offset),
393 NoItinerary, []>,
394 Requires<[IsThumb, IsThumb1Only]> {
395 let Defs = [CPSR];
396}
397
Bill Wendlinga82fb712010-11-19 22:37:33 +0000398// ADD sp, sp, #<imm7>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000399def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
400 IIC_iALUi, "add", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000401 T1Misc<{0,0,0,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000402 // A6.2.5 & A8.6.8
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000403 bits<7> imm;
404 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000405 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000406}
Evan Chengb566ab72009-06-25 01:05:06 +0000407
Bill Wendlinga82fb712010-11-19 22:37:33 +0000408// SUB sp, sp, #<imm7>
409// FIXME: The encoding and the ASM string don't match up.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000410def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
411 IIC_iALUi, "sub", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000412 T1Misc<{0,0,0,0,1,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000413 // A6.2.5 & A8.6.214
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000414 bits<7> imm;
415 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000416 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000417}
Evan Chengb972e562009-08-07 00:34:42 +0000418
Sanne Wouda2409c642017-03-21 14:59:17 +0000419def : tInstSubst<"add${p} sp, $imm",
Jim Grosbach930f2f62012-04-05 20:57:13 +0000420 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
Sanne Wouda2409c642017-03-21 14:59:17 +0000421def : tInstSubst<"add${p} sp, sp, $imm",
Jim Grosbach930f2f62012-04-05 20:57:13 +0000422 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
423
Jim Grosbach4b701af2011-08-24 21:42:27 +0000424// Can optionally specify SP as a three operand instruction.
425def : tInstAlias<"add${p} sp, sp, $imm",
426 (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>;
427def : tInstAlias<"sub${p} sp, sp, $imm",
428 (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>;
429
Bill Wendlinga82fb712010-11-19 22:37:33 +0000430// ADD <Rm>, sp
Jim Grosbachc6f32b32012-04-27 23:51:36 +0000431def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr,
432 "add", "\t$Rdn, $sp, $Rn", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000433 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000434 // A8.6.9 Encoding T1
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000435 bits<4> Rdn;
436 let Inst{7} = Rdn{3};
Bill Wendlinga82fb712010-11-19 22:37:33 +0000437 let Inst{6-3} = 0b1101;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000438 let Inst{2-0} = Rdn{2-0};
Owen Andersone0152a72011-08-09 20:55:18 +0000439 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000440}
Evan Chengb972e562009-08-07 00:34:42 +0000441
Bill Wendlinga82fb712010-11-19 22:37:33 +0000442// ADD sp, <Rm>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000443def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr,
444 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000445 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Johnny Chenc28e6292009-12-15 17:24:14 +0000446 // A8.6.9 Encoding T2
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000447 bits<4> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000448 let Inst{7} = 1;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000449 let Inst{6-3} = Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000450 let Inst{2-0} = 0b101;
Owen Andersone0152a72011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000452}
Evan Chengb972e562009-08-07 00:34:42 +0000453
Evan Cheng10043e22007-01-19 07:51:42 +0000454//===----------------------------------------------------------------------===//
455// Control Flow Instructions.
456//
457
Bob Wilson73789b82009-10-28 18:26:41 +0000458// Indirect branches
459let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000460 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000461 T1Special<{1,1,0,?}>, Sched<[WriteBr]> {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000462 // A6.2.3 & A8.6.25
463 bits<4> Rm;
464 let Inst{6-3} = Rm;
465 let Inst{2-0} = 0b000;
James Molloyd9ba4fd2012-02-09 10:56:31 +0000466 let Unpredictable{2-0} = 0b111;
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000467 }
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000468 def tBXNS : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bxns${p}\t$Rm", []>,
469 Requires<[IsThumb, Has8MSecExt]>,
470 T1Special<{1,1,0,?}>, Sched<[WriteBr]> {
471 bits<4> Rm;
472 let Inst{6-3} = Rm;
473 let Inst{2-0} = 0b100;
474 let Unpredictable{1-0} = 0b11;
475 }
Bob Wilson73789b82009-10-28 18:26:41 +0000476}
477
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000478let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson651b2302011-07-13 23:22:26 +0000479 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000480 [(ARMretflag)], (tBX LR, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000481
482 // Alternative return instruction used by vararg functions.
Jim Grosbach74719372011-07-08 21:50:04 +0000483 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000484 2, IIC_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000485 (tBX GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000486}
487
Bill Wendling9c258942010-12-01 02:36:55 +0000488// All calls clobber the non-callee saved registers. SP is marked as a use to
489// prevent stack-pointer assignments that appear immediately before calls from
490// potentially appearing dead.
Jim Grosbach669f1d02009-03-27 23:06:27 +0000491let isCall = 1,
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000492 Defs = [LR], Uses = [SP] in {
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000493 // Also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000494 def tBL : TIx2<0b11110, 0b11, 1,
Tim Northover3e036172016-07-11 22:29:37 +0000495 (outs), (ins pred:$p, thumb_bl_target:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000496 "bl${p}\t$func",
Tim Northoverb5ece522016-05-10 19:17:47 +0000497 [(ARMcall tglobaladdr:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000498 Requires<[IsThumb]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000499 bits<24> func;
500 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000501 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000502 let Inst{13} = func{22};
503 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000504 let Inst{10-0} = func{10-0};
Bill Wendling4d8ff862010-12-03 01:55:47 +0000505 }
Evan Cheng175bd142009-07-29 21:26:42 +0000506
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000507 // ARMv5T and above, also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000508 def tBLXi : TIx2<0b11110, 0b11, 0,
Tim Northover3e036172016-07-11 22:29:37 +0000509 (outs), (ins pred:$p, thumb_blx_target:$func), IIC_Br,
Tim Northoverb5ece522016-05-10 19:17:47 +0000510 "blx${p}\t$func", []>,
Keith Walker10457172014-08-05 15:11:59 +0000511 Requires<[IsThumb, HasV5T, IsNotMClass]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000512 bits<24> func;
513 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000514 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000515 let Inst{13} = func{22};
516 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000517 let Inst{10-1} = func{10-1};
518 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbache4fee202010-12-03 22:33:42 +0000519 }
Evan Cheng175bd142009-07-29 21:26:42 +0000520
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000521 // Also used for Thumb2
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000522 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000523 "blx${p}\t$func",
Tim Northoverb5ece522016-05-10 19:17:47 +0000524 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +0000525 Requires<[IsThumb, HasV5T]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000526 T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { // A6.2.3 & A8.6.24;
Owen Andersonb7456232011-05-11 17:00:48 +0000527 bits<4> func;
528 let Inst{6-3} = func;
529 let Inst{2-0} = 0b000;
530 }
Evan Cheng175bd142009-07-29 21:26:42 +0000531
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000532 // ARMv8-M Security Extensions
533 def tBLXNSr : TI<(outs), (ins pred:$p, GPRnopc:$func), IIC_Br,
534 "blxns${p}\t$func", []>,
535 Requires<[IsThumb, Has8MSecExt]>,
536 T1Special<{1,1,1,?}>, Sched<[WriteBrL]> {
537 bits<4> func;
538 let Inst{6-3} = func;
539 let Inst{2-0} = 0b100;
540 let Unpredictable{1-0} = 0b11;
541 }
542
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000543 // ARMv4T
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000544 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func),
Owen Anderson651b2302011-07-13 23:22:26 +0000545 4, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +0000546 [(ARMcall_nolink tGPR:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000547 Requires<[IsThumb, IsThumb1Only]>, Sched<[WriteBr]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000548}
549
Bill Wendling9c258942010-12-01 02:36:55 +0000550let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
551 let isPredicable = 1 in
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000552 def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br,
553 "b", "\t$target", [(br bb:$target)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000554 T1Encoding<{1,1,1,0,0,?}>, Sched<[WriteBr]> {
Jim Grosbache119da12010-12-10 18:21:33 +0000555 bits<11> target;
556 let Inst{10-0} = target;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000557 let AsmMatchConverter = "cvtThumbBranches";
558 }
Evan Cheng10043e22007-01-19 07:51:42 +0000559
Evan Cheng863736b2007-01-30 01:13:37 +0000560 // Far jump
Jim Grosbachb5743b92010-12-16 19:11:16 +0000561 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
562 // the clobber of LR.
Evan Cheng317bd7a2009-08-07 05:45:07 +0000563 let Defs = [LR] in
Tim Northover3e036172016-07-11 22:29:37 +0000564 def tBfar : tPseudoExpand<(outs), (ins thumb_bl_target:$target, pred:$p),
565 4, IIC_Br, [],
566 (tBL pred:$p, thumb_bl_target:$target)>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000567 Sched<[WriteBrTbl]>;
Evan Cheng863736b2007-01-30 01:13:37 +0000568
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000569 def tBR_JTr : tPseudoInst<(outs),
Tim Northover4998a472015-05-13 20:28:38 +0000570 (ins tGPR:$target, i32imm:$jt),
Owen Anderson651b2302011-07-13 23:22:26 +0000571 0, IIC_Br,
Tim Northover4998a472015-05-13 20:28:38 +0000572 [(ARMbrjt tGPR:$target, tjumptable:$jt)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000573 Sched<[WriteBrTbl]> {
Tim Northovera603c402015-05-31 19:22:07 +0000574 let Size = 2;
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000575 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chen466231a2009-12-16 02:32:54 +0000576 }
Evan Cheng0701c5a2007-01-27 02:29:45 +0000577}
578
Evan Chengaa3b8012007-07-05 07:13:32 +0000579// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach669f1d02009-03-27 23:06:27 +0000580// a two-value operand where a dag node expects two operands. :(
Evan Chengac1591b2007-07-21 00:34:19 +0000581let isBranch = 1, isTerminator = 1 in
Tim Northover3e036172016-07-11 22:29:37 +0000582 def tBcc : T1I<(outs), (ins thumb_bcc_target:$target, pred:$p), IIC_Br,
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000583 "b${p}\t$target",
Johnny Chenc28e6292009-12-15 17:24:14 +0000584 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000585 T1BranchCond<{1,1,0,1}>, Sched<[WriteBr]> {
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000586 bits<4> p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000587 bits<8> target;
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000588 let Inst{11-8} = p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000589 let Inst{7-0} = target;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000590 let AsmMatchConverter = "cvtThumbBranches";
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000591}
Evan Cheng10043e22007-01-19 07:51:42 +0000592
Mihai Popad36cbaa2013-07-03 09:21:44 +0000593
Jim Grosbach166cd882011-07-08 20:13:35 +0000594// Tail calls
595let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Cheng68132d82011-12-20 18:26:50 +0000596 // IOS versions.
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000597 let Uses = [SP] in {
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000598 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst),
Owen Anderson651b2302011-07-13 23:22:26 +0000599 4, IIC_Br, [],
Jim Grosbach204c1282011-07-08 20:39:19 +0000600 (tBX GPR:$dst, (ops 14, zero_reg))>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000601 Requires<[IsThumb]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000602 }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000603 // tTAILJMPd: MachO version uses a Thumb2 branch (no Thumb1 tail calls
604 // on MachO), so it's in ARMInstrThumb2.td.
605 // Non-MachO version:
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000606 let Uses = [SP] in {
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000607 def tTAILJMPdND : tPseudoExpand<(outs),
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000608 (ins t_brtarget:$dst, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000609 4, IIC_Br, [],
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000610 (tB t_brtarget:$dst, pred:$p)>,
Tim Northoverd6a729b2014-01-06 14:28:05 +0000611 Requires<[IsThumb, IsNotMachO]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000612 }
613}
614
615
Jim Grosbach5cc338d2011-08-23 19:49:10 +0000616// A8.6.218 Supervisor Call (Software Interrupt)
Johnny Chen57656da2010-02-25 02:21:11 +0000617// A8.6.16 B: Encoding T1
618// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng9a133f62010-11-29 22:43:27 +0000619let isCall = 1, Uses = [SP] in
Jim Grosbachf1637842011-07-26 16:24:27 +0000620def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000621 "svc", "\t$imm", []>, Encoding16, Sched<[WriteBr]> {
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000622 bits<8> imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000623 let Inst{15-12} = 0b1101;
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000624 let Inst{11-8} = 0b1111;
625 let Inst{7-0} = imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000626}
627
Bill Wendling811c9362010-11-30 07:44:32 +0000628// The assembler uses 0xDEFE for a trap instruction.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000629let isBarrier = 1, isTerminator = 1 in
Owen Andersonb7456232011-05-11 17:00:48 +0000630def tTRAP : TI<(outs), (ins), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000631 "trap", [(trap)]>, Encoding16, Sched<[WriteBr]> {
Bill Wendling3acd0272010-11-21 10:55:23 +0000632 let Inst = 0xdefe;
Johnny Chen57656da2010-02-25 02:21:11 +0000633}
634
Evan Cheng10043e22007-01-19 07:51:42 +0000635//===----------------------------------------------------------------------===//
636// Load Store Instructions.
637//
638
John Brawn68acdcb2015-08-13 10:48:22 +0000639// PC-relative loads need to be matched first as constant pool accesses need to
640// always be PC-relative. We do this using AddedComplexity, as the pattern is
641// simpler than the patterns of the other load instructions.
642let canFoldAsLoad = 1, isReMaterializable = 1, AddedComplexity = 10 in
643def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
644 "ldr", "\t$Rt, $addr",
645 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
646 T1Encoding<{0,1,0,0,1,?}> {
647 // A6.2 & A8.6.59
648 bits<3> Rt;
649 bits<8> addr;
650 let Inst{10-8} = Rt;
651 let Inst{7-0} = addr;
652}
653
654// SP-relative loads should be matched before standard immediate-offset loads as
655// it means we avoid having to move SP to another register.
656let canFoldAsLoad = 1 in
657def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
658 "ldr", "\t$Rt, $addr",
659 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
660 T1LdStSP<{1,?,?}> {
661 bits<3> Rt;
662 bits<8> addr;
663 let Inst{10-8} = Rt;
664 let Inst{7-0} = addr;
665}
666
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000667// Loads: reg/reg and reg/imm5
Dan Gohman8c5d6832010-02-27 23:47:46 +0000668let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000669multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
670 Operand AddrMode_r, Operand AddrMode_i,
671 AddrMode am, InstrItinClass itin_r,
672 InstrItinClass itin_i, string asm,
673 PatFrag opnode> {
John Brawn68acdcb2015-08-13 10:48:22 +0000674 // Immediate-offset loads should be matched before register-offset loads as
675 // when the offset is a constant it's simpler to first check if it fits in the
676 // immediate offset field then fall back to register-offset if it doesn't.
Bill Wendling5ab38b52010-12-14 23:42:48 +0000677 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000678 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
679 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
680 am, itin_i, asm, "\t$Rt, $addr",
681 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
John Brawn68acdcb2015-08-13 10:48:22 +0000682 // Register-offset loads are matched last.
683 def r : // reg/reg
684 T1pILdStEncode<reg_opc,
685 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
686 am, itin_r, asm, "\t$Rt, $addr",
687 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000688}
689// Stores: reg/reg and reg/imm5
690multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
691 Operand AddrMode_r, Operand AddrMode_i,
692 AddrMode am, InstrItinClass itin_r,
693 InstrItinClass itin_i, string asm,
694 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000695 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000696 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
697 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
698 am, itin_i, asm, "\t$Rt, $addr",
699 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
John Brawn68acdcb2015-08-13 10:48:22 +0000700 def r : // reg/reg
701 T1pILdStEncode<reg_opc,
702 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
703 am, itin_r, asm, "\t$Rt, $addr",
704 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000705}
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000706
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000707// A8.6.57 & A8.6.60
John Brawn68acdcb2015-08-13 10:48:22 +0000708defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rr,
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000709 t_addrmode_is4, AddrModeT1_4,
710 IIC_iLoad_r, IIC_iLoad_i, "ldr",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000711 load>;
Evan Cheng10043e22007-01-19 07:51:42 +0000712
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000713// A8.6.64 & A8.6.61
John Brawn68acdcb2015-08-13 10:48:22 +0000714defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rr,
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000715 t_addrmode_is1, AddrModeT1_1,
716 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000717 zextloadi8>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000718
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000719// A8.6.76 & A8.6.73
John Brawn68acdcb2015-08-13 10:48:22 +0000720defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rr,
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000721 t_addrmode_is2, AddrModeT1_2,
722 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000723 zextloadi16>;
Evan Chengc0b73662007-01-23 22:59:13 +0000724
Evan Cheng0794c6a2009-07-11 07:08:13 +0000725let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000726def tLDRSB : // A8.6.80
Owen Anderson3157f2e2011-08-15 19:00:06 +0000727 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000728 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000729 "ldrsb", "\t$Rt, $addr",
730 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000731
Evan Cheng0794c6a2009-07-11 07:08:13 +0000732let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000733def tLDRSH : // A8.6.84
Owen Anderson3157f2e2011-08-15 19:00:06 +0000734 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000735 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000736 "ldrsh", "\t$Rt, $addr",
737 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000738
Evan Cheng10043e22007-01-19 07:51:42 +0000739
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000740def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000741 "str", "\t$Rt, $addr",
742 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000743 T1LdStSP<{0,?,?}> {
744 bits<3> Rt;
745 bits<8> addr;
746 let Inst{10-8} = Rt;
747 let Inst{7-0} = addr;
748}
Evan Chengec13f8262007-02-07 00:06:56 +0000749
John Brawn68acdcb2015-08-13 10:48:22 +0000750// A8.6.194 & A8.6.192
751defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rr,
752 t_addrmode_is4, AddrModeT1_4,
753 IIC_iStore_r, IIC_iStore_i, "str",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000754 store>;
John Brawn68acdcb2015-08-13 10:48:22 +0000755
756// A8.6.197 & A8.6.195
757defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rr,
758 t_addrmode_is1, AddrModeT1_1,
759 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000760 truncstorei8>;
John Brawn68acdcb2015-08-13 10:48:22 +0000761
762// A8.6.207 & A8.6.205
763defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rr,
764 t_addrmode_is2, AddrModeT1_2,
765 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000766 truncstorei16>;
John Brawn68acdcb2015-08-13 10:48:22 +0000767
768
Evan Cheng10043e22007-01-19 07:51:42 +0000769//===----------------------------------------------------------------------===//
770// Load / store multiple Instructions.
771//
772
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000773// These require base address to be written back or one of the loaded regs.
Craig Topperc50d64b2014-11-26 00:46:26 +0000774let hasSideEffects = 0 in {
Bill Wendling705ec772010-11-13 10:57:02 +0000775
776let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbache364ad52011-08-23 17:41:15 +0000777def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
778 IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> {
779 bits<3> Rn;
780 bits<8> regs;
781 let Inst{10-8} = Rn;
782 let Inst{7-0} = regs;
783}
Bill Wendling705ec772010-11-13 10:57:02 +0000784
Jim Grosbache364ad52011-08-23 17:41:15 +0000785// Writeback version is just a pseudo, as there's no encoding difference.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000786// Writeback happens iff the base register is not in the destination register
Jim Grosbache364ad52011-08-23 17:41:15 +0000787// list.
Scott Douglass953f9082015-10-05 14:49:54 +0000788let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbache364ad52011-08-23 17:41:15 +0000789def tLDMIA_UPD :
790 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
791 "$Rn = $wb", IIC_iLoad_mu>,
792 PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> {
793 let Size = 2;
794 let OutOperandList = (outs GPR:$wb);
795 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
796 let Pattern = [];
797 let isCodeGenOnly = 1;
798 let isPseudo = 1;
799 list<Predicate> Predicates = [IsThumb];
800}
801
802// There is no non-writeback version of STM for Thumb.
Bill Wendling705ec772010-11-13 10:57:02 +0000803let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach6ccd79f2011-08-24 18:19:42 +0000804def tSTMIA_UPD : Thumb1I<(outs GPR:$wb),
805 (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
806 AddrModeNone, 2, IIC_iStore_mu,
807 "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>,
Jim Grosbache364ad52011-08-23 17:41:15 +0000808 T1Encoding<{1,1,0,0,0,?}> {
809 bits<3> Rn;
810 bits<8> regs;
811 let Inst{10-8} = Rn;
812 let Inst{7-0} = regs;
813}
Owen Andersonb7456232011-05-11 17:00:48 +0000814
Craig Topperc50d64b2014-11-26 00:46:26 +0000815} // hasSideEffects
Evan Chengcc9ca352009-08-11 21:11:32 +0000816
Jim Grosbach90103cc2011-08-18 21:50:53 +0000817def : InstAlias<"ldm${p} $Rn!, $regs",
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000818 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs), 0>,
Jim Grosbach90103cc2011-08-18 21:50:53 +0000819 Requires<[IsThumb, IsThumb1Only]>;
820
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000821let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling945b7762010-11-19 01:33:10 +0000822def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000823 IIC_iPop,
Bill Wendling945b7762010-11-19 01:33:10 +0000824 "pop${p}\t$regs", []>,
825 T1Misc<{1,1,0,?,?,?,?}> {
826 bits<16> regs;
Bill Wendling945b7762010-11-19 01:33:10 +0000827 let Inst{8} = regs{15};
828 let Inst{7-0} = regs{7-0};
829}
Evan Chengcc9ca352009-08-11 21:11:32 +0000830
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000831let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000832def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000833 IIC_iStore_m,
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000834 "push${p}\t$regs", []>,
835 T1Misc<{0,1,0,?,?,?,?}> {
836 bits<16> regs;
837 let Inst{8} = regs{14};
838 let Inst{7-0} = regs{7-0};
839}
Evan Cheng10043e22007-01-19 07:51:42 +0000840
841//===----------------------------------------------------------------------===//
842// Arithmetic Instructions.
843//
844
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000845// Helper classes for encoding T1pI patterns:
846class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
847 string opc, string asm, list<dag> pattern>
848 : T1pI<oops, iops, itin, opc, asm, pattern>,
849 T1DataProcessing<opA> {
850 bits<3> Rm;
851 bits<3> Rn;
852 let Inst{5-3} = Rm;
853 let Inst{2-0} = Rn;
854}
855class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
856 string opc, string asm, list<dag> pattern>
857 : T1pI<oops, iops, itin, opc, asm, pattern>,
858 T1Misc<opA> {
859 bits<3> Rm;
860 bits<3> Rd;
861 let Inst{5-3} = Rm;
862 let Inst{2-0} = Rd;
863}
864
Bill Wendling490240a2010-12-01 01:20:15 +0000865// Helper classes for encoding T1sI patterns:
866class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
867 string opc, string asm, list<dag> pattern>
868 : T1sI<oops, iops, itin, opc, asm, pattern>,
869 T1DataProcessing<opA> {
870 bits<3> Rd;
871 bits<3> Rn;
872 let Inst{5-3} = Rn;
873 let Inst{2-0} = Rd;
874}
875class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
876 string opc, string asm, list<dag> pattern>
877 : T1sI<oops, iops, itin, opc, asm, pattern>,
878 T1General<opA> {
879 bits<3> Rm;
880 bits<3> Rn;
881 bits<3> Rd;
882 let Inst{8-6} = Rm;
883 let Inst{5-3} = Rn;
884 let Inst{2-0} = Rd;
885}
886class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
887 string opc, string asm, list<dag> pattern>
888 : T1sI<oops, iops, itin, opc, asm, pattern>,
889 T1General<opA> {
890 bits<3> Rd;
891 bits<3> Rm;
892 let Inst{5-3} = Rm;
893 let Inst{2-0} = Rd;
894}
895
896// Helper classes for encoding T1sIt patterns:
Bill Wendling4915f562010-12-01 00:48:44 +0000897class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
898 string opc, string asm, list<dag> pattern>
899 : T1sIt<oops, iops, itin, opc, asm, pattern>,
900 T1DataProcessing<opA> {
Bill Wendling05632cb2010-11-30 23:54:45 +0000901 bits<3> Rdn;
902 bits<3> Rm;
Bill Wendling4915f562010-12-01 00:48:44 +0000903 let Inst{5-3} = Rm;
904 let Inst{2-0} = Rdn;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000905}
Bill Wendling4915f562010-12-01 00:48:44 +0000906class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
907 string opc, string asm, list<dag> pattern>
908 : T1sIt<oops, iops, itin, opc, asm, pattern>,
909 T1General<opA> {
910 bits<3> Rdn;
911 bits<8> imm8;
912 let Inst{10-8} = Rdn;
913 let Inst{7-0} = imm8;
914}
915
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000916let isAdd = 1 in {
917 // Add with carry register
918 let isCommutable = 1, Uses = [CPSR] in
919 def tADC : // A8.6.2
920 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
921 "adc", "\t$Rdn, $Rm",
Artyom Skrobov92c06532017-03-22 23:35:51 +0000922 []>, Sched<[WriteALU]>;
Evan Chengf40b9002007-01-27 00:07:15 +0000923
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000924 // Add immediate
925 def tADDi3 : // A8.6.4 T1
926 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
927 IIC_iALUi,
928 "add", "\t$Rd, $Rm, $imm3",
929 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]>,
930 Sched<[WriteALU]> {
931 bits<3> imm3;
932 let Inst{8-6} = imm3;
933 }
Evan Cheng10043e22007-01-19 07:51:42 +0000934
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000935 def tADDi8 : // A8.6.4 T2
936 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
937 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
938 "add", "\t$Rdn, $imm8",
939 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>,
940 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000941
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000942 // Add register
943 let isCommutable = 1 in
944 def tADDrr : // A8.6.6 T1
945 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
946 IIC_iALUr,
947 "add", "\t$Rd, $Rn, $Rm",
948 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000949
Artyom Skrobov92c06532017-03-22 23:35:51 +0000950 /// Similar to the above except these set the 's' bit so the
951 /// instruction modifies the CPSR register.
952 ///
953 /// These opcodes will be converted to the real non-S opcodes by
954 /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
955 let hasPostISelHook = 1, Defs = [CPSR] in {
Artyom Skrobov8d964302017-04-21 07:35:21 +0000956 let isCommutable = 1, Uses = [CPSR] in
Artyom Skrobov92c06532017-03-22 23:35:51 +0000957 def tADCS : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
958 2, IIC_iALUr,
959 [(set tGPR:$Rdn, CPSR, (ARMadde tGPR:$Rn, tGPR:$Rm,
960 CPSR))]>,
961 Requires<[IsThumb1Only]>,
962 Sched<[WriteALU]>;
963
964 def tADDSi3 : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
965 2, IIC_iALUi,
966 [(set tGPR:$Rd, CPSR, (ARMaddc tGPR:$Rm,
967 imm0_7:$imm3))]>,
968 Requires<[IsThumb1Only]>,
969 Sched<[WriteALU]>;
970
971 def tADDSi8 : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, imm0_255:$imm8),
972 2, IIC_iALUi,
973 [(set tGPR:$Rdn, CPSR, (ARMaddc tGPR:$Rn,
974 imm8_255:$imm8))]>,
975 Requires<[IsThumb1Only]>,
976 Sched<[WriteALU]>;
977
978 let isCommutable = 1 in
979 def tADDSrr : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
980 2, IIC_iALUr,
981 [(set tGPR:$Rd, CPSR, (ARMaddc tGPR:$Rn,
982 tGPR:$Rm))]>,
983 Requires<[IsThumb1Only]>,
984 Sched<[WriteALU]>;
985 }
986
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000987 let hasSideEffects = 0 in
988 def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
989 "add", "\t$Rdn, $Rm", []>,
990 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
991 // A8.6.6 T2
992 bits<4> Rdn;
993 bits<4> Rm;
994 let Inst{7} = Rdn{3};
995 let Inst{6-3} = Rm;
996 let Inst{2-0} = Rdn{2-0};
997 }
Bill Wendling284326b2010-11-20 01:18:47 +0000998}
Evan Cheng10043e22007-01-19 07:51:42 +0000999
Sanne Wouda2409c642017-03-21 14:59:17 +00001000def : tInstSubst<"sub${s}${p} $rd, $rn, $imm",
1001 (tADDi3 tGPR:$rd, s_cc_out:$s, tGPR:$rn, mod_imm1_7_neg:$imm, pred:$p)>;
1002def : tInstSubst<"sub${s}${p} $rdn, $imm",
1003 (tADDi8 tGPR:$rdn, s_cc_out:$s, mod_imm8_255_neg:$imm, pred:$p)>;
1004
1005
Bill Wendling284326b2010-11-20 01:18:47 +00001006// AND register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001007let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001008def tAND : // A8.6.12
1009 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1010 IIC_iBITr,
1011 "and", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001012 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001013
David Goodwine85169c2009-06-25 22:49:55 +00001014// ASR immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001015def tASRri : // A8.6.14
Owen Andersonc4030382011-08-08 20:42:17 +00001016 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001017 IIC_iMOVsi,
1018 "asr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001019 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
1020 Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +00001021 bits<5> imm5;
1022 let Inst{10-6} = imm5;
Bill Wendling284326b2010-11-20 01:18:47 +00001023}
Evan Cheng10043e22007-01-19 07:51:42 +00001024
David Goodwine85169c2009-06-25 22:49:55 +00001025// ASR register
Bill Wendling4915f562010-12-01 00:48:44 +00001026def tASRrr : // A8.6.15
1027 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1028 IIC_iMOVsr,
1029 "asr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001030 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001031
David Goodwine85169c2009-06-25 22:49:55 +00001032// BIC register
Bill Wendling4915f562010-12-01 00:48:44 +00001033def tBIC : // A8.6.20
1034 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1035 IIC_iBITr,
1036 "bic", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001037 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>,
1038 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001039
David Goodwine85169c2009-06-25 22:49:55 +00001040// CMN register
Gabor Greif22f69222010-09-14 22:00:50 +00001041let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach267430f2010-01-22 00:08:13 +00001042//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1043// Compare-to-zero still works out, just not the relationals
Bill Wendling9c258942010-12-01 02:36:55 +00001044//def tCMN : // A8.6.33
1045// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
1046// IIC_iCMPr,
1047// "cmn", "\t$lhs, $rhs",
1048// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001049
1050def tCMNz : // A8.6.33
1051 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1052 IIC_iCMPr,
1053 "cmn", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001054 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001055
1056} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001057
David Goodwine85169c2009-06-25 22:49:55 +00001058// CMP immediate
Gabor Greif22f69222010-09-14 22:00:50 +00001059let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach4f240a12011-08-18 18:08:29 +00001060def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendlingc31de252010-11-20 22:52:33 +00001061 "cmp", "\t$Rn, $imm8",
1062 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001063 T1General<{1,0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendlingc31de252010-11-20 22:52:33 +00001064 // A8.6.35
1065 bits<3> Rn;
1066 bits<8> imm8;
1067 let Inst{10-8} = Rn;
1068 let Inst{7-0} = imm8;
1069}
1070
David Goodwine85169c2009-06-25 22:49:55 +00001071// CMP register
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001072def tCMPr : // A8.6.36 T1
1073 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1074 IIC_iCMPr,
1075 "cmp", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001076 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001077
Bill Wendling775899e2010-11-29 00:18:15 +00001078def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
1079 "cmp", "\t$Rn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001080 T1Special<{0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendling775899e2010-11-29 00:18:15 +00001081 // A8.6.36 T2
1082 bits<4> Rm;
1083 bits<4> Rn;
1084 let Inst{7} = Rn{3};
1085 let Inst{6-3} = Rm;
1086 let Inst{2-0} = Rn{2-0};
1087}
Bill Wendlingc31de252010-11-20 22:52:33 +00001088} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001089
Evan Cheng10043e22007-01-19 07:51:42 +00001090
David Goodwine85169c2009-06-25 22:49:55 +00001091// XOR register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001092let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001093def tEOR : // A8.6.45
1094 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1095 IIC_iBITr,
1096 "eor", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001097 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001098
David Goodwine85169c2009-06-25 22:49:55 +00001099// LSL immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001100def tLSLri : // A8.6.88
Jim Grosbach5503c3a2011-08-19 19:29:25 +00001101 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001102 IIC_iMOVsi,
1103 "lsl", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001104 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
1105 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001106 bits<5> imm5;
1107 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001108}
Evan Cheng10043e22007-01-19 07:51:42 +00001109
David Goodwine85169c2009-06-25 22:49:55 +00001110// LSL register
Bill Wendling4915f562010-12-01 00:48:44 +00001111def tLSLrr : // A8.6.89
1112 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1113 IIC_iMOVsr,
1114 "lsl", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001115 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001116
David Goodwine85169c2009-06-25 22:49:55 +00001117// LSR immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001118def tLSRri : // A8.6.90
Owen Andersonc4030382011-08-08 20:42:17 +00001119 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001120 IIC_iMOVsi,
1121 "lsr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001122 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
1123 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001124 bits<5> imm5;
1125 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001126}
Evan Cheng10043e22007-01-19 07:51:42 +00001127
David Goodwine85169c2009-06-25 22:49:55 +00001128// LSR register
Bill Wendling4915f562010-12-01 00:48:44 +00001129def tLSRrr : // A8.6.91
1130 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1131 IIC_iMOVsr,
1132 "lsr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001133 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001134
Bill Wendling22db3132010-11-21 11:49:36 +00001135// Move register
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001136let isMoveImm = 1 in
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001137def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendling22db3132010-11-21 11:49:36 +00001138 "mov", "\t$Rd, $imm8",
1139 [(set tGPR:$Rd, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001140 T1General<{1,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001141 // A8.6.96
1142 bits<3> Rd;
1143 bits<8> imm8;
1144 let Inst{10-8} = Rd;
1145 let Inst{7-0} = imm8;
1146}
Jim Grosbachf86cd372011-08-19 20:46:54 +00001147// Because we have an explicit tMOVSr below, we need an alias to handle
1148// the immediate "movs" form here. Blech.
Jim Grosbach6caa5572011-08-22 18:04:24 +00001149def : tInstAlias <"movs $Rdn, $imm",
1150 (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001151
Jim Grosbach4def7042011-07-01 17:14:11 +00001152// A7-73: MOV(2) - mov setting flag.
Evan Cheng10043e22007-01-19 07:51:42 +00001153
Craig Topperc50d64b2014-11-26 00:46:26 +00001154let hasSideEffects = 0 in {
Jim Grosbache9cc9012011-06-30 23:38:17 +00001155def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson651b2302011-07-13 23:22:26 +00001156 2, IIC_iMOVr,
Jim Grosbachb98ab912011-06-30 22:10:46 +00001157 "mov", "\t$Rd, $Rm", "", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001158 T1Special<{1,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001159 // A8.6.97
1160 bits<4> Rd;
1161 bits<4> Rm;
Jim Grosbache9cc9012011-06-30 23:38:17 +00001162 let Inst{7} = Rd{3};
1163 let Inst{6-3} = Rm;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001164 let Inst{2-0} = Rd{2-0};
1165}
Evan Chengcd4cdd12009-07-11 06:43:01 +00001166let Defs = [CPSR] in
Bill Wendling4d8ff862010-12-03 01:55:47 +00001167def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001168 "movs\t$Rd, $Rm", []>, Encoding16, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001169 // A8.6.97
1170 bits<3> Rd;
1171 bits<3> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +00001172 let Inst{15-6} = 0b0000000000;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001173 let Inst{5-3} = Rm;
1174 let Inst{2-0} = Rd;
Johnny Chenc28e6292009-12-15 17:24:14 +00001175}
Craig Topperc50d64b2014-11-26 00:46:26 +00001176} // hasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00001177
Bill Wendling9c258942010-12-01 02:36:55 +00001178// Multiply register
Jim Grosbachbfeb4f72011-08-22 23:25:48 +00001179let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001180def tMUL : // A8.6.105 T1
Jim Grosbach8e048492011-08-19 22:07:46 +00001181 Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2,
1182 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd",
1183 [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>,
1184 T1DataProcessing<0b1101> {
1185 bits<3> Rd;
1186 bits<3> Rn;
1187 let Inst{5-3} = Rn;
1188 let Inst{2-0} = Rd;
1189 let AsmMatchConverter = "cvtThumbMultiply";
1190}
1191
Jim Grosbach6caa5572011-08-22 18:04:24 +00001192def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn,
1193 pred:$p)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001194
Bill Wendling490240a2010-12-01 01:20:15 +00001195// Move inverse register
1196def tMVN : // A8.6.107
1197 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1198 "mvn", "\t$Rd, $Rn",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001199 [(set tGPR:$Rd, (not tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001200
Bill Wendling22db3132010-11-21 11:49:36 +00001201// Bitwise or register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001202let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001203def tORR : // A8.6.114
1204 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1205 IIC_iBITr,
1206 "orr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001207 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001208
Bill Wendling22db3132010-11-21 11:49:36 +00001209// Swaps
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001210def tREV : // A8.6.134
1211 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1212 IIC_iUNAr,
1213 "rev", "\t$Rd, $Rm",
1214 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001215 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001216
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001217def tREV16 : // A8.6.135
1218 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1219 IIC_iUNAr,
1220 "rev16", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001221 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001222 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001223
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001224def tREVSH : // A8.6.136
1225 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1226 IIC_iUNAr,
1227 "revsh", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001228 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001229 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001230
Bill Wendling4915f562010-12-01 00:48:44 +00001231// Rotate right register
1232def tROR : // A8.6.139
1233 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1234 IIC_iMOVsr,
1235 "ror", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001236 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>,
1237 Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001238
Bill Wendling4915f562010-12-01 00:48:44 +00001239// Negate register
Bill Wendling490240a2010-12-01 01:20:15 +00001240def tRSB : // A8.6.141
1241 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1242 IIC_iALUi,
1243 "rsb", "\t$Rd, $Rn, #0",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001244 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001245
David Goodwine85169c2009-06-25 22:49:55 +00001246// Subtract with carry register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001247let Uses = [CPSR] in
Bill Wendling4915f562010-12-01 00:48:44 +00001248def tSBC : // A8.6.151
1249 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1250 IIC_iALUr,
1251 "sbc", "\t$Rdn, $Rm",
Artyom Skrobov92c06532017-03-22 23:35:51 +00001252 []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001253 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001254
David Goodwine85169c2009-06-25 22:49:55 +00001255// Subtract immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001256def tSUBi3 : // A8.6.210 T1
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001257 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Bill Wendling490240a2010-12-01 01:20:15 +00001258 IIC_iALUi,
1259 "sub", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001260 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]>,
1261 Sched<[WriteALU]> {
Bill Wendlingccba1a82010-11-29 01:00:43 +00001262 bits<3> imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001263 let Inst{8-6} = imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001264}
Jim Grosbach669f1d02009-03-27 23:06:27 +00001265
Bill Wendling4915f562010-12-01 00:48:44 +00001266def tSUBi8 : // A8.6.210 T2
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001267 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn),
1268 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +00001269 "sub", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001270 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>,
1271 Sched<[WriteALU]>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001272
Sanne Wouda2409c642017-03-21 14:59:17 +00001273def : tInstSubst<"add${s}${p} $rd, $rn, $imm",
1274 (tSUBi3 tGPR:$rd, s_cc_out:$s, tGPR:$rn, mod_imm1_7_neg:$imm, pred:$p)>;
1275
1276
1277def : tInstSubst<"add${s}${p} $rdn, $imm",
1278 (tSUBi8 tGPR:$rdn, s_cc_out:$s, mod_imm8_255_neg:$imm, pred:$p)>;
1279
1280
Bill Wendling490240a2010-12-01 01:20:15 +00001281// Subtract register
1282def tSUBrr : // A8.6.212
1283 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1284 IIC_iALUr,
1285 "sub", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001286 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1287 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001288
Artyom Skrobov92c06532017-03-22 23:35:51 +00001289/// Similar to the above except these set the 's' bit so the
1290/// instruction modifies the CPSR register.
1291///
1292/// These opcodes will be converted to the real non-S opcodes by
1293/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1294let hasPostISelHook = 1, Defs = [CPSR] in {
Artyom Skrobov8d964302017-04-21 07:35:21 +00001295 let Uses = [CPSR] in
Artyom Skrobov92c06532017-03-22 23:35:51 +00001296 def tSBCS : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1297 2, IIC_iALUr,
1298 [(set tGPR:$Rdn, CPSR, (ARMsube tGPR:$Rn, tGPR:$Rm,
1299 CPSR))]>,
1300 Requires<[IsThumb1Only]>,
1301 Sched<[WriteALU]>;
1302
1303 def tSUBSi3 : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
1304 2, IIC_iALUi,
1305 [(set tGPR:$Rd, CPSR, (ARMsubc tGPR:$Rm,
1306 imm0_7:$imm3))]>,
1307 Requires<[IsThumb1Only]>,
1308 Sched<[WriteALU]>;
1309
1310 def tSUBSi8 : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, imm0_255:$imm8),
1311 2, IIC_iALUi,
1312 [(set tGPR:$Rdn, CPSR, (ARMsubc tGPR:$Rn,
1313 imm8_255:$imm8))]>,
1314 Requires<[IsThumb1Only]>,
1315 Sched<[WriteALU]>;
1316
1317 def tSUBSrr : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1318 2, IIC_iALUr,
1319 [(set tGPR:$Rd, CPSR, (ARMsubc tGPR:$Rn,
1320 tGPR:$Rm))]>,
1321 Requires<[IsThumb1Only]>,
1322 Sched<[WriteALU]>;
1323}
1324
Bill Wendling490240a2010-12-01 01:20:15 +00001325// Sign-extend byte
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001326def tSXTB : // A8.6.222
1327 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1328 IIC_iUNAr,
1329 "sxtb", "\t$Rd, $Rm",
1330 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001331 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1332 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001333
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001334// Sign-extend short
1335def tSXTH : // A8.6.224
1336 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1337 IIC_iUNAr,
1338 "sxth", "\t$Rd, $Rm",
1339 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001340 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1341 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001342
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001343// Test
Gabor Greif2afac8e2010-09-14 20:47:43 +00001344let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001345def tTST : // A8.6.230
1346 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1347 "tst", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001348 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1349 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001350
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00001351// A8.8.247 UDF - Undefined (Encoding T1)
Saleem Abdulrasool2bd12622014-05-22 04:46:46 +00001352def tUDF : TI<(outs), (ins imm0_255:$imm8), IIC_Br, "udf\t$imm8",
1353 [(int_arm_undefined imm0_255:$imm8)]>, Encoding16 {
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00001354 bits<8> imm8;
1355 let Inst{15-12} = 0b1101;
1356 let Inst{11-8} = 0b1110;
1357 let Inst{7-0} = imm8;
1358}
1359
Saleem Abdulrasool075d2e32016-10-27 16:59:22 +00001360def t__brkdiv0 : TI<(outs), (ins), IIC_Br, "__brkdiv0",
1361 [(int_arm_undefined 249)]>, Encoding16,
1362 Requires<[IsThumb, IsWindows]> {
1363 let Inst = 0xdef9;
1364 let isTerminator = 1;
1365}
1366
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001367// Zero-extend byte
1368def tUXTB : // A8.6.262
1369 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1370 IIC_iUNAr,
1371 "uxtb", "\t$Rd, $Rm",
1372 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001373 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1374 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001375
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001376// Zero-extend short
1377def tUXTH : // A8.6.264
1378 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1379 IIC_iUNAr,
1380 "uxth", "\t$Rd, $Rm",
1381 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001382 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001383
Jim Grosbach3e2cad32010-02-16 21:23:02 +00001384// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman453d64c2009-10-29 18:10:34 +00001385// Expanded after instruction selection into a branch sequence.
1386let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Chengbb2af352009-08-12 05:17:19 +00001387 def tMOVCCr_pseudo :
Tim Northover42180442013-08-22 09:57:11 +00001388 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, cmovpred:$p),
1389 NoItinerary,
1390 [(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, cmovpred:$p))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001391
1392// tLEApcrel - Load a pc-relative address into a register without offending the
1393// assembler.
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001394
1395def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbache2a04042011-08-17 20:37:40 +00001396 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001397 T1Encoding<{1,0,1,0,0,?}>, Sched<[WriteALU]> {
Bill Wendling85a8a722010-11-30 00:18:30 +00001398 bits<3> Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001399 bits<8> addr;
Bill Wendling85a8a722010-11-30 00:18:30 +00001400 let Inst{10-8} = Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001401 let Inst{7-0} = addr;
Owen Andersone0152a72011-08-09 20:55:18 +00001402 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling85a8a722010-11-30 00:18:30 +00001403}
Evan Cheng10043e22007-01-19 07:51:42 +00001404
Renato Golind69570e2017-05-16 17:59:07 +00001405let hasSideEffects = 0, isReMaterializable = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001406def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001407 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001408
Jakob Stoklund Olesen74352492012-08-24 22:46:55 +00001409let hasSideEffects = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001410def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
Tim Northover4998a472015-05-13 20:28:38 +00001411 (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001412 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001413
James Molloy70a3d6d2016-11-01 13:37:41 +00001414// Thumb-1 doesn't have the TBB or TBH instructions, but we can synthesize them
1415// and make use of the same compressed jump table format as Thumb-2.
Matthias Braun70060352017-05-30 18:52:33 +00001416let Size = 2, isBranch = 1, isTerminator = 1, isBarrier = 1,
1417 isIndirectBranch = 1 in {
James Molloy70a3d6d2016-11-01 13:37:41 +00001418def tTBB_JT : tPseudoInst<(outs),
1419 (ins tGPR:$base, tGPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>,
1420 Sched<[WriteBr]>;
1421
1422def tTBH_JT : tPseudoInst<(outs),
1423 (ins tGPR:$base, tGPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>,
1424 Sched<[WriteBr]>;
1425}
1426
Evan Cheng10043e22007-01-19 07:51:42 +00001427//===----------------------------------------------------------------------===//
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001428// TLS Instructions
1429//
1430
1431// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbache4750ef2011-06-30 19:38:01 +00001432// This is a pseudo inst so that we can get the encoding right,
1433// complete with fixup for the aeabi_read_tp function.
1434let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson651b2302011-07-13 23:22:26 +00001435def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001436 [(set R0, ARMthread_pointer)]>,
1437 Sched<[WriteBr]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001438
Bill Wendling9c258942010-12-01 02:36:55 +00001439//===----------------------------------------------------------------------===//
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001440// SJLJ Exception handling intrinsics
Owen Andersonb7456232011-05-11 17:00:48 +00001441//
Bill Wendling9c258942010-12-01 02:36:55 +00001442
1443// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1444// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1445// from some other function to get here, and we're using the stack frame for the
1446// containing function to save/restore registers, we can't keep anything live in
1447// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001448// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling9c258942010-12-01 02:36:55 +00001449// registers except for our own input by listing the relevant registers in
1450// Defs. By doing so, we also cause the prologue/epilogue code to actively
1451// preserve all of the callee-saved resgisters, which is exactly what we want.
1452// $val is a scratch register for our use.
Andrew Trick410172b2011-06-07 00:08:49 +00001453let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendlingaa9047d2011-10-17 22:26:23 +00001454 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
1455 usesCustomInserter = 1 in
Bill Wendlingddce9f32010-11-30 00:50:22 +00001456def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson651b2302011-07-13 23:22:26 +00001457 AddrModeNone, 0, NoItinerary, "","",
Bill Wendlingddce9f32010-11-30 00:50:22 +00001458 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001459
Evan Cheng68132d82011-12-20 18:26:50 +00001460// FIXME: Non-IOS version(s)
Chris Lattner9492c172010-10-31 19:15:18 +00001461let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001462 Defs = [ R7, LR, SP ] in
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001463def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson651b2302011-07-13 23:22:26 +00001464 AddrModeNone, 0, IndexModeNone,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001465 Pseudo, NoItinerary, "", "",
1466 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Saleem Abdulrasool1632fe12016-03-10 16:26:37 +00001467 Requires<[IsThumb,IsNotWindows]>;
1468
1469let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
1470 Defs = [ R11, LR, SP ] in
1471def tInt_WIN_eh_sjlj_longjmp
1472 : XI<(outs), (ins GPR:$src, GPR:$scratch), AddrModeNone, 0, IndexModeNone,
1473 Pseudo, NoItinerary, "", "", [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1474 Requires<[IsThumb,IsWindows]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001475
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001476//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00001477// Non-Instruction Patterns
1478//
1479
Jim Grosbach327cf8e2010-12-07 20:41:06 +00001480// Comparisons
1481def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1482 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1483def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1484 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1485
Louis Gerbargefdcf232014-05-12 19:53:52 +00001486// Bswap 16 with load/store
Louis Gerbargefdcf232014-05-12 19:53:52 +00001487def : T1Pat<(srl (bswap (extloadi16 t_addrmode_is2:$addr)), (i32 16)),
1488 (tREV16 (tLDRHi t_addrmode_is2:$addr))>;
John Brawn68acdcb2015-08-13 10:48:22 +00001489def : T1Pat<(srl (bswap (extloadi16 t_addrmode_rr:$addr)), (i32 16)),
1490 (tREV16 (tLDRHr t_addrmode_rr:$addr))>;
Louis Gerbargefdcf232014-05-12 19:53:52 +00001491def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)),
1492 t_addrmode_is2:$addr),
1493 (tSTRHi(tREV16 tGPR:$Rn), t_addrmode_is2:$addr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001494def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)),
1495 t_addrmode_rr:$addr),
1496 (tSTRHr (tREV16 tGPR:$Rn), t_addrmode_rr:$addr)>;
Louis Gerbargefdcf232014-05-12 19:53:52 +00001497
Tim Northoverdfe2156c2013-11-25 14:40:57 +00001498// ConstantPool
David Goodwine5b969f2009-07-27 19:59:26 +00001499def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001500
Tim Northover72360d22013-12-02 10:35:41 +00001501// GlobalAddress
Tim Northover1328c1a2014-01-13 14:19:17 +00001502def tLDRLIT_ga_pcrel : PseudoInst<(outs tGPR:$dst), (ins i32imm:$addr),
Tim Northover72360d22013-12-02 10:35:41 +00001503 IIC_iLoadiALU,
Tim Northover1328c1a2014-01-13 14:19:17 +00001504 [(set tGPR:$dst,
Tim Northover72360d22013-12-02 10:35:41 +00001505 (ARMWrapperPIC tglobaladdr:$addr))]>,
1506 Requires<[IsThumb, DontUseMovt]>;
1507
Tim Northover1328c1a2014-01-13 14:19:17 +00001508def tLDRLIT_ga_abs : PseudoInst<(outs tGPR:$dst), (ins i32imm:$src),
1509 IIC_iLoad_i,
1510 [(set tGPR:$dst,
Tim Northover72360d22013-12-02 10:35:41 +00001511 (ARMWrapper tglobaladdr:$src))]>,
1512 Requires<[IsThumb, DontUseMovt]>;
1513
Tim Northoverbd41cf82016-01-07 09:03:03 +00001514// TLS globals
1515def : Pat<(ARMWrapperPIC tglobaltlsaddr:$addr),
1516 (tLDRLIT_ga_pcrel tglobaltlsaddr:$addr)>,
1517 Requires<[IsThumb, DontUseMovt]>;
1518def : Pat<(ARMWrapper tglobaltlsaddr:$addr),
1519 (tLDRLIT_ga_abs tglobaltlsaddr:$addr)>,
1520 Requires<[IsThumb, DontUseMovt]>;
1521
Tim Northover72360d22013-12-02 10:35:41 +00001522
Evan Cheng0701c5a2007-01-27 02:29:45 +00001523// JumpTable
Tim Northover4998a472015-05-13 20:28:38 +00001524def : T1Pat<(ARMWrapperJT tjumptable:$dst),
1525 (tLEApcrelJT tjumptable:$dst)>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001526
Evan Cheng10043e22007-01-19 07:51:42 +00001527// Direct calls
Tim Northoverb5ece522016-05-10 19:17:47 +00001528def : T1Pat<(ARMcall texternalsym:$func), (tBL texternalsym:$func)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001529 Requires<[IsThumb]>;
Evan Cheng175bd142009-07-29 21:26:42 +00001530
Evan Cheng10043e22007-01-19 07:51:42 +00001531// zextload i1 -> zextload i8
Bill Wendling092a7bd2010-12-14 03:36:38 +00001532def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1533 (tLDRBi t_addrmode_is1:$addr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001534def : T1Pat<(zextloadi1 t_addrmode_rr:$addr),
1535 (tLDRBr t_addrmode_rr:$addr)>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001536
Renato Golinb9887ef2015-02-25 14:41:06 +00001537// extload from the stack -> word load from the stack, as it avoids having to
1538// materialize the base in a separate register. This only works when a word
1539// load puts the byte/halfword value in the same place in the register that the
1540// byte/halfword load would, i.e. when little-endian.
1541def : T1Pat<(extloadi1 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1542 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1543def : T1Pat<(extloadi8 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1544 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1545def : T1Pat<(extloadi16 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1546 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1547
Evan Chengd02d75c2007-01-26 19:13:16 +00001548// extload -> zextload
John Brawn68acdcb2015-08-13 10:48:22 +00001549def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1550def : T1Pat<(extloadi1 t_addrmode_rr:$addr), (tLDRBr t_addrmode_rr:$addr)>;
1551def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1552def : T1Pat<(extloadi8 t_addrmode_rr:$addr), (tLDRBr t_addrmode_rr:$addr)>;
1553def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
1554def : T1Pat<(extloadi16 t_addrmode_rr:$addr), (tLDRHr t_addrmode_rr:$addr)>;
Evan Chengd02d75c2007-01-26 19:13:16 +00001555
James Molloyb3326df2016-07-15 08:03:56 +00001556// post-inc loads and stores
1557
1558// post-inc LDR -> LDM r0!, {r1}. The way operands are layed out in LDMs is
1559// different to how ISel expects them for a post-inc load, so use a pseudo
1560// and expand it just after ISel.
Matthias Braun856548a2017-01-20 18:30:28 +00001561let usesCustomInserter = 1, mayLoad =1,
James Molloyb3326df2016-07-15 08:03:56 +00001562 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in
1563 def tLDR_postidx: tPseudoInst<(outs rGPR:$Rt, rGPR:$Rn_wb),
1564 (ins rGPR:$Rn, pred:$p),
1565 4, IIC_iStore_ru,
1566 []>;
1567
1568// post-inc STR -> STM r0!, {r1}. The layout of this (because it doesn't def
1569// multiple registers) is the same in ISel as MachineInstr, so there's no need
1570// for a pseudo.
1571def : T1Pat<(post_store rGPR:$Rt, rGPR:$Rn, 4),
1572 (tSTMIA_UPD rGPR:$Rn, rGPR:$Rt)>;
1573
Evan Cheng6da267d2009-08-28 00:31:43 +00001574// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng0794c6a2009-07-11 07:08:13 +00001575// ldr{b|h} + sxt{b|h} instead.
Bill Wendling1171e9e2010-12-15 00:58:57 +00001576def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1577 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1578 Requires<[IsThumb, IsThumb1Only, HasV6]>;
John Brawn68acdcb2015-08-13 10:48:22 +00001579def : T1Pat<(sextloadi8 t_addrmode_rr:$addr),
1580 (tSXTB (tLDRBr t_addrmode_rr:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001581 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001582def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1583 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1584 Requires<[IsThumb, IsThumb1Only, HasV6]>;
John Brawn68acdcb2015-08-13 10:48:22 +00001585def : T1Pat<(sextloadi16 t_addrmode_rr:$addr),
1586 (tSXTH (tLDRHr t_addrmode_rr:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001587 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001588
Bill Wendling1171e9e2010-12-15 00:58:57 +00001589def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1590 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001591def : T1Pat<(sextloadi8 t_addrmode_rr:$addr),
1592 (tASRri (tLSLri (tLDRBr t_addrmode_rr:$addr), 24), 24)>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001593def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1594 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001595def : T1Pat<(sextloadi16 t_addrmode_rr:$addr),
1596 (tASRri (tLSLri (tLDRHr t_addrmode_rr:$addr), 16), 16)>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001597
Eli Friedmanba912e02011-09-15 22:18:49 +00001598def : T1Pat<(atomic_load_8 t_addrmode_is1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001599 (tLDRBi t_addrmode_is1:$src)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001600def : T1Pat<(atomic_load_8 t_addrmode_rr:$src),
1601 (tLDRBr t_addrmode_rr:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001602def : T1Pat<(atomic_load_16 t_addrmode_is2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001603 (tLDRHi t_addrmode_is2:$src)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001604def : T1Pat<(atomic_load_16 t_addrmode_rr:$src),
1605 (tLDRHr t_addrmode_rr:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001606def : T1Pat<(atomic_load_32 t_addrmode_is4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001607 (tLDRi t_addrmode_is4:$src)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001608def : T1Pat<(atomic_load_32 t_addrmode_rr:$src),
1609 (tLDRr t_addrmode_rr:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001610def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val),
1611 (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001612def : T1Pat<(atomic_store_8 t_addrmode_rr:$ptr, tGPR:$val),
1613 (tSTRBr tGPR:$val, t_addrmode_rr:$ptr)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001614def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val),
1615 (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001616def : T1Pat<(atomic_store_16 t_addrmode_rr:$ptr, tGPR:$val),
1617 (tSTRHr tGPR:$val, t_addrmode_rr:$ptr)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001618def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val),
1619 (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001620def : T1Pat<(atomic_store_32 t_addrmode_rr:$ptr, tGPR:$val),
1621 (tSTRr tGPR:$val, t_addrmode_rr:$ptr)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001622
Evan Cheng10043e22007-01-19 07:51:42 +00001623// Large immediate handling.
1624
1625// Two piece imms.
Evan Chengeab9ca72009-06-27 02:26:13 +00001626def : T1Pat<(i32 thumb_immshifted:$src),
1627 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1628 (thumb_immshifted_shamt imm:$src))>;
Evan Cheng10043e22007-01-19 07:51:42 +00001629
Evan Chengeab9ca72009-06-27 02:26:13 +00001630def : T1Pat<(i32 imm0_255_comp:$src),
Artyom Skrobov94fb0bb2017-03-10 13:21:12 +00001631 (tMVN (tMOVi8 (imm_not_XFORM imm:$src)))>;
Evan Cheng207b2462009-11-06 23:52:48 +00001632
James Molloy65b6be12016-06-14 13:33:07 +00001633def : T1Pat<(i32 imm256_510:$src),
James Molloyb1013832016-06-07 13:10:14 +00001634 (tADDi8 (tMOVi8 255),
James Molloy65b6be12016-06-14 13:33:07 +00001635 (thumb_imm256_510_addend imm:$src))>;
James Molloyb1013832016-06-07 13:10:14 +00001636
Evan Cheng207b2462009-11-06 23:52:48 +00001637// Pseudo instruction that combines ldr from constpool and add pc. This should
1638// be expanded into two instructions late to allow if-conversion and
1639// scheduling.
1640let isReMaterializable = 1 in
1641def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling9c258942010-12-01 02:36:55 +00001642 NoItinerary,
Evan Cheng207b2462009-11-06 23:52:48 +00001643 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1644 imm:$cp))]>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001645 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001646
1647// Pseudo-instruction for merged POP and return.
1648// FIXME: remove when we have a way to marking a MI with these properties.
1649let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1650 hasExtraDefRegAllocReq = 1 in
1651def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001652 2, IIC_iPop_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001653 (tPOP pred:$p, reglist:$regs)>, Sched<[WriteBrL]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001654
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001655// Indirect branch using "mov pc, $Rm"
1656let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach39c67b52011-07-08 22:33:49 +00001657 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001658 2, IIC_Br, [(brind GPR:$Rm)],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001659 (tMOVr PC, GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001660}
Jim Grosbach25977222011-08-19 23:24:36 +00001661
1662
1663// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00
1664// encoding is available on ARMv6K, but we don't differentiate that finely.
Sjoerd Meijer9da258d2016-06-03 13:19:43 +00001665def : InstAlias<"nop", (tMOVr R8, R8, 14, 0), 0>, Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach08a47802011-09-20 00:10:37 +00001666
1667
1668// For round-trip assembly/disassembly, we have to handle a CPS instruction
1669// without any iflags. That's not, strictly speaking, valid syntax, but it's
Benjamin Kramerbde91762012-06-02 10:20:22 +00001670// a useful extension and assembles to defined behaviour (the insn does
Jim Grosbach08a47802011-09-20 00:10:37 +00001671// nothing).
1672def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
1673def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
Jim Grosbach561e4e12011-12-13 20:23:22 +00001674
1675// "neg" is and alias for "rsb rd, rn, #0"
1676def : tInstAlias<"neg${s}${p} $Rd, $Rm",
1677 (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>;
1678
Jim Grosbachad66de12012-04-11 00:15:16 +00001679
1680// Implied destination operand forms for shifts.
1681def : tInstAlias<"lsl${s}${p} $Rdm, $imm",
1682 (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>;
1683def : tInstAlias<"lsr${s}${p} $Rdm, $imm",
1684 (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
1685def : tInstAlias<"asr${s}${p} $Rdm, $imm",
1686 (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
Renato Golin3f126132016-05-12 21:22:31 +00001687
1688// Pseudo instruction ldr Rt, =immediate
1689def tLDRConstPool
1690 : tAsmPseudo<"ldr${p} $Rt, $immediate",
1691 (ins tGPR:$Rt, const_pool_asm_imm:$immediate, pred:$p)>;