blob: 0b7765c4391ce88dc899a6dd296c79c5760ecef2 [file] [log] [blame]
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001//===-- HexagonISelLowering.cpp - Hexagon DAG Lowering Implementation -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Hexagon uses to lower LLVM code
11// into a selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "HexagonISelLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000016#include "Hexagon.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000017#include "HexagonMachineFunctionInfo.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000018#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000019#include "HexagonSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "HexagonTargetMachine.h"
21#include "HexagonTargetObjectFile.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000022#include "llvm/ADT/APInt.h"
23#include "llvm/ADT/ArrayRef.h"
24#include "llvm/ADT/SmallVector.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/CodeGen/CallingConvLower.h"
26#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/CodeGen/RuntimeLibcalls.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000031#include "llvm/CodeGen/SelectionDAG.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000032#include "llvm/CodeGen/TargetCallingConv.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000033#include "llvm/CodeGen/ValueTypes.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000034#include "llvm/IR/BasicBlock.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/CallingConv.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000036#include "llvm/IR/DataLayout.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/DerivedTypes.h"
38#include "llvm/IR/Function.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000039#include "llvm/IR/GlobalValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/InlineAsm.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000041#include "llvm/IR/Instructions.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/Intrinsics.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000043#include "llvm/IR/Module.h"
44#include "llvm/IR/Type.h"
45#include "llvm/IR/Value.h"
46#include "llvm/MC/MCRegisterInfo.h"
47#include "llvm/Support/Casting.h"
48#include "llvm/Support/CodeGen.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000049#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000050#include "llvm/Support/Debug.h"
51#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000052#include "llvm/Support/MathExtras.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000053#include "llvm/Support/raw_ostream.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000054#include "llvm/Target/TargetMachine.h"
55#include <algorithm>
56#include <cassert>
57#include <cstddef>
58#include <cstdint>
59#include <limits>
60#include <utility>
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000061
Craig Topperb25fda92012-03-17 18:46:09 +000062using namespace llvm;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000063
Chandler Carruthe96dd892014-04-21 22:55:11 +000064#define DEBUG_TYPE "hexagon-lowering"
65
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +000066static cl::opt<bool> EmitJumpTables("hexagon-emit-jump-tables",
67 cl::init(true), cl::Hidden,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000068 cl::desc("Control jump table emission on Hexagon target"));
69
70static cl::opt<bool> EnableHexSDNodeSched("enable-hexagon-sdnode-sched",
71 cl::Hidden, cl::ZeroOrMore, cl::init(false),
72 cl::desc("Enable Hexagon SDNode scheduling"));
73
74static cl::opt<bool> EnableFastMath("ffast-math",
75 cl::Hidden, cl::ZeroOrMore, cl::init(false),
76 cl::desc("Enable Fast Math processing"));
77
78static cl::opt<int> MinimumJumpTables("minimum-jump-tables",
79 cl::Hidden, cl::ZeroOrMore, cl::init(5),
80 cl::desc("Set minimum jump tables"));
81
82static cl::opt<int> MaxStoresPerMemcpyCL("max-store-memcpy",
83 cl::Hidden, cl::ZeroOrMore, cl::init(6),
84 cl::desc("Max #stores to inline memcpy"));
85
86static cl::opt<int> MaxStoresPerMemcpyOptSizeCL("max-store-memcpy-Os",
87 cl::Hidden, cl::ZeroOrMore, cl::init(4),
88 cl::desc("Max #stores to inline memcpy"));
89
90static cl::opt<int> MaxStoresPerMemmoveCL("max-store-memmove",
91 cl::Hidden, cl::ZeroOrMore, cl::init(6),
92 cl::desc("Max #stores to inline memmove"));
93
94static cl::opt<int> MaxStoresPerMemmoveOptSizeCL("max-store-memmove-Os",
95 cl::Hidden, cl::ZeroOrMore, cl::init(4),
96 cl::desc("Max #stores to inline memmove"));
97
98static cl::opt<int> MaxStoresPerMemsetCL("max-store-memset",
99 cl::Hidden, cl::ZeroOrMore, cl::init(8),
100 cl::desc("Max #stores to inline memset"));
101
102static cl::opt<int> MaxStoresPerMemsetOptSizeCL("max-store-memset-Os",
103 cl::Hidden, cl::ZeroOrMore, cl::init(4),
104 cl::desc("Max #stores to inline memset"));
105
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000106
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000107namespace {
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000108
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +0000109 class HexagonCCState : public CCState {
110 unsigned NumNamedVarArgParams;
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000111
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +0000112 public:
113 HexagonCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
114 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
115 int NumNamedVarArgParams)
116 : CCState(CC, isVarArg, MF, locs, C),
117 NumNamedVarArgParams(NumNamedVarArgParams) {}
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000118
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +0000119 unsigned getNumNamedVarArgParams() const { return NumNamedVarArgParams; }
120 };
121
122 enum StridedLoadKind {
123 Even = 0,
124 Odd,
125 NoPattern
126 };
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000127
128} // end anonymous namespace
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000129
130// Implement calling convention for Hexagon.
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000131
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000132static const MVT LegalV64[] = { MVT::v64i8, MVT::v32i16, MVT::v16i32 };
133static const MVT LegalW64[] = { MVT::v128i8, MVT::v64i16, MVT::v32i32 };
134static const MVT LegalV128[] = { MVT::v128i8, MVT::v64i16, MVT::v32i32 };
135static const MVT LegalW128[] = { MVT::v256i8, MVT::v128i16, MVT::v64i32 };
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +0000136
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000137static bool
138CC_Hexagon(unsigned ValNo, MVT ValVT,
139 MVT LocVT, CCValAssign::LocInfo LocInfo,
140 ISD::ArgFlagsTy ArgFlags, CCState &State);
141
142static bool
143CC_Hexagon32(unsigned ValNo, MVT ValVT,
144 MVT LocVT, CCValAssign::LocInfo LocInfo,
145 ISD::ArgFlagsTy ArgFlags, CCState &State);
146
147static bool
148CC_Hexagon64(unsigned ValNo, MVT ValVT,
149 MVT LocVT, CCValAssign::LocInfo LocInfo,
150 ISD::ArgFlagsTy ArgFlags, CCState &State);
151
152static bool
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000153CC_HexagonVector(unsigned ValNo, MVT ValVT,
154 MVT LocVT, CCValAssign::LocInfo LocInfo,
155 ISD::ArgFlagsTy ArgFlags, CCState &State);
156
157static bool
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000158RetCC_Hexagon(unsigned ValNo, MVT ValVT,
159 MVT LocVT, CCValAssign::LocInfo LocInfo,
160 ISD::ArgFlagsTy ArgFlags, CCState &State);
161
162static bool
163RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
164 MVT LocVT, CCValAssign::LocInfo LocInfo,
165 ISD::ArgFlagsTy ArgFlags, CCState &State);
166
167static bool
168RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
169 MVT LocVT, CCValAssign::LocInfo LocInfo,
170 ISD::ArgFlagsTy ArgFlags, CCState &State);
171
172static bool
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000173RetCC_HexagonVector(unsigned ValNo, MVT ValVT,
174 MVT LocVT, CCValAssign::LocInfo LocInfo,
175 ISD::ArgFlagsTy ArgFlags, CCState &State);
176
177static bool
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000178CC_Hexagon_VarArg (unsigned ValNo, MVT ValVT,
179 MVT LocVT, CCValAssign::LocInfo LocInfo,
180 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000181 HexagonCCState &HState = static_cast<HexagonCCState &>(State);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000182
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000183 if (ValNo < HState.getNumNamedVarArgParams()) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000184 // Deal with named arguments.
185 return CC_Hexagon(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State);
186 }
187
188 // Deal with un-named arguments.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000189 unsigned Offset;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000190 if (ArgFlags.isByVal()) {
191 // If pass-by-value, the size allocated on stack is decided
192 // by ArgFlags.getByValSize(), not by the size of LocVT.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000193 Offset = State.AllocateStack(ArgFlags.getByValSize(),
194 ArgFlags.getByValAlign());
195 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000196 return false;
197 }
Jyotsna Vermac7dcc2f2013-03-07 20:28:34 +0000198 if (LocVT == MVT::i1 || LocVT == MVT::i8 || LocVT == MVT::i16) {
199 LocVT = MVT::i32;
200 ValVT = MVT::i32;
201 if (ArgFlags.isSExt())
202 LocInfo = CCValAssign::SExt;
203 else if (ArgFlags.isZExt())
204 LocInfo = CCValAssign::ZExt;
205 else
206 LocInfo = CCValAssign::AExt;
207 }
Sirish Pande69295b82012-05-10 20:20:25 +0000208 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000209 Offset = State.AllocateStack(4, 4);
210 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000211 return false;
212 }
Sirish Pande69295b82012-05-10 20:20:25 +0000213 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000214 Offset = State.AllocateStack(8, 8);
215 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000216 return false;
217 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000218 if (LocVT == MVT::v2i64 || LocVT == MVT::v4i32 || LocVT == MVT::v8i16 ||
219 LocVT == MVT::v16i8) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000220 Offset = State.AllocateStack(16, 16);
221 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000222 return false;
223 }
224 if (LocVT == MVT::v4i64 || LocVT == MVT::v8i32 || LocVT == MVT::v16i16 ||
225 LocVT == MVT::v32i8) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000226 Offset = State.AllocateStack(32, 32);
227 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000228 return false;
229 }
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000230 if (LocVT == MVT::v16i32 || LocVT == MVT::v32i16 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000231 LocVT == MVT::v64i8 || LocVT == MVT::v512i1) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000232 Offset = State.AllocateStack(64, 64);
233 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000234 return false;
235 }
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000236 if (LocVT == MVT::v32i32 || LocVT == MVT::v64i16 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000237 LocVT == MVT::v128i8 || LocVT == MVT::v1024i1) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000238 Offset = State.AllocateStack(128, 128);
239 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000240 return false;
241 }
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000242 if (LocVT == MVT::v64i32 || LocVT == MVT::v128i16 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000243 LocVT == MVT::v256i8) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000244 Offset = State.AllocateStack(256, 256);
245 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000246 return false;
247 }
248
Craig Toppere73658d2014-04-28 04:05:08 +0000249 llvm_unreachable(nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000250}
251
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000252static bool CC_Hexagon (unsigned ValNo, MVT ValVT, MVT LocVT,
253 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, CCState &State) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000254 if (ArgFlags.isByVal()) {
255 // Passed on stack.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000256 unsigned Offset = State.AllocateStack(ArgFlags.getByValSize(),
257 ArgFlags.getByValAlign());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000258 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
259 return false;
260 }
261
Krzysztof Parzyszek8f23dd62017-03-01 17:30:10 +0000262 if (LocVT == MVT::i1) {
263 LocVT = MVT::i32;
264 } else if (LocVT == MVT::i8 || LocVT == MVT::i16) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000265 LocVT = MVT::i32;
266 ValVT = MVT::i32;
267 if (ArgFlags.isSExt())
268 LocInfo = CCValAssign::SExt;
269 else if (ArgFlags.isZExt())
270 LocInfo = CCValAssign::ZExt;
271 else
272 LocInfo = CCValAssign::AExt;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000273 } else if (LocVT == MVT::v4i8 || LocVT == MVT::v2i16) {
274 LocVT = MVT::i32;
275 LocInfo = CCValAssign::BCvt;
276 } else if (LocVT == MVT::v8i8 || LocVT == MVT::v4i16 || LocVT == MVT::v2i32) {
277 LocVT = MVT::i64;
278 LocInfo = CCValAssign::BCvt;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000279 }
280
Sirish Pande69295b82012-05-10 20:20:25 +0000281 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000282 if (!CC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
283 return false;
284 }
285
Sirish Pande69295b82012-05-10 20:20:25 +0000286 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000287 if (!CC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
288 return false;
289 }
290
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000291 if (LocVT == MVT::v8i32 || LocVT == MVT::v16i16 || LocVT == MVT::v32i8) {
292 unsigned Offset = State.AllocateStack(ArgFlags.getByValSize(), 32);
293 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
294 return false;
295 }
296
Krzysztof Parzyszekac1966e2017-11-27 18:12:16 +0000297 auto &HST = State.getMachineFunction().getSubtarget<HexagonSubtarget>();
298 if (HST.isHVXVectorType(LocVT)) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000299 if (!CC_HexagonVector(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
300 return false;
301 }
302
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000303 return true; // CC didn't match.
304}
305
306
307static bool CC_Hexagon32(unsigned ValNo, MVT ValVT,
308 MVT LocVT, CCValAssign::LocInfo LocInfo,
309 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +0000310 static const MCPhysReg RegList[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000311 Hexagon::R0, Hexagon::R1, Hexagon::R2, Hexagon::R3, Hexagon::R4,
312 Hexagon::R5
313 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000314 if (unsigned Reg = State.AllocateReg(RegList)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000315 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
316 return false;
317 }
318
319 unsigned Offset = State.AllocateStack(4, 4);
320 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
321 return false;
322}
323
324static bool CC_Hexagon64(unsigned ValNo, MVT ValVT,
325 MVT LocVT, CCValAssign::LocInfo LocInfo,
326 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000327 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
328 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
329 return false;
330 }
331
Craig Topper840beec2014-04-04 05:16:06 +0000332 static const MCPhysReg RegList1[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000333 Hexagon::D1, Hexagon::D2
334 };
Craig Topper840beec2014-04-04 05:16:06 +0000335 static const MCPhysReg RegList2[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000336 Hexagon::R1, Hexagon::R3
337 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000338 if (unsigned Reg = State.AllocateReg(RegList1, RegList2)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000339 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
340 return false;
341 }
342
343 unsigned Offset = State.AllocateStack(8, 8, Hexagon::D2);
344 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
345 return false;
346}
347
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000348static bool CC_HexagonVector(unsigned ValNo, MVT ValVT,
349 MVT LocVT, CCValAssign::LocInfo LocInfo,
350 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000351 static const MCPhysReg VecLstS[] = {
352 Hexagon::V0, Hexagon::V1, Hexagon::V2, Hexagon::V3, Hexagon::V4,
353 Hexagon::V5, Hexagon::V6, Hexagon::V7, Hexagon::V8, Hexagon::V9,
354 Hexagon::V10, Hexagon::V11, Hexagon::V12, Hexagon::V13, Hexagon::V14,
355 Hexagon::V15
356 };
357 static const MCPhysReg VecLstD[] = {
358 Hexagon::W0, Hexagon::W1, Hexagon::W2, Hexagon::W3, Hexagon::W4,
359 Hexagon::W5, Hexagon::W6, Hexagon::W7
360 };
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000361 auto &MF = State.getMachineFunction();
362 auto &HST = MF.getSubtarget<HexagonSubtarget>();
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000363
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000364 if (HST.useHVX64BOps() &&
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000365 (LocVT == MVT::v16i32 || LocVT == MVT::v32i16 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000366 LocVT == MVT::v64i8 || LocVT == MVT::v512i1)) {
367 if (unsigned Reg = State.AllocateReg(VecLstS)) {
368 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
369 return false;
370 }
371 unsigned Offset = State.AllocateStack(64, 64);
372 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
373 return false;
374 }
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000375 if (HST.useHVX64BOps() && (LocVT == MVT::v32i32 ||
Sumanth Gundapaneni9d954c42017-10-18 17:45:22 +0000376 LocVT == MVT::v64i16 || LocVT == MVT::v128i8)) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000377 if (unsigned Reg = State.AllocateReg(VecLstD)) {
378 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
379 return false;
380 }
381 unsigned Offset = State.AllocateStack(128, 128);
382 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
383 return false;
384 }
Sumanth Gundapaneni9d954c42017-10-18 17:45:22 +0000385 // 128B Mode
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000386 if (HST.useHVX128BOps() && (LocVT == MVT::v64i32 ||
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000387 LocVT == MVT::v128i16 || LocVT == MVT::v256i8)) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000388 if (unsigned Reg = State.AllocateReg(VecLstD)) {
389 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
390 return false;
391 }
392 unsigned Offset = State.AllocateStack(256, 256);
393 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
394 return false;
395 }
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000396 if (HST.useHVX128BOps() &&
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000397 (LocVT == MVT::v32i32 || LocVT == MVT::v64i16 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000398 LocVT == MVT::v128i8 || LocVT == MVT::v1024i1)) {
399 if (unsigned Reg = State.AllocateReg(VecLstS)) {
400 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
401 return false;
402 }
403 unsigned Offset = State.AllocateStack(128, 128);
404 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
405 return false;
406 }
407 return true;
408}
409
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000410static bool RetCC_Hexagon(unsigned ValNo, MVT ValVT,
411 MVT LocVT, CCValAssign::LocInfo LocInfo,
412 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000413 auto &MF = State.getMachineFunction();
414 auto &HST = MF.getSubtarget<HexagonSubtarget>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000415
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000416 if (LocVT == MVT::i1) {
417 // Return values of type MVT::i1 still need to be assigned to R0, but
418 // the value type needs to remain i1. LowerCallResult will deal with it,
419 // but it needs to recognize i1 as the value type.
420 LocVT = MVT::i32;
421 } else if (LocVT == MVT::i8 || LocVT == MVT::i16) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000422 LocVT = MVT::i32;
423 ValVT = MVT::i32;
424 if (ArgFlags.isSExt())
425 LocInfo = CCValAssign::SExt;
426 else if (ArgFlags.isZExt())
427 LocInfo = CCValAssign::ZExt;
428 else
429 LocInfo = CCValAssign::AExt;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000430 } else if (LocVT == MVT::v4i8 || LocVT == MVT::v2i16) {
431 LocVT = MVT::i32;
432 LocInfo = CCValAssign::BCvt;
433 } else if (LocVT == MVT::v8i8 || LocVT == MVT::v4i16 || LocVT == MVT::v2i32) {
434 LocVT = MVT::i64;
435 LocInfo = CCValAssign::BCvt;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000436 } else if (LocVT == MVT::v64i8 || LocVT == MVT::v32i16 ||
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000437 LocVT == MVT::v16i32 || LocVT == MVT::v512i1) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000438 LocVT = MVT::v16i32;
439 ValVT = MVT::v16i32;
440 LocInfo = CCValAssign::Full;
441 } else if (LocVT == MVT::v128i8 || LocVT == MVT::v64i16 ||
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000442 LocVT == MVT::v32i32 ||
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000443 (LocVT == MVT::v1024i1 && HST.useHVX128BOps())) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000444 LocVT = MVT::v32i32;
445 ValVT = MVT::v32i32;
446 LocInfo = CCValAssign::Full;
447 } else if (LocVT == MVT::v256i8 || LocVT == MVT::v128i16 ||
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000448 LocVT == MVT::v64i32) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000449 LocVT = MVT::v64i32;
450 ValVT = MVT::v64i32;
451 LocInfo = CCValAssign::Full;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000452 }
Sirish Pande69295b82012-05-10 20:20:25 +0000453 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000454 if (!RetCC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000455 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000456 }
457
Sirish Pande69295b82012-05-10 20:20:25 +0000458 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000459 if (!RetCC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000460 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000461 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000462 if (LocVT == MVT::v16i32 || LocVT == MVT::v32i32 || LocVT == MVT::v64i32) {
463 if (!RetCC_HexagonVector(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000464 return false;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000465 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000466 return true; // CC didn't match.
467}
468
469static bool RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
470 MVT LocVT, CCValAssign::LocInfo LocInfo,
471 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Sirish Pande69295b82012-05-10 20:20:25 +0000472 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Krzysztof Parzyszek14412ef2016-07-18 17:36:46 +0000473 // Note that use of registers beyond R1 is not ABI compliant. However there
474 // are (experimental) IR passes which generate internal functions that
475 // return structs using these additional registers.
476 static const uint16_t RegList[] = { Hexagon::R0, Hexagon::R1,
477 Hexagon::R2, Hexagon::R3,
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000478 Hexagon::R4, Hexagon::R5 };
Krzysztof Parzyszek14412ef2016-07-18 17:36:46 +0000479 if (unsigned Reg = State.AllocateReg(RegList)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000480 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
481 return false;
482 }
483 }
484
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000485 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000486}
487
488static bool RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
489 MVT LocVT, CCValAssign::LocInfo LocInfo,
490 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Sirish Pande69295b82012-05-10 20:20:25 +0000491 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000492 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
493 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
494 return false;
495 }
496 }
497
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000498 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000499}
500
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000501static bool RetCC_HexagonVector(unsigned ValNo, MVT ValVT,
502 MVT LocVT, CCValAssign::LocInfo LocInfo,
503 ISD::ArgFlagsTy ArgFlags, CCState &State) {
504 auto &MF = State.getMachineFunction();
505 auto &HST = MF.getSubtarget<HexagonSubtarget>();
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000506
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000507 if (LocVT == MVT::v16i32) {
508 if (unsigned Reg = State.AllocateReg(Hexagon::V0)) {
509 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
510 return false;
511 }
512 } else if (LocVT == MVT::v32i32) {
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000513 unsigned Req = HST.useHVX128BOps() ? Hexagon::V0 : Hexagon::W0;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000514 if (unsigned Reg = State.AllocateReg(Req)) {
515 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
516 return false;
517 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000518 } else if (LocVT == MVT::v64i32) {
519 if (unsigned Reg = State.AllocateReg(Hexagon::W0)) {
520 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
521 return false;
522 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000523 }
524
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000525 return true;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000526}
527
Craig Topper18e69f42016-04-15 06:20:21 +0000528void HexagonTargetLowering::promoteLdStType(MVT VT, MVT PromotedLdStVT) {
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000529 if (VT != PromotedLdStVT) {
Craig Topper18e69f42016-04-15 06:20:21 +0000530 setOperationAction(ISD::LOAD, VT, Promote);
531 AddPromotedToType(ISD::LOAD, VT, PromotedLdStVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000532
Craig Topper18e69f42016-04-15 06:20:21 +0000533 setOperationAction(ISD::STORE, VT, Promote);
534 AddPromotedToType(ISD::STORE, VT, PromotedLdStVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000535 }
536}
537
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000538SDValue
539HexagonTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG)
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000540 const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000541 return SDValue();
542}
543
544/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
545/// by "Src" to address "Dst" of size "Size". Alignment information is
546/// specified by the specific parameter attribute. The copy will be passed as
547/// a byval function parameter. Sometimes what we are copying is the end of a
548/// larger object, the part that does not fit in registers.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000549static SDValue CreateCopyOfByValArgument(SDValue Src, SDValue Dst,
550 SDValue Chain, ISD::ArgFlagsTy Flags,
551 SelectionDAG &DAG, const SDLoc &dl) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000552 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000553 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
554 /*isVolatile=*/false, /*AlwaysInline=*/false,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000555 /*isTailCall=*/false,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000556 MachinePointerInfo(), MachinePointerInfo());
557}
558
Krzysztof Parzyszek56199522017-04-13 15:05:51 +0000559bool
560HexagonTargetLowering::CanLowerReturn(
561 CallingConv::ID CallConv, MachineFunction &MF, bool isVarArg,
562 const SmallVectorImpl<ISD::OutputArg> &Outs,
563 LLVMContext &Context) const {
564 SmallVector<CCValAssign, 16> RVLocs;
565 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
566 return CCInfo.CheckReturn(Outs, RetCC_Hexagon);
567}
568
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000569// LowerReturn - Lower ISD::RET. If a struct is larger than 8 bytes and is
570// passed by value, the function prototype is modified to return void and
571// the value is stored in memory pointed by a pointer passed by caller.
572SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000573HexagonTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
574 bool isVarArg,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000575 const SmallVectorImpl<ISD::OutputArg> &Outs,
576 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000577 const SDLoc &dl, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000578 // CCValAssign - represent the assignment of the return value to locations.
579 SmallVector<CCValAssign, 16> RVLocs;
580
581 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000582 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
583 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000584
585 // Analyze return values of ISD::RET
586 CCInfo.AnalyzeReturn(Outs, RetCC_Hexagon);
587
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000588 SDValue Flag;
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000589 SmallVector<SDValue, 4> RetOps(1, Chain);
590
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000591 // Copy the result values into the output registers.
592 for (unsigned i = 0; i != RVLocs.size(); ++i) {
593 CCValAssign &VA = RVLocs[i];
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000594
595 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
596
597 // Guarantee that all emitted copies are stuck together with flags.
598 Flag = Chain.getValue(1);
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000599 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000600 }
601
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000602 RetOps[0] = Chain; // Update chain.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000603
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000604 // Add the flag if we have it.
605 if (Flag.getNode())
606 RetOps.push_back(Flag);
607
Craig Topper48d114b2014-04-26 18:35:24 +0000608 return DAG.getNode(HexagonISD::RET_FLAG, dl, MVT::Other, RetOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000609}
610
Matt Arsenault31380752017-04-18 21:16:46 +0000611bool HexagonTargetLowering::mayBeEmittedAsTailCall(const CallInst *CI) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000612 // If either no tail call or told not to tail call at all, don't.
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000613 auto Attr =
614 CI->getParent()->getParent()->getFnAttribute("disable-tail-calls");
615 if (!CI->isTailCall() || Attr.getValueAsString() == "true")
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000616 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000617
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000618 return true;
619}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000620
621/// LowerCallResult - Lower the result values of an ISD::CALL into the
622/// appropriate copies out of appropriate physical registers. This assumes that
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000623/// Chain/Glue are the input chain/glue to use, and that TheCall is the call
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000624/// being lowered. Returns a SDNode with the same number of values as the
625/// ISD::CALL.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000626SDValue HexagonTargetLowering::LowerCallResult(
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000627 SDValue Chain, SDValue Glue, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000628 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
629 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
630 const SmallVectorImpl<SDValue> &OutVals, SDValue Callee) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000631 // Assign locations to each value returned by this call.
632 SmallVector<CCValAssign, 16> RVLocs;
633
Eric Christopherb5217502014-08-06 18:45:26 +0000634 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
635 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000636
637 CCInfo.AnalyzeCallResult(Ins, RetCC_Hexagon);
638
639 // Copy all of the result registers out of their specified physreg.
640 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000641 SDValue RetVal;
642 if (RVLocs[i].getValVT() == MVT::i1) {
643 // Return values of type MVT::i1 require special handling. The reason
644 // is that MVT::i1 is associated with the PredRegs register class, but
645 // values of that type are still returned in R0. Generate an explicit
646 // copy into a predicate register from R0, and treat the value of the
647 // predicate register as the call result.
648 auto &MRI = DAG.getMachineFunction().getRegInfo();
649 SDValue FR0 = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000650 MVT::i32, Glue);
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000651 // FR0 = (Value, Chain, Glue)
652 unsigned PredR = MRI.createVirtualRegister(&Hexagon::PredRegsRegClass);
653 SDValue TPR = DAG.getCopyToReg(FR0.getValue(1), dl, PredR,
654 FR0.getValue(0), FR0.getValue(2));
655 // TPR = (Chain, Glue)
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000656 // Don't glue this CopyFromReg, because it copies from a virtual
657 // register. If it is glued to the call, InstrEmitter will add it
658 // as an implicit def to the call (EmitMachineNode).
659 RetVal = DAG.getCopyFromReg(TPR.getValue(0), dl, PredR, MVT::i1);
660 Glue = TPR.getValue(1);
Krzysztof Parzyszek6f06b6e2017-10-23 19:35:25 +0000661 Chain = TPR.getValue(0);
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000662 } else {
663 RetVal = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000664 RVLocs[i].getValVT(), Glue);
665 Glue = RetVal.getValue(2);
Krzysztof Parzyszek6f06b6e2017-10-23 19:35:25 +0000666 Chain = RetVal.getValue(1);
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000667 }
668 InVals.push_back(RetVal.getValue(0));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000669 }
670
671 return Chain;
672}
673
674/// LowerCall - Functions arguments are copied from virtual regs to
675/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
676SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000677HexagonTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000678 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000679 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +0000680 SDLoc &dl = CLI.DL;
681 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
682 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
683 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000684 SDValue Chain = CLI.Chain;
685 SDValue Callee = CLI.Callee;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000686 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000687 CallingConv::ID CallConv = CLI.CallConv;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000688 bool IsVarArg = CLI.IsVarArg;
689 bool DoesNotReturn = CLI.DoesNotReturn;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000690
691 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000692 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszekf67cd822017-07-11 17:11:54 +0000693 MachineFrameInfo &MFI = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +0000694 auto PtrVT = getPointerTy(MF.getDataLayout());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000695
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000696 // Check for varargs.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000697 unsigned NumNamedVarArgParams = -1U;
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000698 if (GlobalAddressSDNode *GAN = dyn_cast<GlobalAddressSDNode>(Callee)) {
699 const GlobalValue *GV = GAN->getGlobal();
700 Callee = DAG.getTargetGlobalAddress(GV, dl, MVT::i32);
701 if (const Function* F = dyn_cast<Function>(GV)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000702 // If a function has zero args and is a vararg function, that's
703 // disallowed so it must be an undeclared function. Do not assume
704 // varargs if the callee is undefined.
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000705 if (F->isVarArg() && F->getFunctionType()->getNumParams() != 0)
706 NumNamedVarArgParams = F->getFunctionType()->getNumParams();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000707 }
708 }
709
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000710 // Analyze operands of the call, assigning locations to each operand.
711 SmallVector<CCValAssign, 16> ArgLocs;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000712 HexagonCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
Eric Christopherb5217502014-08-06 18:45:26 +0000713 *DAG.getContext(), NumNamedVarArgParams);
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000714
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000715 if (IsVarArg)
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000716 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon_VarArg);
717 else
718 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon);
719
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000720 auto Attr = MF.getFunction()->getFnAttribute("disable-tail-calls");
721 if (Attr.getValueAsString() == "true")
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000722 IsTailCall = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000723
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000724 if (IsTailCall) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000725 bool StructAttrFlag = MF.getFunction()->hasStructRetAttr();
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000726 IsTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
727 IsVarArg, IsStructRet,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000728 StructAttrFlag,
729 Outs, OutVals, Ins, DAG);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000730 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000731 CCValAssign &VA = ArgLocs[i];
732 if (VA.isMemLoc()) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000733 IsTailCall = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000734 break;
735 }
736 }
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000737 DEBUG(dbgs() << (IsTailCall ? "Eligible for Tail Call\n"
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000738 : "Argument must be passed on stack. "
739 "Not eligible for Tail Call\n"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000740 }
741 // Get a count of how many bytes are to be pushed on the stack.
742 unsigned NumBytes = CCInfo.getNextStackOffset();
743 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
744 SmallVector<SDValue, 8> MemOpChains;
745
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000746 auto &HRI = *Subtarget.getRegisterInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +0000747 SDValue StackPtr =
748 DAG.getCopyFromReg(Chain, dl, HRI.getStackRegister(), PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000749
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000750 bool NeedsArgAlign = false;
751 unsigned LargestAlignSeen = 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000752 // Walk the register/memloc assignments, inserting copies/loads.
753 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
754 CCValAssign &VA = ArgLocs[i];
755 SDValue Arg = OutVals[i];
756 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000757 // Record if we need > 8 byte alignment on an argument.
Krzysztof Parzyszekac1966e2017-11-27 18:12:16 +0000758 bool ArgAlign = Subtarget.isHVXVectorType(VA.getValVT());
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000759 NeedsArgAlign |= ArgAlign;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000760
761 // Promote the value if needed.
762 switch (VA.getLocInfo()) {
763 default:
764 // Loc info must be one of Full, SExt, ZExt, or AExt.
Craig Toppere55c5562012-02-07 02:50:20 +0000765 llvm_unreachable("Unknown loc info!");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000766 case CCValAssign::BCvt:
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000767 case CCValAssign::Full:
768 break;
769 case CCValAssign::SExt:
770 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
771 break;
772 case CCValAssign::ZExt:
773 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
774 break;
775 case CCValAssign::AExt:
776 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
777 break;
778 }
779
780 if (VA.isMemLoc()) {
781 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000782 SDValue MemAddr = DAG.getConstant(LocMemOffset, dl,
783 StackPtr.getValueType());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000784 MemAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, MemAddr);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000785 if (ArgAlign)
786 LargestAlignSeen = std::max(LargestAlignSeen,
787 VA.getLocVT().getStoreSizeInBits() >> 3);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000788 if (Flags.isByVal()) {
789 // The argument is a struct passed by value. According to LLVM, "Arg"
790 // is is pointer.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000791 MemOpChains.push_back(CreateCopyOfByValArgument(Arg, MemAddr, Chain,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000792 Flags, DAG, dl));
793 } else {
Alex Lorenze40c8a22015-08-11 23:09:45 +0000794 MachinePointerInfo LocPI = MachinePointerInfo::getStack(
795 DAG.getMachineFunction(), LocMemOffset);
Justin Lebar9c375812016-07-15 18:27:10 +0000796 SDValue S = DAG.getStore(Chain, dl, Arg, MemAddr, LocPI);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000797 MemOpChains.push_back(S);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000798 }
799 continue;
800 }
801
802 // Arguments that can be passed on register must be kept at RegsToPass
803 // vector.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000804 if (VA.isRegLoc())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000805 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000806 }
807
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000808 if (NeedsArgAlign && Subtarget.hasV60TOps()) {
809 DEBUG(dbgs() << "Function needs byte stack align due to call args\n");
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000810 // V6 vectors passed by value have 64 or 128 byte alignment depending
811 // on whether we are 64 byte vector mode or 128 byte.
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000812 bool UseHVX128B = Subtarget.useHVX128BOps();
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000813 assert(Subtarget.useHVXOps());
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000814 const unsigned ObjAlign = UseHVX128B ? 128 : 64;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000815 LargestAlignSeen = std::max(LargestAlignSeen, ObjAlign);
Matthias Braun941a7052016-07-28 18:40:00 +0000816 MFI.ensureMaxAlignment(LargestAlignSeen);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000817 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000818 // Transform all store nodes into one single node because all store
819 // nodes are independent of each other.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000820 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000821 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000822
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000823 SDValue Glue;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000824 if (!IsTailCall) {
Serge Pavlovd526b132017-05-09 13:35:13 +0000825 Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl);
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000826 Glue = Chain.getValue(1);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000827 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000828
829 // Build a sequence of copy-to-reg nodes chained together with token
830 // chain and flag operands which copy the outgoing args into registers.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000831 // The Glue is necessary since all emitted instructions must be
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000832 // stuck together.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000833 if (!IsTailCall) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000834 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
835 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000836 RegsToPass[i].second, Glue);
837 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000838 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000839 } else {
840 // For tail calls lower the arguments to the 'real' stack slot.
841 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000842 // Force all the incoming stack arguments to be loaded from the stack
843 // before any new outgoing arguments are stored to the stack, because the
844 // outgoing stack slots may alias the incoming argument stack slots, and
845 // the alias isn't otherwise explicit. This is slightly more conservative
846 // than necessary, because it means that each store effectively depends
847 // on every argument instead of just those arguments it would clobber.
848 //
Benjamin Kramerbde91762012-06-02 10:20:22 +0000849 // Do not flag preceding copytoreg stuff together with the following stuff.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000850 Glue = SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000851 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
852 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000853 RegsToPass[i].second, Glue);
854 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000855 }
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000856 Glue = SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000857 }
858
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000859 bool LongCalls = MF.getSubtarget<HexagonSubtarget>().useLongCalls();
860 unsigned Flags = LongCalls ? HexagonII::HMOTF_ConstExtended : 0;
861
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000862 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
863 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
864 // node so that legalize doesn't hack it.
Tobias Edler von Kochb51460c2015-12-16 17:29:37 +0000865 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000866 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, PtrVT, 0, Flags);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000867 } else if (ExternalSymbolSDNode *S =
868 dyn_cast<ExternalSymbolSDNode>(Callee)) {
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000869 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), PtrVT, Flags);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000870 }
871
872 // Returns a chain & a flag for retval copy to use.
873 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
874 SmallVector<SDValue, 8> Ops;
875 Ops.push_back(Chain);
876 Ops.push_back(Callee);
877
878 // Add argument registers to the end of the list so that they are
879 // known live into the call.
880 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
881 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
882 RegsToPass[i].second.getValueType()));
883 }
884
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000885 const uint32_t *Mask = HRI.getCallPreservedMask(MF, CallConv);
886 assert(Mask && "Missing call preserved mask for calling convention");
887 Ops.push_back(DAG.getRegisterMask(Mask));
888
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000889 if (Glue.getNode())
890 Ops.push_back(Glue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000891
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000892 if (IsTailCall) {
Krzysztof Parzyszekf67cd822017-07-11 17:11:54 +0000893 MFI.setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +0000894 return DAG.getNode(HexagonISD::TC_RETURN, dl, NodeTys, Ops);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +0000895 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000896
Krzysztof Parzyszekf67cd822017-07-11 17:11:54 +0000897 // Set this here because we need to know this for "hasFP" in frame lowering.
898 // The target-independent code calls getFrameRegister before setting it, and
899 // getFrameRegister uses hasFP to determine whether the function has FP.
900 MFI.setHasCalls(true);
901
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +0000902 unsigned OpCode = DoesNotReturn ? HexagonISD::CALLnr : HexagonISD::CALL;
Colin LeMahieu2e3a26d2015-01-16 17:05:27 +0000903 Chain = DAG.getNode(OpCode, dl, NodeTys, Ops);
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000904 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000905
906 // Create the CALLSEQ_END node.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000907 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000908 DAG.getIntPtrConstant(0, dl, true), Glue, dl);
909 Glue = Chain.getValue(1);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000910
911 // Handle result values, copying them out of physregs into vregs that we
912 // return.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000913 return LowerCallResult(Chain, Glue, CallConv, IsVarArg, Ins, dl, DAG,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000914 InVals, OutVals, Callee);
915}
916
917static bool getIndexedAddressParts(SDNode *Ptr, EVT VT,
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000918 SDValue &Base, SDValue &Offset,
919 bool &IsInc, SelectionDAG &DAG) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000920 if (Ptr->getOpcode() != ISD::ADD)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000921 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000922
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000923 auto &HST = static_cast<const HexagonSubtarget&>(DAG.getSubtarget());
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000924
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000925 bool ValidHVX128BType =
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000926 HST.useHVX128BOps() && (VT == MVT::v32i32 ||
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000927 VT == MVT::v64i16 || VT == MVT::v128i8);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000928 bool ValidHVXType =
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +0000929 HST.useHVX64BOps() && (VT == MVT::v16i32 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000930 VT == MVT::v32i16 || VT == MVT::v64i8);
931
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +0000932 if (ValidHVX128BType || ValidHVXType || VT == MVT::i64 || VT == MVT::i32 ||
933 VT == MVT::i16 || VT == MVT::i8) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000934 IsInc = (Ptr->getOpcode() == ISD::ADD);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000935 Base = Ptr->getOperand(0);
936 Offset = Ptr->getOperand(1);
937 // Ensure that Offset is a constant.
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000938 return isa<ConstantSDNode>(Offset);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000939 }
940
941 return false;
942}
943
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000944/// getPostIndexedAddressParts - returns true by value, base pointer and
945/// offset pointer and addressing mode by reference if this node can be
946/// combined with a load / store to form a post-indexed load / store.
947bool HexagonTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
948 SDValue &Base,
949 SDValue &Offset,
950 ISD::MemIndexedMode &AM,
951 SelectionDAG &DAG) const
952{
953 EVT VT;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000954
955 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
956 VT = LD->getMemoryVT();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000957 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
958 VT = ST->getMemoryVT();
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000959 if (ST->getValue().getValueType() == MVT::i64 && ST->isTruncatingStore())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000960 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000961 } else {
962 return false;
963 }
964
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000965 bool IsInc = false;
966 bool isLegal = getIndexedAddressParts(Op, VT, Base, Offset, IsInc, DAG);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000967 if (isLegal) {
968 auto &HII = *Subtarget.getInstrInfo();
969 int32_t OffsetVal = cast<ConstantSDNode>(Offset.getNode())->getSExtValue();
970 if (HII.isValidAutoIncImm(VT, OffsetVal)) {
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +0000971 AM = IsInc ? ISD::POST_INC : ISD::POST_DEC;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000972 return true;
973 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000974 }
975
976 return false;
977}
978
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000979SDValue
980HexagonTargetLowering::LowerINLINEASM(SDValue Op, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000981 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000982 auto &HMFI = *MF.getInfo<HexagonMachineFunctionInfo>();
983 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
984 unsigned LR = HRI.getRARegister();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000985
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000986 if (Op.getOpcode() != ISD::INLINEASM || HMFI.hasClobberLR())
987 return Op;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000988
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000989 unsigned NumOps = Op.getNumOperands();
990 if (Op.getOperand(NumOps-1).getValueType() == MVT::Glue)
991 --NumOps; // Ignore the flag operand.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000992
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000993 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
994 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(i))->getZExtValue();
995 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
996 ++i; // Skip the ID value.
997
998 switch (InlineAsm::getKind(Flags)) {
999 default:
1000 llvm_unreachable("Bad flags!");
1001 case InlineAsm::Kind_RegUse:
1002 case InlineAsm::Kind_Imm:
1003 case InlineAsm::Kind_Mem:
1004 i += NumVals;
1005 break;
1006 case InlineAsm::Kind_Clobber:
1007 case InlineAsm::Kind_RegDef:
1008 case InlineAsm::Kind_RegDefEarlyClobber: {
1009 for (; NumVals; --NumVals, ++i) {
1010 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(i))->getReg();
1011 if (Reg != LR)
1012 continue;
1013 HMFI.setHasClobberLR(true);
1014 return Op;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001015 }
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +00001016 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001017 }
1018 }
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +00001019 }
1020
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001021 return Op;
1022}
1023
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001024// Need to transform ISD::PREFETCH into something that doesn't inherit
1025// all of the properties of ISD::PREFETCH, specifically SDNPMayLoad and
1026// SDNPMayStore.
1027SDValue HexagonTargetLowering::LowerPREFETCH(SDValue Op,
1028 SelectionDAG &DAG) const {
1029 SDValue Chain = Op.getOperand(0);
1030 SDValue Addr = Op.getOperand(1);
1031 // Lower it to DCFETCH($reg, #0). A "pat" will try to merge the offset in,
1032 // if the "reg" is fed by an "add".
1033 SDLoc DL(Op);
1034 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
1035 return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero);
1036}
1037
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00001038// Custom-handle ISD::READCYCLECOUNTER because the target-independent SDNode
1039// is marked as having side-effects, while the register read on Hexagon does
1040// not have any. TableGen refuses to accept the direct pattern from that node
1041// to the A4_tfrcpp.
1042SDValue HexagonTargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
1043 SelectionDAG &DAG) const {
1044 SDValue Chain = Op.getOperand(0);
1045 SDLoc dl(Op);
1046 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
1047 return DAG.getNode(HexagonISD::READCYCLE, dl, VTs, Chain);
1048}
1049
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001050SDValue HexagonTargetLowering::LowerINTRINSIC_VOID(SDValue Op,
1051 SelectionDAG &DAG) const {
1052 SDValue Chain = Op.getOperand(0);
1053 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1054 // Lower the hexagon_prefetch builtin to DCFETCH, as above.
1055 if (IntNo == Intrinsic::hexagon_prefetch) {
1056 SDValue Addr = Op.getOperand(2);
1057 SDLoc DL(Op);
1058 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
1059 return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero);
1060 }
1061 return SDValue();
1062}
1063
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001064SDValue
1065HexagonTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1066 SelectionDAG &DAG) const {
1067 SDValue Chain = Op.getOperand(0);
1068 SDValue Size = Op.getOperand(1);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001069 SDValue Align = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001070 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001071
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001072 ConstantSDNode *AlignConst = dyn_cast<ConstantSDNode>(Align);
1073 assert(AlignConst && "Non-constant Align in LowerDYNAMIC_STACKALLOC");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001074
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001075 unsigned A = AlignConst->getSExtValue();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001076 auto &HFI = *Subtarget.getFrameLowering();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001077 // "Zero" means natural stack alignment.
1078 if (A == 0)
1079 A = HFI.getStackAlignment();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001080
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001081 DEBUG({
Reid Kleckner40d72302016-10-20 00:22:23 +00001082 dbgs () << __func__ << " Align: " << A << " Size: ";
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001083 Size.getNode()->dump(&DAG);
1084 dbgs() << "\n";
1085 });
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001086
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001087 SDValue AC = DAG.getConstant(A, dl, MVT::i32);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001088 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001089 SDValue AA = DAG.getNode(HexagonISD::ALLOCA, dl, VTs, Chain, Size, AC);
Nirav Davebfdb4832016-06-23 17:52:57 +00001090
1091 DAG.ReplaceAllUsesOfValueWith(Op, AA);
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001092 return AA;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001093}
1094
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001095SDValue HexagonTargetLowering::LowerFormalArguments(
1096 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
1097 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
1098 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001099 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00001100 MachineFrameInfo &MFI = MF.getFrameInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001101 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001102 auto &FuncInfo = *MF.getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001103
1104 // Assign locations to all of the incoming arguments.
1105 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001106 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1107 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001108
1109 CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon);
1110
1111 // For LLVM, in the case when returning a struct by value (>8byte),
1112 // the first argument is a pointer that points to the location on caller's
1113 // stack where the return value will be stored. For Hexagon, the location on
1114 // caller's stack is passed only when the struct size is smaller than (and
1115 // equal to) 8 bytes. If not, no address will be passed into callee and
1116 // callee return the result direclty through R0/R1.
1117
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001118 SmallVector<SDValue, 8> MemOps;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001119
1120 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1121 CCValAssign &VA = ArgLocs[i];
1122 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1123 unsigned ObjSize;
1124 unsigned StackLocation;
1125 int FI;
1126
1127 if ( (VA.isRegLoc() && !Flags.isByVal())
1128 || (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() > 8)) {
1129 // Arguments passed in registers
1130 // 1. int, long long, ptr args that get allocated in register.
1131 // 2. Large struct that gets an register to put its address in.
1132 EVT RegVT = VA.getLocVT();
Sirish Pande69295b82012-05-10 20:20:25 +00001133 if (RegVT == MVT::i8 || RegVT == MVT::i16 ||
1134 RegVT == MVT::i32 || RegVT == MVT::f32) {
Krzysztof Parzyszek6acecc92017-11-22 20:43:00 +00001135 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +00001136 RegInfo.createVirtualRegister(&Hexagon::IntRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001137 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Krzysztof Parzyszek8f23dd62017-03-01 17:30:10 +00001138 SDValue Copy = DAG.getCopyFromReg(Chain, dl, VReg, RegVT);
1139 // Treat values of type MVT::i1 specially: they are passed in
1140 // registers of type i32, but they need to remain as values of
1141 // type i1 for consistency of the argument lowering.
1142 if (VA.getValVT() == MVT::i1) {
1143 // Generate a copy into a predicate register and use the value
1144 // of the register as the "InVal".
1145 unsigned PReg =
1146 RegInfo.createVirtualRegister(&Hexagon::PredRegsRegClass);
1147 SDNode *T = DAG.getMachineNode(Hexagon::C2_tfrrp, dl, MVT::i1,
1148 Copy.getValue(0));
1149 Copy = DAG.getCopyToReg(Copy.getValue(1), dl, PReg, SDValue(T, 0));
1150 Copy = DAG.getCopyFromReg(Copy, dl, PReg, MVT::i1);
1151 }
1152 InVals.push_back(Copy);
1153 Chain = Copy.getValue(1);
Colin LeMahieu4379d102015-01-28 22:08:16 +00001154 } else if (RegVT == MVT::i64 || RegVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001155 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +00001156 RegInfo.createVirtualRegister(&Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001157 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1158 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001159
1160 // Single Vector
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +00001161 } else if ((RegVT == MVT::v16i32 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001162 RegVT == MVT::v32i16 || RegVT == MVT::v64i8)) {
1163 unsigned VReg =
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001164 RegInfo.createVirtualRegister(&Hexagon::HvxVRRegClass);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001165 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1166 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00001167 } else if (Subtarget.useHVX128BOps() &&
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +00001168 ((RegVT == MVT::v32i32 ||
Sumanth Gundapaneni9d954c42017-10-18 17:45:22 +00001169 RegVT == MVT::v64i16 || RegVT == MVT::v128i8))) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001170 unsigned VReg =
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001171 RegInfo.createVirtualRegister(&Hexagon::HvxVRRegClass);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001172 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1173 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1174
1175 // Double Vector
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +00001176 } else if ((RegVT == MVT::v32i32 ||
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001177 RegVT == MVT::v64i16 || RegVT == MVT::v128i8)) {
1178 unsigned VReg =
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001179 RegInfo.createVirtualRegister(&Hexagon::HvxWRRegClass);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001180 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1181 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00001182 } else if (Subtarget.useHVX128BOps() &&
Krzysztof Parzyszek708c9f52017-12-14 18:35:24 +00001183 ((RegVT == MVT::v64i32 ||
Sumanth Gundapaneni9d954c42017-10-18 17:45:22 +00001184 RegVT == MVT::v128i16 || RegVT == MVT::v256i8))) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001185 unsigned VReg =
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001186 RegInfo.createVirtualRegister(&Hexagon::HvxWRRegClass);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001187 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1188 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1189 } else if (RegVT == MVT::v512i1 || RegVT == MVT::v1024i1) {
1190 assert(0 && "need to support VecPred regs");
1191 unsigned VReg =
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001192 RegInfo.createVirtualRegister(&Hexagon::HvxQRRegClass);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001193 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1194 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001195 } else {
1196 assert (0);
1197 }
1198 } else if (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() <= 8) {
1199 assert (0 && "ByValSize must be bigger than 8 bytes");
1200 } else {
1201 // Sanity check.
1202 assert(VA.isMemLoc());
1203
1204 if (Flags.isByVal()) {
1205 // If it's a byval parameter, then we need to compute the
1206 // "real" size, not the size of the pointer.
1207 ObjSize = Flags.getByValSize();
1208 } else {
1209 ObjSize = VA.getLocVT().getStoreSizeInBits() >> 3;
1210 }
1211
1212 StackLocation = HEXAGON_LRFP_SIZE + VA.getLocMemOffset();
1213 // Create the frame index object for this incoming parameter...
Matthias Braun941a7052016-07-28 18:40:00 +00001214 FI = MFI.CreateFixedObject(ObjSize, StackLocation, true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001215
1216 // Create the SelectionDAG nodes cordl, responding to a load
1217 // from this parameter.
1218 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
1219
1220 if (Flags.isByVal()) {
1221 // If it's a pass-by-value aggregate, then do not dereference the stack
1222 // location. Instead, we should generate a reference to the stack
1223 // location.
1224 InVals.push_back(FIN);
1225 } else {
Justin Lebar9c375812016-07-15 18:27:10 +00001226 InVals.push_back(
Krzysztof Parzyszek3e2046c2017-04-13 15:00:18 +00001227 DAG.getLoad(VA.getValVT(), dl, Chain, FIN, MachinePointerInfo()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001228 }
1229 }
1230 }
1231
1232 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001233 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001234
1235 if (isVarArg) {
1236 // This will point to the next argument passed via stack.
Matthias Braun941a7052016-07-28 18:40:00 +00001237 int FrameIndex = MFI.CreateFixedObject(Hexagon_PointerSize,
1238 HEXAGON_LRFP_SIZE +
1239 CCInfo.getNextStackOffset(),
1240 true);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001241 FuncInfo.setVarArgsFrameIndex(FrameIndex);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001242 }
1243
1244 return Chain;
1245}
1246
1247SDValue
1248HexagonTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
1249 // VASTART stores the address of the VarArgsFrameIndex slot into the
1250 // memory location argument.
1251 MachineFunction &MF = DAG.getMachineFunction();
1252 HexagonMachineFunctionInfo *QFI = MF.getInfo<HexagonMachineFunctionInfo>();
1253 SDValue Addr = DAG.getFrameIndex(QFI->getVarArgsFrameIndex(), MVT::i32);
1254 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Justin Lebar9c375812016-07-15 18:27:10 +00001255 return DAG.getStore(Op.getOperand(0), SDLoc(Op), Addr, Op.getOperand(1),
1256 MachinePointerInfo(SV));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001257}
1258
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001259static bool isSExtFree(SDValue N) {
1260 // A sign-extend of a truncate of a sign-extend is free.
1261 if (N.getOpcode() == ISD::TRUNCATE &&
1262 N.getOperand(0).getOpcode() == ISD::AssertSext)
1263 return true;
1264 // We have sign-extended loads.
1265 if (N.getOpcode() == ISD::LOAD)
1266 return true;
1267 return false;
1268}
1269
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001270SDValue HexagonTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1271 SDLoc dl(Op);
1272
1273 SDValue LHS = Op.getOperand(0);
1274 SDValue RHS = Op.getOperand(1);
1275 SDValue Cmp = Op.getOperand(2);
1276 ISD::CondCode CC = cast<CondCodeSDNode>(Cmp)->get();
1277
1278 EVT VT = Op.getValueType();
1279 EVT LHSVT = LHS.getValueType();
1280 EVT RHSVT = RHS.getValueType();
1281
1282 if (LHSVT == MVT::v2i16) {
1283 assert(ISD::isSignedIntSetCC(CC) || ISD::isUnsignedIntSetCC(CC));
1284 unsigned ExtOpc = ISD::isSignedIntSetCC(CC) ? ISD::SIGN_EXTEND
1285 : ISD::ZERO_EXTEND;
1286 SDValue LX = DAG.getNode(ExtOpc, dl, MVT::v2i32, LHS);
1287 SDValue RX = DAG.getNode(ExtOpc, dl, MVT::v2i32, RHS);
1288 SDValue SC = DAG.getNode(ISD::SETCC, dl, MVT::v2i1, LX, RX, Cmp);
1289 return SC;
1290 }
1291
1292 // Treat all other vector types as legal.
1293 if (VT.isVector())
1294 return Op;
1295
1296 // Equals and not equals should use sign-extend, not zero-extend, since
1297 // we can represent small negative values in the compare instructions.
1298 // The LLVM default is to use zero-extend arbitrarily in these cases.
1299 if ((CC == ISD::SETEQ || CC == ISD::SETNE) &&
1300 (RHSVT == MVT::i8 || RHSVT == MVT::i16) &&
1301 (LHSVT == MVT::i8 || LHSVT == MVT::i16)) {
1302 ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS);
1303 if (C && C->getAPIntValue().isNegative()) {
1304 LHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, LHS);
1305 RHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, RHS);
1306 return DAG.getNode(ISD::SETCC, dl, Op.getValueType(),
1307 LHS, RHS, Op.getOperand(2));
1308 }
1309 if (isSExtFree(LHS) || isSExtFree(RHS)) {
1310 LHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, LHS);
1311 RHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, RHS);
1312 return DAG.getNode(ISD::SETCC, dl, Op.getValueType(),
1313 LHS, RHS, Op.getOperand(2));
1314 }
1315 }
1316 return SDValue();
1317}
1318
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001319SDValue
1320HexagonTargetLowering::LowerVSELECT(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001321 SDValue PredOp = Op.getOperand(0);
1322 SDValue Op1 = Op.getOperand(1), Op2 = Op.getOperand(2);
1323 EVT OpVT = Op1.getValueType();
1324 SDLoc DL(Op);
1325
1326 if (OpVT == MVT::v2i16) {
1327 SDValue X1 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op1);
1328 SDValue X2 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op2);
1329 SDValue SL = DAG.getNode(ISD::VSELECT, DL, MVT::v2i32, PredOp, X1, X2);
1330 SDValue TR = DAG.getNode(ISD::TRUNCATE, DL, MVT::v2i16, SL);
1331 return TR;
1332 }
1333
1334 return SDValue();
1335}
1336
Krzysztof Parzyszek91ff5c62017-08-01 13:12:53 +00001337static Constant *convert_i1_to_i8(const Constant *ConstVal) {
1338 SmallVector<Constant *, 128> NewConst;
1339 const ConstantVector *CV = dyn_cast<ConstantVector>(ConstVal);
1340 if (!CV)
1341 return nullptr;
1342
1343 LLVMContext &Ctx = ConstVal->getContext();
1344 IRBuilder<> IRB(Ctx);
1345 unsigned NumVectorElements = CV->getNumOperands();
1346 assert(isPowerOf2_32(NumVectorElements) &&
1347 "conversion only supported for pow2 VectorSize!");
1348
1349 for (unsigned i = 0; i < NumVectorElements / 8; ++i) {
1350 uint8_t x = 0;
1351 for (unsigned j = 0; j < 8; ++j) {
1352 uint8_t y = CV->getOperand(i * 8 + j)->getUniqueInteger().getZExtValue();
1353 x |= y << (7 - j);
1354 }
1355 assert((x == 0 || x == 255) && "Either all 0's or all 1's expected!");
1356 NewConst.push_back(IRB.getInt8(x));
1357 }
1358 return ConstantVector::get(NewConst);
1359}
1360
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001361SDValue
Sirish Pande69295b82012-05-10 20:20:25 +00001362HexagonTargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
1363 EVT ValTy = Op.getValueType();
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001364 ConstantPoolSDNode *CPN = cast<ConstantPoolSDNode>(Op);
Krzysztof Parzyszek91ff5c62017-08-01 13:12:53 +00001365 Constant *CVal = nullptr;
1366 bool isVTi1Type = false;
1367 if (const Constant *ConstVal = dyn_cast<Constant>(CPN->getConstVal())) {
1368 Type *CValTy = ConstVal->getType();
1369 if (CValTy->isVectorTy() &&
1370 CValTy->getVectorElementType()->isIntegerTy(1)) {
1371 CVal = convert_i1_to_i8(ConstVal);
1372 isVTi1Type = (CVal != nullptr);
1373 }
1374 }
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001375 unsigned Align = CPN->getAlignment();
Rafael Espindola405e25a2016-06-26 22:24:01 +00001376 bool IsPositionIndependent = isPositionIndependent();
1377 unsigned char TF = IsPositionIndependent ? HexagonII::MO_PCREL : 0;
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001378
Ron Lieberman822ee882016-08-13 23:41:11 +00001379 unsigned Offset = 0;
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001380 SDValue T;
1381 if (CPN->isMachineConstantPoolEntry())
Ron Lieberman822ee882016-08-13 23:41:11 +00001382 T = DAG.getTargetConstantPool(CPN->getMachineCPVal(), ValTy, Align, Offset,
1383 TF);
Krzysztof Parzyszek91ff5c62017-08-01 13:12:53 +00001384 else if (isVTi1Type)
1385 T = DAG.getTargetConstantPool(CVal, ValTy, Align, Offset, TF);
Sirish Pande69295b82012-05-10 20:20:25 +00001386 else
Ron Lieberman822ee882016-08-13 23:41:11 +00001387 T = DAG.getTargetConstantPool(CPN->getConstVal(), ValTy, Align, Offset,
1388 TF);
1389
1390 assert(cast<ConstantPoolSDNode>(T)->getTargetFlags() == TF &&
1391 "Inconsistent target flag encountered");
1392
Rafael Espindola405e25a2016-06-26 22:24:01 +00001393 if (IsPositionIndependent)
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001394 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), ValTy, T);
1395 return DAG.getNode(HexagonISD::CP, SDLoc(Op), ValTy, T);
1396}
1397
1398SDValue
1399HexagonTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
1400 EVT VT = Op.getValueType();
1401 int Idx = cast<JumpTableSDNode>(Op)->getIndex();
Rafael Espindola405e25a2016-06-26 22:24:01 +00001402 if (isPositionIndependent()) {
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001403 SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL);
1404 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), VT, T);
1405 }
1406
1407 SDValue T = DAG.getTargetJumpTable(Idx, VT);
1408 return DAG.getNode(HexagonISD::JT, SDLoc(Op), VT, T);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001409}
1410
1411SDValue
1412HexagonTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001413 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001414 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00001415 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001416 MFI.setReturnAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001417
Bill Wendling908bf812014-01-06 00:43:20 +00001418 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001419 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001420
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001421 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001422 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001423 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1424 if (Depth) {
1425 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001426 SDValue Offset = DAG.getConstant(4, dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001427 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
1428 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Justin Lebar9c375812016-07-15 18:27:10 +00001429 MachinePointerInfo());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001430 }
1431
1432 // Return LR, which contains the return address. Mark it an implicit live-in.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001433 unsigned Reg = MF.addLiveIn(HRI.getRARegister(), getRegClassFor(MVT::i32));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001434 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
1435}
1436
1437SDValue
1438HexagonTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001439 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Matthias Braun941a7052016-07-28 18:40:00 +00001440 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001441 MFI.setFrameAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001442
1443 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001444 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001445 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1446 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001447 HRI.getFrameRegister(), VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001448 while (Depth--)
1449 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00001450 MachinePointerInfo());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001451 return FrameAddr;
1452}
1453
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001454SDValue
1455HexagonTargetLowering::LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001456 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001457 return DAG.getNode(HexagonISD::BARRIER, dl, MVT::Other, Op.getOperand(0));
1458}
1459
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001460SDValue
1461HexagonTargetLowering::LowerGLOBALADDRESS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001462 SDLoc dl(Op);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001463 auto *GAN = cast<GlobalAddressSDNode>(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001464 auto PtrVT = getPointerTy(DAG.getDataLayout());
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001465 auto *GV = GAN->getGlobal();
1466 int64_t Offset = GAN->getOffset();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001467
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001468 auto &HLOF = *HTM.getObjFileLowering();
1469 Reloc::Model RM = HTM.getRelocationModel();
1470
1471 if (RM == Reloc::Static) {
1472 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset);
Peter Collingbourne67335642016-10-24 19:23:39 +00001473 const GlobalObject *GO = GV->getBaseObject();
1474 if (GO && HLOF.isGlobalInSmallSection(GO, HTM))
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001475 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, GA);
1476 return DAG.getNode(HexagonISD::CONST32, dl, PtrVT, GA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001477 }
1478
Rafael Espindola3beef8d2016-06-27 23:15:57 +00001479 bool UsePCRel = getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001480 if (UsePCRel) {
1481 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset,
1482 HexagonII::MO_PCREL);
1483 return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, GA);
1484 }
1485
1486 // Use GOT index.
1487 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
1488 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, HexagonII::MO_GOT);
1489 SDValue Off = DAG.getConstant(Offset, dl, MVT::i32);
1490 return DAG.getNode(HexagonISD::AT_GOT, dl, PtrVT, GOT, GA, Off);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001491}
1492
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001493// Specifies that for loads and stores VT can be promoted to PromotedLdStVT.
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001494SDValue
1495HexagonTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
1496 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001497 SDLoc dl(Op);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001498 EVT PtrVT = getPointerTy(DAG.getDataLayout());
1499
1500 Reloc::Model RM = HTM.getRelocationModel();
1501 if (RM == Reloc::Static) {
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001502 SDValue A = DAG.getTargetBlockAddress(BA, PtrVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001503 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, A);
1504 }
1505
1506 SDValue A = DAG.getTargetBlockAddress(BA, PtrVT, 0, HexagonII::MO_PCREL);
1507 return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, A);
1508}
1509
1510SDValue
1511HexagonTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG)
1512 const {
1513 EVT PtrVT = getPointerTy(DAG.getDataLayout());
1514 SDValue GOTSym = DAG.getTargetExternalSymbol(HEXAGON_GOT_SYM_NAME, PtrVT,
1515 HexagonII::MO_PCREL);
1516 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), PtrVT, GOTSym);
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001517}
1518
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001519SDValue
1520HexagonTargetLowering::GetDynamicTLSAddr(SelectionDAG &DAG, SDValue Chain,
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001521 GlobalAddressSDNode *GA, SDValue Glue, EVT PtrVT, unsigned ReturnReg,
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001522 unsigned char OperandFlags) const {
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001523 MachineFunction &MF = DAG.getMachineFunction();
1524 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001525 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1526 SDLoc dl(GA);
1527 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
1528 GA->getValueType(0),
1529 GA->getOffset(),
1530 OperandFlags);
1531 // Create Operands for the call.The Operands should have the following:
1532 // 1. Chain SDValue
1533 // 2. Callee which in this case is the Global address value.
1534 // 3. Registers live into the call.In this case its R0, as we
1535 // have just one argument to be passed.
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001536 // 4. Glue.
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001537 // Note: The order is important.
1538
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001539 const auto &HRI = *Subtarget.getRegisterInfo();
1540 const uint32_t *Mask = HRI.getCallPreservedMask(MF, CallingConv::C);
1541 assert(Mask && "Missing call preserved mask for calling convention");
1542 SDValue Ops[] = { Chain, TGA, DAG.getRegister(Hexagon::R0, PtrVT),
1543 DAG.getRegisterMask(Mask), Glue };
1544 Chain = DAG.getNode(HexagonISD::CALL, dl, NodeTys, Ops);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001545
1546 // Inform MFI that function has calls.
Matthias Braun941a7052016-07-28 18:40:00 +00001547 MFI.setAdjustsStack(true);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001548
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001549 Glue = Chain.getValue(1);
1550 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Glue);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001551}
1552
1553//
1554// Lower using the intial executable model for TLS addresses
1555//
1556SDValue
1557HexagonTargetLowering::LowerToTLSInitialExecModel(GlobalAddressSDNode *GA,
1558 SelectionDAG &DAG) const {
1559 SDLoc dl(GA);
1560 int64_t Offset = GA->getOffset();
1561 auto PtrVT = getPointerTy(DAG.getDataLayout());
1562
1563 // Get the thread pointer.
1564 SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT);
1565
Rafael Espindola405e25a2016-06-26 22:24:01 +00001566 bool IsPositionIndependent = isPositionIndependent();
1567 unsigned char TF =
1568 IsPositionIndependent ? HexagonII::MO_IEGOT : HexagonII::MO_IE;
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001569
1570 // First generate the TLS symbol address
1571 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT,
1572 Offset, TF);
1573
1574 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1575
Rafael Espindola405e25a2016-06-26 22:24:01 +00001576 if (IsPositionIndependent) {
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001577 // Generate the GOT pointer in case of position independent code
1578 SDValue GOT = LowerGLOBAL_OFFSET_TABLE(Sym, DAG);
1579
1580 // Add the TLS Symbol address to GOT pointer.This gives
1581 // GOT relative relocation for the symbol.
1582 Sym = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym);
1583 }
1584
1585 // Load the offset value for TLS symbol.This offset is relative to
1586 // thread pointer.
Justin Lebar9c375812016-07-15 18:27:10 +00001587 SDValue LoadOffset =
1588 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Sym, MachinePointerInfo());
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001589
1590 // Address of the thread local variable is the add of thread
1591 // pointer and the offset of the variable.
1592 return DAG.getNode(ISD::ADD, dl, PtrVT, TP, LoadOffset);
1593}
1594
1595//
1596// Lower using the local executable model for TLS addresses
1597//
1598SDValue
1599HexagonTargetLowering::LowerToTLSLocalExecModel(GlobalAddressSDNode *GA,
1600 SelectionDAG &DAG) const {
1601 SDLoc dl(GA);
1602 int64_t Offset = GA->getOffset();
1603 auto PtrVT = getPointerTy(DAG.getDataLayout());
1604
1605 // Get the thread pointer.
1606 SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT);
1607 // Generate the TLS symbol address
1608 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset,
1609 HexagonII::MO_TPREL);
1610 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1611
1612 // Address of the thread local variable is the add of thread
1613 // pointer and the offset of the variable.
1614 return DAG.getNode(ISD::ADD, dl, PtrVT, TP, Sym);
1615}
1616
1617//
1618// Lower using the general dynamic model for TLS addresses
1619//
1620SDValue
1621HexagonTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1622 SelectionDAG &DAG) const {
1623 SDLoc dl(GA);
1624 int64_t Offset = GA->getOffset();
1625 auto PtrVT = getPointerTy(DAG.getDataLayout());
1626
1627 // First generate the TLS symbol address
1628 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset,
1629 HexagonII::MO_GDGOT);
1630
1631 // Then, generate the GOT pointer
1632 SDValue GOT = LowerGLOBAL_OFFSET_TABLE(TGA, DAG);
1633
1634 // Add the TLS symbol and the GOT pointer
1635 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1636 SDValue Chain = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym);
1637
1638 // Copy over the argument to R0
1639 SDValue InFlag;
1640 Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, Hexagon::R0, Chain, InFlag);
1641 InFlag = Chain.getValue(1);
1642
Krzysztof Parzyszeka7503832017-05-02 18:15:33 +00001643 unsigned Flags =
1644 static_cast<const HexagonSubtarget &>(DAG.getSubtarget()).useLongCalls()
1645 ? HexagonII::MO_GDPLT | HexagonII::HMOTF_ConstExtended
1646 : HexagonII::MO_GDPLT;
1647
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001648 return GetDynamicTLSAddr(DAG, Chain, GA, InFlag, PtrVT,
Krzysztof Parzyszeka7503832017-05-02 18:15:33 +00001649 Hexagon::R0, Flags);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001650}
1651
1652//
1653// Lower TLS addresses.
1654//
1655// For now for dynamic models, we only support the general dynamic model.
1656//
1657SDValue
1658HexagonTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1659 SelectionDAG &DAG) const {
1660 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1661
1662 switch (HTM.getTLSModel(GA->getGlobal())) {
1663 case TLSModel::GeneralDynamic:
1664 case TLSModel::LocalDynamic:
1665 return LowerToTLSGeneralDynamicModel(GA, DAG);
1666 case TLSModel::InitialExec:
1667 return LowerToTLSInitialExecModel(GA, DAG);
1668 case TLSModel::LocalExec:
1669 return LowerToTLSLocalExecModel(GA, DAG);
1670 }
1671 llvm_unreachable("Bogus TLS model");
1672}
1673
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001674//===----------------------------------------------------------------------===//
1675// TargetLowering Implementation
1676//===----------------------------------------------------------------------===//
1677
Eric Christopherd737b762015-02-02 22:11:36 +00001678HexagonTargetLowering::HexagonTargetLowering(const TargetMachine &TM,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001679 const HexagonSubtarget &ST)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001680 : TargetLowering(TM), HTM(static_cast<const HexagonTargetMachine&>(TM)),
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001681 Subtarget(ST) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001682 bool IsV4 = !Subtarget.hasV5TOps();
1683 auto &HRI = *Subtarget.getRegisterInfo();
Sirish Pande69295b82012-05-10 20:20:25 +00001684
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001685 setPrefLoopAlignment(4);
1686 setPrefFunctionAlignment(4);
1687 setMinFunctionAlignment(2);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001688 setStackPointerRegisterToSaveRestore(HRI.getStackRegister());
1689
Krzysztof Parzyszekf228c952016-06-22 16:07:10 +00001690 setMaxAtomicSizeInBitsSupported(64);
1691 setMinCmpXchgSizeInBits(32);
1692
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001693 if (EnableHexSDNodeSched)
1694 setSchedulingPreference(Sched::VLIW);
1695 else
1696 setSchedulingPreference(Sched::Source);
1697
1698 // Limits for inline expansion of memcpy/memmove
1699 MaxStoresPerMemcpy = MaxStoresPerMemcpyCL;
1700 MaxStoresPerMemcpyOptSize = MaxStoresPerMemcpyOptSizeCL;
1701 MaxStoresPerMemmove = MaxStoresPerMemmoveCL;
1702 MaxStoresPerMemmoveOptSize = MaxStoresPerMemmoveOptSizeCL;
1703 MaxStoresPerMemset = MaxStoresPerMemsetCL;
1704 MaxStoresPerMemsetOptSize = MaxStoresPerMemsetOptSizeCL;
1705
1706 //
1707 // Set up register classes.
1708 //
1709
1710 addRegisterClass(MVT::i1, &Hexagon::PredRegsRegClass);
1711 addRegisterClass(MVT::v2i1, &Hexagon::PredRegsRegClass); // bbbbaaaa
1712 addRegisterClass(MVT::v4i1, &Hexagon::PredRegsRegClass); // ddccbbaa
1713 addRegisterClass(MVT::v8i1, &Hexagon::PredRegsRegClass); // hgfedcba
1714 addRegisterClass(MVT::i32, &Hexagon::IntRegsRegClass);
1715 addRegisterClass(MVT::v4i8, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001716 addRegisterClass(MVT::v2i16, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001717 addRegisterClass(MVT::i64, &Hexagon::DoubleRegsRegClass);
1718 addRegisterClass(MVT::v8i8, &Hexagon::DoubleRegsRegClass);
1719 addRegisterClass(MVT::v4i16, &Hexagon::DoubleRegsRegClass);
1720 addRegisterClass(MVT::v2i32, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001721
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001722 if (Subtarget.hasV5TOps()) {
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001723 addRegisterClass(MVT::f32, &Hexagon::IntRegsRegClass);
1724 addRegisterClass(MVT::f64, &Hexagon::DoubleRegsRegClass);
1725 }
Sirish Pande69295b82012-05-10 20:20:25 +00001726
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001727 if (Subtarget.hasV60TOps()) {
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00001728 if (Subtarget.useHVX64BOps()) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001729 addRegisterClass(MVT::v64i8, &Hexagon::HvxVRRegClass);
1730 addRegisterClass(MVT::v32i16, &Hexagon::HvxVRRegClass);
1731 addRegisterClass(MVT::v16i32, &Hexagon::HvxVRRegClass);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001732 addRegisterClass(MVT::v128i8, &Hexagon::HvxWRRegClass);
1733 addRegisterClass(MVT::v64i16, &Hexagon::HvxWRRegClass);
1734 addRegisterClass(MVT::v32i32, &Hexagon::HvxWRRegClass);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001735 addRegisterClass(MVT::v512i1, &Hexagon::HvxQRRegClass);
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00001736 } else if (Subtarget.useHVX128BOps()) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001737 addRegisterClass(MVT::v128i8, &Hexagon::HvxVRRegClass);
1738 addRegisterClass(MVT::v64i16, &Hexagon::HvxVRRegClass);
1739 addRegisterClass(MVT::v32i32, &Hexagon::HvxVRRegClass);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001740 addRegisterClass(MVT::v256i8, &Hexagon::HvxWRRegClass);
1741 addRegisterClass(MVT::v128i16, &Hexagon::HvxWRRegClass);
1742 addRegisterClass(MVT::v64i32, &Hexagon::HvxWRRegClass);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001743 addRegisterClass(MVT::v1024i1, &Hexagon::HvxQRRegClass);
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001744 }
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001745 }
1746
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001747 //
1748 // Handling of scalar operations.
1749 //
1750 // All operations default to "legal", except:
1751 // - indexed loads and stores (pre-/post-incremented),
1752 // - ANY_EXTEND_VECTOR_INREG, ATOMIC_CMP_SWAP_WITH_SUCCESS, CONCAT_VECTORS,
1753 // ConstantFP, DEBUGTRAP, FCEIL, FCOPYSIGN, FEXP, FEXP2, FFLOOR, FGETSIGN,
1754 // FLOG, FLOG2, FLOG10, FMAXNUM, FMINNUM, FNEARBYINT, FRINT, FROUND, TRAP,
1755 // FTRUNC, PREFETCH, SIGN_EXTEND_VECTOR_INREG, ZERO_EXTEND_VECTOR_INREG,
1756 // which default to "expand" for at least one type.
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001757
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001758 // Misc operations.
1759 setOperationAction(ISD::ConstantFP, MVT::f32, Legal); // Default: expand
1760 setOperationAction(ISD::ConstantFP, MVT::f64, Legal); // Default: expand
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001761
1762 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001763 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001764 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001765 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
1766 setOperationAction(ISD::INLINEASM, MVT::Other, Custom);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001767 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00001768 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001769 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001770 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001771 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001772 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001773 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001774
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001775 // Custom legalize GlobalAddress nodes into CONST32.
1776 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001777 setOperationAction(ISD::GlobalAddress, MVT::i8, Custom);
1778 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001779
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001780 // Hexagon needs to optimize cases with negative constants.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001781 setOperationAction(ISD::SETCC, MVT::i8, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001782 setOperationAction(ISD::SETCC, MVT::i16, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001783
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001784 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
1785 setOperationAction(ISD::VASTART, MVT::Other, Custom);
1786 setOperationAction(ISD::VAEND, MVT::Other, Expand);
1787 setOperationAction(ISD::VAARG, MVT::Other, Expand);
1788
1789 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
1790 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
1791 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
1792
1793 if (EmitJumpTables)
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001794 setMinimumJumpTableEntries(MinimumJumpTables);
Krzysztof Parzyszeka61f7da2016-01-13 21:43:13 +00001795 else
Eugene Zelenko58655bb2016-12-17 01:09:05 +00001796 setMinimumJumpTableEntries(std::numeric_limits<int>::max());
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001797 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001798
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001799 // Hexagon has instructions for add/sub with carry. The problem with
1800 // modeling these instructions is that they produce 2 results: Rdd and Px.
1801 // To model the update of Px, we will have to use Defs[p0..p3] which will
1802 // cause any predicate live range to spill. So, we pretend we dont't have
1803 // these instructions.
1804 setOperationAction(ISD::ADDE, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001805 setOperationAction(ISD::ADDE, MVT::i16, Expand);
1806 setOperationAction(ISD::ADDE, MVT::i32, Expand);
1807 setOperationAction(ISD::ADDE, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001808 setOperationAction(ISD::SUBE, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001809 setOperationAction(ISD::SUBE, MVT::i16, Expand);
1810 setOperationAction(ISD::SUBE, MVT::i32, Expand);
1811 setOperationAction(ISD::SUBE, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001812 setOperationAction(ISD::ADDC, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001813 setOperationAction(ISD::ADDC, MVT::i16, Expand);
1814 setOperationAction(ISD::ADDC, MVT::i32, Expand);
1815 setOperationAction(ISD::ADDC, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001816 setOperationAction(ISD::SUBC, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001817 setOperationAction(ISD::SUBC, MVT::i16, Expand);
1818 setOperationAction(ISD::SUBC, MVT::i32, Expand);
1819 setOperationAction(ISD::SUBC, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001820
Krzysztof Parzyszek2c4487d2015-04-13 20:37:01 +00001821 // Only add and sub that detect overflow are the saturating ones.
1822 for (MVT VT : MVT::integer_valuetypes()) {
1823 setOperationAction(ISD::UADDO, VT, Expand);
1824 setOperationAction(ISD::SADDO, VT, Expand);
1825 setOperationAction(ISD::USUBO, VT, Expand);
1826 setOperationAction(ISD::SSUBO, VT, Expand);
1827 }
1828
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001829 setOperationAction(ISD::CTLZ, MVT::i8, Promote);
1830 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
1831 setOperationAction(ISD::CTTZ, MVT::i8, Promote);
1832 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001833
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001834 // In V5, popcount can count # of 1s in i64 but returns i32.
1835 // On V4 it will be expanded (set later).
1836 setOperationAction(ISD::CTPOP, MVT::i8, Promote);
1837 setOperationAction(ISD::CTPOP, MVT::i16, Promote);
1838 setOperationAction(ISD::CTPOP, MVT::i32, Promote);
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001839 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
1840
1841 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
1842 setOperationAction(ISD::BITREVERSE, MVT::i64, Legal);
1843 setOperationAction(ISD::BSWAP, MVT::i32, Legal);
1844 setOperationAction(ISD::BSWAP, MVT::i64, Legal);
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001845 setOperationAction(ISD::MUL, MVT::i64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001846
Benjamin Kramer62460692015-04-25 14:46:53 +00001847 for (unsigned IntExpOp :
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001848 { ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM,
1849 ISD::SDIVREM, ISD::UDIVREM, ISD::ROTL, ISD::ROTR,
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001850 ISD::SHL_PARTS, ISD::SRA_PARTS, ISD::SRL_PARTS,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001851 ISD::SMUL_LOHI, ISD::UMUL_LOHI }) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001852 setOperationAction(IntExpOp, MVT::i32, Expand);
1853 setOperationAction(IntExpOp, MVT::i64, Expand);
1854 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001855
Benjamin Kramer62460692015-04-25 14:46:53 +00001856 for (unsigned FPExpOp :
1857 {ISD::FDIV, ISD::FREM, ISD::FSQRT, ISD::FSIN, ISD::FCOS, ISD::FSINCOS,
1858 ISD::FPOW, ISD::FCOPYSIGN}) {
1859 setOperationAction(FPExpOp, MVT::f32, Expand);
1860 setOperationAction(FPExpOp, MVT::f64, Expand);
1861 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001862
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001863 // No extending loads from i32.
1864 for (MVT VT : MVT::integer_valuetypes()) {
1865 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand);
1866 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand);
1867 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand);
1868 }
1869 // Turn FP truncstore into trunc + store.
1870 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00001871 // Turn FP extload into load/fpextend.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001872 for (MVT VT : MVT::fp_valuetypes())
1873 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001874
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001875 // Expand BR_CC and SELECT_CC for all integer and fp types.
1876 for (MVT VT : MVT::integer_valuetypes()) {
1877 setOperationAction(ISD::BR_CC, VT, Expand);
1878 setOperationAction(ISD::SELECT_CC, VT, Expand);
1879 }
1880 for (MVT VT : MVT::fp_valuetypes()) {
1881 setOperationAction(ISD::BR_CC, VT, Expand);
1882 setOperationAction(ISD::SELECT_CC, VT, Expand);
1883 }
1884 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001885
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001886 //
1887 // Handling of vector operations.
1888 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001889
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001890 promoteLdStType(MVT::v4i8, MVT::i32);
1891 promoteLdStType(MVT::v2i16, MVT::i32);
1892 promoteLdStType(MVT::v8i8, MVT::i64);
Krzysztof Parzyszek5eef92e2017-07-17 15:45:45 +00001893 promoteLdStType(MVT::v4i16, MVT::i64);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001894 promoteLdStType(MVT::v2i32, MVT::i64);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001895
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001896 // Set the action for vector operations to "expand", then override it with
1897 // either "custom" or "legal" for specific cases.
Craig Topper26260942015-10-18 05:15:34 +00001898 static const unsigned VectExpOps[] = {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001899 // Integer arithmetic:
1900 ISD::ADD, ISD::SUB, ISD::MUL, ISD::SDIV, ISD::UDIV,
1901 ISD::SREM, ISD::UREM, ISD::SDIVREM, ISD::UDIVREM, ISD::ADDC,
1902 ISD::SUBC, ISD::SADDO, ISD::UADDO, ISD::SSUBO, ISD::USUBO,
1903 ISD::SMUL_LOHI, ISD::UMUL_LOHI,
1904 // Logical/bit:
1905 ISD::AND, ISD::OR, ISD::XOR, ISD::ROTL, ISD::ROTR,
Craig Topper33772c52016-04-28 03:34:31 +00001906 ISD::CTPOP, ISD::CTLZ, ISD::CTTZ,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001907 // Floating point arithmetic/math functions:
1908 ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FMA, ISD::FDIV,
1909 ISD::FREM, ISD::FNEG, ISD::FABS, ISD::FSQRT, ISD::FSIN,
Craig Topperf6d4dc52017-05-30 15:27:55 +00001910 ISD::FCOS, ISD::FPOW, ISD::FLOG, ISD::FLOG2,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001911 ISD::FLOG10, ISD::FEXP, ISD::FEXP2, ISD::FCEIL, ISD::FTRUNC,
1912 ISD::FRINT, ISD::FNEARBYINT, ISD::FROUND, ISD::FFLOOR,
1913 ISD::FMINNUM, ISD::FMAXNUM, ISD::FSINCOS,
1914 // Misc:
Krzysztof Parzyszek046da742016-10-27 14:30:16 +00001915 ISD::BR_CC, ISD::SELECT_CC, ISD::ConstantPool,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001916 // Vector:
1917 ISD::BUILD_VECTOR, ISD::SCALAR_TO_VECTOR,
1918 ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT,
1919 ISD::EXTRACT_SUBVECTOR, ISD::INSERT_SUBVECTOR,
1920 ISD::CONCAT_VECTORS, ISD::VECTOR_SHUFFLE
1921 };
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001922
1923 for (MVT VT : MVT::vector_valuetypes()) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001924 for (unsigned VectExpOp : VectExpOps)
1925 setOperationAction(VectExpOp, VT, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001926
Krzysztof Parzyszeka696b1b2016-09-08 17:42:14 +00001927 // Expand all extending loads and truncating stores:
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001928 for (MVT TargetVT : MVT::vector_valuetypes()) {
Krzysztof Parzyszeka696b1b2016-09-08 17:42:14 +00001929 if (TargetVT == VT)
1930 continue;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001931 setLoadExtAction(ISD::EXTLOAD, TargetVT, VT, Expand);
Krzysztof Parzyszeka696b1b2016-09-08 17:42:14 +00001932 setLoadExtAction(ISD::ZEXTLOAD, TargetVT, VT, Expand);
1933 setLoadExtAction(ISD::SEXTLOAD, TargetVT, VT, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001934 setTruncStoreAction(VT, TargetVT, Expand);
1935 }
1936
Krzysztof Parzyszek046da742016-10-27 14:30:16 +00001937 // Normalize all inputs to SELECT to be vectors of i32.
1938 if (VT.getVectorElementType() != MVT::i32) {
1939 MVT VT32 = MVT::getVectorVT(MVT::i32, VT.getSizeInBits()/32);
1940 setOperationAction(ISD::SELECT, VT, Promote);
1941 AddPromotedToType(ISD::SELECT, VT, VT32);
1942 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001943 setOperationAction(ISD::SRA, VT, Custom);
1944 setOperationAction(ISD::SHL, VT, Custom);
1945 setOperationAction(ISD::SRL, VT, Custom);
1946 }
1947
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001948 // Extending loads from (native) vectors of i8 into (native) vectors of i16
1949 // are legal.
1950 setLoadExtAction(ISD::EXTLOAD, MVT::v2i16, MVT::v2i8, Legal);
1951 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i16, MVT::v2i8, Legal);
1952 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i16, MVT::v2i8, Legal);
1953 setLoadExtAction(ISD::EXTLOAD, MVT::v4i16, MVT::v4i8, Legal);
1954 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i16, MVT::v4i8, Legal);
1955 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i16, MVT::v4i8, Legal);
1956
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001957 // Types natively supported:
Benjamin Kramer62460692015-04-25 14:46:53 +00001958 for (MVT NativeVT : {MVT::v2i1, MVT::v4i1, MVT::v8i1, MVT::v32i1, MVT::v64i1,
1959 MVT::v4i8, MVT::v8i8, MVT::v2i16, MVT::v4i16, MVT::v1i32,
1960 MVT::v2i32, MVT::v1i64}) {
1961 setOperationAction(ISD::BUILD_VECTOR, NativeVT, Custom);
1962 setOperationAction(ISD::EXTRACT_VECTOR_ELT, NativeVT, Custom);
1963 setOperationAction(ISD::INSERT_VECTOR_ELT, NativeVT, Custom);
1964 setOperationAction(ISD::EXTRACT_SUBVECTOR, NativeVT, Custom);
1965 setOperationAction(ISD::INSERT_SUBVECTOR, NativeVT, Custom);
1966 setOperationAction(ISD::CONCAT_VECTORS, NativeVT, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001967
Benjamin Kramer62460692015-04-25 14:46:53 +00001968 setOperationAction(ISD::ADD, NativeVT, Legal);
1969 setOperationAction(ISD::SUB, NativeVT, Legal);
1970 setOperationAction(ISD::MUL, NativeVT, Legal);
1971 setOperationAction(ISD::AND, NativeVT, Legal);
1972 setOperationAction(ISD::OR, NativeVT, Legal);
1973 setOperationAction(ISD::XOR, NativeVT, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001974 }
1975
1976 setOperationAction(ISD::SETCC, MVT::v2i16, Custom);
1977 setOperationAction(ISD::VSELECT, MVT::v2i16, Custom);
1978 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
1979 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
Krzysztof Parzyszekd19d0502016-09-13 21:16:07 +00001980
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001981 auto setPromoteTo = [this] (unsigned Opc, MVT FromTy, MVT ToTy) {
1982 setOperationAction(Opc, FromTy, Promote);
1983 AddPromotedToType(Opc, FromTy, ToTy);
1984 };
1985
Sumanth Gundapaneni9d954c42017-10-18 17:45:22 +00001986 if (Subtarget.useHVXOps()) {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001987 bool Use64b = Subtarget.useHVX64BOps();
1988 ArrayRef<MVT> LegalV = Use64b ? LegalV64 : LegalV128;
1989 ArrayRef<MVT> LegalW = Use64b ? LegalW64 : LegalW128;
Krzysztof Parzyszek039d4d92017-12-07 17:37:28 +00001990 MVT ByteV = Use64b ? MVT::v64i8 : MVT::v128i8;
1991 MVT ByteW = Use64b ? MVT::v128i8 : MVT::v256i8;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001992
1993 setOperationAction(ISD::VECTOR_SHUFFLE, ByteV, Legal);
1994 setOperationAction(ISD::VECTOR_SHUFFLE, ByteW, Legal);
1995 setOperationAction(ISD::CONCAT_VECTORS, ByteW, Legal);
Krzysztof Parzyszek039d4d92017-12-07 17:37:28 +00001996 setOperationAction(ISD::AND, ByteV, Legal);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001997 setOperationAction(ISD::OR, ByteV, Legal);
Krzysztof Parzyszek039d4d92017-12-07 17:37:28 +00001998 setOperationAction(ISD::XOR, ByteV, Legal);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001999
2000 for (MVT T : LegalV) {
2001 setIndexedLoadAction(ISD::POST_INC, T, Legal);
2002 setIndexedStoreAction(ISD::POST_INC, T, Legal);
2003
Krzysztof Parzyszek039d4d92017-12-07 17:37:28 +00002004 setOperationAction(ISD::ADD, T, Legal);
2005 setOperationAction(ISD::SUB, T, Legal);
2006 setOperationAction(ISD::MUL, T, Custom);
2007
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002008 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
2009 setOperationAction(ISD::INSERT_SUBVECTOR, T, Custom);
2010 setOperationAction(ISD::INSERT_VECTOR_ELT, T, Custom);
2011 setOperationAction(ISD::EXTRACT_SUBVECTOR, T, Custom);
2012 setOperationAction(ISD::EXTRACT_VECTOR_ELT, T, Custom);
2013 }
2014
2015 for (MVT T : LegalV) {
2016 if (T == ByteV)
2017 continue;
2018 // Promote all shuffles and concats to operate on vectors of bytes.
2019 setPromoteTo(ISD::VECTOR_SHUFFLE, T, ByteV);
2020 setPromoteTo(ISD::CONCAT_VECTORS, T, ByteV);
Krzysztof Parzyszek039d4d92017-12-07 17:37:28 +00002021 setPromoteTo(ISD::AND, T, ByteV);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002022 setPromoteTo(ISD::OR, T, ByteV);
Krzysztof Parzyszek039d4d92017-12-07 17:37:28 +00002023 setPromoteTo(ISD::XOR, T, ByteV);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002024 }
2025
2026 for (MVT T : LegalW) {
2027 if (T == ByteW)
2028 continue;
2029 // Promote all shuffles and concats to operate on vectors of bytes.
2030 setPromoteTo(ISD::VECTOR_SHUFFLE, T, ByteW);
2031 setPromoteTo(ISD::CONCAT_VECTORS, T, ByteW);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002032 }
2033 }
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002034
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002035 // Subtarget-specific operation actions.
2036 //
2037 if (Subtarget.hasV5TOps()) {
2038 setOperationAction(ISD::FMA, MVT::f64, Expand);
2039 setOperationAction(ISD::FADD, MVT::f64, Expand);
2040 setOperationAction(ISD::FSUB, MVT::f64, Expand);
2041 setOperationAction(ISD::FMUL, MVT::f64, Expand);
2042
Krzysztof Parzyszekbd8ef4b2016-08-19 13:34:31 +00002043 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
2044 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
2045
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002046 setOperationAction(ISD::FP_TO_UINT, MVT::i1, Promote);
2047 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
2048 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
2049 setOperationAction(ISD::FP_TO_SINT, MVT::i1, Promote);
2050 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
2051 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
2052 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
2053 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
2054 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
2055 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
2056 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
2057 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002058 } else { // V4
2059 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
2060 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Expand);
2061 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
2062 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
2063 setOperationAction(ISD::FP_TO_SINT, MVT::f64, Expand);
2064 setOperationAction(ISD::FP_TO_SINT, MVT::f32, Expand);
2065 setOperationAction(ISD::FP_EXTEND, MVT::f32, Expand);
2066 setOperationAction(ISD::FP_ROUND, MVT::f64, Expand);
2067 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
2068
2069 setOperationAction(ISD::CTPOP, MVT::i8, Expand);
2070 setOperationAction(ISD::CTPOP, MVT::i16, Expand);
2071 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
2072 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
2073
2074 // Expand these operations for both f32 and f64:
Benjamin Kramer62460692015-04-25 14:46:53 +00002075 for (unsigned FPExpOpV4 :
2076 {ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FABS, ISD::FNEG, ISD::FMA}) {
2077 setOperationAction(FPExpOpV4, MVT::f32, Expand);
2078 setOperationAction(FPExpOpV4, MVT::f64, Expand);
2079 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002080
Benjamin Kramer62460692015-04-25 14:46:53 +00002081 for (ISD::CondCode FPExpCCV4 :
2082 {ISD::SETOEQ, ISD::SETOGT, ISD::SETOLT, ISD::SETOGE, ISD::SETOLE,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002083 ISD::SETUO, ISD::SETO}) {
Benjamin Kramer62460692015-04-25 14:46:53 +00002084 setCondCodeAction(FPExpCCV4, MVT::f32, Expand);
2085 setCondCodeAction(FPExpCCV4, MVT::f64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002086 }
2087 }
2088
2089 // Handling of indexed loads/stores: default is "expand".
2090 //
Krzysztof Parzyszek2a480592016-07-26 20:30:30 +00002091 for (MVT VT : {MVT::i8, MVT::i16, MVT::i32, MVT::i64}) {
2092 setIndexedLoadAction(ISD::POST_INC, VT, Legal);
2093 setIndexedStoreAction(ISD::POST_INC, VT, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002094 }
2095
2096 computeRegisterProperties(&HRI);
2097
2098 //
2099 // Library calls for unsupported operations
2100 //
2101 bool FastMath = EnableFastMath;
2102
Benjamin Kramera37c8092015-04-25 14:46:46 +00002103 setLibcallName(RTLIB::SDIV_I32, "__hexagon_divsi3");
2104 setLibcallName(RTLIB::SDIV_I64, "__hexagon_divdi3");
2105 setLibcallName(RTLIB::UDIV_I32, "__hexagon_udivsi3");
2106 setLibcallName(RTLIB::UDIV_I64, "__hexagon_udivdi3");
2107 setLibcallName(RTLIB::SREM_I32, "__hexagon_modsi3");
2108 setLibcallName(RTLIB::SREM_I64, "__hexagon_moddi3");
2109 setLibcallName(RTLIB::UREM_I32, "__hexagon_umodsi3");
2110 setLibcallName(RTLIB::UREM_I64, "__hexagon_umoddi3");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002111
Benjamin Kramera37c8092015-04-25 14:46:46 +00002112 setLibcallName(RTLIB::SINTTOFP_I128_F64, "__hexagon_floattidf");
2113 setLibcallName(RTLIB::SINTTOFP_I128_F32, "__hexagon_floattisf");
2114 setLibcallName(RTLIB::FPTOUINT_F32_I128, "__hexagon_fixunssfti");
2115 setLibcallName(RTLIB::FPTOUINT_F64_I128, "__hexagon_fixunsdfti");
2116 setLibcallName(RTLIB::FPTOSINT_F32_I128, "__hexagon_fixsfti");
2117 setLibcallName(RTLIB::FPTOSINT_F64_I128, "__hexagon_fixdfti");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002118
2119 if (IsV4) {
2120 // Handle single-precision floating point operations on V4.
Benjamin Kramera37c8092015-04-25 14:46:46 +00002121 if (FastMath) {
2122 setLibcallName(RTLIB::ADD_F32, "__hexagon_fast_addsf3");
2123 setLibcallName(RTLIB::SUB_F32, "__hexagon_fast_subsf3");
2124 setLibcallName(RTLIB::MUL_F32, "__hexagon_fast_mulsf3");
2125 setLibcallName(RTLIB::OGT_F32, "__hexagon_fast_gtsf2");
2126 setLibcallName(RTLIB::OLT_F32, "__hexagon_fast_ltsf2");
2127 // Double-precision compares.
2128 setLibcallName(RTLIB::OGT_F64, "__hexagon_fast_gtdf2");
2129 setLibcallName(RTLIB::OLT_F64, "__hexagon_fast_ltdf2");
2130 } else {
2131 setLibcallName(RTLIB::ADD_F32, "__hexagon_addsf3");
2132 setLibcallName(RTLIB::SUB_F32, "__hexagon_subsf3");
2133 setLibcallName(RTLIB::MUL_F32, "__hexagon_mulsf3");
2134 setLibcallName(RTLIB::OGT_F32, "__hexagon_gtsf2");
2135 setLibcallName(RTLIB::OLT_F32, "__hexagon_ltsf2");
2136 // Double-precision compares.
2137 setLibcallName(RTLIB::OGT_F64, "__hexagon_gtdf2");
2138 setLibcallName(RTLIB::OLT_F64, "__hexagon_ltdf2");
2139 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002140 }
2141
2142 // This is the only fast library function for sqrtd.
2143 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002144 setLibcallName(RTLIB::SQRT_F64, "__hexagon_fast2_sqrtdf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002145
Benjamin Kramera37c8092015-04-25 14:46:46 +00002146 // Prefix is: nothing for "slow-math",
2147 // "fast2_" for V4 fast-math and V5+ fast-math double-precision
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002148 // (actually, keep fast-math and fast-math2 separate for now)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002149 if (FastMath) {
2150 setLibcallName(RTLIB::ADD_F64, "__hexagon_fast_adddf3");
2151 setLibcallName(RTLIB::SUB_F64, "__hexagon_fast_subdf3");
2152 setLibcallName(RTLIB::MUL_F64, "__hexagon_fast_muldf3");
2153 setLibcallName(RTLIB::DIV_F64, "__hexagon_fast_divdf3");
2154 // Calling __hexagon_fast2_divsf3 with fast-math on V5 (ok).
2155 setLibcallName(RTLIB::DIV_F32, "__hexagon_fast_divsf3");
2156 } else {
2157 setLibcallName(RTLIB::ADD_F64, "__hexagon_adddf3");
2158 setLibcallName(RTLIB::SUB_F64, "__hexagon_subdf3");
2159 setLibcallName(RTLIB::MUL_F64, "__hexagon_muldf3");
2160 setLibcallName(RTLIB::DIV_F64, "__hexagon_divdf3");
2161 setLibcallName(RTLIB::DIV_F32, "__hexagon_divsf3");
2162 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002163
2164 if (Subtarget.hasV5TOps()) {
2165 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002166 setLibcallName(RTLIB::SQRT_F32, "__hexagon_fast2_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002167 else
Benjamin Kramera37c8092015-04-25 14:46:46 +00002168 setLibcallName(RTLIB::SQRT_F32, "__hexagon_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002169 } else {
2170 // V4
Benjamin Kramera37c8092015-04-25 14:46:46 +00002171 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__hexagon_floatsisf");
2172 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__hexagon_floatsidf");
2173 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__hexagon_floatdisf");
2174 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__hexagon_floatdidf");
2175 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__hexagon_floatunsisf");
2176 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__hexagon_floatunsidf");
2177 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__hexagon_floatundisf");
2178 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__hexagon_floatundidf");
2179 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__hexagon_fixunssfsi");
2180 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__hexagon_fixunssfdi");
2181 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__hexagon_fixunsdfsi");
2182 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__hexagon_fixunsdfdi");
2183 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__hexagon_fixsfsi");
2184 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__hexagon_fixsfdi");
2185 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__hexagon_fixdfsi");
2186 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__hexagon_fixdfdi");
2187 setLibcallName(RTLIB::FPEXT_F32_F64, "__hexagon_extendsfdf2");
2188 setLibcallName(RTLIB::FPROUND_F64_F32, "__hexagon_truncdfsf2");
2189 setLibcallName(RTLIB::OEQ_F32, "__hexagon_eqsf2");
2190 setLibcallName(RTLIB::OEQ_F64, "__hexagon_eqdf2");
2191 setLibcallName(RTLIB::OGE_F32, "__hexagon_gesf2");
2192 setLibcallName(RTLIB::OGE_F64, "__hexagon_gedf2");
2193 setLibcallName(RTLIB::OLE_F32, "__hexagon_lesf2");
2194 setLibcallName(RTLIB::OLE_F64, "__hexagon_ledf2");
2195 setLibcallName(RTLIB::UNE_F32, "__hexagon_nesf2");
2196 setLibcallName(RTLIB::UNE_F64, "__hexagon_nedf2");
2197 setLibcallName(RTLIB::UO_F32, "__hexagon_unordsf2");
2198 setLibcallName(RTLIB::UO_F64, "__hexagon_unorddf2");
2199 setLibcallName(RTLIB::O_F32, "__hexagon_unordsf2");
2200 setLibcallName(RTLIB::O_F64, "__hexagon_unorddf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002201 }
2202
2203 // These cause problems when the shift amount is non-constant.
2204 setLibcallName(RTLIB::SHL_I128, nullptr);
2205 setLibcallName(RTLIB::SRL_I128, nullptr);
2206 setLibcallName(RTLIB::SRA_I128, nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002207}
2208
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002209const char* HexagonTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002210 switch ((HexagonISD::NodeType)Opcode) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002211 case HexagonISD::ALLOCA: return "HexagonISD::ALLOCA";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002212 case HexagonISD::AT_GOT: return "HexagonISD::AT_GOT";
2213 case HexagonISD::AT_PCREL: return "HexagonISD::AT_PCREL";
2214 case HexagonISD::BARRIER: return "HexagonISD::BARRIER";
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002215 case HexagonISD::CALL: return "HexagonISD::CALL";
2216 case HexagonISD::CALLnr: return "HexagonISD::CALLnr";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002217 case HexagonISD::CALLR: return "HexagonISD::CALLR";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002218 case HexagonISD::COMBINE: return "HexagonISD::COMBINE";
2219 case HexagonISD::CONST32_GP: return "HexagonISD::CONST32_GP";
2220 case HexagonISD::CONST32: return "HexagonISD::CONST32";
2221 case HexagonISD::CP: return "HexagonISD::CP";
2222 case HexagonISD::DCFETCH: return "HexagonISD::DCFETCH";
2223 case HexagonISD::EH_RETURN: return "HexagonISD::EH_RETURN";
2224 case HexagonISD::EXTRACTU: return "HexagonISD::EXTRACTU";
2225 case HexagonISD::EXTRACTURP: return "HexagonISD::EXTRACTURP";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002226 case HexagonISD::INSERT: return "HexagonISD::INSERT";
2227 case HexagonISD::INSERTRP: return "HexagonISD::INSERTRP";
2228 case HexagonISD::JT: return "HexagonISD::JT";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002229 case HexagonISD::RET_FLAG: return "HexagonISD::RET_FLAG";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002230 case HexagonISD::TC_RETURN: return "HexagonISD::TC_RETURN";
Krzysztof Parzyszekc168c012015-12-03 16:47:20 +00002231 case HexagonISD::VCOMBINE: return "HexagonISD::VCOMBINE";
Krzysztof Parzyszek302a9d42017-07-14 19:02:32 +00002232 case HexagonISD::VPACKE: return "HexagonISD::VPACKE";
2233 case HexagonISD::VPACKO: return "HexagonISD::VPACKO";
Krzysztof Parzyszekf85dd9f2017-07-10 20:16:44 +00002234 case HexagonISD::VASL: return "HexagonISD::VASL";
2235 case HexagonISD::VASR: return "HexagonISD::VASR";
2236 case HexagonISD::VLSR: return "HexagonISD::VLSR";
2237 case HexagonISD::VSPLAT: return "HexagonISD::VSPLAT";
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002238 case HexagonISD::VEXTRACTW: return "HexagonISD::VEXTRACTW";
2239 case HexagonISD::VINSERTW0: return "HexagonISD::VINSERTW0";
2240 case HexagonISD::VROR: return "HexagonISD::VROR";
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002241 case HexagonISD::READCYCLE: return "HexagonISD::READCYCLE";
Matthias Braund04893f2015-05-07 21:33:59 +00002242 case HexagonISD::OP_END: break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002243 }
Matthias Braund04893f2015-05-07 21:33:59 +00002244 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002245}
2246
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00002247/// Given an intrinsic, checks if on the target the intrinsic will need to map
2248/// to a MemIntrinsicNode (touches memory). If this is the case, it returns
2249/// true and store the intrinsic information into the IntrinsicInfo that was
2250/// passed to the function.
2251bool HexagonTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
2252 const CallInst &I,
2253 unsigned Intrinsic) const {
2254 switch (Intrinsic) {
2255 case Intrinsic::hexagon_V6_vgathermw:
2256 case Intrinsic::hexagon_V6_vgathermw_128B:
2257 case Intrinsic::hexagon_V6_vgathermh:
2258 case Intrinsic::hexagon_V6_vgathermh_128B:
2259 case Intrinsic::hexagon_V6_vgathermhw:
2260 case Intrinsic::hexagon_V6_vgathermhw_128B:
2261 case Intrinsic::hexagon_V6_vgathermwq:
2262 case Intrinsic::hexagon_V6_vgathermwq_128B:
2263 case Intrinsic::hexagon_V6_vgathermhq:
2264 case Intrinsic::hexagon_V6_vgathermhq_128B:
2265 case Intrinsic::hexagon_V6_vgathermhwq:
2266 case Intrinsic::hexagon_V6_vgathermhwq_128B: {
2267 const Module &M = *I.getParent()->getParent()->getParent();
2268 Info.opc = ISD::INTRINSIC_W_CHAIN;
2269 Type *VecTy = I.getArgOperand(1)->getType();
2270 Info.memVT = MVT::getVT(VecTy);
2271 Info.ptrVal = I.getArgOperand(0);
2272 Info.offset = 0;
2273 Info.align = M.getDataLayout().getTypeAllocSizeInBits(VecTy) / 8;
2274 Info.vol = true;
2275 Info.readMem = true;
2276 Info.writeMem = true;
2277 return true;
2278 }
2279 default:
2280 break;
2281 }
2282 return false;
2283}
2284
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002285bool HexagonTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002286 EVT MTy1 = EVT::getEVT(Ty1);
2287 EVT MTy2 = EVT::getEVT(Ty2);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002288 if (!MTy1.isSimple() || !MTy2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002289 return false;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002290 return (MTy1.getSimpleVT() == MVT::i64) && (MTy2.getSimpleVT() == MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002291}
2292
2293bool HexagonTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002294 if (!VT1.isSimple() || !VT2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002295 return false;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002296 return (VT1.getSimpleVT() == MVT::i64) && (VT2.getSimpleVT() == MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002297}
2298
Krzysztof Parzyszekbd8ef4b2016-08-19 13:34:31 +00002299bool HexagonTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
2300 return isOperationLegalOrCustom(ISD::FMA, VT);
2301}
2302
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002303// Should we expand the build vector with shuffles?
Krzysztof Parzyszekd19d0502016-09-13 21:16:07 +00002304bool HexagonTargetLowering::shouldExpandBuildVectorWithShuffles(EVT VT,
2305 unsigned DefinedValues) const {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002306 return false;
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002307}
2308
Zvi Rackover1b736822017-07-26 08:06:58 +00002309bool HexagonTargetLowering::isShuffleMaskLegal(ArrayRef<int> Mask,
2310 EVT VT) const {
Krzysztof Parzyszekd19d0502016-09-13 21:16:07 +00002311 return true;
2312}
2313
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002314// Lower a vector shuffle (V1, V2, V3). V1 and V2 are the two vectors
2315// to select data from, V3 is the permutation.
2316SDValue
2317HexagonTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG)
2318 const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002319 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
2320 SDValue V1 = Op.getOperand(0);
2321 SDValue V2 = Op.getOperand(1);
2322 SDLoc dl(Op);
2323 EVT VT = Op.getValueType();
2324
Sanjay Patel57195842016-03-14 17:28:46 +00002325 if (V2.isUndef())
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002326 V2 = V1;
2327
2328 if (SVN->isSplat()) {
2329 int Lane = SVN->getSplatIndex();
2330 if (Lane == -1) Lane = 0;
2331
2332 // Test if V1 is a SCALAR_TO_VECTOR.
2333 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR)
Krzysztof Parzyszek89b2d7c2017-07-13 18:17:58 +00002334 return DAG.getNode(HexagonISD::VSPLAT, dl, VT, V1.getOperand(0));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002335
2336 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
2337 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
2338 // reaches it).
2339 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
2340 !isa<ConstantSDNode>(V1.getOperand(0))) {
2341 bool IsScalarToVector = true;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +00002342 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i) {
Sanjay Patel75068522016-03-14 18:09:43 +00002343 if (!V1.getOperand(i).isUndef()) {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002344 IsScalarToVector = false;
2345 break;
2346 }
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +00002347 }
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002348 if (IsScalarToVector)
Krzysztof Parzyszek89b2d7c2017-07-13 18:17:58 +00002349 return DAG.getNode(HexagonISD::VSPLAT, dl, VT, V1.getOperand(0));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002350 }
Krzysztof Parzyszek89b2d7c2017-07-13 18:17:58 +00002351 return DAG.getNode(HexagonISD::VSPLAT, dl, VT,
2352 DAG.getConstant(Lane, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002353 }
2354
2355 // FIXME: We need to support more general vector shuffles. See
2356 // below the comment from the ARM backend that deals in the general
2357 // case with the vector shuffles. For now, let expand handle these.
2358 return SDValue();
2359
2360 // If the shuffle is not directly supported and it has 4 elements, use
2361 // the PerfectShuffle-generated table to synthesize it from other shuffles.
2362}
2363
2364// If BUILD_VECTOR has same base element repeated several times,
2365// report true.
2366static bool isCommonSplatElement(BuildVectorSDNode *BVN) {
2367 unsigned NElts = BVN->getNumOperands();
2368 SDValue V0 = BVN->getOperand(0);
2369
2370 for (unsigned i = 1, e = NElts; i != e; ++i) {
2371 if (BVN->getOperand(i) != V0)
2372 return false;
2373 }
2374 return true;
2375}
2376
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002377// Lower a vector shift. Try to convert
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002378// <VT> = SHL/SRA/SRL <VT> by <VT> to Hexagon specific
2379// <VT> = SHL/SRA/SRL <VT> by <IT/i32>.
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002380SDValue
2381HexagonTargetLowering::LowerVECTOR_SHIFT(SDValue Op, SelectionDAG &DAG) const {
Eugene Zelenko58655bb2016-12-17 01:09:05 +00002382 BuildVectorSDNode *BVN = nullptr;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002383 SDValue V1 = Op.getOperand(0);
2384 SDValue V2 = Op.getOperand(1);
2385 SDValue V3;
2386 SDLoc dl(Op);
2387 EVT VT = Op.getValueType();
2388
2389 if ((BVN = dyn_cast<BuildVectorSDNode>(V1.getNode())) &&
2390 isCommonSplatElement(BVN))
2391 V3 = V2;
2392 else if ((BVN = dyn_cast<BuildVectorSDNode>(V2.getNode())) &&
2393 isCommonSplatElement(BVN))
2394 V3 = V1;
2395 else
2396 return SDValue();
2397
2398 SDValue CommonSplat = BVN->getOperand(0);
2399 SDValue Result;
2400
2401 if (VT.getSimpleVT() == MVT::v4i16) {
2402 switch (Op.getOpcode()) {
2403 case ISD::SRA:
Krzysztof Parzyszekf85dd9f2017-07-10 20:16:44 +00002404 Result = DAG.getNode(HexagonISD::VASR, dl, VT, V3, CommonSplat);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002405 break;
2406 case ISD::SHL:
Krzysztof Parzyszekf85dd9f2017-07-10 20:16:44 +00002407 Result = DAG.getNode(HexagonISD::VASL, dl, VT, V3, CommonSplat);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002408 break;
2409 case ISD::SRL:
Krzysztof Parzyszekf85dd9f2017-07-10 20:16:44 +00002410 Result = DAG.getNode(HexagonISD::VLSR, dl, VT, V3, CommonSplat);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002411 break;
2412 default:
2413 return SDValue();
2414 }
2415 } else if (VT.getSimpleVT() == MVT::v2i32) {
2416 switch (Op.getOpcode()) {
2417 case ISD::SRA:
Krzysztof Parzyszekf85dd9f2017-07-10 20:16:44 +00002418 Result = DAG.getNode(HexagonISD::VASR, dl, VT, V3, CommonSplat);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002419 break;
2420 case ISD::SHL:
Krzysztof Parzyszekf85dd9f2017-07-10 20:16:44 +00002421 Result = DAG.getNode(HexagonISD::VASL, dl, VT, V3, CommonSplat);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002422 break;
2423 case ISD::SRL:
Krzysztof Parzyszekf85dd9f2017-07-10 20:16:44 +00002424 Result = DAG.getNode(HexagonISD::VLSR, dl, VT, V3, CommonSplat);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002425 break;
2426 default:
2427 return SDValue();
2428 }
2429 } else {
2430 return SDValue();
2431 }
2432
2433 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
2434}
2435
2436SDValue
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002437HexagonTargetLowering::buildVector32(ArrayRef<SDValue> Elem, const SDLoc &dl,
2438 MVT VecTy, SelectionDAG &DAG) const {
2439 MVT ElemTy = VecTy.getVectorElementType();
2440 assert(VecTy.getVectorNumElements() == Elem.size());
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002441
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002442 SmallVector<ConstantSDNode*,4> Consts;
2443 bool AllConst = true;
2444 for (SDValue V : Elem) {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002445 if (isUndef(V))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002446 V = DAG.getConstant(0, dl, ElemTy);
2447 auto *C = dyn_cast<ConstantSDNode>(V.getNode());
2448 Consts.push_back(C);
2449 AllConst = AllConst && C != nullptr;
2450 }
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002451
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002452 unsigned First, Num = Elem.size();
2453 for (First = 0; First != Num; ++First)
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002454 if (!isUndef(Elem[First]))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002455 break;
2456 if (First == Num)
2457 return DAG.getUNDEF(VecTy);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002458
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002459 if (ElemTy == MVT::i16) {
2460 assert(Elem.size() == 2);
2461 if (AllConst) {
2462 uint32_t V = (Consts[0]->getZExtValue() & 0xFFFF) |
2463 Consts[1]->getZExtValue() << 16;
2464 return DAG.getBitcast(MVT::v2i16, DAG.getConstant(V, dl, MVT::i32));
Krzysztof Parzyszek89b2d7c2017-07-13 18:17:58 +00002465 }
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002466 SDValue N = getNode(Hexagon::A2_combine_ll, dl, MVT::i32,
2467 {Elem[1], Elem[0]}, DAG);
2468 return DAG.getBitcast(MVT::v2i16, N);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002469 }
2470
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002471 // First try generating a constant.
2472 assert(ElemTy == MVT::i8 && Num == 4);
2473 if (AllConst) {
2474 int32_t V = (Consts[0]->getZExtValue() & 0xFF) |
2475 (Consts[1]->getZExtValue() & 0xFF) << 8 |
2476 (Consts[1]->getZExtValue() & 0xFF) << 16 |
2477 Consts[2]->getZExtValue() << 24;
2478 return DAG.getBitcast(MVT::v4i8, DAG.getConstant(V, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002479 }
2480
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002481 // Then try splat.
2482 bool IsSplat = true;
2483 for (unsigned i = 0; i != Num; ++i) {
2484 if (i == First)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002485 continue;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002486 if (Elem[i] == Elem[First] || isUndef(Elem[i]))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002487 continue;
2488 IsSplat = false;
2489 break;
2490 }
2491 if (IsSplat)
2492 return DAG.getNode(HexagonISD::VSPLAT, dl, VecTy, Elem[First]);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002493
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002494 // Generate
2495 // (zxtb(Elem[0]) | (zxtb(Elem[1]) << 8)) |
2496 // (zxtb(Elem[2]) | (zxtb(Elem[3]) << 8)) << 16
2497 SDValue S8 = DAG.getConstant(8, dl, MVT::i32);
Krzysztof Parzyszek081e4582017-11-28 19:13:17 +00002498 SDValue V0 = DAG.getZeroExtendInReg(Elem[0], dl, MVT::i8);
2499 SDValue V1 = DAG.getZeroExtendInReg(Elem[1], dl, MVT::i8);
2500 SDValue V2 = DAG.getZeroExtendInReg(Elem[2], dl, MVT::i8);
2501 SDValue V3 = DAG.getZeroExtendInReg(Elem[3], dl, MVT::i8);
2502
2503 SDValue V4 = DAG.getNode(ISD::SHL, dl, MVT::i32, {V1, S8});
2504 SDValue V5 = DAG.getNode(ISD::SHL, dl, MVT::i32, {V3, S8});
2505 SDValue V6 = DAG.getNode(ISD::OR, dl, MVT::i32, {V0, V4});
2506 SDValue V7 = DAG.getNode(ISD::OR, dl, MVT::i32, {V2, V5});
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002507
2508 SDValue T0 = getNode(Hexagon::A2_combine_ll, dl, MVT::i32, {V7, V6}, DAG);
2509 return DAG.getBitcast(MVT::v4i8, T0);
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002510}
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002511
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002512SDValue
2513HexagonTargetLowering::buildVector64(ArrayRef<SDValue> Elem, const SDLoc &dl,
2514 MVT VecTy, SelectionDAG &DAG) const {
2515 MVT ElemTy = VecTy.getVectorElementType();
2516 assert(VecTy.getVectorNumElements() == Elem.size());
2517
2518 SmallVector<ConstantSDNode*,8> Consts;
2519 bool AllConst = true;
2520 for (SDValue V : Elem) {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002521 if (isUndef(V))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002522 V = DAG.getConstant(0, dl, ElemTy);
2523 auto *C = dyn_cast<ConstantSDNode>(V.getNode());
2524 Consts.push_back(C);
2525 AllConst = AllConst && C != nullptr;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002526 }
2527
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002528 unsigned First, Num = Elem.size();
2529 for (First = 0; First != Num; ++First)
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002530 if (!isUndef(Elem[First]))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002531 break;
2532 if (First == Num)
2533 return DAG.getUNDEF(VecTy);
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002534
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002535 // First try splat if possible.
2536 if (ElemTy == MVT::i16) {
2537 bool IsSplat = true;
2538 for (unsigned i = 0; i != Num; ++i) {
2539 if (i == First)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002540 continue;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002541 if (Elem[i] == Elem[First] || isUndef(Elem[i]))
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002542 continue;
2543 IsSplat = false;
2544 break;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002545 }
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002546 if (IsSplat)
2547 return DAG.getNode(HexagonISD::VSPLAT, dl, VecTy, Elem[First]);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002548 }
2549
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002550 // Then try constant.
2551 if (AllConst) {
2552 uint64_t Val = 0;
2553 unsigned W = ElemTy.getSizeInBits();
2554 uint64_t Mask = (ElemTy == MVT::i8) ? 0xFFull
2555 : (ElemTy == MVT::i16) ? 0xFFFFull : 0xFFFFFFFFull;
2556 for (unsigned i = 0; i != Num; ++i)
2557 Val = (Val << W) | (Consts[i]->getZExtValue() & Mask);
2558 SDValue V0 = DAG.getConstant(Val, dl, MVT::i64);
2559 return DAG.getBitcast(VecTy, V0);
2560 }
2561
2562 // Build two 32-bit vectors and concatenate.
2563 MVT HalfTy = MVT::getVectorVT(ElemTy, Num/2);
2564 SDValue L = (ElemTy == MVT::i32)
2565 ? Elem[0]
2566 : buildVector32({Elem.data(), Num/2}, dl, HalfTy, DAG);
2567 SDValue H = (ElemTy == MVT::i32)
2568 ? Elem[1]
2569 : buildVector32({Elem.data()+Num/2, Num/2}, dl, HalfTy, DAG);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002570 return DAG.getNode(HexagonISD::COMBINE, dl, VecTy, {H, L});
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002571}
2572
2573SDValue
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002574HexagonTargetLowering::extractVector(SDValue VecV, SDValue IdxV,
2575 const SDLoc &dl, MVT ValTy, MVT ResTy,
2576 SelectionDAG &DAG) const {
2577 MVT VecTy = ty(VecV);
2578 assert(!ValTy.isVector() ||
2579 VecTy.getVectorElementType() == ValTy.getVectorElementType());
2580 unsigned VecWidth = VecTy.getSizeInBits();
2581 unsigned ValWidth = ValTy.getSizeInBits();
2582 unsigned ElemWidth = VecTy.getVectorElementType().getSizeInBits();
2583 assert(VecWidth == 32 || VecWidth == 64);
2584 assert((VecWidth % ElemWidth) == 0);
2585
2586 // Cast everything to scalar integer types.
2587 MVT ScalarTy = tyScalar(VecTy);
2588 VecV = DAG.getBitcast(ScalarTy, VecV);
2589
2590 SDValue WidthV = DAG.getConstant(ValWidth, dl, MVT::i32);
2591 SDValue ExtV;
2592
2593 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(IdxV)) {
2594 unsigned Off = C->getZExtValue() * ElemWidth;
2595 if (VecWidth == 64 && ValWidth == 32) {
2596 assert(Off == 0 || Off == 32);
2597 unsigned SubIdx = Off == 0 ? Hexagon::isub_lo : Hexagon::isub_hi;
2598 ExtV = DAG.getTargetExtractSubreg(SubIdx, dl, MVT::i32, VecV);
2599 } else if (Off == 0 && (ValWidth % 8) == 0) {
2600 ExtV = DAG.getZeroExtendInReg(VecV, dl, tyScalar(ValTy));
2601 } else {
2602 SDValue OffV = DAG.getConstant(Off, dl, MVT::i32);
2603 // The return type of EXTRACTU must be the same as the type of the
2604 // input vector.
2605 ExtV = DAG.getNode(HexagonISD::EXTRACTU, dl, ScalarTy,
2606 {VecV, WidthV, OffV});
2607 }
2608 } else {
2609 if (ty(IdxV) != MVT::i32)
2610 IdxV = DAG.getZExtOrTrunc(IdxV, dl, MVT::i32);
2611 SDValue OffV = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV,
2612 DAG.getConstant(ElemWidth, dl, MVT::i32));
2613 // EXTRACTURP takes width/offset in a 64-bit pair.
2614 SDValue CombV = DAG.getNode(HexagonISD::COMBINE, dl, MVT::i64,
2615 {WidthV, OffV});
2616 ExtV = DAG.getNode(HexagonISD::EXTRACTURP, dl, ScalarTy,
2617 {VecV, CombV});
2618 }
2619
2620 // Cast ExtV to the requested result type.
2621 ExtV = DAG.getZExtOrTrunc(ExtV, dl, tyScalar(ResTy));
2622 ExtV = DAG.getBitcast(ResTy, ExtV);
2623 return ExtV;
2624}
2625
2626SDValue
2627HexagonTargetLowering::insertVector(SDValue VecV, SDValue ValV, SDValue IdxV,
2628 const SDLoc &dl, MVT ValTy,
2629 SelectionDAG &DAG) const {
2630 MVT VecTy = ty(VecV);
2631 unsigned VecWidth = VecTy.getSizeInBits();
2632 unsigned ValWidth = ValTy.getSizeInBits();
2633 assert(VecWidth == 32 || VecWidth == 64);
2634 assert((VecWidth % ValWidth) == 0);
2635
2636 // Cast everything to scalar integer types.
2637 MVT ScalarTy = MVT::getIntegerVT(VecWidth);
2638 // The actual type of ValV may be different than ValTy (which is related
2639 // to the vector type).
2640 unsigned VW = ty(ValV).getSizeInBits();
2641 ValV = DAG.getBitcast(MVT::getIntegerVT(VW), ValV);
2642 VecV = DAG.getBitcast(ScalarTy, VecV);
2643 if (VW != VecWidth)
2644 ValV = DAG.getAnyExtOrTrunc(ValV, dl, ScalarTy);
2645
2646 SDValue WidthV = DAG.getConstant(ValWidth, dl, MVT::i32);
2647 SDValue InsV;
2648
2649 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(IdxV)) {
2650 unsigned W = C->getZExtValue() * ValWidth;
2651 SDValue OffV = DAG.getConstant(W, dl, MVT::i32);
2652 InsV = DAG.getNode(HexagonISD::INSERT, dl, ScalarTy,
2653 {VecV, ValV, WidthV, OffV});
2654 } else {
2655 if (ty(IdxV) != MVT::i32)
2656 IdxV = DAG.getZExtOrTrunc(IdxV, dl, MVT::i32);
2657 SDValue OffV = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV, WidthV);
2658 // INSERTRP takes width/offset in a 64-bit pair.
2659 SDValue CombV = DAG.getNode(HexagonISD::COMBINE, dl, MVT::i64,
2660 {WidthV, OffV});
2661 InsV = DAG.getNode(HexagonISD::INSERTRP, dl, ScalarTy,
2662 {VecV, ValV, CombV});
2663 }
2664
2665 return DAG.getNode(ISD::BITCAST, dl, VecTy, InsV);
2666}
2667
2668SDValue
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002669HexagonTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002670 MVT VecTy = ty(Op);
2671 unsigned BW = VecTy.getSizeInBits();
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002672 if (BW == 32 || BW == 64) {
2673 SmallVector<SDValue,8> Ops;
2674 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i)
2675 Ops.push_back(Op.getOperand(i));
2676 if (BW == 32)
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002677 return buildVector32(Ops, SDLoc(Op), VecTy, DAG);
2678 return buildVector64(Ops, SDLoc(Op), VecTy, DAG);
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002679 }
2680
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002681 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(VecTy))
2682 return LowerHvxBuildVector(Op, DAG);
2683
Krzysztof Parzyszek942fa162017-11-22 20:56:23 +00002684 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002685}
2686
2687SDValue
2688HexagonTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
2689 SelectionDAG &DAG) const {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002690 MVT VecTy = ty(Op);
2691 assert(!Subtarget.useHVXOps() || !Subtarget.isHVXVectorType(VecTy));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002692
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002693 if (VecTy.getSizeInBits() == 64) {
2694 assert(Op.getNumOperands() == 2);
2695 return DAG.getNode(HexagonISD::COMBINE, SDLoc(Op), VecTy, Op.getOperand(1),
2696 Op.getOperand(0));
Krzysztof Parzyszek0bd55a72016-07-29 16:44:27 +00002697 }
2698
2699 return SDValue();
2700}
2701
2702SDValue
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002703HexagonTargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
2704 SelectionDAG &DAG) const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002705 SDValue Vec = Op.getOperand(0);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002706 MVT VecTy = ty(Vec);
2707 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(VecTy))
2708 return LowerHvxExtractElement(Op, DAG);
2709
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002710 MVT ElemTy = ty(Vec).getVectorElementType();
2711 return extractVector(Vec, Op.getOperand(1), SDLoc(Op), ElemTy, ty(Op), DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002712}
2713
2714SDValue
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002715HexagonTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
2716 SelectionDAG &DAG) const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002717 SDValue Vec = Op.getOperand(0);
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002718 MVT VecTy = ty(Vec);
2719 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(VecTy))
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002720 return LowerHvxExtractSubvector(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002721
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002722 return extractVector(Vec, Op.getOperand(1), SDLoc(Op), ty(Op), ty(Op), DAG);
2723}
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002724
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002725SDValue
2726HexagonTargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op,
2727 SelectionDAG &DAG) const {
2728 MVT VecTy = ty(Op);
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002729 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(VecTy))
2730 return LowerHvxInsertElement(Op, DAG);
2731
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002732 return insertVector(Op.getOperand(0), Op.getOperand(1), Op.getOperand(2),
2733 SDLoc(Op), VecTy.getVectorElementType(), DAG);
2734}
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002735
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002736SDValue
2737HexagonTargetLowering::LowerINSERT_SUBVECTOR(SDValue Op,
2738 SelectionDAG &DAG) const {
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002739 if (Subtarget.useHVXOps() && Subtarget.isHVXVectorType(ty(Op)))
2740 return LowerHvxInsertSubvector(Op, DAG);
2741
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002742 SDValue ValV = Op.getOperand(1);
2743 return insertVector(Op.getOperand(0), ValV, Op.getOperand(2),
2744 SDLoc(Op), ty(ValV), DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002745}
2746
Tim Northovera4415852013-08-06 09:12:35 +00002747bool
2748HexagonTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
2749 // Assuming the caller does not have either a signext or zeroext modifier, and
2750 // only one value is accepted, any reasonable truncation is allowed.
2751 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
2752 return false;
2753
2754 // FIXME: in principle up to 64-bit could be made safe, but it would be very
2755 // fragile at the moment: any support for multiple value returns would be
2756 // liable to disallow tail calls involving i64 -> iN truncation in many cases.
2757 return Ty1->getPrimitiveSizeInBits() <= 32;
2758}
2759
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002760SDValue
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002761HexagonTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
2762 SDValue Chain = Op.getOperand(0);
2763 SDValue Offset = Op.getOperand(1);
2764 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002765 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00002766 auto PtrVT = getPointerTy(DAG.getDataLayout());
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002767
2768 // Mark function as containing a call to EH_RETURN.
2769 HexagonMachineFunctionInfo *FuncInfo =
2770 DAG.getMachineFunction().getInfo<HexagonMachineFunctionInfo>();
2771 FuncInfo->setHasEHReturn();
2772
2773 unsigned OffsetReg = Hexagon::R28;
2774
Mehdi Amini44ede332015-07-09 02:09:04 +00002775 SDValue StoreAddr =
2776 DAG.getNode(ISD::ADD, dl, PtrVT, DAG.getRegister(Hexagon::R30, PtrVT),
2777 DAG.getIntPtrConstant(4, dl));
Justin Lebar9c375812016-07-15 18:27:10 +00002778 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo());
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002779 Chain = DAG.getCopyToReg(Chain, dl, OffsetReg, Offset);
2780
2781 // Not needed we already use it as explict input to EH_RETURN.
2782 // MF.getRegInfo().addLiveOut(OffsetReg);
2783
2784 return DAG.getNode(HexagonISD::EH_RETURN, dl, MVT::Other, Chain);
2785}
2786
2787SDValue
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002788HexagonTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002789 unsigned Opc = Op.getOpcode();
2790 switch (Opc) {
2791 default:
2792#ifndef NDEBUG
2793 Op.getNode()->dumpr(&DAG);
2794 if (Opc > HexagonISD::OP_BEGIN && Opc < HexagonISD::OP_END)
2795 errs() << "Check for a non-legal type in this operation\n";
2796#endif
2797 llvm_unreachable("Should not custom lower this!");
2798 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Krzysztof Parzyszek6a8e5f42017-11-29 19:58:10 +00002799 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
2800 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
2801 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
2802 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002803 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2804 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002805 case ISD::SRA:
2806 case ISD::SHL:
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002807 case ISD::SRL: return LowerVECTOR_SHIFT(Op, DAG);
2808 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002809 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002810 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
2811 // Frame & Return address. Currently unimplemented.
2812 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
2813 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00002814 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002815 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
2816 case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG);
2817 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002818 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002819 case ISD::VASTART: return LowerVASTART(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002820 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
2821 case ISD::SETCC: return LowerSETCC(Op, DAG);
2822 case ISD::VSELECT: return LowerVSELECT(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002823 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00002824 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002825 case ISD::INLINEASM: return LowerINLINEASM(Op, DAG);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00002826 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG);
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002827 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Krzysztof Parzyszek039d4d92017-12-07 17:37:28 +00002828 case ISD::MUL:
2829 if (Subtarget.useHVXOps())
2830 return LowerHvxMul(Op, DAG);
2831 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002832 }
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002833 return SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002834}
2835
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002836/// Returns relocation base for the given PIC jumptable.
2837SDValue
2838HexagonTargetLowering::getPICJumpTableRelocBase(SDValue Table,
2839 SelectionDAG &DAG) const {
2840 int Idx = cast<JumpTableSDNode>(Table)->getIndex();
2841 EVT VT = Table.getValueType();
2842 SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL);
2843 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Table), VT, T);
2844}
2845
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002846//===----------------------------------------------------------------------===//
2847// Inline Assembly Support
2848//===----------------------------------------------------------------------===//
2849
Krzysztof Parzyszekca3b5322016-05-18 14:34:51 +00002850TargetLowering::ConstraintType
2851HexagonTargetLowering::getConstraintType(StringRef Constraint) const {
2852 if (Constraint.size() == 1) {
2853 switch (Constraint[0]) {
2854 case 'q':
2855 case 'v':
2856 if (Subtarget.useHVXOps())
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00002857 return C_RegisterClass;
2858 break;
2859 case 'a':
2860 return C_RegisterClass;
2861 default:
Krzysztof Parzyszekca3b5322016-05-18 14:34:51 +00002862 break;
2863 }
2864 }
2865 return TargetLowering::getConstraintType(Constraint);
2866}
2867
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002868std::pair<unsigned, const TargetRegisterClass*>
Eric Christopher11e4df72015-02-26 22:38:43 +00002869HexagonTargetLowering::getRegForInlineAsmConstraint(
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002870 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002871
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002872 if (Constraint.size() == 1) {
2873 switch (Constraint[0]) {
2874 case 'r': // R0-R31
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002875 switch (VT.SimpleTy) {
2876 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002877 return {0u, nullptr};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002878 case MVT::i1:
2879 case MVT::i8:
2880 case MVT::i16:
2881 case MVT::i32:
2882 case MVT::f32:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002883 return {0u, &Hexagon::IntRegsRegClass};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002884 case MVT::i64:
2885 case MVT::f64:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002886 return {0u, &Hexagon::DoubleRegsRegClass};
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002887 }
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00002888 break;
2889 case 'a': // M0-M1
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002890 if (VT != MVT::i32)
2891 return {0u, nullptr};
2892 return {0u, &Hexagon::ModRegsRegClass};
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002893 case 'q': // q0-q3
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002894 switch (VT.getSizeInBits()) {
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002895 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002896 return {0u, nullptr};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002897 case 512:
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002898 case 1024:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002899 return {0u, &Hexagon::HvxQRRegClass};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002900 }
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00002901 break;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002902 case 'v': // V0-V31
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002903 switch (VT.getSizeInBits()) {
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002904 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002905 return {0u, nullptr};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002906 case 512:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002907 return {0u, &Hexagon::HvxVRRegClass};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002908 case 1024:
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00002909 if (Subtarget.hasV60TOps() && Subtarget.useHVX128BOps())
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002910 return {0u, &Hexagon::HvxVRRegClass};
2911 return {0u, &Hexagon::HvxWRRegClass};
Krzysztof Parzyszekfcbb7d12017-03-02 17:50:24 +00002912 case 2048:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002913 return {0u, &Hexagon::HvxWRRegClass};
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00002914 }
Krzysztof Parzyszek3ad0d012017-07-21 17:51:27 +00002915 break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002916 default:
Krzysztof Parzyszek022922b2017-10-20 20:24:44 +00002917 return {0u, nullptr};
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002918 }
2919 }
2920
Eric Christopher11e4df72015-02-26 22:38:43 +00002921 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002922}
2923
Sirish Pande69295b82012-05-10 20:20:25 +00002924/// isFPImmLegal - Returns true if the target can instruction select the
2925/// specified FP immediate natively. If false, the legalizer will
2926/// materialize the FP immediate as a load from a constant pool.
2927bool HexagonTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002928 return Subtarget.hasV5TOps();
Sirish Pande69295b82012-05-10 20:20:25 +00002929}
2930
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002931/// isLegalAddressingMode - Return true if the addressing mode represented by
2932/// AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00002933bool HexagonTargetLowering::isLegalAddressingMode(const DataLayout &DL,
2934 const AddrMode &AM, Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +00002935 unsigned AS, Instruction *I) const {
Krzysztof Parzyszeked4e7822016-08-03 15:06:18 +00002936 if (Ty->isSized()) {
2937 // When LSR detects uses of the same base address to access different
2938 // types (e.g. unions), it will assume a conservative type for these
2939 // uses:
2940 // LSR Use: Kind=Address of void in addrspace(4294967295), ...
2941 // The type Ty passed here would then be "void". Skip the alignment
2942 // checks, but do not return false right away, since that confuses
2943 // LSR into crashing.
2944 unsigned A = DL.getABITypeAlignment(Ty);
2945 // The base offset must be a multiple of the alignment.
2946 if ((AM.BaseOffs % A) != 0)
2947 return false;
2948 // The shifted offset must fit in 11 bits.
2949 if (!isInt<11>(AM.BaseOffs >> Log2_32(A)))
2950 return false;
2951 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002952
2953 // No global is ever allowed as a base.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002954 if (AM.BaseGV)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002955 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002956
2957 int Scale = AM.Scale;
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +00002958 if (Scale < 0)
2959 Scale = -Scale;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002960 switch (Scale) {
2961 case 0: // No scale reg, "r+i", "r", or just "i".
2962 break;
2963 default: // No scaled addressing mode.
2964 return false;
2965 }
2966 return true;
2967}
2968
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002969/// Return true if folding a constant offset with the given GlobalAddress is
2970/// legal. It is frequently not legal in PIC relocation models.
2971bool HexagonTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA)
2972 const {
2973 return HTM.getRelocationModel() == Reloc::Static;
2974}
2975
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002976/// isLegalICmpImmediate - Return true if the specified immediate is legal
2977/// icmp immediate, that is the target has icmp instructions which can compare
2978/// a register against the immediate without having to materialize the
2979/// immediate into a register.
2980bool HexagonTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
2981 return Imm >= -512 && Imm <= 511;
2982}
2983
2984/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2985/// for tail call optimization. Targets which want to do tail call
2986/// optimization should implement this function.
2987bool HexagonTargetLowering::IsEligibleForTailCallOptimization(
2988 SDValue Callee,
2989 CallingConv::ID CalleeCC,
2990 bool isVarArg,
2991 bool isCalleeStructRet,
2992 bool isCallerStructRet,
2993 const SmallVectorImpl<ISD::OutputArg> &Outs,
2994 const SmallVectorImpl<SDValue> &OutVals,
2995 const SmallVectorImpl<ISD::InputArg> &Ins,
2996 SelectionDAG& DAG) const {
2997 const Function *CallerF = DAG.getMachineFunction().getFunction();
2998 CallingConv::ID CallerCC = CallerF->getCallingConv();
2999 bool CCMatch = CallerCC == CalleeCC;
3000
3001 // ***************************************************************************
3002 // Look for obvious safe cases to perform tail call optimization that do not
3003 // require ABI changes.
3004 // ***************************************************************************
3005
3006 // If this is a tail call via a function pointer, then don't do it!
Krzysztof Parzyszek317d42c2016-08-01 20:31:50 +00003007 if (!isa<GlobalAddressSDNode>(Callee) &&
3008 !isa<ExternalSymbolSDNode>(Callee)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003009 return false;
3010 }
3011
Krzysztof Parzyszek0ba97542016-08-19 15:02:18 +00003012 // Do not optimize if the calling conventions do not match and the conventions
3013 // used are not C or Fast.
3014 if (!CCMatch) {
3015 bool R = (CallerCC == CallingConv::C || CallerCC == CallingConv::Fast);
3016 bool E = (CalleeCC == CallingConv::C || CalleeCC == CallingConv::Fast);
3017 // If R & E, then ok.
3018 if (!R || !E)
3019 return false;
3020 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00003021
3022 // Do not tail call optimize vararg calls.
3023 if (isVarArg)
3024 return false;
3025
3026 // Also avoid tail call optimization if either caller or callee uses struct
3027 // return semantics.
3028 if (isCalleeStructRet || isCallerStructRet)
3029 return false;
3030
3031 // In addition to the cases above, we also disable Tail Call Optimization if
3032 // the calling convention code that at least one outgoing argument needs to
3033 // go on the stack. We cannot check that here because at this point that
3034 // information is not available.
3035 return true;
3036}
Colin LeMahieu025f8602014-12-08 21:19:18 +00003037
Krzysztof Parzyszek3e409e12016-08-02 18:34:31 +00003038/// Returns the target specific optimal type for load and store operations as
3039/// a result of memset, memcpy, and memmove lowering.
3040///
3041/// If DstAlign is zero that means it's safe to destination alignment can
3042/// satisfy any constraint. Similarly if SrcAlign is zero it means there isn't
3043/// a need to check it against alignment requirement, probably because the
3044/// source does not need to be loaded. If 'IsMemset' is true, that means it's
3045/// expanding a memset. If 'ZeroMemset' is true, that means it's a memset of
3046/// zero. 'MemcpyStrSrc' indicates whether the memcpy source is constant so it
3047/// does not need to be loaded. It returns EVT::Other if the type should be
3048/// determined using generic target-independent logic.
3049EVT HexagonTargetLowering::getOptimalMemOpType(uint64_t Size,
3050 unsigned DstAlign, unsigned SrcAlign, bool IsMemset, bool ZeroMemset,
3051 bool MemcpyStrSrc, MachineFunction &MF) const {
3052
3053 auto Aligned = [](unsigned GivenA, unsigned MinA) -> bool {
3054 return (GivenA % MinA) == 0;
3055 };
3056
3057 if (Size >= 8 && Aligned(DstAlign, 8) && (IsMemset || Aligned(SrcAlign, 8)))
3058 return MVT::i64;
3059 if (Size >= 4 && Aligned(DstAlign, 4) && (IsMemset || Aligned(SrcAlign, 4)))
3060 return MVT::i32;
3061 if (Size >= 2 && Aligned(DstAlign, 2) && (IsMemset || Aligned(SrcAlign, 2)))
3062 return MVT::i16;
3063
3064 return MVT::Other;
3065}
3066
Krzysztof Parzyszek2d65ea72016-03-28 15:43:03 +00003067bool HexagonTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
3068 unsigned AS, unsigned Align, bool *Fast) const {
3069 if (Fast)
3070 *Fast = false;
3071
3072 switch (VT.getSimpleVT().SimpleTy) {
3073 default:
3074 return false;
3075 case MVT::v64i8:
3076 case MVT::v128i8:
3077 case MVT::v256i8:
3078 case MVT::v32i16:
3079 case MVT::v64i16:
3080 case MVT::v128i16:
3081 case MVT::v16i32:
3082 case MVT::v32i32:
3083 case MVT::v64i32:
Krzysztof Parzyszek2d65ea72016-03-28 15:43:03 +00003084 return true;
3085 }
3086 return false;
3087}
3088
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003089std::pair<const TargetRegisterClass*, uint8_t>
3090HexagonTargetLowering::findRepresentativeClass(const TargetRegisterInfo *TRI,
3091 MVT VT) const {
3092 const TargetRegisterClass *RRC = nullptr;
3093
3094 uint8_t Cost = 1;
3095 switch (VT.SimpleTy) {
3096 default:
3097 return TargetLowering::findRepresentativeClass(TRI, VT);
3098 case MVT::v64i8:
3099 case MVT::v32i16:
3100 case MVT::v16i32:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003101 RRC = &Hexagon::HvxVRRegClass;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003102 break;
3103 case MVT::v128i8:
3104 case MVT::v64i16:
3105 case MVT::v32i32:
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003106 if (Subtarget.hasV60TOps() && Subtarget.useHVXOps() &&
Sumanth Gundapanenie1983bc2017-10-18 18:07:07 +00003107 Subtarget.useHVX128BOps())
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003108 RRC = &Hexagon::HvxVRRegClass;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003109 else
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003110 RRC = &Hexagon::HvxWRRegClass;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003111 break;
3112 case MVT::v256i8:
3113 case MVT::v128i16:
3114 case MVT::v64i32:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003115 RRC = &Hexagon::HvxWRRegClass;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003116 break;
3117 }
3118 return std::make_pair(RRC, Cost);
3119}
3120
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003121Value *HexagonTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
3122 AtomicOrdering Ord) const {
3123 BasicBlock *BB = Builder.GetInsertBlock();
3124 Module *M = BB->getParent()->getParent();
3125 Type *Ty = cast<PointerType>(Addr->getType())->getElementType();
3126 unsigned SZ = Ty->getPrimitiveSizeInBits();
3127 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic loads supported");
3128 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_L2_loadw_locked
3129 : Intrinsic::hexagon_L4_loadd_locked;
3130 Value *Fn = Intrinsic::getDeclaration(M, IntID);
3131 return Builder.CreateCall(Fn, Addr, "larx");
3132}
3133
3134/// Perform a store-conditional operation to Addr. Return the status of the
3135/// store. This should be 0 if the store succeeded, non-zero otherwise.
3136Value *HexagonTargetLowering::emitStoreConditional(IRBuilder<> &Builder,
3137 Value *Val, Value *Addr, AtomicOrdering Ord) const {
3138 BasicBlock *BB = Builder.GetInsertBlock();
3139 Module *M = BB->getParent()->getParent();
3140 Type *Ty = Val->getType();
3141 unsigned SZ = Ty->getPrimitiveSizeInBits();
3142 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic stores supported");
3143 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_S2_storew_locked
3144 : Intrinsic::hexagon_S4_stored_locked;
3145 Value *Fn = Intrinsic::getDeclaration(M, IntID);
3146 Value *Call = Builder.CreateCall(Fn, {Addr, Val}, "stcx");
3147 Value *Cmp = Builder.CreateICmpEQ(Call, Builder.getInt32(0), "");
3148 Value *Ext = Builder.CreateZExt(Cmp, Type::getInt32Ty(M->getContext()));
3149 return Ext;
3150}
3151
Ahmed Bougacha52468672015-09-11 17:08:28 +00003152TargetLowering::AtomicExpansionKind
3153HexagonTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const {
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003154 // Do not expand loads and stores that don't exceed 64 bits.
Ahmed Bougacha52468672015-09-11 17:08:28 +00003155 return LI->getType()->getPrimitiveSizeInBits() > 64
Tim Northoverf520eff2015-12-02 18:12:57 +00003156 ? AtomicExpansionKind::LLOnly
Ahmed Bougacha52468672015-09-11 17:08:28 +00003157 : AtomicExpansionKind::None;
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003158}
3159
3160bool HexagonTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const {
3161 // Do not expand loads and stores that don't exceed 64 bits.
3162 return SI->getValueOperand()->getType()->getPrimitiveSizeInBits() > 64;
3163}
Krzysztof Parzyszekf228c952016-06-22 16:07:10 +00003164
3165bool HexagonTargetLowering::shouldExpandAtomicCmpXchgInIR(
3166 AtomicCmpXchgInst *AI) const {
3167 const DataLayout &DL = AI->getModule()->getDataLayout();
3168 unsigned Size = DL.getTypeStoreSize(AI->getCompareOperand()->getType());
3169 return Size >= 4 && Size <= 8;
3170}