blob: 90022a8d88a66df780a248d389e453644153a534 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Evan Cheng928ce722011-07-06 22:02:34 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file provides ARM specific target descriptions.
10//
11//===----------------------------------------------------------------------===//
12
Chandler Carruth6bda14b2017-06-06 11:49:48 +000013#include "ARMMCTargetDesc.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Richard Trieu5e3ee4b2019-05-11 00:34:07 +000015#include "ARMInstPrinter.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000016#include "ARMMCAsmInfo.h"
Richard Trieuf3011b92019-05-14 22:29:50 +000017#include "TargetInfo/ARMTargetInfo.h"
Daniel Sanders50f17232015-09-15 16:17:27 +000018#include "llvm/ADT/Triple.h"
Lang Hames02d33052017-10-11 01:57:21 +000019#include "llvm/MC/MCAsmBackend.h"
Lang Hames2241ffa2017-10-11 23:34:47 +000020#include "llvm/MC/MCCodeEmitter.h"
Rafael Espindolaac4ad252013-10-05 16:42:21 +000021#include "llvm/MC/MCELFStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000022#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000023#include "llvm/MC/MCInstrInfo.h"
Peter Collingbournef7b81db2018-05-18 18:26:45 +000024#include "llvm/MC/MCObjectWriter.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCRegisterInfo.h"
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +000026#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000027#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000028#include "llvm/Support/ErrorHandling.h"
Bradley Smith323fee12015-11-16 11:10:19 +000029#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000030#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000031
Joey Gouly0e76fa72013-09-12 10:28:05 +000032using namespace llvm;
33
Evan Cheng928ce722011-07-06 22:02:34 +000034#define GET_REGINFO_MC_DESC
35#include "ARMGenRegisterInfo.inc"
36
Duncan P. N. Exon Smithad987452015-07-08 17:30:55 +000037static bool getMCRDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
Joey Gouly0e76fa72013-09-12 10:28:05 +000038 std::string &Info) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000039 if (STI.getFeatureBits()[llvm::ARM::HasV7Ops] &&
Joey Gouly830c27a2013-09-17 09:54:57 +000040 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000041 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000042 // Checks for the deprecated CP15ISB encoding:
43 // mcr p15, #0, rX, c7, c5, #4
44 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
45 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
46 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
47 Info = "deprecated since v7, use 'isb'";
48 return true;
49 }
50
51 // Checks for the deprecated CP15DSB encoding:
52 // mcr p15, #0, rX, c7, c10, #4
53 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
54 Info = "deprecated since v7, use 'dsb'";
55 return true;
56 }
57 }
58 // Checks for the deprecated CP15DMB encoding:
59 // mcr p15, #0, rX, c7, c10, #5
60 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
61 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
62 Info = "deprecated since v7, use 'dmb'";
63 return true;
64 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000065 }
66 return false;
67}
68
Duncan P. N. Exon Smithad987452015-07-08 17:30:55 +000069static bool getITDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
Saleem Abdulrasool08408ea2014-12-16 04:10:10 +000070 std::string &Info) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000071 if (STI.getFeatureBits()[llvm::ARM::HasV8Ops] && MI.getOperand(1).isImm() &&
Saleem Abdulrasool08408ea2014-12-16 04:10:10 +000072 MI.getOperand(1).getImm() != 8) {
73 Info = "applying IT instruction to more than one subsequent instruction is "
74 "deprecated";
Amara Emerson52cfb6a2013-10-03 09:31:51 +000075 return true;
76 }
77
78 return false;
79}
80
Duncan P. N. Exon Smithad987452015-07-08 17:30:55 +000081static bool getARMStoreDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
Saleem Abdulrasool417fc6b2014-12-16 05:53:25 +000082 std::string &Info) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000083 assert(!STI.getFeatureBits()[llvm::ARM::ModeThumb] &&
Saleem Abdulrasool747ec2d2014-12-24 18:40:42 +000084 "cannot predicate thumb instructions");
Saleem Abdulrasool1ce7d312014-12-17 16:17:44 +000085
86 assert(MI.getNumOperands() >= 4 && "expected >= 4 arguments");
Saleem Abdulrasool417fc6b2014-12-16 05:53:25 +000087 for (unsigned OI = 4, OE = MI.getNumOperands(); OI < OE; ++OI) {
88 assert(MI.getOperand(OI).isReg() && "expected register");
89 if (MI.getOperand(OI).getReg() == ARM::SP ||
90 MI.getOperand(OI).getReg() == ARM::PC) {
91 Info = "use of SP or PC in the list is deprecated";
92 return true;
93 }
94 }
95 return false;
96}
97
Duncan P. N. Exon Smithad987452015-07-08 17:30:55 +000098static bool getARMLoadDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
Saleem Abdulrasool0fa83202014-12-20 20:25:36 +000099 std::string &Info) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000100 assert(!STI.getFeatureBits()[llvm::ARM::ModeThumb] &&
Saleem Abdulrasool747ec2d2014-12-24 18:40:42 +0000101 "cannot predicate thumb instructions");
Saleem Abdulrasool0fa83202014-12-20 20:25:36 +0000102
103 assert(MI.getNumOperands() >= 4 && "expected >= 4 arguments");
104 bool ListContainsPC = false, ListContainsLR = false;
105 for (unsigned OI = 4, OE = MI.getNumOperands(); OI < OE; ++OI) {
106 assert(MI.getOperand(OI).isReg() && "expected register");
107 switch (MI.getOperand(OI).getReg()) {
108 default:
109 break;
110 case ARM::LR:
111 ListContainsLR = true;
112 break;
113 case ARM::PC:
114 ListContainsPC = true;
115 break;
116 case ARM::SP:
117 Info = "use of SP in the list is deprecated";
118 return true;
119 }
120 }
121
122 if (ListContainsPC && ListContainsLR) {
123 Info = "use of LR and PC simultaneously in the list is deprecated";
124 return true;
125 }
126
127 return false;
128}
129
Evan Cheng928ce722011-07-06 22:02:34 +0000130#define GET_INSTRINFO_MC_DESC
131#include "ARMGenInstrInfo.inc"
132
133#define GET_SUBTARGETINFO_MC_DESC
134#include "ARMGenSubtargetInfo.inc"
135
Daniel Sanders50f17232015-09-15 16:17:27 +0000136std::string ARM_MC::ParseARMTriple(const Triple &TT, StringRef CPU) {
Evan Cheng2bd65362011-07-07 00:08:19 +0000137 std::string ARMArchFeature;
Bradley Smith323fee12015-11-16 11:10:19 +0000138
Florian Hahn67ddd1d2017-07-27 16:27:56 +0000139 ARM::ArchKind ArchID = ARM::parseArch(TT.getArchName());
140 if (ArchID != ARM::ArchKind::INVALID && (CPU.empty() || CPU == "generic"))
Bradley Smith323fee12015-11-16 11:10:19 +0000141 ARMArchFeature = (ARMArchFeature + "+" + ARM::getArchName(ArchID)).str();
Evan Cheng2bd65362011-07-07 00:08:19 +0000142
Florian Hahna5ba4ee2017-08-12 17:40:18 +0000143 if (TT.isThumb()) {
Martin Storsjo43982462018-03-26 08:41:10 +0000144 if (!ARMArchFeature.empty())
145 ARMArchFeature += ",";
146 ARMArchFeature += "+thumb-mode,+v4t";
Evan Chengf2c26162011-07-07 08:26:46 +0000147 }
148
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000149 if (TT.isOSNaCl()) {
Martin Storsjo43982462018-03-26 08:41:10 +0000150 if (!ARMArchFeature.empty())
151 ARMArchFeature += ",";
152 ARMArchFeature += "+nacl-trap";
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000153 }
154
Martin Storsjoe1a64fe2018-03-23 09:10:03 +0000155 if (TT.isOSWindows()) {
Martin Storsjo43982462018-03-26 08:41:10 +0000156 if (!ARMArchFeature.empty())
157 ARMArchFeature += ",";
158 ARMArchFeature += "+noarm";
Martin Storsjoe1a64fe2018-03-23 09:10:03 +0000159 }
160
Evan Cheng2bd65362011-07-07 00:08:19 +0000161 return ARMArchFeature;
162}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000163
Daniel Sanders50f17232015-09-15 16:17:27 +0000164MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000165 StringRef CPU, StringRef FS) {
Daniel Sanders50f17232015-09-15 16:17:27 +0000166 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000167 if (!FS.empty()) {
168 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000169 ArchFS = (Twine(ArchFS) + "," + FS).str();
Evan Cheng4d1ca962011-07-08 01:53:10 +0000170 else
171 ArchFS = FS;
172 }
173
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +0000174 return createARMMCSubtargetInfoImpl(TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000175}
176
Evan Cheng1705ab02011-07-14 23:50:31 +0000177static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000178 MCInstrInfo *X = new MCInstrInfo();
179 InitARMMCInstrInfo(X);
180 return X;
181}
182
Daniel Sanders50f17232015-09-15 16:17:27 +0000183static MCRegisterInfo *createARMMCRegisterInfo(const Triple &Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000184 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000185 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000186 return X;
187}
188
Daniel Sanders7813ae82015-06-04 13:12:25 +0000189static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI,
Daniel Sanders50f17232015-09-15 16:17:27 +0000190 const Triple &TheTriple) {
Mark Seabornba86cf52014-01-27 22:38:14 +0000191 MCAsmInfo *MAI;
Daniel Sanders50f17232015-09-15 16:17:27 +0000192 if (TheTriple.isOSDarwin() || TheTriple.isOSBinFormatMachO())
193 MAI = new ARMMCAsmInfoDarwin(TheTriple);
194 else if (TheTriple.isWindowsMSVCEnvironment())
Bob Wilson1e1f1382014-10-19 00:39:30 +0000195 MAI = new ARMCOFFMCAsmInfoMicrosoft();
Daniel Sanders50f17232015-09-15 16:17:27 +0000196 else if (TheTriple.isOSWindows())
Yaron Kerend1ba2d92015-07-14 05:51:05 +0000197 MAI = new ARMCOFFMCAsmInfoGNU();
Bob Wilson1e1f1382014-10-19 00:39:30 +0000198 else
Daniel Sanders50f17232015-09-15 16:17:27 +0000199 MAI = new ARMELFMCAsmInfo(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000200
Mark Seabornba86cf52014-01-27 22:38:14 +0000201 unsigned Reg = MRI.getDwarfRegNum(ARM::SP, true);
Craig Topper062a2ba2014-04-25 05:30:21 +0000202 MAI->addInitialFrameState(MCCFIInstruction::createDefCfa(nullptr, Reg, 0));
Mark Seabornba86cf52014-01-27 22:38:14 +0000203
204 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000205}
206
Daniel Sanders50f17232015-09-15 16:17:27 +0000207static MCStreamer *createELFStreamer(const Triple &T, MCContext &Ctx,
Lang Hames02d33052017-10-11 01:57:21 +0000208 std::unique_ptr<MCAsmBackend> &&MAB,
Peter Collingbournef7b81db2018-05-18 18:26:45 +0000209 std::unique_ptr<MCObjectWriter> &&OW,
Lang Hames2241ffa2017-10-11 23:34:47 +0000210 std::unique_ptr<MCCodeEmitter> &&Emitter,
211 bool RelaxAll) {
Lang Hames02d33052017-10-11 01:57:21 +0000212 return createARMELFStreamer(
Peter Collingbournef7b81db2018-05-18 18:26:45 +0000213 Ctx, std::move(MAB), std::move(OW), std::move(Emitter), false,
Lang Hames02d33052017-10-11 01:57:21 +0000214 (T.getArch() == Triple::thumb || T.getArch() == Triple::thumbeb));
Rafael Espindolacd584a82015-03-19 01:50:16 +0000215}
216
Lang Hames2241ffa2017-10-11 23:34:47 +0000217static MCStreamer *
218createARMMachOStreamer(MCContext &Ctx, std::unique_ptr<MCAsmBackend> &&MAB,
Peter Collingbournef7b81db2018-05-18 18:26:45 +0000219 std::unique_ptr<MCObjectWriter> &&OW,
Lang Hames2241ffa2017-10-11 23:34:47 +0000220 std::unique_ptr<MCCodeEmitter> &&Emitter, bool RelaxAll,
221 bool DWARFMustBeAtTheEnd) {
Peter Collingbournef7b81db2018-05-18 18:26:45 +0000222 return createMachOStreamer(Ctx, std::move(MAB), std::move(OW),
223 std::move(Emitter), false, DWARFMustBeAtTheEnd);
Evan Chengad5f4852011-07-23 00:00:19 +0000224}
225
Daniel Sanders50f17232015-09-15 16:17:27 +0000226static MCInstPrinter *createARMMCInstPrinter(const Triple &T,
Eric Christopherf8019402015-03-31 00:10:04 +0000227 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000228 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000229 const MCInstrInfo &MII,
Eric Christopherf8019402015-03-31 00:10:04 +0000230 const MCRegisterInfo &MRI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000231 if (SyntaxVariant == 0)
Eric Christopher7099d512015-03-30 21:52:28 +0000232 return new ARMInstPrinter(MAI, MII, MRI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000233 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000234}
235
Daniel Sanders50f17232015-09-15 16:17:27 +0000236static MCRelocationInfo *createARMMCRelocationInfo(const Triple &TT,
Quentin Colombetf4828052013-05-24 22:51:52 +0000237 MCContext &Ctx) {
Daniel Sanders9aa7e382015-06-10 10:54:40 +0000238 if (TT.isOSBinFormatMachO())
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000239 return createARMMachORelocationInfo(Ctx);
240 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000241 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000242}
243
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000244namespace {
245
246class ARMMCInstrAnalysis : public MCInstrAnalysis {
247public:
248 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000249
Craig Topperca7e3e52014-03-10 03:19:03 +0000250 bool isUnconditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000251 // BCCs with the "always" predicate are unconditional branches.
252 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
253 return true;
254 return MCInstrAnalysis::isUnconditionalBranch(Inst);
255 }
256
Craig Topperca7e3e52014-03-10 03:19:03 +0000257 bool isConditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000258 // BCCs with the "always" predicate are unconditional branches.
259 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
260 return false;
261 return MCInstrAnalysis::isConditionalBranch(Inst);
262 }
263
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000264 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
Craig Topperca7e3e52014-03-10 03:19:03 +0000265 uint64_t Size, uint64_t &Target) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000266 // We only handle PCRel branches for now.
267 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Sam Parkerdb20d482017-03-15 14:06:42 +0000268 return false;
269
270 int64_t Imm = Inst.getOperand(0).getImm();
Sam Parkerdb20d482017-03-15 14:06:42 +0000271 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
272 return true;
273 }
274};
275
Andre Vieira913ffeb2017-03-17 09:37:10 +0000276class ThumbMCInstrAnalysis : public ARMMCInstrAnalysis {
277public:
278 ThumbMCInstrAnalysis(const MCInstrInfo *Info) : ARMMCInstrAnalysis(Info) {}
279
Simon Tatham8c865ca2019-06-11 09:29:18 +0000280 bool evaluateBranch(const MCInst &Inst, uint64_t Addr, uint64_t Size,
281 uint64_t &Target) const override {
282 unsigned OpId;
283 switch (Inst.getOpcode()) {
284 default:
285 OpId = 0;
286 break;
287 case ARM::t2WLS:
288 case ARM::t2LEUpdate:
289 OpId = 2;
290 break;
291 case ARM::t2LE:
292 OpId = 1;
293 break;
294 }
295
Andre Vieira913ffeb2017-03-17 09:37:10 +0000296 // We only handle PCRel branches for now.
Simon Tatham8c865ca2019-06-11 09:29:18 +0000297 if (Info->get(Inst.getOpcode()).OpInfo[OpId].OperandType !=
298 MCOI::OPERAND_PCREL)
Andre Vieira913ffeb2017-03-17 09:37:10 +0000299 return false;
300
Simon Tatham8c865ca2019-06-11 09:29:18 +0000301 // In Thumb mode the PC is always off by 4 bytes.
302 Target = Addr + Inst.getOperand(OpId).getImm() + 4;
Andre Vieira913ffeb2017-03-17 09:37:10 +0000303 return true;
304 }
305};
306
Sam Parkerdb20d482017-03-15 14:06:42 +0000307}
308
309static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
310 return new ARMMCInstrAnalysis(Info);
311}
312
Andre Vieira913ffeb2017-03-17 09:37:10 +0000313static MCInstrAnalysis *createThumbMCInstrAnalysis(const MCInstrInfo *Info) {
314 return new ThumbMCInstrAnalysis(Info);
315}
316
Sam Parkerdb20d482017-03-15 14:06:42 +0000317// Force static initialization.
Tom Stellard4b0b2612019-06-11 03:21:13 +0000318extern "C" void LLVMInitializeARMTargetMC() {
Sam Parkerdb20d482017-03-15 14:06:42 +0000319 for (Target *T : {&getTheARMLETarget(), &getTheARMBETarget(),
Mehdi Aminif42454b2016-10-09 23:00:34 +0000320 &getTheThumbLETarget(), &getTheThumbBETarget()}) {
Rafael Espindola69244c32015-03-18 23:15:49 +0000321 // Register the MC asm info.
322 RegisterMCAsmInfoFn X(*T, createARMMCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000323
Rafael Espindola69244c32015-03-18 23:15:49 +0000324 // Register the MC instruction info.
325 TargetRegistry::RegisterMCInstrInfo(*T, createARMMCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000326
Rafael Espindola69244c32015-03-18 23:15:49 +0000327 // Register the MC register info.
328 TargetRegistry::RegisterMCRegInfo(*T, createARMMCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000329
Rafael Espindola69244c32015-03-18 23:15:49 +0000330 // Register the MC subtarget info.
Sam Parkerdb20d482017-03-15 14:06:42 +0000331 TargetRegistry::RegisterMCSubtargetInfo(*T,
332 ARM_MC::createARMMCSubtargetInfo);
333
Sam Parkerdb20d482017-03-15 14:06:42 +0000334 TargetRegistry::RegisterELFStreamer(*T, createELFStreamer);
335 TargetRegistry::RegisterCOFFStreamer(*T, createARMWinCOFFStreamer);
336 TargetRegistry::RegisterMachOStreamer(*T, createARMMachOStreamer);
Rafael Espindolacd584a82015-03-19 01:50:16 +0000337
338 // Register the obj target streamer.
339 TargetRegistry::RegisterObjectTargetStreamer(*T,
340 createARMObjectTargetStreamer);
Rafael Espindola69244c32015-03-18 23:15:49 +0000341
342 // Register the asm streamer.
343 TargetRegistry::RegisterAsmTargetStreamer(*T, createARMTargetAsmStreamer);
344
345 // Register the null TargetStreamer.
346 TargetRegistry::RegisterNullTargetStreamer(*T, createARMNullTargetStreamer);
347
348 // Register the MCInstPrinter.
349 TargetRegistry::RegisterMCInstPrinter(*T, createARMMCInstPrinter);
350
351 // Register the MC relocation info.
Sam Parkerdb20d482017-03-15 14:06:42 +0000352 TargetRegistry::RegisterMCRelocationInfo(*T, createARMMCRelocationInfo);
353 }
354
Andre Vieira913ffeb2017-03-17 09:37:10 +0000355 // Register the MC instruction analyzer.
356 for (Target *T : {&getTheARMLETarget(), &getTheARMBETarget()})
357 TargetRegistry::RegisterMCInstrAnalysis(*T, createARMMCInstrAnalysis);
358 for (Target *T : {&getTheThumbLETarget(), &getTheThumbBETarget()})
359 TargetRegistry::RegisterMCInstrAnalysis(*T, createThumbMCInstrAnalysis);
360
Peter Collingbourne76d463a2018-05-16 00:21:31 +0000361 for (Target *T : {&getTheARMLETarget(), &getTheThumbLETarget()}) {
Sam Parkerdb20d482017-03-15 14:06:42 +0000362 TargetRegistry::RegisterMCCodeEmitter(*T, createARMLEMCCodeEmitter);
Peter Collingbourne76d463a2018-05-16 00:21:31 +0000363 TargetRegistry::RegisterMCAsmBackend(*T, createARMLEAsmBackend);
364 }
365 for (Target *T : {&getTheARMBETarget(), &getTheThumbBETarget()}) {
Rafael Espindola69244c32015-03-18 23:15:49 +0000366 TargetRegistry::RegisterMCCodeEmitter(*T, createARMBEMCCodeEmitter);
Peter Collingbourne76d463a2018-05-16 00:21:31 +0000367 TargetRegistry::RegisterMCAsmBackend(*T, createARMBEAsmBackend);
368 }
Evan Cheng2129f592011-07-19 06:37:02 +0000369}