blob: 49f5cde9bcc1a5468484e2fc293ab66d176a8ac9 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner76ac0682005-11-15 00:40:23 +0000426//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000427// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000428//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000429// StdCall calling convention seems to be standard for many Windows' API
430// routines and around. It differs from C calling convention just a little:
431// callee should clean up the stack, not caller. Symbols should be also
432// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000433
Evan Cheng24eb3f42006-04-27 05:35:28 +0000434/// AddLiveIn - This helper function adds the specified physical register to the
435/// MachineFunction as a live in value. It also creates a corresponding virtual
436/// register for it.
437static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000438 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000439 assert(RC->contains(PReg) && "Not the correct regclass!");
440 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
441 MF.addLiveIn(PReg, VReg);
442 return VReg;
443}
444
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000445/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000446/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000447/// slot; if it is through integer or XMM register, returns the number of
448/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000449static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000450HowToPassCallArgument(MVT::ValueType ObjectVT,
451 bool ArgInReg,
452 unsigned NumIntRegs, unsigned NumXMMRegs,
453 unsigned MaxNumIntRegs,
454 unsigned &ObjSize, unsigned &ObjIntRegs,
455 unsigned &ObjXMMRegs,
456 bool AllowVectors = true) {
457 ObjSize = 0;
458 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000459 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000460
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000461 if (MaxNumIntRegs>3) {
462 // We don't have too much registers on ia32! :)
463 MaxNumIntRegs = 3;
464 }
465
Evan Cheng48940d12006-04-27 01:32:22 +0000466 switch (ObjectVT) {
467 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000468 case MVT::i8:
469 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
470 ObjIntRegs = 1;
471 else
472 ObjSize = 1;
473 break;
474 case MVT::i16:
475 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
476 ObjIntRegs = 1;
477 else
478 ObjSize = 2;
479 break;
480 case MVT::i32:
481 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
482 ObjIntRegs = 1;
483 else
484 ObjSize = 4;
485 break;
486 case MVT::i64:
487 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
488 ObjIntRegs = 2;
489 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
490 ObjIntRegs = 1;
491 ObjSize = 4;
492 } else
493 ObjSize = 8;
494 case MVT::f32:
495 ObjSize = 4;
496 break;
497 case MVT::f64:
498 ObjSize = 8;
499 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000500 case MVT::v16i8:
501 case MVT::v8i16:
502 case MVT::v4i32:
503 case MVT::v2i64:
504 case MVT::v4f32:
505 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000506 if (AllowVectors) {
507 if (NumXMMRegs < 4)
508 ObjXMMRegs = 1;
509 else
510 ObjSize = 16;
511 break;
512 } else
513 assert(0 && "Unhandled argument type [vector]!");
Evan Cheng48940d12006-04-27 01:32:22 +0000514 }
Evan Cheng48940d12006-04-27 01:32:22 +0000515}
516
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000517SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
518 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000519 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000520 MachineFunction &MF = DAG.getMachineFunction();
521 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000522 SDOperand Root = Op.getOperand(0);
523 std::vector<SDOperand> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000524 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000525
Evan Cheng48940d12006-04-27 01:32:22 +0000526 // Add DAG nodes to load the arguments... On entry to a function on the X86,
527 // the stack frame looks like this:
528 //
529 // [ESP] -- return address
530 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000531 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000532 // ...
533 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000534 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
535 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
536 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
537 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
538
Evan Chengbfb5ea62006-05-26 19:22:06 +0000539 static const unsigned XMMArgRegs[] = {
540 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
541 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000542 static const unsigned GPRArgRegs[][3] = {
543 { X86::AL, X86::DL, X86::CL },
544 { X86::AX, X86::DX, X86::CX },
545 { X86::EAX, X86::EDX, X86::ECX }
546 };
547 static const TargetRegisterClass* GPRClasses[3] = {
548 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
549 };
550
551 // Handle regparm attribute
552 std::vector<bool> ArgInRegs(NumArgs, false);
553 std::vector<bool> SRetArgs(NumArgs, false);
554 if (!isVarArg) {
555 for (unsigned i = 0; i<NumArgs; ++i) {
556 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
557 ArgInRegs[i] = (Flags >> 1) & 1;
558 SRetArgs[i] = (Flags >> 2) & 1;
559 }
560 }
561
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000562 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000563 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
564 unsigned ArgIncrement = 4;
565 unsigned ObjSize = 0;
566 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000567 unsigned ObjIntRegs = 0;
568 unsigned Reg = 0;
569 SDOperand ArgValue;
570
571 HowToPassCallArgument(ObjectVT,
572 ArgInRegs[i],
573 NumIntRegs, NumXMMRegs, 3,
574 ObjSize, ObjIntRegs, ObjXMMRegs,
575 !isStdCall);
576
Evan Chenga01e7992006-05-26 18:39:59 +0000577 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000578 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000579
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000580 if (ObjIntRegs || ObjXMMRegs) {
581 switch (ObjectVT) {
582 default: assert(0 && "Unhandled argument type!");
583 case MVT::i8:
584 case MVT::i16:
585 case MVT::i32: {
586 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
587 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
588 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
589 break;
590 }
591 case MVT::v16i8:
592 case MVT::v8i16:
593 case MVT::v4i32:
594 case MVT::v2i64:
595 case MVT::v4f32:
596 case MVT::v2f64:
597 assert(!isStdCall && "Unhandled argument type!");
598 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
599 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
600 break;
601 }
602 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000603 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000604 }
605 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000606 // XMM arguments have to be aligned on 16-byte boundary.
607 if (ObjSize == 16)
608 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000609 // Create the SelectionDAG nodes corresponding to a load from this
610 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000611 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
612 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000613 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000614
615 ArgOffset += ArgIncrement; // Move on to the next argument.
616 if (SRetArgs[i])
617 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000618 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000619
620 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000621 }
622
Evan Cheng17e734f2006-05-23 21:06:34 +0000623 ArgValues.push_back(Root);
624
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000625 // If the function takes variable number of arguments, make a frame index for
626 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000627 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000628 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000629
630 if (isStdCall && !isVarArg) {
631 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
632 BytesCallerReserves = 0;
633 } else {
634 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
635 BytesCallerReserves = ArgOffset;
636 }
637
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000638 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
639 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000640
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000641
642 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000643
Evan Cheng17e734f2006-05-23 21:06:34 +0000644 // Return the new list of results.
645 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
646 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000647 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000648}
649
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000650SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
651 bool isStdCall) {
Evan Cheng2a330942006-05-25 00:59:30 +0000652 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000653 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000654 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
655 SDOperand Callee = Op.getOperand(4);
656 MVT::ValueType RetVT= Op.Val->getValueType(0);
657 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000658
Evan Cheng2a330942006-05-25 00:59:30 +0000659 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000660 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000661 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000662 static const unsigned GPR32ArgRegs[] = {
663 X86::EAX, X86::EDX, X86::ECX
664 };
Evan Cheng88decde2006-04-28 21:29:37 +0000665
Evan Cheng2a330942006-05-25 00:59:30 +0000666 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000667 unsigned NumBytes = 0;
668 // Keep track of the number of integer regs passed so far.
669 unsigned NumIntRegs = 0;
670 // Keep track of the number of XMM regs passed so far.
671 unsigned NumXMMRegs = 0;
672 // How much bytes on stack used for struct return
673 unsigned NumSRetBytes= 0;
674
675 // Handle regparm attribute
676 std::vector<bool> ArgInRegs(NumOps, false);
677 std::vector<bool> SRetArgs(NumOps, false);
678 for (unsigned i = 0; i<NumOps; ++i) {
679 unsigned Flags =
680 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
681 ArgInRegs[i] = (Flags >> 1) & 1;
682 SRetArgs[i] = (Flags >> 2) & 1;
683 }
684
685 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000686 for (unsigned i = 0; i != NumOps; ++i) {
687 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000688 unsigned ArgIncrement = 4;
689 unsigned ObjSize = 0;
690 unsigned ObjIntRegs = 0;
691 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000692
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000693 HowToPassCallArgument(Arg.getValueType(),
694 ArgInRegs[i],
695 NumIntRegs, NumXMMRegs, 3,
696 ObjSize, ObjIntRegs, ObjXMMRegs,
697 !isStdCall);
698 if (ObjSize > 4)
699 ArgIncrement = ObjSize;
700
701 NumIntRegs += ObjIntRegs;
702 NumXMMRegs += ObjXMMRegs;
703 if (ObjSize) {
704 // XMM arguments have to be aligned on 16-byte boundary.
705 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000706 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000707 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000708 }
Evan Cheng2a330942006-05-25 00:59:30 +0000709 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000710
Evan Cheng2a330942006-05-25 00:59:30 +0000711 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000712
Evan Cheng2a330942006-05-25 00:59:30 +0000713 // Arguments go on the stack in reverse order, as specified by the ABI.
714 unsigned ArgOffset = 0;
715 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000716 NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000717 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
718 std::vector<SDOperand> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000719 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000720 for (unsigned i = 0; i != NumOps; ++i) {
721 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000722 unsigned ArgIncrement = 4;
723 unsigned ObjSize = 0;
724 unsigned ObjIntRegs = 0;
725 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000726
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000727 HowToPassCallArgument(Arg.getValueType(),
728 ArgInRegs[i],
729 NumIntRegs, NumXMMRegs, 3,
730 ObjSize, ObjIntRegs, ObjXMMRegs,
731 !isStdCall);
732
733 if (ObjSize > 4)
734 ArgIncrement = ObjSize;
735
736 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000737 // Promote the integer to 32 bits. If the input type is signed use a
738 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000739 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
740
741 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000742 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000743 }
Evan Cheng2a330942006-05-25 00:59:30 +0000744
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000745 if (ObjIntRegs || ObjXMMRegs) {
746 switch (Arg.getValueType()) {
747 default: assert(0 && "Unhandled argument type!");
748 case MVT::i32:
749 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
750 break;
751 case MVT::v16i8:
752 case MVT::v8i16:
753 case MVT::v4i32:
754 case MVT::v2i64:
755 case MVT::v4f32:
756 case MVT::v2f64:
757 assert(!isStdCall && "Unhandled argument type!");
758 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
759 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000760 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000761
762 NumIntRegs += ObjIntRegs;
763 NumXMMRegs += ObjXMMRegs;
764 }
765 if (ObjSize) {
766 // XMM arguments have to be aligned on 16-byte boundary.
767 if (ObjSize == 16)
768 ArgOffset = ((ArgOffset + 15) / 16) * 16;
769
770 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
771 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
772 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
773
774 ArgOffset += ArgIncrement; // Move on to the next argument.
775 if (SRetArgs[i])
776 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000777 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000778 }
779
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000780 // Sanity check: we haven't seen NumSRetBytes > 4
781 assert((NumSRetBytes<=4) &&
782 "Too much space for struct-return pointer requested");
783
Evan Cheng2a330942006-05-25 00:59:30 +0000784 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000785 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
786 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000787
Evan Cheng88decde2006-04-28 21:29:37 +0000788 // Build a sequence of copy-to-reg nodes chained together with token chain
789 // and flag operands which copy the outgoing args into registers.
790 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000791 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
792 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
793 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000794 InFlag = Chain.getValue(1);
795 }
796
Evan Cheng1281dc32007-01-22 21:34:25 +0000797 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
798 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000799 Chain = DAG.getCopyToReg(Chain, X86::EBX,
800 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
801 InFlag);
802 InFlag = Chain.getValue(1);
803 }
804
Evan Cheng2a330942006-05-25 00:59:30 +0000805 // If the callee is a GlobalAddress node (quite common, every direct call is)
806 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000807 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000808 // We should use extra load for direct calls to dllimported functions in
809 // non-JIT mode.
810 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
811 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000812 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
813 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000814 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
815
Nate Begeman7e5496d2006-02-17 00:03:04 +0000816 std::vector<MVT::ValueType> NodeTys;
817 NodeTys.push_back(MVT::Other); // Returns a chain
818 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
819 std::vector<SDOperand> Ops;
820 Ops.push_back(Chain);
821 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000822
823 // Add argument registers to the end of the list so that they are known live
824 // into the call.
825 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000826 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000827 RegsToPass[i].second.getValueType()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000828
Evan Cheng88decde2006-04-28 21:29:37 +0000829 if (InFlag.Val)
830 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000831
Evan Cheng2a330942006-05-25 00:59:30 +0000832 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000833 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000834 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000835
Chris Lattner8be5be82006-05-23 18:50:38 +0000836 // Create the CALLSEQ_END node.
837 unsigned NumBytesForCalleeToPush = 0;
838
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000839 if (isStdCall) {
840 if (isVarArg) {
841 NumBytesForCalleeToPush = NumSRetBytes;
842 } else {
843 NumBytesForCalleeToPush = NumBytes;
844 }
845 } else {
846 // If this is is a call to a struct-return function, the callee
847 // pops the hidden struct pointer, so we have to push it back.
848 // This is common for Darwin/X86, Linux & Mingw32 targets.
849 NumBytesForCalleeToPush = NumSRetBytes;
850 }
851
Nate Begeman7e5496d2006-02-17 00:03:04 +0000852 NodeTys.clear();
853 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +0000854 if (RetVT != MVT::Other)
855 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +0000856 Ops.clear();
857 Ops.push_back(Chain);
858 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000859 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000860 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000861 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000862 if (RetVT != MVT::Other)
863 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000864
Evan Cheng2a330942006-05-25 00:59:30 +0000865 std::vector<SDOperand> ResultVals;
866 NodeTys.clear();
867 switch (RetVT) {
868 default: assert(0 && "Unknown value type to return!");
869 case MVT::Other: break;
870 case MVT::i8:
871 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
872 ResultVals.push_back(Chain.getValue(0));
873 NodeTys.push_back(MVT::i8);
874 break;
875 case MVT::i16:
876 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
877 ResultVals.push_back(Chain.getValue(0));
878 NodeTys.push_back(MVT::i16);
879 break;
880 case MVT::i32:
881 if (Op.Val->getValueType(1) == MVT::i32) {
882 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
883 ResultVals.push_back(Chain.getValue(0));
884 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
885 Chain.getValue(2)).getValue(1);
886 ResultVals.push_back(Chain.getValue(0));
887 NodeTys.push_back(MVT::i32);
888 } else {
889 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
890 ResultVals.push_back(Chain.getValue(0));
Evan Cheng45e190982006-01-05 00:27:02 +0000891 }
Evan Cheng2a330942006-05-25 00:59:30 +0000892 NodeTys.push_back(MVT::i32);
893 break;
894 case MVT::v16i8:
895 case MVT::v8i16:
896 case MVT::v4i32:
897 case MVT::v2i64:
898 case MVT::v4f32:
899 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000900 assert(!isStdCall && "Unknown value type to return!");
Evan Cheng2a330942006-05-25 00:59:30 +0000901 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
902 ResultVals.push_back(Chain.getValue(0));
903 NodeTys.push_back(RetVT);
904 break;
905 case MVT::f32:
906 case MVT::f64: {
907 std::vector<MVT::ValueType> Tys;
908 Tys.push_back(MVT::f64);
909 Tys.push_back(MVT::Other);
910 Tys.push_back(MVT::Flag);
911 std::vector<SDOperand> Ops;
912 Ops.push_back(Chain);
913 Ops.push_back(InFlag);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000914 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000915 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000916 Chain = RetVal.getValue(1);
917 InFlag = RetVal.getValue(2);
918 if (X86ScalarSSE) {
919 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
920 // shouldn't be necessary except that RFP cannot be live across
921 // multiple blocks. When stackifier is fixed, they can be uncoupled.
922 MachineFunction &MF = DAG.getMachineFunction();
923 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
924 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
925 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000926 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000927 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000928 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +0000929 Ops.push_back(RetVal);
930 Ops.push_back(StackSlot);
931 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000932 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000933 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000934 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng88decde2006-04-28 21:29:37 +0000935 Chain = RetVal.getValue(1);
Evan Cheng88decde2006-04-28 21:29:37 +0000936 }
Evan Cheng2a330942006-05-25 00:59:30 +0000937
938 if (RetVT == MVT::f32 && !X86ScalarSSE)
939 // FIXME: we would really like to remember that this FP_ROUND
940 // operation is okay to eliminate if we allow excess FP precision.
941 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
942 ResultVals.push_back(RetVal);
943 NodeTys.push_back(RetVT);
944 break;
945 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000946 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000947
Evan Cheng2a330942006-05-25 00:59:30 +0000948 // If the function returns void, just return the chain.
949 if (ResultVals.empty())
950 return Chain;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000951
Evan Cheng2a330942006-05-25 00:59:30 +0000952 // Otherwise, merge everything together with a MERGE_VALUES node.
953 NodeTys.push_back(MVT::Other);
954 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000955 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
956 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000957 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000958}
959
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000960
961//===----------------------------------------------------------------------===//
962// X86-64 C Calling Convention implementation
963//===----------------------------------------------------------------------===//
964
965/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
966/// type should be passed. If it is through stack, returns the size of the stack
967/// slot; if it is through integer or XMM register, returns the number of
968/// integer or XMM registers are needed.
969static void
970HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
971 unsigned NumIntRegs, unsigned NumXMMRegs,
972 unsigned &ObjSize, unsigned &ObjIntRegs,
973 unsigned &ObjXMMRegs) {
974 ObjSize = 0;
975 ObjIntRegs = 0;
976 ObjXMMRegs = 0;
977
978 switch (ObjectVT) {
979 default: assert(0 && "Unhandled argument type!");
980 case MVT::i8:
981 case MVT::i16:
982 case MVT::i32:
983 case MVT::i64:
984 if (NumIntRegs < 6)
985 ObjIntRegs = 1;
986 else {
987 switch (ObjectVT) {
988 default: break;
989 case MVT::i8: ObjSize = 1; break;
990 case MVT::i16: ObjSize = 2; break;
991 case MVT::i32: ObjSize = 4; break;
992 case MVT::i64: ObjSize = 8; break;
993 }
994 }
995 break;
996 case MVT::f32:
997 case MVT::f64:
998 case MVT::v16i8:
999 case MVT::v8i16:
1000 case MVT::v4i32:
1001 case MVT::v2i64:
1002 case MVT::v4f32:
1003 case MVT::v2f64:
1004 if (NumXMMRegs < 8)
1005 ObjXMMRegs = 1;
1006 else {
1007 switch (ObjectVT) {
1008 default: break;
1009 case MVT::f32: ObjSize = 4; break;
1010 case MVT::f64: ObjSize = 8; break;
1011 case MVT::v16i8:
1012 case MVT::v8i16:
1013 case MVT::v4i32:
1014 case MVT::v2i64:
1015 case MVT::v4f32:
1016 case MVT::v2f64: ObjSize = 16; break;
1017 }
1018 break;
1019 }
1020 }
1021}
1022
1023SDOperand
1024X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1025 unsigned NumArgs = Op.Val->getNumValues() - 1;
1026 MachineFunction &MF = DAG.getMachineFunction();
1027 MachineFrameInfo *MFI = MF.getFrameInfo();
1028 SDOperand Root = Op.getOperand(0);
1029 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1030 std::vector<SDOperand> ArgValues;
1031
1032 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1033 // the stack frame looks like this:
1034 //
1035 // [RSP] -- return address
1036 // [RSP + 8] -- first nonreg argument (leftmost lexically)
1037 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
1038 // ...
1039 //
1040 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1041 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1042 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1043
1044 static const unsigned GPR8ArgRegs[] = {
1045 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1046 };
1047 static const unsigned GPR16ArgRegs[] = {
1048 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1049 };
1050 static const unsigned GPR32ArgRegs[] = {
1051 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1052 };
1053 static const unsigned GPR64ArgRegs[] = {
1054 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1055 };
1056 static const unsigned XMMArgRegs[] = {
1057 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1058 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1059 };
1060
1061 for (unsigned i = 0; i < NumArgs; ++i) {
1062 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1063 unsigned ArgIncrement = 8;
1064 unsigned ObjSize = 0;
1065 unsigned ObjIntRegs = 0;
1066 unsigned ObjXMMRegs = 0;
1067
1068 // FIXME: __int128 and long double support?
1069 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1070 ObjSize, ObjIntRegs, ObjXMMRegs);
1071 if (ObjSize > 8)
1072 ArgIncrement = ObjSize;
1073
1074 unsigned Reg = 0;
1075 SDOperand ArgValue;
1076 if (ObjIntRegs || ObjXMMRegs) {
1077 switch (ObjectVT) {
1078 default: assert(0 && "Unhandled argument type!");
1079 case MVT::i8:
1080 case MVT::i16:
1081 case MVT::i32:
1082 case MVT::i64: {
1083 TargetRegisterClass *RC = NULL;
1084 switch (ObjectVT) {
1085 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001086 case MVT::i8:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001087 RC = X86::GR8RegisterClass;
1088 Reg = GPR8ArgRegs[NumIntRegs];
1089 break;
1090 case MVT::i16:
1091 RC = X86::GR16RegisterClass;
1092 Reg = GPR16ArgRegs[NumIntRegs];
1093 break;
1094 case MVT::i32:
1095 RC = X86::GR32RegisterClass;
1096 Reg = GPR32ArgRegs[NumIntRegs];
1097 break;
1098 case MVT::i64:
1099 RC = X86::GR64RegisterClass;
1100 Reg = GPR64ArgRegs[NumIntRegs];
1101 break;
1102 }
1103 Reg = AddLiveIn(MF, Reg, RC);
1104 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1105 break;
1106 }
1107 case MVT::f32:
1108 case MVT::f64:
1109 case MVT::v16i8:
1110 case MVT::v8i16:
1111 case MVT::v4i32:
1112 case MVT::v2i64:
1113 case MVT::v4f32:
1114 case MVT::v2f64: {
1115 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
1116 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
1117 X86::FR64RegisterClass : X86::VR128RegisterClass);
1118 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
1119 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1120 break;
1121 }
1122 }
1123 NumIntRegs += ObjIntRegs;
1124 NumXMMRegs += ObjXMMRegs;
1125 } else if (ObjSize) {
1126 // XMM arguments have to be aligned on 16-byte boundary.
1127 if (ObjSize == 16)
1128 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1129 // Create the SelectionDAG nodes corresponding to a load from this
1130 // parameter.
1131 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1132 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001133 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001134 ArgOffset += ArgIncrement; // Move on to the next argument.
1135 }
1136
1137 ArgValues.push_back(ArgValue);
1138 }
1139
1140 // If the function takes variable number of arguments, make a frame index for
1141 // the start of the first vararg value... for expansion of llvm.va_start.
1142 if (isVarArg) {
1143 // For X86-64, if there are vararg parameters that are passed via
1144 // registers, then we must store them to their spots on the stack so they
1145 // may be loaded by deferencing the result of va_next.
1146 VarArgsGPOffset = NumIntRegs * 8;
1147 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1148 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1149 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1150
1151 // Store the integer parameter registers.
1152 std::vector<SDOperand> MemOps;
1153 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1154 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1155 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1156 for (; NumIntRegs != 6; ++NumIntRegs) {
1157 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1158 X86::GR64RegisterClass);
1159 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001160 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001161 MemOps.push_back(Store);
1162 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1163 DAG.getConstant(8, getPointerTy()));
1164 }
1165
1166 // Now store the XMM (fp + vector) parameter registers.
1167 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1168 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1169 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1170 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1171 X86::VR128RegisterClass);
1172 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001173 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001174 MemOps.push_back(Store);
1175 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1176 DAG.getConstant(16, getPointerTy()));
1177 }
1178 if (!MemOps.empty())
1179 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1180 &MemOps[0], MemOps.size());
1181 }
1182
1183 ArgValues.push_back(Root);
1184
1185 ReturnAddrIndex = 0; // No return address slot generated yet.
1186 BytesToPopOnReturn = 0; // Callee pops nothing.
1187 BytesCallerReserves = ArgOffset;
1188
1189 // Return the new list of results.
1190 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1191 Op.Val->value_end());
1192 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
1193}
1194
1195SDOperand
1196X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG) {
1197 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001198 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1199 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1200 SDOperand Callee = Op.getOperand(4);
1201 MVT::ValueType RetVT= Op.Val->getValueType(0);
1202 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1203
1204 // Count how many bytes are to be pushed on the stack.
1205 unsigned NumBytes = 0;
1206 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1207 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1208
1209 static const unsigned GPR8ArgRegs[] = {
1210 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1211 };
1212 static const unsigned GPR16ArgRegs[] = {
1213 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1214 };
1215 static const unsigned GPR32ArgRegs[] = {
1216 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1217 };
1218 static const unsigned GPR64ArgRegs[] = {
1219 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1220 };
1221 static const unsigned XMMArgRegs[] = {
1222 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1223 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1224 };
1225
1226 for (unsigned i = 0; i != NumOps; ++i) {
1227 SDOperand Arg = Op.getOperand(5+2*i);
1228 MVT::ValueType ArgVT = Arg.getValueType();
1229
1230 switch (ArgVT) {
1231 default: assert(0 && "Unknown value type!");
1232 case MVT::i8:
1233 case MVT::i16:
1234 case MVT::i32:
1235 case MVT::i64:
1236 if (NumIntRegs < 6)
1237 ++NumIntRegs;
1238 else
1239 NumBytes += 8;
1240 break;
1241 case MVT::f32:
1242 case MVT::f64:
1243 case MVT::v16i8:
1244 case MVT::v8i16:
1245 case MVT::v4i32:
1246 case MVT::v2i64:
1247 case MVT::v4f32:
1248 case MVT::v2f64:
1249 if (NumXMMRegs < 8)
1250 NumXMMRegs++;
1251 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1252 NumBytes += 8;
1253 else {
1254 // XMM arguments have to be aligned on 16-byte boundary.
1255 NumBytes = ((NumBytes + 15) / 16) * 16;
1256 NumBytes += 16;
1257 }
1258 break;
1259 }
1260 }
1261
1262 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1263
1264 // Arguments go on the stack in reverse order, as specified by the ABI.
1265 unsigned ArgOffset = 0;
1266 NumIntRegs = 0;
1267 NumXMMRegs = 0;
1268 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1269 std::vector<SDOperand> MemOpChains;
1270 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1271 for (unsigned i = 0; i != NumOps; ++i) {
1272 SDOperand Arg = Op.getOperand(5+2*i);
1273 MVT::ValueType ArgVT = Arg.getValueType();
1274
1275 switch (ArgVT) {
1276 default: assert(0 && "Unexpected ValueType for argument!");
1277 case MVT::i8:
1278 case MVT::i16:
1279 case MVT::i32:
1280 case MVT::i64:
1281 if (NumIntRegs < 6) {
1282 unsigned Reg = 0;
1283 switch (ArgVT) {
1284 default: break;
1285 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1286 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1287 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1288 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1289 }
1290 RegsToPass.push_back(std::make_pair(Reg, Arg));
1291 ++NumIntRegs;
1292 } else {
1293 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1294 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001295 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001296 ArgOffset += 8;
1297 }
1298 break;
1299 case MVT::f32:
1300 case MVT::f64:
1301 case MVT::v16i8:
1302 case MVT::v8i16:
1303 case MVT::v4i32:
1304 case MVT::v2i64:
1305 case MVT::v4f32:
1306 case MVT::v2f64:
1307 if (NumXMMRegs < 8) {
1308 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1309 NumXMMRegs++;
1310 } else {
1311 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1312 // XMM arguments have to be aligned on 16-byte boundary.
1313 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1314 }
1315 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1316 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001317 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001318 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1319 ArgOffset += 8;
1320 else
1321 ArgOffset += 16;
1322 }
1323 }
1324 }
1325
1326 if (!MemOpChains.empty())
1327 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1328 &MemOpChains[0], MemOpChains.size());
1329
1330 // Build a sequence of copy-to-reg nodes chained together with token chain
1331 // and flag operands which copy the outgoing args into registers.
1332 SDOperand InFlag;
1333 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1334 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1335 InFlag);
1336 InFlag = Chain.getValue(1);
1337 }
1338
1339 if (isVarArg) {
1340 // From AMD64 ABI document:
1341 // For calls that may call functions that use varargs or stdargs
1342 // (prototype-less calls or calls to functions containing ellipsis (...) in
1343 // the declaration) %al is used as hidden argument to specify the number
1344 // of SSE registers used. The contents of %al do not need to match exactly
1345 // the number of registers, but must be an ubound on the number of SSE
1346 // registers used and is in the range 0 - 8 inclusive.
1347 Chain = DAG.getCopyToReg(Chain, X86::AL,
1348 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1349 InFlag = Chain.getValue(1);
1350 }
1351
1352 // If the callee is a GlobalAddress node (quite common, every direct call is)
1353 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001354 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001355 // We should use extra load for direct calls to dllimported functions in
1356 // non-JIT mode.
1357 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1358 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001359 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1360 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001361 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1362
1363 std::vector<MVT::ValueType> NodeTys;
1364 NodeTys.push_back(MVT::Other); // Returns a chain
1365 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1366 std::vector<SDOperand> Ops;
1367 Ops.push_back(Chain);
1368 Ops.push_back(Callee);
1369
1370 // Add argument registers to the end of the list so that they are known live
1371 // into the call.
1372 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001373 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001374 RegsToPass[i].second.getValueType()));
1375
1376 if (InFlag.Val)
1377 Ops.push_back(InFlag);
1378
1379 // FIXME: Do not generate X86ISD::TAILCALL for now.
1380 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1381 NodeTys, &Ops[0], Ops.size());
1382 InFlag = Chain.getValue(1);
1383
1384 NodeTys.clear();
1385 NodeTys.push_back(MVT::Other); // Returns a chain
1386 if (RetVT != MVT::Other)
1387 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1388 Ops.clear();
1389 Ops.push_back(Chain);
1390 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1391 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1392 Ops.push_back(InFlag);
1393 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1394 if (RetVT != MVT::Other)
1395 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001396
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001397 std::vector<SDOperand> ResultVals;
1398 NodeTys.clear();
1399 switch (RetVT) {
1400 default: assert(0 && "Unknown value type to return!");
1401 case MVT::Other: break;
1402 case MVT::i8:
1403 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1404 ResultVals.push_back(Chain.getValue(0));
1405 NodeTys.push_back(MVT::i8);
1406 break;
1407 case MVT::i16:
1408 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1409 ResultVals.push_back(Chain.getValue(0));
1410 NodeTys.push_back(MVT::i16);
1411 break;
1412 case MVT::i32:
1413 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1414 ResultVals.push_back(Chain.getValue(0));
1415 NodeTys.push_back(MVT::i32);
1416 break;
1417 case MVT::i64:
1418 if (Op.Val->getValueType(1) == MVT::i64) {
1419 // FIXME: __int128 support?
1420 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1421 ResultVals.push_back(Chain.getValue(0));
1422 Chain = DAG.getCopyFromReg(Chain, X86::RDX, MVT::i64,
1423 Chain.getValue(2)).getValue(1);
1424 ResultVals.push_back(Chain.getValue(0));
1425 NodeTys.push_back(MVT::i64);
1426 } else {
1427 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1428 ResultVals.push_back(Chain.getValue(0));
1429 }
1430 NodeTys.push_back(MVT::i64);
1431 break;
1432 case MVT::f32:
1433 case MVT::f64:
1434 case MVT::v16i8:
1435 case MVT::v8i16:
1436 case MVT::v4i32:
1437 case MVT::v2i64:
1438 case MVT::v4f32:
1439 case MVT::v2f64:
1440 // FIXME: long double support?
1441 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1442 ResultVals.push_back(Chain.getValue(0));
1443 NodeTys.push_back(RetVT);
1444 break;
1445 }
1446
1447 // If the function returns void, just return the chain.
1448 if (ResultVals.empty())
1449 return Chain;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001450
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001451 // Otherwise, merge everything together with a MERGE_VALUES node.
1452 NodeTys.push_back(MVT::Other);
1453 ResultVals.push_back(Chain);
1454 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1455 &ResultVals[0], ResultVals.size());
1456 return Res.getValue(Op.ResNo);
1457}
1458
Chris Lattner76ac0682005-11-15 00:40:23 +00001459//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001460// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001461//===----------------------------------------------------------------------===//
1462//
1463// The X86 'fast' calling convention passes up to two integer arguments in
1464// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1465// and requires that the callee pop its arguments off the stack (allowing proper
1466// tail calls), and has the same return value conventions as C calling convs.
1467//
1468// This calling convention always arranges for the callee pop value to be 8n+4
1469// bytes, which is needed for tail recursion elimination and stack alignment
1470// reasons.
1471//
1472// Note that this can be enhanced in the future to pass fp vals in registers
1473// (when we have a global fp allocator) and do other tricks.
1474//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001475//===----------------------------------------------------------------------===//
1476// The X86 'fastcall' calling convention passes up to two integer arguments in
1477// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1478// and requires that the callee pop its arguments off the stack (allowing proper
1479// tail calls), and has the same return value conventions as C calling convs.
1480//
1481// This calling convention always arranges for the callee pop value to be 8n+4
1482// bytes, which is needed for tail recursion elimination and stack alignment
1483// reasons.
Chris Lattner76ac0682005-11-15 00:40:23 +00001484
Evan Cheng48940d12006-04-27 01:32:22 +00001485
Evan Cheng17e734f2006-05-23 21:06:34 +00001486SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001487X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1488 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001489 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001490 MachineFunction &MF = DAG.getMachineFunction();
1491 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001492 SDOperand Root = Op.getOperand(0);
1493 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001494
Evan Cheng48940d12006-04-27 01:32:22 +00001495 // Add DAG nodes to load the arguments... On entry to a function the stack
1496 // frame looks like this:
1497 //
1498 // [ESP] -- return address
1499 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001500 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001501 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001502 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1503
1504 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001505 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1506 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001507 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001508 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001509
1510 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001511 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001512 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001513
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001514 static const unsigned GPRArgRegs[][2][2] = {
1515 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1516 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1517 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1518 };
1519
1520 static const TargetRegisterClass* GPRClasses[3] = {
1521 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1522 };
1523
1524 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001525 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001526 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1527 unsigned ArgIncrement = 4;
1528 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001529 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001530 unsigned ObjIntRegs = 0;
1531 unsigned Reg = 0;
1532 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001533
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001534 HowToPassCallArgument(ObjectVT,
1535 true, // Use as much registers as possible
1536 NumIntRegs, NumXMMRegs,
1537 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
1538 ObjSize, ObjIntRegs, ObjXMMRegs,
1539 !isFastCall);
1540
Evan Chenga01e7992006-05-26 18:39:59 +00001541 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001542 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001543
Evan Cheng17e734f2006-05-23 21:06:34 +00001544 if (ObjIntRegs || ObjXMMRegs) {
1545 switch (ObjectVT) {
1546 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001547 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001548 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001549 case MVT::i32: {
1550 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1551 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1552 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1553 break;
1554 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001555 case MVT::v16i8:
1556 case MVT::v8i16:
1557 case MVT::v4i32:
1558 case MVT::v2i64:
1559 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001560 case MVT::v2f64: {
1561 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001562 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1563 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1564 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001565 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001566 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001567 NumIntRegs += ObjIntRegs;
1568 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001569 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001570 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001571 // XMM arguments have to be aligned on 16-byte boundary.
1572 if (ObjSize == 16)
1573 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001574 // Create the SelectionDAG nodes corresponding to a load from this
1575 // parameter.
1576 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1577 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001578 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1579
Evan Cheng17e734f2006-05-23 21:06:34 +00001580 ArgOffset += ArgIncrement; // Move on to the next argument.
1581 }
1582
1583 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001584 }
1585
Evan Cheng17e734f2006-05-23 21:06:34 +00001586 ArgValues.push_back(Root);
1587
Chris Lattner76ac0682005-11-15 00:40:23 +00001588 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1589 // arguments and the arguments after the retaddr has been pushed are aligned.
1590 if ((ArgOffset & 7) == 0)
1591 ArgOffset += 4;
1592
1593 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001594 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001595 ReturnAddrIndex = 0; // No return address slot generated yet.
1596 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1597 BytesCallerReserves = 0;
1598
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001599 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1600
Chris Lattner76ac0682005-11-15 00:40:23 +00001601 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001602 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001603 default: assert(0 && "Unknown type!");
1604 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001605 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001606 case MVT::i8:
1607 case MVT::i16:
1608 case MVT::i32:
1609 MF.addLiveOut(X86::EAX);
1610 break;
1611 case MVT::i64:
1612 MF.addLiveOut(X86::EAX);
1613 MF.addLiveOut(X86::EDX);
1614 break;
1615 case MVT::f32:
1616 case MVT::f64:
1617 MF.addLiveOut(X86::ST0);
1618 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001619 case MVT::v16i8:
1620 case MVT::v8i16:
1621 case MVT::v4i32:
1622 case MVT::v2i64:
1623 case MVT::v4f32:
1624 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001625 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001626 MF.addLiveOut(X86::XMM0);
1627 break;
1628 }
Evan Cheng88decde2006-04-28 21:29:37 +00001629
Evan Cheng17e734f2006-05-23 21:06:34 +00001630 // Return the new list of results.
1631 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1632 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001633 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001634}
1635
Chris Lattner104aa5d2006-09-26 03:57:53 +00001636SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
1637 bool isFastCall) {
Evan Cheng2a330942006-05-25 00:59:30 +00001638 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001639 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1640 SDOperand Callee = Op.getOperand(4);
1641 MVT::ValueType RetVT= Op.Val->getValueType(0);
1642 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1643
Chris Lattner76ac0682005-11-15 00:40:23 +00001644 // Count how many bytes are to be pushed on the stack.
1645 unsigned NumBytes = 0;
1646
1647 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001648 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1649 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001650 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001651 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001652
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001653 static const unsigned GPRArgRegs[][2][2] = {
1654 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1655 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1656 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001657 };
1658 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001659 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001660 };
1661
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001662 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001663 for (unsigned i = 0; i != NumOps; ++i) {
1664 SDOperand Arg = Op.getOperand(5+2*i);
1665
1666 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001667 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001668 case MVT::i8:
1669 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001670 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001671 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1672 if (NumIntRegs < MaxNumIntRegs) {
1673 ++NumIntRegs;
1674 break;
1675 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001676 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001677 case MVT::f32:
1678 NumBytes += 4;
1679 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001680 case MVT::f64:
1681 NumBytes += 8;
1682 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001683 case MVT::v16i8:
1684 case MVT::v8i16:
1685 case MVT::v4i32:
1686 case MVT::v2i64:
1687 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001688 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001689 assert(!isFastCall && "Unknown value type!");
1690 if (NumXMMRegs < 4)
1691 NumXMMRegs++;
1692 else {
1693 // XMM arguments have to be aligned on 16-byte boundary.
1694 NumBytes = ((NumBytes + 15) / 16) * 16;
1695 NumBytes += 16;
1696 }
1697 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001698 }
Evan Cheng2a330942006-05-25 00:59:30 +00001699 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001700
1701 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1702 // arguments and the arguments after the retaddr has been pushed are aligned.
1703 if ((NumBytes & 7) == 0)
1704 NumBytes += 4;
1705
Chris Lattner62c34842006-02-13 09:00:43 +00001706 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001707
1708 // Arguments go on the stack in reverse order, as specified by the ABI.
1709 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001710 NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001711 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1712 std::vector<SDOperand> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001713 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001714 for (unsigned i = 0; i != NumOps; ++i) {
1715 SDOperand Arg = Op.getOperand(5+2*i);
1716
1717 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001718 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001719 case MVT::i8:
1720 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001721 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001722 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1723 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001724 unsigned RegToUse =
1725 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1726 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001727 ++NumIntRegs;
1728 break;
1729 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001730 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001731 case MVT::f32: {
1732 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001733 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001734 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001735 ArgOffset += 4;
1736 break;
1737 }
Evan Cheng2a330942006-05-25 00:59:30 +00001738 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001739 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001740 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001741 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001742 ArgOffset += 8;
1743 break;
1744 }
Evan Cheng2a330942006-05-25 00:59:30 +00001745 case MVT::v16i8:
1746 case MVT::v8i16:
1747 case MVT::v4i32:
1748 case MVT::v2i64:
1749 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001750 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001751 assert(!isFastCall && "Unexpected ValueType for argument!");
1752 if (NumXMMRegs < 4) {
1753 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1754 NumXMMRegs++;
1755 } else {
1756 // XMM arguments have to be aligned on 16-byte boundary.
1757 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1758 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1759 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1760 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1761 ArgOffset += 16;
1762 }
1763 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001764 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001765 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001766
Evan Cheng2a330942006-05-25 00:59:30 +00001767 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001768 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1769 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001770
Nate Begeman7e5496d2006-02-17 00:03:04 +00001771 // Build a sequence of copy-to-reg nodes chained together with token chain
1772 // and flag operands which copy the outgoing args into registers.
1773 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001774 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1775 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1776 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001777 InFlag = Chain.getValue(1);
1778 }
1779
Evan Cheng2a330942006-05-25 00:59:30 +00001780 // If the callee is a GlobalAddress node (quite common, every direct call is)
1781 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001782 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001783 // We should use extra load for direct calls to dllimported functions in
1784 // non-JIT mode.
1785 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1786 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001787 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1788 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001789 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1790
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001791 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1792 Subtarget->isPICStyleGOT()) {
1793 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1794 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1795 InFlag);
1796 InFlag = Chain.getValue(1);
1797 }
1798
Nate Begeman7e5496d2006-02-17 00:03:04 +00001799 std::vector<MVT::ValueType> NodeTys;
1800 NodeTys.push_back(MVT::Other); // Returns a chain
1801 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1802 std::vector<SDOperand> Ops;
1803 Ops.push_back(Chain);
1804 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001805
1806 // Add argument registers to the end of the list so that they are known live
1807 // into the call.
1808 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001809 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001810 RegsToPass[i].second.getValueType()));
1811
Nate Begeman7e5496d2006-02-17 00:03:04 +00001812 if (InFlag.Val)
1813 Ops.push_back(InFlag);
1814
1815 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001816 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001817 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001818 InFlag = Chain.getValue(1);
1819
1820 NodeTys.clear();
1821 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +00001822 if (RetVT != MVT::Other)
1823 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +00001824 Ops.clear();
1825 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001826 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1827 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001828 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001829 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001830 if (RetVT != MVT::Other)
1831 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001832
Evan Cheng2a330942006-05-25 00:59:30 +00001833 std::vector<SDOperand> ResultVals;
1834 NodeTys.clear();
1835 switch (RetVT) {
1836 default: assert(0 && "Unknown value type to return!");
1837 case MVT::Other: break;
1838 case MVT::i8:
1839 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1840 ResultVals.push_back(Chain.getValue(0));
1841 NodeTys.push_back(MVT::i8);
1842 break;
1843 case MVT::i16:
1844 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1845 ResultVals.push_back(Chain.getValue(0));
1846 NodeTys.push_back(MVT::i16);
1847 break;
1848 case MVT::i32:
1849 if (Op.Val->getValueType(1) == MVT::i32) {
1850 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1851 ResultVals.push_back(Chain.getValue(0));
1852 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
1853 Chain.getValue(2)).getValue(1);
1854 ResultVals.push_back(Chain.getValue(0));
1855 NodeTys.push_back(MVT::i32);
1856 } else {
1857 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1858 ResultVals.push_back(Chain.getValue(0));
Evan Cheng172fce72006-01-06 00:43:03 +00001859 }
Evan Cheng2a330942006-05-25 00:59:30 +00001860 NodeTys.push_back(MVT::i32);
1861 break;
1862 case MVT::v16i8:
1863 case MVT::v8i16:
1864 case MVT::v4i32:
1865 case MVT::v2i64:
1866 case MVT::v4f32:
1867 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001868 if (isFastCall) {
1869 assert(0 && "Unknown value type to return!");
1870 } else {
1871 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1872 ResultVals.push_back(Chain.getValue(0));
1873 NodeTys.push_back(RetVT);
1874 }
1875 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001876 case MVT::f32:
1877 case MVT::f64: {
1878 std::vector<MVT::ValueType> Tys;
1879 Tys.push_back(MVT::f64);
1880 Tys.push_back(MVT::Other);
1881 Tys.push_back(MVT::Flag);
1882 std::vector<SDOperand> Ops;
1883 Ops.push_back(Chain);
1884 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001885 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
1886 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001887 Chain = RetVal.getValue(1);
1888 InFlag = RetVal.getValue(2);
1889 if (X86ScalarSSE) {
1890 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1891 // shouldn't be necessary except that RFP cannot be live across
1892 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1893 MachineFunction &MF = DAG.getMachineFunction();
1894 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1895 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1896 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001897 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001898 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001899 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001900 Ops.push_back(RetVal);
1901 Ops.push_back(StackSlot);
1902 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001903 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001904 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001905 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001906 Chain = RetVal.getValue(1);
1907 }
Evan Cheng172fce72006-01-06 00:43:03 +00001908
Evan Cheng2a330942006-05-25 00:59:30 +00001909 if (RetVT == MVT::f32 && !X86ScalarSSE)
1910 // FIXME: we would really like to remember that this FP_ROUND
1911 // operation is okay to eliminate if we allow excess FP precision.
1912 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1913 ResultVals.push_back(RetVal);
1914 NodeTys.push_back(RetVT);
1915 break;
1916 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001917 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001918
Evan Cheng2a330942006-05-25 00:59:30 +00001919
1920 // If the function returns void, just return the chain.
1921 if (ResultVals.empty())
1922 return Chain;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001923
Evan Cheng2a330942006-05-25 00:59:30 +00001924 // Otherwise, merge everything together with a MERGE_VALUES node.
1925 NodeTys.push_back(MVT::Other);
1926 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001927 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1928 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001929 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001930}
1931
1932SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1933 if (ReturnAddrIndex == 0) {
1934 // Set up a frame object for the return address.
1935 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001936 if (Subtarget->is64Bit())
1937 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1938 else
1939 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001940 }
1941
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001942 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001943}
1944
1945
1946
Evan Cheng45df7f82006-01-30 23:41:35 +00001947/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1948/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001949/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1950/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001951static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001952 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1953 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001954 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001955 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001956 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1957 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1958 // X > -1 -> X == 0, jump !sign.
1959 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001960 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001961 return true;
1962 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1963 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001964 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001965 return true;
1966 }
Chris Lattner7a627672006-09-13 03:22:10 +00001967 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001968
Evan Cheng172fce72006-01-06 00:43:03 +00001969 switch (SetCCOpcode) {
1970 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001971 case ISD::SETEQ: X86CC = X86::COND_E; break;
1972 case ISD::SETGT: X86CC = X86::COND_G; break;
1973 case ISD::SETGE: X86CC = X86::COND_GE; break;
1974 case ISD::SETLT: X86CC = X86::COND_L; break;
1975 case ISD::SETLE: X86CC = X86::COND_LE; break;
1976 case ISD::SETNE: X86CC = X86::COND_NE; break;
1977 case ISD::SETULT: X86CC = X86::COND_B; break;
1978 case ISD::SETUGT: X86CC = X86::COND_A; break;
1979 case ISD::SETULE: X86CC = X86::COND_BE; break;
1980 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001981 }
1982 } else {
1983 // On a floating point condition, the flags are set as follows:
1984 // ZF PF CF op
1985 // 0 | 0 | 0 | X > Y
1986 // 0 | 0 | 1 | X < Y
1987 // 1 | 0 | 0 | X == Y
1988 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001989 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001990 switch (SetCCOpcode) {
1991 default: break;
1992 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001993 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001994 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001995 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001996 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001997 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001998 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001999 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002000 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002001 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002002 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002003 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002004 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002005 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002006 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002007 case ISD::SETNE: X86CC = X86::COND_NE; break;
2008 case ISD::SETUO: X86CC = X86::COND_P; break;
2009 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002010 }
Chris Lattner7a627672006-09-13 03:22:10 +00002011 if (Flip)
2012 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00002013 }
Evan Cheng45df7f82006-01-30 23:41:35 +00002014
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002015 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00002016}
2017
Evan Cheng339edad2006-01-11 00:33:36 +00002018/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2019/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002020/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00002021static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00002022 switch (X86CC) {
2023 default:
2024 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002025 case X86::COND_B:
2026 case X86::COND_BE:
2027 case X86::COND_E:
2028 case X86::COND_P:
2029 case X86::COND_A:
2030 case X86::COND_AE:
2031 case X86::COND_NE:
2032 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002033 return true;
2034 }
2035}
2036
Evan Chengc995b452006-04-06 23:23:56 +00002037/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00002038/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00002039static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2040 if (Op.getOpcode() == ISD::UNDEF)
2041 return true;
2042
2043 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00002044 return (Val >= Low && Val < Hi);
2045}
2046
2047/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2048/// true if Op is undef or if its value equal to the specified value.
2049static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2050 if (Op.getOpcode() == ISD::UNDEF)
2051 return true;
2052 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002053}
2054
Evan Cheng68ad48b2006-03-22 18:59:22 +00002055/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2056/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2057bool X86::isPSHUFDMask(SDNode *N) {
2058 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2059
2060 if (N->getNumOperands() != 4)
2061 return false;
2062
2063 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002064 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002065 SDOperand Arg = N->getOperand(i);
2066 if (Arg.getOpcode() == ISD::UNDEF) continue;
2067 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2068 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002069 return false;
2070 }
2071
2072 return true;
2073}
2074
2075/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002076/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002077bool X86::isPSHUFHWMask(SDNode *N) {
2078 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2079
2080 if (N->getNumOperands() != 8)
2081 return false;
2082
2083 // Lower quadword copied in order.
2084 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002085 SDOperand Arg = N->getOperand(i);
2086 if (Arg.getOpcode() == ISD::UNDEF) continue;
2087 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2088 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002089 return false;
2090 }
2091
2092 // Upper quadword shuffled.
2093 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002094 SDOperand Arg = N->getOperand(i);
2095 if (Arg.getOpcode() == ISD::UNDEF) continue;
2096 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2097 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002098 if (Val < 4 || Val > 7)
2099 return false;
2100 }
2101
2102 return true;
2103}
2104
2105/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002106/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002107bool X86::isPSHUFLWMask(SDNode *N) {
2108 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2109
2110 if (N->getNumOperands() != 8)
2111 return false;
2112
2113 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002114 for (unsigned i = 4; i != 8; ++i)
2115 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002116 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002117
2118 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002119 for (unsigned i = 0; i != 4; ++i)
2120 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002121 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002122
2123 return true;
2124}
2125
Evan Chengd27fb3e2006-03-24 01:18:28 +00002126/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2127/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Evan Cheng60f0b892006-04-20 08:58:49 +00002128static bool isSHUFPMask(std::vector<SDOperand> &N) {
2129 unsigned NumElems = N.size();
2130 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002131
Evan Cheng60f0b892006-04-20 08:58:49 +00002132 unsigned Half = NumElems / 2;
2133 for (unsigned i = 0; i < Half; ++i)
2134 if (!isUndefOrInRange(N[i], 0, NumElems))
2135 return false;
2136 for (unsigned i = Half; i < NumElems; ++i)
2137 if (!isUndefOrInRange(N[i], NumElems, NumElems*2))
2138 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002139
2140 return true;
2141}
2142
Evan Cheng60f0b892006-04-20 08:58:49 +00002143bool X86::isSHUFPMask(SDNode *N) {
2144 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2145 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2146 return ::isSHUFPMask(Ops);
2147}
2148
2149/// isCommutedSHUFP - Returns true if the shuffle mask is except
2150/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2151/// half elements to come from vector 1 (which would equal the dest.) and
2152/// the upper half to come from vector 2.
2153static bool isCommutedSHUFP(std::vector<SDOperand> &Ops) {
2154 unsigned NumElems = Ops.size();
2155 if (NumElems != 2 && NumElems != 4) return false;
2156
2157 unsigned Half = NumElems / 2;
2158 for (unsigned i = 0; i < Half; ++i)
2159 if (!isUndefOrInRange(Ops[i], NumElems, NumElems*2))
2160 return false;
2161 for (unsigned i = Half; i < NumElems; ++i)
2162 if (!isUndefOrInRange(Ops[i], 0, NumElems))
2163 return false;
2164 return true;
2165}
2166
2167static bool isCommutedSHUFP(SDNode *N) {
2168 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2169 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2170 return isCommutedSHUFP(Ops);
2171}
2172
Evan Cheng2595a682006-03-24 02:58:06 +00002173/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2174/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2175bool X86::isMOVHLPSMask(SDNode *N) {
2176 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2177
Evan Cheng1a194a52006-03-28 06:50:32 +00002178 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002179 return false;
2180
Evan Cheng1a194a52006-03-28 06:50:32 +00002181 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002182 return isUndefOrEqual(N->getOperand(0), 6) &&
2183 isUndefOrEqual(N->getOperand(1), 7) &&
2184 isUndefOrEqual(N->getOperand(2), 2) &&
2185 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002186}
2187
Evan Cheng922e1912006-11-07 22:14:24 +00002188/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2189/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2190/// <2, 3, 2, 3>
2191bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2192 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2193
2194 if (N->getNumOperands() != 4)
2195 return false;
2196
2197 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2198 return isUndefOrEqual(N->getOperand(0), 2) &&
2199 isUndefOrEqual(N->getOperand(1), 3) &&
2200 isUndefOrEqual(N->getOperand(2), 2) &&
2201 isUndefOrEqual(N->getOperand(3), 3);
2202}
2203
Evan Chengc995b452006-04-06 23:23:56 +00002204/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2205/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2206bool X86::isMOVLPMask(SDNode *N) {
2207 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2208
2209 unsigned NumElems = N->getNumOperands();
2210 if (NumElems != 2 && NumElems != 4)
2211 return false;
2212
Evan Chengac847262006-04-07 21:53:05 +00002213 for (unsigned i = 0; i < NumElems/2; ++i)
2214 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2215 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002216
Evan Chengac847262006-04-07 21:53:05 +00002217 for (unsigned i = NumElems/2; i < NumElems; ++i)
2218 if (!isUndefOrEqual(N->getOperand(i), i))
2219 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002220
2221 return true;
2222}
2223
2224/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002225/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2226/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002227bool X86::isMOVHPMask(SDNode *N) {
2228 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2229
2230 unsigned NumElems = N->getNumOperands();
2231 if (NumElems != 2 && NumElems != 4)
2232 return false;
2233
Evan Chengac847262006-04-07 21:53:05 +00002234 for (unsigned i = 0; i < NumElems/2; ++i)
2235 if (!isUndefOrEqual(N->getOperand(i), i))
2236 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002237
2238 for (unsigned i = 0; i < NumElems/2; ++i) {
2239 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002240 if (!isUndefOrEqual(Arg, i + NumElems))
2241 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002242 }
2243
2244 return true;
2245}
2246
Evan Cheng5df75882006-03-28 00:39:58 +00002247/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2248/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng60f0b892006-04-20 08:58:49 +00002249bool static isUNPCKLMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
2250 unsigned NumElems = N.size();
Evan Cheng5df75882006-03-28 00:39:58 +00002251 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2252 return false;
2253
2254 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002255 SDOperand BitI = N[i];
2256 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002257 if (!isUndefOrEqual(BitI, j))
2258 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002259 if (V2IsSplat) {
2260 if (isUndefOrEqual(BitI1, NumElems))
2261 return false;
2262 } else {
2263 if (!isUndefOrEqual(BitI1, j + NumElems))
2264 return false;
2265 }
Evan Cheng5df75882006-03-28 00:39:58 +00002266 }
2267
2268 return true;
2269}
2270
Evan Cheng60f0b892006-04-20 08:58:49 +00002271bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2272 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2273 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2274 return ::isUNPCKLMask(Ops, V2IsSplat);
2275}
2276
Evan Cheng2bc32802006-03-28 02:43:26 +00002277/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2278/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng60f0b892006-04-20 08:58:49 +00002279bool static isUNPCKHMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
2280 unsigned NumElems = N.size();
Evan Cheng2bc32802006-03-28 02:43:26 +00002281 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2282 return false;
2283
2284 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002285 SDOperand BitI = N[i];
2286 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002287 if (!isUndefOrEqual(BitI, j + NumElems/2))
2288 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002289 if (V2IsSplat) {
2290 if (isUndefOrEqual(BitI1, NumElems))
2291 return false;
2292 } else {
2293 if (!isUndefOrEqual(BitI1, j + NumElems/2 + NumElems))
2294 return false;
2295 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002296 }
2297
2298 return true;
2299}
2300
Evan Cheng60f0b892006-04-20 08:58:49 +00002301bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2302 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2303 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2304 return ::isUNPCKHMask(Ops, V2IsSplat);
2305}
2306
Evan Chengf3b52c82006-04-05 07:20:06 +00002307/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2308/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2309/// <0, 0, 1, 1>
2310bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2311 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2312
2313 unsigned NumElems = N->getNumOperands();
2314 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2315 return false;
2316
2317 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2318 SDOperand BitI = N->getOperand(i);
2319 SDOperand BitI1 = N->getOperand(i+1);
2320
Evan Chengac847262006-04-07 21:53:05 +00002321 if (!isUndefOrEqual(BitI, j))
2322 return false;
2323 if (!isUndefOrEqual(BitI1, j))
2324 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002325 }
2326
2327 return true;
2328}
2329
Evan Chenge8b51802006-04-21 01:05:10 +00002330/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2331/// specifies a shuffle of elements that is suitable for input to MOVSS,
2332/// MOVSD, and MOVD, i.e. setting the lowest element.
2333static bool isMOVLMask(std::vector<SDOperand> &N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002334 unsigned NumElems = N.size();
Evan Chenge8b51802006-04-21 01:05:10 +00002335 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002336 return false;
2337
Evan Cheng60f0b892006-04-20 08:58:49 +00002338 if (!isUndefOrEqual(N[0], NumElems))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002339 return false;
2340
2341 for (unsigned i = 1; i < NumElems; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002342 SDOperand Arg = N[i];
Evan Cheng12ba3e22006-04-11 00:19:04 +00002343 if (!isUndefOrEqual(Arg, i))
2344 return false;
2345 }
2346
2347 return true;
2348}
Evan Chengf3b52c82006-04-05 07:20:06 +00002349
Evan Chenge8b51802006-04-21 01:05:10 +00002350bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002351 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2352 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Chenge8b51802006-04-21 01:05:10 +00002353 return ::isMOVLMask(Ops);
Evan Cheng60f0b892006-04-20 08:58:49 +00002354}
2355
Evan Chenge8b51802006-04-21 01:05:10 +00002356/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2357/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002358/// element of vector 2 and the other elements to come from vector 1 in order.
Evan Cheng89c5d042006-09-08 01:50:06 +00002359static bool isCommutedMOVL(std::vector<SDOperand> &Ops, bool V2IsSplat = false,
2360 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002361 unsigned NumElems = Ops.size();
Evan Chenge8b51802006-04-21 01:05:10 +00002362 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002363 return false;
2364
2365 if (!isUndefOrEqual(Ops[0], 0))
2366 return false;
2367
2368 for (unsigned i = 1; i < NumElems; ++i) {
2369 SDOperand Arg = Ops[i];
Evan Cheng89c5d042006-09-08 01:50:06 +00002370 if (!(isUndefOrEqual(Arg, i+NumElems) ||
2371 (V2IsUndef && isUndefOrInRange(Arg, NumElems, NumElems*2)) ||
2372 (V2IsSplat && isUndefOrEqual(Arg, NumElems))))
2373 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002374 }
2375
2376 return true;
2377}
2378
Evan Cheng89c5d042006-09-08 01:50:06 +00002379static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2380 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002381 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2382 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Cheng89c5d042006-09-08 01:50:06 +00002383 return isCommutedMOVL(Ops, V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002384}
2385
Evan Cheng5d247f82006-04-14 21:59:03 +00002386/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2387/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2388bool X86::isMOVSHDUPMask(SDNode *N) {
2389 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2390
2391 if (N->getNumOperands() != 4)
2392 return false;
2393
2394 // Expect 1, 1, 3, 3
2395 for (unsigned i = 0; i < 2; ++i) {
2396 SDOperand Arg = N->getOperand(i);
2397 if (Arg.getOpcode() == ISD::UNDEF) continue;
2398 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2399 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2400 if (Val != 1) return false;
2401 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002402
2403 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002404 for (unsigned i = 2; i < 4; ++i) {
2405 SDOperand Arg = N->getOperand(i);
2406 if (Arg.getOpcode() == ISD::UNDEF) continue;
2407 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2408 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2409 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002410 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002411 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002412
Evan Cheng6222cf22006-04-15 05:37:34 +00002413 // Don't use movshdup if it can be done with a shufps.
2414 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002415}
2416
2417/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2418/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2419bool X86::isMOVSLDUPMask(SDNode *N) {
2420 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2421
2422 if (N->getNumOperands() != 4)
2423 return false;
2424
2425 // Expect 0, 0, 2, 2
2426 for (unsigned i = 0; i < 2; ++i) {
2427 SDOperand Arg = N->getOperand(i);
2428 if (Arg.getOpcode() == ISD::UNDEF) continue;
2429 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2430 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2431 if (Val != 0) return false;
2432 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002433
2434 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002435 for (unsigned i = 2; i < 4; ++i) {
2436 SDOperand Arg = N->getOperand(i);
2437 if (Arg.getOpcode() == ISD::UNDEF) continue;
2438 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2439 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2440 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002441 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002442 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002443
Evan Cheng6222cf22006-04-15 05:37:34 +00002444 // Don't use movshdup if it can be done with a shufps.
2445 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002446}
2447
Evan Chengd097e672006-03-22 02:53:00 +00002448/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2449/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002450static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002451 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2452
Evan Chengd097e672006-03-22 02:53:00 +00002453 // This is a splat operation if each element of the permute is the same, and
2454 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002455 unsigned NumElems = N->getNumOperands();
2456 SDOperand ElementBase;
2457 unsigned i = 0;
2458 for (; i != NumElems; ++i) {
2459 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002460 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002461 ElementBase = Elt;
2462 break;
2463 }
2464 }
2465
2466 if (!ElementBase.Val)
2467 return false;
2468
2469 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002470 SDOperand Arg = N->getOperand(i);
2471 if (Arg.getOpcode() == ISD::UNDEF) continue;
2472 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002473 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002474 }
2475
2476 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002477 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002478}
2479
Evan Cheng5022b342006-04-17 20:43:08 +00002480/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2481/// a splat of a single element and it's a 2 or 4 element mask.
2482bool X86::isSplatMask(SDNode *N) {
2483 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2484
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002485 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002486 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2487 return false;
2488 return ::isSplatMask(N);
2489}
2490
Evan Chenge056dd52006-10-27 21:08:32 +00002491/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2492/// specifies a splat of zero element.
2493bool X86::isSplatLoMask(SDNode *N) {
2494 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2495
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002496 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002497 if (!isUndefOrEqual(N->getOperand(i), 0))
2498 return false;
2499 return true;
2500}
2501
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002502/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2503/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2504/// instructions.
2505unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002506 unsigned NumOperands = N->getNumOperands();
2507 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2508 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002509 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002510 unsigned Val = 0;
2511 SDOperand Arg = N->getOperand(NumOperands-i-1);
2512 if (Arg.getOpcode() != ISD::UNDEF)
2513 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002514 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002515 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002516 if (i != NumOperands - 1)
2517 Mask <<= Shift;
2518 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002519
2520 return Mask;
2521}
2522
Evan Chengb7fedff2006-03-29 23:07:14 +00002523/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2524/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2525/// instructions.
2526unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2527 unsigned Mask = 0;
2528 // 8 nodes, but we only care about the last 4.
2529 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002530 unsigned Val = 0;
2531 SDOperand Arg = N->getOperand(i);
2532 if (Arg.getOpcode() != ISD::UNDEF)
2533 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002534 Mask |= (Val - 4);
2535 if (i != 4)
2536 Mask <<= 2;
2537 }
2538
2539 return Mask;
2540}
2541
2542/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2543/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2544/// instructions.
2545unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2546 unsigned Mask = 0;
2547 // 8 nodes, but we only care about the first 4.
2548 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002549 unsigned Val = 0;
2550 SDOperand Arg = N->getOperand(i);
2551 if (Arg.getOpcode() != ISD::UNDEF)
2552 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002553 Mask |= Val;
2554 if (i != 0)
2555 Mask <<= 2;
2556 }
2557
2558 return Mask;
2559}
2560
Evan Cheng59a63552006-04-05 01:47:37 +00002561/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2562/// specifies a 8 element shuffle that can be broken into a pair of
2563/// PSHUFHW and PSHUFLW.
2564static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2565 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2566
2567 if (N->getNumOperands() != 8)
2568 return false;
2569
2570 // Lower quadword shuffled.
2571 for (unsigned i = 0; i != 4; ++i) {
2572 SDOperand Arg = N->getOperand(i);
2573 if (Arg.getOpcode() == ISD::UNDEF) continue;
2574 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2575 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2576 if (Val > 4)
2577 return false;
2578 }
2579
2580 // Upper quadword shuffled.
2581 for (unsigned i = 4; i != 8; ++i) {
2582 SDOperand Arg = N->getOperand(i);
2583 if (Arg.getOpcode() == ISD::UNDEF) continue;
2584 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2585 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2586 if (Val < 4 || Val > 7)
2587 return false;
2588 }
2589
2590 return true;
2591}
2592
Evan Chengc995b452006-04-06 23:23:56 +00002593/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2594/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002595static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2596 SDOperand &V2, SDOperand &Mask,
2597 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002598 MVT::ValueType VT = Op.getValueType();
2599 MVT::ValueType MaskVT = Mask.getValueType();
2600 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2601 unsigned NumElems = Mask.getNumOperands();
2602 std::vector<SDOperand> MaskVec;
2603
2604 for (unsigned i = 0; i != NumElems; ++i) {
2605 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002606 if (Arg.getOpcode() == ISD::UNDEF) {
2607 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2608 continue;
2609 }
Evan Chengc995b452006-04-06 23:23:56 +00002610 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2611 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2612 if (Val < NumElems)
2613 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2614 else
2615 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2616 }
2617
Evan Chengc415c5b2006-10-25 21:49:50 +00002618 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002619 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002620 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002621}
2622
Evan Cheng7855e4d2006-04-19 20:35:22 +00002623/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2624/// match movhlps. The lower half elements should come from upper half of
2625/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002626/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002627static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2628 unsigned NumElems = Mask->getNumOperands();
2629 if (NumElems != 4)
2630 return false;
2631 for (unsigned i = 0, e = 2; i != e; ++i)
2632 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2633 return false;
2634 for (unsigned i = 2; i != 4; ++i)
2635 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2636 return false;
2637 return true;
2638}
2639
Evan Chengc995b452006-04-06 23:23:56 +00002640/// isScalarLoadToVector - Returns true if the node is a scalar load that
2641/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002642static inline bool isScalarLoadToVector(SDNode *N) {
2643 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2644 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002645 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002646 }
2647 return false;
2648}
2649
Evan Cheng7855e4d2006-04-19 20:35:22 +00002650/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2651/// match movlp{s|d}. The lower half elements should come from lower half of
2652/// V1 (and in order), and the upper half elements should come from the upper
2653/// half of V2 (and in order). And since V1 will become the source of the
2654/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002655static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002656 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002657 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002658 // Is V2 is a vector load, don't do this transformation. We will try to use
2659 // load folding shufps op.
2660 if (ISD::isNON_EXTLoad(V2))
2661 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002662
Evan Cheng7855e4d2006-04-19 20:35:22 +00002663 unsigned NumElems = Mask->getNumOperands();
2664 if (NumElems != 2 && NumElems != 4)
2665 return false;
2666 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2667 if (!isUndefOrEqual(Mask->getOperand(i), i))
2668 return false;
2669 for (unsigned i = NumElems/2; i != NumElems; ++i)
2670 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2671 return false;
2672 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002673}
2674
Evan Cheng60f0b892006-04-20 08:58:49 +00002675/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2676/// all the same.
2677static bool isSplatVector(SDNode *N) {
2678 if (N->getOpcode() != ISD::BUILD_VECTOR)
2679 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002680
Evan Cheng60f0b892006-04-20 08:58:49 +00002681 SDOperand SplatValue = N->getOperand(0);
2682 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2683 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002684 return false;
2685 return true;
2686}
2687
Evan Cheng89c5d042006-09-08 01:50:06 +00002688/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2689/// to an undef.
2690static bool isUndefShuffle(SDNode *N) {
2691 if (N->getOpcode() != ISD::BUILD_VECTOR)
2692 return false;
2693
2694 SDOperand V1 = N->getOperand(0);
2695 SDOperand V2 = N->getOperand(1);
2696 SDOperand Mask = N->getOperand(2);
2697 unsigned NumElems = Mask.getNumOperands();
2698 for (unsigned i = 0; i != NumElems; ++i) {
2699 SDOperand Arg = Mask.getOperand(i);
2700 if (Arg.getOpcode() != ISD::UNDEF) {
2701 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2702 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2703 return false;
2704 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2705 return false;
2706 }
2707 }
2708 return true;
2709}
2710
Evan Cheng60f0b892006-04-20 08:58:49 +00002711/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2712/// that point to V2 points to its first element.
2713static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2714 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2715
2716 bool Changed = false;
2717 std::vector<SDOperand> MaskVec;
2718 unsigned NumElems = Mask.getNumOperands();
2719 for (unsigned i = 0; i != NumElems; ++i) {
2720 SDOperand Arg = Mask.getOperand(i);
2721 if (Arg.getOpcode() != ISD::UNDEF) {
2722 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2723 if (Val > NumElems) {
2724 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2725 Changed = true;
2726 }
2727 }
2728 MaskVec.push_back(Arg);
2729 }
2730
2731 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002732 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2733 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002734 return Mask;
2735}
2736
Evan Chenge8b51802006-04-21 01:05:10 +00002737/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2738/// operation of specified width.
2739static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002740 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2741 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2742
2743 std::vector<SDOperand> MaskVec;
2744 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2745 for (unsigned i = 1; i != NumElems; ++i)
2746 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002747 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002748}
2749
Evan Cheng5022b342006-04-17 20:43:08 +00002750/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2751/// of specified width.
2752static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2753 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2754 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2755 std::vector<SDOperand> MaskVec;
2756 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2757 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2758 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2759 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002760 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002761}
2762
Evan Cheng60f0b892006-04-20 08:58:49 +00002763/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2764/// of specified width.
2765static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2766 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2767 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2768 unsigned Half = NumElems/2;
2769 std::vector<SDOperand> MaskVec;
2770 for (unsigned i = 0; i != Half; ++i) {
2771 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2772 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2773 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002774 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002775}
2776
Evan Chenge8b51802006-04-21 01:05:10 +00002777/// getZeroVector - Returns a vector of specified type with all zero elements.
2778///
2779static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2780 assert(MVT::isVector(VT) && "Expected a vector type");
2781 unsigned NumElems = getVectorNumElements(VT);
2782 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2783 bool isFP = MVT::isFloatingPoint(EVT);
2784 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2785 std::vector<SDOperand> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002786 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002787}
2788
Evan Cheng5022b342006-04-17 20:43:08 +00002789/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2790///
2791static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2792 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002793 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002794 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002795 unsigned NumElems = Mask.getNumOperands();
2796 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002797 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002798 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002799 NumElems >>= 1;
2800 }
2801 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2802
2803 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002804 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002805 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002806 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002807 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2808}
2809
Evan Chenge8b51802006-04-21 01:05:10 +00002810/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2811/// constant +0.0.
2812static inline bool isZeroNode(SDOperand Elt) {
2813 return ((isa<ConstantSDNode>(Elt) &&
2814 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2815 (isa<ConstantFPSDNode>(Elt) &&
2816 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2817}
2818
Evan Cheng14215c32006-04-21 23:03:30 +00002819/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2820/// vector and zero or undef vector.
2821static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002822 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002823 bool isZero, SelectionDAG &DAG) {
2824 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002825 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2826 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2827 SDOperand Zero = DAG.getConstant(0, EVT);
2828 std::vector<SDOperand> MaskVec(NumElems, Zero);
2829 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002830 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2831 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002832 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002833}
2834
Evan Chengb0461082006-04-24 18:01:45 +00002835/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2836///
2837static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2838 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002839 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002840 if (NumNonZero > 8)
2841 return SDOperand();
2842
2843 SDOperand V(0, 0);
2844 bool First = true;
2845 for (unsigned i = 0; i < 16; ++i) {
2846 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2847 if (ThisIsNonZero && First) {
2848 if (NumZero)
2849 V = getZeroVector(MVT::v8i16, DAG);
2850 else
2851 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2852 First = false;
2853 }
2854
2855 if ((i & 1) != 0) {
2856 SDOperand ThisElt(0, 0), LastElt(0, 0);
2857 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2858 if (LastIsNonZero) {
2859 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2860 }
2861 if (ThisIsNonZero) {
2862 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2863 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2864 ThisElt, DAG.getConstant(8, MVT::i8));
2865 if (LastIsNonZero)
2866 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2867 } else
2868 ThisElt = LastElt;
2869
2870 if (ThisElt.Val)
2871 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002872 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002873 }
2874 }
2875
2876 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2877}
2878
2879/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2880///
2881static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2882 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002883 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002884 if (NumNonZero > 4)
2885 return SDOperand();
2886
2887 SDOperand V(0, 0);
2888 bool First = true;
2889 for (unsigned i = 0; i < 8; ++i) {
2890 bool isNonZero = (NonZeros & (1 << i)) != 0;
2891 if (isNonZero) {
2892 if (First) {
2893 if (NumZero)
2894 V = getZeroVector(MVT::v8i16, DAG);
2895 else
2896 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2897 First = false;
2898 }
2899 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002900 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002901 }
2902 }
2903
2904 return V;
2905}
2906
Evan Chenga9467aa2006-04-25 20:13:52 +00002907SDOperand
2908X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2909 // All zero's are handled with pxor.
2910 if (ISD::isBuildVectorAllZeros(Op.Val))
2911 return Op;
2912
2913 // All one's are handled with pcmpeqd.
2914 if (ISD::isBuildVectorAllOnes(Op.Val))
2915 return Op;
2916
2917 MVT::ValueType VT = Op.getValueType();
2918 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2919 unsigned EVTBits = MVT::getSizeInBits(EVT);
2920
2921 unsigned NumElems = Op.getNumOperands();
2922 unsigned NumZero = 0;
2923 unsigned NumNonZero = 0;
2924 unsigned NonZeros = 0;
2925 std::set<SDOperand> Values;
2926 for (unsigned i = 0; i < NumElems; ++i) {
2927 SDOperand Elt = Op.getOperand(i);
2928 if (Elt.getOpcode() != ISD::UNDEF) {
2929 Values.insert(Elt);
2930 if (isZeroNode(Elt))
2931 NumZero++;
2932 else {
2933 NonZeros |= (1 << i);
2934 NumNonZero++;
2935 }
2936 }
2937 }
2938
2939 if (NumNonZero == 0)
2940 // Must be a mix of zero and undef. Return a zero vector.
2941 return getZeroVector(VT, DAG);
2942
2943 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2944 if (Values.size() == 1)
2945 return SDOperand();
2946
2947 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002948 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002949 unsigned Idx = CountTrailingZeros_32(NonZeros);
2950 SDOperand Item = Op.getOperand(Idx);
2951 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2952 if (Idx == 0)
2953 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2954 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2955 NumZero > 0, DAG);
2956
2957 if (EVTBits == 32) {
2958 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2959 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2960 DAG);
2961 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2962 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
2963 std::vector<SDOperand> MaskVec;
2964 for (unsigned i = 0; i < NumElems; i++)
2965 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002966 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2967 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002968 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2969 DAG.getNode(ISD::UNDEF, VT), Mask);
2970 }
2971 }
2972
Evan Cheng8c5766e2006-10-04 18:33:38 +00002973 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002974 if (EVTBits == 64)
2975 return SDOperand();
2976
2977 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2978 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002979 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2980 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002981 if (V.Val) return V;
2982 }
2983
2984 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002985 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2986 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002987 if (V.Val) return V;
2988 }
2989
2990 // If element VT is == 32 bits, turn it into a number of shuffles.
2991 std::vector<SDOperand> V(NumElems);
2992 if (NumElems == 4 && NumZero > 0) {
2993 for (unsigned i = 0; i < 4; ++i) {
2994 bool isZero = !(NonZeros & (1 << i));
2995 if (isZero)
2996 V[i] = getZeroVector(VT, DAG);
2997 else
2998 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2999 }
3000
3001 for (unsigned i = 0; i < 2; ++i) {
3002 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3003 default: break;
3004 case 0:
3005 V[i] = V[i*2]; // Must be a zero vector.
3006 break;
3007 case 1:
3008 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3009 getMOVLMask(NumElems, DAG));
3010 break;
3011 case 2:
3012 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3013 getMOVLMask(NumElems, DAG));
3014 break;
3015 case 3:
3016 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3017 getUnpacklMask(NumElems, DAG));
3018 break;
3019 }
3020 }
3021
Evan Cheng9fee4422006-05-16 07:21:53 +00003022 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003023 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00003024 // FIXME: we can do the same for v4f32 case when we know both parts of
3025 // the lower half come from scalar_to_vector (loadf32). We should do
3026 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00003027 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00003028 return V[0];
3029 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3030 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
3031 std::vector<SDOperand> MaskVec;
3032 bool Reverse = (NonZeros & 0x3) == 2;
3033 for (unsigned i = 0; i < 2; ++i)
3034 if (Reverse)
3035 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3036 else
3037 MaskVec.push_back(DAG.getConstant(i, EVT));
3038 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3039 for (unsigned i = 0; i < 2; ++i)
3040 if (Reverse)
3041 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3042 else
3043 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003044 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3045 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003046 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3047 }
3048
3049 if (Values.size() > 2) {
3050 // Expand into a number of unpckl*.
3051 // e.g. for v4f32
3052 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3053 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3054 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3055 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3056 for (unsigned i = 0; i < NumElems; ++i)
3057 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3058 NumElems >>= 1;
3059 while (NumElems != 0) {
3060 for (unsigned i = 0; i < NumElems; ++i)
3061 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3062 UnpckMask);
3063 NumElems >>= 1;
3064 }
3065 return V[0];
3066 }
3067
3068 return SDOperand();
3069}
3070
3071SDOperand
3072X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3073 SDOperand V1 = Op.getOperand(0);
3074 SDOperand V2 = Op.getOperand(1);
3075 SDOperand PermMask = Op.getOperand(2);
3076 MVT::ValueType VT = Op.getValueType();
3077 unsigned NumElems = PermMask.getNumOperands();
3078 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3079 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003080 bool V1IsSplat = false;
3081 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003082
Evan Cheng89c5d042006-09-08 01:50:06 +00003083 if (isUndefShuffle(Op.Val))
3084 return DAG.getNode(ISD::UNDEF, VT);
3085
Evan Chenga9467aa2006-04-25 20:13:52 +00003086 if (isSplatMask(PermMask.Val)) {
3087 if (NumElems <= 4) return Op;
3088 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003089 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003090 }
3091
Evan Cheng798b3062006-10-25 20:48:19 +00003092 if (X86::isMOVLMask(PermMask.Val))
3093 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003094
Evan Cheng798b3062006-10-25 20:48:19 +00003095 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3096 X86::isMOVSLDUPMask(PermMask.Val) ||
3097 X86::isMOVHLPSMask(PermMask.Val) ||
3098 X86::isMOVHPMask(PermMask.Val) ||
3099 X86::isMOVLPMask(PermMask.Val))
3100 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003101
Evan Cheng798b3062006-10-25 20:48:19 +00003102 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3103 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003104 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003105
Evan Chengc415c5b2006-10-25 21:49:50 +00003106 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003107 V1IsSplat = isSplatVector(V1.Val);
3108 V2IsSplat = isSplatVector(V2.Val);
3109 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003110 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003111 std::swap(V1IsSplat, V2IsSplat);
3112 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003113 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003114 }
3115
3116 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3117 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003118 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003119 if (V2IsSplat) {
3120 // V2 is a splat, so the mask may be malformed. That is, it may point
3121 // to any V2 element. The instruction selectior won't like this. Get
3122 // a corrected mask and commute to form a proper MOVS{S|D}.
3123 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3124 if (NewMask.Val != PermMask.Val)
3125 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003126 }
Evan Cheng798b3062006-10-25 20:48:19 +00003127 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003128 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003129
Evan Cheng949bcc92006-10-16 06:36:00 +00003130 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3131 X86::isUNPCKLMask(PermMask.Val) ||
3132 X86::isUNPCKHMask(PermMask.Val))
3133 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003134
Evan Cheng798b3062006-10-25 20:48:19 +00003135 if (V2IsSplat) {
3136 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003137 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003138 // new vector_shuffle with the corrected mask.
3139 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3140 if (NewMask.Val != PermMask.Val) {
3141 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3142 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3143 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3144 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3145 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3146 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003147 }
3148 }
3149 }
3150
3151 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003152 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3153 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3154
3155 if (Commuted) {
3156 // Commute is back and try unpck* again.
3157 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3158 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3159 X86::isUNPCKLMask(PermMask.Val) ||
3160 X86::isUNPCKHMask(PermMask.Val))
3161 return Op;
3162 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003163
3164 // If VT is integer, try PSHUF* first, then SHUFP*.
3165 if (MVT::isInteger(VT)) {
3166 if (X86::isPSHUFDMask(PermMask.Val) ||
3167 X86::isPSHUFHWMask(PermMask.Val) ||
3168 X86::isPSHUFLWMask(PermMask.Val)) {
3169 if (V2.getOpcode() != ISD::UNDEF)
3170 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3171 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3172 return Op;
3173 }
3174
3175 if (X86::isSHUFPMask(PermMask.Val))
3176 return Op;
3177
3178 // Handle v8i16 shuffle high / low shuffle node pair.
3179 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3180 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3181 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3182 std::vector<SDOperand> MaskVec;
3183 for (unsigned i = 0; i != 4; ++i)
3184 MaskVec.push_back(PermMask.getOperand(i));
3185 for (unsigned i = 4; i != 8; ++i)
3186 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003187 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3188 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003189 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3190 MaskVec.clear();
3191 for (unsigned i = 0; i != 4; ++i)
3192 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3193 for (unsigned i = 4; i != 8; ++i)
3194 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003195 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003196 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3197 }
3198 } else {
3199 // Floating point cases in the other order.
3200 if (X86::isSHUFPMask(PermMask.Val))
3201 return Op;
3202 if (X86::isPSHUFDMask(PermMask.Val) ||
3203 X86::isPSHUFHWMask(PermMask.Val) ||
3204 X86::isPSHUFLWMask(PermMask.Val)) {
3205 if (V2.getOpcode() != ISD::UNDEF)
3206 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3207 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3208 return Op;
3209 }
3210 }
3211
3212 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003213 MVT::ValueType MaskVT = PermMask.getValueType();
3214 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Evan Cheng3cd43622006-04-28 07:03:38 +00003215 std::vector<std::pair<int, int> > Locs;
3216 Locs.reserve(NumElems);
3217 std::vector<SDOperand> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3218 std::vector<SDOperand> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3219 unsigned NumHi = 0;
3220 unsigned NumLo = 0;
3221 // If no more than two elements come from either vector. This can be
3222 // implemented with two shuffles. First shuffle gather the elements.
3223 // The second shuffle, which takes the first shuffle as both of its
3224 // vector operands, put the elements into the right order.
3225 for (unsigned i = 0; i != NumElems; ++i) {
3226 SDOperand Elt = PermMask.getOperand(i);
3227 if (Elt.getOpcode() == ISD::UNDEF) {
3228 Locs[i] = std::make_pair(-1, -1);
3229 } else {
3230 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3231 if (Val < NumElems) {
3232 Locs[i] = std::make_pair(0, NumLo);
3233 Mask1[NumLo] = Elt;
3234 NumLo++;
3235 } else {
3236 Locs[i] = std::make_pair(1, NumHi);
3237 if (2+NumHi < NumElems)
3238 Mask1[2+NumHi] = Elt;
3239 NumHi++;
3240 }
3241 }
3242 }
3243 if (NumLo <= 2 && NumHi <= 2) {
3244 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003245 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3246 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003247 for (unsigned i = 0; i != NumElems; ++i) {
3248 if (Locs[i].first == -1)
3249 continue;
3250 else {
3251 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3252 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3253 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3254 }
3255 }
3256
3257 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003258 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3259 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003260 }
3261
3262 // Break it into (shuffle shuffle_hi, shuffle_lo).
3263 Locs.clear();
Evan Chenga9467aa2006-04-25 20:13:52 +00003264 std::vector<SDOperand> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3265 std::vector<SDOperand> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3266 std::vector<SDOperand> *MaskPtr = &LoMask;
3267 unsigned MaskIdx = 0;
3268 unsigned LoIdx = 0;
3269 unsigned HiIdx = NumElems/2;
3270 for (unsigned i = 0; i != NumElems; ++i) {
3271 if (i == NumElems/2) {
3272 MaskPtr = &HiMask;
3273 MaskIdx = 1;
3274 LoIdx = 0;
3275 HiIdx = NumElems/2;
3276 }
3277 SDOperand Elt = PermMask.getOperand(i);
3278 if (Elt.getOpcode() == ISD::UNDEF) {
3279 Locs[i] = std::make_pair(-1, -1);
3280 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3281 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3282 (*MaskPtr)[LoIdx] = Elt;
3283 LoIdx++;
3284 } else {
3285 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3286 (*MaskPtr)[HiIdx] = Elt;
3287 HiIdx++;
3288 }
3289 }
3290
Chris Lattner3d826992006-05-16 06:45:34 +00003291 SDOperand LoShuffle =
3292 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003293 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3294 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003295 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003296 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003297 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3298 &HiMask[0], HiMask.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003299 std::vector<SDOperand> MaskOps;
3300 for (unsigned i = 0; i != NumElems; ++i) {
3301 if (Locs[i].first == -1) {
3302 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3303 } else {
3304 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3305 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3306 }
3307 }
3308 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003309 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3310 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003311 }
3312
3313 return SDOperand();
3314}
3315
3316SDOperand
3317X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3318 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3319 return SDOperand();
3320
3321 MVT::ValueType VT = Op.getValueType();
3322 // TODO: handle v16i8.
3323 if (MVT::getSizeInBits(VT) == 16) {
3324 // Transform it so it match pextrw which produces a 32-bit result.
3325 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3326 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3327 Op.getOperand(0), Op.getOperand(1));
3328 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3329 DAG.getValueType(VT));
3330 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3331 } else if (MVT::getSizeInBits(VT) == 32) {
3332 SDOperand Vec = Op.getOperand(0);
3333 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3334 if (Idx == 0)
3335 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003336 // SHUFPS the element to the lowest double word, then movss.
3337 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenga9467aa2006-04-25 20:13:52 +00003338 std::vector<SDOperand> IdxVec;
3339 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3340 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3341 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3342 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003343 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3344 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003345 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003346 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003347 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003348 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003349 } else if (MVT::getSizeInBits(VT) == 64) {
3350 SDOperand Vec = Op.getOperand(0);
3351 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3352 if (Idx == 0)
3353 return Op;
3354
3355 // UNPCKHPD the element to the lowest double word, then movsd.
3356 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3357 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3358 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3359 std::vector<SDOperand> IdxVec;
3360 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3361 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003362 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3363 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003364 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3365 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3366 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003367 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003368 }
3369
3370 return SDOperand();
3371}
3372
3373SDOperand
3374X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003375 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003376 // as its second argument.
3377 MVT::ValueType VT = Op.getValueType();
3378 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3379 SDOperand N0 = Op.getOperand(0);
3380 SDOperand N1 = Op.getOperand(1);
3381 SDOperand N2 = Op.getOperand(2);
3382 if (MVT::getSizeInBits(BaseVT) == 16) {
3383 if (N1.getValueType() != MVT::i32)
3384 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3385 if (N2.getValueType() != MVT::i32)
3386 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3387 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3388 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3389 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3390 if (Idx == 0) {
3391 // Use a movss.
3392 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3393 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3394 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3395 std::vector<SDOperand> MaskVec;
3396 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3397 for (unsigned i = 1; i <= 3; ++i)
3398 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3399 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003400 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3401 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003402 } else {
3403 // Use two pinsrw instructions to insert a 32 bit value.
3404 Idx <<= 1;
3405 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003406 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003407 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003408 LoadSDNode *LD = cast<LoadSDNode>(N1);
3409 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3410 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003411 } else {
3412 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3413 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3414 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003415 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003416 }
3417 }
3418 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3419 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003420 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003421 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3422 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003423 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003424 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3425 }
3426 }
3427
3428 return SDOperand();
3429}
3430
3431SDOperand
3432X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3433 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3434 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3435}
3436
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003437// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003438// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3439// one of the above mentioned nodes. It has to be wrapped because otherwise
3440// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3441// be used to form addressing mode. These wrapped nodes will be selected
3442// into MOV32ri.
3443SDOperand
3444X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3445 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003446 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3447 getPointerTy(),
3448 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003449 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003450 // With PIC, the address is actually $g + Offset.
3451 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3452 !Subtarget->isPICStyleRIPRel()) {
3453 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3454 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3455 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003456 }
3457
3458 return Result;
3459}
3460
3461SDOperand
3462X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3463 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003464 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003465 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003466 // With PIC, the address is actually $g + Offset.
3467 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3468 !Subtarget->isPICStyleRIPRel()) {
3469 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3470 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3471 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003472 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003473
3474 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3475 // load the value at address GV, not the value of GV itself. This means that
3476 // the GlobalAddress must be in the base or index register of the address, not
3477 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003478 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003479 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3480 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003481
3482 return Result;
3483}
3484
3485SDOperand
3486X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3487 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003488 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003489 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003490 // With PIC, the address is actually $g + Offset.
3491 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3492 !Subtarget->isPICStyleRIPRel()) {
3493 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3494 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3495 Result);
3496 }
3497
3498 return Result;
3499}
3500
3501SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3502 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3503 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3504 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3505 // With PIC, the address is actually $g + Offset.
3506 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3507 !Subtarget->isPICStyleRIPRel()) {
3508 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3509 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3510 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003511 }
3512
3513 return Result;
3514}
3515
3516SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003517 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3518 "Not an i64 shift!");
3519 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3520 SDOperand ShOpLo = Op.getOperand(0);
3521 SDOperand ShOpHi = Op.getOperand(1);
3522 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003523 SDOperand Tmp1 = isSRA ?
3524 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3525 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003526
3527 SDOperand Tmp2, Tmp3;
3528 if (Op.getOpcode() == ISD::SHL_PARTS) {
3529 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3530 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3531 } else {
3532 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003533 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003534 }
3535
Evan Cheng4259a0f2006-09-11 02:19:56 +00003536 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3537 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3538 DAG.getConstant(32, MVT::i8));
3539 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3540 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003541
3542 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003543 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003544
Evan Cheng4259a0f2006-09-11 02:19:56 +00003545 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3546 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003547 if (Op.getOpcode() == ISD::SHL_PARTS) {
3548 Ops.push_back(Tmp2);
3549 Ops.push_back(Tmp3);
3550 Ops.push_back(CC);
3551 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003552 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003553 InFlag = Hi.getValue(1);
3554
3555 Ops.clear();
3556 Ops.push_back(Tmp3);
3557 Ops.push_back(Tmp1);
3558 Ops.push_back(CC);
3559 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003560 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003561 } else {
3562 Ops.push_back(Tmp2);
3563 Ops.push_back(Tmp3);
3564 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003565 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003566 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003567 InFlag = Lo.getValue(1);
3568
3569 Ops.clear();
3570 Ops.push_back(Tmp3);
3571 Ops.push_back(Tmp1);
3572 Ops.push_back(CC);
3573 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003574 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003575 }
3576
Evan Cheng4259a0f2006-09-11 02:19:56 +00003577 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003578 Ops.clear();
3579 Ops.push_back(Lo);
3580 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003581 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003582}
Evan Cheng6305e502006-01-12 22:54:21 +00003583
Evan Chenga9467aa2006-04-25 20:13:52 +00003584SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3585 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3586 Op.getOperand(0).getValueType() >= MVT::i16 &&
3587 "Unknown SINT_TO_FP to lower!");
3588
3589 SDOperand Result;
3590 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3591 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3592 MachineFunction &MF = DAG.getMachineFunction();
3593 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3594 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003595 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003596 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003597
3598 // Build the FILD
3599 std::vector<MVT::ValueType> Tys;
3600 Tys.push_back(MVT::f64);
3601 Tys.push_back(MVT::Other);
3602 if (X86ScalarSSE) Tys.push_back(MVT::Flag);
3603 std::vector<SDOperand> Ops;
3604 Ops.push_back(Chain);
3605 Ops.push_back(StackSlot);
3606 Ops.push_back(DAG.getValueType(SrcVT));
3607 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003608 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003609
3610 if (X86ScalarSSE) {
3611 Chain = Result.getValue(1);
3612 SDOperand InFlag = Result.getValue(2);
3613
3614 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3615 // shouldn't be necessary except that RFP cannot be live across
3616 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003617 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003618 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003619 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng6305e502006-01-12 22:54:21 +00003620 std::vector<MVT::ValueType> Tys;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00003621 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00003622 std::vector<SDOperand> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003623 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003624 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003625 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003626 Ops.push_back(DAG.getValueType(Op.getValueType()));
3627 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003628 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003629 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003630 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003631
Evan Chenga9467aa2006-04-25 20:13:52 +00003632 return Result;
3633}
3634
3635SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3636 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3637 "Unknown FP_TO_SINT to lower!");
3638 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3639 // stack slot.
3640 MachineFunction &MF = DAG.getMachineFunction();
3641 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3642 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3643 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3644
3645 unsigned Opc;
3646 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003647 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3648 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3649 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3650 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003651 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003652
Evan Chenga9467aa2006-04-25 20:13:52 +00003653 SDOperand Chain = DAG.getEntryNode();
3654 SDOperand Value = Op.getOperand(0);
3655 if (X86ScalarSSE) {
3656 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003657 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003658 std::vector<MVT::ValueType> Tys;
3659 Tys.push_back(MVT::f64);
3660 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00003661 std::vector<SDOperand> Ops;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00003662 Ops.push_back(Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00003663 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003664 Ops.push_back(DAG.getValueType(Op.getOperand(0).getValueType()));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003665 Value = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003666 Chain = Value.getValue(1);
3667 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3668 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3669 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003670
Evan Chenga9467aa2006-04-25 20:13:52 +00003671 // Build the FP_TO_INT*_IN_MEM
3672 std::vector<SDOperand> Ops;
3673 Ops.push_back(Chain);
3674 Ops.push_back(Value);
3675 Ops.push_back(StackSlot);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003676 SDOperand FIST = DAG.getNode(Opc, MVT::Other, &Ops[0], Ops.size());
Evan Cheng172fce72006-01-06 00:43:03 +00003677
Evan Chenga9467aa2006-04-25 20:13:52 +00003678 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003679 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003680}
3681
3682SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3683 MVT::ValueType VT = Op.getValueType();
3684 const Type *OpNTy = MVT::getTypeForValueType(VT);
3685 std::vector<Constant*> CV;
3686 if (VT == MVT::f64) {
3687 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3688 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3689 } else {
3690 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3691 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3692 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3693 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3694 }
3695 Constant *CS = ConstantStruct::get(CV);
3696 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003697 std::vector<MVT::ValueType> Tys;
3698 Tys.push_back(VT);
3699 Tys.push_back(MVT::Other);
3700 SmallVector<SDOperand, 3> Ops;
3701 Ops.push_back(DAG.getEntryNode());
3702 Ops.push_back(CPIdx);
3703 Ops.push_back(DAG.getSrcValue(NULL));
3704 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003705 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3706}
3707
3708SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3709 MVT::ValueType VT = Op.getValueType();
3710 const Type *OpNTy = MVT::getTypeForValueType(VT);
3711 std::vector<Constant*> CV;
3712 if (VT == MVT::f64) {
3713 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3714 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3715 } else {
3716 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3717 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3718 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3719 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3720 }
3721 Constant *CS = ConstantStruct::get(CV);
3722 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003723 std::vector<MVT::ValueType> Tys;
3724 Tys.push_back(VT);
3725 Tys.push_back(MVT::Other);
3726 SmallVector<SDOperand, 3> Ops;
3727 Ops.push_back(DAG.getEntryNode());
3728 Ops.push_back(CPIdx);
3729 Ops.push_back(DAG.getSrcValue(NULL));
3730 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003731 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3732}
3733
Evan Cheng4363e882007-01-05 07:55:56 +00003734SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003735 SDOperand Op0 = Op.getOperand(0);
3736 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003737 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003738 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003739 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003740
3741 // If second operand is smaller, extend it first.
3742 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3743 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3744 SrcVT = VT;
3745 }
3746
Evan Cheng4363e882007-01-05 07:55:56 +00003747 // First get the sign bit of second operand.
3748 std::vector<Constant*> CV;
3749 if (SrcVT == MVT::f64) {
3750 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3751 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3752 } else {
3753 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3754 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3755 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3756 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3757 }
3758 Constant *CS = ConstantStruct::get(CV);
3759 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
3760 std::vector<MVT::ValueType> Tys;
Evan Cheng8c7094a2007-01-05 08:32:24 +00003761 Tys.push_back(SrcVT);
Evan Cheng4363e882007-01-05 07:55:56 +00003762 Tys.push_back(MVT::Other);
3763 SmallVector<SDOperand, 3> Ops;
3764 Ops.push_back(DAG.getEntryNode());
3765 Ops.push_back(CPIdx);
3766 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003767 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3768 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003769
3770 // Shift sign bit right or left if the two operands have different types.
3771 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3772 // Op0 is MVT::f32, Op1 is MVT::f64.
3773 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3774 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3775 DAG.getConstant(32, MVT::i32));
3776 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3777 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3778 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003779 }
3780
Evan Cheng82241c82007-01-05 21:37:56 +00003781 // Clear first operand sign bit.
3782 CV.clear();
3783 if (VT == MVT::f64) {
3784 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3785 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3786 } else {
3787 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3788 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3789 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3790 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3791 }
3792 CS = ConstantStruct::get(CV);
3793 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
3794 Tys.clear();
3795 Tys.push_back(VT);
3796 Tys.push_back(MVT::Other);
3797 Ops.clear();
3798 Ops.push_back(DAG.getEntryNode());
3799 Ops.push_back(CPIdx);
3800 Ops.push_back(DAG.getSrcValue(NULL));
3801 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3802 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3803
3804 // Or the value with the sign bit.
3805 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003806}
3807
Evan Cheng4259a0f2006-09-11 02:19:56 +00003808SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3809 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003810 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3811 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003812 SDOperand Op0 = Op.getOperand(0);
3813 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003814 SDOperand CC = Op.getOperand(2);
3815 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003816 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3817 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003818 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003819 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003820
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003821 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003822 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003823 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003824 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003825 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003826 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003827 }
3828
3829 assert(isFP && "Illegal integer SetCC!");
3830
3831 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003832 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003833
3834 switch (SetCCOpcode) {
3835 default: assert(false && "Illegal floating point SetCC!");
3836 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003837 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003838 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003839 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003840 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003841 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003842 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3843 }
3844 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003845 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003846 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003847 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003848 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003849 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003850 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3851 }
Evan Chengc1583db2005-12-21 20:21:51 +00003852 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003853}
Evan Cheng45df7f82006-01-30 23:41:35 +00003854
Evan Chenga9467aa2006-04-25 20:13:52 +00003855SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003856 bool addTest = true;
3857 SDOperand Chain = DAG.getEntryNode();
3858 SDOperand Cond = Op.getOperand(0);
3859 SDOperand CC;
3860 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003861
Evan Cheng4259a0f2006-09-11 02:19:56 +00003862 if (Cond.getOpcode() == ISD::SETCC)
3863 Cond = LowerSETCC(Cond, DAG, Chain);
3864
3865 if (Cond.getOpcode() == X86ISD::SETCC) {
3866 CC = Cond.getOperand(0);
3867
Evan Chenga9467aa2006-04-25 20:13:52 +00003868 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003869 // (since flag operand cannot be shared). Use it as the condition setting
3870 // operand in place of the X86ISD::SETCC.
3871 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003872 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003873 // pressure reason)?
3874 SDOperand Cmp = Cond.getOperand(1);
3875 unsigned Opc = Cmp.getOpcode();
3876 bool IllegalFPCMov = !X86ScalarSSE &&
3877 MVT::isFloatingPoint(Op.getValueType()) &&
3878 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3879 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3880 !IllegalFPCMov) {
3881 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3882 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3883 addTest = false;
3884 }
3885 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003886
Evan Chenga9467aa2006-04-25 20:13:52 +00003887 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003888 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003889 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3890 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003891 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003892
Evan Cheng4259a0f2006-09-11 02:19:56 +00003893 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3894 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003895 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3896 // condition is true.
3897 Ops.push_back(Op.getOperand(2));
3898 Ops.push_back(Op.getOperand(1));
3899 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003900 Ops.push_back(Cond.getValue(1));
3901 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003902}
Evan Cheng944d1e92006-01-26 02:13:10 +00003903
Evan Chenga9467aa2006-04-25 20:13:52 +00003904SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003905 bool addTest = true;
3906 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003907 SDOperand Cond = Op.getOperand(1);
3908 SDOperand Dest = Op.getOperand(2);
3909 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003910 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3911
Evan Chenga9467aa2006-04-25 20:13:52 +00003912 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003913 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003914
3915 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003916 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003917
Evan Cheng4259a0f2006-09-11 02:19:56 +00003918 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3919 // (since flag operand cannot be shared). Use it as the condition setting
3920 // operand in place of the X86ISD::SETCC.
3921 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3922 // to use a test instead of duplicating the X86ISD::CMP (for register
3923 // pressure reason)?
3924 SDOperand Cmp = Cond.getOperand(1);
3925 unsigned Opc = Cmp.getOpcode();
3926 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3927 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3928 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3929 addTest = false;
3930 }
3931 }
Evan Chengfb22e862006-01-13 01:03:02 +00003932
Evan Chenga9467aa2006-04-25 20:13:52 +00003933 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003934 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003935 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3936 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003937 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003938 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003939 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003940}
Evan Chengae986f12006-01-11 22:15:48 +00003941
Evan Cheng2a330942006-05-25 00:59:30 +00003942SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3943 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003944
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003945 if (Subtarget->is64Bit())
3946 return LowerX86_64CCCCallTo(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00003947 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003948 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003949 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003950 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003951 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003952 if (EnableFastCC) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003953 return LowerFastCCCallTo(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003954 }
3955 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003956 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003957 return LowerCCCCallTo(Op, DAG);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003958 case CallingConv::X86_StdCall:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003959 return LowerCCCCallTo(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003960 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003961 return LowerFastCCCallTo(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003962 }
Evan Cheng2a330942006-05-25 00:59:30 +00003963}
3964
Evan Chenga9467aa2006-04-25 20:13:52 +00003965SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
3966 SDOperand Copy;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003967
Evan Chenga9467aa2006-04-25 20:13:52 +00003968 switch(Op.getNumOperands()) {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003969 default:
3970 assert(0 && "Do not know how to return this many arguments!");
3971 abort();
Chris Lattnerc070c622006-04-17 20:32:50 +00003972 case 1: // ret void.
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003973 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
Evan Chenga9467aa2006-04-25 20:13:52 +00003974 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Evan Chenga3add0f2006-05-26 23:10:12 +00003975 case 3: {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003976 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003977
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003978 if (MVT::isVector(ArgVT) ||
3979 (Subtarget->is64Bit() && MVT::isFloatingPoint(ArgVT))) {
Chris Lattnerc070c622006-04-17 20:32:50 +00003980 // Integer or FP vector result -> XMM0.
3981 if (DAG.getMachineFunction().liveout_empty())
3982 DAG.getMachineFunction().addLiveOut(X86::XMM0);
3983 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::XMM0, Op.getOperand(1),
3984 SDOperand());
3985 } else if (MVT::isInteger(ArgVT)) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003986 // Integer result -> EAX / RAX.
3987 // The C calling convention guarantees the return value has been
3988 // promoted to at least MVT::i32. The X86-64 ABI doesn't require the
3989 // value to be promoted MVT::i64. So we don't have to extend it to
3990 // 64-bit. Return the value in EAX, but mark RAX as liveout.
3991 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Chris Lattnerc070c622006-04-17 20:32:50 +00003992 if (DAG.getMachineFunction().liveout_empty())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003993 DAG.getMachineFunction().addLiveOut(Reg);
Chris Lattnerc070c622006-04-17 20:32:50 +00003994
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003995 Reg = (ArgVT == MVT::i64) ? X86::RAX : X86::EAX;
3996 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg, Op.getOperand(1),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003997 SDOperand());
Chris Lattnerc070c622006-04-17 20:32:50 +00003998 } else if (!X86ScalarSSE) {
3999 // FP return with fp-stack value.
4000 if (DAG.getMachineFunction().liveout_empty())
4001 DAG.getMachineFunction().addLiveOut(X86::ST0);
4002
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004003 std::vector<MVT::ValueType> Tys;
4004 Tys.push_back(MVT::Other);
4005 Tys.push_back(MVT::Flag);
4006 std::vector<SDOperand> Ops;
4007 Ops.push_back(Op.getOperand(0));
4008 Ops.push_back(Op.getOperand(1));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004009 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004010 } else {
Chris Lattnerc070c622006-04-17 20:32:50 +00004011 // FP return with ScalarSSE (return on fp-stack).
4012 if (DAG.getMachineFunction().liveout_empty())
4013 DAG.getMachineFunction().addLiveOut(X86::ST0);
4014
Evan Chenge1ce4d72006-02-01 00:20:21 +00004015 SDOperand MemLoc;
4016 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00004017 SDOperand Value = Op.getOperand(1);
4018
Evan Chenge71fe34d2006-10-09 20:57:25 +00004019 if (ISD::isNON_EXTLoad(Value.Val) &&
Evan Chenga24617f2006-02-01 01:19:32 +00004020 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00004021 Chain = Value.getOperand(0);
4022 MemLoc = Value.getOperand(1);
4023 } else {
4024 // Spill the value to memory and reload it into top of stack.
4025 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
4026 MachineFunction &MF = DAG.getMachineFunction();
4027 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
4028 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004029 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
Evan Cheng5659ca82006-01-31 23:19:54 +00004030 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004031 std::vector<MVT::ValueType> Tys;
4032 Tys.push_back(MVT::f64);
4033 Tys.push_back(MVT::Other);
4034 std::vector<SDOperand> Ops;
4035 Ops.push_back(Chain);
Evan Cheng5659ca82006-01-31 23:19:54 +00004036 Ops.push_back(MemLoc);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004037 Ops.push_back(DAG.getValueType(ArgVT));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004038 Copy = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004039 Tys.clear();
4040 Tys.push_back(MVT::Other);
4041 Tys.push_back(MVT::Flag);
4042 Ops.clear();
4043 Ops.push_back(Copy.getValue(1));
4044 Ops.push_back(Copy);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004045 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004046 }
4047 break;
4048 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004049 case 5: {
4050 unsigned Reg1 = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
4051 unsigned Reg2 = Subtarget->is64Bit() ? X86::RDX : X86::EDX;
Chris Lattnerc070c622006-04-17 20:32:50 +00004052 if (DAG.getMachineFunction().liveout_empty()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004053 DAG.getMachineFunction().addLiveOut(Reg1);
4054 DAG.getMachineFunction().addLiveOut(Reg2);
Chris Lattnerc070c622006-04-17 20:32:50 +00004055 }
4056
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004057 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg2, Op.getOperand(3),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004058 SDOperand());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004059 Copy = DAG.getCopyToReg(Copy, Reg1, Op.getOperand(1), Copy.getValue(1));
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004060 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004061 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004062 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004063 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004064 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
Evan Chenga9467aa2006-04-25 20:13:52 +00004065 Copy.getValue(1));
4066}
4067
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004068SDOperand
4069X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00004070 MachineFunction &MF = DAG.getMachineFunction();
4071 const Function* Fn = MF.getFunction();
4072 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00004073 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00004074 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00004075 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
4076
Evan Cheng17e734f2006-05-23 21:06:34 +00004077 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004078 if (Subtarget->is64Bit())
4079 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00004080 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004081 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004082 default:
4083 assert(0 && "Unsupported calling convention");
4084 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004085 if (EnableFastCC) {
4086 return LowerFastCCArguments(Op, DAG);
4087 }
4088 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00004089 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004090 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004091 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004092 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004093 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00004094 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004095 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004096 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004097 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004098}
4099
Evan Chenga9467aa2006-04-25 20:13:52 +00004100SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4101 SDOperand InFlag(0, 0);
4102 SDOperand Chain = Op.getOperand(0);
4103 unsigned Align =
4104 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4105 if (Align == 0) Align = 1;
4106
4107 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4108 // If not DWORD aligned, call memset if size is less than the threshold.
4109 // It knows how to align to the right boundary first.
4110 if ((Align & 3) != 0 ||
4111 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4112 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004113 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00004114 TargetLowering::ArgListTy Args;
4115 TargetLowering::ArgListEntry Entry;
4116 Entry.Node = Op.getOperand(1);
4117 Entry.Ty = IntPtrTy;
4118 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004119 Entry.isInReg = false;
4120 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004121 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00004122 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00004123 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4124 Entry.Ty = IntPtrTy;
4125 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004126 Entry.isInReg = false;
4127 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004128 Args.push_back(Entry);
4129 Entry.Node = Op.getOperand(3);
4130 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004131 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004132 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004133 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4134 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00004135 }
Evan Chengd097e672006-03-22 02:53:00 +00004136
Evan Chenga9467aa2006-04-25 20:13:52 +00004137 MVT::ValueType AVT;
4138 SDOperand Count;
4139 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4140 unsigned BytesLeft = 0;
4141 bool TwoRepStos = false;
4142 if (ValC) {
4143 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004144 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00004145
Evan Chenga9467aa2006-04-25 20:13:52 +00004146 // If the value is a constant, then we can potentially use larger sets.
4147 switch (Align & 3) {
4148 case 2: // WORD aligned
4149 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004150 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004151 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00004152 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004153 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004154 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004155 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00004156 Val = (Val << 8) | Val;
4157 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004158 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4159 AVT = MVT::i64;
4160 ValReg = X86::RAX;
4161 Val = (Val << 32) | Val;
4162 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004163 break;
4164 default: // Byte aligned
4165 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004166 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004167 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004168 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00004169 }
4170
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004171 if (AVT > MVT::i8) {
4172 if (I) {
4173 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4174 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4175 BytesLeft = I->getValue() % UBytes;
4176 } else {
4177 assert(AVT >= MVT::i32 &&
4178 "Do not use rep;stos if not at least DWORD aligned");
4179 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4180 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4181 TwoRepStos = true;
4182 }
4183 }
4184
Evan Chenga9467aa2006-04-25 20:13:52 +00004185 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4186 InFlag);
4187 InFlag = Chain.getValue(1);
4188 } else {
4189 AVT = MVT::i8;
4190 Count = Op.getOperand(3);
4191 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4192 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004193 }
Evan Chengb0461082006-04-24 18:01:45 +00004194
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004195 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4196 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004197 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004198 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4199 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004200 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004201
Evan Chenga9467aa2006-04-25 20:13:52 +00004202 std::vector<MVT::ValueType> Tys;
4203 Tys.push_back(MVT::Other);
4204 Tys.push_back(MVT::Flag);
4205 std::vector<SDOperand> Ops;
4206 Ops.push_back(Chain);
4207 Ops.push_back(DAG.getValueType(AVT));
4208 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004209 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004210
Evan Chenga9467aa2006-04-25 20:13:52 +00004211 if (TwoRepStos) {
4212 InFlag = Chain.getValue(1);
4213 Count = Op.getOperand(3);
4214 MVT::ValueType CVT = Count.getValueType();
4215 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004216 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4217 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4218 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004219 InFlag = Chain.getValue(1);
4220 Tys.clear();
4221 Tys.push_back(MVT::Other);
4222 Tys.push_back(MVT::Flag);
4223 Ops.clear();
4224 Ops.push_back(Chain);
4225 Ops.push_back(DAG.getValueType(MVT::i8));
4226 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004227 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004228 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004229 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004230 SDOperand Value;
4231 unsigned Val = ValC->getValue() & 255;
4232 unsigned Offset = I->getValue() - BytesLeft;
4233 SDOperand DstAddr = Op.getOperand(1);
4234 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004235 if (BytesLeft >= 4) {
4236 Val = (Val << 8) | Val;
4237 Val = (Val << 16) | Val;
4238 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004239 Chain = DAG.getStore(Chain, Value,
4240 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4241 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004242 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004243 BytesLeft -= 4;
4244 Offset += 4;
4245 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004246 if (BytesLeft >= 2) {
4247 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004248 Chain = DAG.getStore(Chain, Value,
4249 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4250 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004251 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004252 BytesLeft -= 2;
4253 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004254 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004255 if (BytesLeft == 1) {
4256 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004257 Chain = DAG.getStore(Chain, Value,
4258 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4259 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004260 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004261 }
Evan Cheng082c8782006-03-24 07:29:27 +00004262 }
Evan Chengebf10062006-04-03 20:53:28 +00004263
Evan Chenga9467aa2006-04-25 20:13:52 +00004264 return Chain;
4265}
Evan Chengebf10062006-04-03 20:53:28 +00004266
Evan Chenga9467aa2006-04-25 20:13:52 +00004267SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4268 SDOperand Chain = Op.getOperand(0);
4269 unsigned Align =
4270 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4271 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004272
Evan Chenga9467aa2006-04-25 20:13:52 +00004273 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4274 // If not DWORD aligned, call memcpy if size is less than the threshold.
4275 // It knows how to align to the right boundary first.
4276 if ((Align & 3) != 0 ||
4277 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4278 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004279 TargetLowering::ArgListTy Args;
4280 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004281 Entry.Ty = getTargetData()->getIntPtrType();
4282 Entry.isSigned = false;
4283 Entry.isInReg = false;
4284 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004285 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4286 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4287 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004288 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004289 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004290 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4291 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004292 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004293
4294 MVT::ValueType AVT;
4295 SDOperand Count;
4296 unsigned BytesLeft = 0;
4297 bool TwoRepMovs = false;
4298 switch (Align & 3) {
4299 case 2: // WORD aligned
4300 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004301 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004302 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004303 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004304 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4305 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004306 break;
4307 default: // Byte aligned
4308 AVT = MVT::i8;
4309 Count = Op.getOperand(3);
4310 break;
4311 }
4312
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004313 if (AVT > MVT::i8) {
4314 if (I) {
4315 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4316 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4317 BytesLeft = I->getValue() % UBytes;
4318 } else {
4319 assert(AVT >= MVT::i32 &&
4320 "Do not use rep;movs if not at least DWORD aligned");
4321 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4322 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4323 TwoRepMovs = true;
4324 }
4325 }
4326
Evan Chenga9467aa2006-04-25 20:13:52 +00004327 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004328 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4329 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004330 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004331 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4332 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004333 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004334 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4335 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004336 InFlag = Chain.getValue(1);
4337
4338 std::vector<MVT::ValueType> Tys;
4339 Tys.push_back(MVT::Other);
4340 Tys.push_back(MVT::Flag);
4341 std::vector<SDOperand> Ops;
4342 Ops.push_back(Chain);
4343 Ops.push_back(DAG.getValueType(AVT));
4344 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004345 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004346
4347 if (TwoRepMovs) {
4348 InFlag = Chain.getValue(1);
4349 Count = Op.getOperand(3);
4350 MVT::ValueType CVT = Count.getValueType();
4351 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004352 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4353 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4354 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004355 InFlag = Chain.getValue(1);
4356 Tys.clear();
4357 Tys.push_back(MVT::Other);
4358 Tys.push_back(MVT::Flag);
4359 Ops.clear();
4360 Ops.push_back(Chain);
4361 Ops.push_back(DAG.getValueType(MVT::i8));
4362 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004363 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004364 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004365 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004366 unsigned Offset = I->getValue() - BytesLeft;
4367 SDOperand DstAddr = Op.getOperand(1);
4368 MVT::ValueType DstVT = DstAddr.getValueType();
4369 SDOperand SrcAddr = Op.getOperand(2);
4370 MVT::ValueType SrcVT = SrcAddr.getValueType();
4371 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004372 if (BytesLeft >= 4) {
4373 Value = DAG.getLoad(MVT::i32, Chain,
4374 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4375 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004376 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004377 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004378 Chain = DAG.getStore(Chain, Value,
4379 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4380 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004381 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004382 BytesLeft -= 4;
4383 Offset += 4;
4384 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004385 if (BytesLeft >= 2) {
4386 Value = DAG.getLoad(MVT::i16, Chain,
4387 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4388 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004389 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004390 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004391 Chain = DAG.getStore(Chain, Value,
4392 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4393 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004394 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004395 BytesLeft -= 2;
4396 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004397 }
4398
Evan Chenga9467aa2006-04-25 20:13:52 +00004399 if (BytesLeft == 1) {
4400 Value = DAG.getLoad(MVT::i8, Chain,
4401 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4402 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004403 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004404 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004405 Chain = DAG.getStore(Chain, Value,
4406 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4407 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004408 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004409 }
Evan Chengcbffa462006-03-31 19:22:53 +00004410 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004411
4412 return Chain;
4413}
4414
4415SDOperand
4416X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
4417 std::vector<MVT::ValueType> Tys;
4418 Tys.push_back(MVT::Other);
4419 Tys.push_back(MVT::Flag);
4420 std::vector<SDOperand> Ops;
4421 Ops.push_back(Op.getOperand(0));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004422 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004423 Ops.clear();
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004424 if (Subtarget->is64Bit()) {
4425 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4426 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4427 MVT::i64, Copy1.getValue(2));
4428 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4429 DAG.getConstant(32, MVT::i8));
4430 Ops.push_back(DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp));
4431 Ops.push_back(Copy2.getValue(1));
4432 Tys[0] = MVT::i64;
4433 Tys[1] = MVT::Other;
4434 } else {
4435 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4436 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4437 MVT::i32, Copy1.getValue(2));
4438 Ops.push_back(Copy1);
4439 Ops.push_back(Copy2);
4440 Ops.push_back(Copy2.getValue(1));
4441 Tys[0] = Tys[1] = MVT::i32;
4442 Tys.push_back(MVT::Other);
4443 }
Evan Cheng5c68bba2006-08-11 07:35:45 +00004444 return DAG.getNode(ISD::MERGE_VALUES, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004445}
4446
4447SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004448 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4449
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004450 if (!Subtarget->is64Bit()) {
4451 // vastart just stores the address of the VarArgsFrameIndex slot into the
4452 // memory location argument.
4453 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004454 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4455 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004456 }
4457
4458 // __va_list_tag:
4459 // gp_offset (0 - 6 * 8)
4460 // fp_offset (48 - 48 + 8 * 16)
4461 // overflow_arg_area (point to parameters coming in memory).
4462 // reg_save_area
4463 std::vector<SDOperand> MemOps;
4464 SDOperand FIN = Op.getOperand(1);
4465 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004466 SDOperand Store = DAG.getStore(Op.getOperand(0),
4467 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004468 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004469 MemOps.push_back(Store);
4470
4471 // Store fp_offset
4472 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4473 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004474 Store = DAG.getStore(Op.getOperand(0),
4475 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004476 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004477 MemOps.push_back(Store);
4478
4479 // Store ptr to overflow_arg_area
4480 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4481 DAG.getConstant(4, getPointerTy()));
4482 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004483 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4484 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004485 MemOps.push_back(Store);
4486
4487 // Store ptr to reg_save_area.
4488 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4489 DAG.getConstant(8, getPointerTy()));
4490 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004491 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4492 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004493 MemOps.push_back(Store);
4494 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004495}
4496
4497SDOperand
4498X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4499 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4500 switch (IntNo) {
4501 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004502 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004503 case Intrinsic::x86_sse_comieq_ss:
4504 case Intrinsic::x86_sse_comilt_ss:
4505 case Intrinsic::x86_sse_comile_ss:
4506 case Intrinsic::x86_sse_comigt_ss:
4507 case Intrinsic::x86_sse_comige_ss:
4508 case Intrinsic::x86_sse_comineq_ss:
4509 case Intrinsic::x86_sse_ucomieq_ss:
4510 case Intrinsic::x86_sse_ucomilt_ss:
4511 case Intrinsic::x86_sse_ucomile_ss:
4512 case Intrinsic::x86_sse_ucomigt_ss:
4513 case Intrinsic::x86_sse_ucomige_ss:
4514 case Intrinsic::x86_sse_ucomineq_ss:
4515 case Intrinsic::x86_sse2_comieq_sd:
4516 case Intrinsic::x86_sse2_comilt_sd:
4517 case Intrinsic::x86_sse2_comile_sd:
4518 case Intrinsic::x86_sse2_comigt_sd:
4519 case Intrinsic::x86_sse2_comige_sd:
4520 case Intrinsic::x86_sse2_comineq_sd:
4521 case Intrinsic::x86_sse2_ucomieq_sd:
4522 case Intrinsic::x86_sse2_ucomilt_sd:
4523 case Intrinsic::x86_sse2_ucomile_sd:
4524 case Intrinsic::x86_sse2_ucomigt_sd:
4525 case Intrinsic::x86_sse2_ucomige_sd:
4526 case Intrinsic::x86_sse2_ucomineq_sd: {
4527 unsigned Opc = 0;
4528 ISD::CondCode CC = ISD::SETCC_INVALID;
4529 switch (IntNo) {
4530 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004531 case Intrinsic::x86_sse_comieq_ss:
4532 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004533 Opc = X86ISD::COMI;
4534 CC = ISD::SETEQ;
4535 break;
Evan Cheng78038292006-04-05 23:38:46 +00004536 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004537 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004538 Opc = X86ISD::COMI;
4539 CC = ISD::SETLT;
4540 break;
4541 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004542 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004543 Opc = X86ISD::COMI;
4544 CC = ISD::SETLE;
4545 break;
4546 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004547 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004548 Opc = X86ISD::COMI;
4549 CC = ISD::SETGT;
4550 break;
4551 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004552 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004553 Opc = X86ISD::COMI;
4554 CC = ISD::SETGE;
4555 break;
4556 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004557 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004558 Opc = X86ISD::COMI;
4559 CC = ISD::SETNE;
4560 break;
4561 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004562 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004563 Opc = X86ISD::UCOMI;
4564 CC = ISD::SETEQ;
4565 break;
4566 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004567 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004568 Opc = X86ISD::UCOMI;
4569 CC = ISD::SETLT;
4570 break;
4571 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004572 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004573 Opc = X86ISD::UCOMI;
4574 CC = ISD::SETLE;
4575 break;
4576 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004577 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004578 Opc = X86ISD::UCOMI;
4579 CC = ISD::SETGT;
4580 break;
4581 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004582 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004583 Opc = X86ISD::UCOMI;
4584 CC = ISD::SETGE;
4585 break;
4586 case Intrinsic::x86_sse_ucomineq_ss:
4587 case Intrinsic::x86_sse2_ucomineq_sd:
4588 Opc = X86ISD::UCOMI;
4589 CC = ISD::SETNE;
4590 break;
Evan Cheng78038292006-04-05 23:38:46 +00004591 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004592
Evan Chenga9467aa2006-04-25 20:13:52 +00004593 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004594 SDOperand LHS = Op.getOperand(1);
4595 SDOperand RHS = Op.getOperand(2);
4596 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004597
4598 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004599 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004600 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4601 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4602 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4603 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004604 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004605 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004606 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004607}
Evan Cheng6af02632005-12-20 06:22:03 +00004608
Nate Begemaneda59972007-01-29 22:58:52 +00004609SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4610 // Depths > 0 not supported yet!
4611 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4612 return SDOperand();
4613
4614 // Just load the return address
4615 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4616 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4617}
4618
4619SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4620 // Depths > 0 not supported yet!
4621 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4622 return SDOperand();
4623
4624 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4625 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4626 DAG.getConstant(4, getPointerTy()));
4627}
4628
Evan Chenga9467aa2006-04-25 20:13:52 +00004629/// LowerOperation - Provide custom lowering hooks for some operations.
4630///
4631SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4632 switch (Op.getOpcode()) {
4633 default: assert(0 && "Should not custom lower this!");
4634 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4635 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4636 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4637 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4638 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4639 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4640 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4641 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4642 case ISD::SHL_PARTS:
4643 case ISD::SRA_PARTS:
4644 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4645 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4646 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4647 case ISD::FABS: return LowerFABS(Op, DAG);
4648 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004649 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004650 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004651 case ISD::SELECT: return LowerSELECT(Op, DAG);
4652 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4653 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004654 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004655 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004656 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004657 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4658 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4659 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4660 case ISD::VASTART: return LowerVASTART(Op, DAG);
4661 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004662 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4663 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004664 }
4665}
4666
Evan Cheng6af02632005-12-20 06:22:03 +00004667const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4668 switch (Opcode) {
4669 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004670 case X86ISD::SHLD: return "X86ISD::SHLD";
4671 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004672 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004673 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004674 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004675 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004676 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004677 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004678 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4679 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4680 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004681 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004682 case X86ISD::FST: return "X86ISD::FST";
4683 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004684 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004685 case X86ISD::CALL: return "X86ISD::CALL";
4686 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4687 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4688 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004689 case X86ISD::COMI: return "X86ISD::COMI";
4690 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004691 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004692 case X86ISD::CMOV: return "X86ISD::CMOV";
4693 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004694 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004695 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4696 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004697 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004698 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004699 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004700 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004701 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004702 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004703 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004704 case X86ISD::FMAX: return "X86ISD::FMAX";
4705 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004706 }
4707}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004708
Evan Cheng02612422006-07-05 22:17:51 +00004709/// isLegalAddressImmediate - Return true if the integer value or
4710/// GlobalValue can be used as the offset of the target addressing mode.
4711bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4712 // X86 allows a sign-extended 32-bit immediate field.
4713 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4714}
4715
4716bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004717 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4718 // field unless we are in small code model.
4719 if (Subtarget->is64Bit() &&
4720 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004721 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004722
4723 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004724}
4725
4726/// isShuffleMaskLegal - Targets can use this to indicate that they only
4727/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4728/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4729/// are assumed to be legal.
4730bool
4731X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4732 // Only do shuffles on 128-bit vector types for now.
4733 if (MVT::getSizeInBits(VT) == 64) return false;
4734 return (Mask.Val->getNumOperands() <= 4 ||
4735 isSplatMask(Mask.Val) ||
4736 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4737 X86::isUNPCKLMask(Mask.Val) ||
4738 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4739 X86::isUNPCKHMask(Mask.Val));
4740}
4741
4742bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4743 MVT::ValueType EVT,
4744 SelectionDAG &DAG) const {
4745 unsigned NumElts = BVOps.size();
4746 // Only do shuffles on 128-bit vector types for now.
4747 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4748 if (NumElts == 2) return true;
4749 if (NumElts == 4) {
4750 return (isMOVLMask(BVOps) || isCommutedMOVL(BVOps, true) ||
4751 isSHUFPMask(BVOps) || isCommutedSHUFP(BVOps));
4752 }
4753 return false;
4754}
4755
4756//===----------------------------------------------------------------------===//
4757// X86 Scheduler Hooks
4758//===----------------------------------------------------------------------===//
4759
4760MachineBasicBlock *
4761X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4762 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004763 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004764 switch (MI->getOpcode()) {
4765 default: assert(false && "Unexpected instr type to insert");
4766 case X86::CMOV_FR32:
4767 case X86::CMOV_FR64:
4768 case X86::CMOV_V4F32:
4769 case X86::CMOV_V2F64:
4770 case X86::CMOV_V2I64: {
4771 // To "insert" a SELECT_CC instruction, we actually have to insert the
4772 // diamond control-flow pattern. The incoming instruction knows the
4773 // destination vreg to set, the condition code register to branch on, the
4774 // true/false values to select between, and a branch opcode to use.
4775 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4776 ilist<MachineBasicBlock>::iterator It = BB;
4777 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004778
Evan Cheng02612422006-07-05 22:17:51 +00004779 // thisMBB:
4780 // ...
4781 // TrueVal = ...
4782 // cmpTY ccX, r1, r2
4783 // bCC copy1MBB
4784 // fallthrough --> copy0MBB
4785 MachineBasicBlock *thisMBB = BB;
4786 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4787 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004788 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004789 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004790 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004791 MachineFunction *F = BB->getParent();
4792 F->getBasicBlockList().insert(It, copy0MBB);
4793 F->getBasicBlockList().insert(It, sinkMBB);
4794 // Update machine-CFG edges by first adding all successors of the current
4795 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004796 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004797 e = BB->succ_end(); i != e; ++i)
4798 sinkMBB->addSuccessor(*i);
4799 // Next, remove all successors of the current block, and add the true
4800 // and fallthrough blocks as its successors.
4801 while(!BB->succ_empty())
4802 BB->removeSuccessor(BB->succ_begin());
4803 BB->addSuccessor(copy0MBB);
4804 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004805
Evan Cheng02612422006-07-05 22:17:51 +00004806 // copy0MBB:
4807 // %FalseValue = ...
4808 // # fallthrough to sinkMBB
4809 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004810
Evan Cheng02612422006-07-05 22:17:51 +00004811 // Update machine-CFG edges
4812 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004813
Evan Cheng02612422006-07-05 22:17:51 +00004814 // sinkMBB:
4815 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4816 // ...
4817 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004818 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004819 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4820 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4821
4822 delete MI; // The pseudo instruction is gone now.
4823 return BB;
4824 }
4825
4826 case X86::FP_TO_INT16_IN_MEM:
4827 case X86::FP_TO_INT32_IN_MEM:
4828 case X86::FP_TO_INT64_IN_MEM: {
4829 // Change the floating point control register to use "round towards zero"
4830 // mode when truncating to an integer value.
4831 MachineFunction *F = BB->getParent();
4832 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004833 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004834
4835 // Load the old value of the high byte of the control word...
4836 unsigned OldCW =
4837 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004838 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004839
4840 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004841 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4842 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004843
4844 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004845 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004846
4847 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004848 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4849 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004850
4851 // Get the X86 opcode to use.
4852 unsigned Opc;
4853 switch (MI->getOpcode()) {
4854 default: assert(0 && "illegal opcode!");
4855 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4856 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4857 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4858 }
4859
4860 X86AddressMode AM;
4861 MachineOperand &Op = MI->getOperand(0);
4862 if (Op.isRegister()) {
4863 AM.BaseType = X86AddressMode::RegBase;
4864 AM.Base.Reg = Op.getReg();
4865 } else {
4866 AM.BaseType = X86AddressMode::FrameIndexBase;
4867 AM.Base.FrameIndex = Op.getFrameIndex();
4868 }
4869 Op = MI->getOperand(1);
4870 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004871 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004872 Op = MI->getOperand(2);
4873 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004874 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004875 Op = MI->getOperand(3);
4876 if (Op.isGlobalAddress()) {
4877 AM.GV = Op.getGlobal();
4878 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004879 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004880 }
Evan Cheng20350c42006-11-27 23:37:22 +00004881 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4882 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004883
4884 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004885 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004886
4887 delete MI; // The pseudo instruction is gone now.
4888 return BB;
4889 }
4890 }
4891}
4892
4893//===----------------------------------------------------------------------===//
4894// X86 Optimization Hooks
4895//===----------------------------------------------------------------------===//
4896
Nate Begeman8a77efe2006-02-16 21:11:51 +00004897void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4898 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004899 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004900 uint64_t &KnownOne,
4901 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004902 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004903 assert((Opc >= ISD::BUILTIN_OP_END ||
4904 Opc == ISD::INTRINSIC_WO_CHAIN ||
4905 Opc == ISD::INTRINSIC_W_CHAIN ||
4906 Opc == ISD::INTRINSIC_VOID) &&
4907 "Should use MaskedValueIsZero if you don't know whether Op"
4908 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004909
Evan Cheng6d196db2006-04-05 06:11:20 +00004910 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004911 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004912 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004913 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004914 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4915 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004916 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004917}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004918
Evan Cheng5987cfb2006-07-07 08:33:52 +00004919/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4920/// element of the result of the vector shuffle.
4921static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4922 MVT::ValueType VT = N->getValueType(0);
4923 SDOperand PermMask = N->getOperand(2);
4924 unsigned NumElems = PermMask.getNumOperands();
4925 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4926 i %= NumElems;
4927 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4928 return (i == 0)
4929 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4930 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4931 SDOperand Idx = PermMask.getOperand(i);
4932 if (Idx.getOpcode() == ISD::UNDEF)
4933 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4934 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4935 }
4936 return SDOperand();
4937}
4938
4939/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4940/// node is a GlobalAddress + an offset.
4941static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004942 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004943 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004944 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4945 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4946 return true;
4947 }
Evan Chengae1cd752006-11-30 21:55:46 +00004948 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004949 SDOperand N1 = N->getOperand(0);
4950 SDOperand N2 = N->getOperand(1);
4951 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4952 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4953 if (V) {
4954 Offset += V->getSignExtended();
4955 return true;
4956 }
4957 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4958 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4959 if (V) {
4960 Offset += V->getSignExtended();
4961 return true;
4962 }
4963 }
4964 }
4965 return false;
4966}
4967
4968/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4969/// + Dist * Size.
4970static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4971 MachineFrameInfo *MFI) {
4972 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4973 return false;
4974
4975 SDOperand Loc = N->getOperand(1);
4976 SDOperand BaseLoc = Base->getOperand(1);
4977 if (Loc.getOpcode() == ISD::FrameIndex) {
4978 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4979 return false;
4980 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4981 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4982 int FS = MFI->getObjectSize(FI);
4983 int BFS = MFI->getObjectSize(BFI);
4984 if (FS != BFS || FS != Size) return false;
4985 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4986 } else {
4987 GlobalValue *GV1 = NULL;
4988 GlobalValue *GV2 = NULL;
4989 int64_t Offset1 = 0;
4990 int64_t Offset2 = 0;
4991 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4992 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4993 if (isGA1 && isGA2 && GV1 == GV2)
4994 return Offset1 == (Offset2 + Dist*Size);
4995 }
4996
4997 return false;
4998}
4999
Evan Cheng79cf9a52006-07-10 21:37:44 +00005000static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
5001 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005002 GlobalValue *GV;
5003 int64_t Offset;
5004 if (isGAPlusOffset(Base, GV, Offset))
5005 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
5006 else {
5007 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
5008 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00005009 if (BFI < 0)
5010 // Fixed objects do not specify alignment, however the offsets are known.
5011 return ((Subtarget->getStackAlignment() % 16) == 0 &&
5012 (MFI->getObjectOffset(BFI) % 16) == 0);
5013 else
5014 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00005015 }
5016 return false;
5017}
5018
5019
5020/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
5021/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
5022/// if the load addresses are consecutive, non-overlapping, and in the right
5023/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00005024static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
5025 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005026 MachineFunction &MF = DAG.getMachineFunction();
5027 MachineFrameInfo *MFI = MF.getFrameInfo();
5028 MVT::ValueType VT = N->getValueType(0);
5029 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
5030 SDOperand PermMask = N->getOperand(2);
5031 int NumElems = (int)PermMask.getNumOperands();
5032 SDNode *Base = NULL;
5033 for (int i = 0; i < NumElems; ++i) {
5034 SDOperand Idx = PermMask.getOperand(i);
5035 if (Idx.getOpcode() == ISD::UNDEF) {
5036 if (!Base) return SDOperand();
5037 } else {
5038 SDOperand Arg =
5039 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005040 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00005041 return SDOperand();
5042 if (!Base)
5043 Base = Arg.Val;
5044 else if (!isConsecutiveLoad(Arg.Val, Base,
5045 i, MVT::getSizeInBits(EVT)/8,MFI))
5046 return SDOperand();
5047 }
5048 }
5049
Evan Cheng79cf9a52006-07-10 21:37:44 +00005050 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005051 if (isAlign16) {
5052 LoadSDNode *LD = cast<LoadSDNode>(Base);
5053 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5054 LD->getSrcValueOffset());
5055 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005056 // Just use movups, it's shorter.
Evan Chengbd1c5a82006-08-11 09:08:15 +00005057 std::vector<MVT::ValueType> Tys;
5058 Tys.push_back(MVT::v4f32);
5059 Tys.push_back(MVT::Other);
5060 SmallVector<SDOperand, 3> Ops;
5061 Ops.push_back(Base->getOperand(0));
5062 Ops.push_back(Base->getOperand(1));
5063 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00005064 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00005065 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00005066 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00005067}
5068
Chris Lattner9259b1e2006-10-04 06:57:07 +00005069/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5070static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5071 const X86Subtarget *Subtarget) {
5072 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005073
Chris Lattner9259b1e2006-10-04 06:57:07 +00005074 // If we have SSE[12] support, try to form min/max nodes.
5075 if (Subtarget->hasSSE2() &&
5076 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5077 if (Cond.getOpcode() == ISD::SETCC) {
5078 // Get the LHS/RHS of the select.
5079 SDOperand LHS = N->getOperand(1);
5080 SDOperand RHS = N->getOperand(2);
5081 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005082
Evan Cheng49683ba2006-11-10 21:43:37 +00005083 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00005084 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005085 switch (CC) {
5086 default: break;
5087 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5088 case ISD::SETULE:
5089 case ISD::SETLE:
5090 if (!UnsafeFPMath) break;
5091 // FALL THROUGH.
5092 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5093 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005094 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005095 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005096
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005097 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5098 case ISD::SETUGT:
5099 case ISD::SETGT:
5100 if (!UnsafeFPMath) break;
5101 // FALL THROUGH.
5102 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5103 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005104 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005105 break;
5106 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005107 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005108 switch (CC) {
5109 default: break;
5110 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5111 case ISD::SETUGT:
5112 case ISD::SETGT:
5113 if (!UnsafeFPMath) break;
5114 // FALL THROUGH.
5115 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5116 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005117 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005118 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005119
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005120 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5121 case ISD::SETULE:
5122 case ISD::SETLE:
5123 if (!UnsafeFPMath) break;
5124 // FALL THROUGH.
5125 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5126 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005127 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005128 break;
5129 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005130 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005131
Evan Cheng49683ba2006-11-10 21:43:37 +00005132 if (Opcode)
5133 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005134 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005135
Chris Lattner9259b1e2006-10-04 06:57:07 +00005136 }
5137
5138 return SDOperand();
5139}
5140
5141
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005142SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00005143 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005144 SelectionDAG &DAG = DCI.DAG;
5145 switch (N->getOpcode()) {
5146 default: break;
5147 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00005148 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005149 case ISD::SELECT:
5150 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00005151 }
5152
5153 return SDOperand();
5154}
5155
Evan Cheng02612422006-07-05 22:17:51 +00005156//===----------------------------------------------------------------------===//
5157// X86 Inline Assembly Support
5158//===----------------------------------------------------------------------===//
5159
Chris Lattner298ef372006-07-11 02:54:03 +00005160/// getConstraintType - Given a constraint letter, return the type of
5161/// constraint it is for this target.
5162X86TargetLowering::ConstraintType
5163X86TargetLowering::getConstraintType(char ConstraintLetter) const {
5164 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00005165 case 'A':
5166 case 'r':
5167 case 'R':
5168 case 'l':
5169 case 'q':
5170 case 'Q':
5171 case 'x':
5172 case 'Y':
5173 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00005174 default: return TargetLowering::getConstraintType(ConstraintLetter);
5175 }
5176}
5177
Chris Lattner44daa502006-10-31 20:13:11 +00005178/// isOperandValidForConstraint - Return the specified operand (possibly
5179/// modified) if the specified SDOperand is valid for the specified target
5180/// constraint letter, otherwise return null.
5181SDOperand X86TargetLowering::
5182isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
5183 switch (Constraint) {
5184 default: break;
5185 case 'i':
5186 // Literal immediates are always ok.
5187 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005188
Chris Lattner44daa502006-10-31 20:13:11 +00005189 // If we are in non-pic codegen mode, we allow the address of a global to
5190 // be used with 'i'.
5191 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
5192 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
5193 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005194
Chris Lattner44daa502006-10-31 20:13:11 +00005195 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5196 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5197 GA->getOffset());
5198 return Op;
5199 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005200
Chris Lattner44daa502006-10-31 20:13:11 +00005201 // Otherwise, not valid for this mode.
5202 return SDOperand(0, 0);
5203 }
5204 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5205}
5206
5207
Chris Lattnerc642aa52006-01-31 19:43:35 +00005208std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005209getRegClassForInlineAsmConstraint(const std::string &Constraint,
5210 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005211 if (Constraint.size() == 1) {
5212 // FIXME: not handling fp-stack yet!
5213 // FIXME: not handling MMX registers yet ('y' constraint).
5214 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005215 default: break; // Unknown constraint letter
5216 case 'A': // EAX/EDX
5217 if (VT == MVT::i32 || VT == MVT::i64)
5218 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5219 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005220 case 'r': // GENERAL_REGS
5221 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005222 if (VT == MVT::i64 && Subtarget->is64Bit())
5223 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5224 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5225 X86::R8, X86::R9, X86::R10, X86::R11,
5226 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005227 if (VT == MVT::i32)
5228 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5229 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5230 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005231 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005232 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5233 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005234 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005235 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005236 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005237 if (VT == MVT::i32)
5238 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5239 X86::ESI, X86::EDI, X86::EBP, 0);
5240 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005241 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005242 X86::SI, X86::DI, X86::BP, 0);
5243 else if (VT == MVT::i8)
5244 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5245 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005246 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5247 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005248 if (VT == MVT::i32)
5249 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5250 else if (VT == MVT::i16)
5251 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5252 else if (VT == MVT::i8)
5253 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5254 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005255 case 'x': // SSE_REGS if SSE1 allowed
5256 if (Subtarget->hasSSE1())
5257 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5258 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5259 0);
5260 return std::vector<unsigned>();
5261 case 'Y': // SSE_REGS if SSE2 allowed
5262 if (Subtarget->hasSSE2())
5263 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5264 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5265 0);
5266 return std::vector<unsigned>();
5267 }
5268 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005269
Chris Lattner7ad77df2006-02-22 00:56:39 +00005270 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005271}
Chris Lattner524129d2006-07-31 23:26:50 +00005272
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005273std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005274X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5275 MVT::ValueType VT) const {
5276 // Use the default implementation in TargetLowering to convert the register
5277 // constraint into a member of a register class.
5278 std::pair<unsigned, const TargetRegisterClass*> Res;
5279 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005280
5281 // Not found as a standard register?
5282 if (Res.second == 0) {
5283 // GCC calls "st(0)" just plain "st".
5284 if (StringsEqualNoCase("{st}", Constraint)) {
5285 Res.first = X86::ST0;
5286 Res.second = X86::RSTRegisterClass;
5287 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005288
Chris Lattnerf6a69662006-10-31 19:42:44 +00005289 return Res;
5290 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005291
Chris Lattner524129d2006-07-31 23:26:50 +00005292 // Otherwise, check to see if this is a register class of the wrong value
5293 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5294 // turn into {ax},{dx}.
5295 if (Res.second->hasType(VT))
5296 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005297
Chris Lattner524129d2006-07-31 23:26:50 +00005298 // All of the single-register GCC register classes map their values onto
5299 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5300 // really want an 8-bit or 32-bit register, map to the appropriate register
5301 // class and return the appropriate register.
5302 if (Res.second != X86::GR16RegisterClass)
5303 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005304
Chris Lattner524129d2006-07-31 23:26:50 +00005305 if (VT == MVT::i8) {
5306 unsigned DestReg = 0;
5307 switch (Res.first) {
5308 default: break;
5309 case X86::AX: DestReg = X86::AL; break;
5310 case X86::DX: DestReg = X86::DL; break;
5311 case X86::CX: DestReg = X86::CL; break;
5312 case X86::BX: DestReg = X86::BL; break;
5313 }
5314 if (DestReg) {
5315 Res.first = DestReg;
5316 Res.second = Res.second = X86::GR8RegisterClass;
5317 }
5318 } else if (VT == MVT::i32) {
5319 unsigned DestReg = 0;
5320 switch (Res.first) {
5321 default: break;
5322 case X86::AX: DestReg = X86::EAX; break;
5323 case X86::DX: DestReg = X86::EDX; break;
5324 case X86::CX: DestReg = X86::ECX; break;
5325 case X86::BX: DestReg = X86::EBX; break;
5326 case X86::SI: DestReg = X86::ESI; break;
5327 case X86::DI: DestReg = X86::EDI; break;
5328 case X86::BP: DestReg = X86::EBP; break;
5329 case X86::SP: DestReg = X86::ESP; break;
5330 }
5331 if (DestReg) {
5332 Res.first = DestReg;
5333 Res.second = Res.second = X86::GR32RegisterClass;
5334 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005335 } else if (VT == MVT::i64) {
5336 unsigned DestReg = 0;
5337 switch (Res.first) {
5338 default: break;
5339 case X86::AX: DestReg = X86::RAX; break;
5340 case X86::DX: DestReg = X86::RDX; break;
5341 case X86::CX: DestReg = X86::RCX; break;
5342 case X86::BX: DestReg = X86::RBX; break;
5343 case X86::SI: DestReg = X86::RSI; break;
5344 case X86::DI: DestReg = X86::RDI; break;
5345 case X86::BP: DestReg = X86::RBP; break;
5346 case X86::SP: DestReg = X86::RSP; break;
5347 }
5348 if (DestReg) {
5349 Res.first = DestReg;
5350 Res.second = Res.second = X86::GR64RegisterClass;
5351 }
Chris Lattner524129d2006-07-31 23:26:50 +00005352 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005353
Chris Lattner524129d2006-07-31 23:26:50 +00005354 return Res;
5355}