blob: 730bcdcf7afa5295e2ef82cd32ad5123af84dbb6 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000019#include "AMDGPUIntrinsicInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000021#include "AMDGPUSubtarget.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000029#include "llvm/IR/DataLayout.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000030#include "llvm/IR/DiagnosticInfo.h"
Matt Arsenault6e3a4512016-01-18 22:01:13 +000031#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032using namespace llvm;
Matt Arsenault16353872014-04-22 16:42:00 +000033
Matt Arsenaulte935f052016-06-18 05:15:53 +000034static bool allocateKernArg(unsigned ValNo, MVT ValVT, MVT LocVT,
35 CCValAssign::LocInfo LocInfo,
36 ISD::ArgFlagsTy ArgFlags, CCState &State) {
37 MachineFunction &MF = State.getMachineFunction();
38 AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellardaf775432013-10-23 00:44:32 +000039
Tom Stellardbbeb45a2016-09-16 21:53:00 +000040 uint64_t Offset = MFI->allocateKernArg(LocVT.getStoreSize(),
Matt Arsenaulte935f052016-06-18 05:15:53 +000041 ArgFlags.getOrigAlign());
42 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000043 return true;
44}
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Christian Konig2c8f6d52013-03-07 09:03:52 +000046#include "AMDGPUGenCallingConv.inc"
47
Matt Arsenaultc9df7942014-06-11 03:29:54 +000048// Find a larger type to do a load / store of a vector with.
49EVT AMDGPUTargetLowering::getEquivalentMemType(LLVMContext &Ctx, EVT VT) {
50 unsigned StoreSize = VT.getStoreSizeInBits();
51 if (StoreSize <= 32)
52 return EVT::getIntegerVT(Ctx, StoreSize);
53
54 assert(StoreSize % 32 == 0 && "Store size not a multiple of 32");
55 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
56}
57
Matt Arsenault43e92fe2016-06-24 06:30:11 +000058AMDGPUTargetLowering::AMDGPUTargetLowering(const TargetMachine &TM,
Eric Christopher7792e322015-01-30 23:24:40 +000059 const AMDGPUSubtarget &STI)
60 : TargetLowering(TM), Subtarget(&STI) {
Tom Stellard75aadc22012-12-11 21:25:42 +000061 // Lower floating point store/load to integer store/load to reduce the number
62 // of patterns in tablegen.
Tom Stellard75aadc22012-12-11 21:25:42 +000063 setOperationAction(ISD::LOAD, MVT::f32, Promote);
64 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
65
Tom Stellardadf732c2013-07-18 21:43:48 +000066 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
67 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
68
Tom Stellard75aadc22012-12-11 21:25:42 +000069 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
70 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
71
Tom Stellardaf775432013-10-23 00:44:32 +000072 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
73 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
74
75 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
76 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
77
Matt Arsenault71e66762016-05-21 02:27:49 +000078 setOperationAction(ISD::LOAD, MVT::i64, Promote);
79 AddPromotedToType(ISD::LOAD, MVT::i64, MVT::v2i32);
80
81 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
82 AddPromotedToType(ISD::LOAD, MVT::v2i64, MVT::v4i32);
83
Tom Stellard7512c082013-07-12 18:14:56 +000084 setOperationAction(ISD::LOAD, MVT::f64, Promote);
Matt Arsenault71e66762016-05-21 02:27:49 +000085 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::v2i32);
Tom Stellard7512c082013-07-12 18:14:56 +000086
Matt Arsenaulte8a076a2014-05-08 18:01:56 +000087 setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
Matt Arsenault71e66762016-05-21 02:27:49 +000088 AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v4i32);
Tom Stellard0344cdf2013-08-01 15:23:42 +000089
Matt Arsenaultbd223422015-01-14 01:35:17 +000090 // There are no 64-bit extloads. These should be done as a 32-bit extload and
91 // an extension to 64-bit.
92 for (MVT VT : MVT::integer_valuetypes()) {
93 setLoadExtAction(ISD::EXTLOAD, MVT::i64, VT, Expand);
94 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, VT, Expand);
95 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, VT, Expand);
96 }
97
Matt Arsenault71e66762016-05-21 02:27:49 +000098 for (MVT VT : MVT::integer_valuetypes()) {
99 if (VT == MVT::i64)
100 continue;
101
102 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
103 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Legal);
104 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i16, Legal);
105 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand);
106
107 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
108 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i8, Legal);
109 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i16, Legal);
110 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand);
111
112 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i1, Promote);
113 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i8, Legal);
114 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i16, Legal);
115 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand);
116 }
117
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000118 for (MVT VT : MVT::integer_vector_valuetypes()) {
119 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i8, Expand);
120 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i8, Expand);
121 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i8, Expand);
122 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i8, Expand);
123 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i8, Expand);
124 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i8, Expand);
125 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i16, Expand);
126 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i16, Expand);
127 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i16, Expand);
128 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i16, Expand);
129 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i16, Expand);
130 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i16, Expand);
131 }
Tom Stellardb03edec2013-08-16 01:12:16 +0000132
Matt Arsenault71e66762016-05-21 02:27:49 +0000133 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
134 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
135 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
136 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8f16, Expand);
137
138 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
139 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
140 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
141 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f32, Expand);
142
143 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
144 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
145 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
146 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f16, Expand);
147
148 setOperationAction(ISD::STORE, MVT::f32, Promote);
149 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
150
151 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
152 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
153
154 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
155 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
156
157 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
158 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
159
160 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
161 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
162
163 setOperationAction(ISD::STORE, MVT::i64, Promote);
164 AddPromotedToType(ISD::STORE, MVT::i64, MVT::v2i32);
165
166 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
167 AddPromotedToType(ISD::STORE, MVT::v2i64, MVT::v4i32);
168
169 setOperationAction(ISD::STORE, MVT::f64, Promote);
170 AddPromotedToType(ISD::STORE, MVT::f64, MVT::v2i32);
171
172 setOperationAction(ISD::STORE, MVT::v2f64, Promote);
173 AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v4i32);
174
Matt Arsenault71e66762016-05-21 02:27:49 +0000175 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
176 setTruncStoreAction(MVT::i64, MVT::i8, Expand);
177 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
178 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
179
180 setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
181 setTruncStoreAction(MVT::v2i64, MVT::v2i8, Expand);
182 setTruncStoreAction(MVT::v2i64, MVT::v2i16, Expand);
183 setTruncStoreAction(MVT::v2i64, MVT::v2i32, Expand);
184
185 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
186 setTruncStoreAction(MVT::v2f32, MVT::v2f16, Expand);
187 setTruncStoreAction(MVT::v4f32, MVT::v4f16, Expand);
188 setTruncStoreAction(MVT::v8f32, MVT::v8f16, Expand);
189
190 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
191 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
192
193 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
194 setTruncStoreAction(MVT::v2f64, MVT::v2f16, Expand);
195
196 setTruncStoreAction(MVT::v4f64, MVT::v4f32, Expand);
197 setTruncStoreAction(MVT::v4f64, MVT::v4f16, Expand);
198
199 setTruncStoreAction(MVT::v8f64, MVT::v8f32, Expand);
200 setTruncStoreAction(MVT::v8f64, MVT::v8f16, Expand);
201
202
203 setOperationAction(ISD::Constant, MVT::i32, Legal);
204 setOperationAction(ISD::Constant, MVT::i64, Legal);
205 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
206 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
207
208 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
209 setOperationAction(ISD::BRIND, MVT::Other, Expand);
210
211 // This is totally unsupported, just custom lower to produce an error.
212 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
213
214 // We need to custom lower some of the intrinsics
215 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
216 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
217
218 // Library functions. These default to Expand, but we have instructions
219 // for them.
220 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
221 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
222 setOperationAction(ISD::FPOW, MVT::f32, Legal);
223 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
224 setOperationAction(ISD::FABS, MVT::f32, Legal);
225 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
226 setOperationAction(ISD::FRINT, MVT::f32, Legal);
227 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
228 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
229 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
230
231 setOperationAction(ISD::FROUND, MVT::f32, Custom);
232 setOperationAction(ISD::FROUND, MVT::f64, Custom);
233
234 setOperationAction(ISD::FNEARBYINT, MVT::f32, Custom);
235 setOperationAction(ISD::FNEARBYINT, MVT::f64, Custom);
236
237 setOperationAction(ISD::FREM, MVT::f32, Custom);
238 setOperationAction(ISD::FREM, MVT::f64, Custom);
239
240 // v_mad_f32 does not support denormals according to some sources.
241 if (!Subtarget->hasFP32Denormals())
242 setOperationAction(ISD::FMAD, MVT::f32, Legal);
243
244 // Expand to fneg + fadd.
245 setOperationAction(ISD::FSUB, MVT::f64, Expand);
246
247 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
248 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
249 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
250 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
251 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
252 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
253 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
254 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
255 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
256 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellardaeb45642014-02-04 17:18:43 +0000257
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000258 if (Subtarget->getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault46010932014-06-18 17:05:30 +0000259 setOperationAction(ISD::FCEIL, MVT::f64, Custom);
260 setOperationAction(ISD::FTRUNC, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000261 setOperationAction(ISD::FRINT, MVT::f64, Custom);
Matt Arsenault46010932014-06-18 17:05:30 +0000262 setOperationAction(ISD::FFLOOR, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000263 }
264
Matt Arsenault6e439652014-06-10 19:00:20 +0000265 if (!Subtarget->hasBFI()) {
266 // fcopysign can be done in a single instruction with BFI.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
269 }
270
Tim Northoverf861de32014-07-18 08:43:24 +0000271 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
Tom Stellard94c21bc2016-11-01 16:31:48 +0000272 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Custom);
Tim Northoverf861de32014-07-18 08:43:24 +0000273
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000274 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
275 for (MVT VT : ScalarIntVTs) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000276 // These should use [SU]DIVREM, so set them to expand
Jan Vesely4a33bc62014-08-12 17:31:17 +0000277 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault71e66762016-05-21 02:27:49 +0000278 setOperationAction(ISD::UDIV, VT, Expand);
279 setOperationAction(ISD::SREM, VT, Expand);
280 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000281
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000282 // GPU does not have divrem function for signed or unsigned.
Jan Vesely109efdf2014-06-22 21:43:00 +0000283 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000284 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000285
286 // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
287 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
288 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
289
290 setOperationAction(ISD::BSWAP, VT, Expand);
291 setOperationAction(ISD::CTTZ, VT, Expand);
292 setOperationAction(ISD::CTLZ, VT, Expand);
293 }
294
Matt Arsenault60425062014-06-10 19:18:28 +0000295 if (!Subtarget->hasBCNT(32))
296 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
297
298 if (!Subtarget->hasBCNT(64))
299 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
300
Matt Arsenault717c1d02014-06-15 21:08:58 +0000301 // The hardware supports 32-bit ROTR, but not ROTL.
302 setOperationAction(ISD::ROTL, MVT::i32, Expand);
303 setOperationAction(ISD::ROTL, MVT::i64, Expand);
304 setOperationAction(ISD::ROTR, MVT::i64, Expand);
305
306 setOperationAction(ISD::MUL, MVT::i64, Expand);
307 setOperationAction(ISD::MULHU, MVT::i64, Expand);
308 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000309 setOperationAction(ISD::UDIV, MVT::i32, Expand);
310 setOperationAction(ISD::UREM, MVT::i32, Expand);
311 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000312 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000313 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
314 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000315 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000316
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000317 setOperationAction(ISD::SMIN, MVT::i32, Legal);
318 setOperationAction(ISD::UMIN, MVT::i32, Legal);
319 setOperationAction(ISD::SMAX, MVT::i32, Legal);
320 setOperationAction(ISD::UMAX, MVT::i32, Legal);
321
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000322 if (Subtarget->hasFFBH())
323 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Custom);
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000324
Craig Topper33772c52016-04-28 03:34:31 +0000325 if (Subtarget->hasFFBL())
326 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Legal);
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000327
Matt Arsenaultf058d672016-01-11 16:50:29 +0000328 setOperationAction(ISD::CTLZ, MVT::i64, Custom);
329 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
330
Matt Arsenault59b8b772016-03-01 04:58:17 +0000331 // We only really have 32-bit BFE instructions (and 16-bit on VI).
332 //
333 // On SI+ there are 64-bit BFEs, but they are scalar only and there isn't any
334 // effort to match them now. We want this to be false for i64 cases when the
335 // extraction isn't restricted to the upper or lower half. Ideally we would
336 // have some pass reduce 64-bit extracts to 32-bit if possible. Extracts that
337 // span the midpoint are probably relatively rare, so don't worry about them
338 // for now.
339 if (Subtarget->hasBFE())
340 setHasExtractBitsInsn(true);
341
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000342 static const MVT::SimpleValueType VectorIntTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000343 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000344 };
Aaron Watry0a794a462013-06-25 13:55:57 +0000345
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000346 for (MVT VT : VectorIntTypes) {
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000347 // Expand the following operations for the current type by default.
Aaron Watry0a794a462013-06-25 13:55:57 +0000348 setOperationAction(ISD::ADD, VT, Expand);
349 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000350 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
351 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000352 setOperationAction(ISD::MUL, VT, Expand);
Valery Pykhtin8a89d362016-11-01 10:26:48 +0000353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::MULHS, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000355 setOperationAction(ISD::OR, VT, Expand);
356 setOperationAction(ISD::SHL, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000357 setOperationAction(ISD::SRA, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000358 setOperationAction(ISD::SRL, VT, Expand);
359 setOperationAction(ISD::ROTL, VT, Expand);
360 setOperationAction(ISD::ROTR, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000361 setOperationAction(ISD::SUB, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000362 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000363 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000364 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000365 setOperationAction(ISD::UDIV, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000366 setOperationAction(ISD::SREM, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000367 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000368 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
369 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000370 setOperationAction(ISD::SDIVREM, VT, Custom);
Artyom Skrobov63471332015-10-15 09:18:47 +0000371 setOperationAction(ISD::UDIVREM, VT, Expand);
Matt Arsenaultc4d3d3a2014-06-23 18:00:49 +0000372 setOperationAction(ISD::ADDC, VT, Expand);
373 setOperationAction(ISD::SUBC, VT, Expand);
374 setOperationAction(ISD::ADDE, VT, Expand);
375 setOperationAction(ISD::SUBE, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000376 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000377 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000378 setOperationAction(ISD::SELECT_CC, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000379 setOperationAction(ISD::XOR, VT, Expand);
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000380 setOperationAction(ISD::BSWAP, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000381 setOperationAction(ISD::CTPOP, VT, Expand);
382 setOperationAction(ISD::CTTZ, VT, Expand);
383 setOperationAction(ISD::CTLZ, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000384 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000385 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000386
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000387 static const MVT::SimpleValueType FloatVectorTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000388 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000389 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000390
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000391 for (MVT VT : FloatVectorTypes) {
Tom Stellard175e7a82013-11-27 21:23:39 +0000392 setOperationAction(ISD::FABS, VT, Expand);
Matt Arsenault7c936902014-10-21 23:01:01 +0000393 setOperationAction(ISD::FMINNUM, VT, Expand);
394 setOperationAction(ISD::FMAXNUM, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000395 setOperationAction(ISD::FADD, VT, Expand);
Jan Vesely85f0dbc2014-06-18 17:57:29 +0000396 setOperationAction(ISD::FCEIL, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000397 setOperationAction(ISD::FCOS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000398 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard5222a882014-06-20 17:06:05 +0000399 setOperationAction(ISD::FEXP2, VT, Expand);
Tom Stellarda79e9f02014-06-20 17:06:07 +0000400 setOperationAction(ISD::FLOG2, VT, Expand);
Matt Arsenault16e31332014-09-10 21:44:27 +0000401 setOperationAction(ISD::FREM, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000402 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000403 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000404 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000405 setOperationAction(ISD::FMUL, VT, Expand);
Matt Arsenaultc6f8fdb2014-06-26 01:28:05 +0000406 setOperationAction(ISD::FMA, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000407 setOperationAction(ISD::FRINT, VT, Expand);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000408 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000409 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000410 setOperationAction(ISD::FSIN, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000411 setOperationAction(ISD::FSUB, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000412 setOperationAction(ISD::FNEG, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000413 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000414 setOperationAction(ISD::SELECT_CC, VT, Expand);
Matt Arsenault6e439652014-06-10 19:00:20 +0000415 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000416 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000417 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000418
Matt Arsenault1cc49912016-05-25 17:34:58 +0000419 // This causes using an unrolled select operation rather than expansion with
420 // bit operations. This is in general better, but the alternative using BFI
421 // instructions may be better if the select sources are SGPRs.
422 setOperationAction(ISD::SELECT, MVT::v2f32, Promote);
423 AddPromotedToType(ISD::SELECT, MVT::v2f32, MVT::v2i32);
424
425 setOperationAction(ISD::SELECT, MVT::v4f32, Promote);
426 AddPromotedToType(ISD::SELECT, MVT::v4f32, MVT::v4i32);
427
Matt Arsenault38d8ed22016-12-09 17:49:14 +0000428 // There are no libcalls of any kind.
429 for (int I = 0; I < RTLIB::UNKNOWN_LIBCALL; ++I)
430 setLibcallName(static_cast<RTLIB::Libcall>(I), nullptr);
431
Matt Arsenaultfcdddf92014-11-26 21:23:15 +0000432 setBooleanContents(ZeroOrNegativeOneBooleanContent);
433 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
434
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000435 setSchedulingPreference(Sched::RegPressure);
436 setJumpIsExpensive(true);
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000437 setHasMultipleConditionRegisters(true);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000438
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000439 // SI at least has hardware support for floating point exceptions, but no way
440 // of using or handling them is implemented. They are also optional in OpenCL
441 // (Section 7.3)
Matt Arsenaultf639c322016-01-28 20:53:42 +0000442 setHasFloatingPointExceptions(Subtarget->hasFPExceptions());
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000443
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000444 PredictableSelectIsExpensive = false;
445
Nirav Davef5bf03c2016-12-14 16:43:44 +0000446 // We want to find all load dependencies for long chains of stores to enable
447 // merging into very wide vectors. The problem is with vectors with > 4
448 // elements. MergeConsecutiveStores will attempt to merge these because x8/x16
449 // vectors are a legal type, even though we have to split the loads
450 // usually. When we can more precisely specify load legality per address
451 // space, we should be able to make FindBetterChain/MergeConsecutiveStores
452 // smarter so that they can figure out what to do in 2 iterations without all
453 // N > 4 stores on the same chain.
454 GatherAllAliasesMaxDepth = 16;
455
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000456 // FIXME: Need to really handle these.
457 MaxStoresPerMemcpy = 4096;
458 MaxStoresPerMemmove = 4096;
459 MaxStoresPerMemset = 4096;
Matt Arsenault71e66762016-05-21 02:27:49 +0000460
461 setTargetDAGCombine(ISD::BITCAST);
Matt Arsenault71e66762016-05-21 02:27:49 +0000462 setTargetDAGCombine(ISD::SHL);
463 setTargetDAGCombine(ISD::SRA);
464 setTargetDAGCombine(ISD::SRL);
465 setTargetDAGCombine(ISD::MUL);
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000466 setTargetDAGCombine(ISD::MULHU);
467 setTargetDAGCombine(ISD::MULHS);
Matt Arsenault71e66762016-05-21 02:27:49 +0000468 setTargetDAGCombine(ISD::SELECT);
469 setTargetDAGCombine(ISD::SELECT_CC);
470 setTargetDAGCombine(ISD::STORE);
471 setTargetDAGCombine(ISD::FADD);
472 setTargetDAGCombine(ISD::FSUB);
Tom Stellard75aadc22012-12-11 21:25:42 +0000473}
474
Tom Stellard28d06de2013-08-05 22:22:07 +0000475//===----------------------------------------------------------------------===//
476// Target Information
477//===----------------------------------------------------------------------===//
478
Mehdi Amini44ede332015-07-09 02:09:04 +0000479MVT AMDGPUTargetLowering::getVectorIdxTy(const DataLayout &) const {
Tom Stellard28d06de2013-08-05 22:22:07 +0000480 return MVT::i32;
481}
482
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000483bool AMDGPUTargetLowering::isSelectSupported(SelectSupportKind SelType) const {
484 return true;
485}
486
Matt Arsenault14d46452014-06-15 20:23:38 +0000487// The backend supports 32 and 64 bit floating point immediates.
488// FIXME: Why are we reporting vectors of FP immediates as legal?
489bool AMDGPUTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
490 EVT ScalarVT = VT.getScalarType();
Matt Arsenault4e55c1e2016-12-22 03:05:30 +0000491 return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64 ||
492 (ScalarVT == MVT::f16 && Subtarget->has16BitInsts()));
Matt Arsenault14d46452014-06-15 20:23:38 +0000493}
494
495// We don't want to shrink f64 / f32 constants.
496bool AMDGPUTargetLowering::ShouldShrinkFPConstant(EVT VT) const {
497 EVT ScalarVT = VT.getScalarType();
498 return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
499}
500
Matt Arsenault810cb622014-12-12 00:00:24 +0000501bool AMDGPUTargetLowering::shouldReduceLoadWidth(SDNode *N,
502 ISD::LoadExtType,
503 EVT NewVT) const {
504
505 unsigned NewSize = NewVT.getStoreSizeInBits();
506
507 // If we are reducing to a 32-bit load, this is always better.
508 if (NewSize == 32)
509 return true;
510
511 EVT OldVT = N->getValueType(0);
512 unsigned OldSize = OldVT.getStoreSizeInBits();
513
514 // Don't produce extloads from sub 32-bit types. SI doesn't have scalar
515 // extloads, so doing one requires using a buffer_load. In cases where we
516 // still couldn't use a scalar load, using the wider load shouldn't really
517 // hurt anything.
518
519 // If the old size already had to be an extload, there's no harm in continuing
520 // to reduce the width.
521 return (OldSize < 32);
522}
523
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000524bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
525 EVT CastTy) const {
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000526
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000527 assert(LoadTy.getSizeInBits() == CastTy.getSizeInBits());
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000528
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000529 if (LoadTy.getScalarType() == MVT::i32)
530 return false;
531
532 unsigned LScalarSize = LoadTy.getScalarSizeInBits();
533 unsigned CastScalarSize = CastTy.getScalarSizeInBits();
534
535 return (LScalarSize < CastScalarSize) ||
536 (CastScalarSize >= 32);
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000537}
Tom Stellard28d06de2013-08-05 22:22:07 +0000538
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000539// SI+ has instructions for cttz / ctlz for 32-bit values. This is probably also
540// profitable with the expansion for 64-bit since it's generally good to
541// speculate things.
542// FIXME: These should really have the size as a parameter.
543bool AMDGPUTargetLowering::isCheapToSpeculateCttz() const {
544 return true;
545}
546
547bool AMDGPUTargetLowering::isCheapToSpeculateCtlz() const {
548 return true;
549}
550
Tom Stellard75aadc22012-12-11 21:25:42 +0000551//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000552// Target Properties
553//===---------------------------------------------------------------------===//
554
555bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
556 assert(VT.isFloatingPoint());
Matt Arsenaultc79dc702016-11-15 02:25:28 +0000557 return VT == MVT::f32 || VT == MVT::f64 || (Subtarget->has16BitInsts() &&
558 VT == MVT::f16);
Tom Stellardc54731a2013-07-23 23:55:03 +0000559}
560
561bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
Matt Arsenaultc79dc702016-11-15 02:25:28 +0000562 return isFAbsFree(VT);
Tom Stellardc54731a2013-07-23 23:55:03 +0000563}
564
Matt Arsenault65ad1602015-05-24 00:51:27 +0000565bool AMDGPUTargetLowering:: storeOfVectorConstantIsCheap(EVT MemVT,
566 unsigned NumElem,
567 unsigned AS) const {
568 return true;
569}
570
Matt Arsenault61dc2352015-10-12 23:59:50 +0000571bool AMDGPUTargetLowering::aggressivelyPreferBuildVectorSources(EVT VecVT) const {
572 // There are few operations which truly have vector input operands. Any vector
573 // operation is going to involve operations on each component, and a
574 // build_vector will be a copy per element, so it always makes sense to use a
575 // build_vector input in place of the extracted element to avoid a copy into a
576 // super register.
577 //
578 // We should probably only do this if all users are extracts only, but this
579 // should be the common case.
580 return true;
581}
582
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000583bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000584 // Truncate is just accessing a subregister.
Tom Stellard115a6152016-11-10 16:02:37 +0000585
586 unsigned SrcSize = Source.getSizeInBits();
587 unsigned DestSize = Dest.getSizeInBits();
588
589 return DestSize < SrcSize && DestSize % 32 == 0 ;
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000590}
591
592bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
593 // Truncate is just accessing a subregister.
Tom Stellard115a6152016-11-10 16:02:37 +0000594
595 unsigned SrcSize = Source->getScalarSizeInBits();
596 unsigned DestSize = Dest->getScalarSizeInBits();
597
598 if (DestSize== 16 && Subtarget->has16BitInsts())
599 return SrcSize >= 32;
600
601 return DestSize < SrcSize && DestSize % 32 == 0;
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000602}
603
Matt Arsenaultb517c812014-03-27 17:23:31 +0000604bool AMDGPUTargetLowering::isZExtFree(Type *Src, Type *Dest) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000605 unsigned SrcSize = Src->getScalarSizeInBits();
606 unsigned DestSize = Dest->getScalarSizeInBits();
Matt Arsenaultb517c812014-03-27 17:23:31 +0000607
Tom Stellard115a6152016-11-10 16:02:37 +0000608 if (SrcSize == 16 && Subtarget->has16BitInsts())
609 return DestSize >= 32;
610
Matt Arsenaultb517c812014-03-27 17:23:31 +0000611 return SrcSize == 32 && DestSize == 64;
612}
613
614bool AMDGPUTargetLowering::isZExtFree(EVT Src, EVT Dest) const {
615 // Any register load of a 64-bit value really requires 2 32-bit moves. For all
616 // practical purposes, the extra mov 0 to load a 64-bit is free. As used,
617 // this will enable reducing 64-bit operations the 32-bit, which is always
618 // good.
Tom Stellard115a6152016-11-10 16:02:37 +0000619
620 if (Src == MVT::i16)
621 return Dest == MVT::i32 ||Dest == MVT::i64 ;
622
Matt Arsenaultb517c812014-03-27 17:23:31 +0000623 return Src == MVT::i32 && Dest == MVT::i64;
624}
625
Aaron Ballman3c81e462014-06-26 13:45:47 +0000626bool AMDGPUTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
627 return isZExtFree(Val.getValueType(), VT2);
628}
629
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000630bool AMDGPUTargetLowering::isNarrowingProfitable(EVT SrcVT, EVT DestVT) const {
631 // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
632 // limited number of native 64-bit operations. Shrinking an operation to fit
633 // in a single 32-bit register should always be helpful. As currently used,
634 // this is much less general than the name suggests, and is only used in
635 // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
636 // not profitable, and may actually be harmful.
637 return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
638}
639
Tom Stellardc54731a2013-07-23 23:55:03 +0000640//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000641// TargetLowering Callbacks
642//===---------------------------------------------------------------------===//
643
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000644/// The SelectionDAGBuilder will automatically promote function arguments
645/// with illegal types. However, this does not work for the AMDGPU targets
646/// since the function arguments are stored in memory as these illegal types.
647/// In order to handle this properly we need to get the original types sizes
648/// from the LLVM IR Function and fixup the ISD:InputArg values before
649/// passing them to AnalyzeFormalArguments()
Christian Konig2c8f6d52013-03-07 09:03:52 +0000650
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000651/// When the SelectionDAGBuilder computes the Ins, it takes care of splitting
652/// input values across multiple registers. Each item in the Ins array
653/// represents a single value that will be stored in regsters. Ins[x].VT is
654/// the value type of the value that will be stored in the register, so
655/// whatever SDNode we lower the argument to needs to be this type.
656///
657/// In order to correctly lower the arguments we need to know the size of each
658/// argument. Since Ins[x].VT gives us the size of the register that will
659/// hold the value, we need to look at Ins[x].ArgVT to see the 'real' type
660/// for the orignal function argument so that we can deduce the correct memory
661/// type to use for Ins[x]. In most cases the correct memory type will be
662/// Ins[x].ArgVT. However, this will not always be the case. If, for example,
663/// we have a kernel argument of type v8i8, this argument will be split into
664/// 8 parts and each part will be represented by its own item in the Ins array.
665/// For each part the Ins[x].ArgVT will be the v8i8, which is the full type of
666/// the argument before it was split. From this, we deduce that the memory type
667/// for each individual part is i8. We pass the memory type as LocVT to the
668/// calling convention analysis function and the register type (Ins[x].VT) as
669/// the ValVT.
670void AMDGPUTargetLowering::analyzeFormalArgumentsCompute(CCState &State,
671 const SmallVectorImpl<ISD::InputArg> &Ins) const {
672 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
673 const ISD::InputArg &In = Ins[i];
674 EVT MemVT;
675
676 unsigned NumRegs = getNumRegisters(State.getContext(), In.ArgVT);
677
Tom Stellard7998db62016-09-16 22:20:24 +0000678 if (!Subtarget->isAmdHsaOS() &&
679 (In.ArgVT == MVT::i16 || In.ArgVT == MVT::i8 || In.ArgVT == MVT::f16)) {
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000680 // The ABI says the caller will extend these values to 32-bits.
681 MemVT = In.ArgVT.isInteger() ? MVT::i32 : MVT::f32;
682 } else if (NumRegs == 1) {
683 // This argument is not split, so the IR type is the memory type.
684 assert(!In.Flags.isSplit());
685 if (In.ArgVT.isExtended()) {
686 // We have an extended type, like i24, so we should just use the register type
687 MemVT = In.VT;
688 } else {
689 MemVT = In.ArgVT;
690 }
691 } else if (In.ArgVT.isVector() && In.VT.isVector() &&
692 In.ArgVT.getScalarType() == In.VT.getScalarType()) {
693 assert(In.ArgVT.getVectorNumElements() > In.VT.getVectorNumElements());
694 // We have a vector value which has been split into a vector with
695 // the same scalar type, but fewer elements. This should handle
696 // all the floating-point vector types.
697 MemVT = In.VT;
698 } else if (In.ArgVT.isVector() &&
699 In.ArgVT.getVectorNumElements() == NumRegs) {
700 // This arg has been split so that each element is stored in a separate
701 // register.
702 MemVT = In.ArgVT.getScalarType();
703 } else if (In.ArgVT.isExtended()) {
704 // We have an extended type, like i65.
705 MemVT = In.VT;
706 } else {
707 unsigned MemoryBits = In.ArgVT.getStoreSizeInBits() / NumRegs;
708 assert(In.ArgVT.getStoreSizeInBits() % NumRegs == 0);
709 if (In.VT.isInteger()) {
710 MemVT = EVT::getIntegerVT(State.getContext(), MemoryBits);
711 } else if (In.VT.isVector()) {
712 assert(!In.VT.getScalarType().isFloatingPoint());
713 unsigned NumElements = In.VT.getVectorNumElements();
714 assert(MemoryBits % NumElements == 0);
715 // This vector type has been split into another vector type with
716 // a different elements size.
717 EVT ScalarVT = EVT::getIntegerVT(State.getContext(),
718 MemoryBits / NumElements);
719 MemVT = EVT::getVectorVT(State.getContext(), ScalarVT, NumElements);
720 } else {
721 llvm_unreachable("cannot deduce memory type.");
722 }
723 }
724
725 // Convert one element vectors to scalar.
726 if (MemVT.isVector() && MemVT.getVectorNumElements() == 1)
727 MemVT = MemVT.getScalarType();
728
729 if (MemVT.isExtended()) {
730 // This should really only happen if we have vec3 arguments
731 assert(MemVT.isVector() && MemVT.getVectorNumElements() == 3);
732 MemVT = MemVT.getPow2VectorType(State.getContext());
733 }
734
735 assert(MemVT.isSimple());
736 allocateKernArg(i, In.VT, MemVT.getSimpleVT(), CCValAssign::Full, In.Flags,
737 State);
738 }
739}
740
741void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
742 const SmallVectorImpl<ISD::InputArg> &Ins) const {
Christian Konig2c8f6d52013-03-07 09:03:52 +0000743 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000744}
745
Marek Olsak8a0f3352016-01-13 17:23:04 +0000746void AMDGPUTargetLowering::AnalyzeReturn(CCState &State,
747 const SmallVectorImpl<ISD::OutputArg> &Outs) const {
748
749 State.AnalyzeReturn(Outs, RetCC_SI);
750}
751
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000752SDValue
753AMDGPUTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
754 bool isVarArg,
755 const SmallVectorImpl<ISD::OutputArg> &Outs,
756 const SmallVectorImpl<SDValue> &OutVals,
757 const SDLoc &DL, SelectionDAG &DAG) const {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000758 return DAG.getNode(AMDGPUISD::ENDPGM, DL, MVT::Other, Chain);
Tom Stellard75aadc22012-12-11 21:25:42 +0000759}
760
761//===---------------------------------------------------------------------===//
762// Target specific lowering
763//===---------------------------------------------------------------------===//
764
Matt Arsenault16353872014-04-22 16:42:00 +0000765SDValue AMDGPUTargetLowering::LowerCall(CallLoweringInfo &CLI,
766 SmallVectorImpl<SDValue> &InVals) const {
767 SDValue Callee = CLI.Callee;
768 SelectionDAG &DAG = CLI.DAG;
769
770 const Function &Fn = *DAG.getMachineFunction().getFunction();
771
772 StringRef FuncName("<unknown>");
773
Matt Arsenaultde1c34102014-04-25 22:22:01 +0000774 if (const ExternalSymbolSDNode *G = dyn_cast<ExternalSymbolSDNode>(Callee))
775 FuncName = G->getSymbol();
776 else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Matt Arsenault16353872014-04-22 16:42:00 +0000777 FuncName = G->getGlobal()->getName();
778
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000779 DiagnosticInfoUnsupported NoCalls(
780 Fn, "unsupported call to function " + FuncName, CLI.DL.getDebugLoc());
Matt Arsenault16353872014-04-22 16:42:00 +0000781 DAG.getContext()->diagnose(NoCalls);
Matt Arsenault9430b912016-05-18 16:10:11 +0000782
Matt Arsenault0b386362016-12-15 20:50:12 +0000783 if (!CLI.IsTailCall) {
784 for (unsigned I = 0, E = CLI.Ins.size(); I != E; ++I)
785 InVals.push_back(DAG.getUNDEF(CLI.Ins[I].VT));
786 }
Matt Arsenault9430b912016-05-18 16:10:11 +0000787
788 return DAG.getEntryNode();
Matt Arsenault16353872014-04-22 16:42:00 +0000789}
790
Matt Arsenault19c54882015-08-26 18:37:13 +0000791SDValue AMDGPUTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
792 SelectionDAG &DAG) const {
793 const Function &Fn = *DAG.getMachineFunction().getFunction();
794
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000795 DiagnosticInfoUnsupported NoDynamicAlloca(Fn, "unsupported dynamic alloca",
796 SDLoc(Op).getDebugLoc());
Matt Arsenault19c54882015-08-26 18:37:13 +0000797 DAG.getContext()->diagnose(NoDynamicAlloca);
Diana Picuse440f992016-06-23 09:19:16 +0000798 auto Ops = {DAG.getConstant(0, SDLoc(), Op.getValueType()), Op.getOperand(0)};
799 return DAG.getMergeValues(Ops, SDLoc());
Matt Arsenault19c54882015-08-26 18:37:13 +0000800}
801
Matt Arsenault14d46452014-06-15 20:23:38 +0000802SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op,
803 SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000804 switch (Op.getOpcode()) {
805 default:
Matt Arsenaultdfaf4262016-04-25 19:27:09 +0000806 Op->dump(&DAG);
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000807 llvm_unreachable("Custom lowering code for this"
808 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000809 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000810 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Tom Stellardd86003e2013-08-14 23:25:00 +0000811 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
812 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000813 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
814 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Jan Vesely109efdf2014-06-22 21:43:00 +0000815 case ISD::SDIVREM: return LowerSDIVREM(Op, DAG);
Matt Arsenault16e31332014-09-10 21:44:27 +0000816 case ISD::FREM: return LowerFREM(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000817 case ISD::FCEIL: return LowerFCEIL(Op, DAG);
818 case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000819 case ISD::FRINT: return LowerFRINT(Op, DAG);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000820 case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
Matt Arsenaultb0055482015-01-21 18:18:25 +0000821 case ISD::FROUND: return LowerFROUND(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000822 case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000823 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000824 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Tom Stellard94c21bc2016-11-01 16:31:48 +0000825 case ISD::FP_TO_FP16: return LowerFP_TO_FP16(Op, DAG);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000826 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
827 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Matt Arsenaultf058d672016-01-11 16:50:29 +0000828 case ISD::CTLZ:
829 case ISD::CTLZ_ZERO_UNDEF:
830 return LowerCTLZ(Op, DAG);
Matt Arsenault19c54882015-08-26 18:37:13 +0000831 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000832 }
833 return Op;
834}
835
Matt Arsenaultd125d742014-03-27 17:23:24 +0000836void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
837 SmallVectorImpl<SDValue> &Results,
838 SelectionDAG &DAG) const {
839 switch (N->getOpcode()) {
840 case ISD::SIGN_EXTEND_INREG:
841 // Different parts of legalization seem to interpret which type of
842 // sign_extend_inreg is the one to check for custom lowering. The extended
843 // from type is what really matters, but some places check for custom
844 // lowering of the result type. This results in trying to use
845 // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
846 // nothing here and let the illegal result integer be handled normally.
847 return;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000848 default:
849 return;
850 }
851}
852
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000853static bool hasDefinedInitializer(const GlobalValue *GV) {
854 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
855 if (!GVar || !GVar->hasInitializer())
856 return false;
857
Matt Arsenault8226fc42016-03-02 23:00:21 +0000858 return !isa<UndefValue>(GVar->getInitializer());
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000859}
860
Tom Stellardc026e8b2013-06-28 15:47:08 +0000861SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
862 SDValue Op,
863 SelectionDAG &DAG) const {
864
Mehdi Amini44ede332015-07-09 02:09:04 +0000865 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000866 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000867 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000868
Tom Stellard04c0e982014-01-22 19:24:21 +0000869 switch (G->getAddressSpace()) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000870 case AMDGPUAS::LOCAL_ADDRESS: {
871 // XXX: What does the value of G->getOffset() mean?
872 assert(G->getOffset() == 0 &&
873 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000874
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000875 // TODO: We could emit code to handle the initialization somewhere.
876 if (hasDefinedInitializer(GV))
877 break;
878
Matt Arsenault52ef4012016-07-26 16:45:58 +0000879 unsigned Offset = MFI->allocateLDSGlobal(DL, *GV);
880 return DAG.getConstant(Offset, SDLoc(Op), Op.getValueType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000881 }
Tom Stellard04c0e982014-01-22 19:24:21 +0000882 }
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000883
884 const Function &Fn = *DAG.getMachineFunction().getFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000885 DiagnosticInfoUnsupported BadInit(
886 Fn, "unsupported initializer for address space", SDLoc(Op).getDebugLoc());
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000887 DAG.getContext()->diagnose(BadInit);
888 return SDValue();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000889}
890
Tom Stellardd86003e2013-08-14 23:25:00 +0000891SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
892 SelectionDAG &DAG) const {
893 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000894
Tom Stellardff5cf0e2015-04-23 22:59:24 +0000895 for (const SDUse &U : Op->ops())
896 DAG.ExtractVectorElements(U.get(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000897
Ahmed Bougacha128f8732016-04-26 21:15:30 +0000898 return DAG.getBuildVector(Op.getValueType(), SDLoc(Op), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000899}
900
901SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
902 SelectionDAG &DAG) const {
903
904 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000905 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000906 EVT VT = Op.getValueType();
907 DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
908 VT.getVectorNumElements());
Tom Stellardd86003e2013-08-14 23:25:00 +0000909
Ahmed Bougacha128f8732016-04-26 21:15:30 +0000910 return DAG.getBuildVector(Op.getValueType(), SDLoc(Op), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000911}
912
Tom Stellard75aadc22012-12-11 21:25:42 +0000913SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
914 SelectionDAG &DAG) const {
915 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000916 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000917 EVT VT = Op.getValueType();
918
919 switch (IntrinsicID) {
920 default: return Op;
Matt Arsenaultf0711022016-07-13 19:42:06 +0000921 case AMDGPUIntrinsic::AMDGPU_clamp: // Legacy name.
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000922 return DAG.getNode(AMDGPUISD::CLAMP, DL, VT,
923 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
924
Matt Arsenault4c537172014-03-31 18:21:18 +0000925 case AMDGPUIntrinsic::AMDGPU_bfe_i32:
926 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
927 Op.getOperand(1),
928 Op.getOperand(2),
929 Op.getOperand(3));
930
931 case AMDGPUIntrinsic::AMDGPU_bfe_u32:
932 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
933 Op.getOperand(1),
934 Op.getOperand(2),
935 Op.getOperand(3));
Tom Stellard75aadc22012-12-11 21:25:42 +0000936 }
937}
938
Tom Stellard75aadc22012-12-11 21:25:42 +0000939/// \brief Generate Min/Max node
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000940SDValue AMDGPUTargetLowering::CombineFMinMaxLegacy(const SDLoc &DL, EVT VT,
941 SDValue LHS, SDValue RHS,
942 SDValue True, SDValue False,
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000943 SDValue CC,
944 DAGCombinerInfo &DCI) const {
945 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
946 return SDValue();
947
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000948 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
949 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +0000950
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000951 SelectionDAG &DAG = DCI.DAG;
Tom Stellard75aadc22012-12-11 21:25:42 +0000952 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
953 switch (CCOpcode) {
954 case ISD::SETOEQ:
955 case ISD::SETONE:
956 case ISD::SETUNE:
957 case ISD::SETNE:
958 case ISD::SETUEQ:
959 case ISD::SETEQ:
960 case ISD::SETFALSE:
961 case ISD::SETFALSE2:
962 case ISD::SETTRUE:
963 case ISD::SETTRUE2:
964 case ISD::SETUO:
965 case ISD::SETO:
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000966 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000967 case ISD::SETULE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000968 case ISD::SETULT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000969 if (LHS == True)
970 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
971 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
972 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000973 case ISD::SETOLE:
974 case ISD::SETOLT:
975 case ISD::SETLE:
976 case ISD::SETLT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000977 // Ordered. Assume ordered for undefined.
978
979 // Only do this after legalization to avoid interfering with other combines
980 // which might occur.
981 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
982 !DCI.isCalledByLegalizer())
983 return SDValue();
Marek Olsakbe047802014-12-07 12:19:03 +0000984
Matt Arsenault36094d72014-11-15 05:02:57 +0000985 // We need to permute the operands to get the correct NaN behavior. The
986 // selected operand is the second one based on the failing compare with NaN,
987 // so permute it based on the compare type the hardware uses.
988 if (LHS == True)
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000989 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
990 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000991 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000992 case ISD::SETUGE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000993 case ISD::SETUGT: {
Matt Arsenault36094d72014-11-15 05:02:57 +0000994 if (LHS == True)
995 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
996 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000997 }
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000998 case ISD::SETGT:
999 case ISD::SETGE:
1000 case ISD::SETOGE:
1001 case ISD::SETOGT: {
1002 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
1003 !DCI.isCalledByLegalizer())
1004 return SDValue();
1005
1006 if (LHS == True)
1007 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1008 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1009 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001010 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +00001011 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +00001012 }
Tom Stellardafa8b532014-05-09 16:42:16 +00001013 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001014}
1015
Matt Arsenault6e3a4512016-01-18 22:01:13 +00001016std::pair<SDValue, SDValue>
1017AMDGPUTargetLowering::split64BitValue(SDValue Op, SelectionDAG &DAG) const {
1018 SDLoc SL(Op);
1019
1020 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1021
1022 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1023 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1024
1025 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1026 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1027
1028 return std::make_pair(Lo, Hi);
1029}
1030
Matt Arsenault33e3ece2016-01-18 22:09:04 +00001031SDValue AMDGPUTargetLowering::getLoHalf64(SDValue Op, SelectionDAG &DAG) const {
1032 SDLoc SL(Op);
1033
1034 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1035 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1036 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1037}
1038
1039SDValue AMDGPUTargetLowering::getHiHalf64(SDValue Op, SelectionDAG &DAG) const {
1040 SDLoc SL(Op);
1041
1042 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1043 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1044 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1045}
1046
Matt Arsenault83e60582014-07-24 17:10:35 +00001047SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue Op,
1048 SelectionDAG &DAG) const {
Matt Arsenault9c499c32016-04-14 23:31:26 +00001049 LoadSDNode *Load = cast<LoadSDNode>(Op);
Matt Arsenault83e60582014-07-24 17:10:35 +00001050 EVT VT = Op.getValueType();
1051
Matt Arsenault9c499c32016-04-14 23:31:26 +00001052
Matt Arsenault83e60582014-07-24 17:10:35 +00001053 // If this is a 2 element vector, we really want to scalarize and not create
1054 // weird 1 element vectors.
1055 if (VT.getVectorNumElements() == 2)
Matt Arsenault9c499c32016-04-14 23:31:26 +00001056 return scalarizeVectorLoad(Load, DAG);
Matt Arsenault83e60582014-07-24 17:10:35 +00001057
Matt Arsenault83e60582014-07-24 17:10:35 +00001058 SDValue BasePtr = Load->getBasePtr();
1059 EVT PtrVT = BasePtr.getValueType();
1060 EVT MemVT = Load->getMemoryVT();
1061 SDLoc SL(Op);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001062
1063 const MachinePointerInfo &SrcValue = Load->getMemOperand()->getPointerInfo();
Matt Arsenault83e60582014-07-24 17:10:35 +00001064
1065 EVT LoVT, HiVT;
1066 EVT LoMemVT, HiMemVT;
1067 SDValue Lo, Hi;
1068
1069 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1070 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1071 std::tie(Lo, Hi) = DAG.SplitVector(Op, SL, LoVT, HiVT);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001072
1073 unsigned Size = LoMemVT.getStoreSize();
1074 unsigned BaseAlign = Load->getAlignment();
1075 unsigned HiAlign = MinAlign(BaseAlign, Size);
1076
Justin Lebar9c375812016-07-15 18:27:10 +00001077 SDValue LoLoad = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
1078 Load->getChain(), BasePtr, SrcValue, LoMemVT,
1079 BaseAlign, Load->getMemOperand()->getFlags());
Matt Arsenault83e60582014-07-24 17:10:35 +00001080 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Matt Arsenault52a52a52015-12-14 16:59:40 +00001081 DAG.getConstant(Size, SL, PtrVT));
Justin Lebar9c375812016-07-15 18:27:10 +00001082 SDValue HiLoad =
1083 DAG.getExtLoad(Load->getExtensionType(), SL, HiVT, Load->getChain(),
1084 HiPtr, SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1085 HiMemVT, HiAlign, Load->getMemOperand()->getFlags());
Matt Arsenault83e60582014-07-24 17:10:35 +00001086
1087 SDValue Ops[] = {
1088 DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad),
1089 DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
1090 LoLoad.getValue(1), HiLoad.getValue(1))
1091 };
1092
1093 return DAG.getMergeValues(Ops, SL);
1094}
1095
Matt Arsenault83e60582014-07-24 17:10:35 +00001096SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
1097 SelectionDAG &DAG) const {
1098 StoreSDNode *Store = cast<StoreSDNode>(Op);
1099 SDValue Val = Store->getValue();
1100 EVT VT = Val.getValueType();
1101
1102 // If this is a 2 element vector, we really want to scalarize and not create
1103 // weird 1 element vectors.
1104 if (VT.getVectorNumElements() == 2)
Matt Arsenault9c499c32016-04-14 23:31:26 +00001105 return scalarizeVectorStore(Store, DAG);
Matt Arsenault83e60582014-07-24 17:10:35 +00001106
1107 EVT MemVT = Store->getMemoryVT();
1108 SDValue Chain = Store->getChain();
1109 SDValue BasePtr = Store->getBasePtr();
1110 SDLoc SL(Op);
1111
1112 EVT LoVT, HiVT;
1113 EVT LoMemVT, HiMemVT;
1114 SDValue Lo, Hi;
1115
1116 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1117 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1118 std::tie(Lo, Hi) = DAG.SplitVector(Val, SL, LoVT, HiVT);
1119
1120 EVT PtrVT = BasePtr.getValueType();
1121 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001122 DAG.getConstant(LoMemVT.getStoreSize(), SL,
1123 PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001124
Matt Arsenault52a52a52015-12-14 16:59:40 +00001125 const MachinePointerInfo &SrcValue = Store->getMemOperand()->getPointerInfo();
1126 unsigned BaseAlign = Store->getAlignment();
1127 unsigned Size = LoMemVT.getStoreSize();
1128 unsigned HiAlign = MinAlign(BaseAlign, Size);
1129
Justin Lebar9c375812016-07-15 18:27:10 +00001130 SDValue LoStore =
1131 DAG.getTruncStore(Chain, SL, Lo, BasePtr, SrcValue, LoMemVT, BaseAlign,
1132 Store->getMemOperand()->getFlags());
1133 SDValue HiStore =
1134 DAG.getTruncStore(Chain, SL, Hi, HiPtr, SrcValue.getWithOffset(Size),
1135 HiMemVT, HiAlign, Store->getMemOperand()->getFlags());
Matt Arsenault83e60582014-07-24 17:10:35 +00001136
1137 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
1138}
1139
Matt Arsenault0daeb632014-07-24 06:59:20 +00001140// This is a shortcut for integer division because we have fast i32<->f32
1141// conversions, and fast f32 reciprocal instructions. The fractional part of a
Matt Arsenault81a70952016-05-21 01:53:33 +00001142// float is enough to accurately represent up to a 24-bit signed integer.
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001143SDValue AMDGPUTargetLowering::LowerDIVREM24(SDValue Op, SelectionDAG &DAG,
1144 bool Sign) const {
Matt Arsenault1578aa72014-06-15 20:08:02 +00001145 SDLoc DL(Op);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001146 EVT VT = Op.getValueType();
Matt Arsenault1578aa72014-06-15 20:08:02 +00001147 SDValue LHS = Op.getOperand(0);
1148 SDValue RHS = Op.getOperand(1);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001149 MVT IntVT = MVT::i32;
1150 MVT FltVT = MVT::f32;
1151
Matt Arsenault81a70952016-05-21 01:53:33 +00001152 unsigned LHSSignBits = DAG.ComputeNumSignBits(LHS);
1153 if (LHSSignBits < 9)
1154 return SDValue();
1155
1156 unsigned RHSSignBits = DAG.ComputeNumSignBits(RHS);
1157 if (RHSSignBits < 9)
1158 return SDValue();
Jan Veselye5ca27d2014-08-12 17:31:20 +00001159
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001160 unsigned BitSize = VT.getSizeInBits();
Matt Arsenault81a70952016-05-21 01:53:33 +00001161 unsigned SignBits = std::min(LHSSignBits, RHSSignBits);
1162 unsigned DivBits = BitSize - SignBits;
1163 if (Sign)
1164 ++DivBits;
1165
1166 ISD::NodeType ToFp = Sign ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
1167 ISD::NodeType ToInt = Sign ? ISD::FP_TO_SINT : ISD::FP_TO_UINT;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001168
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001169 SDValue jq = DAG.getConstant(1, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001170
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001171 if (Sign) {
Jan Veselye5ca27d2014-08-12 17:31:20 +00001172 // char|short jq = ia ^ ib;
1173 jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001174
Jan Veselye5ca27d2014-08-12 17:31:20 +00001175 // jq = jq >> (bitsize - 2)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001176 jq = DAG.getNode(ISD::SRA, DL, VT, jq,
1177 DAG.getConstant(BitSize - 2, DL, VT));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001178
Jan Veselye5ca27d2014-08-12 17:31:20 +00001179 // jq = jq | 0x1
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001180 jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, DL, VT));
Jan Veselye5ca27d2014-08-12 17:31:20 +00001181 }
Matt Arsenault1578aa72014-06-15 20:08:02 +00001182
1183 // int ia = (int)LHS;
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001184 SDValue ia = LHS;
Matt Arsenault1578aa72014-06-15 20:08:02 +00001185
1186 // int ib, (int)RHS;
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001187 SDValue ib = RHS;
Matt Arsenault1578aa72014-06-15 20:08:02 +00001188
1189 // float fa = (float)ia;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001190 SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001191
1192 // float fb = (float)ib;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001193 SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001194
Matt Arsenault0daeb632014-07-24 06:59:20 +00001195 SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
1196 fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001197
1198 // fq = trunc(fq);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001199 fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001200
1201 // float fqneg = -fq;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001202 SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001203
1204 // float fr = mad(fqneg, fb, fa);
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001205 SDValue fr = DAG.getNode(ISD::FMAD, DL, FltVT, fqneg, fb, fa);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001206
1207 // int iq = (int)fq;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001208 SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001209
1210 // fr = fabs(fr);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001211 fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001212
1213 // fb = fabs(fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001214 fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
1215
Mehdi Amini44ede332015-07-09 02:09:04 +00001216 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001217
1218 // int cv = fr >= fb;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001219 SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
1220
Matt Arsenault1578aa72014-06-15 20:08:02 +00001221 // jq = (cv ? jq : 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001222 jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, DL, VT));
Matt Arsenault0daeb632014-07-24 06:59:20 +00001223
Jan Veselye5ca27d2014-08-12 17:31:20 +00001224 // dst = iq + jq;
Jan Vesely4a33bc62014-08-12 17:31:17 +00001225 SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
1226
Jan Veselye5ca27d2014-08-12 17:31:20 +00001227 // Rem needs compensation, it's easier to recompute it
Jan Vesely4a33bc62014-08-12 17:31:17 +00001228 SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
1229 Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
1230
Matt Arsenault81a70952016-05-21 01:53:33 +00001231 // Truncate to number of bits this divide really is.
1232 if (Sign) {
1233 SDValue InRegSize
1234 = DAG.getValueType(EVT::getIntegerVT(*DAG.getContext(), DivBits));
1235 Div = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Div, InRegSize);
1236 Rem = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Rem, InRegSize);
1237 } else {
1238 SDValue TruncMask = DAG.getConstant((UINT64_C(1) << DivBits) - 1, DL, VT);
1239 Div = DAG.getNode(ISD::AND, DL, VT, Div, TruncMask);
1240 Rem = DAG.getNode(ISD::AND, DL, VT, Rem, TruncMask);
1241 }
1242
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001243 return DAG.getMergeValues({ Div, Rem }, DL);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001244}
1245
Tom Stellardbf69d762014-11-15 01:07:53 +00001246void AMDGPUTargetLowering::LowerUDIVREM64(SDValue Op,
1247 SelectionDAG &DAG,
1248 SmallVectorImpl<SDValue> &Results) const {
1249 assert(Op.getValueType() == MVT::i64);
1250
1251 SDLoc DL(Op);
1252 EVT VT = Op.getValueType();
1253 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1254
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001255 SDValue one = DAG.getConstant(1, DL, HalfVT);
1256 SDValue zero = DAG.getConstant(0, DL, HalfVT);
Tom Stellardbf69d762014-11-15 01:07:53 +00001257
1258 //HiLo split
1259 SDValue LHS = Op.getOperand(0);
1260 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, zero);
1261 SDValue LHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, one);
1262
1263 SDValue RHS = Op.getOperand(1);
1264 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, zero);
1265 SDValue RHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, one);
1266
Jan Vesely5f715d32015-01-22 23:42:43 +00001267 if (VT == MVT::i64 &&
1268 DAG.MaskedValueIsZero(RHS, APInt::getHighBitsSet(64, 32)) &&
1269 DAG.MaskedValueIsZero(LHS, APInt::getHighBitsSet(64, 32))) {
1270
1271 SDValue Res = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1272 LHS_Lo, RHS_Lo);
1273
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001274 SDValue DIV = DAG.getBuildVector(MVT::v2i32, DL, {Res.getValue(0), zero});
1275 SDValue REM = DAG.getBuildVector(MVT::v2i32, DL, {Res.getValue(1), zero});
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001276
1277 Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV));
1278 Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM));
Jan Vesely5f715d32015-01-22 23:42:43 +00001279 return;
1280 }
1281
Tom Stellardbf69d762014-11-15 01:07:53 +00001282 // Get Speculative values
1283 SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
1284 SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
1285
Tom Stellardbf69d762014-11-15 01:07:53 +00001286 SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, zero, REM_Part, LHS_Hi, ISD::SETEQ);
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001287 SDValue REM = DAG.getBuildVector(MVT::v2i32, DL, {REM_Lo, zero});
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001288 REM = DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM);
Tom Stellardbf69d762014-11-15 01:07:53 +00001289
1290 SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, zero, DIV_Part, zero, ISD::SETEQ);
1291 SDValue DIV_Lo = zero;
1292
1293 const unsigned halfBitWidth = HalfVT.getSizeInBits();
1294
1295 for (unsigned i = 0; i < halfBitWidth; ++i) {
Jan Veselyf7987ca2015-01-22 23:42:39 +00001296 const unsigned bitPos = halfBitWidth - i - 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001297 SDValue POS = DAG.getConstant(bitPos, DL, HalfVT);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001298 // Get value of high bit
Jan Vesely811ef522015-04-12 23:45:01 +00001299 SDValue HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
1300 HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, one);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001301 HBit = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001302
Jan Veselyf7987ca2015-01-22 23:42:39 +00001303 // Shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001304 REM = DAG.getNode(ISD::SHL, DL, VT, REM, DAG.getConstant(1, DL, VT));
Jan Veselyf7987ca2015-01-22 23:42:39 +00001305 // Add LHS high bit
1306 REM = DAG.getNode(ISD::OR, DL, VT, REM, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001307
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +00001308 SDValue BIT = DAG.getConstant(1ULL << bitPos, DL, HalfVT);
Tom Stellard83171b32014-11-15 01:07:57 +00001309 SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, zero, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001310
1311 DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
1312
1313 // Update REM
Tom Stellardbf69d762014-11-15 01:07:53 +00001314 SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
Tom Stellard83171b32014-11-15 01:07:57 +00001315 REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001316 }
1317
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001318 SDValue DIV = DAG.getBuildVector(MVT::v2i32, DL, {DIV_Lo, DIV_Hi});
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001319 DIV = DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV);
Tom Stellardbf69d762014-11-15 01:07:53 +00001320 Results.push_back(DIV);
1321 Results.push_back(REM);
1322}
1323
Tom Stellard75aadc22012-12-11 21:25:42 +00001324SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001325 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001326 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001327 EVT VT = Op.getValueType();
1328
Tom Stellardbf69d762014-11-15 01:07:53 +00001329 if (VT == MVT::i64) {
1330 SmallVector<SDValue, 2> Results;
1331 LowerUDIVREM64(Op, DAG, Results);
1332 return DAG.getMergeValues(Results, DL);
1333 }
1334
Matt Arsenault81a70952016-05-21 01:53:33 +00001335 if (VT == MVT::i32) {
1336 if (SDValue Res = LowerDIVREM24(Op, DAG, false))
1337 return Res;
1338 }
1339
Tom Stellard75aadc22012-12-11 21:25:42 +00001340 SDValue Num = Op.getOperand(0);
1341 SDValue Den = Op.getOperand(1);
1342
Tom Stellard75aadc22012-12-11 21:25:42 +00001343 // RCP = URECIP(Den) = 2^32 / Den + e
1344 // e is rounding error.
1345 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
1346
Tom Stellard4349b192014-09-22 15:35:30 +00001347 // RCP_LO = mul(RCP, Den) */
1348 SDValue RCP_LO = DAG.getNode(ISD::MUL, DL, VT, RCP, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001349
1350 // RCP_HI = mulhu (RCP, Den) */
1351 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
1352
1353 // NEG_RCP_LO = -RCP_LO
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001354 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001355 RCP_LO);
1356
1357 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001358 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001359 NEG_RCP_LO, RCP_LO,
1360 ISD::SETEQ);
1361 // Calculate the rounding error from the URECIP instruction
1362 // E = mulhu(ABS_RCP_LO, RCP)
1363 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
1364
1365 // RCP_A_E = RCP + E
1366 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
1367
1368 // RCP_S_E = RCP - E
1369 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
1370
1371 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001372 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001373 RCP_A_E, RCP_S_E,
1374 ISD::SETEQ);
1375 // Quotient = mulhu(Tmp0, Num)
1376 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
1377
1378 // Num_S_Remainder = Quotient * Den
Tom Stellard4349b192014-09-22 15:35:30 +00001379 SDValue Num_S_Remainder = DAG.getNode(ISD::MUL, DL, VT, Quotient, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001380
1381 // Remainder = Num - Num_S_Remainder
1382 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
1383
1384 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
1385 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001386 DAG.getConstant(-1, DL, VT),
1387 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001388 ISD::SETUGE);
1389 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
1390 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
1391 Num_S_Remainder,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001392 DAG.getConstant(-1, DL, VT),
1393 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001394 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +00001395 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
1396 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
1397 Remainder_GE_Zero);
1398
1399 // Calculate Division result:
1400
1401 // Quotient_A_One = Quotient + 1
1402 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001403 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001404
1405 // Quotient_S_One = Quotient - 1
1406 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001407 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001408
1409 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001410 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001411 Quotient, Quotient_A_One, ISD::SETEQ);
1412
1413 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001414 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001415 Quotient_S_One, Div, ISD::SETEQ);
1416
1417 // Calculate Rem result:
1418
1419 // Remainder_S_Den = Remainder - Den
1420 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
1421
1422 // Remainder_A_Den = Remainder + Den
1423 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
1424
1425 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001426 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001427 Remainder, Remainder_S_Den, ISD::SETEQ);
1428
1429 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001430 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001431 Remainder_A_Den, Rem, ISD::SETEQ);
Matt Arsenault7939acd2014-04-07 16:44:24 +00001432 SDValue Ops[2] = {
1433 Div,
1434 Rem
1435 };
Craig Topper64941d92014-04-27 19:20:57 +00001436 return DAG.getMergeValues(Ops, DL);
Tom Stellard75aadc22012-12-11 21:25:42 +00001437}
1438
Jan Vesely109efdf2014-06-22 21:43:00 +00001439SDValue AMDGPUTargetLowering::LowerSDIVREM(SDValue Op,
1440 SelectionDAG &DAG) const {
1441 SDLoc DL(Op);
1442 EVT VT = Op.getValueType();
1443
Jan Vesely109efdf2014-06-22 21:43:00 +00001444 SDValue LHS = Op.getOperand(0);
1445 SDValue RHS = Op.getOperand(1);
1446
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001447 SDValue Zero = DAG.getConstant(0, DL, VT);
1448 SDValue NegOne = DAG.getConstant(-1, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001449
Matt Arsenault81a70952016-05-21 01:53:33 +00001450 if (VT == MVT::i32) {
1451 if (SDValue Res = LowerDIVREM24(Op, DAG, true))
1452 return Res;
Jan Vesely5f715d32015-01-22 23:42:43 +00001453 }
Matt Arsenault81a70952016-05-21 01:53:33 +00001454
Jan Vesely5f715d32015-01-22 23:42:43 +00001455 if (VT == MVT::i64 &&
1456 DAG.ComputeNumSignBits(LHS) > 32 &&
1457 DAG.ComputeNumSignBits(RHS) > 32) {
1458 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1459
1460 //HiLo split
1461 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, Zero);
1462 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, Zero);
1463 SDValue DIVREM = DAG.getNode(ISD::SDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1464 LHS_Lo, RHS_Lo);
1465 SDValue Res[2] = {
1466 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(0)),
1467 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(1))
1468 };
1469 return DAG.getMergeValues(Res, DL);
1470 }
1471
Jan Vesely109efdf2014-06-22 21:43:00 +00001472 SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
1473 SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
1474 SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
1475 SDValue RSign = LHSign; // Remainder sign is the same as LHS
1476
1477 LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
1478 RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
1479
1480 LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
1481 RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
1482
1483 SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
1484 SDValue Rem = Div.getValue(1);
1485
1486 Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
1487 Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
1488
1489 Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
1490 Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
1491
1492 SDValue Res[2] = {
1493 Div,
1494 Rem
1495 };
1496 return DAG.getMergeValues(Res, DL);
1497}
1498
Matt Arsenault16e31332014-09-10 21:44:27 +00001499// (frem x, y) -> (fsub x, (fmul (ftrunc (fdiv x, y)), y))
1500SDValue AMDGPUTargetLowering::LowerFREM(SDValue Op, SelectionDAG &DAG) const {
1501 SDLoc SL(Op);
1502 EVT VT = Op.getValueType();
1503 SDValue X = Op.getOperand(0);
1504 SDValue Y = Op.getOperand(1);
1505
Sanjay Patela2607012015-09-16 16:31:21 +00001506 // TODO: Should this propagate fast-math-flags?
1507
Matt Arsenault16e31332014-09-10 21:44:27 +00001508 SDValue Div = DAG.getNode(ISD::FDIV, SL, VT, X, Y);
1509 SDValue Floor = DAG.getNode(ISD::FTRUNC, SL, VT, Div);
1510 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, Floor, Y);
1511
1512 return DAG.getNode(ISD::FSUB, SL, VT, X, Mul);
1513}
1514
Matt Arsenault46010932014-06-18 17:05:30 +00001515SDValue AMDGPUTargetLowering::LowerFCEIL(SDValue Op, SelectionDAG &DAG) const {
1516 SDLoc SL(Op);
1517 SDValue Src = Op.getOperand(0);
1518
1519 // result = trunc(src)
1520 // if (src > 0.0 && src != result)
1521 // result += 1.0
1522
1523 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1524
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001525 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1526 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001527
Mehdi Amini44ede332015-07-09 02:09:04 +00001528 EVT SetCCVT =
1529 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001530
1531 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
1532 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1533 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1534
1535 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001536 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001537 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1538}
1539
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001540static SDValue extractF64Exponent(SDValue Hi, const SDLoc &SL,
1541 SelectionDAG &DAG) {
Matt Arsenaultb0055482015-01-21 18:18:25 +00001542 const unsigned FractBits = 52;
1543 const unsigned ExpBits = 11;
1544
1545 SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
1546 Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001547 DAG.getConstant(FractBits - 32, SL, MVT::i32),
1548 DAG.getConstant(ExpBits, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001549 SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001550 DAG.getConstant(1023, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001551
1552 return Exp;
1553}
1554
Matt Arsenault46010932014-06-18 17:05:30 +00001555SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
1556 SDLoc SL(Op);
1557 SDValue Src = Op.getOperand(0);
1558
1559 assert(Op.getValueType() == MVT::f64);
1560
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001561 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1562 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001563
1564 SDValue VecSrc = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1565
1566 // Extract the upper half, since this is where we will find the sign and
1567 // exponent.
1568 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, VecSrc, One);
1569
Matt Arsenaultb0055482015-01-21 18:18:25 +00001570 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +00001571
Matt Arsenaultb0055482015-01-21 18:18:25 +00001572 const unsigned FractBits = 52;
Matt Arsenault46010932014-06-18 17:05:30 +00001573
1574 // Extract the sign bit.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001575 const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001576 SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
1577
1578 // Extend back to to 64-bits.
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001579 SDValue SignBit64 = DAG.getBuildVector(MVT::v2i32, SL, {Zero, SignBit});
Matt Arsenault46010932014-06-18 17:05:30 +00001580 SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
1581
1582 SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001583 const SDValue FractMask
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001584 = DAG.getConstant((UINT64_C(1) << FractBits) - 1, SL, MVT::i64);
Matt Arsenault46010932014-06-18 17:05:30 +00001585
1586 SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
1587 SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
1588 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
1589
Mehdi Amini44ede332015-07-09 02:09:04 +00001590 EVT SetCCVT =
1591 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001592
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001593 const SDValue FiftyOne = DAG.getConstant(FractBits - 1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001594
1595 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1596 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1597
1598 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
1599 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
1600
1601 return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
1602}
1603
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001604SDValue AMDGPUTargetLowering::LowerFRINT(SDValue Op, SelectionDAG &DAG) const {
1605 SDLoc SL(Op);
1606 SDValue Src = Op.getOperand(0);
1607
1608 assert(Op.getValueType() == MVT::f64);
1609
Stephan Bergmann17c7f702016-12-14 11:57:17 +00001610 APFloat C1Val(APFloat::IEEEdouble(), "0x1.0p+52");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001611 SDValue C1 = DAG.getConstantFP(C1Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001612 SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
1613
Sanjay Patela2607012015-09-16 16:31:21 +00001614 // TODO: Should this propagate fast-math-flags?
1615
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001616 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
1617 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
1618
1619 SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001620
Stephan Bergmann17c7f702016-12-14 11:57:17 +00001621 APFloat C2Val(APFloat::IEEEdouble(), "0x1.fffffffffffffp+51");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001622 SDValue C2 = DAG.getConstantFP(C2Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001623
Mehdi Amini44ede332015-07-09 02:09:04 +00001624 EVT SetCCVT =
1625 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001626 SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
1627
1628 return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
1629}
1630
Matt Arsenault692bd5e2014-06-18 22:03:45 +00001631SDValue AMDGPUTargetLowering::LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const {
1632 // FNEARBYINT and FRINT are the same, except in their handling of FP
1633 // exceptions. Those aren't really meaningful for us, and OpenCL only has
1634 // rint, so just treat them as equivalent.
1635 return DAG.getNode(ISD::FRINT, SDLoc(Op), Op.getValueType(), Op.getOperand(0));
1636}
1637
Matt Arsenaultb0055482015-01-21 18:18:25 +00001638// XXX - May require not supporting f32 denormals?
1639SDValue AMDGPUTargetLowering::LowerFROUND32(SDValue Op, SelectionDAG &DAG) const {
1640 SDLoc SL(Op);
1641 SDValue X = Op.getOperand(0);
1642
1643 SDValue T = DAG.getNode(ISD::FTRUNC, SL, MVT::f32, X);
1644
Sanjay Patela2607012015-09-16 16:31:21 +00001645 // TODO: Should this propagate fast-math-flags?
1646
Matt Arsenaultb0055482015-01-21 18:18:25 +00001647 SDValue Diff = DAG.getNode(ISD::FSUB, SL, MVT::f32, X, T);
1648
1649 SDValue AbsDiff = DAG.getNode(ISD::FABS, SL, MVT::f32, Diff);
1650
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001651 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f32);
1652 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
1653 const SDValue Half = DAG.getConstantFP(0.5, SL, MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001654
1655 SDValue SignOne = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f32, One, X);
1656
Mehdi Amini44ede332015-07-09 02:09:04 +00001657 EVT SetCCVT =
1658 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001659
1660 SDValue Cmp = DAG.getSetCC(SL, SetCCVT, AbsDiff, Half, ISD::SETOGE);
1661
1662 SDValue Sel = DAG.getNode(ISD::SELECT, SL, MVT::f32, Cmp, SignOne, Zero);
1663
1664 return DAG.getNode(ISD::FADD, SL, MVT::f32, T, Sel);
1665}
1666
1667SDValue AMDGPUTargetLowering::LowerFROUND64(SDValue Op, SelectionDAG &DAG) const {
1668 SDLoc SL(Op);
1669 SDValue X = Op.getOperand(0);
1670
1671 SDValue L = DAG.getNode(ISD::BITCAST, SL, MVT::i64, X);
1672
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001673 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1674 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1675 const SDValue NegOne = DAG.getConstant(-1, SL, MVT::i32);
1676 const SDValue FiftyOne = DAG.getConstant(51, SL, MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +00001677 EVT SetCCVT =
1678 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001679
1680 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
1681
1682 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC, One);
1683
1684 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
1685
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001686 const SDValue Mask = DAG.getConstant(INT64_C(0x000fffffffffffff), SL,
1687 MVT::i64);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001688
1689 SDValue M = DAG.getNode(ISD::SRA, SL, MVT::i64, Mask, Exp);
1690 SDValue D = DAG.getNode(ISD::SRA, SL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001691 DAG.getConstant(INT64_C(0x0008000000000000), SL,
1692 MVT::i64),
Matt Arsenaultb0055482015-01-21 18:18:25 +00001693 Exp);
1694
1695 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, L, M);
1696 SDValue Tmp1 = DAG.getSetCC(SL, SetCCVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001697 DAG.getConstant(0, SL, MVT::i64), Tmp0,
Matt Arsenaultb0055482015-01-21 18:18:25 +00001698 ISD::SETNE);
1699
1700 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001701 D, DAG.getConstant(0, SL, MVT::i64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001702 SDValue K = DAG.getNode(ISD::ADD, SL, MVT::i64, L, Tmp2);
1703
1704 K = DAG.getNode(ISD::AND, SL, MVT::i64, K, DAG.getNOT(SL, M, MVT::i64));
1705 K = DAG.getNode(ISD::BITCAST, SL, MVT::f64, K);
1706
1707 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1708 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1709 SDValue ExpEqNegOne = DAG.getSetCC(SL, SetCCVT, NegOne, Exp, ISD::SETEQ);
1710
1711 SDValue Mag = DAG.getNode(ISD::SELECT, SL, MVT::f64,
1712 ExpEqNegOne,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001713 DAG.getConstantFP(1.0, SL, MVT::f64),
1714 DAG.getConstantFP(0.0, SL, MVT::f64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001715
1716 SDValue S = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, Mag, X);
1717
1718 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpLt0, S, K);
1719 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpGt51, X, K);
1720
1721 return K;
1722}
1723
1724SDValue AMDGPUTargetLowering::LowerFROUND(SDValue Op, SelectionDAG &DAG) const {
1725 EVT VT = Op.getValueType();
1726
1727 if (VT == MVT::f32)
1728 return LowerFROUND32(Op, DAG);
1729
1730 if (VT == MVT::f64)
1731 return LowerFROUND64(Op, DAG);
1732
1733 llvm_unreachable("unhandled type");
1734}
1735
Matt Arsenault46010932014-06-18 17:05:30 +00001736SDValue AMDGPUTargetLowering::LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const {
1737 SDLoc SL(Op);
1738 SDValue Src = Op.getOperand(0);
1739
1740 // result = trunc(src);
1741 // if (src < 0.0 && src != result)
1742 // result += -1.0.
1743
1744 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1745
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001746 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1747 const SDValue NegOne = DAG.getConstantFP(-1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001748
Mehdi Amini44ede332015-07-09 02:09:04 +00001749 EVT SetCCVT =
1750 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001751
1752 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
1753 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1754 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1755
1756 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001757 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001758 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1759}
1760
Matt Arsenaultf058d672016-01-11 16:50:29 +00001761SDValue AMDGPUTargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
1762 SDLoc SL(Op);
1763 SDValue Src = Op.getOperand(0);
Matt Arsenaultf058d672016-01-11 16:50:29 +00001764 bool ZeroUndef = Op.getOpcode() == ISD::CTLZ_ZERO_UNDEF;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00001765
1766 if (ZeroUndef && Src.getValueType() == MVT::i32)
1767 return DAG.getNode(AMDGPUISD::FFBH_U32, SL, MVT::i32, Src);
1768
Matt Arsenaultf058d672016-01-11 16:50:29 +00001769 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1770
1771 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1772 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1773
1774 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1775 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1776
1777 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
1778 *DAG.getContext(), MVT::i32);
1779
1780 SDValue Hi0 = DAG.getSetCC(SL, SetCCVT, Hi, Zero, ISD::SETEQ);
1781
1782 SDValue CtlzLo = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Lo);
1783 SDValue CtlzHi = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Hi);
1784
1785 const SDValue Bits32 = DAG.getConstant(32, SL, MVT::i32);
1786 SDValue Add = DAG.getNode(ISD::ADD, SL, MVT::i32, CtlzLo, Bits32);
1787
1788 // ctlz(x) = hi_32(x) == 0 ? ctlz(lo_32(x)) + 32 : ctlz(hi_32(x))
1789 SDValue NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32, Hi0, Add, CtlzHi);
1790
1791 if (!ZeroUndef) {
1792 // Test if the full 64-bit input is zero.
1793
1794 // FIXME: DAG combines turn what should be an s_and_b64 into a v_or_b32,
1795 // which we probably don't want.
1796 SDValue Lo0 = DAG.getSetCC(SL, SetCCVT, Lo, Zero, ISD::SETEQ);
1797 SDValue SrcIsZero = DAG.getNode(ISD::AND, SL, SetCCVT, Lo0, Hi0);
1798
1799 // TODO: If i64 setcc is half rate, it can result in 1 fewer instruction
1800 // with the same cycles, otherwise it is slower.
1801 // SDValue SrcIsZero = DAG.getSetCC(SL, SetCCVT, Src,
1802 // DAG.getConstant(0, SL, MVT::i64), ISD::SETEQ);
1803
1804 const SDValue Bits32 = DAG.getConstant(64, SL, MVT::i32);
1805
1806 // The instruction returns -1 for 0 input, but the defined intrinsic
1807 // behavior is to return the number of bits.
1808 NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32,
1809 SrcIsZero, Bits32, NewCtlz);
1810 }
1811
1812 return DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i64, NewCtlz);
1813}
1814
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001815SDValue AMDGPUTargetLowering::LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG,
1816 bool Signed) const {
1817 // Unsigned
1818 // cul2f(ulong u)
1819 //{
1820 // uint lz = clz(u);
1821 // uint e = (u != 0) ? 127U + 63U - lz : 0;
1822 // u = (u << lz) & 0x7fffffffffffffffUL;
1823 // ulong t = u & 0xffffffffffUL;
1824 // uint v = (e << 23) | (uint)(u >> 40);
1825 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
1826 // return as_float(v + r);
1827 //}
1828 // Signed
1829 // cl2f(long l)
1830 //{
1831 // long s = l >> 63;
1832 // float r = cul2f((l + s) ^ s);
1833 // return s ? -r : r;
1834 //}
1835
1836 SDLoc SL(Op);
1837 SDValue Src = Op.getOperand(0);
1838 SDValue L = Src;
1839
1840 SDValue S;
1841 if (Signed) {
1842 const SDValue SignBit = DAG.getConstant(63, SL, MVT::i64);
1843 S = DAG.getNode(ISD::SRA, SL, MVT::i64, L, SignBit);
1844
1845 SDValue LPlusS = DAG.getNode(ISD::ADD, SL, MVT::i64, L, S);
1846 L = DAG.getNode(ISD::XOR, SL, MVT::i64, LPlusS, S);
1847 }
1848
1849 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
1850 *DAG.getContext(), MVT::f32);
1851
1852
1853 SDValue ZeroI32 = DAG.getConstant(0, SL, MVT::i32);
1854 SDValue ZeroI64 = DAG.getConstant(0, SL, MVT::i64);
1855 SDValue LZ = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i64, L);
1856 LZ = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LZ);
1857
1858 SDValue K = DAG.getConstant(127U + 63U, SL, MVT::i32);
1859 SDValue E = DAG.getSelect(SL, MVT::i32,
1860 DAG.getSetCC(SL, SetCCVT, L, ZeroI64, ISD::SETNE),
1861 DAG.getNode(ISD::SUB, SL, MVT::i32, K, LZ),
1862 ZeroI32);
1863
1864 SDValue U = DAG.getNode(ISD::AND, SL, MVT::i64,
1865 DAG.getNode(ISD::SHL, SL, MVT::i64, L, LZ),
1866 DAG.getConstant((-1ULL) >> 1, SL, MVT::i64));
1867
1868 SDValue T = DAG.getNode(ISD::AND, SL, MVT::i64, U,
1869 DAG.getConstant(0xffffffffffULL, SL, MVT::i64));
1870
1871 SDValue UShl = DAG.getNode(ISD::SRL, SL, MVT::i64,
1872 U, DAG.getConstant(40, SL, MVT::i64));
1873
1874 SDValue V = DAG.getNode(ISD::OR, SL, MVT::i32,
1875 DAG.getNode(ISD::SHL, SL, MVT::i32, E, DAG.getConstant(23, SL, MVT::i32)),
1876 DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, UShl));
1877
1878 SDValue C = DAG.getConstant(0x8000000000ULL, SL, MVT::i64);
1879 SDValue RCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETUGT);
1880 SDValue TCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETEQ);
1881
1882 SDValue One = DAG.getConstant(1, SL, MVT::i32);
1883
1884 SDValue VTrunc1 = DAG.getNode(ISD::AND, SL, MVT::i32, V, One);
1885
1886 SDValue R = DAG.getSelect(SL, MVT::i32,
1887 RCmp,
1888 One,
1889 DAG.getSelect(SL, MVT::i32, TCmp, VTrunc1, ZeroI32));
1890 R = DAG.getNode(ISD::ADD, SL, MVT::i32, V, R);
1891 R = DAG.getNode(ISD::BITCAST, SL, MVT::f32, R);
1892
1893 if (!Signed)
1894 return R;
1895
1896 SDValue RNeg = DAG.getNode(ISD::FNEG, SL, MVT::f32, R);
1897 return DAG.getSelect(SL, MVT::f32, DAG.getSExtOrTrunc(S, SL, SetCCVT), RNeg, R);
1898}
1899
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001900SDValue AMDGPUTargetLowering::LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG,
1901 bool Signed) const {
1902 SDLoc SL(Op);
1903 SDValue Src = Op.getOperand(0);
1904
1905 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1906
1907 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001908 DAG.getConstant(0, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001909 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001910 DAG.getConstant(1, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001911
1912 SDValue CvtHi = DAG.getNode(Signed ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
1913 SL, MVT::f64, Hi);
1914
1915 SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
1916
1917 SDValue LdExp = DAG.getNode(AMDGPUISD::LDEXP, SL, MVT::f64, CvtHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001918 DAG.getConstant(32, SL, MVT::i32));
Sanjay Patela2607012015-09-16 16:31:21 +00001919 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001920 return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
1921}
1922
Tom Stellardc947d8c2013-10-30 17:22:05 +00001923SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
1924 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001925 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
1926 "operation should be legal");
Tom Stellardc947d8c2013-10-30 17:22:05 +00001927
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001928 // TODO: Factor out code common with LowerSINT_TO_FP.
1929
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001930 EVT DestVT = Op.getValueType();
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001931 if (Subtarget->has16BitInsts() && DestVT == MVT::f16) {
1932 SDLoc DL(Op);
1933 SDValue Src = Op.getOperand(0);
1934
1935 SDValue IntToFp32 = DAG.getNode(Op.getOpcode(), DL, MVT::f32, Src);
1936 SDValue FPRoundFlag = DAG.getIntPtrConstant(0, SDLoc(Op));
1937 SDValue FPRound =
1938 DAG.getNode(ISD::FP_ROUND, DL, MVT::f16, IntToFp32, FPRoundFlag);
1939
1940 return FPRound;
1941 }
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001942
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001943 if (DestVT == MVT::f32)
1944 return LowerINT_TO_FP32(Op, DAG, false);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001945
Matt Arsenaultedc7dcb2016-07-28 00:32:05 +00001946 assert(DestVT == MVT::f64);
1947 return LowerINT_TO_FP64(Op, DAG, false);
Tom Stellardc947d8c2013-10-30 17:22:05 +00001948}
Tom Stellardfbab8272013-08-16 01:12:11 +00001949
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001950SDValue AMDGPUTargetLowering::LowerSINT_TO_FP(SDValue Op,
1951 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001952 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
1953 "operation should be legal");
1954
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001955 // TODO: Factor out code common with LowerUINT_TO_FP.
1956
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001957 EVT DestVT = Op.getValueType();
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001958 if (Subtarget->has16BitInsts() && DestVT == MVT::f16) {
1959 SDLoc DL(Op);
1960 SDValue Src = Op.getOperand(0);
1961
1962 SDValue IntToFp32 = DAG.getNode(Op.getOpcode(), DL, MVT::f32, Src);
1963 SDValue FPRoundFlag = DAG.getIntPtrConstant(0, SDLoc(Op));
1964 SDValue FPRound =
1965 DAG.getNode(ISD::FP_ROUND, DL, MVT::f16, IntToFp32, FPRoundFlag);
1966
1967 return FPRound;
1968 }
1969
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001970 if (DestVT == MVT::f32)
1971 return LowerINT_TO_FP32(Op, DAG, true);
1972
Matt Arsenaultedc7dcb2016-07-28 00:32:05 +00001973 assert(DestVT == MVT::f64);
1974 return LowerINT_TO_FP64(Op, DAG, true);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001975}
1976
Matt Arsenaultc9961752014-10-03 23:54:56 +00001977SDValue AMDGPUTargetLowering::LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG,
1978 bool Signed) const {
1979 SDLoc SL(Op);
1980
1981 SDValue Src = Op.getOperand(0);
1982
1983 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1984
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001985 SDValue K0 = DAG.getConstantFP(BitsToDouble(UINT64_C(0x3df0000000000000)), SL,
1986 MVT::f64);
1987 SDValue K1 = DAG.getConstantFP(BitsToDouble(UINT64_C(0xc1f0000000000000)), SL,
1988 MVT::f64);
Sanjay Patela2607012015-09-16 16:31:21 +00001989 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultc9961752014-10-03 23:54:56 +00001990 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, Trunc, K0);
1991
1992 SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, MVT::f64, Mul);
1993
1994
1995 SDValue Fma = DAG.getNode(ISD::FMA, SL, MVT::f64, FloorMul, K1, Trunc);
1996
1997 SDValue Hi = DAG.getNode(Signed ? ISD::FP_TO_SINT : ISD::FP_TO_UINT, SL,
1998 MVT::i32, FloorMul);
1999 SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
2000
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002001 SDValue Result = DAG.getBuildVector(MVT::v2i32, SL, {Lo, Hi});
Matt Arsenaultc9961752014-10-03 23:54:56 +00002002
2003 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Result);
2004}
2005
Tom Stellard94c21bc2016-11-01 16:31:48 +00002006SDValue AMDGPUTargetLowering::LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const {
2007
2008 if (getTargetMachine().Options.UnsafeFPMath) {
2009 // There is a generic expand for FP_TO_FP16 with unsafe fast math.
2010 return SDValue();
2011 }
2012
2013 SDLoc DL(Op);
2014 SDValue N0 = Op.getOperand(0);
Tom Stellard9677b602016-11-01 17:20:03 +00002015 assert (N0.getSimpleValueType() == MVT::f64);
Tom Stellard94c21bc2016-11-01 16:31:48 +00002016
2017 // f64 -> f16 conversion using round-to-nearest-even rounding mode.
2018 const unsigned ExpMask = 0x7ff;
2019 const unsigned ExpBiasf64 = 1023;
2020 const unsigned ExpBiasf16 = 15;
2021 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
2022 SDValue One = DAG.getConstant(1, DL, MVT::i32);
2023 SDValue U = DAG.getNode(ISD::BITCAST, DL, MVT::i64, N0);
2024 SDValue UH = DAG.getNode(ISD::SRL, DL, MVT::i64, U,
2025 DAG.getConstant(32, DL, MVT::i64));
2026 UH = DAG.getZExtOrTrunc(UH, DL, MVT::i32);
2027 U = DAG.getZExtOrTrunc(U, DL, MVT::i32);
2028 SDValue E = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
2029 DAG.getConstant(20, DL, MVT::i64));
2030 E = DAG.getNode(ISD::AND, DL, MVT::i32, E,
2031 DAG.getConstant(ExpMask, DL, MVT::i32));
2032 // Subtract the fp64 exponent bias (1023) to get the real exponent and
2033 // add the f16 bias (15) to get the biased exponent for the f16 format.
2034 E = DAG.getNode(ISD::ADD, DL, MVT::i32, E,
2035 DAG.getConstant(-ExpBiasf64 + ExpBiasf16, DL, MVT::i32));
2036
2037 SDValue M = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
2038 DAG.getConstant(8, DL, MVT::i32));
2039 M = DAG.getNode(ISD::AND, DL, MVT::i32, M,
2040 DAG.getConstant(0xffe, DL, MVT::i32));
2041
2042 SDValue MaskedSig = DAG.getNode(ISD::AND, DL, MVT::i32, UH,
2043 DAG.getConstant(0x1ff, DL, MVT::i32));
2044 MaskedSig = DAG.getNode(ISD::OR, DL, MVT::i32, MaskedSig, U);
2045
2046 SDValue Lo40Set = DAG.getSelectCC(DL, MaskedSig, Zero, Zero, One, ISD::SETEQ);
2047 M = DAG.getNode(ISD::OR, DL, MVT::i32, M, Lo40Set);
2048
2049 // (M != 0 ? 0x0200 : 0) | 0x7c00;
2050 SDValue I = DAG.getNode(ISD::OR, DL, MVT::i32,
2051 DAG.getSelectCC(DL, M, Zero, DAG.getConstant(0x0200, DL, MVT::i32),
2052 Zero, ISD::SETNE), DAG.getConstant(0x7c00, DL, MVT::i32));
2053
2054 // N = M | (E << 12);
2055 SDValue N = DAG.getNode(ISD::OR, DL, MVT::i32, M,
2056 DAG.getNode(ISD::SHL, DL, MVT::i32, E,
2057 DAG.getConstant(12, DL, MVT::i32)));
2058
2059 // B = clamp(1-E, 0, 13);
2060 SDValue OneSubExp = DAG.getNode(ISD::SUB, DL, MVT::i32,
2061 One, E);
2062 SDValue B = DAG.getNode(ISD::SMAX, DL, MVT::i32, OneSubExp, Zero);
2063 B = DAG.getNode(ISD::SMIN, DL, MVT::i32, B,
2064 DAG.getConstant(13, DL, MVT::i32));
2065
2066 SDValue SigSetHigh = DAG.getNode(ISD::OR, DL, MVT::i32, M,
2067 DAG.getConstant(0x1000, DL, MVT::i32));
2068
2069 SDValue D = DAG.getNode(ISD::SRL, DL, MVT::i32, SigSetHigh, B);
2070 SDValue D0 = DAG.getNode(ISD::SHL, DL, MVT::i32, D, B);
2071 SDValue D1 = DAG.getSelectCC(DL, D0, SigSetHigh, One, Zero, ISD::SETNE);
2072 D = DAG.getNode(ISD::OR, DL, MVT::i32, D, D1);
2073
2074 SDValue V = DAG.getSelectCC(DL, E, One, D, N, ISD::SETLT);
2075 SDValue VLow3 = DAG.getNode(ISD::AND, DL, MVT::i32, V,
2076 DAG.getConstant(0x7, DL, MVT::i32));
2077 V = DAG.getNode(ISD::SRL, DL, MVT::i32, V,
2078 DAG.getConstant(2, DL, MVT::i32));
2079 SDValue V0 = DAG.getSelectCC(DL, VLow3, DAG.getConstant(3, DL, MVT::i32),
2080 One, Zero, ISD::SETEQ);
2081 SDValue V1 = DAG.getSelectCC(DL, VLow3, DAG.getConstant(5, DL, MVT::i32),
2082 One, Zero, ISD::SETGT);
2083 V1 = DAG.getNode(ISD::OR, DL, MVT::i32, V0, V1);
2084 V = DAG.getNode(ISD::ADD, DL, MVT::i32, V, V1);
2085
2086 V = DAG.getSelectCC(DL, E, DAG.getConstant(30, DL, MVT::i32),
2087 DAG.getConstant(0x7c00, DL, MVT::i32), V, ISD::SETGT);
2088 V = DAG.getSelectCC(DL, E, DAG.getConstant(1039, DL, MVT::i32),
2089 I, V, ISD::SETEQ);
2090
2091 // Extract the sign bit.
2092 SDValue Sign = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
2093 DAG.getConstant(16, DL, MVT::i32));
2094 Sign = DAG.getNode(ISD::AND, DL, MVT::i32, Sign,
2095 DAG.getConstant(0x8000, DL, MVT::i32));
2096
2097 V = DAG.getNode(ISD::OR, DL, MVT::i32, Sign, V);
2098 return DAG.getZExtOrTrunc(V, DL, Op.getValueType());
2099}
2100
Matt Arsenaultc9961752014-10-03 23:54:56 +00002101SDValue AMDGPUTargetLowering::LowerFP_TO_SINT(SDValue Op,
2102 SelectionDAG &DAG) const {
2103 SDValue Src = Op.getOperand(0);
2104
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002105 // TODO: Factor out code common with LowerFP_TO_UINT.
2106
2107 EVT SrcVT = Src.getValueType();
2108 if (Subtarget->has16BitInsts() && SrcVT == MVT::f16) {
2109 SDLoc DL(Op);
2110
2111 SDValue FPExtend = DAG.getNode(ISD::FP_EXTEND, DL, MVT::f32, Src);
2112 SDValue FpToInt32 =
2113 DAG.getNode(Op.getOpcode(), DL, MVT::i64, FPExtend);
2114
2115 return FpToInt32;
2116 }
2117
Matt Arsenaultc9961752014-10-03 23:54:56 +00002118 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2119 return LowerFP64_TO_INT(Op, DAG, true);
2120
2121 return SDValue();
2122}
2123
2124SDValue AMDGPUTargetLowering::LowerFP_TO_UINT(SDValue Op,
2125 SelectionDAG &DAG) const {
2126 SDValue Src = Op.getOperand(0);
2127
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002128 // TODO: Factor out code common with LowerFP_TO_SINT.
2129
2130 EVT SrcVT = Src.getValueType();
2131 if (Subtarget->has16BitInsts() && SrcVT == MVT::f16) {
2132 SDLoc DL(Op);
2133
2134 SDValue FPExtend = DAG.getNode(ISD::FP_EXTEND, DL, MVT::f32, Src);
2135 SDValue FpToInt32 =
2136 DAG.getNode(Op.getOpcode(), DL, MVT::i64, FPExtend);
2137
2138 return FpToInt32;
2139 }
2140
Matt Arsenaultc9961752014-10-03 23:54:56 +00002141 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2142 return LowerFP64_TO_INT(Op, DAG, false);
2143
2144 return SDValue();
2145}
2146
Matt Arsenaultfae02982014-03-17 18:58:11 +00002147SDValue AMDGPUTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
2148 SelectionDAG &DAG) const {
2149 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2150 MVT VT = Op.getSimpleValueType();
2151 MVT ScalarVT = VT.getScalarType();
2152
Matt Arsenaultedc7dcb2016-07-28 00:32:05 +00002153 assert(VT.isVector());
Matt Arsenaultfae02982014-03-17 18:58:11 +00002154
2155 SDValue Src = Op.getOperand(0);
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002156 SDLoc DL(Op);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002157
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002158 // TODO: Don't scalarize on Evergreen?
2159 unsigned NElts = VT.getVectorNumElements();
2160 SmallVector<SDValue, 8> Args;
2161 DAG.ExtractVectorElements(Src, Args, 0, NElts);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002162
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002163 SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
2164 for (unsigned I = 0; I < NElts; ++I)
2165 Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002166
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002167 return DAG.getBuildVector(VT, DL, Args);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002168}
2169
Tom Stellard75aadc22012-12-11 21:25:42 +00002170//===----------------------------------------------------------------------===//
Tom Stellard50122a52014-04-07 19:45:41 +00002171// Custom DAG optimizations
2172//===----------------------------------------------------------------------===//
2173
2174static bool isU24(SDValue Op, SelectionDAG &DAG) {
2175 APInt KnownZero, KnownOne;
2176 EVT VT = Op.getValueType();
Jay Foada0653a32014-05-14 21:14:37 +00002177 DAG.computeKnownBits(Op, KnownZero, KnownOne);
Tom Stellard50122a52014-04-07 19:45:41 +00002178
2179 return (VT.getSizeInBits() - KnownZero.countLeadingOnes()) <= 24;
2180}
2181
2182static bool isI24(SDValue Op, SelectionDAG &DAG) {
2183 EVT VT = Op.getValueType();
2184
2185 // In order for this to be a signed 24-bit value, bit 23, must
2186 // be a sign bit.
2187 return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
2188 // as unsigned 24-bit values.
2189 (VT.getSizeInBits() - DAG.ComputeNumSignBits(Op)) < 24;
2190}
2191
Tom Stellard09c2bd62016-10-14 19:14:29 +00002192static bool simplifyI24(SDNode *Node24, unsigned OpIdx,
2193 TargetLowering::DAGCombinerInfo &DCI) {
Tom Stellard50122a52014-04-07 19:45:41 +00002194
2195 SelectionDAG &DAG = DCI.DAG;
Tom Stellard09c2bd62016-10-14 19:14:29 +00002196 SDValue Op = Node24->getOperand(OpIdx);
Tom Stellard50122a52014-04-07 19:45:41 +00002197 EVT VT = Op.getValueType();
2198
2199 APInt Demanded = APInt::getLowBitsSet(VT.getSizeInBits(), 24);
2200 APInt KnownZero, KnownOne;
2201 TargetLowering::TargetLoweringOpt TLO(DAG, true, true);
Tom Stellard09c2bd62016-10-14 19:14:29 +00002202 if (TLO.SimplifyDemandedBits(Node24, OpIdx, Demanded, DCI))
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002203 return true;
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002204
2205 return false;
Tom Stellard50122a52014-04-07 19:45:41 +00002206}
2207
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002208template <typename IntTy>
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002209static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0, uint32_t Offset,
2210 uint32_t Width, const SDLoc &DL) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002211 if (Width + Offset < 32) {
Matt Arsenault46cbc432014-09-19 00:42:06 +00002212 uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
2213 IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002214 return DAG.getConstant(Result, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002215 }
2216
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002217 return DAG.getConstant(Src0 >> Offset, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002218}
2219
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002220static bool hasVolatileUser(SDNode *Val) {
2221 for (SDNode *U : Val->uses()) {
2222 if (MemSDNode *M = dyn_cast<MemSDNode>(U)) {
2223 if (M->isVolatile())
2224 return true;
2225 }
2226 }
2227
2228 return false;
2229}
2230
Matt Arsenault8af47a02016-07-01 22:55:55 +00002231bool AMDGPUTargetLowering::shouldCombineMemoryType(EVT VT) const {
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002232 // i32 vectors are the canonical memory type.
2233 if (VT.getScalarType() == MVT::i32 || isTypeLegal(VT))
2234 return false;
2235
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002236 if (!VT.isByteSized())
2237 return false;
2238
2239 unsigned Size = VT.getStoreSize();
2240
2241 if ((Size == 1 || Size == 2 || Size == 4) && !VT.isVector())
2242 return false;
2243
2244 if (Size == 3 || (Size > 4 && (Size % 4 != 0)))
2245 return false;
2246
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002247 return true;
2248}
2249
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002250// Replace load of an illegal type with a store of a bitcast to a friendlier
2251// type.
2252SDValue AMDGPUTargetLowering::performLoadCombine(SDNode *N,
2253 DAGCombinerInfo &DCI) const {
2254 if (!DCI.isBeforeLegalize())
2255 return SDValue();
2256
2257 LoadSDNode *LN = cast<LoadSDNode>(N);
2258 if (LN->isVolatile() || !ISD::isNormalLoad(LN) || hasVolatileUser(LN))
2259 return SDValue();
2260
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002261 SDLoc SL(N);
2262 SelectionDAG &DAG = DCI.DAG;
2263 EVT VT = LN->getMemoryVT();
Matt Arsenault8af47a02016-07-01 22:55:55 +00002264
2265 unsigned Size = VT.getStoreSize();
2266 unsigned Align = LN->getAlignment();
2267 if (Align < Size && isTypeLegal(VT)) {
2268 bool IsFast;
2269 unsigned AS = LN->getAddressSpace();
2270
2271 // Expand unaligned loads earlier than legalization. Due to visitation order
2272 // problems during legalization, the emitted instructions to pack and unpack
2273 // the bytes again are not eliminated in the case of an unaligned copy.
2274 if (!allowsMisalignedMemoryAccesses(VT, AS, Align, &IsFast)) {
Matt Arsenaultb50eb8d2016-08-31 21:52:27 +00002275 if (VT.isVector())
2276 return scalarizeVectorLoad(LN, DAG);
2277
Matt Arsenault8af47a02016-07-01 22:55:55 +00002278 SDValue Ops[2];
2279 std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(LN, DAG);
2280 return DAG.getMergeValues(Ops, SDLoc(N));
2281 }
2282
2283 if (!IsFast)
2284 return SDValue();
2285 }
2286
2287 if (!shouldCombineMemoryType(VT))
2288 return SDValue();
2289
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002290 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
2291
2292 SDValue NewLoad
2293 = DAG.getLoad(NewVT, SL, LN->getChain(),
2294 LN->getBasePtr(), LN->getMemOperand());
2295
2296 SDValue BC = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad);
2297 DCI.CombineTo(N, BC, NewLoad.getValue(1));
2298 return SDValue(N, 0);
2299}
2300
2301// Replace store of an illegal type with a store of a bitcast to a friendlier
2302// type.
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002303SDValue AMDGPUTargetLowering::performStoreCombine(SDNode *N,
2304 DAGCombinerInfo &DCI) const {
2305 if (!DCI.isBeforeLegalize())
2306 return SDValue();
2307
2308 StoreSDNode *SN = cast<StoreSDNode>(N);
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002309 if (SN->isVolatile() || !ISD::isNormalStore(SN))
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002310 return SDValue();
2311
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002312 EVT VT = SN->getMemoryVT();
Matt Arsenault8af47a02016-07-01 22:55:55 +00002313 unsigned Size = VT.getStoreSize();
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002314
2315 SDLoc SL(N);
2316 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault8af47a02016-07-01 22:55:55 +00002317 unsigned Align = SN->getAlignment();
2318 if (Align < Size && isTypeLegal(VT)) {
2319 bool IsFast;
2320 unsigned AS = SN->getAddressSpace();
2321
2322 // Expand unaligned stores earlier than legalization. Due to visitation
2323 // order problems during legalization, the emitted instructions to pack and
2324 // unpack the bytes again are not eliminated in the case of an unaligned
2325 // copy.
Matt Arsenaultb50eb8d2016-08-31 21:52:27 +00002326 if (!allowsMisalignedMemoryAccesses(VT, AS, Align, &IsFast)) {
2327 if (VT.isVector())
2328 return scalarizeVectorStore(SN, DAG);
2329
Matt Arsenault8af47a02016-07-01 22:55:55 +00002330 return expandUnalignedStore(SN, DAG);
Matt Arsenaultb50eb8d2016-08-31 21:52:27 +00002331 }
Matt Arsenault8af47a02016-07-01 22:55:55 +00002332
2333 if (!IsFast)
2334 return SDValue();
2335 }
2336
2337 if (!shouldCombineMemoryType(VT))
2338 return SDValue();
2339
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002340 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
Matt Arsenault8af47a02016-07-01 22:55:55 +00002341 SDValue Val = SN->getValue();
2342
2343 //DCI.AddToWorklist(Val.getNode());
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002344
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002345 bool OtherUses = !Val.hasOneUse();
2346 SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, NewVT, Val);
2347 if (OtherUses) {
2348 SDValue CastBack = DAG.getNode(ISD::BITCAST, SL, VT, CastVal);
2349 DAG.ReplaceAllUsesOfValueWith(Val, CastBack);
2350 }
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002351
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002352 return DAG.getStore(SN->getChain(), SL, CastVal,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002353 SN->getBasePtr(), SN->getMemOperand());
2354}
2355
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002356/// Split the 64-bit value \p LHS into two 32-bit components, and perform the
2357/// binary operation \p Opc to it with the corresponding constant operands.
2358SDValue AMDGPUTargetLowering::splitBinaryBitConstantOpImpl(
2359 DAGCombinerInfo &DCI, const SDLoc &SL,
2360 unsigned Opc, SDValue LHS,
2361 uint32_t ValLo, uint32_t ValHi) const {
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002362 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002363 SDValue Lo, Hi;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002364 std::tie(Lo, Hi) = split64BitValue(LHS, DAG);
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002365
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002366 SDValue LoRHS = DAG.getConstant(ValLo, SL, MVT::i32);
2367 SDValue HiRHS = DAG.getConstant(ValHi, SL, MVT::i32);
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002368
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002369 SDValue LoAnd = DAG.getNode(Opc, SL, MVT::i32, Lo, LoRHS);
2370 SDValue HiAnd = DAG.getNode(Opc, SL, MVT::i32, Hi, HiRHS);
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002371
Matt Arsenaultefa3fe12016-04-22 22:48:38 +00002372 // Re-visit the ands. It's possible we eliminated one of them and it could
2373 // simplify the vector.
2374 DCI.AddToWorklist(Lo.getNode());
2375 DCI.AddToWorklist(Hi.getNode());
2376
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002377 SDValue Vec = DAG.getBuildVector(MVT::v2i32, SL, {LoAnd, HiAnd});
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002378 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
2379}
2380
Matt Arsenault24692112015-07-14 18:20:33 +00002381SDValue AMDGPUTargetLowering::performShlCombine(SDNode *N,
2382 DAGCombinerInfo &DCI) const {
2383 if (N->getValueType(0) != MVT::i64)
2384 return SDValue();
2385
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002386 // i64 (shl x, C) -> (build_pair 0, (shl x, C -32))
Matt Arsenault24692112015-07-14 18:20:33 +00002387
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002388 // On some subtargets, 64-bit shift is a quarter rate instruction. In the
2389 // common case, splitting this into a move and a 32-bit shift is faster and
2390 // the same code size.
Matt Arsenault24692112015-07-14 18:20:33 +00002391 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002392 if (!RHS)
2393 return SDValue();
2394
2395 unsigned RHSVal = RHS->getZExtValue();
2396 if (RHSVal < 32)
Matt Arsenault24692112015-07-14 18:20:33 +00002397 return SDValue();
2398
2399 SDValue LHS = N->getOperand(0);
2400
2401 SDLoc SL(N);
2402 SelectionDAG &DAG = DCI.DAG;
2403
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002404 SDValue ShiftAmt = DAG.getConstant(RHSVal - 32, SL, MVT::i32);
2405
Matt Arsenault24692112015-07-14 18:20:33 +00002406 SDValue Lo = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LHS);
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002407 SDValue NewShift = DAG.getNode(ISD::SHL, SL, MVT::i32, Lo, ShiftAmt);
Matt Arsenault24692112015-07-14 18:20:33 +00002408
2409 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
Matt Arsenault80edab92016-01-18 21:43:36 +00002410
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002411 SDValue Vec = DAG.getBuildVector(MVT::v2i32, SL, {Zero, NewShift});
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002412 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault24692112015-07-14 18:20:33 +00002413}
2414
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002415SDValue AMDGPUTargetLowering::performSraCombine(SDNode *N,
2416 DAGCombinerInfo &DCI) const {
2417 if (N->getValueType(0) != MVT::i64)
2418 return SDValue();
2419
2420 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2421 if (!RHS)
2422 return SDValue();
2423
2424 SelectionDAG &DAG = DCI.DAG;
2425 SDLoc SL(N);
2426 unsigned RHSVal = RHS->getZExtValue();
2427
2428 // (sra i64:x, 32) -> build_pair x, (sra hi_32(x), 31)
2429 if (RHSVal == 32) {
2430 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2431 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2432 DAG.getConstant(31, SL, MVT::i32));
2433
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002434 SDValue BuildVec = DAG.getBuildVector(MVT::v2i32, SL, {Hi, NewShift});
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002435 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2436 }
2437
2438 // (sra i64:x, 63) -> build_pair (sra hi_32(x), 31), (sra hi_32(x), 31)
2439 if (RHSVal == 63) {
2440 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2441 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2442 DAG.getConstant(31, SL, MVT::i32));
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002443 SDValue BuildVec = DAG.getBuildVector(MVT::v2i32, SL, {NewShift, NewShift});
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002444 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2445 }
2446
2447 return SDValue();
2448}
2449
Matt Arsenault80edab92016-01-18 21:43:36 +00002450SDValue AMDGPUTargetLowering::performSrlCombine(SDNode *N,
2451 DAGCombinerInfo &DCI) const {
2452 if (N->getValueType(0) != MVT::i64)
2453 return SDValue();
2454
2455 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2456 if (!RHS)
2457 return SDValue();
2458
2459 unsigned ShiftAmt = RHS->getZExtValue();
2460 if (ShiftAmt < 32)
2461 return SDValue();
2462
2463 // srl i64:x, C for C >= 32
2464 // =>
2465 // build_pair (srl hi_32(x), C - 32), 0
2466
2467 SelectionDAG &DAG = DCI.DAG;
2468 SDLoc SL(N);
2469
2470 SDValue One = DAG.getConstant(1, SL, MVT::i32);
2471 SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
2472
2473 SDValue VecOp = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, N->getOperand(0));
2474 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32,
2475 VecOp, One);
2476
2477 SDValue NewConst = DAG.getConstant(ShiftAmt - 32, SL, MVT::i32);
2478 SDValue NewShift = DAG.getNode(ISD::SRL, SL, MVT::i32, Hi, NewConst);
2479
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002480 SDValue BuildPair = DAG.getBuildVector(MVT::v2i32, SL, {NewShift, Zero});
Matt Arsenault80edab92016-01-18 21:43:36 +00002481
2482 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildPair);
2483}
2484
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002485// We need to specifically handle i64 mul here to avoid unnecessary conversion
2486// instructions. If we only match on the legalized i64 mul expansion,
2487// SimplifyDemandedBits will be unable to remove them because there will be
2488// multiple uses due to the separate mul + mulh[su].
2489static SDValue getMul24(SelectionDAG &DAG, const SDLoc &SL,
2490 SDValue N0, SDValue N1, unsigned Size, bool Signed) {
2491 if (Size <= 32) {
2492 unsigned MulOpc = Signed ? AMDGPUISD::MUL_I24 : AMDGPUISD::MUL_U24;
2493 return DAG.getNode(MulOpc, SL, MVT::i32, N0, N1);
2494 }
2495
2496 // Because we want to eliminate extension instructions before the
2497 // operation, we need to create a single user here (i.e. not the separate
2498 // mul_lo + mul_hi) so that SimplifyDemandedBits will deal with it.
2499
2500 unsigned MulOpc = Signed ? AMDGPUISD::MUL_LOHI_I24 : AMDGPUISD::MUL_LOHI_U24;
2501
2502 SDValue Mul = DAG.getNode(MulOpc, SL,
2503 DAG.getVTList(MVT::i32, MVT::i32), N0, N1);
2504
2505 return DAG.getNode(ISD::BUILD_PAIR, SL, MVT::i64,
2506 Mul.getValue(0), Mul.getValue(1));
2507}
2508
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002509SDValue AMDGPUTargetLowering::performMulCombine(SDNode *N,
2510 DAGCombinerInfo &DCI) const {
2511 EVT VT = N->getValueType(0);
2512
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002513 unsigned Size = VT.getSizeInBits();
2514 if (VT.isVector() || Size > 64)
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002515 return SDValue();
2516
Tom Stellard115a6152016-11-10 16:02:37 +00002517 // There are i16 integer mul/mad.
2518 if (Subtarget->has16BitInsts() && VT.getScalarType().bitsLE(MVT::i16))
2519 return SDValue();
2520
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002521 SelectionDAG &DAG = DCI.DAG;
2522 SDLoc DL(N);
2523
2524 SDValue N0 = N->getOperand(0);
2525 SDValue N1 = N->getOperand(1);
2526 SDValue Mul;
2527
2528 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
2529 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2530 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002531 Mul = getMul24(DAG, DL, N0, N1, Size, false);
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002532 } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
2533 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2534 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002535 Mul = getMul24(DAG, DL, N0, N1, Size, true);
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002536 } else {
2537 return SDValue();
2538 }
2539
2540 // We need to use sext even for MUL_U24, because MUL_U24 is used
2541 // for signed multiply of 8 and 16-bit types.
2542 return DAG.getSExtOrTrunc(Mul, DL, VT);
2543}
2544
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002545SDValue AMDGPUTargetLowering::performMulhsCombine(SDNode *N,
2546 DAGCombinerInfo &DCI) const {
2547 EVT VT = N->getValueType(0);
2548
2549 if (!Subtarget->hasMulI24() || VT.isVector())
2550 return SDValue();
2551
2552 SelectionDAG &DAG = DCI.DAG;
2553 SDLoc DL(N);
2554
2555 SDValue N0 = N->getOperand(0);
2556 SDValue N1 = N->getOperand(1);
2557
2558 if (!isI24(N0, DAG) || !isI24(N1, DAG))
2559 return SDValue();
2560
2561 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2562 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
2563
2564 SDValue Mulhi = DAG.getNode(AMDGPUISD::MULHI_I24, DL, MVT::i32, N0, N1);
2565 DCI.AddToWorklist(Mulhi.getNode());
2566 return DAG.getSExtOrTrunc(Mulhi, DL, VT);
2567}
2568
2569SDValue AMDGPUTargetLowering::performMulhuCombine(SDNode *N,
2570 DAGCombinerInfo &DCI) const {
2571 EVT VT = N->getValueType(0);
2572
2573 if (!Subtarget->hasMulU24() || VT.isVector() || VT.getSizeInBits() > 32)
2574 return SDValue();
2575
2576 SelectionDAG &DAG = DCI.DAG;
2577 SDLoc DL(N);
2578
2579 SDValue N0 = N->getOperand(0);
2580 SDValue N1 = N->getOperand(1);
2581
2582 if (!isU24(N0, DAG) || !isU24(N1, DAG))
2583 return SDValue();
2584
2585 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2586 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
2587
2588 SDValue Mulhi = DAG.getNode(AMDGPUISD::MULHI_U24, DL, MVT::i32, N0, N1);
2589 DCI.AddToWorklist(Mulhi.getNode());
2590 return DAG.getZExtOrTrunc(Mulhi, DL, VT);
2591}
2592
2593SDValue AMDGPUTargetLowering::performMulLoHi24Combine(
2594 SDNode *N, DAGCombinerInfo &DCI) const {
2595 SelectionDAG &DAG = DCI.DAG;
2596
Tom Stellard09c2bd62016-10-14 19:14:29 +00002597 // Simplify demanded bits before splitting into multiple users.
2598 if (simplifyI24(N, 0, DCI) || simplifyI24(N, 1, DCI))
2599 return SDValue();
2600
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002601 SDValue N0 = N->getOperand(0);
2602 SDValue N1 = N->getOperand(1);
2603
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002604 bool Signed = (N->getOpcode() == AMDGPUISD::MUL_LOHI_I24);
2605
2606 unsigned MulLoOpc = Signed ? AMDGPUISD::MUL_I24 : AMDGPUISD::MUL_U24;
2607 unsigned MulHiOpc = Signed ? AMDGPUISD::MULHI_I24 : AMDGPUISD::MULHI_U24;
2608
2609 SDLoc SL(N);
2610
2611 SDValue MulLo = DAG.getNode(MulLoOpc, SL, MVT::i32, N0, N1);
2612 SDValue MulHi = DAG.getNode(MulHiOpc, SL, MVT::i32, N0, N1);
2613 return DAG.getMergeValues({ MulLo, MulHi }, SL);
2614}
2615
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002616static bool isNegativeOne(SDValue Val) {
2617 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val))
2618 return C->isAllOnesValue();
2619 return false;
2620}
2621
2622static bool isCtlzOpc(unsigned Opc) {
2623 return Opc == ISD::CTLZ || Opc == ISD::CTLZ_ZERO_UNDEF;
2624}
2625
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002626SDValue AMDGPUTargetLowering::getFFBH_U32(SelectionDAG &DAG,
2627 SDValue Op,
2628 const SDLoc &DL) const {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002629 EVT VT = Op.getValueType();
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002630 EVT LegalVT = getTypeToTransformTo(*DAG.getContext(), VT);
2631 if (LegalVT != MVT::i32 && (Subtarget->has16BitInsts() &&
2632 LegalVT != MVT::i16))
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002633 return SDValue();
2634
2635 if (VT != MVT::i32)
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002636 Op = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, Op);
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002637
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002638 SDValue FFBH = DAG.getNode(AMDGPUISD::FFBH_U32, DL, MVT::i32, Op);
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002639 if (VT != MVT::i32)
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002640 FFBH = DAG.getNode(ISD::TRUNCATE, DL, VT, FFBH);
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002641
2642 return FFBH;
2643}
2644
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002645// The native instructions return -1 on 0 input. Optimize out a select that
2646// produces -1 on 0.
2647//
2648// TODO: If zero is not undef, we could also do this if the output is compared
2649// against the bitwidth.
2650//
2651// TODO: Should probably combine against FFBH_U32 instead of ctlz directly.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002652SDValue AMDGPUTargetLowering::performCtlzCombine(const SDLoc &SL, SDValue Cond,
2653 SDValue LHS, SDValue RHS,
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002654 DAGCombinerInfo &DCI) const {
2655 ConstantSDNode *CmpRhs = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2656 if (!CmpRhs || !CmpRhs->isNullValue())
2657 return SDValue();
2658
2659 SelectionDAG &DAG = DCI.DAG;
2660 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
2661 SDValue CmpLHS = Cond.getOperand(0);
2662
2663 // select (setcc x, 0, eq), -1, (ctlz_zero_undef x) -> ffbh_u32 x
2664 if (CCOpcode == ISD::SETEQ &&
2665 isCtlzOpc(RHS.getOpcode()) &&
2666 RHS.getOperand(0) == CmpLHS &&
2667 isNegativeOne(LHS)) {
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002668 return getFFBH_U32(DAG, CmpLHS, SL);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002669 }
2670
2671 // select (setcc x, 0, ne), (ctlz_zero_undef x), -1 -> ffbh_u32 x
2672 if (CCOpcode == ISD::SETNE &&
2673 isCtlzOpc(LHS.getOpcode()) &&
2674 LHS.getOperand(0) == CmpLHS &&
2675 isNegativeOne(RHS)) {
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +00002676 return getFFBH_U32(DAG, CmpLHS, SL);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002677 }
2678
2679 return SDValue();
2680}
2681
2682SDValue AMDGPUTargetLowering::performSelectCombine(SDNode *N,
2683 DAGCombinerInfo &DCI) const {
2684 SDValue Cond = N->getOperand(0);
2685 if (Cond.getOpcode() != ISD::SETCC)
2686 return SDValue();
2687
2688 EVT VT = N->getValueType(0);
2689 SDValue LHS = Cond.getOperand(0);
2690 SDValue RHS = Cond.getOperand(1);
2691 SDValue CC = Cond.getOperand(2);
2692
2693 SDValue True = N->getOperand(1);
2694 SDValue False = N->getOperand(2);
2695
Matt Arsenault0b26e472016-12-22 21:40:08 +00002696 if (Cond.hasOneUse()) { // TODO: Look for multiple select uses.
2697 SelectionDAG &DAG = DCI.DAG;
2698 if ((DAG.isConstantValueOfAnyType(True) ||
2699 DAG.isConstantValueOfAnyType(True)) &&
2700 (!DAG.isConstantValueOfAnyType(False) &&
2701 !DAG.isConstantValueOfAnyType(False))) {
2702 // Swap cmp + select pair to move constant to false input.
2703 // This will allow using VOPC cndmasks more often.
2704 // select (setcc x, y), k, x -> select (setcc y, x) x, x
2705
2706 SDLoc SL(N);
2707 ISD::CondCode NewCC = getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
2708 LHS.getValueType().isInteger());
2709
2710 SDValue NewCond = DAG.getSetCC(SL, Cond.getValueType(), LHS, RHS, NewCC);
2711 return DAG.getNode(ISD::SELECT, SL, VT, NewCond, False, True);
2712 }
2713 }
2714
Matt Arsenault5b39b342016-01-28 20:53:48 +00002715 if (VT == MVT::f32 && Cond.hasOneUse()) {
2716 SDValue MinMax
2717 = CombineFMinMaxLegacy(SDLoc(N), VT, LHS, RHS, True, False, CC, DCI);
2718 // Revisit this node so we can catch min3/max3/med3 patterns.
2719 //DCI.AddToWorklist(MinMax.getNode());
2720 return MinMax;
2721 }
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002722
2723 // There's no reason to not do this if the condition has other uses.
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002724 return performCtlzCombine(SDLoc(N), Cond, True, False, DCI);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002725}
2726
Tom Stellard50122a52014-04-07 19:45:41 +00002727SDValue AMDGPUTargetLowering::PerformDAGCombine(SDNode *N,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002728 DAGCombinerInfo &DCI) const {
Tom Stellard50122a52014-04-07 19:45:41 +00002729 SelectionDAG &DAG = DCI.DAG;
2730 SDLoc DL(N);
2731
2732 switch(N->getOpcode()) {
Matt Arsenault24e33d12015-07-03 23:33:38 +00002733 default:
2734 break;
Matt Arsenault79003342016-04-14 21:58:07 +00002735 case ISD::BITCAST: {
2736 EVT DestVT = N->getValueType(0);
Matt Arsenaultd99ef112016-09-17 15:44:16 +00002737
2738 // Push casts through vector builds. This helps avoid emitting a large
2739 // number of copies when materializing floating point vector constants.
2740 //
2741 // vNt1 bitcast (vNt0 (build_vector t0:x, t0:y)) =>
2742 // vnt1 = build_vector (t1 (bitcast t0:x)), (t1 (bitcast t0:y))
2743 if (DestVT.isVector()) {
2744 SDValue Src = N->getOperand(0);
2745 if (Src.getOpcode() == ISD::BUILD_VECTOR) {
2746 EVT SrcVT = Src.getValueType();
2747 unsigned NElts = DestVT.getVectorNumElements();
2748
2749 if (SrcVT.getVectorNumElements() == NElts) {
2750 EVT DestEltVT = DestVT.getVectorElementType();
2751
2752 SmallVector<SDValue, 8> CastedElts;
2753 SDLoc SL(N);
2754 for (unsigned I = 0, E = SrcVT.getVectorNumElements(); I != E; ++I) {
2755 SDValue Elt = Src.getOperand(I);
2756 CastedElts.push_back(DAG.getNode(ISD::BITCAST, DL, DestEltVT, Elt));
2757 }
2758
2759 return DAG.getBuildVector(DestVT, SL, CastedElts);
2760 }
2761 }
2762 }
2763
Matt Arsenault79003342016-04-14 21:58:07 +00002764 if (DestVT.getSizeInBits() != 64 && !DestVT.isVector())
2765 break;
2766
2767 // Fold bitcasts of constants.
2768 //
2769 // v2i32 (bitcast i64:k) -> build_vector lo_32(k), hi_32(k)
2770 // TODO: Generalize and move to DAGCombiner
2771 SDValue Src = N->getOperand(0);
2772 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Src)) {
2773 assert(Src.getValueType() == MVT::i64);
2774 SDLoc SL(N);
2775 uint64_t CVal = C->getZExtValue();
2776 return DAG.getNode(ISD::BUILD_VECTOR, SL, DestVT,
2777 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
2778 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
2779 }
2780
2781 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Src)) {
2782 const APInt &Val = C->getValueAPF().bitcastToAPInt();
2783 SDLoc SL(N);
2784 uint64_t CVal = Val.getZExtValue();
2785 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2786 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
2787 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
2788
2789 return DAG.getNode(ISD::BITCAST, SL, DestVT, Vec);
2790 }
2791
2792 break;
2793 }
Matt Arsenault24692112015-07-14 18:20:33 +00002794 case ISD::SHL: {
2795 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2796 break;
2797
2798 return performShlCombine(N, DCI);
2799 }
Matt Arsenault80edab92016-01-18 21:43:36 +00002800 case ISD::SRL: {
2801 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2802 break;
2803
2804 return performSrlCombine(N, DCI);
2805 }
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002806 case ISD::SRA: {
2807 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2808 break;
2809
2810 return performSraCombine(N, DCI);
2811 }
Matt Arsenault24e33d12015-07-03 23:33:38 +00002812 case ISD::MUL:
2813 return performMulCombine(N, DCI);
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002814 case ISD::MULHS:
2815 return performMulhsCombine(N, DCI);
2816 case ISD::MULHU:
2817 return performMulhuCombine(N, DCI);
Matt Arsenault24e33d12015-07-03 23:33:38 +00002818 case AMDGPUISD::MUL_I24:
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002819 case AMDGPUISD::MUL_U24:
2820 case AMDGPUISD::MULHI_I24:
2821 case AMDGPUISD::MULHI_U24: {
Tom Stellard6c7dd982016-10-21 20:25:11 +00002822 // If the first call to simplify is successfull, then N may end up being
2823 // deleted, so we shouldn't call simplifyI24 again.
2824 simplifyI24(N, 0, DCI) || simplifyI24(N, 1, DCI);
Matt Arsenault24e33d12015-07-03 23:33:38 +00002825 return SDValue();
2826 }
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002827 case AMDGPUISD::MUL_LOHI_I24:
2828 case AMDGPUISD::MUL_LOHI_U24:
2829 return performMulLoHi24Combine(N, DCI);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002830 case ISD::SELECT:
2831 return performSelectCombine(N, DCI);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002832 case AMDGPUISD::BFE_I32:
2833 case AMDGPUISD::BFE_U32: {
2834 assert(!N->getValueType(0).isVector() &&
2835 "Vector handling of BFE not implemented");
2836 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
2837 if (!Width)
2838 break;
2839
2840 uint32_t WidthVal = Width->getZExtValue() & 0x1f;
2841 if (WidthVal == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002842 return DAG.getConstant(0, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002843
2844 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
2845 if (!Offset)
2846 break;
2847
2848 SDValue BitsFrom = N->getOperand(0);
2849 uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
2850
2851 bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
2852
2853 if (OffsetVal == 0) {
2854 // This is already sign / zero extended, so try to fold away extra BFEs.
2855 unsigned SignBits = Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
2856
2857 unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
2858 if (OpSignBits >= SignBits)
2859 return BitsFrom;
Matt Arsenault05e96f42014-05-22 18:09:12 +00002860
2861 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
2862 if (Signed) {
2863 // This is a sign_extend_inreg. Replace it to take advantage of existing
2864 // DAG Combines. If not eliminated, we will match back to BFE during
2865 // selection.
2866
2867 // TODO: The sext_inreg of extended types ends, although we can could
2868 // handle them in a single BFE.
2869 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
2870 DAG.getValueType(SmallVT));
2871 }
2872
2873 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002874 }
2875
Matt Arsenaultf1794202014-10-15 05:07:00 +00002876 if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002877 if (Signed) {
2878 return constantFoldBFE<int32_t>(DAG,
Matt Arsenault46cbc432014-09-19 00:42:06 +00002879 CVal->getSExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002880 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002881 WidthVal,
2882 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002883 }
2884
2885 return constantFoldBFE<uint32_t>(DAG,
Matt Arsenault6462f942014-09-18 15:52:26 +00002886 CVal->getZExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002887 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002888 WidthVal,
2889 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002890 }
2891
Matt Arsenault05e96f42014-05-22 18:09:12 +00002892 if ((OffsetVal + WidthVal) >= 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002893 SDValue ShiftVal = DAG.getConstant(OffsetVal, DL, MVT::i32);
Matt Arsenault05e96f42014-05-22 18:09:12 +00002894 return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2895 BitsFrom, ShiftVal);
2896 }
2897
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002898 if (BitsFrom.hasOneUse()) {
Matt Arsenault6de7af42014-10-15 23:37:42 +00002899 APInt Demanded = APInt::getBitsSet(32,
2900 OffsetVal,
2901 OffsetVal + WidthVal);
2902
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002903 APInt KnownZero, KnownOne;
2904 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
2905 !DCI.isBeforeLegalizeOps());
2906 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2907 if (TLO.ShrinkDemandedConstant(BitsFrom, Demanded) ||
2908 TLI.SimplifyDemandedBits(BitsFrom, Demanded,
2909 KnownZero, KnownOne, TLO)) {
2910 DCI.CommitTargetLoweringOpt(TLO);
2911 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002912 }
2913
2914 break;
2915 }
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002916 case ISD::LOAD:
2917 return performLoadCombine(N, DCI);
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002918 case ISD::STORE:
2919 return performStoreCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002920 }
2921 return SDValue();
2922}
2923
2924//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002925// Helper functions
2926//===----------------------------------------------------------------------===//
2927
Tom Stellard75aadc22012-12-11 21:25:42 +00002928SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
2929 const TargetRegisterClass *RC,
2930 unsigned Reg, EVT VT) const {
2931 MachineFunction &MF = DAG.getMachineFunction();
2932 MachineRegisterInfo &MRI = MF.getRegInfo();
2933 unsigned VirtualRegister;
2934 if (!MRI.isLiveIn(Reg)) {
2935 VirtualRegister = MRI.createVirtualRegister(RC);
2936 MRI.addLiveIn(Reg, VirtualRegister);
2937 } else {
2938 VirtualRegister = MRI.getLiveInVirtReg(Reg);
2939 }
2940 return DAG.getRegister(VirtualRegister, VT);
2941}
2942
Tom Stellarddcb9f092015-07-09 21:20:37 +00002943uint32_t AMDGPUTargetLowering::getImplicitParameterOffset(
2944 const AMDGPUMachineFunction *MFI, const ImplicitParameter Param) const {
Tom Stellardb2869eb2016-09-09 19:28:00 +00002945 unsigned Alignment = Subtarget->getAlignmentForImplicitArgPtr();
2946 uint64_t ArgOffset = alignTo(MFI->getABIArgOffset(), Alignment);
Tom Stellarddcb9f092015-07-09 21:20:37 +00002947 switch (Param) {
2948 case GRID_DIM:
2949 return ArgOffset;
2950 case GRID_OFFSET:
2951 return ArgOffset + 4;
2952 }
2953 llvm_unreachable("unexpected implicit parameter type");
2954}
2955
Tom Stellard75aadc22012-12-11 21:25:42 +00002956#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
2957
2958const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002959 switch ((AMDGPUISD::NodeType)Opcode) {
2960 case AMDGPUISD::FIRST_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002961 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +00002962 NODE_NAME_CASE(CALL);
2963 NODE_NAME_CASE(UMUL);
Tom Stellard75aadc22012-12-11 21:25:42 +00002964 NODE_NAME_CASE(BRANCH_COND);
2965
2966 // AMDGPU DAG nodes
Matt Arsenault9babdf42016-06-22 20:15:28 +00002967 NODE_NAME_CASE(ENDPGM)
2968 NODE_NAME_CASE(RETURN)
Tom Stellard75aadc22012-12-11 21:25:42 +00002969 NODE_NAME_CASE(DWORDADDR)
2970 NODE_NAME_CASE(FRACT)
Wei Ding07e03712016-07-28 16:42:13 +00002971 NODE_NAME_CASE(SETCC)
Tom Stellard8485fa02016-12-07 02:42:15 +00002972 NODE_NAME_CASE(SETREG)
2973 NODE_NAME_CASE(FMA_W_CHAIN)
2974 NODE_NAME_CASE(FMUL_W_CHAIN)
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002975 NODE_NAME_CASE(CLAMP)
Matthias Braund04893f2015-05-07 21:33:59 +00002976 NODE_NAME_CASE(COS_HW)
2977 NODE_NAME_CASE(SIN_HW)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002978 NODE_NAME_CASE(FMAX_LEGACY)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002979 NODE_NAME_CASE(FMIN_LEGACY)
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00002980 NODE_NAME_CASE(FMAX3)
2981 NODE_NAME_CASE(SMAX3)
2982 NODE_NAME_CASE(UMAX3)
2983 NODE_NAME_CASE(FMIN3)
2984 NODE_NAME_CASE(SMIN3)
2985 NODE_NAME_CASE(UMIN3)
Matt Arsenaultf639c322016-01-28 20:53:42 +00002986 NODE_NAME_CASE(FMED3)
2987 NODE_NAME_CASE(SMED3)
2988 NODE_NAME_CASE(UMED3)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002989 NODE_NAME_CASE(URECIP)
2990 NODE_NAME_CASE(DIV_SCALE)
2991 NODE_NAME_CASE(DIV_FMAS)
2992 NODE_NAME_CASE(DIV_FIXUP)
2993 NODE_NAME_CASE(TRIG_PREOP)
2994 NODE_NAME_CASE(RCP)
2995 NODE_NAME_CASE(RSQ)
Matt Arsenault32fc5272016-07-26 16:45:45 +00002996 NODE_NAME_CASE(RCP_LEGACY)
Matt Arsenault257d48d2014-06-24 22:13:39 +00002997 NODE_NAME_CASE(RSQ_LEGACY)
Matt Arsenault32fc5272016-07-26 16:45:45 +00002998 NODE_NAME_CASE(FMUL_LEGACY)
Matt Arsenault79963e82016-02-13 01:03:00 +00002999 NODE_NAME_CASE(RSQ_CLAMP)
Matt Arsenault2e7cc482014-08-15 17:30:25 +00003000 NODE_NAME_CASE(LDEXP)
Matt Arsenault4831ce52015-01-06 23:00:37 +00003001 NODE_NAME_CASE(FP_CLASS)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00003002 NODE_NAME_CASE(DOT4)
Matthias Braund04893f2015-05-07 21:33:59 +00003003 NODE_NAME_CASE(CARRY)
3004 NODE_NAME_CASE(BORROW)
Matt Arsenaultfae02982014-03-17 18:58:11 +00003005 NODE_NAME_CASE(BFE_U32)
3006 NODE_NAME_CASE(BFE_I32)
Matt Arsenaultb3458362014-03-31 18:21:13 +00003007 NODE_NAME_CASE(BFI)
3008 NODE_NAME_CASE(BFM)
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00003009 NODE_NAME_CASE(FFBH_U32)
Matt Arsenaultb51dcb92016-07-18 18:40:51 +00003010 NODE_NAME_CASE(FFBH_I32)
Tom Stellard50122a52014-04-07 19:45:41 +00003011 NODE_NAME_CASE(MUL_U24)
3012 NODE_NAME_CASE(MUL_I24)
Matt Arsenault2712d4a2016-08-27 01:32:27 +00003013 NODE_NAME_CASE(MULHI_U24)
3014 NODE_NAME_CASE(MULHI_I24)
3015 NODE_NAME_CASE(MUL_LOHI_U24)
3016 NODE_NAME_CASE(MUL_LOHI_I24)
Matt Arsenaulteb260202014-05-22 18:00:15 +00003017 NODE_NAME_CASE(MAD_U24)
3018 NODE_NAME_CASE(MAD_I24)
Matthias Braund04893f2015-05-07 21:33:59 +00003019 NODE_NAME_CASE(TEXTURE_FETCH)
Tom Stellard75aadc22012-12-11 21:25:42 +00003020 NODE_NAME_CASE(EXPORT)
Matt Arsenault7bee6ac2016-12-05 20:23:10 +00003021 NODE_NAME_CASE(EXPORT_DONE)
3022 NODE_NAME_CASE(R600_EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00003023 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00003024 NODE_NAME_CASE(REGISTER_LOAD)
3025 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00003026 NODE_NAME_CASE(LOAD_INPUT)
3027 NODE_NAME_CASE(SAMPLE)
3028 NODE_NAME_CASE(SAMPLEB)
3029 NODE_NAME_CASE(SAMPLED)
3030 NODE_NAME_CASE(SAMPLEL)
Matt Arsenault364a6742014-06-11 17:50:44 +00003031 NODE_NAME_CASE(CVT_F32_UBYTE0)
3032 NODE_NAME_CASE(CVT_F32_UBYTE1)
3033 NODE_NAME_CASE(CVT_F32_UBYTE2)
3034 NODE_NAME_CASE(CVT_F32_UBYTE3)
Tom Stellard880a80a2014-06-17 16:53:14 +00003035 NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
Tom Stellard067c8152014-07-21 14:01:14 +00003036 NODE_NAME_CASE(CONST_DATA_PTR)
Tom Stellardbf3e6e52016-06-14 20:29:59 +00003037 NODE_NAME_CASE(PC_ADD_REL_OFFSET)
Matt Arsenault03006fd2016-07-19 16:27:56 +00003038 NODE_NAME_CASE(KILL)
Matthias Braund04893f2015-05-07 21:33:59 +00003039 case AMDGPUISD::FIRST_MEM_OPCODE_NUMBER: break;
Tom Stellardfc92e772015-05-12 14:18:14 +00003040 NODE_NAME_CASE(SENDMSG)
Jan Veselyd48445d2017-01-04 18:06:55 +00003041 NODE_NAME_CASE(SENDMSGHALT)
Tom Stellard2a9d9472015-05-12 15:00:46 +00003042 NODE_NAME_CASE(INTERP_MOV)
3043 NODE_NAME_CASE(INTERP_P1)
3044 NODE_NAME_CASE(INTERP_P2)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00003045 NODE_NAME_CASE(STORE_MSKOR)
Matt Arsenaultdfaf4262016-04-25 19:27:09 +00003046 NODE_NAME_CASE(LOAD_CONSTANT)
Tom Stellardafcf12f2013-09-12 02:55:14 +00003047 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Tom Stellard354a43c2016-04-01 18:27:37 +00003048 NODE_NAME_CASE(ATOMIC_CMP_SWAP)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00003049 NODE_NAME_CASE(ATOMIC_INC)
3050 NODE_NAME_CASE(ATOMIC_DEC)
Tom Stellard6f9ef142016-12-20 17:19:44 +00003051 NODE_NAME_CASE(BUFFER_LOAD)
3052 NODE_NAME_CASE(BUFFER_LOAD_FORMAT)
Matthias Braund04893f2015-05-07 21:33:59 +00003053 case AMDGPUISD::LAST_AMDGPU_ISD_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00003054 }
Matthias Braund04893f2015-05-07 21:33:59 +00003055 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +00003056}
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003057
Evandro Menezes21f9ce12016-11-10 23:31:06 +00003058SDValue AMDGPUTargetLowering::getSqrtEstimate(SDValue Operand,
3059 SelectionDAG &DAG, int Enabled,
3060 int &RefinementSteps,
3061 bool &UseOneConstNR,
3062 bool Reciprocal) const {
Matt Arsenaulte93d06a2015-01-13 20:53:18 +00003063 EVT VT = Operand.getValueType();
3064
3065 if (VT == MVT::f32) {
3066 RefinementSteps = 0;
3067 return DAG.getNode(AMDGPUISD::RSQ, SDLoc(Operand), VT, Operand);
3068 }
3069
3070 // TODO: There is also f64 rsq instruction, but the documentation is less
3071 // clear on its precision.
3072
3073 return SDValue();
3074}
3075
Matt Arsenaultbf0db912015-01-13 20:53:23 +00003076SDValue AMDGPUTargetLowering::getRecipEstimate(SDValue Operand,
Sanjay Patel0051efc2016-10-20 16:55:45 +00003077 SelectionDAG &DAG, int Enabled,
3078 int &RefinementSteps) const {
Matt Arsenaultbf0db912015-01-13 20:53:23 +00003079 EVT VT = Operand.getValueType();
3080
3081 if (VT == MVT::f32) {
3082 // Reciprocal, < 1 ulp error.
3083 //
3084 // This reciprocal approximation converges to < 0.5 ulp error with one
3085 // newton rhapson performed with two fused multiple adds (FMAs).
3086
3087 RefinementSteps = 0;
3088 return DAG.getNode(AMDGPUISD::RCP, SDLoc(Operand), VT, Operand);
3089 }
3090
3091 // TODO: There is also f64 rcp instruction, but the documentation is less
3092 // clear on its precision.
3093
3094 return SDValue();
3095}
3096
Jay Foada0653a32014-05-14 21:14:37 +00003097void AMDGPUTargetLowering::computeKnownBitsForTargetNode(
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003098 const SDValue Op,
3099 APInt &KnownZero,
3100 APInt &KnownOne,
3101 const SelectionDAG &DAG,
3102 unsigned Depth) const {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003103
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003104 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0); // Don't know anything.
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003105
3106 APInt KnownZero2;
3107 APInt KnownOne2;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003108 unsigned Opc = Op.getOpcode();
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003109
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003110 switch (Opc) {
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003111 default:
3112 break;
Jan Vesely808fff52015-04-30 17:15:56 +00003113 case AMDGPUISD::CARRY:
3114 case AMDGPUISD::BORROW: {
3115 KnownZero = APInt::getHighBitsSet(32, 31);
3116 break;
3117 }
3118
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003119 case AMDGPUISD::BFE_I32:
3120 case AMDGPUISD::BFE_U32: {
3121 ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3122 if (!CWidth)
3123 return;
3124
3125 unsigned BitWidth = 32;
3126 uint32_t Width = CWidth->getZExtValue() & 0x1f;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003127
Matt Arsenaulta3fe7c62014-10-16 20:07:40 +00003128 if (Opc == AMDGPUISD::BFE_U32)
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003129 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - Width);
3130
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003131 break;
3132 }
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003133 }
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003134}
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003135
3136unsigned AMDGPUTargetLowering::ComputeNumSignBitsForTargetNode(
3137 SDValue Op,
3138 const SelectionDAG &DAG,
3139 unsigned Depth) const {
3140 switch (Op.getOpcode()) {
3141 case AMDGPUISD::BFE_I32: {
3142 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3143 if (!Width)
3144 return 1;
3145
3146 unsigned SignBits = 32 - Width->getZExtValue() + 1;
Artyom Skrobov314ee042015-11-25 19:41:11 +00003147 if (!isNullConstant(Op.getOperand(1)))
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003148 return SignBits;
3149
3150 // TODO: Could probably figure something out with non-0 offsets.
3151 unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
3152 return std::max(SignBits, Op0SignBits);
3153 }
3154
Matt Arsenault5565f65e2014-05-22 18:09:07 +00003155 case AMDGPUISD::BFE_U32: {
3156 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3157 return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
3158 }
3159
Jan Vesely808fff52015-04-30 17:15:56 +00003160 case AMDGPUISD::CARRY:
3161 case AMDGPUISD::BORROW:
3162 return 31;
3163
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003164 default:
3165 return 1;
3166 }
3167}