blob: e7a07a169262980387d80c141e3a080b928a5e91 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000041 field bits<1> WQM = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000043 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000044 let TSFlags{0} = VM_CNT;
45 let TSFlags{1} = EXP_CNT;
46 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000047
48 let TSFlags{3} = SALU;
49 let TSFlags{4} = VALU;
50
51 let TSFlags{5} = SOP1;
52 let TSFlags{6} = SOP2;
53 let TSFlags{7} = SOPC;
54 let TSFlags{8} = SOPK;
55 let TSFlags{9} = SOPP;
56
57 let TSFlags{10} = VOP1;
58 let TSFlags{11} = VOP2;
59 let TSFlags{12} = VOP3;
60 let TSFlags{13} = VOPC;
61
62 let TSFlags{14} = MUBUF;
63 let TSFlags{15} = MTBUF;
64 let TSFlags{16} = SMRD;
65 let TSFlags{17} = DS;
66 let TSFlags{18} = MIMG;
67 let TSFlags{19} = FLAT;
Michel Danzer494391b2015-02-06 02:51:20 +000068 let TSFlags{20} = WQM;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000069
70 // Most instructions require adjustments after selection to satisfy
71 // operand requirements.
72 let hasPostISelHook = 1;
Tom Stellardae38f302015-01-14 01:13:19 +000073 let SchedRW = [Write32Bit];
Tom Stellard75aadc22012-12-11 21:25:42 +000074}
75
Tom Stellarde5a1cda2014-07-21 17:44:28 +000076class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000077 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000078 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000079}
80
Tom Stellarde5a1cda2014-07-21 17:44:28 +000081class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000082 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000083 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000084}
85
Tom Stellardc0503922015-03-12 21:34:22 +000086class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
87def VOPDstVCC : VOPDstOperand <VCCReg>;
88
Marek Olsak5df00d62014-12-07 12:18:57 +000089let Uses = [EXEC] in {
90
Marek Olsakdc4d2022015-01-15 18:42:44 +000091class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
92 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +000093
Marek Olsak5df00d62014-12-07 12:18:57 +000094 let mayLoad = 0;
95 let mayStore = 0;
96 let hasSideEffects = 0;
97 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +000098 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +000099}
100
101class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Tom Stellardc0503922015-03-12 21:34:22 +0000102 VOPAnyCommon <(outs VOPDstVCC:$dst), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000103
104 let DisableEncoding = "$dst";
105 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000106 let Size = 4;
107}
108
Tom Stellard94d2e992014-10-07 23:51:34 +0000109class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000110 VOPAnyCommon <outs, ins, asm, pattern> {
111
Tom Stellard94d2e992014-10-07 23:51:34 +0000112 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000113 let Size = 4;
114}
115
116class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000117 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000118
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000120 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000121}
122
Tom Stellard092f3322014-06-17 19:34:46 +0000123class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000124 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000125
Tom Stellardb4a313a2014-08-01 00:32:39 +0000126 // Using complex patterns gives VOP3 patterns a very high complexity rating,
127 // but standalone patterns are almost always prefered, so we need to adjust the
128 // priority lower. The goal is to use a high number to reduce complexity to
129 // zero (or less than zero).
130 let AddedComplexity = -1000;
131
Tom Stellard092f3322014-06-17 19:34:46 +0000132 let VOP3 = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +0000133 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +0000134}
135
Marek Olsak5df00d62014-12-07 12:18:57 +0000136} // End Uses = [EXEC]
137
Christian Konig72d5d5c2013-02-21 15:16:44 +0000138//===----------------------------------------------------------------------===//
139// Scalar operations
140//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000141
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000142class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000143 bits<7> sdst;
144 bits<8> ssrc0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000145
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000146 let Inst{7-0} = ssrc0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000147 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000148 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000149 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000150}
151
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000152class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000153 bits<7> sdst;
154 bits<8> ssrc0;
155 bits<8> ssrc1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000156
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000157 let Inst{7-0} = ssrc0;
158 let Inst{15-8} = ssrc1;
159 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000160 let Inst{29-23} = op;
161 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000162}
163
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000164class SOPCe <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000165 bits<8> ssrc0;
166 bits<8> ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000167
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000168 let Inst{7-0} = ssrc0;
169 let Inst{15-8} = ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000170 let Inst{22-16} = op;
171 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000172}
173
174class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000175 bits <7> sdst;
176 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000177
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000178 let Inst{15-0} = simm16;
179 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000180 let Inst{27-23} = op;
181 let Inst{31-28} = 0xb; //encoding
182}
183
Tom Stellard8980dc32015-04-08 01:09:22 +0000184class SOPK64e <bits<5> op> : Enc64 {
185 bits <7> sdst = 0;
186 bits <16> simm16;
187 bits <32> imm;
188
189 let Inst{15-0} = simm16;
190 let Inst{22-16} = sdst;
191 let Inst{27-23} = op;
192 let Inst{31-28} = 0xb;
193
194 let Inst{63-32} = imm;
195}
196
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000197class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000198 bits <16> simm16;
199
200 let Inst{15-0} = simm16;
201 let Inst{22-16} = op;
202 let Inst{31-23} = 0x17f; // encoding
203}
204
205class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000206 bits<7> sdst;
207 bits<7> sbase;
208 bits<8> offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000209
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000210 let Inst{7-0} = offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000211 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000212 let Inst{14-9} = sbase{6-1};
213 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000214 let Inst{26-22} = op;
215 let Inst{31-27} = 0x18; //encoding
216}
217
Tom Stellardae38f302015-01-14 01:13:19 +0000218let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000219class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
220 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000221 let mayLoad = 0;
222 let mayStore = 0;
223 let hasSideEffects = 0;
224 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000225 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000226}
227
Marek Olsak5df00d62014-12-07 12:18:57 +0000228class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
229 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000230
231 let mayLoad = 0;
232 let mayStore = 0;
233 let hasSideEffects = 0;
234 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000235 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000236
237 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000238}
239
240class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
241 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000242
243 let DisableEncoding = "$dst";
244 let mayLoad = 0;
245 let mayStore = 0;
246 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000247 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000248 let SOPC = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000249
250 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000251}
252
Marek Olsak5df00d62014-12-07 12:18:57 +0000253class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
254 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000255
256 let mayLoad = 0;
257 let mayStore = 0;
258 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000259 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000260 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000261
262 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000263}
264
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000265class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000266 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000267
268 let mayLoad = 0;
269 let mayStore = 0;
270 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000271 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000272 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000273
274 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000275}
276
Tom Stellardae38f302015-01-14 01:13:19 +0000277} // let SchedRW = [WriteSALU]
278
Tom Stellardc470c962014-10-01 14:44:42 +0000279class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
280 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000281
282 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000283 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000284 let mayStore = 0;
285 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000286 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000287 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000288 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000289}
290
291//===----------------------------------------------------------------------===//
292// Vector ALU operations
293//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000294
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000295class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000296 bits<8> vdst;
297 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000298
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000299 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000300 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000301 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000302 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000303}
304
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000305class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000306 bits<8> vdst;
307 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000308 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000309
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000310 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000311 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000312 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000313 let Inst{30-25} = op;
314 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000315}
316
Matt Arsenault70120fa2015-02-21 21:29:00 +0000317class VOP2_MADKe <bits<6> op> : Enc64 {
318
319 bits<8> vdst;
320 bits<9> src0;
321 bits<8> vsrc1;
322 bits<32> src2;
323
324 let Inst{8-0} = src0;
325 let Inst{16-9} = vsrc1;
326 let Inst{24-17} = vdst;
327 let Inst{30-25} = op;
328 let Inst{31} = 0x0; // encoding
329 let Inst{63-32} = src2;
330}
331
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000332class VOP3e <bits<9> op> : Enc64 {
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000333 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000334 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000335 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000336 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000337 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000338 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000339 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000340 bits<1> clamp;
341 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000342
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000343 let Inst{7-0} = vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000344 let Inst{8} = src0_modifiers{1};
345 let Inst{9} = src1_modifiers{1};
346 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000347 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000348 let Inst{25-17} = op;
349 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000350 let Inst{40-32} = src0;
351 let Inst{49-41} = src1;
352 let Inst{58-50} = src2;
353 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000354 let Inst{61} = src0_modifiers{0};
355 let Inst{62} = src1_modifiers{0};
356 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000357}
358
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000359class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000360 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000361 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000362 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000363 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000364 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000365 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000366 bits<9> src2;
367 bits<7> sdst;
368 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000369
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000370 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000371 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000372 let Inst{25-17} = op;
373 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000374 let Inst{40-32} = src0;
375 let Inst{49-41} = src1;
376 let Inst{58-50} = src2;
377 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000378 let Inst{61} = src0_modifiers{0};
379 let Inst{62} = src1_modifiers{0};
380 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000381}
382
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000383class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000384 bits<9> src0;
385 bits<8> vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000386
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000387 let Inst{8-0} = src0;
388 let Inst{16-9} = vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000389 let Inst{24-17} = op;
390 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000391}
392
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000393class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000394 bits<8> vdst;
395 bits<8> vsrc;
396 bits<2> attrchan;
397 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000398
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000399 let Inst{7-0} = vsrc;
400 let Inst{9-8} = attrchan;
401 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000402 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000403 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000404 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000405}
406
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000407class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000408 bits<8> vdst;
409 bits<1> gds;
410 bits<8> addr;
411 bits<8> data0;
412 bits<8> data1;
413 bits<8> offset0;
414 bits<8> offset1;
415
416 let Inst{7-0} = offset0;
417 let Inst{15-8} = offset1;
418 let Inst{17} = gds;
419 let Inst{25-18} = op;
420 let Inst{31-26} = 0x36; //encoding
421 let Inst{39-32} = addr;
422 let Inst{47-40} = data0;
423 let Inst{55-48} = data1;
424 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000425}
426
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000427class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000428 bits<12> offset;
429 bits<1> offen;
430 bits<1> idxen;
431 bits<1> glc;
432 bits<1> addr64;
433 bits<1> lds;
434 bits<8> vaddr;
435 bits<8> vdata;
436 bits<7> srsrc;
437 bits<1> slc;
438 bits<1> tfe;
439 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000440
Tom Stellard6db08eb2013-04-05 23:31:44 +0000441 let Inst{11-0} = offset;
442 let Inst{12} = offen;
443 let Inst{13} = idxen;
444 let Inst{14} = glc;
445 let Inst{15} = addr64;
446 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000447 let Inst{24-18} = op;
448 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000449 let Inst{39-32} = vaddr;
450 let Inst{47-40} = vdata;
451 let Inst{52-48} = srsrc{6-2};
452 let Inst{54} = slc;
453 let Inst{55} = tfe;
454 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000455}
456
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000457class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000458 bits<8> vdata;
459 bits<12> offset;
460 bits<1> offen;
461 bits<1> idxen;
462 bits<1> glc;
463 bits<1> addr64;
464 bits<4> dfmt;
465 bits<3> nfmt;
466 bits<8> vaddr;
467 bits<7> srsrc;
468 bits<1> slc;
469 bits<1> tfe;
470 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000471
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000472 let Inst{11-0} = offset;
473 let Inst{12} = offen;
474 let Inst{13} = idxen;
475 let Inst{14} = glc;
476 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000477 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000478 let Inst{22-19} = dfmt;
479 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000480 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000481 let Inst{39-32} = vaddr;
482 let Inst{47-40} = vdata;
483 let Inst{52-48} = srsrc{6-2};
484 let Inst{54} = slc;
485 let Inst{55} = tfe;
486 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000487}
488
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000489class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000490 bits<8> vdata;
491 bits<4> dmask;
492 bits<1> unorm;
493 bits<1> glc;
494 bits<1> da;
495 bits<1> r128;
496 bits<1> tfe;
497 bits<1> lwe;
498 bits<1> slc;
499 bits<8> vaddr;
500 bits<7> srsrc;
501 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000502
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000503 let Inst{11-8} = dmask;
504 let Inst{12} = unorm;
505 let Inst{13} = glc;
506 let Inst{14} = da;
507 let Inst{15} = r128;
508 let Inst{16} = tfe;
509 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000510 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000511 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000512 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000513 let Inst{39-32} = vaddr;
514 let Inst{47-40} = vdata;
515 let Inst{52-48} = srsrc{6-2};
516 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000517}
518
Matt Arsenault3f981402014-09-15 15:41:53 +0000519class FLATe<bits<7> op> : Enc64 {
520 bits<8> addr;
521 bits<8> data;
522 bits<8> vdst;
523 bits<1> slc;
524 bits<1> glc;
525 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000526
Matt Arsenault3f981402014-09-15 15:41:53 +0000527 // 15-0 is reserved.
528 let Inst{16} = glc;
529 let Inst{17} = slc;
530 let Inst{24-18} = op;
531 let Inst{31-26} = 0x37; // Encoding.
532 let Inst{39-32} = addr;
533 let Inst{47-40} = data;
534 // 54-48 is reserved.
535 let Inst{55} = tfe;
536 let Inst{63-56} = vdst;
537}
538
539class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000540 bits<4> en;
541 bits<6> tgt;
542 bits<1> compr;
543 bits<1> done;
544 bits<1> vm;
545 bits<8> vsrc0;
546 bits<8> vsrc1;
547 bits<8> vsrc2;
548 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000549
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000550 let Inst{3-0} = en;
551 let Inst{9-4} = tgt;
552 let Inst{10} = compr;
553 let Inst{11} = done;
554 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000555 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000556 let Inst{39-32} = vsrc0;
557 let Inst{47-40} = vsrc1;
558 let Inst{55-48} = vsrc2;
559 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000560}
561
562let Uses = [EXEC] in {
563
564class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000565 VOP1Common <outs, ins, asm, pattern>,
566 VOP1e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000567
568class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000569 VOP2Common <outs, ins, asm, pattern>, VOP2e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000570
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000571class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000572 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000573
Marek Olsak5df00d62014-12-07 12:18:57 +0000574class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
575 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000576 let mayLoad = 1;
577 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000578 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000579}
580
581} // End Uses = [EXEC]
582
583//===----------------------------------------------------------------------===//
584// Vector I/O operations
585//===----------------------------------------------------------------------===//
586
587let Uses = [EXEC] in {
588
Marek Olsak5df00d62014-12-07 12:18:57 +0000589class DS <dag outs, dag ins, string asm, list<dag> pattern> :
590 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000591
592 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000593 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000594 let UseNamedOperandTable = 1;
Tom Stellarda99ada52014-11-21 22:31:44 +0000595 let DisableEncoding = "$m0";
Tom Stellardcf051f42015-03-09 18:49:45 +0000596
597 // Most instruction load and store data, so set this as the default.
598 let mayLoad = 1;
599 let mayStore = 1;
600
601 let hasSideEffects = 0;
Tom Stellardae38f302015-01-14 01:13:19 +0000602 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000603}
604
Marek Olsak5df00d62014-12-07 12:18:57 +0000605class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
606 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000607
608 let VM_CNT = 1;
609 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000610 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000611
Matt Arsenault9a072c12014-11-18 23:57:33 +0000612 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000613 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000614 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000615}
616
Tom Stellard0c238c22014-10-01 14:44:43 +0000617class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
618 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000619
620 let VM_CNT = 1;
621 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000622 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000623
Craig Topperc50d64b2014-11-26 00:46:26 +0000624 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000625 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000626 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000627}
628
Matt Arsenault3f981402014-09-15 15:41:53 +0000629class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
630 InstSI<outs, ins, asm, pattern>, FLATe <op> {
631 let FLAT = 1;
632 // Internally, FLAT instruction are executed as both an LDS and a
633 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
634 // and are not considered done until both have been decremented.
635 let VM_CNT = 1;
636 let LGKM_CNT = 1;
637
638 let Uses = [EXEC, FLAT_SCR]; // M0
639
640 let UseNamedOperandTable = 1;
641 let hasSideEffects = 0;
642}
643
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000644class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
645 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
646
647 let VM_CNT = 1;
648 let EXP_CNT = 1;
649 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000650
651 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000652}
653
Christian Konig72d5d5c2013-02-21 15:16:44 +0000654
Christian Konig72d5d5c2013-02-21 15:16:44 +0000655} // End Uses = [EXEC]