blob: 3e028722426eee4fc6bfb72696d5f39d3fd0d525 [file] [log] [blame]
Krzysztof Parzyszek78814152017-06-09 13:30:58 +00001//==- HexagonPatterns.td - Target Description for Hexagon -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000010// Table of contents:
11// (0) Definitions
12// (1) Immediates
13// (2) Type casts
14// (3) Extend/truncate
15// (4) Logical
16// (5) Compare
17// (6) Select
18// (7) Insert/extract
19// (8) Shift/permute
20// (9) Arithmetic/bitwise
21// (10) Bit
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +000022// (11) PIC
23// (12) Load
24// (13) Store
25// (14) Memop
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000026// (15) Call
27// (16) Branch
28// (17) Misc
29
30// Guidelines (in no particular order):
31// 1. Avoid relying on pattern ordering to give preference to one pattern
32// over another, prefer using AddedComplexity instead. The reason for
33// this is to avoid unintended conseqeuences (caused by altering the
34// order) when making changes. The current order of patterns in this
35// file obviously does play some role, but none of the ordering was
36// deliberately chosen (other than to create a logical structure of
37// this file). When making changes, adding AddedComplexity to existing
38// patterns may be needed.
39// 2. Maintain the logical structure of the file, try to put new patterns
40// in designated sections.
41// 3. Do not use A2_combinew instruction directly, use Combinew fragment
42// instead. It uses REG_SEQUENCE, which is more amenable to optimizations.
43// 4. Most selection macros are based on PatFrags. For DAGs that involve
44// SDNodes, use pf1/pf2 to convert them to PatFrags. Use common frags
45// whenever possible (see the Definitions section). When adding new
46// macro, try to make is general to enable reuse across sections.
47// 5. Compound instructions (e.g. Rx+Rs*Rt) are generated under the condition
48// that the nested operation has only one use. Having it separated in case
49// of multiple uses avoids duplication of (processor) work.
50// 6. The v4 vector instructions (64-bit) are treated as core instructions,
51// for example, A2_vaddh is in the "arithmetic" section with A2_add.
52// 7. When adding a pattern for an instruction with a constant-extendable
53// operand, allow all possible kinds of inputs for the immediate value
54// (see AnyImm/anyimm and their variants in the Definitions section).
55
56
57// --(0) Definitions -----------------------------------------------------
58//
59
60// This complex pattern exists only to create a machine instruction operand
61// of type "frame index". There doesn't seem to be a way to do that directly
62// in the patterns.
63def AddrFI: ComplexPattern<i32, 1, "SelectAddrFI", [frameindex], []>;
64
65// These complex patterns are not strictly necessary, since global address
66// folding will happen during DAG combining. For distinguishing between GA
67// and GP, pat frags with HexagonCONST32 and HexagonCONST32_GP can be used.
68def AddrGA: ComplexPattern<i32, 1, "SelectAddrGA", [], []>;
69def AddrGP: ComplexPattern<i32, 1, "SelectAddrGP", [], []>;
70def AnyImm: ComplexPattern<i32, 1, "SelectAnyImm", [], []>;
71def AnyInt: ComplexPattern<i32, 1, "SelectAnyInt", [], []>;
72
73// Global address or a constant being a multiple of 2^n.
74def AnyImm0: ComplexPattern<i32, 1, "SelectAnyImm0", [], []>;
75def AnyImm1: ComplexPattern<i32, 1, "SelectAnyImm1", [], []>;
76def AnyImm2: ComplexPattern<i32, 1, "SelectAnyImm2", [], []>;
77def AnyImm3: ComplexPattern<i32, 1, "SelectAnyImm3", [], []>;
78
79
80// Type helper frags.
81def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
82def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
83def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
84def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
85def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
86
87def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
88def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
89def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
90
Krzysztof Parzyszek47076052017-12-14 21:28:48 +000091def HQ8: PatLeaf<(VecQ8 HvxQR:$R)>;
92def HQ16: PatLeaf<(VecQ16 HvxQR:$R)>;
93def HQ32: PatLeaf<(VecQ32 HvxQR:$R)>;
94
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000095def HVI8: PatLeaf<(VecI8 HvxVR:$R)>;
96def HVI16: PatLeaf<(VecI16 HvxVR:$R)>;
97def HVI32: PatLeaf<(VecI32 HvxVR:$R)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000098
99def HWI8: PatLeaf<(VecPI8 HvxWR:$R)>;
100def HWI16: PatLeaf<(VecPI16 HvxWR:$R)>;
101def HWI32: PatLeaf<(VecPI32 HvxWR:$R)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000102
103// Pattern fragments to extract the low and high subregisters from a
104// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000105def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
106def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000107
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000108def IsOrAdd: PatFrag<(ops node:$A, node:$B), (or node:$A, node:$B), [{
109 return isOrEquivalentToAdd(N);
110}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000111
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000112def IsVecOff : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +0000113 int32_t V = N->getSExtValue();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000114 int32_t VecSize = HRI->getSpillSize(Hexagon::HvxVRRegClass);
115 assert(isPowerOf2_32(VecSize));
116 if ((uint32_t(V) & (uint32_t(VecSize)-1)) != 0)
117 return false;
118 int32_t L = Log2_32(VecSize);
119 return isInt<4>(V >> L);
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +0000120}]>;
121
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000122def IsPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000123 uint32_t V = N->getZExtValue();
124 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000125}]>;
126
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000127def IsPow2_64: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000128 uint64_t V = N->getZExtValue();
129 return isPowerOf2_64(V);
130}]>;
131
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000132def IsNPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000133 uint32_t NV = ~N->getZExtValue();
134 return isPowerOf2_32(NV);
135}]>;
136
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000137def IsPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000138 uint64_t V = N->getZExtValue();
139 return isPowerOf2_64(V) && Log2_64(V) < 32;
140}]>;
141
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000142def IsPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000143 uint64_t V = N->getZExtValue();
144 return isPowerOf2_64(V) && Log2_64(V) >= 32;
145}]>;
146
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000147def IsNPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000148 uint64_t NV = ~N->getZExtValue();
149 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
150}]>;
151
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000152def IsNPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000153 uint64_t NV = ~N->getZExtValue();
154 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000155}]>;
156
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000157class IsUGT<int Width, int Arg>: PatLeaf<(i32 imm),
158 "uint64_t V = N->getZExtValue();" #
159 "return isUInt<" # Width # ">(V) && V > " # Arg # ";"
160>;
161
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000162def SDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000163 int32_t V = N->getSExtValue();
164 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000165}]>;
166
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000167def UDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000168 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000169 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000170 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000171}]>;
172
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000173def UDEC32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000174 uint32_t V = N->getZExtValue();
175 assert(V >= 32);
176 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
177}]>;
178
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000179def Log2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000180 uint32_t V = N->getZExtValue();
181 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
182}]>;
183
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000184def Log2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000185 uint64_t V = N->getZExtValue();
186 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
187}]>;
188
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000189def LogN2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000190 uint32_t NV = ~N->getZExtValue();
191 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
192}]>;
193
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000194def LogN2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000195 uint64_t NV = ~N->getZExtValue();
196 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
197}]>;
198
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000199def NegImm8: SDNodeXForm<imm, [{
200 int8_t NV = -N->getSExtValue();
201 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
202}]>;
203
204def NegImm16: SDNodeXForm<imm, [{
205 int16_t NV = -N->getSExtValue();
206 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
207}]>;
208
209def NegImm32: SDNodeXForm<imm, [{
210 int32_t NV = -N->getSExtValue();
211 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
212}]>;
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000213
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000214
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000215// Helpers for type promotions/contractions.
216def I1toI32: OutPatFrag<(ops node:$Rs), (C2_muxii (i1 $Rs), 1, 0)>;
217def I32toI1: OutPatFrag<(ops node:$Rs), (i1 (C2_tfrrp (i32 $Rs)))>;
218def ToZext64: OutPatFrag<(ops node:$Rs), (i64 (A4_combineir 0, (i32 $Rs)))>;
219def ToSext64: OutPatFrag<(ops node:$Rs), (i64 (A2_sxtw (i32 $Rs)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000220
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000221def Combinew: OutPatFrag<(ops node:$Rs, node:$Rt),
222 (REG_SEQUENCE DoubleRegs, $Rs, isub_hi, $Rt, isub_lo)>;
223
224def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
225def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
226def anyimm: PatLeaf<(i32 AnyImm:$Imm)>;
227def anyint: PatLeaf<(i32 AnyInt:$Imm)>;
228
229// Global address or an aligned constant.
230def anyimm0: PatLeaf<(i32 AnyImm0:$Addr)>;
231def anyimm1: PatLeaf<(i32 AnyImm1:$Addr)>;
232def anyimm2: PatLeaf<(i32 AnyImm2:$Addr)>;
233def anyimm3: PatLeaf<(i32 AnyImm3:$Addr)>;
234
235def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
236def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
237
238// This complex pattern is really only to detect various forms of
239// sign-extension i32->i64. The selected value will be of type i64
240// whose low word is the value being extended. The high word is
241// unspecified.
242def Usxtw: ComplexPattern<i64, 1, "DetectUseSxtw", [], []>;
243
244def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
245def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
246def Sext64: PatLeaf<(i64 Usxtw:$Rs)>;
247
248def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
249 (PS_fi (i32 AddrFI:$Rs), imm:$off)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000250
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000251
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000252def alignedload: PatFrag<(ops node:$a), (load $a), [{
253 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
254}]>;
255
256def unalignedload: PatFrag<(ops node:$a), (load $a), [{
257 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
258}]>;
259
260def alignedstore: PatFrag<(ops node:$v, node:$a), (store $v, $a), [{
261 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
262}]>;
263
264def unalignedstore: PatFrag<(ops node:$v, node:$a), (store $v, $a), [{
265 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
266}]>;
267
268
269// Converters from unary/binary SDNode to PatFrag.
270class pf1<SDNode Op> : PatFrag<(ops node:$a), (Op node:$a)>;
271class pf2<SDNode Op> : PatFrag<(ops node:$a, node:$b), (Op node:$a, node:$b)>;
272
273class Not2<PatFrag P>
274 : PatFrag<(ops node:$A, node:$B), (P node:$A, (not node:$B))>;
275
276class Su<PatFrag Op>
277 : PatFrag<Op.Operands, Op.Fragment, [{ return hasOneUse(N); }],
278 Op.OperandTransform>;
279
280// Main selection macros.
281
282class OpR_R_pat<InstHexagon MI, PatFrag Op, ValueType ResVT, PatFrag RegPred>
283 : Pat<(ResVT (Op RegPred:$Rs)), (MI RegPred:$Rs)>;
284
285class OpR_RI_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
286 PatFrag RegPred, PatFrag ImmPred>
287 : Pat<(ResType (Op RegPred:$Rs, ImmPred:$I)),
288 (MI RegPred:$Rs, imm:$I)>;
289
290class OpR_RR_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
291 PatFrag RsPred, PatFrag RtPred = RsPred>
292 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
293 (MI RsPred:$Rs, RtPred:$Rt)>;
294
295class AccRRI_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
296 PatFrag RegPred, PatFrag ImmPred>
297 : Pat<(AccOp RegPred:$Rx, (Op RegPred:$Rs, ImmPred:$I)),
298 (MI RegPred:$Rx, RegPred:$Rs, imm:$I)>;
299
300class AccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
301 PatFrag RsPred, PatFrag RtPred>
302 : Pat<(AccOp RsPred:$Rx, (Op RsPred:$Rs, RtPred:$Rt)),
303 (MI RsPred:$Rx, RsPred:$Rs, RtPred:$Rt)>;
304
305multiclass SelMinMax_pats<PatFrag CmpOp, PatFrag Val,
306 InstHexagon InstA, InstHexagon InstB> {
307 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$A, Val:$B),
308 (InstA Val:$A, Val:$B)>;
309 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$B, Val:$A),
310 (InstB Val:$A, Val:$B)>;
311}
312
313
314// Frags for commonly used SDNodes.
315def Add: pf2<add>; def And: pf2<and>; def Sra: pf2<sra>;
316def Sub: pf2<sub>; def Or: pf2<or>; def Srl: pf2<srl>;
317def Mul: pf2<mul>; def Xor: pf2<xor>; def Shl: pf2<shl>;
318
319
320// --(1) Immediate -------------------------------------------------------
321//
322
323def SDTHexagonCONST32
324 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisPtrTy<0>]>;
325
326def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
327def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
328def HexagonCONST32: SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
329def HexagonCONST32_GP: SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
330
331def TruncI64ToI32: SDNodeXForm<imm, [{
332 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
333}]>;
334
335def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
336def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
337
338def: Pat<(HexagonCONST32 tglobaltlsaddr:$A), (A2_tfrsi imm:$A)>;
339def: Pat<(HexagonCONST32 bbl:$A), (A2_tfrsi imm:$A)>;
340def: Pat<(HexagonCONST32 tglobaladdr:$A), (A2_tfrsi imm:$A)>;
341def: Pat<(HexagonCONST32_GP tblockaddress:$A), (A2_tfrsi imm:$A)>;
342def: Pat<(HexagonCONST32_GP tglobaladdr:$A), (A2_tfrsi imm:$A)>;
343def: Pat<(HexagonJT tjumptable:$A), (A2_tfrsi imm:$A)>;
344def: Pat<(HexagonCP tconstpool:$A), (A2_tfrsi imm:$A)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +0000345// The HVX load patterns also match CP directly. Make sure that if
346// the selection of this opcode changes, it's updated in all places.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000347
348def: Pat<(i1 0), (PS_false)>;
349def: Pat<(i1 1), (PS_true)>;
350def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
351
352def ftoi : SDNodeXForm<fpimm, [{
353 APInt I = N->getValueAPF().bitcastToAPInt();
354 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
355 MVT::getIntegerVT(I.getBitWidth()));
356}]>;
357
358def: Pat<(f32ImmPred:$f), (A2_tfrsi (ftoi $f))>;
359def: Pat<(f64ImmPred:$f), (CONST64 (ftoi $f))>;
360
361def ToI32: OutPatFrag<(ops node:$V), (A2_tfrsi $V)>;
362
363// --(2) Type cast -------------------------------------------------------
364//
365
366let Predicates = [HasV5T] in {
367 def: OpR_R_pat<F2_conv_sf2df, pf1<fpextend>, f64, F32>;
368 def: OpR_R_pat<F2_conv_df2sf, pf1<fpround>, f32, F64>;
369
370 def: OpR_R_pat<F2_conv_w2sf, pf1<sint_to_fp>, f32, I32>;
371 def: OpR_R_pat<F2_conv_d2sf, pf1<sint_to_fp>, f32, I64>;
372 def: OpR_R_pat<F2_conv_w2df, pf1<sint_to_fp>, f64, I32>;
373 def: OpR_R_pat<F2_conv_d2df, pf1<sint_to_fp>, f64, I64>;
374
375 def: OpR_R_pat<F2_conv_uw2sf, pf1<uint_to_fp>, f32, I32>;
376 def: OpR_R_pat<F2_conv_ud2sf, pf1<uint_to_fp>, f32, I64>;
377 def: OpR_R_pat<F2_conv_uw2df, pf1<uint_to_fp>, f64, I32>;
378 def: OpR_R_pat<F2_conv_ud2df, pf1<uint_to_fp>, f64, I64>;
379
380 def: OpR_R_pat<F2_conv_sf2w_chop, pf1<fp_to_sint>, i32, F32>;
381 def: OpR_R_pat<F2_conv_df2w_chop, pf1<fp_to_sint>, i32, F64>;
382 def: OpR_R_pat<F2_conv_sf2d_chop, pf1<fp_to_sint>, i64, F32>;
383 def: OpR_R_pat<F2_conv_df2d_chop, pf1<fp_to_sint>, i64, F64>;
384
385 def: OpR_R_pat<F2_conv_sf2uw_chop, pf1<fp_to_uint>, i32, F32>;
386 def: OpR_R_pat<F2_conv_df2uw_chop, pf1<fp_to_uint>, i32, F64>;
387 def: OpR_R_pat<F2_conv_sf2ud_chop, pf1<fp_to_uint>, i64, F32>;
388 def: OpR_R_pat<F2_conv_df2ud_chop, pf1<fp_to_uint>, i64, F64>;
389}
390
391// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
392let Predicates = [HasV5T] in {
393 def: Pat<(i32 (bitconvert F32:$v)), (I32:$v)>;
394 def: Pat<(f32 (bitconvert I32:$v)), (F32:$v)>;
395 def: Pat<(i64 (bitconvert F64:$v)), (I64:$v)>;
396 def: Pat<(f64 (bitconvert I64:$v)), (F64:$v)>;
397}
398
399multiclass Cast_pat<ValueType Ta, ValueType Tb, RegisterClass RC> {
400 def: Pat<(Tb (bitconvert (Ta RC:$Rs))), (Tb RC:$Rs)>;
401 def: Pat<(Ta (bitconvert (Tb RC:$Rs))), (Ta RC:$Rs)>;
402}
403
404// Bit convert vector types to integers.
405defm: Cast_pat<v4i8, i32, IntRegs>;
406defm: Cast_pat<v2i16, i32, IntRegs>;
407defm: Cast_pat<v8i8, i64, DoubleRegs>;
408defm: Cast_pat<v4i16, i64, DoubleRegs>;
409defm: Cast_pat<v2i32, i64, DoubleRegs>;
410
411
412// --(3) Extend/truncate -------------------------------------------------
413//
414
415def: Pat<(sext_inreg I32:$Rs, i8), (A2_sxtb I32:$Rs)>;
416def: Pat<(sext_inreg I32:$Rs, i16), (A2_sxth I32:$Rs)>;
417def: Pat<(sext_inreg I64:$Rs, i32), (A2_sxtw (LoReg $Rs))>;
418def: Pat<(sext_inreg I64:$Rs, i16), (A2_sxtw (A2_sxth (LoReg $Rs)))>;
419def: Pat<(sext_inreg I64:$Rs, i8), (A2_sxtw (A2_sxtb (LoReg $Rs)))>;
420
421def: Pat<(i64 (sext I1:$Pu)),
422 (Combinew (C2_muxii PredRegs:$Pu, -1, 0),
423 (C2_muxii PredRegs:$Pu, -1, 0))>;
424
425def: Pat<(i32 (sext I1:$Pu)), (C2_muxii I1:$Pu, -1, 0)>;
426def: Pat<(i32 (zext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
427def: Pat<(i64 (zext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
428
429def: Pat<(i64 (sext I32:$Rs)), (A2_sxtw I32:$Rs)>;
430def: Pat<(Zext64 I32:$Rs), (ToZext64 $Rs)>;
431def: Pat<(Aext64 I32:$Rs), (ToZext64 $Rs)>;
432
433def: Pat<(i32 (trunc I64:$Rs)), (LoReg $Rs)>;
434def: Pat<(i1 (trunc I64:$Rs)), (C2_tfrrp (LoReg $Rs))>;
435
436let AddedComplexity = 20 in {
437 def: Pat<(and I32:$Rs, 255), (A2_zxtb I32:$Rs)>;
438 def: Pat<(and I32:$Rs, 65535), (A2_zxth I32:$Rs)>;
439}
440
441def: Pat<(i32 (anyext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
442def: Pat<(i64 (anyext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
443
444def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
445def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
446def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
447def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
448def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
449def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
450
451def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
452 (Combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
453
454def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
455 (Combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
456
457// Truncate: from vector B copy all 'E'ven 'B'yte elements:
458// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
459def: Pat<(v4i8 (trunc V4I16:$Rs)),
460 (S2_vtrunehb V4I16:$Rs)>;
461
462// Truncate: from vector B copy all 'O'dd 'B'yte elements:
463// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
464// S2_vtrunohb
465
466// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
467// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
468// S2_vtruneh
469
470def: Pat<(v2i16 (trunc V2I32:$Rs)),
Krzysztof Parzyszekf4dcc422017-11-29 19:59:29 +0000471 (A2_combine_ll (HiReg $Rs), (LoReg $Rs))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000472
473
474// --(4) Logical ---------------------------------------------------------
475//
476
477def: Pat<(not I1:$Ps), (C2_not I1:$Ps)>;
478def: Pat<(add I1:$Ps, -1), (C2_not I1:$Ps)>;
479
480def: OpR_RR_pat<C2_and, And, i1, I1>;
481def: OpR_RR_pat<C2_or, Or, i1, I1>;
482def: OpR_RR_pat<C2_xor, Xor, i1, I1>;
483def: OpR_RR_pat<C2_andn, Not2<And>, i1, I1>;
484def: OpR_RR_pat<C2_orn, Not2<Or>, i1, I1>;
485
486// op(Ps, op(Pt, Pu))
487def: AccRRR_pat<C4_and_and, And, Su<And>, I1, I1>;
488def: AccRRR_pat<C4_and_or, And, Su<Or>, I1, I1>;
489def: AccRRR_pat<C4_or_and, Or, Su<And>, I1, I1>;
490def: AccRRR_pat<C4_or_or, Or, Su<Or>, I1, I1>;
491
492// op(Ps, op(Pt, ~Pu))
493def: AccRRR_pat<C4_and_andn, And, Su<Not2<And>>, I1, I1>;
494def: AccRRR_pat<C4_and_orn, And, Su<Not2<Or>>, I1, I1>;
495def: AccRRR_pat<C4_or_andn, Or, Su<Not2<And>>, I1, I1>;
496def: AccRRR_pat<C4_or_orn, Or, Su<Not2<Or>>, I1, I1>;
497
498
499// --(5) Compare ---------------------------------------------------------
500//
501
502// Avoid negated comparisons, i.e. those of form "Pd = !cmp(...)".
503// These cannot form compounds (e.g. J4_cmpeqi_tp0_jump_nt).
504
505def: OpR_RI_pat<C2_cmpeqi, seteq, i1, I32, anyimm>;
506def: OpR_RI_pat<C2_cmpgti, setgt, i1, I32, anyimm>;
507def: OpR_RI_pat<C2_cmpgtui, setugt, i1, I32, anyimm>;
508
509def: Pat<(i1 (setge I32:$Rs, s32_0ImmPred:$s10)),
510 (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10))>;
511def: Pat<(i1 (setuge I32:$Rs, u32_0ImmPred:$u9)),
512 (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9))>;
513
514def: Pat<(i1 (setlt I32:$Rs, s32_0ImmPred:$s10)),
515 (C2_not (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10)))>;
516def: Pat<(i1 (setult I32:$Rs, u32_0ImmPred:$u9)),
517 (C2_not (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9)))>;
518
519// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
520// that reverse the order of the operands.
521class RevCmp<PatFrag F>
522 : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment, F.PredicateCode,
523 F.OperandTransform>;
524
525def: OpR_RR_pat<C2_cmpeq, seteq, i1, I32>;
526def: OpR_RR_pat<C2_cmpgt, setgt, i1, I32>;
527def: OpR_RR_pat<C2_cmpgtu, setugt, i1, I32>;
528def: OpR_RR_pat<C2_cmpgt, RevCmp<setlt>, i1, I32>;
529def: OpR_RR_pat<C2_cmpgtu, RevCmp<setult>, i1, I32>;
530def: OpR_RR_pat<C2_cmpeqp, seteq, i1, I64>;
531def: OpR_RR_pat<C2_cmpgtp, setgt, i1, I64>;
532def: OpR_RR_pat<C2_cmpgtup, setugt, i1, I64>;
533def: OpR_RR_pat<C2_cmpgtp, RevCmp<setlt>, i1, I64>;
534def: OpR_RR_pat<C2_cmpgtup, RevCmp<setult>, i1, I64>;
535def: OpR_RR_pat<A2_vcmpbeq, seteq, i1, V8I8>;
536def: OpR_RR_pat<A2_vcmpbeq, seteq, v8i1, V8I8>;
537def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, i1, V8I8>;
538def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, v8i1, V8I8>;
539def: OpR_RR_pat<A4_vcmpbgt, setgt, i1, V8I8>;
540def: OpR_RR_pat<A4_vcmpbgt, setgt, v8i1, V8I8>;
541def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, i1, V8I8>;
542def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, v8i1, V8I8>;
543def: OpR_RR_pat<A2_vcmpbgtu, setugt, i1, V8I8>;
544def: OpR_RR_pat<A2_vcmpbgtu, setugt, v8i1, V8I8>;
545def: OpR_RR_pat<A2_vcmpheq, seteq, i1, V4I16>;
546def: OpR_RR_pat<A2_vcmpheq, seteq, v4i1, V4I16>;
547def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, i1, V4I16>;
548def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, v4i1, V4I16>;
549def: OpR_RR_pat<A2_vcmphgt, setgt, i1, V4I16>;
550def: OpR_RR_pat<A2_vcmphgt, setgt, v4i1, V4I16>;
551def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, i1, V4I16>;
552def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, v4i1, V4I16>;
553def: OpR_RR_pat<A2_vcmphgtu, setugt, i1, V4I16>;
554def: OpR_RR_pat<A2_vcmphgtu, setugt, v4i1, V4I16>;
555def: OpR_RR_pat<A2_vcmpweq, seteq, i1, V2I32>;
556def: OpR_RR_pat<A2_vcmpweq, seteq, v2i1, V2I32>;
557def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, i1, V2I32>;
558def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, v2i1, V2I32>;
559def: OpR_RR_pat<A2_vcmpwgt, setgt, i1, V2I32>;
560def: OpR_RR_pat<A2_vcmpwgt, setgt, v2i1, V2I32>;
561def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, i1, V2I32>;
562def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, v2i1, V2I32>;
563def: OpR_RR_pat<A2_vcmpwgtu, setugt, i1, V2I32>;
564def: OpR_RR_pat<A2_vcmpwgtu, setugt, v2i1, V2I32>;
565
566let Predicates = [HasV5T] in {
567 def: OpR_RR_pat<F2_sfcmpeq, seteq, i1, F32>;
568 def: OpR_RR_pat<F2_sfcmpgt, setgt, i1, F32>;
569 def: OpR_RR_pat<F2_sfcmpge, setge, i1, F32>;
570 def: OpR_RR_pat<F2_sfcmpeq, setoeq, i1, F32>;
571 def: OpR_RR_pat<F2_sfcmpgt, setogt, i1, F32>;
572 def: OpR_RR_pat<F2_sfcmpge, setoge, i1, F32>;
573 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setolt>, i1, F32>;
574 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setole>, i1, F32>;
575 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setlt>, i1, F32>;
576 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setle>, i1, F32>;
577 def: OpR_RR_pat<F2_sfcmpuo, setuo, i1, F32>;
578
579 def: OpR_RR_pat<F2_dfcmpeq, seteq, i1, F64>;
580 def: OpR_RR_pat<F2_dfcmpgt, setgt, i1, F64>;
581 def: OpR_RR_pat<F2_dfcmpge, setge, i1, F64>;
582 def: OpR_RR_pat<F2_dfcmpeq, setoeq, i1, F64>;
583 def: OpR_RR_pat<F2_dfcmpgt, setogt, i1, F64>;
584 def: OpR_RR_pat<F2_dfcmpge, setoge, i1, F64>;
585 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setolt>, i1, F64>;
586 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setole>, i1, F64>;
587 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setlt>, i1, F64>;
588 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setle>, i1, F64>;
589 def: OpR_RR_pat<F2_dfcmpuo, setuo, i1, F64>;
590}
591
592// Avoid C4_cmpneqi, C4_cmpltei, C4_cmplteui, since they cannot form compounds.
593
594def: Pat<(i1 (setne I32:$Rs, anyimm:$u5)),
595 (C2_not (C2_cmpeqi I32:$Rs, imm:$u5))>;
596def: Pat<(i1 (setle I32:$Rs, anyimm:$u5)),
597 (C2_not (C2_cmpgti I32:$Rs, imm:$u5))>;
598def: Pat<(i1 (setule I32:$Rs, anyimm:$u5)),
599 (C2_not (C2_cmpgtui I32:$Rs, imm:$u5))>;
600
601def: Pat<(i1 (setne I32:$Rs, I32:$Rt)),
602 (C2_not (C2_cmpeq I32:$Rs, I32:$Rt))>;
603def: Pat<(i1 (setle I32:$Rs, I32:$Rt)),
604 (C2_not (C2_cmpgt I32:$Rs, I32:$Rt))>;
605def: Pat<(i1 (setule I32:$Rs, I32:$Rt)),
606 (C2_not (C2_cmpgtu I32:$Rs, I32:$Rt))>;
607def: Pat<(i1 (setge I32:$Rs, I32:$Rt)),
608 (C2_not (C2_cmpgt I32:$Rt, I32:$Rs))>;
609def: Pat<(i1 (setuge I32:$Rs, I32:$Rt)),
610 (C2_not (C2_cmpgtu I32:$Rt, I32:$Rs))>;
611
612def: Pat<(i1 (setle I64:$Rs, I64:$Rt)),
613 (C2_not (C2_cmpgtp I64:$Rs, I64:$Rt))>;
614def: Pat<(i1 (setne I64:$Rs, I64:$Rt)),
615 (C2_not (C2_cmpeqp I64:$Rs, I64:$Rt))>;
616def: Pat<(i1 (setge I64:$Rs, I64:$Rt)),
617 (C2_not (C2_cmpgtp I64:$Rt, I64:$Rs))>;
618def: Pat<(i1 (setuge I64:$Rs, I64:$Rt)),
619 (C2_not (C2_cmpgtup I64:$Rt, I64:$Rs))>;
620def: Pat<(i1 (setule I64:$Rs, I64:$Rt)),
621 (C2_not (C2_cmpgtup I64:$Rs, I64:$Rt))>;
622
623let AddedComplexity = 100 in {
624 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 255), 0)),
625 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
626 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 255), 0)),
627 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
628 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
629 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
630 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
631 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
632}
633
634// PatFrag for AsserZext which takes the original type as a parameter.
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000635def SDTAssertZext: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0,1>]>;
636def AssertZextSD: SDNode<"ISD::AssertZext", SDTAssertZext>;
637class AssertZext<ValueType T>: PatFrag<(ops node:$A), (AssertZextSD $A, T)>;
638
639multiclass Cmpb_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000640 PatLeaf ImmPred, int Mask> {
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000641 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
642 (MI I32:$Rs, imm:$I)>;
643 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
644 (MI I32:$Rs, imm:$I)>;
645}
646
647multiclass CmpbN_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
648 PatLeaf ImmPred, int Mask> {
649 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
650 (C2_not (MI I32:$Rs, imm:$I))>;
651 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
652 (C2_not (MI I32:$Rs, imm:$I))>;
653}
654
655multiclass CmpbND_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
656 PatLeaf ImmPred, int Mask> {
657 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
658 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
659 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
660 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
661}
662
663let AddedComplexity = 200 in {
664 defm: Cmpb_pat <A4_cmpbeqi, seteq, AssertZext<i8>, IsUGT<8,31>, 255>;
665 defm: CmpbN_pat <A4_cmpbeqi, setne, AssertZext<i8>, IsUGT<8,31>, 255>;
666 defm: Cmpb_pat <A4_cmpbgtui, setugt, AssertZext<i8>, IsUGT<32,31>, 255>;
667 defm: CmpbN_pat <A4_cmpbgtui, setule, AssertZext<i8>, IsUGT<32,31>, 255>;
668 defm: Cmpb_pat <A4_cmphgtui, setugt, AssertZext<i16>, IsUGT<32,31>, 65535>;
669 defm: CmpbN_pat <A4_cmphgtui, setule, AssertZext<i16>, IsUGT<32,31>, 65535>;
670 defm: CmpbND_pat<A4_cmpbgtui, setult, AssertZext<i8>, IsUGT<32,32>, 255>;
671 defm: CmpbND_pat<A4_cmphgtui, setult, AssertZext<i16>, IsUGT<32,32>, 65535>;
672}
673
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000674def: Pat<(i32 (zext (i1 (seteq I32:$Rs, I32:$Rt)))),
675 (A4_rcmpeq I32:$Rs, I32:$Rt)>;
676def: Pat<(i32 (zext (i1 (setne I32:$Rs, I32:$Rt)))),
677 (A4_rcmpneq I32:$Rs, I32:$Rt)>;
678def: Pat<(i32 (zext (i1 (seteq I32:$Rs, anyimm:$s8)))),
679 (A4_rcmpeqi I32:$Rs, imm:$s8)>;
680def: Pat<(i32 (zext (i1 (setne I32:$Rs, anyimm:$s8)))),
681 (A4_rcmpneqi I32:$Rs, imm:$s8)>;
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000682
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000683def: Pat<(i1 (setne I1:$Ps, I1:$Pt)),
684 (C2_xor I1:$Ps, I1:$Pt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000685
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000686def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
687 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
688def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
689 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
690def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
691 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000692
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000693def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
694 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
695def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
696 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
697def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
698 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000699
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000700def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
701 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000702
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000703// Floating-point comparisons with checks for ordered/unordered status.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000704
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000705class T3<InstHexagon MI1, InstHexagon MI2, InstHexagon MI3>
706 : OutPatFrag<(ops node:$Rs, node:$Rt),
707 (MI1 (MI2 $Rs, $Rt), (MI3 $Rs, $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000708
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000709class OpmR_RR_pat<PatFrag Output, PatFrag Op, ValueType ResType,
710 PatFrag RsPred, PatFrag RtPred = RsPred>
711 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
712 (Output RsPred:$Rs, RtPred:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000713
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000714class Cmpuf<InstHexagon MI>: T3<C2_or, F2_sfcmpuo, MI>;
715class Cmpud<InstHexagon MI>: T3<C2_or, F2_dfcmpuo, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000716
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000717class Cmpufn<InstHexagon MI>: T3<C2_orn, F2_sfcmpuo, MI>;
718class Cmpudn<InstHexagon MI>: T3<C2_orn, F2_dfcmpuo, MI>;
719
720let Predicates = [HasV5T] in {
721 def: OpmR_RR_pat<Cmpuf<F2_sfcmpeq>, setueq, i1, F32>;
722 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, setuge, i1, F32>;
723 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, setugt, i1, F32>;
724 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, RevCmp<setule>, i1, F32>;
725 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, RevCmp<setult>, i1, F32>;
726 def: OpmR_RR_pat<Cmpufn<F2_sfcmpeq>, setune, i1, F32>;
727
728 def: OpmR_RR_pat<Cmpud<F2_dfcmpeq>, setueq, i1, F64>;
729 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, setuge, i1, F64>;
730 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, setugt, i1, F64>;
731 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, RevCmp<setule>, i1, F64>;
732 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, RevCmp<setult>, i1, F64>;
733 def: OpmR_RR_pat<Cmpudn<F2_dfcmpeq>, setune, i1, F64>;
734}
735
736class Outn<InstHexagon MI>
737 : OutPatFrag<(ops node:$Rs, node:$Rt),
738 (C2_not (MI $Rs, $Rt))>;
739
740let Predicates = [HasV5T] in {
741 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setone, i1, F32>;
742 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setne, i1, F32>;
743
744 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setone, i1, F64>;
745 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setne, i1, F64>;
746
747 def: OpmR_RR_pat<Outn<F2_sfcmpuo>, seto, i1, F32>;
748 def: OpmR_RR_pat<Outn<F2_dfcmpuo>, seto, i1, F64>;
749}
750
751
752// --(6) Select ----------------------------------------------------------
753//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000754
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000755def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000756 (C2_mux I1:$Pu, I32:$Rs, I32:$Rt)>;
757def: Pat<(select I1:$Pu, anyimm:$s8, I32:$Rs),
758 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
759def: Pat<(select I1:$Pu, I32:$Rs, anyimm:$s8),
760 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
761def: Pat<(select I1:$Pu, anyimm:$s8, s8_0ImmPred:$S8),
762 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000763
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000764def: Pat<(select (not I1:$Pu), I32:$Rs, I32:$Rt),
765 (C2_mux I1:$Pu, I32:$Rt, I32:$Rs)>;
766def: Pat<(select (not I1:$Pu), s8_0ImmPred:$S8, anyimm:$s8),
767 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
768def: Pat<(select (not I1:$Pu), anyimm:$s8, I32:$Rs),
769 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
770def: Pat<(select (not I1:$Pu), I32:$Rs, anyimm:$s8),
771 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000772
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000773// Map from a 64-bit select to an emulated 64-bit mux.
774// Hexagon does not support 64-bit MUXes; so emulate with combines.
775def: Pat<(select I1:$Pu, I64:$Rs, I64:$Rt),
776 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
777 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000778
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000779let Predicates = [HasV5T] in {
780 def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$I),
781 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
782 def: Pat<(select I1:$Pu, f32ImmPred:$I, F32:$Rt),
783 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
784 def: Pat<(select I1:$Pu, F32:$Rs, F32:$Rt),
785 (C2_mux I1:$Pu, F32:$Rs, F32:$Rt)>;
786 def: Pat<(select I1:$Pu, F64:$Rs, F64:$Rt),
787 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
788 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000789
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000790 def: Pat<(select (i1 (setult F32:$Ra, F32:$Rb)), F32:$Rs, F32:$Rt),
791 (C2_mux (F2_sfcmpgt F32:$Rb, F32:$Ra), F32:$Rs, F32:$Rt)>;
792 def: Pat<(select (i1 (setult F64:$Ra, F64:$Rb)), F64:$Rs, F64:$Rt),
793 (C2_vmux (F2_dfcmpgt F64:$Rb, F64:$Ra), F64:$Rs, F64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000794
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000795 def: Pat<(select (not I1:$Pu), f32ImmPred:$I, F32:$Rs),
796 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
797 def: Pat<(select (not I1:$Pu), F32:$Rt, f32ImmPred:$I),
798 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000799}
800
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000801def: Pat<(select I1:$Pu, V4I8:$Rs, V4I8:$Rt),
802 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
803def: Pat<(select I1:$Pu, V2I16:$Rs, V2I16:$Rt),
804 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
805def: Pat<(select I1:$Pu, V2I32:$Rs, V2I32:$Rt),
806 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
807 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
808
809def: Pat<(vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt),
810 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
811def: Pat<(vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt),
812 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
813def: Pat<(vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt),
814 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
815
816
817class HvxSel_pat<InstHexagon MI, PatFrag RegPred>
818 : Pat<(select I1:$Pu, RegPred:$Vs, RegPred:$Vt),
819 (MI I1:$Pu, RegPred:$Vs, RegPred:$Vt)>;
820
821let Predicates = [HasV60T,UseHVX] in {
822 def: HvxSel_pat<PS_vselect, HVI8>;
823 def: HvxSel_pat<PS_vselect, HVI16>;
824 def: HvxSel_pat<PS_vselect, HVI32>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000825 def: HvxSel_pat<PS_wselect, HWI8>;
826 def: HvxSel_pat<PS_wselect, HWI16>;
827 def: HvxSel_pat<PS_wselect, HWI32>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000828}
829
830// From LegalizeDAG.cpp: (Pu ? Pv : Pw) <=> (Pu & Pv) | (!Pu & Pw).
831def: Pat<(select I1:$Pu, I1:$Pv, I1:$Pw),
832 (C2_or (C2_and I1:$Pu, I1:$Pv),
833 (C2_andn I1:$Pw, I1:$Pu))>;
834
835
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000836def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000837 return isPositiveHalfWord(N);
838}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000839
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000840multiclass SelMinMax16_pats<PatFrag CmpOp, InstHexagon InstA,
841 InstHexagon InstB> {
842 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
843 IsPosHalf:$Rs, IsPosHalf:$Rt), i16),
844 (InstA IntRegs:$Rs, IntRegs:$Rt)>;
845 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
846 IsPosHalf:$Rt, IsPosHalf:$Rs), i16),
847 (InstB IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000848}
849
850let AddedComplexity = 200 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000851 defm: SelMinMax16_pats<setge, A2_max, A2_min>;
852 defm: SelMinMax16_pats<setgt, A2_max, A2_min>;
853 defm: SelMinMax16_pats<setle, A2_min, A2_max>;
854 defm: SelMinMax16_pats<setlt, A2_min, A2_max>;
855 defm: SelMinMax16_pats<setuge, A2_maxu, A2_minu>;
856 defm: SelMinMax16_pats<setugt, A2_maxu, A2_minu>;
857 defm: SelMinMax16_pats<setule, A2_minu, A2_maxu>;
858 defm: SelMinMax16_pats<setult, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000859}
860
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000861let AddedComplexity = 200 in {
862 defm: SelMinMax_pats<setge, I32, A2_max, A2_min>;
863 defm: SelMinMax_pats<setgt, I32, A2_max, A2_min>;
864 defm: SelMinMax_pats<setle, I32, A2_min, A2_max>;
865 defm: SelMinMax_pats<setlt, I32, A2_min, A2_max>;
866 defm: SelMinMax_pats<setuge, I32, A2_maxu, A2_minu>;
867 defm: SelMinMax_pats<setugt, I32, A2_maxu, A2_minu>;
868 defm: SelMinMax_pats<setule, I32, A2_minu, A2_maxu>;
869 defm: SelMinMax_pats<setult, I32, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000870
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000871 defm: SelMinMax_pats<setge, I64, A2_maxp, A2_minp>;
872 defm: SelMinMax_pats<setgt, I64, A2_maxp, A2_minp>;
873 defm: SelMinMax_pats<setle, I64, A2_minp, A2_maxp>;
874 defm: SelMinMax_pats<setlt, I64, A2_minp, A2_maxp>;
875 defm: SelMinMax_pats<setuge, I64, A2_maxup, A2_minup>;
876 defm: SelMinMax_pats<setugt, I64, A2_maxup, A2_minup>;
877 defm: SelMinMax_pats<setule, I64, A2_minup, A2_maxup>;
878 defm: SelMinMax_pats<setult, I64, A2_minup, A2_maxup>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000879}
880
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000881let AddedComplexity = 100, Predicates = [HasV5T] in {
882 defm: SelMinMax_pats<setolt, F32, F2_sfmin, F2_sfmax>;
883 defm: SelMinMax_pats<setole, F32, F2_sfmin, F2_sfmax>;
884 defm: SelMinMax_pats<setogt, F32, F2_sfmax, F2_sfmin>;
885 defm: SelMinMax_pats<setoge, F32, F2_sfmax, F2_sfmin>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000886}
887
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000888
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000889// --(7) Insert/extract --------------------------------------------------
890//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000891
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000892def SDTHexagonINSERT:
893 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
894 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000895def HexagonINSERT: SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000896
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +0000897let AddedComplexity = 10 in {
898 def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
899 (S2_insert I32:$Rs, I32:$Rt, imm:$u1, imm:$u2)>;
900 def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
901 (S2_insertp I64:$Rs, I64:$Rt, imm:$u1, imm:$u2)>;
902}
903def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, I32:$Width, I32:$Off),
904 (S2_insert_rp I32:$Rs, I32:$Rt, (Combinew $Width, $Off))>;
905def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, I32:$Width, I32:$Off),
906 (S2_insertp_rp I64:$Rs, I64:$Rt, (Combinew $Width, $Off))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000907
908def SDTHexagonEXTRACTU
909 : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
910 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000911def HexagonEXTRACTU: SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000912
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +0000913let AddedComplexity = 10 in {
914 def: Pat<(HexagonEXTRACTU I32:$Rs, u5_0ImmPred:$u5, u5_0ImmPred:$U5),
915 (S2_extractu I32:$Rs, imm:$u5, imm:$U5)>;
916 def: Pat<(HexagonEXTRACTU I64:$Rs, u6_0ImmPred:$u6, u6_0ImmPred:$U6),
917 (S2_extractup I64:$Rs, imm:$u6, imm:$U6)>;
918}
919def: Pat<(HexagonEXTRACTU I32:$Rs, I32:$Width, I32:$Off),
920 (S2_extractu_rp I32:$Rs, (Combinew $Width, $Off))>;
921def: Pat<(HexagonEXTRACTU I64:$Rs, I32:$Width, I32:$Off),
922 (S2_extractup_rp I64:$Rs, (Combinew $Width, $Off))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000923
924def SDTHexagonVSPLAT:
925 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
926
927def HexagonVSPLAT: SDNode<"HexagonISD::VSPLAT", SDTHexagonVSPLAT>;
928
929def: Pat<(v4i8 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
930def: Pat<(v4i16 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
931def: Pat<(v2i32 (HexagonVSPLAT s8_0ImmPred:$s8)),
932 (A2_combineii imm:$s8, imm:$s8)>;
933def: Pat<(v2i32 (HexagonVSPLAT I32:$Rs)), (Combinew I32:$Rs, I32:$Rs)>;
934
Krzysztof Parzyszek66ee1232018-01-05 20:43:56 +0000935let AddedComplexity = 10 in
936def: Pat<(v8i8 (HexagonVSPLAT I32:$Rs)), (S6_vsplatrbp I32:$Rs)>,
937 Requires<[HasV62T]>;
938def: Pat<(v8i8 (HexagonVSPLAT I32:$Rs)),
939 (Combinew (S2_vsplatrb I32:$Rs), (S2_vsplatrb I32:$Rs))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000940
941// --(8) Shift/permute ---------------------------------------------------
942//
943
944def SDTHexagonI64I32I32: SDTypeProfile<1, 2,
945 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
946def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
947 SDTCisSubVecOfVec<1, 0>]>;
948def SDTHexagonVPACK: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>, SDTCisVec<1>]>;
949
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000950def HexagonCOMBINE: SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
951def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
952def HexagonVPACKE: SDNode<"HexagonISD::VPACKE", SDTHexagonVPACK>;
953def HexagonVPACKO: SDNode<"HexagonISD::VPACKO", SDTHexagonVPACK>;
954
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000955def: Pat<(HexagonCOMBINE I32:$Rs, I32:$Rt), (Combinew $Rs, $Rt)>;
956
957// The complexity of the combines involving immediates should be greater
958// than the complexity of the combine with two registers.
959let AddedComplexity = 50 in {
960 def: Pat<(HexagonCOMBINE I32:$Rs, anyimm:$s8),
961 (A4_combineri IntRegs:$Rs, imm:$s8)>;
962 def: Pat<(HexagonCOMBINE anyimm:$s8, I32:$Rs),
963 (A4_combineir imm:$s8, IntRegs:$Rs)>;
964}
965
966// The complexity of the combine with two immediates should be greater than
967// the complexity of a combine involving a register.
968let AddedComplexity = 75 in {
969 def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, anyimm:$u6),
970 (A4_combineii imm:$s8, imm:$u6)>;
971 def: Pat<(HexagonCOMBINE anyimm:$s8, s8_0ImmPred:$S8),
972 (A2_combineii imm:$s8, imm:$S8)>;
973}
974
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000975def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
976def: Pat<(bswap I64:$Rss), (Combinew (A2_swiz (LoReg $Rss)),
977 (A2_swiz (HiReg $Rss)))>;
978
979def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt), (S4_lsli imm:$s6, I32:$Rt)>;
980def: Pat<(shl I32:$Rs, (i32 16)), (A2_aslh I32:$Rs)>;
981def: Pat<(sra I32:$Rs, (i32 16)), (A2_asrh I32:$Rs)>;
982
983def: OpR_RI_pat<S2_asr_i_r, Sra, i32, I32, u5_0ImmPred>;
984def: OpR_RI_pat<S2_lsr_i_r, Srl, i32, I32, u5_0ImmPred>;
985def: OpR_RI_pat<S2_asl_i_r, Shl, i32, I32, u5_0ImmPred>;
986def: OpR_RI_pat<S2_asr_i_p, Sra, i64, I64, u6_0ImmPred>;
987def: OpR_RI_pat<S2_lsr_i_p, Srl, i64, I64, u6_0ImmPred>;
988def: OpR_RI_pat<S2_asl_i_p, Shl, i64, I64, u6_0ImmPred>;
989def: OpR_RI_pat<S2_asr_i_vh, Sra, v4i16, V4I16, u4_0ImmPred>;
990def: OpR_RI_pat<S2_lsr_i_vh, Srl, v4i16, V4I16, u4_0ImmPred>;
991def: OpR_RI_pat<S2_asl_i_vh, Shl, v4i16, V4I16, u4_0ImmPred>;
992def: OpR_RI_pat<S2_asr_i_vh, Sra, v2i32, V2I32, u5_0ImmPred>;
993def: OpR_RI_pat<S2_lsr_i_vh, Srl, v2i32, V2I32, u5_0ImmPred>;
994def: OpR_RI_pat<S2_asl_i_vh, Shl, v2i32, V2I32, u5_0ImmPred>;
995
996def: OpR_RR_pat<S2_asr_r_r, Sra, i32, I32, I32>;
997def: OpR_RR_pat<S2_lsr_r_r, Srl, i32, I32, I32>;
998def: OpR_RR_pat<S2_asl_r_r, Shl, i32, I32, I32>;
999def: OpR_RR_pat<S2_asr_r_p, Sra, i64, I64, I32>;
1000def: OpR_RR_pat<S2_lsr_r_p, Srl, i64, I64, I32>;
1001def: OpR_RR_pat<S2_asl_r_p, Shl, i64, I64, I32>;
1002
1003
1004def: Pat<(sra (add (sra I32:$Rs, u5_0ImmPred:$u5), 1), (i32 1)),
1005 (S2_asr_i_r_rnd I32:$Rs, imm:$u5)>;
1006def: Pat<(sra (add (sra I64:$Rs, u6_0ImmPred:$u6), 1), (i32 1)),
1007 (S2_asr_i_p_rnd I64:$Rs, imm:$u6)>, Requires<[HasV5T]>;
1008
1009// Prefer S2_addasl_rrri over S2_asl_i_r_acc.
1010let AddedComplexity = 120 in
1011def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
1012 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
1013
1014let AddedComplexity = 100 in {
1015 def: AccRRI_pat<S2_asr_i_r_acc, Add, Su<Sra>, I32, u5_0ImmPred>;
1016 def: AccRRI_pat<S2_asr_i_r_nac, Sub, Su<Sra>, I32, u5_0ImmPred>;
1017 def: AccRRI_pat<S2_asr_i_r_and, And, Su<Sra>, I32, u5_0ImmPred>;
1018 def: AccRRI_pat<S2_asr_i_r_or, Or, Su<Sra>, I32, u5_0ImmPred>;
1019
1020 def: AccRRI_pat<S2_asr_i_p_acc, Add, Su<Sra>, I64, u6_0ImmPred>;
1021 def: AccRRI_pat<S2_asr_i_p_nac, Sub, Su<Sra>, I64, u6_0ImmPred>;
1022 def: AccRRI_pat<S2_asr_i_p_and, And, Su<Sra>, I64, u6_0ImmPred>;
1023 def: AccRRI_pat<S2_asr_i_p_or, Or, Su<Sra>, I64, u6_0ImmPred>;
1024
1025 def: AccRRI_pat<S2_lsr_i_r_acc, Add, Su<Srl>, I32, u5_0ImmPred>;
1026 def: AccRRI_pat<S2_lsr_i_r_nac, Sub, Su<Srl>, I32, u5_0ImmPred>;
1027 def: AccRRI_pat<S2_lsr_i_r_and, And, Su<Srl>, I32, u5_0ImmPred>;
1028 def: AccRRI_pat<S2_lsr_i_r_or, Or, Su<Srl>, I32, u5_0ImmPred>;
1029 def: AccRRI_pat<S2_lsr_i_r_xacc, Xor, Su<Srl>, I32, u5_0ImmPred>;
1030
1031 def: AccRRI_pat<S2_lsr_i_p_acc, Add, Su<Srl>, I64, u6_0ImmPred>;
1032 def: AccRRI_pat<S2_lsr_i_p_nac, Sub, Su<Srl>, I64, u6_0ImmPred>;
1033 def: AccRRI_pat<S2_lsr_i_p_and, And, Su<Srl>, I64, u6_0ImmPred>;
1034 def: AccRRI_pat<S2_lsr_i_p_or, Or, Su<Srl>, I64, u6_0ImmPred>;
1035 def: AccRRI_pat<S2_lsr_i_p_xacc, Xor, Su<Srl>, I64, u6_0ImmPred>;
1036
1037 def: AccRRI_pat<S2_asl_i_r_acc, Add, Su<Shl>, I32, u5_0ImmPred>;
1038 def: AccRRI_pat<S2_asl_i_r_nac, Sub, Su<Shl>, I32, u5_0ImmPred>;
1039 def: AccRRI_pat<S2_asl_i_r_and, And, Su<Shl>, I32, u5_0ImmPred>;
1040 def: AccRRI_pat<S2_asl_i_r_or, Or, Su<Shl>, I32, u5_0ImmPred>;
1041 def: AccRRI_pat<S2_asl_i_r_xacc, Xor, Su<Shl>, I32, u5_0ImmPred>;
1042
1043 def: AccRRI_pat<S2_asl_i_p_acc, Add, Su<Shl>, I64, u6_0ImmPred>;
1044 def: AccRRI_pat<S2_asl_i_p_nac, Sub, Su<Shl>, I64, u6_0ImmPred>;
1045 def: AccRRI_pat<S2_asl_i_p_and, And, Su<Shl>, I64, u6_0ImmPred>;
1046 def: AccRRI_pat<S2_asl_i_p_or, Or, Su<Shl>, I64, u6_0ImmPred>;
1047 def: AccRRI_pat<S2_asl_i_p_xacc, Xor, Su<Shl>, I64, u6_0ImmPred>;
1048}
1049
1050let AddedComplexity = 100 in {
1051 def: AccRRR_pat<S2_asr_r_r_acc, Add, Su<Sra>, I32, I32>;
1052 def: AccRRR_pat<S2_asr_r_r_nac, Sub, Su<Sra>, I32, I32>;
1053 def: AccRRR_pat<S2_asr_r_r_and, And, Su<Sra>, I32, I32>;
1054 def: AccRRR_pat<S2_asr_r_r_or, Or, Su<Sra>, I32, I32>;
1055
1056 def: AccRRR_pat<S2_asr_r_p_acc, Add, Su<Sra>, I64, I32>;
1057 def: AccRRR_pat<S2_asr_r_p_nac, Sub, Su<Sra>, I64, I32>;
1058 def: AccRRR_pat<S2_asr_r_p_and, And, Su<Sra>, I64, I32>;
1059 def: AccRRR_pat<S2_asr_r_p_or, Or, Su<Sra>, I64, I32>;
1060 def: AccRRR_pat<S2_asr_r_p_xor, Xor, Su<Sra>, I64, I32>;
1061
1062 def: AccRRR_pat<S2_lsr_r_r_acc, Add, Su<Srl>, I32, I32>;
1063 def: AccRRR_pat<S2_lsr_r_r_nac, Sub, Su<Srl>, I32, I32>;
1064 def: AccRRR_pat<S2_lsr_r_r_and, And, Su<Srl>, I32, I32>;
1065 def: AccRRR_pat<S2_lsr_r_r_or, Or, Su<Srl>, I32, I32>;
1066
1067 def: AccRRR_pat<S2_lsr_r_p_acc, Add, Su<Srl>, I64, I32>;
1068 def: AccRRR_pat<S2_lsr_r_p_nac, Sub, Su<Srl>, I64, I32>;
1069 def: AccRRR_pat<S2_lsr_r_p_and, And, Su<Srl>, I64, I32>;
1070 def: AccRRR_pat<S2_lsr_r_p_or, Or, Su<Srl>, I64, I32>;
1071 def: AccRRR_pat<S2_lsr_r_p_xor, Xor, Su<Srl>, I64, I32>;
1072
1073 def: AccRRR_pat<S2_asl_r_r_acc, Add, Su<Shl>, I32, I32>;
1074 def: AccRRR_pat<S2_asl_r_r_nac, Sub, Su<Shl>, I32, I32>;
1075 def: AccRRR_pat<S2_asl_r_r_and, And, Su<Shl>, I32, I32>;
1076 def: AccRRR_pat<S2_asl_r_r_or, Or, Su<Shl>, I32, I32>;
1077
1078 def: AccRRR_pat<S2_asl_r_p_acc, Add, Su<Shl>, I64, I32>;
1079 def: AccRRR_pat<S2_asl_r_p_nac, Sub, Su<Shl>, I64, I32>;
1080 def: AccRRR_pat<S2_asl_r_p_and, And, Su<Shl>, I64, I32>;
1081 def: AccRRR_pat<S2_asl_r_p_or, Or, Su<Shl>, I64, I32>;
1082 def: AccRRR_pat<S2_asl_r_p_xor, Xor, Su<Shl>, I64, I32>;
1083}
1084
1085
1086class OpshIRI_pat<InstHexagon MI, PatFrag Op, PatFrag ShOp,
1087 PatFrag RegPred, PatFrag ImmPred>
1088 : Pat<(Op anyimm:$u8, (ShOp RegPred:$Rs, ImmPred:$U5)),
1089 (MI anyimm:$u8, RegPred:$Rs, imm:$U5)>;
1090
1091let AddedComplexity = 200 in {
1092 def: OpshIRI_pat<S4_addi_asl_ri, Add, Su<Shl>, I32, u5_0ImmPred>;
1093 def: OpshIRI_pat<S4_addi_lsr_ri, Add, Su<Srl>, I32, u5_0ImmPred>;
1094 def: OpshIRI_pat<S4_subi_asl_ri, Sub, Su<Shl>, I32, u5_0ImmPred>;
1095 def: OpshIRI_pat<S4_subi_lsr_ri, Sub, Su<Srl>, I32, u5_0ImmPred>;
1096 def: OpshIRI_pat<S4_andi_asl_ri, And, Su<Shl>, I32, u5_0ImmPred>;
1097 def: OpshIRI_pat<S4_andi_lsr_ri, And, Su<Srl>, I32, u5_0ImmPred>;
1098 def: OpshIRI_pat<S4_ori_asl_ri, Or, Su<Shl>, I32, u5_0ImmPred>;
1099 def: OpshIRI_pat<S4_ori_lsr_ri, Or, Su<Srl>, I32, u5_0ImmPred>;
1100}
1101
1102// Prefer this pattern to S2_asl_i_p_or for the special case of joining
1103// two 32-bit words into a 64-bit word.
1104let AddedComplexity = 200 in
1105def: Pat<(or (shl (Aext64 I32:$a), (i32 32)), (Zext64 I32:$b)),
1106 (Combinew I32:$a, I32:$b)>;
1107
1108def: Pat<(or (or (or (shl (Zext64 (and I32:$b, (i32 65535))), (i32 16)),
1109 (Zext64 (and I32:$a, (i32 65535)))),
1110 (shl (Aext64 (and I32:$c, (i32 65535))), (i32 32))),
1111 (shl (Aext64 I32:$d), (i32 48))),
1112 (Combinew (A2_combine_ll I32:$d, I32:$c),
1113 (A2_combine_ll I32:$b, I32:$a))>;
1114
1115def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
1116 (i32 8)),
1117 (i32 (zextloadi8 (add I32:$b, 2)))),
1118 (i32 16)),
1119 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1120 (zextloadi8 I32:$b)),
1121 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
1122
Krzysztof Parzyszekb9f33b32017-11-22 20:55:41 +00001123let AddedComplexity = 200 in {
1124 def: Pat<(or (shl I32:$Rt, (i32 16)), (and I32:$Rs, (i32 65535))),
1125 (A2_combine_ll I32:$Rt, I32:$Rs)>;
1126 def: Pat<(or (shl I32:$Rt, (i32 16)), (srl I32:$Rs, (i32 16))),
1127 (A2_combine_lh I32:$Rt, I32:$Rs)>;
1128 def: Pat<(or (and I32:$Rt, (i32 268431360)), (and I32:$Rs, (i32 65535))),
1129 (A2_combine_hl I32:$Rt, I32:$Rs)>;
1130 def: Pat<(or (and I32:$Rt, (i32 268431360)), (srl I32:$Rs, (i32 16))),
1131 (A2_combine_hh I32:$Rt, I32:$Rs)>;
1132}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001133
1134def SDTHexagonVShift
1135 : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisVec<0>, SDTCisVT<2, i32>]>;
1136
1137def HexagonVASL: SDNode<"HexagonISD::VASL", SDTHexagonVShift>;
1138def HexagonVASR: SDNode<"HexagonISD::VASR", SDTHexagonVShift>;
1139def HexagonVLSR: SDNode<"HexagonISD::VLSR", SDTHexagonVShift>;
1140
1141def: OpR_RI_pat<S2_asl_i_vw, pf2<HexagonVASL>, v2i32, V2I32, u5_0ImmPred>;
1142def: OpR_RI_pat<S2_asl_i_vh, pf2<HexagonVASL>, v4i16, V4I16, u4_0ImmPred>;
1143def: OpR_RI_pat<S2_asr_i_vw, pf2<HexagonVASR>, v2i32, V2I32, u5_0ImmPred>;
1144def: OpR_RI_pat<S2_asr_i_vh, pf2<HexagonVASR>, v4i16, V4I16, u4_0ImmPred>;
1145def: OpR_RI_pat<S2_lsr_i_vw, pf2<HexagonVLSR>, v2i32, V2I32, u5_0ImmPred>;
1146def: OpR_RI_pat<S2_lsr_i_vh, pf2<HexagonVLSR>, v4i16, V4I16, u4_0ImmPred>;
1147
1148def: OpR_RR_pat<S2_asl_r_vw, pf2<HexagonVASL>, v2i32, V2I32, I32>;
1149def: OpR_RR_pat<S2_asl_r_vh, pf2<HexagonVASL>, v4i16, V4I16, I32>;
1150def: OpR_RR_pat<S2_asr_r_vw, pf2<HexagonVASR>, v2i32, V2I32, I32>;
1151def: OpR_RR_pat<S2_asr_r_vh, pf2<HexagonVASR>, v4i16, V4I16, I32>;
1152def: OpR_RR_pat<S2_lsr_r_vw, pf2<HexagonVLSR>, v2i32, V2I32, I32>;
1153def: OpR_RR_pat<S2_lsr_r_vh, pf2<HexagonVLSR>, v4i16, V4I16, I32>;
1154
1155def: Pat<(sra V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1156 (S2_asr_i_vw V2I32:$b, imm:$c)>;
1157def: Pat<(srl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1158 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
1159def: Pat<(shl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1160 (S2_asl_i_vw V2I32:$b, imm:$c)>;
1161def: Pat<(sra V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1162 (S2_asr_i_vh V4I16:$b, imm:$c)>;
1163def: Pat<(srl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1164 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
1165def: Pat<(shl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1166 (S2_asl_i_vh V4I16:$b, imm:$c)>;
1167
1168
1169// --(9) Arithmetic/bitwise ----------------------------------------------
1170//
1171
1172def: Pat<(abs I32:$Rs), (A2_abs I32:$Rs)>;
1173def: Pat<(not I32:$Rs), (A2_subri -1, I32:$Rs)>;
1174def: Pat<(not I64:$Rs), (A2_notp I64:$Rs)>;
1175
1176let Predicates = [HasV5T] in {
1177 def: Pat<(fabs F32:$Rs), (S2_clrbit_i F32:$Rs, 31)>;
1178 def: Pat<(fneg F32:$Rs), (S2_togglebit_i F32:$Rs, 31)>;
1179
1180 def: Pat<(fabs F64:$Rs),
1181 (Combinew (S2_clrbit_i (HiReg $Rs), 31),
1182 (i32 (LoReg $Rs)))>;
1183 def: Pat<(fneg F64:$Rs),
1184 (Combinew (S2_togglebit_i (HiReg $Rs), 31),
1185 (i32 (LoReg $Rs)))>;
1186}
1187
1188let AddedComplexity = 50 in
1189def: Pat<(xor (add (sra I32:$Rs, (i32 31)),
1190 I32:$Rs),
1191 (sra I32:$Rs, (i32 31))),
1192 (A2_abs I32:$Rs)>;
1193
1194
1195def: Pat<(add I32:$Rs, anyimm:$s16), (A2_addi I32:$Rs, imm:$s16)>;
1196def: Pat<(or I32:$Rs, anyimm:$s10), (A2_orir I32:$Rs, imm:$s10)>;
1197def: Pat<(and I32:$Rs, anyimm:$s10), (A2_andir I32:$Rs, imm:$s10)>;
1198def: Pat<(sub anyimm:$s10, I32:$Rs), (A2_subri imm:$s10, I32:$Rs)>;
1199
1200def: OpR_RR_pat<A2_add, Add, i32, I32>;
1201def: OpR_RR_pat<A2_sub, Sub, i32, I32>;
1202def: OpR_RR_pat<A2_and, And, i32, I32>;
1203def: OpR_RR_pat<A2_or, Or, i32, I32>;
1204def: OpR_RR_pat<A2_xor, Xor, i32, I32>;
1205def: OpR_RR_pat<A2_addp, Add, i64, I64>;
1206def: OpR_RR_pat<A2_subp, Sub, i64, I64>;
1207def: OpR_RR_pat<A2_andp, And, i64, I64>;
1208def: OpR_RR_pat<A2_orp, Or, i64, I64>;
1209def: OpR_RR_pat<A2_xorp, Xor, i64, I64>;
1210def: OpR_RR_pat<A4_andnp, Not2<And>, i64, I64>;
1211def: OpR_RR_pat<A4_ornp, Not2<Or>, i64, I64>;
1212
1213def: OpR_RR_pat<A2_svaddh, Add, v2i16, V2I16>;
1214def: OpR_RR_pat<A2_svsubh, Sub, v2i16, V2I16>;
1215
1216def: OpR_RR_pat<A2_vaddub, Add, v8i8, V8I8>;
1217def: OpR_RR_pat<A2_vaddh, Add, v4i16, V4I16>;
1218def: OpR_RR_pat<A2_vaddw, Add, v2i32, V2I32>;
1219def: OpR_RR_pat<A2_vsubub, Sub, v8i8, V8I8>;
1220def: OpR_RR_pat<A2_vsubh, Sub, v4i16, V4I16>;
1221def: OpR_RR_pat<A2_vsubw, Sub, v2i32, V2I32>;
1222
1223def: OpR_RR_pat<A2_and, And, v2i16, V2I16>;
1224def: OpR_RR_pat<A2_xor, Xor, v2i16, V2I16>;
1225def: OpR_RR_pat<A2_or, Or, v2i16, V2I16>;
1226
1227def: OpR_RR_pat<A2_andp, And, v8i8, V8I8>;
1228def: OpR_RR_pat<A2_andp, And, v4i16, V4I16>;
1229def: OpR_RR_pat<A2_andp, And, v2i32, V2I32>;
1230def: OpR_RR_pat<A2_orp, Or, v8i8, V8I8>;
1231def: OpR_RR_pat<A2_orp, Or, v4i16, V4I16>;
1232def: OpR_RR_pat<A2_orp, Or, v2i32, V2I32>;
1233def: OpR_RR_pat<A2_xorp, Xor, v8i8, V8I8>;
1234def: OpR_RR_pat<A2_xorp, Xor, v4i16, V4I16>;
1235def: OpR_RR_pat<A2_xorp, Xor, v2i32, V2I32>;
1236
1237def: OpR_RR_pat<M2_mpyi, Mul, i32, I32>;
1238def: OpR_RR_pat<M2_mpy_up, pf2<mulhs>, i32, I32>;
1239def: OpR_RR_pat<M2_mpyu_up, pf2<mulhu>, i32, I32>;
1240def: OpR_RI_pat<M2_mpysip, Mul, i32, I32, u32_0ImmPred>;
1241def: OpR_RI_pat<M2_mpysmi, Mul, i32, I32, s32_0ImmPred>;
1242
1243// Arithmetic on predicates.
1244def: OpR_RR_pat<C2_xor, Add, i1, I1>;
1245def: OpR_RR_pat<C2_xor, Add, v2i1, V2I1>;
1246def: OpR_RR_pat<C2_xor, Add, v4i1, V4I1>;
1247def: OpR_RR_pat<C2_xor, Add, v8i1, V8I1>;
1248def: OpR_RR_pat<C2_xor, Sub, i1, I1>;
1249def: OpR_RR_pat<C2_xor, Sub, v2i1, V2I1>;
1250def: OpR_RR_pat<C2_xor, Sub, v4i1, V4I1>;
1251def: OpR_RR_pat<C2_xor, Sub, v8i1, V8I1>;
1252def: OpR_RR_pat<C2_and, Mul, i1, I1>;
1253def: OpR_RR_pat<C2_and, Mul, v2i1, V2I1>;
1254def: OpR_RR_pat<C2_and, Mul, v4i1, V4I1>;
1255def: OpR_RR_pat<C2_and, Mul, v8i1, V8I1>;
1256
1257let Predicates = [HasV5T] in {
1258 def: OpR_RR_pat<F2_sfadd, pf2<fadd>, f32, F32>;
1259 def: OpR_RR_pat<F2_sfsub, pf2<fsub>, f32, F32>;
1260 def: OpR_RR_pat<F2_sfmpy, pf2<fmul>, f32, F32>;
1261 def: OpR_RR_pat<F2_sfmin, pf2<fminnum>, f32, F32>;
1262 def: OpR_RR_pat<F2_sfmax, pf2<fmaxnum>, f32, F32>;
1263}
1264
1265// In expressions like a0*b0 + a1*b1 + ..., prefer to generate multiply-add,
1266// over add-add with individual multiplies as inputs.
1267let AddedComplexity = 10 in {
1268 def: AccRRI_pat<M2_macsip, Add, Su<Mul>, I32, u32_0ImmPred>;
1269 def: AccRRI_pat<M2_macsin, Sub, Su<Mul>, I32, u32_0ImmPred>;
1270 def: AccRRR_pat<M2_maci, Add, Su<Mul>, I32, I32>;
1271}
1272
1273def: AccRRI_pat<M2_naccii, Sub, Su<Add>, I32, s32_0ImmPred>;
1274def: AccRRI_pat<M2_accii, Add, Su<Add>, I32, s32_0ImmPred>;
1275def: AccRRR_pat<M2_acci, Add, Su<Add>, I32, I32>;
1276
1277
1278def: Pat<(ineg (mul I32:$Rs, u8_0ImmPred:$u8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001279 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001280
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001281def n8_0ImmPred: PatLeaf<(i32 imm), [{
1282 int64_t V = N->getSExtValue();
1283 return -255 <= V && V <= 0;
1284}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001285
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001286// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
1287def: Pat<(mul I32:$Rs, n8_0ImmPred:$n8),
1288 (M2_mpysin I32:$Rs, (NegImm8 imm:$n8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001289
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001290def: Pat<(add Sext64:$Rs, I64:$Rt),
1291 (A2_addsp (LoReg Sext64:$Rs), I64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001292
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001293def: AccRRR_pat<M4_and_and, And, Su<And>, I32, I32>;
1294def: AccRRR_pat<M4_and_or, And, Su<Or>, I32, I32>;
1295def: AccRRR_pat<M4_and_xor, And, Su<Xor>, I32, I32>;
1296def: AccRRR_pat<M4_or_and, Or, Su<And>, I32, I32>;
1297def: AccRRR_pat<M4_or_or, Or, Su<Or>, I32, I32>;
1298def: AccRRR_pat<M4_or_xor, Or, Su<Xor>, I32, I32>;
1299def: AccRRR_pat<M4_xor_and, Xor, Su<And>, I32, I32>;
1300def: AccRRR_pat<M4_xor_or, Xor, Su<Or>, I32, I32>;
1301def: AccRRR_pat<M2_xor_xacc, Xor, Su<Xor>, I32, I32>;
1302def: AccRRR_pat<M4_xor_xacc, Xor, Su<Xor>, I64, I64>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001303
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001304// For dags like (or (and (not _), _), (shl _, _)) where the "or" with
1305// one argument matches the patterns below, and with the other argument
1306// matches S2_asl_r_r_or, etc, prefer the patterns below.
1307let AddedComplexity = 110 in { // greater than S2_asl_r_r_and/or/xor.
1308 def: AccRRR_pat<M4_and_andn, And, Su<Not2<And>>, I32, I32>;
1309 def: AccRRR_pat<M4_or_andn, Or, Su<Not2<And>>, I32, I32>;
1310 def: AccRRR_pat<M4_xor_andn, Xor, Su<Not2<And>>, I32, I32>;
1311}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001312
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001313// S4_addaddi and S4_subaddi don't have tied operands, so give them
1314// a bit of preference.
1315let AddedComplexity = 30 in {
1316 def: Pat<(add I32:$Rs, (Su<Add> I32:$Ru, anyimm:$s6)),
1317 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
Krzysztof Parzyszek27367882017-10-23 19:07:50 +00001318 def: Pat<(add anyimm:$s6, (Su<Add> I32:$Rs, I32:$Ru)),
1319 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001320 def: Pat<(add I32:$Rs, (Su<Sub> anyimm:$s6, I32:$Ru)),
1321 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1322 def: Pat<(sub (Su<Add> I32:$Rs, anyimm:$s6), I32:$Ru),
1323 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1324 def: Pat<(add (Su<Sub> I32:$Rs, I32:$Ru), anyimm:$s6),
1325 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1326}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001327
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001328def: Pat<(or I32:$Ru, (Su<And> I32:$Rx, anyimm:$s10)),
1329 (S4_or_andix IntRegs:$Ru, IntRegs:$Rx, imm:$s10)>;
1330def: Pat<(or I32:$Rx, (Su<And> I32:$Rs, anyimm:$s10)),
1331 (S4_or_andi IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
1332def: Pat<(or I32:$Rx, (Su<Or> I32:$Rs, anyimm:$s10)),
1333 (S4_or_ori IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001334
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001335
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001336def: Pat<(i32 (trunc (sra (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001337 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001338def: Pat<(i32 (trunc (srl (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001339 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
1340
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001341def: Pat<(mul (Zext64 I32:$Rs), (Zext64 I32:$Rt)),
1342 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001343def: Pat<(mul (Aext64 I32:$Rs), (Aext64 I32:$Rt)),
1344 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001345def: Pat<(mul Sext64:$Rs, Sext64:$Rt),
1346 (M2_dpmpyss_s0 (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001347
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001348def: Pat<(add I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001349 (M2_dpmpyss_acc_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001350def: Pat<(sub I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001351 (M2_dpmpyss_nac_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001352def: Pat<(add I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001353 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001354def: Pat<(add I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001355 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001356def: Pat<(sub I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
1357 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
1358def: Pat<(sub I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001359 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001360
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001361// Add halfword.
1362def: Pat<(sext_inreg (add I32:$Rt, I32:$Rs), i16),
1363 (A2_addh_l16_ll I32:$Rt, I32:$Rs)>;
1364def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1365 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1366def: Pat<(shl (add I32:$Rt, I32:$Rs), (i32 16)),
1367 (A2_addh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001368
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001369// Subtract halfword.
1370def: Pat<(sext_inreg (sub I32:$Rt, I32:$Rs), i16),
1371 (A2_subh_l16_ll I32:$Rt, I32:$Rs)>;
1372def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1373 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1374def: Pat<(shl (sub I32:$Rt, I32:$Rs), (i32 16)),
1375 (A2_subh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001376
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001377def: Pat<(mul I64:$Rss, I64:$Rtt),
1378 (Combinew
1379 (M2_maci (M2_maci (HiReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))),
1380 (LoReg $Rss),
1381 (HiReg $Rtt)),
1382 (LoReg $Rtt),
1383 (HiReg $Rss)),
1384 (i32 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001385
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001386def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
1387 (A2_addp
1388 (M2_dpmpyuu_acc_s0
1389 (S2_lsr_i_p
1390 (A2_addp
1391 (M2_dpmpyuu_acc_s0
1392 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
1393 (HiReg $Rss),
1394 (LoReg $Rtt)),
1395 (A4_combineir 0, (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
1396 32),
1397 (HiReg $Rss),
1398 (HiReg $Rtt)),
1399 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001400
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001401// Multiply 64-bit unsigned and use upper result.
1402def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001403
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001404// Multiply 64-bit signed and use upper result.
1405//
1406// For two signed 64-bit integers A and B, let A' and B' denote A and B
1407// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
1408// sign bit of A (and identically for B). With this notation, the signed
1409// product A*B can be written as:
1410// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
1411// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
1412// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
1413// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
1414
1415// Clear the sign bit in a 64-bit register.
1416def ClearSign : OutPatFrag<(ops node:$Rss),
1417 (Combinew (S2_clrbit_i (HiReg $Rss), 31), (i32 (LoReg $Rss)))>;
1418
1419def : Pat <(mulhs I64:$Rss, I64:$Rtt),
1420 (A2_subp
1421 (MulHU $Rss, $Rtt),
1422 (A2_addp
1423 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
1424 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
1425
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001426// Prefer these instructions over M2_macsip/M2_macsin: the macsi* instructions
1427// will put the immediate addend into a register, while these instructions will
1428// use it directly. Such a construct does not appear in the middle of a gep,
1429// where M2_macsip would be preferable.
1430let AddedComplexity = 20 in {
1431 def: Pat<(add (Su<Mul> I32:$Rs, u6_0ImmPred:$U6), anyimm:$u6),
1432 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
1433 def: Pat<(add (Su<Mul> I32:$Rs, I32:$Rt), anyimm:$u6),
1434 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1435}
1436
1437// Keep these instructions less preferable to M2_macsip/M2_macsin.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001438def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, u6_2ImmPred:$u6_2)),
1439 (M4_mpyri_addr_u2 IntRegs:$Ru, imm:$u6_2, IntRegs:$Rs)>;
1440def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, anyimm:$u6)),
1441 (M4_mpyri_addr IntRegs:$Ru, IntRegs:$Rs, imm:$u6)>;
1442def: Pat<(add I32:$Ru, (Su<Mul> I32:$Ry, I32:$Rs)),
1443 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$Ry, IntRegs:$Rs)>;
1444
1445
1446let Predicates = [HasV5T] in {
1447 def: Pat<(fma F32:$Rs, F32:$Rt, F32:$Rx),
1448 (F2_sffma F32:$Rx, F32:$Rs, F32:$Rt)>;
1449 def: Pat<(fma (fneg F32:$Rs), F32:$Rt, F32:$Rx),
1450 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
1451 def: Pat<(fma F32:$Rs, (fneg F32:$Rt), F32:$Rx),
1452 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001453}
1454
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001455
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001456def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
1457 (PS_vmulw V2I32:$Rs, V2I32:$Rt)>;
1458def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
1459 (PS_vmulw_acc V2I32:$Rx, V2I32:$Rs, V2I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001460
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001461// Add/subtract two v4i8: Hexagon does not have an insn for this one, so
1462// we use the double add v8i8, and use only the low part of the result.
1463def: Pat<(add V4I8:$Rs, V4I8:$Rt),
1464 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
1465def: Pat<(sub V4I8:$Rs, V4I8:$Rt),
1466 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001467
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001468// Use M2_vmpy2s_s0 for half-word vector multiply. It multiplies two
1469// half-words, and saturates the result to a 32-bit value, except the
1470// saturation never happens (it can only occur with scaling).
1471def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
1472 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
1473 (M2_vmpy2s_s0 V2I16:$Rs, V2I16:$Rt)))>;
1474def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
1475 (S2_vtrunewh (M2_vmpy2s_s0 (HiReg $Rs), (HiReg $Rt)),
1476 (M2_vmpy2s_s0 (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001477
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001478// Multiplies two v4i8 vectors.
1479def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
1480 (S2_vtrunehb (M5_vmpybuu V4I8:$Rs, V4I8:$Rt))>,
1481 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001482
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001483// Multiplies two v8i8 vectors.
1484def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
1485 (Combinew (S2_vtrunehb (M5_vmpybuu (HiReg $Rs), (HiReg $Rt))),
1486 (S2_vtrunehb (M5_vmpybuu (LoReg $Rs), (LoReg $Rt))))>,
1487 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001488
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001489
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001490// --(10) Bit ------------------------------------------------------------
1491//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001492
1493// Count leading zeros.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001494def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
1495def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001496
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001497// Count trailing zeros.
1498def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
1499def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001500
1501// Count leading ones.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001502def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001503def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
1504
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001505// Count trailing ones.
1506def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
1507def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1508
1509// Define leading/trailing patterns that require zero-extensions to 64 bits.
1510def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1511def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1512def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1513def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
1514
1515def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1516def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1517
1518def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1519def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1520
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001521
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001522let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1523 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
1524 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
1525 def: Pat<(or I32:$Rs, IsPow2_32:$V),
1526 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
1527 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
1528 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
1529
1530 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
1531 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1532 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
1533 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1534 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
1535 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
1536}
1537
1538// Clr/set/toggle bit for 64-bit values with immediate bit index.
1539let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1540 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001541 (Combinew (i32 (HiReg $Rss)),
1542 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001543 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001544 (Combinew (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
1545 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001546
1547 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001548 (Combinew (i32 (HiReg $Rss)),
1549 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001550 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001551 (Combinew (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1552 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001553
1554 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001555 (Combinew (i32 (HiReg $Rss)),
1556 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001557 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001558 (Combinew (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1559 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001560}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001561
1562let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001563 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001564 (S2_tstbit_i IntRegs:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001565 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001566 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001567 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001568 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001569 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001570 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
1571}
1572
1573let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001574 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001575 (C2_bitsclri IntRegs:$Rs, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001576 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001577 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
1578}
1579
1580let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001581def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001582 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
1583
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001584let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001585 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001586 (S4_ntstbit_i I32:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001587 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1588 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001589}
1590
1591// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1592// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1593// if ([!]tstbit(...)) jump ...
1594let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001595def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1596 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001597
1598let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001599def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1600 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001601
1602// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1603// represented as a compare against "value & 0xFF", which is an exact match
1604// for cmpb (same for cmph). The patterns below do not contain any additional
1605// complexity that would make them preferable, and if they were actually used
1606// instead of cmpb/cmph, they would result in a compare against register that
1607// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1608def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001609 (C4_nbitsclri I32:$Rs, imm:$u6)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001610def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1611 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1612def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1613 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1614
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001615// Special patterns to address certain cases where the "top-down" matching
1616// algorithm would cause suboptimal selection.
1617
1618let AddedComplexity = 100 in {
1619 // Avoid A4_rcmp[n]eqi in these cases:
1620 def: Pat<(i32 (zext (i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)))),
1621 (I1toI32 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt))>;
1622 def: Pat<(i32 (zext (i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)))),
1623 (I1toI32 (S4_ntstbit_r IntRegs:$Rs, IntRegs:$Rt))>;
1624}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001625
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001626// --(11) PIC ------------------------------------------------------------
1627//
1628
1629def SDT_HexagonAtGot
1630 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1631def SDT_HexagonAtPcrel
1632 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1633
1634// AT_GOT address-of-GOT, address-of-global, offset-in-global
1635def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1636// AT_PCREL address-of-global
1637def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1638
1639def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1640 (L2_loadri_io I32:$got, imm:$addr)>;
1641def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1642 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1643def: Pat<(HexagonAtPcrel I32:$addr),
1644 (C4_addipc imm:$addr)>;
1645
1646// The HVX load patterns also match AT_PCREL directly. Make sure that
1647// if the selection of this opcode changes, it's updated in all places.
1648
1649
1650// --(12) Load -----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001651//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001652
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001653def extloadv2i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1654 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1655}]>;
1656def extloadv4i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1657 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1658}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001659
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001660def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1661 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1662}]>;
1663def zextloadv4i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1664 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1665}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001666
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001667def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1668 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1669}]>;
1670def sextloadv4i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1671 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1672}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001673
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001674// Patterns to select load-indexed: Rs + Off.
1675// - frameindex [+ imm],
1676multiclass Loadxfi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1677 InstHexagon MI> {
1678 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1679 (VT (MI AddrFI:$fi, imm:$Off))>;
1680 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1681 (VT (MI AddrFI:$fi, imm:$Off))>;
1682 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001683}
1684
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001685// Patterns to select load-indexed: Rs + Off.
1686// - base reg [+ imm]
1687multiclass Loadxgi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1688 InstHexagon MI> {
1689 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1690 (VT (MI IntRegs:$Rs, imm:$Off))>;
1691 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1692 (VT (MI IntRegs:$Rs, imm:$Off))>;
1693 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
1694}
1695
1696// Patterns to select load-indexed: Rs + Off. Combines Loadxfi + Loadxgi.
1697multiclass Loadxi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1698 InstHexagon MI> {
1699 defm: Loadxfi_pat<Load, VT, ImmPred, MI>;
1700 defm: Loadxgi_pat<Load, VT, ImmPred, MI>;
1701}
1702
1703// Patterns to select load reg indexed: Rs + Off with a value modifier.
1704// - frameindex [+ imm]
1705multiclass Loadxfim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1706 PatLeaf ImmPred, InstHexagon MI> {
1707 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1708 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1709 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1710 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1711 def: Pat<(VT (Load AddrFI:$fi)), (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1712}
1713
1714// Patterns to select load reg indexed: Rs + Off with a value modifier.
1715// - base reg [+ imm]
1716multiclass Loadxgim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1717 PatLeaf ImmPred, InstHexagon MI> {
1718 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1719 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1720 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1721 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1722 def: Pat<(VT (Load I32:$Rs)), (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1723}
1724
1725// Patterns to select load reg indexed: Rs + Off with a value modifier.
1726// Combines Loadxfim + Loadxgim.
1727multiclass Loadxim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1728 PatLeaf ImmPred, InstHexagon MI> {
1729 defm: Loadxfim_pat<Load, VT, ValueMod, ImmPred, MI>;
1730 defm: Loadxgim_pat<Load, VT, ValueMod, ImmPred, MI>;
1731}
1732
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001733// Pattern to select load reg reg-indexed: Rs + Rt<<u2.
1734class Loadxr_shl_pat<PatFrag Load, ValueType VT, InstHexagon MI>
1735 : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1736 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001737
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001738// Pattern to select load reg reg-indexed: Rs + Rt<<0.
1739class Loadxr_add_pat<PatFrag Load, ValueType VT, InstHexagon MI>
1740 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1741 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001742
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001743// Pattern to select load reg reg-indexed: Rs + Rt<<u2 with value modifier.
1744class Loadxrm_shl_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1745 InstHexagon MI>
1746 : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1747 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001748
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001749// Pattern to select load reg reg-indexed: Rs + Rt<<0 with value modifier.
1750class Loadxrm_add_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1751 InstHexagon MI>
1752 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1753 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, 0)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001754
1755// Pattern to select load long-offset reg-indexed: Addr + Rt<<u2.
1756// Don't match for u2==0, instead use reg+imm for those cases.
1757class Loadxu_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, InstHexagon MI>
1758 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1759 (VT (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr))>;
1760
1761class Loadxum_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, PatFrag ValueMod,
1762 InstHexagon MI>
1763 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1764 (VT (ValueMod (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr)))>;
1765
1766// Pattern to select load absolute.
1767class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
1768 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
1769
1770// Pattern to select load absolute with value modifier.
1771class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
1772 InstHexagon MI>
1773 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
1774
1775
1776let AddedComplexity = 20 in {
1777 defm: Loadxi_pat<extloadi1, i32, anyimm0, L2_loadrub_io>;
1778 defm: Loadxi_pat<extloadi8, i32, anyimm0, L2_loadrub_io>;
1779 defm: Loadxi_pat<extloadi16, i32, anyimm1, L2_loadruh_io>;
1780 defm: Loadxi_pat<extloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1781 defm: Loadxi_pat<extloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1782 defm: Loadxi_pat<sextloadi8, i32, anyimm0, L2_loadrb_io>;
1783 defm: Loadxi_pat<sextloadi16, i32, anyimm1, L2_loadrh_io>;
1784 defm: Loadxi_pat<sextloadv2i8, v2i16, anyimm1, L2_loadbsw2_io>;
1785 defm: Loadxi_pat<sextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1786 defm: Loadxi_pat<zextloadi1, i32, anyimm0, L2_loadrub_io>;
1787 defm: Loadxi_pat<zextloadi8, i32, anyimm0, L2_loadrub_io>;
1788 defm: Loadxi_pat<zextloadi16, i32, anyimm1, L2_loadruh_io>;
1789 defm: Loadxi_pat<zextloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1790 defm: Loadxi_pat<zextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1791 defm: Loadxi_pat<load, i32, anyimm2, L2_loadri_io>;
1792 defm: Loadxi_pat<load, i64, anyimm3, L2_loadrd_io>;
1793 defm: Loadxi_pat<load, f32, anyimm2, L2_loadri_io>;
1794 defm: Loadxi_pat<load, f64, anyimm3, L2_loadrd_io>;
1795 // No sextloadi1.
1796
1797 defm: Loadxi_pat<atomic_load_8 , i32, anyimm0, L2_loadrub_io>;
1798 defm: Loadxi_pat<atomic_load_16, i32, anyimm1, L2_loadruh_io>;
1799 defm: Loadxi_pat<atomic_load_32, i32, anyimm2, L2_loadri_io>;
1800 defm: Loadxi_pat<atomic_load_64, i64, anyimm3, L2_loadrd_io>;
1801}
1802
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001803let AddedComplexity = 30 in {
1804 defm: Loadxim_pat<extloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1805 defm: Loadxim_pat<extloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1806 defm: Loadxim_pat<extloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1807 defm: Loadxim_pat<extloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1808 defm: Loadxim_pat<zextloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1809 defm: Loadxim_pat<zextloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1810 defm: Loadxim_pat<zextloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1811 defm: Loadxim_pat<zextloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1812 defm: Loadxim_pat<sextloadi8, i64, ToSext64, anyimm0, L2_loadrb_io>;
1813 defm: Loadxim_pat<sextloadi16, i64, ToSext64, anyimm1, L2_loadrh_io>;
1814 defm: Loadxim_pat<sextloadi32, i64, ToSext64, anyimm2, L2_loadri_io>;
1815}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001816
1817let AddedComplexity = 60 in {
1818 def: Loadxu_pat<extloadi8, i32, anyimm0, L4_loadrub_ur>;
1819 def: Loadxu_pat<extloadi16, i32, anyimm1, L4_loadruh_ur>;
1820 def: Loadxu_pat<extloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1821 def: Loadxu_pat<extloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1822 def: Loadxu_pat<sextloadi8, i32, anyimm0, L4_loadrb_ur>;
1823 def: Loadxu_pat<sextloadi16, i32, anyimm1, L4_loadrh_ur>;
1824 def: Loadxu_pat<sextloadv2i8, v2i16, anyimm1, L4_loadbsw2_ur>;
1825 def: Loadxu_pat<sextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1826 def: Loadxu_pat<zextloadi8, i32, anyimm0, L4_loadrub_ur>;
1827 def: Loadxu_pat<zextloadi16, i32, anyimm1, L4_loadruh_ur>;
1828 def: Loadxu_pat<zextloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1829 def: Loadxu_pat<zextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1830 def: Loadxu_pat<load, f32, anyimm2, L4_loadri_ur>;
1831 def: Loadxu_pat<load, f64, anyimm3, L4_loadrd_ur>;
1832 def: Loadxu_pat<load, i32, anyimm2, L4_loadri_ur>;
1833 def: Loadxu_pat<load, i64, anyimm3, L4_loadrd_ur>;
1834
1835 def: Loadxum_pat<sextloadi8, i64, anyimm0, ToSext64, L4_loadrb_ur>;
1836 def: Loadxum_pat<zextloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1837 def: Loadxum_pat<extloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1838 def: Loadxum_pat<sextloadi16, i64, anyimm1, ToSext64, L4_loadrh_ur>;
1839 def: Loadxum_pat<zextloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1840 def: Loadxum_pat<extloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1841 def: Loadxum_pat<sextloadi32, i64, anyimm2, ToSext64, L4_loadri_ur>;
1842 def: Loadxum_pat<zextloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1843 def: Loadxum_pat<extloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1844}
1845
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001846let AddedComplexity = 40 in {
1847 def: Loadxr_shl_pat<extloadi8, i32, L4_loadrub_rr>;
1848 def: Loadxr_shl_pat<zextloadi8, i32, L4_loadrub_rr>;
1849 def: Loadxr_shl_pat<sextloadi8, i32, L4_loadrb_rr>;
1850 def: Loadxr_shl_pat<extloadi16, i32, L4_loadruh_rr>;
1851 def: Loadxr_shl_pat<zextloadi16, i32, L4_loadruh_rr>;
1852 def: Loadxr_shl_pat<sextloadi16, i32, L4_loadrh_rr>;
1853 def: Loadxr_shl_pat<load, i32, L4_loadri_rr>;
1854 def: Loadxr_shl_pat<load, i64, L4_loadrd_rr>;
1855 def: Loadxr_shl_pat<load, f32, L4_loadri_rr>;
1856 def: Loadxr_shl_pat<load, f64, L4_loadrd_rr>;
1857}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001858
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001859let AddedComplexity = 20 in {
1860 def: Loadxr_add_pat<extloadi8, i32, L4_loadrub_rr>;
1861 def: Loadxr_add_pat<zextloadi8, i32, L4_loadrub_rr>;
1862 def: Loadxr_add_pat<sextloadi8, i32, L4_loadrb_rr>;
1863 def: Loadxr_add_pat<extloadi16, i32, L4_loadruh_rr>;
1864 def: Loadxr_add_pat<zextloadi16, i32, L4_loadruh_rr>;
1865 def: Loadxr_add_pat<sextloadi16, i32, L4_loadrh_rr>;
1866 def: Loadxr_add_pat<load, i32, L4_loadri_rr>;
1867 def: Loadxr_add_pat<load, i64, L4_loadrd_rr>;
1868 def: Loadxr_add_pat<load, f32, L4_loadri_rr>;
1869 def: Loadxr_add_pat<load, f64, L4_loadrd_rr>;
1870}
1871
1872let AddedComplexity = 40 in {
1873 def: Loadxrm_shl_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1874 def: Loadxrm_shl_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1875 def: Loadxrm_shl_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1876 def: Loadxrm_shl_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1877 def: Loadxrm_shl_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1878 def: Loadxrm_shl_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1879 def: Loadxrm_shl_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1880 def: Loadxrm_shl_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1881 def: Loadxrm_shl_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1882}
1883
1884let AddedComplexity = 20 in {
1885 def: Loadxrm_add_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1886 def: Loadxrm_add_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1887 def: Loadxrm_add_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1888 def: Loadxrm_add_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1889 def: Loadxrm_add_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1890 def: Loadxrm_add_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1891 def: Loadxrm_add_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1892 def: Loadxrm_add_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1893 def: Loadxrm_add_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1894}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001895
1896// Absolute address
1897
1898let AddedComplexity = 60 in {
1899 def: Loada_pat<zextloadi1, i32, anyimm0, PS_loadrubabs>;
1900 def: Loada_pat<sextloadi8, i32, anyimm0, PS_loadrbabs>;
1901 def: Loada_pat<extloadi8, i32, anyimm0, PS_loadrubabs>;
1902 def: Loada_pat<zextloadi8, i32, anyimm0, PS_loadrubabs>;
1903 def: Loada_pat<sextloadi16, i32, anyimm1, PS_loadrhabs>;
1904 def: Loada_pat<extloadi16, i32, anyimm1, PS_loadruhabs>;
1905 def: Loada_pat<zextloadi16, i32, anyimm1, PS_loadruhabs>;
1906 def: Loada_pat<load, i32, anyimm2, PS_loadriabs>;
1907 def: Loada_pat<load, i64, anyimm3, PS_loadrdabs>;
1908 def: Loada_pat<load, f32, anyimm2, PS_loadriabs>;
1909 def: Loada_pat<load, f64, anyimm3, PS_loadrdabs>;
1910
1911 def: Loada_pat<atomic_load_8, i32, anyimm0, PS_loadrubabs>;
1912 def: Loada_pat<atomic_load_16, i32, anyimm1, PS_loadruhabs>;
1913 def: Loada_pat<atomic_load_32, i32, anyimm2, PS_loadriabs>;
1914 def: Loada_pat<atomic_load_64, i64, anyimm3, PS_loadrdabs>;
1915}
1916
1917let AddedComplexity = 30 in {
1918 def: Loadam_pat<extloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
1919 def: Loadam_pat<sextloadi8, i64, anyimm0, ToSext64, PS_loadrbabs>;
1920 def: Loadam_pat<zextloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
1921 def: Loadam_pat<extloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
1922 def: Loadam_pat<sextloadi16, i64, anyimm1, ToSext64, PS_loadrhabs>;
1923 def: Loadam_pat<zextloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
1924 def: Loadam_pat<extloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
1925 def: Loadam_pat<sextloadi32, i64, anyimm2, ToSext64, PS_loadriabs>;
1926 def: Loadam_pat<zextloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
1927
1928 def: Loadam_pat<load, i1, anyimm0, I32toI1, PS_loadrubabs>;
1929 def: Loadam_pat<zextloadi1, i64, anyimm0, ToZext64, PS_loadrubabs>;
1930}
1931
1932// GP-relative address
1933
1934let AddedComplexity = 100 in {
1935 def: Loada_pat<extloadi1, i32, addrgp, L2_loadrubgp>;
1936 def: Loada_pat<zextloadi1, i32, addrgp, L2_loadrubgp>;
1937 def: Loada_pat<extloadi8, i32, addrgp, L2_loadrubgp>;
1938 def: Loada_pat<sextloadi8, i32, addrgp, L2_loadrbgp>;
1939 def: Loada_pat<zextloadi8, i32, addrgp, L2_loadrubgp>;
1940 def: Loada_pat<extloadi16, i32, addrgp, L2_loadruhgp>;
1941 def: Loada_pat<sextloadi16, i32, addrgp, L2_loadrhgp>;
1942 def: Loada_pat<zextloadi16, i32, addrgp, L2_loadruhgp>;
1943 def: Loada_pat<load, i32, addrgp, L2_loadrigp>;
1944 def: Loada_pat<load, i64, addrgp, L2_loadrdgp>;
1945 def: Loada_pat<load, f32, addrgp, L2_loadrigp>;
1946 def: Loada_pat<load, f64, addrgp, L2_loadrdgp>;
1947
1948 def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
1949 def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
1950 def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
1951 def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
1952}
1953
1954let AddedComplexity = 70 in {
1955 def: Loadam_pat<extloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
1956 def: Loadam_pat<sextloadi8, i64, addrgp, ToSext64, L2_loadrbgp>;
1957 def: Loadam_pat<zextloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
1958 def: Loadam_pat<extloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
1959 def: Loadam_pat<sextloadi16, i64, addrgp, ToSext64, L2_loadrhgp>;
1960 def: Loadam_pat<zextloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
1961 def: Loadam_pat<extloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
1962 def: Loadam_pat<sextloadi32, i64, addrgp, ToSext64, L2_loadrigp>;
1963 def: Loadam_pat<zextloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
1964
1965 def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
1966 def: Loadam_pat<zextloadi1, i64, addrgp, ToZext64, L2_loadrubgp>;
1967}
1968
1969
1970// Sign-extending loads of i1 need to replicate the lowest bit throughout
1971// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
1972// do the trick.
1973let AddedComplexity = 20 in
1974def: Pat<(i32 (sextloadi1 I32:$Rs)),
1975 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
1976
1977// Patterns for loads of i1:
1978def: Pat<(i1 (load AddrFI:$fi)),
1979 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
1980def: Pat<(i1 (load (add I32:$Rs, anyimm0:$Off))),
1981 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
1982def: Pat<(i1 (load I32:$Rs)),
1983 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
1984
1985// HVX loads
1986
1987multiclass HvxLd_pat<InstHexagon MI, PatFrag Load, ValueType VT,
1988 PatFrag ImmPred> {
1989 def: Pat<(VT (Load I32:$Rt)), (MI I32:$Rt, 0)>;
1990 def: Pat<(VT (Load (add I32:$Rt, ImmPred:$s))), (MI I32:$Rt, imm:$s)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001991 // The HVX selection code for shuffles can generate vector constants.
1992 // Calling "Select" on the resulting loads from CP fails without these
1993 // patterns.
1994 def: Pat<(VT (Load (HexagonCP tconstpool:$A))), (MI (A2_tfrsi imm:$A), 0)>;
1995 def: Pat<(VT (Load (HexagonAtPcrel tconstpool:$A))),
1996 (MI (C4_addipc imm:$A), 0)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001997}
1998
1999
2000let Predicates = [UseHVX] in {
2001 multiclass HvxLdVs_pat<InstHexagon MI, PatFrag Load> {
2002 defm: HvxLd_pat<MI, Load, VecI8, IsVecOff>;
2003 defm: HvxLd_pat<MI, Load, VecI16, IsVecOff>;
2004 defm: HvxLd_pat<MI, Load, VecI32, IsVecOff>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002005 }
2006 defm: HvxLdVs_pat<V6_vL32b_nt_ai, alignednontemporalload>;
2007 defm: HvxLdVs_pat<V6_vL32b_ai, alignedload>;
2008 defm: HvxLdVs_pat<V6_vL32Ub_ai, unalignedload>;
2009
2010 multiclass HvxLdWs_pat<InstHexagon MI, PatFrag Load> {
2011 defm: HvxLd_pat<MI, Load, VecPI8, IsVecOff>;
2012 defm: HvxLd_pat<MI, Load, VecPI16, IsVecOff>;
2013 defm: HvxLd_pat<MI, Load, VecPI32, IsVecOff>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002014 }
2015 defm: HvxLdWs_pat<PS_vloadrw_nt_ai, alignednontemporalload>;
2016 defm: HvxLdWs_pat<PS_vloadrw_ai, alignedload>;
2017 defm: HvxLdWs_pat<PS_vloadrwu_ai, unalignedload>;
2018}
2019
2020
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002021// --(13) Store ----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002022//
2023
2024
2025class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset, InstHexagon MI>
2026 : Pat<(Store Value:$Rt, I32:$Rx, Offset:$s4),
2027 (MI I32:$Rx, imm:$s4, Value:$Rt)>;
2028
2029def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
2030def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
2031def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
2032def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
2033
2034// Patterns for generating stores, where the address takes different forms:
2035// - frameindex,
2036// - frameindex + offset,
2037// - base + offset,
2038// - simple (base address without offset).
2039// These would usually be used together (via Storexi_pat defined below), but
2040// in some cases one may want to apply different properties (such as
2041// AddedComplexity) to the individual patterns.
2042class Storexi_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2043 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
2044
2045multiclass Storexi_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2046 InstHexagon MI> {
2047 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
2048 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
2049 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
2050 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
2051}
2052
2053multiclass Storexi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2054 InstHexagon MI> {
2055 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2056 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
2057 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2058 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
2059}
2060
2061class Storexi_base_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2062 : Pat<(Store Value:$Rt, I32:$Rs),
2063 (MI IntRegs:$Rs, 0, Value:$Rt)>;
2064
2065// Patterns for generating stores, where the address takes different forms,
2066// and where the value being stored is transformed through the value modifier
2067// ValueMod. The address forms are same as above.
2068class Storexim_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2069 InstHexagon MI>
2070 : Pat<(Store Value:$Rs, AddrFI:$fi),
2071 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
2072
2073multiclass Storexim_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2074 PatFrag ValueMod, InstHexagon MI> {
2075 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
2076 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
2077 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
2078 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
2079}
2080
2081multiclass Storexim_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2082 PatFrag ValueMod, InstHexagon MI> {
2083 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2084 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2085 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2086 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2087}
2088
2089class Storexim_base_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2090 InstHexagon MI>
2091 : Pat<(Store Value:$Rt, I32:$Rs),
2092 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
2093
2094multiclass Storexi_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2095 InstHexagon MI> {
2096 defm: Storexi_fi_add_pat <Store, Value, ImmPred, MI>;
2097 def: Storexi_fi_pat <Store, Value, MI>;
2098 defm: Storexi_add_pat <Store, Value, ImmPred, MI>;
2099}
2100
2101multiclass Storexim_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2102 PatFrag ValueMod, InstHexagon MI> {
2103 defm: Storexim_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2104 def: Storexim_fi_pat <Store, Value, ValueMod, MI>;
2105 defm: Storexim_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2106}
2107
2108// Reg<<S + Imm
2109class Storexu_shl_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, InstHexagon MI>
2110 : Pat<(Store Value:$Rt, (add (shl I32:$Ru, u2_0ImmPred:$u2), ImmPred:$A)),
2111 (MI IntRegs:$Ru, imm:$u2, ImmPred:$A, Value:$Rt)>;
2112
2113// Reg<<S + Reg
2114class Storexr_shl_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2115 : Pat<(Store Value:$Ru, (add I32:$Rs, (shl I32:$Rt, u2_0ImmPred:$u2))),
2116 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
2117
2118// Reg + Reg
2119class Storexr_add_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2120 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
2121 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
2122
2123class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2124 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2125
2126class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2127 InstHexagon MI>
2128 : Pat<(Store Value:$val, Addr:$addr),
2129 (MI Addr:$addr, (ValueMod Value:$val))>;
2130
2131// Regular stores in the DAG have two operands: value and address.
2132// Atomic stores also have two, but they are reversed: address, value.
2133// To use atomic stores with the patterns, they need to have their operands
2134// swapped. This relies on the knowledge that the F.Fragment uses names
2135// "ptr" and "val".
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002136class AtomSt<PatFrag F>
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002137 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002138 F.OperandTransform> {
2139 let IsAtomic = F.IsAtomic;
2140 let MemoryVT = F.MemoryVT;
2141}
2142
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002143
2144def IMM_BYTE : SDNodeXForm<imm, [{
2145 // -1 can be represented as 255, etc.
2146 // assigning to a byte restores our desired signed value.
2147 int8_t imm = N->getSExtValue();
2148 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2149}]>;
2150
2151def IMM_HALF : SDNodeXForm<imm, [{
2152 // -1 can be represented as 65535, etc.
2153 // assigning to a short restores our desired signed value.
2154 int16_t imm = N->getSExtValue();
2155 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2156}]>;
2157
2158def IMM_WORD : SDNodeXForm<imm, [{
2159 // -1 can be represented as 4294967295, etc.
2160 // Currently, it's not doing this. But some optimization
2161 // might convert -1 to a large +ve number.
2162 // assigning to a word restores our desired signed value.
2163 int32_t imm = N->getSExtValue();
2164 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2165}]>;
2166
2167def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
2168def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
2169def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
2170
2171// Even though the offset is not extendable in the store-immediate, we
2172// can still generate the fi# in the base address. If the final offset
2173// is not valid for the instruction, we will replace it with a scratch
2174// register.
2175class SmallStackStore<PatFrag Store>
2176 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2177 return isSmallStackStore(cast<StoreSDNode>(N));
2178}]>;
2179
2180// This is the complement of SmallStackStore.
2181class LargeStackStore<PatFrag Store>
2182 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2183 return !isSmallStackStore(cast<StoreSDNode>(N));
2184}]>;
2185
2186// Preferred addressing modes for various combinations of stored value
2187// and address computation.
2188// For stores where the address and value are both immediates, prefer
2189// store-immediate. The reason is that the constant-extender optimization
2190// can replace store-immediate with a store-register, but there is nothing
2191// to generate a store-immediate out of a store-register.
2192//
2193// C R F F+C R+C R+R R<<S+C R<<S+R
2194// --+-------+-----+-----+------+-----+-----+--------+--------
2195// C | imm | imm | imm | imm | imm | rr | ur | rr
2196// R | abs* | io | io | io | io | rr | ur | rr
2197//
2198// (*) Absolute or GP-relative.
2199//
2200// Note that any expression can be matched by Reg. In particular, an immediate
2201// can always be placed in a register, so patterns checking for Imm should
2202// have a higher priority than the ones involving Reg that could also match.
2203// For example, *(p+4) could become r1=#4; memw(r0+r1<<#0) instead of the
2204// preferred memw(r0+#4). Similarly Reg+Imm or Reg+Reg should be tried before
2205// Reg alone.
2206//
2207// The order in which the different combinations are tried:
2208//
2209// C F R F+C R+C R+R R<<S+C R<<S+R
2210// --+-------+-----+-----+------+-----+-----+--------+--------
2211// C | 1 | 6 | - | 5 | 9 | - | - | -
2212// R | 2 | 8 | 12 | 7 | 10 | 11 | 3 | 4
2213
2214
2215// First, match the unusual case of doubleword store into Reg+Imm4, i.e.
2216// a store where the offset Imm4 is a multiple of 4, but not of 8. This
2217// implies that Reg is also a proper multiple of 4. To still generate a
2218// doubleword store, add 4 to Reg, and subtract 4 from the offset.
2219
2220def s30_2ProperPred : PatLeaf<(i32 imm), [{
2221 int64_t v = (int64_t)N->getSExtValue();
2222 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
2223}]>;
2224def RoundTo8 : SDNodeXForm<imm, [{
2225 int32_t Imm = N->getSExtValue();
2226 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
2227}]>;
2228
2229let AddedComplexity = 150 in
2230def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
2231 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
2232
2233class Storexi_abs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2234 : Pat<(Store Value:$val, anyimm:$addr),
2235 (MI (ToI32 $addr), 0, Value:$val)>;
2236class Storexim_abs_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2237 InstHexagon MI>
2238 : Pat<(Store Value:$val, anyimm:$addr),
2239 (MI (ToI32 $addr), 0, (ValueMod Value:$val))>;
2240
2241let AddedComplexity = 140 in {
2242 def: Storexim_abs_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2243 def: Storexim_abs_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2244 def: Storexim_abs_pat<store, anyint, ToImmWord, S4_storeiri_io>;
2245
2246 def: Storexi_abs_pat<truncstorei8, anyimm, S4_storeirb_io>;
2247 def: Storexi_abs_pat<truncstorei16, anyimm, S4_storeirh_io>;
2248 def: Storexi_abs_pat<store, anyimm, S4_storeiri_io>;
2249}
2250
2251// GP-relative address
2252let AddedComplexity = 120 in {
2253 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2254 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2255 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2256 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2257 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2258 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002259 def: Storea_pat<AtomSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2260 def: Storea_pat<AtomSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2261 def: Storea_pat<AtomSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2262 def: Storea_pat<AtomSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002263
2264 def: Stoream_pat<truncstorei8, I64, addrgp, LoReg, S2_storerbgp>;
2265 def: Stoream_pat<truncstorei16, I64, addrgp, LoReg, S2_storerhgp>;
2266 def: Stoream_pat<truncstorei32, I64, addrgp, LoReg, S2_storerigp>;
2267 def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2268}
2269
2270// Absolute address
2271let AddedComplexity = 110 in {
2272 def: Storea_pat<truncstorei8, I32, anyimm0, PS_storerbabs>;
2273 def: Storea_pat<truncstorei16, I32, anyimm1, PS_storerhabs>;
2274 def: Storea_pat<store, I32, anyimm2, PS_storeriabs>;
2275 def: Storea_pat<store, I64, anyimm3, PS_storerdabs>;
2276 def: Storea_pat<store, F32, anyimm2, PS_storeriabs>;
2277 def: Storea_pat<store, F64, anyimm3, PS_storerdabs>;
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002278 def: Storea_pat<AtomSt<atomic_store_8>, I32, anyimm0, PS_storerbabs>;
2279 def: Storea_pat<AtomSt<atomic_store_16>, I32, anyimm1, PS_storerhabs>;
2280 def: Storea_pat<AtomSt<atomic_store_32>, I32, anyimm2, PS_storeriabs>;
2281 def: Storea_pat<AtomSt<atomic_store_64>, I64, anyimm3, PS_storerdabs>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002282
2283 def: Stoream_pat<truncstorei8, I64, anyimm0, LoReg, PS_storerbabs>;
2284 def: Stoream_pat<truncstorei16, I64, anyimm1, LoReg, PS_storerhabs>;
2285 def: Stoream_pat<truncstorei32, I64, anyimm2, LoReg, PS_storeriabs>;
2286 def: Stoream_pat<store, I1, anyimm0, I1toI32, PS_storerbabs>;
2287}
2288
2289// Reg<<S + Imm
2290let AddedComplexity = 100 in {
2291 def: Storexu_shl_pat<truncstorei8, I32, anyimm0, S4_storerb_ur>;
2292 def: Storexu_shl_pat<truncstorei16, I32, anyimm1, S4_storerh_ur>;
2293 def: Storexu_shl_pat<store, I32, anyimm2, S4_storeri_ur>;
2294 def: Storexu_shl_pat<store, I64, anyimm3, S4_storerd_ur>;
2295 def: Storexu_shl_pat<store, F32, anyimm2, S4_storeri_ur>;
2296 def: Storexu_shl_pat<store, F64, anyimm3, S4_storerd_ur>;
2297
2298 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), anyimm:$A)),
2299 (S4_storerb_ur IntRegs:$Rs, imm:$u2, imm:$A, (I1toI32 I1:$Pu))>;
2300}
2301
2302// Reg<<S + Reg
2303let AddedComplexity = 90 in {
2304 def: Storexr_shl_pat<truncstorei8, I32, S4_storerb_rr>;
2305 def: Storexr_shl_pat<truncstorei16, I32, S4_storerh_rr>;
2306 def: Storexr_shl_pat<store, I32, S4_storeri_rr>;
2307 def: Storexr_shl_pat<store, I64, S4_storerd_rr>;
2308 def: Storexr_shl_pat<store, F32, S4_storeri_rr>;
2309 def: Storexr_shl_pat<store, F64, S4_storerd_rr>;
2310
2311 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), I32:$Rt)),
2312 (S4_storerb_ur IntRegs:$Rt, IntRegs:$Rs, imm:$u2, (I1toI32 I1:$Pu))>;
2313}
2314
2315class SS_<PatFrag F> : SmallStackStore<F>;
2316class LS_<PatFrag F> : LargeStackStore<F>;
2317
2318multiclass IMFA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2319 defm: Storexim_fi_add_pat<S, V, O, M, I>;
2320}
2321multiclass IFA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2322 defm: Storexi_fi_add_pat<S, V, O, I>;
2323}
2324
2325// Fi+Imm, store-immediate
2326let AddedComplexity = 80 in {
2327 defm: IMFA_<SS_<truncstorei8>, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2328 defm: IMFA_<SS_<truncstorei16>, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2329 defm: IMFA_<SS_<store>, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2330
2331 defm: IFA_<SS_<truncstorei8>, anyimm, u6_0ImmPred, S4_storeirb_io>;
2332 defm: IFA_<SS_<truncstorei16>, anyimm, u6_1ImmPred, S4_storeirh_io>;
2333 defm: IFA_<SS_<store>, anyimm, u6_2ImmPred, S4_storeiri_io>;
2334
2335 // For large-stack stores, generate store-register (prefer explicit Fi
2336 // in the address).
2337 defm: IMFA_<LS_<truncstorei8>, anyimm, u6_0ImmPred, ToI32, S2_storerb_io>;
2338 defm: IMFA_<LS_<truncstorei16>, anyimm, u6_1ImmPred, ToI32, S2_storerh_io>;
2339 defm: IMFA_<LS_<store>, anyimm, u6_2ImmPred, ToI32, S2_storeri_io>;
2340}
2341
2342// Fi, store-immediate
2343let AddedComplexity = 70 in {
2344 def: Storexim_fi_pat<SS_<truncstorei8>, anyint, ToImmByte, S4_storeirb_io>;
2345 def: Storexim_fi_pat<SS_<truncstorei16>, anyint, ToImmHalf, S4_storeirh_io>;
2346 def: Storexim_fi_pat<SS_<store>, anyint, ToImmWord, S4_storeiri_io>;
2347
2348 def: Storexi_fi_pat<SS_<truncstorei8>, anyimm, S4_storeirb_io>;
2349 def: Storexi_fi_pat<SS_<truncstorei16>, anyimm, S4_storeirh_io>;
2350 def: Storexi_fi_pat<SS_<store>, anyimm, S4_storeiri_io>;
2351
2352 // For large-stack stores, generate store-register (prefer explicit Fi
2353 // in the address).
2354 def: Storexim_fi_pat<LS_<truncstorei8>, anyimm, ToI32, S2_storerb_io>;
2355 def: Storexim_fi_pat<LS_<truncstorei16>, anyimm, ToI32, S2_storerh_io>;
2356 def: Storexim_fi_pat<LS_<store>, anyimm, ToI32, S2_storeri_io>;
2357}
2358
2359// Fi+Imm, Fi, store-register
2360let AddedComplexity = 60 in {
2361 defm: Storexi_fi_add_pat<truncstorei8, I32, anyimm, S2_storerb_io>;
2362 defm: Storexi_fi_add_pat<truncstorei16, I32, anyimm, S2_storerh_io>;
2363 defm: Storexi_fi_add_pat<store, I32, anyimm, S2_storeri_io>;
2364 defm: Storexi_fi_add_pat<store, I64, anyimm, S2_storerd_io>;
2365 defm: Storexi_fi_add_pat<store, F32, anyimm, S2_storeri_io>;
2366 defm: Storexi_fi_add_pat<store, F64, anyimm, S2_storerd_io>;
2367 defm: Storexim_fi_add_pat<store, I1, anyimm, I1toI32, S2_storerb_io>;
2368
2369 def: Storexi_fi_pat<truncstorei8, I32, S2_storerb_io>;
2370 def: Storexi_fi_pat<truncstorei16, I32, S2_storerh_io>;
2371 def: Storexi_fi_pat<store, I32, S2_storeri_io>;
2372 def: Storexi_fi_pat<store, I64, S2_storerd_io>;
2373 def: Storexi_fi_pat<store, F32, S2_storeri_io>;
2374 def: Storexi_fi_pat<store, F64, S2_storerd_io>;
2375 def: Storexim_fi_pat<store, I1, I1toI32, S2_storerb_io>;
2376}
2377
2378
2379multiclass IMRA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2380 defm: Storexim_add_pat<S, V, O, M, I>;
2381}
2382multiclass IRA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2383 defm: Storexi_add_pat<S, V, O, I>;
2384}
2385
2386// Reg+Imm, store-immediate
2387let AddedComplexity = 50 in {
2388 defm: IMRA_<truncstorei8, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2389 defm: IMRA_<truncstorei16, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2390 defm: IMRA_<store, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2391
2392 defm: IRA_<truncstorei8, anyimm, u6_0ImmPred, S4_storeirb_io>;
2393 defm: IRA_<truncstorei16, anyimm, u6_1ImmPred, S4_storeirh_io>;
2394 defm: IRA_<store, anyimm, u6_2ImmPred, S4_storeiri_io>;
2395}
2396
2397// Reg+Imm, store-register
2398let AddedComplexity = 40 in {
2399 defm: Storexi_pat<truncstorei8, I32, anyimm0, S2_storerb_io>;
2400 defm: Storexi_pat<truncstorei16, I32, anyimm1, S2_storerh_io>;
2401 defm: Storexi_pat<store, I32, anyimm2, S2_storeri_io>;
2402 defm: Storexi_pat<store, I64, anyimm3, S2_storerd_io>;
2403 defm: Storexi_pat<store, F32, anyimm2, S2_storeri_io>;
2404 defm: Storexi_pat<store, F64, anyimm3, S2_storerd_io>;
2405
2406 defm: Storexim_pat<truncstorei8, I64, anyimm0, LoReg, S2_storerb_io>;
2407 defm: Storexim_pat<truncstorei16, I64, anyimm1, LoReg, S2_storerh_io>;
2408 defm: Storexim_pat<truncstorei32, I64, anyimm2, LoReg, S2_storeri_io>;
2409 defm: Storexim_pat<store, I1, anyimm0, I1toI32, S2_storerb_io>;
2410
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002411 defm: Storexi_pat<AtomSt<atomic_store_8>, I32, anyimm0, S2_storerb_io>;
2412 defm: Storexi_pat<AtomSt<atomic_store_16>, I32, anyimm1, S2_storerh_io>;
2413 defm: Storexi_pat<AtomSt<atomic_store_32>, I32, anyimm2, S2_storeri_io>;
2414 defm: Storexi_pat<AtomSt<atomic_store_64>, I64, anyimm3, S2_storerd_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002415}
2416
2417// Reg+Reg
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002418let AddedComplexity = 30 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002419 def: Storexr_add_pat<truncstorei8, I32, S4_storerb_rr>;
2420 def: Storexr_add_pat<truncstorei16, I32, S4_storerh_rr>;
2421 def: Storexr_add_pat<store, I32, S4_storeri_rr>;
2422 def: Storexr_add_pat<store, I64, S4_storerd_rr>;
2423 def: Storexr_add_pat<store, F32, S4_storeri_rr>;
2424 def: Storexr_add_pat<store, F64, S4_storerd_rr>;
2425
2426 def: Pat<(store I1:$Pu, (add I32:$Rs, I32:$Rt)),
2427 (S4_storerb_rr IntRegs:$Rs, IntRegs:$Rt, 0, (I1toI32 I1:$Pu))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002428}
2429
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002430// Reg, store-immediate
2431let AddedComplexity = 20 in {
2432 def: Storexim_base_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2433 def: Storexim_base_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2434 def: Storexim_base_pat<store, anyint, ToImmWord, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002435
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002436 def: Storexi_base_pat<truncstorei8, anyimm, S4_storeirb_io>;
2437 def: Storexi_base_pat<truncstorei16, anyimm, S4_storeirh_io>;
2438 def: Storexi_base_pat<store, anyimm, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002439}
2440
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002441// Reg, store-register
2442let AddedComplexity = 10 in {
2443 def: Storexi_base_pat<truncstorei8, I32, S2_storerb_io>;
2444 def: Storexi_base_pat<truncstorei16, I32, S2_storerh_io>;
2445 def: Storexi_base_pat<store, I32, S2_storeri_io>;
2446 def: Storexi_base_pat<store, I64, S2_storerd_io>;
2447 def: Storexi_base_pat<store, F32, S2_storeri_io>;
2448 def: Storexi_base_pat<store, F64, S2_storerd_io>;
2449
2450 def: Storexim_base_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
2451 def: Storexim_base_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
2452 def: Storexim_base_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
2453 def: Storexim_base_pat<store, I1, I1toI32, S2_storerb_io>;
2454
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002455 def: Storexi_base_pat<AtomSt<atomic_store_8>, I32, S2_storerb_io>;
2456 def: Storexi_base_pat<AtomSt<atomic_store_16>, I32, S2_storerh_io>;
2457 def: Storexi_base_pat<AtomSt<atomic_store_32>, I32, S2_storeri_io>;
2458 def: Storexi_base_pat<AtomSt<atomic_store_64>, I64, S2_storerd_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002459}
2460
2461// HVX stores
2462
2463multiclass HvxSt_pat<InstHexagon MI, PatFrag Store, PatFrag ImmPred,
2464 PatFrag Value> {
2465 def: Pat<(Store Value:$Vs, I32:$Rt),
2466 (MI I32:$Rt, 0, Value:$Vs)>;
2467 def: Pat<(Store Value:$Vs, (add I32:$Rt, ImmPred:$s)),
2468 (MI I32:$Rt, imm:$s, Value:$Vs)>;
2469}
2470
2471let Predicates = [UseHVX] in {
2472 multiclass HvxStVs_pat<InstHexagon MI, PatFrag Store> {
2473 defm: HvxSt_pat<MI, Store, IsVecOff, HVI8>;
2474 defm: HvxSt_pat<MI, Store, IsVecOff, HVI16>;
2475 defm: HvxSt_pat<MI, Store, IsVecOff, HVI32>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002476 }
2477 defm: HvxStVs_pat<V6_vS32b_nt_ai, alignednontemporalstore>;
2478 defm: HvxStVs_pat<V6_vS32b_ai, alignedstore>;
2479 defm: HvxStVs_pat<V6_vS32Ub_ai, unalignedstore>;
2480
2481 multiclass HvxStWs_pat<InstHexagon MI, PatFrag Store> {
2482 defm: HvxSt_pat<MI, Store, IsVecOff, HWI8>;
2483 defm: HvxSt_pat<MI, Store, IsVecOff, HWI16>;
2484 defm: HvxSt_pat<MI, Store, IsVecOff, HWI32>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002485 }
2486 defm: HvxStWs_pat<PS_vstorerw_nt_ai, alignednontemporalstore>;
2487 defm: HvxStWs_pat<PS_vstorerw_ai, alignedstore>;
2488 defm: HvxStWs_pat<PS_vstorerwu_ai, unalignedstore>;
2489}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002490
2491
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002492// --(14) Memop ----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002493//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002494
2495def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002496 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002497 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002498}]>;
2499
2500def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002501 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002502 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002503}]>;
2504
2505def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002506 int64_t V = N->getSExtValue();
2507 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002508}]>;
2509
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002510def IsNPow2_8 : PatLeaf<(i32 imm), [{
2511 uint8_t NV = ~N->getZExtValue();
2512 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002513}]>;
2514
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002515def IsNPow2_16 : PatLeaf<(i32 imm), [{
2516 uint16_t NV = ~N->getZExtValue();
2517 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002518}]>;
2519
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002520def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002521 uint8_t V = N->getZExtValue();
2522 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002523}]>;
2524
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002525def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002526 uint16_t V = N->getZExtValue();
2527 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002528}]>;
2529
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002530def LogN2_8 : SDNodeXForm<imm, [{
2531 uint8_t NV = ~N->getZExtValue();
2532 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002533}]>;
2534
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002535def LogN2_16 : SDNodeXForm<imm, [{
2536 uint16_t NV = ~N->getZExtValue();
2537 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002538}]>;
2539
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002540def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
2541
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002542multiclass Memopxr_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2543 InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002544 // Addr: i32
2545 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
2546 (MI I32:$Rs, 0, I32:$A)>;
2547 // Addr: fi
2548 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
2549 (MI AddrFI:$Rs, 0, I32:$A)>;
2550}
2551
2552multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2553 SDNode Oper, InstHexagon MI> {
2554 // Addr: i32
2555 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
2556 (add I32:$Rs, ImmPred:$Off)),
2557 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002558 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
2559 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002560 (MI I32:$Rs, imm:$Off, I32:$A)>;
2561 // Addr: fi
2562 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2563 (add AddrFI:$Rs, ImmPred:$Off)),
2564 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002565 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2566 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002567 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
2568}
2569
2570multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2571 SDNode Oper, InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002572 defm: Memopxr_base_pat <Load, Store, Oper, MI>;
2573 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002574}
2575
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002576let AddedComplexity = 200 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002577 // add reg
2578 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
2579 /*anyext*/ L4_add_memopb_io>;
2580 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
2581 /*sext*/ L4_add_memopb_io>;
2582 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
2583 /*zext*/ L4_add_memopb_io>;
2584 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
2585 /*anyext*/ L4_add_memoph_io>;
2586 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
2587 /*sext*/ L4_add_memoph_io>;
2588 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
2589 /*zext*/ L4_add_memoph_io>;
2590 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
2591
2592 // sub reg
2593 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
2594 /*anyext*/ L4_sub_memopb_io>;
2595 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
2596 /*sext*/ L4_sub_memopb_io>;
2597 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
2598 /*zext*/ L4_sub_memopb_io>;
2599 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
2600 /*anyext*/ L4_sub_memoph_io>;
2601 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
2602 /*sext*/ L4_sub_memoph_io>;
2603 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
2604 /*zext*/ L4_sub_memoph_io>;
2605 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
2606
2607 // and reg
2608 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
2609 /*anyext*/ L4_and_memopb_io>;
2610 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
2611 /*sext*/ L4_and_memopb_io>;
2612 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
2613 /*zext*/ L4_and_memopb_io>;
2614 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
2615 /*anyext*/ L4_and_memoph_io>;
2616 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
2617 /*sext*/ L4_and_memoph_io>;
2618 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
2619 /*zext*/ L4_and_memoph_io>;
2620 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
2621
2622 // or reg
2623 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
2624 /*anyext*/ L4_or_memopb_io>;
2625 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
2626 /*sext*/ L4_or_memopb_io>;
2627 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
2628 /*zext*/ L4_or_memopb_io>;
2629 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
2630 /*anyext*/ L4_or_memoph_io>;
2631 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
2632 /*sext*/ L4_or_memoph_io>;
2633 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
2634 /*zext*/ L4_or_memoph_io>;
2635 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
2636}
2637
2638
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002639multiclass Memopxi_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2640 PatFrag Arg, SDNodeXForm ArgMod, InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002641 // Addr: i32
2642 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
2643 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
2644 // Addr: fi
2645 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
2646 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
2647}
2648
2649multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2650 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2651 InstHexagon MI> {
2652 // Addr: i32
2653 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
2654 (add I32:$Rs, ImmPred:$Off)),
2655 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002656 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
2657 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002658 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2659 // Addr: fi
2660 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2661 (add AddrFI:$Rs, ImmPred:$Off)),
2662 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002663 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2664 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002665 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2666}
2667
2668multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2669 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2670 InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002671 defm: Memopxi_base_pat <Load, Store, Oper, Arg, ArgMod, MI>;
2672 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002673}
2674
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002675let AddedComplexity = 220 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002676 // add imm
2677 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2678 /*anyext*/ IdImm, L4_iadd_memopb_io>;
2679 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2680 /*sext*/ IdImm, L4_iadd_memopb_io>;
2681 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2682 /*zext*/ IdImm, L4_iadd_memopb_io>;
2683 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2684 /*anyext*/ IdImm, L4_iadd_memoph_io>;
2685 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2686 /*sext*/ IdImm, L4_iadd_memoph_io>;
2687 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2688 /*zext*/ IdImm, L4_iadd_memoph_io>;
2689 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
2690 L4_iadd_memopw_io>;
2691 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2692 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
2693 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2694 /*sext*/ NegImm8, L4_iadd_memopb_io>;
2695 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2696 /*zext*/ NegImm8, L4_iadd_memopb_io>;
2697 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2698 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
2699 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2700 /*sext*/ NegImm16, L4_iadd_memoph_io>;
2701 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2702 /*zext*/ NegImm16, L4_iadd_memoph_io>;
2703 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
2704 L4_iadd_memopw_io>;
2705
2706 // sub imm
2707 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2708 /*anyext*/ IdImm, L4_isub_memopb_io>;
2709 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2710 /*sext*/ IdImm, L4_isub_memopb_io>;
2711 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2712 /*zext*/ IdImm, L4_isub_memopb_io>;
2713 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2714 /*anyext*/ IdImm, L4_isub_memoph_io>;
2715 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2716 /*sext*/ IdImm, L4_isub_memoph_io>;
2717 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2718 /*zext*/ IdImm, L4_isub_memoph_io>;
2719 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
2720 L4_isub_memopw_io>;
2721 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2722 /*anyext*/ NegImm8, L4_isub_memopb_io>;
2723 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2724 /*sext*/ NegImm8, L4_isub_memopb_io>;
2725 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2726 /*zext*/ NegImm8, L4_isub_memopb_io>;
2727 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2728 /*anyext*/ NegImm16, L4_isub_memoph_io>;
2729 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2730 /*sext*/ NegImm16, L4_isub_memoph_io>;
2731 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2732 /*zext*/ NegImm16, L4_isub_memoph_io>;
2733 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
2734 L4_isub_memopw_io>;
2735
2736 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002737 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2738 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
2739 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2740 /*sext*/ LogN2_8, L4_iand_memopb_io>;
2741 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2742 /*zext*/ LogN2_8, L4_iand_memopb_io>;
2743 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2744 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
2745 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2746 /*sext*/ LogN2_16, L4_iand_memoph_io>;
2747 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2748 /*zext*/ LogN2_16, L4_iand_memoph_io>;
2749 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
2750 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002751
2752 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002753 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2754 /*anyext*/ Log2_8, L4_ior_memopb_io>;
2755 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2756 /*sext*/ Log2_8, L4_ior_memopb_io>;
2757 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2758 /*zext*/ Log2_8, L4_ior_memopb_io>;
2759 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2760 /*anyext*/ Log2_16, L4_ior_memoph_io>;
2761 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2762 /*sext*/ Log2_16, L4_ior_memoph_io>;
2763 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2764 /*zext*/ Log2_16, L4_ior_memoph_io>;
2765 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
2766 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002767}
2768
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002769
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002770// --(15) Call -----------------------------------------------------------
2771//
2772
2773// Pseudo instructions.
2774def SDT_SPCallSeqStart
2775 : SDCallSeqStart<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2776def SDT_SPCallSeqEnd
2777 : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2778
2779def callseq_start: SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
2780 [SDNPHasChain, SDNPOutGlue]>;
2781def callseq_end: SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
2782 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
2783
2784def SDT_SPCall: SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
2785
2786def HexagonTCRet: SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
2787 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2788def callv3: SDNode<"HexagonISD::CALL", SDT_SPCall,
2789 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2790def callv3nr: SDNode<"HexagonISD::CALLnr", SDT_SPCall,
2791 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2792
2793def: Pat<(callseq_start timm:$amt, timm:$amt2),
2794 (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>;
2795def: Pat<(callseq_end timm:$amt1, timm:$amt2),
2796 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
2797
2798def: Pat<(HexagonTCRet tglobaladdr:$dst), (PS_tailcall_i tglobaladdr:$dst)>;
2799def: Pat<(HexagonTCRet texternalsym:$dst), (PS_tailcall_i texternalsym:$dst)>;
2800def: Pat<(HexagonTCRet I32:$dst), (PS_tailcall_r I32:$dst)>;
2801
2802def: Pat<(callv3 I32:$dst), (J2_callr I32:$dst)>;
2803def: Pat<(callv3 tglobaladdr:$dst), (J2_call tglobaladdr:$dst)>;
2804def: Pat<(callv3 texternalsym:$dst), (J2_call texternalsym:$dst)>;
2805def: Pat<(callv3 tglobaltlsaddr:$dst), (J2_call tglobaltlsaddr:$dst)>;
2806
2807def: Pat<(callv3nr I32:$dst), (PS_callr_nr I32:$dst)>;
2808def: Pat<(callv3nr tglobaladdr:$dst), (PS_call_nr tglobaladdr:$dst)>;
2809def: Pat<(callv3nr texternalsym:$dst), (PS_call_nr texternalsym:$dst)>;
2810
2811def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
2812 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2813def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
2814
2815def: Pat<(retflag), (PS_jmpret (i32 R31))>;
2816def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
2817
2818
2819// --(16) Branch ---------------------------------------------------------
2820//
2821
2822def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
2823def: Pat<(brind I32:$dst), (J2_jumpr I32:$dst)>;
2824
2825def: Pat<(brcond I1:$Pu, bb:$dst),
2826 (J2_jumpt I1:$Pu, bb:$dst)>;
2827def: Pat<(brcond (not I1:$Pu), bb:$dst),
2828 (J2_jumpf I1:$Pu, bb:$dst)>;
2829def: Pat<(brcond (i1 (setne I1:$Pu, -1)), bb:$dst),
2830 (J2_jumpf I1:$Pu, bb:$dst)>;
2831def: Pat<(brcond (i1 (setne I1:$Pu, 0)), bb:$dst),
2832 (J2_jumpt I1:$Pu, bb:$dst)>;
2833
2834
2835// --(17) Misc -----------------------------------------------------------
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002836
2837
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002838// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002839// for C code of the form r = (c>='0' && c<='9') ? 1 : 0.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002840// The isdigit transformation relies on two 'clever' aspects:
2841// 1) The data type is unsigned which allows us to eliminate a zero test after
2842// biasing the expression by 48. We are depending on the representation of
2843// the unsigned types, and semantics.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002844// 2) The front end has converted <= 9 into < 10 on entry to LLVM.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002845//
2846// For the C code:
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002847// retval = (c >= '0' && c <= '9') ? 1 : 0;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002848// The code is transformed upstream of llvm into
2849// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002850
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002851def u7_0PosImmPred : ImmLeaf<i32, [{
2852 // True if the immediate fits in an 7-bit unsigned field and is positive.
2853 return Imm > 0 && isUInt<7>(Imm);
2854}]>;
2855
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002856let AddedComplexity = 139 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002857def: Pat<(i32 (zext (i1 (setult (and I32:$Rs, 255), u7_0PosImmPred:$u7)))),
2858 (C2_muxii (A4_cmpbgtui IntRegs:$Rs, (UDEC1 imm:$u7)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002859
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002860let AddedComplexity = 100 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002861def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
2862 (i32 (extloadi8 (add I32:$b, 3))),
2863 24, 8),
2864 (i32 16)),
2865 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
2866 (zextloadi8 I32:$b)),
2867 (A2_swiz (L2_loadri_io I32:$b, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002868
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002869
2870// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2871// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2872// We don't really want either one here.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002873def SDTHexagonDCFETCH: SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2874def HexagonDCFETCH: SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2875 [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002876
2877def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2878 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2879def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2880 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2881
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002882def SDTHexagonALLOCA
2883 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2884def HexagonALLOCA
2885 : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA, [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002886
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002887def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
2888 (PS_alloca IntRegs:$Rs, imm:$A)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002889
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002890def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
2891def: Pat<(HexagonBARRIER), (Y2_barrier)>;
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002892
2893// Read cycle counter.
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002894def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
2895def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
2896 [SDNPHasChain]>;
2897
2898def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002899
Krzysztof Parzyszek266d6f02017-12-15 21:23:12 +00002900
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002901def SDTVecLeaf: SDTypeProfile<1, 0, [SDTCisVec<0>]>;
2902
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002903def SDTHexagonVEXTRACTW: SDTypeProfile<1, 2,
2904 [SDTCisVT<0, i32>, SDTCisVec<1>, SDTCisVT<2, i32>]>;
2905def HexagonVEXTRACTW : SDNode<"HexagonISD::VEXTRACTW", SDTHexagonVEXTRACTW>;
2906
2907def SDTHexagonVINSERTW0: SDTypeProfile<1, 2,
2908 [SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisVT<2, i32>]>;
2909def HexagonVINSERTW0 : SDNode<"HexagonISD::VINSERTW0", SDTHexagonVINSERTW0>;
2910
Krzysztof Parzyszek266d6f02017-12-15 21:23:12 +00002911def Combinev: OutPatFrag<(ops node:$Rs, node:$Rt),
2912 (REG_SEQUENCE HvxWR, $Rs, vsub_hi, $Rt, vsub_lo)>;
2913
Krzysztof Parzyszek6b589e52017-12-18 18:32:27 +00002914def LoVec: OutPatFrag<(ops node:$Vs), (EXTRACT_SUBREG $Vs, vsub_lo)>;
2915def HiVec: OutPatFrag<(ops node:$Vs), (EXTRACT_SUBREG $Vs, vsub_hi)>;
2916
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002917let Predicates = [UseHVX] in {
Krzysztof Parzyszek266d6f02017-12-15 21:23:12 +00002918 def: OpR_RR_pat<V6_vpackeb, pf2<HexagonVPACKE>, VecI8, HVI8>;
2919 def: OpR_RR_pat<V6_vpackob, pf2<HexagonVPACKO>, VecI8, HVI8>;
2920 def: OpR_RR_pat<V6_vpackeh, pf2<HexagonVPACKE>, VecI16, HVI16>;
2921 def: OpR_RR_pat<V6_vpackoh, pf2<HexagonVPACKO>, VecI16, HVI16>;
2922}
2923
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002924def HexagonVZERO: SDNode<"HexagonISD::VZERO", SDTVecLeaf>;
2925def vzero: PatFrag<(ops), (HexagonVZERO)>;
2926
Krzysztof Parzyszekcfe4a362018-01-02 15:28:49 +00002927def VSxtb: OutPatFrag<(ops node:$Vs),
2928 (V6_vshuffvdd (HiVec (V6_vsb $Vs)),
2929 (LoVec (V6_vsb $Vs)),
2930 (A2_tfrsi -2))>;
2931def VSxth: OutPatFrag<(ops node:$Vs),
2932 (V6_vshuffvdd (HiVec (V6_vsh $Vs)),
2933 (LoVec (V6_vsh $Vs)),
2934 (A2_tfrsi -4))>;
2935def VZxtb: OutPatFrag<(ops node:$Vs),
2936 (V6_vshuffvdd (HiVec (V6_vzb $Vs)),
2937 (LoVec (V6_vzb $Vs)),
2938 (A2_tfrsi -2))>;
2939def VZxth: OutPatFrag<(ops node:$Vs),
2940 (V6_vshuffvdd (HiVec (V6_vzh $Vs)),
2941 (LoVec (V6_vzh $Vs)),
2942 (A2_tfrsi -4))>;
2943
Krzysztof Parzyszek266d6f02017-12-15 21:23:12 +00002944let Predicates = [UseHVX] in {
Krzysztof Parzyszeke4ce92c2017-12-20 20:49:43 +00002945 def: Pat<(VecI8 vzero), (V6_vd0)>;
2946 def: Pat<(VecI16 vzero), (V6_vd0)>;
2947 def: Pat<(VecI32 vzero), (V6_vd0)>;
2948
Krzysztof Parzyszek266d6f02017-12-15 21:23:12 +00002949 def: Pat<(VecPI8 (concat_vectors HVI8:$Vs, HVI8:$Vt)),
2950 (Combinev HvxVR:$Vt, HvxVR:$Vs)>;
2951 def: Pat<(VecPI16 (concat_vectors HVI16:$Vs, HVI16:$Vt)),
2952 (Combinev HvxVR:$Vt, HvxVR:$Vs)>;
2953 def: Pat<(VecPI32 (concat_vectors HVI32:$Vs, HVI32:$Vt)),
2954 (Combinev HvxVR:$Vt, HvxVR:$Vs)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002955
2956 def: Pat<(HexagonVEXTRACTW HVI8:$Vu, I32:$Rs),
2957 (V6_extractw HvxVR:$Vu, I32:$Rs)>;
2958 def: Pat<(HexagonVEXTRACTW HVI16:$Vu, I32:$Rs),
2959 (V6_extractw HvxVR:$Vu, I32:$Rs)>;
2960 def: Pat<(HexagonVEXTRACTW HVI32:$Vu, I32:$Rs),
2961 (V6_extractw HvxVR:$Vu, I32:$Rs)>;
2962
2963 def: Pat<(HexagonVINSERTW0 HVI8:$Vu, I32:$Rt),
2964 (V6_vinsertwr HvxVR:$Vu, I32:$Rt)>;
2965 def: Pat<(HexagonVINSERTW0 HVI16:$Vu, I32:$Rt),
2966 (V6_vinsertwr HvxVR:$Vu, I32:$Rt)>;
2967 def: Pat<(HexagonVINSERTW0 HVI32:$Vu, I32:$Rt),
2968 (V6_vinsertwr HvxVR:$Vu, I32:$Rt)>;
Krzysztof Parzyszek039d4d92017-12-07 17:37:28 +00002969
2970 def: Pat<(add HVI8:$Vs, HVI8:$Vt), (V6_vaddb HvxVR:$Vs, HvxVR:$Vt)>;
2971 def: Pat<(add HVI16:$Vs, HVI16:$Vt), (V6_vaddh HvxVR:$Vs, HvxVR:$Vt)>;
2972 def: Pat<(add HVI32:$Vs, HVI32:$Vt), (V6_vaddw HvxVR:$Vs, HvxVR:$Vt)>;
2973
2974 def: Pat<(sub HVI8:$Vs, HVI8:$Vt), (V6_vsubb HvxVR:$Vs, HvxVR:$Vt)>;
2975 def: Pat<(sub HVI16:$Vs, HVI16:$Vt), (V6_vsubh HvxVR:$Vs, HvxVR:$Vt)>;
2976 def: Pat<(sub HVI32:$Vs, HVI32:$Vt), (V6_vsubw HvxVR:$Vs, HvxVR:$Vt)>;
2977
Krzysztof Parzyszek47076052017-12-14 21:28:48 +00002978 def: Pat<(and HVI8:$Vs, HVI8:$Vt), (V6_vand HvxVR:$Vs, HvxVR:$Vt)>;
2979 def: Pat<(or HVI8:$Vs, HVI8:$Vt), (V6_vor HvxVR:$Vs, HvxVR:$Vt)>;
2980 def: Pat<(xor HVI8:$Vs, HVI8:$Vt), (V6_vxor HvxVR:$Vs, HvxVR:$Vt)>;
2981
2982 def: Pat<(vselect HQ8:$Qu, HVI8:$Vs, HVI8:$Vt),
2983 (V6_vmux HvxQR:$Qu, HvxVR:$Vs, HvxVR:$Vt)>;
2984 def: Pat<(vselect HQ16:$Qu, HVI16:$Vs, HVI16:$Vt),
2985 (V6_vmux HvxQR:$Qu, HvxVR:$Vs, HvxVR:$Vt)>;
2986 def: Pat<(vselect HQ32:$Qu, HVI32:$Vs, HVI32:$Vt),
2987 (V6_vmux HvxQR:$Qu, HvxVR:$Vs, HvxVR:$Vt)>;
Krzysztof Parzyszek6b589e52017-12-18 18:32:27 +00002988
Krzysztof Parzyszekcfe4a362018-01-02 15:28:49 +00002989 def: Pat<(VecPI16 (sext HVI8:$Vs)), (VSxtb $Vs)>;
2990 def: Pat<(VecPI32 (sext HVI16:$Vs)), (VSxth $Vs)>;
2991 def: Pat<(VecPI16 (zext HVI8:$Vs)), (VZxtb $Vs)>;
2992 def: Pat<(VecPI32 (zext HVI16:$Vs)), (VZxth $Vs)>;
Krzysztof Parzyszek6b589e52017-12-18 18:32:27 +00002993
Krzysztof Parzyszekcfe4a362018-01-02 15:28:49 +00002994 def: Pat<(VecI16 (sext_invec HVI8:$Vs)), (LoVec (VSxtb $Vs))>;
2995 def: Pat<(VecI32 (sext_invec HVI16:$Vs)), (LoVec (VSxth $Vs))>;
Krzysztof Parzyszek6b589e52017-12-18 18:32:27 +00002996 def: Pat<(VecI32 (sext_invec HVI8:$Vs)),
Krzysztof Parzyszekcfe4a362018-01-02 15:28:49 +00002997 (LoVec (VSxth (LoVec (VSxtb $Vs))))>;
Krzysztof Parzyszek6b589e52017-12-18 18:32:27 +00002998
Krzysztof Parzyszekcfe4a362018-01-02 15:28:49 +00002999 def: Pat<(VecI16 (zext_invec HVI8:$Vs)), (LoVec (VZxtb $Vs))>;
3000 def: Pat<(VecI32 (zext_invec HVI16:$Vs)), (LoVec (VZxth $Vs))>;
Krzysztof Parzyszek6b589e52017-12-18 18:32:27 +00003001 def: Pat<(VecI32 (zext_invec HVI8:$Vs)),
Krzysztof Parzyszekcfe4a362018-01-02 15:28:49 +00003002 (LoVec (VZxth (LoVec (VZxtb $Vs))))>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00003003}