blob: 7dd300d048cc6b3ff04072b904ab8491eabbdef7 [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000011#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000012#include "MCTargetDesc/ARMAddressingModes.h"
Logan Chien439e8f92013-12-11 17:16:25 +000013#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/ARMBaseInfo.h"
15#include "MCTargetDesc/ARMMCExpr.h"
Evan Cheng11424442011-07-26 00:24:13 +000016#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000017#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000018#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000019#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000020#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000022#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000024#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000025#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCExpr.h"
27#include "llvm/MC/MCInst.h"
28#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000029#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000030#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/MC/MCParser/MCAsmLexer.h"
32#include "llvm/MC/MCParser/MCAsmParser.h"
33#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
34#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000035#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/MC/MCStreamer.h"
37#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000038#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000039#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000040#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000041#include "llvm/Support/ARMEHABI.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000042#include "llvm/Support/COFF.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000043#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000044#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/MathExtras.h"
46#include "llvm/Support/SourceMgr.h"
47#include "llvm/Support/TargetRegistry.h"
48#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000049
Kevin Enderbyccab3172009-09-15 00:27:25 +000050using namespace llvm;
51
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000052namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000053
54class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000055
Jim Grosbach04945c42011-12-02 00:35:16 +000056enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000057
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000058class UnwindContext {
59 MCAsmParser &Parser;
60
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000061 typedef SmallVector<SMLoc, 4> Locs;
62
63 Locs FnStartLocs;
64 Locs CantUnwindLocs;
65 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000066 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000067 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000068 int FPReg;
69
70public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000071 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000072
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000073 bool hasFnStart() const { return !FnStartLocs.empty(); }
74 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
75 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000076 bool hasPersonality() const {
77 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
78 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000079
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000080 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
81 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
82 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
83 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000084 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000085
86 void saveFPReg(int Reg) { FPReg = Reg; }
87 int getFPReg() const { return FPReg; }
88
89 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000090 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
91 FI != FE; ++FI)
92 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000093 }
94 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000095 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
96 UE = CantUnwindLocs.end(); UI != UE; ++UI)
97 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000098 }
99 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000100 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
101 HE = HandlerDataLocs.end(); HI != HE; ++HI)
102 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000103 }
104 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000105 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000106 PE = PersonalityLocs.end(),
107 PII = PersonalityIndexLocs.begin(),
108 PIE = PersonalityIndexLocs.end();
109 PI != PE || PII != PIE;) {
110 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
111 Parser.Note(*PI++, ".personality was specified here");
112 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
113 Parser.Note(*PII++, ".personalityindex was specified here");
114 else
115 llvm_unreachable(".personality and .personalityindex cannot be "
116 "at the same location");
117 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000118 }
119
120 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000121 FnStartLocs = Locs();
122 CantUnwindLocs = Locs();
123 PersonalityLocs = Locs();
124 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000125 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000126 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000127 }
128};
129
Evan Cheng11424442011-07-26 00:24:13 +0000130class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000131 MCSubtargetInfo &STI;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000132 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000133 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000134 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000135
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000136 ARMTargetStreamer &getTargetStreamer() {
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +0000137 assert(getParser().getStreamer().getTargetStreamer() &&
138 "do not have a target streamer");
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
167 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000168 void forwardITPosition() {
169 if (!inITBlock()) return;
170 // Move to the next instruction in the IT block, if there is one. If not,
171 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000172 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000173 if (++ITState.CurPosition == 5 - TZ)
174 ITState.CurPosition = ~0U; // Done with the IT block after this.
175 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000176
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000177 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000178 return getParser().Note(L, Msg, Ranges);
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000179 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000180 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000181 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000182 return getParser().Warning(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000183 }
184 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000185 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000186 return getParser().Error(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000187 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000188
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000189 int tryParseRegister();
David Blaikie960ea3f2014-06-08 16:18:35 +0000190 bool tryParseRegisterWithWriteBack(OperandVector &);
191 int tryParseShiftRegister(OperandVector &);
192 bool parseRegisterList(OperandVector &);
193 bool parseMemory(OperandVector &);
194 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000195 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000196 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
197 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000198 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000199 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000200 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000201 bool parseDirectiveThumbFunc(SMLoc L);
202 bool parseDirectiveCode(SMLoc L);
203 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000204 bool parseDirectiveReq(StringRef Name, SMLoc L);
205 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000206 bool parseDirectiveArch(SMLoc L);
207 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000208 bool parseDirectiveCPU(SMLoc L);
209 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000210 bool parseDirectiveFnStart(SMLoc L);
211 bool parseDirectiveFnEnd(SMLoc L);
212 bool parseDirectiveCantUnwind(SMLoc L);
213 bool parseDirectivePersonality(SMLoc L);
214 bool parseDirectiveHandlerData(SMLoc L);
215 bool parseDirectiveSetFP(SMLoc L);
216 bool parseDirectivePad(SMLoc L);
217 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000218 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000219 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000220 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000221 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000222 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000223 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000224 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000225 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000226 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000227 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000228 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000229
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000230 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000231 bool &CarrySetting, unsigned &ProcessorIMod,
232 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000233 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
234 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000235 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000236
Evan Cheng4d1ca962011-07-08 01:53:10 +0000237 bool isThumb() const {
238 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000239 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000240 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000241 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000242 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000243 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000244 bool isThumbTwo() const {
245 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
246 }
Tim Northovera2292d02013-06-10 23:20:58 +0000247 bool hasThumb() const {
248 return STI.getFeatureBits() & ARM::HasV4TOps;
249 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000250 bool hasV6Ops() const {
251 return STI.getFeatureBits() & ARM::HasV6Ops;
252 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000253 bool hasV6MOps() const {
254 return STI.getFeatureBits() & ARM::HasV6MOps;
255 }
James Molloy21efa7d2011-09-28 14:21:38 +0000256 bool hasV7Ops() const {
257 return STI.getFeatureBits() & ARM::HasV7Ops;
258 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000259 bool hasV8Ops() const {
260 return STI.getFeatureBits() & ARM::HasV8Ops;
261 }
Tim Northovera2292d02013-06-10 23:20:58 +0000262 bool hasARM() const {
263 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
264 }
Renato Golin92c816c2014-09-01 11:25:07 +0000265 bool hasThumb2DSP() const {
266 return STI.getFeatureBits() & ARM::FeatureDSPThumb2;
267 }
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000268 bool hasD16() const {
269 return STI.getFeatureBits() & ARM::FeatureD16;
270 }
Tim Northovera2292d02013-06-10 23:20:58 +0000271
Evan Cheng284b4672011-07-08 22:36:29 +0000272 void SwitchMode() {
Tim Northover26bb14e2014-08-18 11:49:42 +0000273 uint64_t FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
Evan Cheng91111d22011-07-09 05:47:46 +0000274 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000275 }
James Molloy21efa7d2011-09-28 14:21:38 +0000276 bool isMClass() const {
277 return STI.getFeatureBits() & ARM::FeatureMClass;
278 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000279
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000280 /// @name Auto-generated Match Functions
281 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000282
Chris Lattner3e4582a2010-09-06 19:11:01 +0000283#define GET_ASSEMBLER_HEADER
284#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000285
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000286 /// }
287
David Blaikie960ea3f2014-06-08 16:18:35 +0000288 OperandMatchResultTy parseITCondCode(OperandVector &);
289 OperandMatchResultTy parseCoprocNumOperand(OperandVector &);
290 OperandMatchResultTy parseCoprocRegOperand(OperandVector &);
291 OperandMatchResultTy parseCoprocOptionOperand(OperandVector &);
292 OperandMatchResultTy parseMemBarrierOptOperand(OperandVector &);
293 OperandMatchResultTy parseInstSyncBarrierOptOperand(OperandVector &);
294 OperandMatchResultTy parseProcIFlagsOperand(OperandVector &);
295 OperandMatchResultTy parseMSRMaskOperand(OperandVector &);
Tim Northoveree843ef2014-08-15 10:47:12 +0000296 OperandMatchResultTy parseBankedRegOperand(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000297 OperandMatchResultTy parsePKHImm(OperandVector &O, StringRef Op, int Low,
298 int High);
299 OperandMatchResultTy parsePKHLSLImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000300 return parsePKHImm(O, "lsl", 0, 31);
301 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000302 OperandMatchResultTy parsePKHASRImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000303 return parsePKHImm(O, "asr", 1, 32);
304 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000305 OperandMatchResultTy parseSetEndImm(OperandVector &);
306 OperandMatchResultTy parseShifterImm(OperandVector &);
307 OperandMatchResultTy parseRotImm(OperandVector &);
308 OperandMatchResultTy parseBitfield(OperandVector &);
309 OperandMatchResultTy parsePostIdxReg(OperandVector &);
310 OperandMatchResultTy parseAM3Offset(OperandVector &);
311 OperandMatchResultTy parseFPImm(OperandVector &);
312 OperandMatchResultTy parseVectorList(OperandVector &);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000313 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
314 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000315
316 // Asm Match Converter Methods
David Blaikie960ea3f2014-06-08 16:18:35 +0000317 void cvtThumbMultiply(MCInst &Inst, const OperandVector &);
318 void cvtThumbBranches(MCInst &Inst, const OperandVector &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000319
David Blaikie960ea3f2014-06-08 16:18:35 +0000320 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +0000321 bool processInstruction(MCInst &Inst, const OperandVector &Ops, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000322 bool shouldOmitCCOutOperand(StringRef Mnemonic, OperandVector &Operands);
323 bool shouldOmitPredicateOperand(StringRef Mnemonic, OperandVector &Operands);
324
Kevin Enderbyccab3172009-09-15 00:27:25 +0000325public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000326 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000327 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000328 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000329 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000330 Match_RequiresThumb2,
331#define GET_OPERAND_DIAGNOSTIC_TYPES
332#include "ARMGenAsmMatcher.inc"
333
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000334 };
335
Rafael Espindola961d4692014-11-11 05:18:41 +0000336 ARMAsmParser(MCSubtargetInfo & _STI, MCAsmParser & _Parser,
337 const MCInstrInfo &MII, const MCTargetOptions &Options)
338 : MCTargetAsmParser(), STI(_STI), MII(MII), UC(_Parser) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000339 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000340
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000341 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000342 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000343
Evan Cheng4d1ca962011-07-08 01:53:10 +0000344 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000345 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000346
347 // Not in an ITBlock to start with.
348 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000349
350 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000351 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000352
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000353 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000354 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000355 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
356 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperca7e3e52014-03-10 03:19:03 +0000357 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000358
David Blaikie960ea3f2014-06-08 16:18:35 +0000359 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperca7e3e52014-03-10 03:19:03 +0000360 unsigned Kind) override;
361 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000362
Chad Rosier49963552012-10-13 00:26:04 +0000363 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000364 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000365 uint64_t &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000366 bool MatchingInlineAsm) override;
367 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000368};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000369} // end anonymous namespace
370
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000371namespace {
372
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000373/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000374/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000375class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000376 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000377 k_CondCode,
378 k_CCOut,
379 k_ITCondMask,
380 k_CoprocNum,
381 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000382 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000383 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000384 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000385 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000386 k_Memory,
387 k_PostIndexRegister,
388 k_MSRMask,
Tim Northoveree843ef2014-08-15 10:47:12 +0000389 k_BankedReg,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000390 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000391 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000392 k_Register,
393 k_RegisterList,
394 k_DPRRegisterList,
395 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000396 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000397 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000398 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000399 k_ShiftedRegister,
400 k_ShiftedImmediate,
401 k_ShifterImmediate,
402 k_RotateImmediate,
403 k_BitfieldDescriptor,
404 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000405 } Kind;
406
Kevin Enderby488f20b2014-04-10 20:18:58 +0000407 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000408 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000409
Eric Christopher8996c5d2013-03-15 00:42:55 +0000410 struct CCOp {
411 ARMCC::CondCodes Val;
412 };
413
414 struct CopOp {
415 unsigned Val;
416 };
417
418 struct CoprocOptionOp {
419 unsigned Val;
420 };
421
422 struct ITMaskOp {
423 unsigned Mask:4;
424 };
425
426 struct MBOptOp {
427 ARM_MB::MemBOpt Val;
428 };
429
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000430 struct ISBOptOp {
431 ARM_ISB::InstSyncBOpt Val;
432 };
433
Eric Christopher8996c5d2013-03-15 00:42:55 +0000434 struct IFlagsOp {
435 ARM_PROC::IFlags Val;
436 };
437
438 struct MMaskOp {
439 unsigned Val;
440 };
441
Tim Northoveree843ef2014-08-15 10:47:12 +0000442 struct BankedRegOp {
443 unsigned Val;
444 };
445
Eric Christopher8996c5d2013-03-15 00:42:55 +0000446 struct TokOp {
447 const char *Data;
448 unsigned Length;
449 };
450
451 struct RegOp {
452 unsigned RegNum;
453 };
454
455 // A vector register list is a sequential list of 1 to 4 registers.
456 struct VectorListOp {
457 unsigned RegNum;
458 unsigned Count;
459 unsigned LaneIndex;
460 bool isDoubleSpaced;
461 };
462
463 struct VectorIndexOp {
464 unsigned Val;
465 };
466
467 struct ImmOp {
468 const MCExpr *Val;
469 };
470
471 /// Combined record for all forms of ARM address expressions.
472 struct MemoryOp {
473 unsigned BaseRegNum;
474 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
475 // was specified.
476 const MCConstantExpr *OffsetImm; // Offset immediate value
477 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
478 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
479 unsigned ShiftImm; // shift for OffsetReg.
480 unsigned Alignment; // 0 = no alignment specified
481 // n = alignment in bytes (2, 4, 8, 16, or 32)
482 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
483 };
484
485 struct PostIdxRegOp {
486 unsigned RegNum;
487 bool isAdd;
488 ARM_AM::ShiftOpc ShiftTy;
489 unsigned ShiftImm;
490 };
491
492 struct ShifterImmOp {
493 bool isASR;
494 unsigned Imm;
495 };
496
497 struct RegShiftedRegOp {
498 ARM_AM::ShiftOpc ShiftTy;
499 unsigned SrcReg;
500 unsigned ShiftReg;
501 unsigned ShiftImm;
502 };
503
504 struct RegShiftedImmOp {
505 ARM_AM::ShiftOpc ShiftTy;
506 unsigned SrcReg;
507 unsigned ShiftImm;
508 };
509
510 struct RotImmOp {
511 unsigned Imm;
512 };
513
514 struct BitfieldOp {
515 unsigned LSB;
516 unsigned Width;
517 };
518
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000519 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000520 struct CCOp CC;
521 struct CopOp Cop;
522 struct CoprocOptionOp CoprocOption;
523 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000524 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000525 struct ITMaskOp ITMask;
526 struct IFlagsOp IFlags;
527 struct MMaskOp MMask;
Tim Northoveree843ef2014-08-15 10:47:12 +0000528 struct BankedRegOp BankedReg;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000529 struct TokOp Tok;
530 struct RegOp Reg;
531 struct VectorListOp VectorList;
532 struct VectorIndexOp VectorIndex;
533 struct ImmOp Imm;
534 struct MemoryOp Memory;
535 struct PostIdxRegOp PostIdxReg;
536 struct ShifterImmOp ShifterImm;
537 struct RegShiftedRegOp RegShiftedReg;
538 struct RegShiftedImmOp RegShiftedImm;
539 struct RotImmOp RotImm;
540 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000541 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000542
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000543public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000544 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000545 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
546 Kind = o.Kind;
547 StartLoc = o.StartLoc;
548 EndLoc = o.EndLoc;
549 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000550 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000551 CC = o.CC;
552 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000553 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000554 ITMask = o.ITMask;
555 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000556 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000557 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000558 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000559 case k_CCOut:
560 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000561 Reg = o.Reg;
562 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000563 case k_RegisterList:
564 case k_DPRRegisterList:
565 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000566 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000567 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000568 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000569 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000570 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000571 VectorList = o.VectorList;
572 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000573 case k_CoprocNum:
574 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000575 Cop = o.Cop;
576 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000577 case k_CoprocOption:
578 CoprocOption = o.CoprocOption;
579 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000580 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000581 Imm = o.Imm;
582 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000583 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000584 MBOpt = o.MBOpt;
585 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000586 case k_InstSyncBarrierOpt:
587 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000588 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000589 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000590 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000591 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000592 PostIdxReg = o.PostIdxReg;
593 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000594 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000595 MMask = o.MMask;
596 break;
Tim Northoveree843ef2014-08-15 10:47:12 +0000597 case k_BankedReg:
598 BankedReg = o.BankedReg;
599 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000600 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000601 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000602 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000603 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000604 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000605 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000606 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000607 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000608 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000609 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000610 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000611 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000612 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000613 RotImm = o.RotImm;
614 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000615 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000616 Bitfield = o.Bitfield;
617 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000618 case k_VectorIndex:
619 VectorIndex = o.VectorIndex;
620 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000621 }
622 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000623
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000624 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000625 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000626 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000627 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000628 /// getLocRange - Get the range between the first and last token of this
629 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000630 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
631
Kevin Enderby488f20b2014-04-10 20:18:58 +0000632 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
633 SMLoc getAlignmentLoc() const {
634 assert(Kind == k_Memory && "Invalid access!");
635 return AlignmentLoc;
636 }
637
Daniel Dunbard8042b72010-08-11 06:36:53 +0000638 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000639 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000640 return CC.Val;
641 }
642
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000643 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000644 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000645 return Cop.Val;
646 }
647
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000648 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000649 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000650 return StringRef(Tok.Data, Tok.Length);
651 }
652
Craig Topperca7e3e52014-03-10 03:19:03 +0000653 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000654 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000655 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000656 }
657
Bill Wendlingbed94652010-11-09 23:28:44 +0000658 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000659 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
660 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000661 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000662 }
663
Kevin Enderbyf5079942009-10-13 22:19:02 +0000664 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000665 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000666 return Imm.Val;
667 }
668
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000669 unsigned getVectorIndex() const {
670 assert(Kind == k_VectorIndex && "Invalid access!");
671 return VectorIndex.Val;
672 }
673
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000674 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000675 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000676 return MBOpt.Val;
677 }
678
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000679 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
680 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
681 return ISBOpt.Val;
682 }
683
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000684 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000685 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000686 return IFlags.Val;
687 }
688
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000689 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000690 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000691 return MMask.Val;
692 }
693
Tim Northoveree843ef2014-08-15 10:47:12 +0000694 unsigned getBankedReg() const {
695 assert(Kind == k_BankedReg && "Invalid access!");
696 return BankedReg.Val;
697 }
698
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000699 bool isCoprocNum() const { return Kind == k_CoprocNum; }
700 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000701 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000702 bool isCondCode() const { return Kind == k_CondCode; }
703 bool isCCOut() const { return Kind == k_CCOut; }
704 bool isITMask() const { return Kind == k_ITCondMask; }
705 bool isITCondCode() const { return Kind == k_CondCode; }
Craig Topperca7e3e52014-03-10 03:19:03 +0000706 bool isImm() const override { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000707 // checks whether this operand is an unsigned offset which fits is a field
708 // of specified width and scaled by a specific number of bits
709 template<unsigned width, unsigned scale>
710 bool isUnsignedOffset() const {
711 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000712 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000713 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
714 int64_t Val = CE->getValue();
715 int64_t Align = 1LL << scale;
716 int64_t Max = Align * ((1LL << width) - 1);
717 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
718 }
719 return false;
720 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000721 // checks whether this operand is an signed offset which fits is a field
722 // of specified width and scaled by a specific number of bits
723 template<unsigned width, unsigned scale>
724 bool isSignedOffset() const {
725 if (!isImm()) return false;
726 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
727 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
728 int64_t Val = CE->getValue();
729 int64_t Align = 1LL << scale;
730 int64_t Max = Align * ((1LL << (width-1)) - 1);
731 int64_t Min = -Align * (1LL << (width-1));
732 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
733 }
734 return false;
735 }
736
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000737 // checks whether this operand is a memory operand computed as an offset
738 // applied to PC. the offset may have 8 bits of magnitude and is represented
739 // with two bits of shift. textually it may be either [pc, #imm], #imm or
740 // relocable expression...
741 bool isThumbMemPC() const {
742 int64_t Val = 0;
743 if (isImm()) {
744 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
745 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
746 if (!CE) return false;
747 Val = CE->getValue();
748 }
749 else if (isMem()) {
750 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
751 if(Memory.BaseRegNum != ARM::PC) return false;
752 Val = Memory.OffsetImm->getValue();
753 }
754 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000755 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000756 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000757 bool isFPImm() const {
758 if (!isImm()) return false;
759 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
760 if (!CE) return false;
761 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
762 return Val != -1;
763 }
Jim Grosbachea231912011-12-22 22:19:05 +0000764 bool isFBits16() const {
765 if (!isImm()) return false;
766 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
767 if (!CE) return false;
768 int64_t Value = CE->getValue();
769 return Value >= 0 && Value <= 16;
770 }
771 bool isFBits32() const {
772 if (!isImm()) return false;
773 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
774 if (!CE) return false;
775 int64_t Value = CE->getValue();
776 return Value >= 1 && Value <= 32;
777 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000778 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000779 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000780 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
781 if (!CE) return false;
782 int64_t Value = CE->getValue();
783 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
784 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000785 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000786 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000787 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
788 if (!CE) return false;
789 int64_t Value = CE->getValue();
790 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
791 }
792 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000793 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000794 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
795 if (!CE) return false;
796 int64_t Value = CE->getValue();
797 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
798 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000799 bool isImm0_508s4Neg() const {
800 if (!isImm()) return false;
801 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
802 if (!CE) return false;
803 int64_t Value = -CE->getValue();
804 // explicitly exclude zero. we want that to use the normal 0_508 version.
805 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
806 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000807 bool isImm0_239() const {
808 if (!isImm()) return false;
809 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
810 if (!CE) return false;
811 int64_t Value = CE->getValue();
812 return Value >= 0 && Value < 240;
813 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000814 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000815 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000816 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
817 if (!CE) return false;
818 int64_t Value = CE->getValue();
819 return Value >= 0 && Value < 256;
820 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000821 bool isImm0_4095() const {
822 if (!isImm()) return false;
823 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
824 if (!CE) return false;
825 int64_t Value = CE->getValue();
826 return Value >= 0 && Value < 4096;
827 }
828 bool isImm0_4095Neg() const {
829 if (!isImm()) return false;
830 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
831 if (!CE) return false;
832 int64_t Value = -CE->getValue();
833 return Value > 0 && Value < 4096;
834 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000835 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000836 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000837 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
838 if (!CE) return false;
839 int64_t Value = CE->getValue();
840 return Value >= 0 && Value < 2;
841 }
842 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000843 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000844 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
845 if (!CE) return false;
846 int64_t Value = CE->getValue();
847 return Value >= 0 && Value < 4;
848 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000849 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000850 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000851 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
852 if (!CE) return false;
853 int64_t Value = CE->getValue();
854 return Value >= 0 && Value < 8;
855 }
856 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000857 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
859 if (!CE) return false;
860 int64_t Value = CE->getValue();
861 return Value >= 0 && Value < 16;
862 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000863 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000864 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000865 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
866 if (!CE) return false;
867 int64_t Value = CE->getValue();
868 return Value >= 0 && Value < 32;
869 }
Jim Grosbach00326402011-12-08 01:30:04 +0000870 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000871 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000872 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
873 if (!CE) return false;
874 int64_t Value = CE->getValue();
875 return Value >= 0 && Value < 64;
876 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000877 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000878 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000879 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
880 if (!CE) return false;
881 int64_t Value = CE->getValue();
882 return Value == 8;
883 }
884 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000885 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000886 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
887 if (!CE) return false;
888 int64_t Value = CE->getValue();
889 return Value == 16;
890 }
891 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000892 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000893 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
894 if (!CE) return false;
895 int64_t Value = CE->getValue();
896 return Value == 32;
897 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000898 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000899 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
901 if (!CE) return false;
902 int64_t Value = CE->getValue();
903 return Value > 0 && Value <= 8;
904 }
905 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000906 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000907 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
908 if (!CE) return false;
909 int64_t Value = CE->getValue();
910 return Value > 0 && Value <= 16;
911 }
912 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000913 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000914 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
915 if (!CE) return false;
916 int64_t Value = CE->getValue();
917 return Value > 0 && Value <= 32;
918 }
919 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000920 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000921 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
922 if (!CE) return false;
923 int64_t Value = CE->getValue();
924 return Value > 0 && Value <= 64;
925 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000926 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000927 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000928 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
929 if (!CE) return false;
930 int64_t Value = CE->getValue();
931 return Value > 0 && Value < 8;
932 }
933 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000934 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000935 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
936 if (!CE) return false;
937 int64_t Value = CE->getValue();
938 return Value > 0 && Value < 16;
939 }
940 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000941 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000942 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
943 if (!CE) return false;
944 int64_t Value = CE->getValue();
945 return Value > 0 && Value < 32;
946 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000947 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000948 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000949 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
950 if (!CE) return false;
951 int64_t Value = CE->getValue();
952 return Value > 0 && Value < 17;
953 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000954 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000955 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000956 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
957 if (!CE) return false;
958 int64_t Value = CE->getValue();
959 return Value > 0 && Value < 33;
960 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000961 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000962 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000963 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
964 if (!CE) return false;
965 int64_t Value = CE->getValue();
966 return Value >= 0 && Value < 33;
967 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000968 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000969 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000970 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
971 if (!CE) return false;
972 int64_t Value = CE->getValue();
973 return Value >= 0 && Value < 65536;
974 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000975 bool isImm256_65535Expr() const {
976 if (!isImm()) return false;
977 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
978 // If it's not a constant expression, it'll generate a fixup and be
979 // handled later.
980 if (!CE) return true;
981 int64_t Value = CE->getValue();
982 return Value >= 256 && Value < 65536;
983 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000984 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000985 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000986 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
987 // If it's not a constant expression, it'll generate a fixup and be
988 // handled later.
989 if (!CE) return true;
990 int64_t Value = CE->getValue();
991 return Value >= 0 && Value < 65536;
992 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000993 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000994 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000995 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
996 if (!CE) return false;
997 int64_t Value = CE->getValue();
998 return Value >= 0 && Value <= 0xffffff;
999 }
Jim Grosbach46dd4132011-08-17 21:51:27 +00001000 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001001 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +00001002 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1003 if (!CE) return false;
1004 int64_t Value = CE->getValue();
1005 return Value > 0 && Value < 33;
1006 }
Jim Grosbach27c1e252011-07-21 17:23:04 +00001007 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001008 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001009 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1010 if (!CE) return false;
1011 int64_t Value = CE->getValue();
1012 return Value >= 0 && Value < 32;
1013 }
1014 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001015 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001016 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1017 if (!CE) return false;
1018 int64_t Value = CE->getValue();
1019 return Value > 0 && Value <= 32;
1020 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001021 bool isAdrLabel() const {
1022 // If we have an immediate that's not a constant, treat it as a label
1023 // reference needing a fixup. If it is a constant, but it can't fit
1024 // into shift immediate encoding, we reject it.
1025 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
1026 else return (isARMSOImm() || isARMSOImmNeg());
1027 }
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001028 bool isARMSOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001029 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001030 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1031 if (!CE) return false;
1032 int64_t Value = CE->getValue();
1033 return ARM_AM::getSOImmVal(Value) != -1;
1034 }
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001035 bool isARMSOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001036 if (!isImm()) return false;
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001037 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1038 if (!CE) return false;
1039 int64_t Value = CE->getValue();
1040 return ARM_AM::getSOImmVal(~Value) != -1;
1041 }
Jim Grosbach30506252011-12-08 00:31:07 +00001042 bool isARMSOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001043 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001044 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1045 if (!CE) return false;
1046 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001047 // Only use this when not representable as a plain so_imm.
1048 return ARM_AM::getSOImmVal(Value) == -1 &&
1049 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001050 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001051 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001052 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001053 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1054 if (!CE) return false;
1055 int64_t Value = CE->getValue();
1056 return ARM_AM::getT2SOImmVal(Value) != -1;
1057 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001058 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001059 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001060 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1061 if (!CE) return false;
1062 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001063 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1064 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001065 }
Jim Grosbach30506252011-12-08 00:31:07 +00001066 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001067 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001068 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1069 if (!CE) return false;
1070 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001071 // Only use this when not representable as a plain so_imm.
1072 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1073 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001074 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001075 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001076 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001077 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1078 if (!CE) return false;
1079 int64_t Value = CE->getValue();
1080 return Value == 1 || Value == 0;
1081 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001082 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001083 bool isRegList() const { return Kind == k_RegisterList; }
1084 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1085 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001086 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001087 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001088 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001089 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001090 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1091 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1092 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1093 bool isRotImm() const { return Kind == k_RotateImmediate; }
1094 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1095 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001096 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001097 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001098 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001099 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001100 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001101 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001102 // No offset of any kind.
Craig Topper062a2ba2014-04-25 05:30:21 +00001103 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001104 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001105 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001106 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001107 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001108 return false;
1109 // Base register must be PC.
1110 if (Memory.BaseRegNum != ARM::PC)
1111 return false;
1112 // Immediate offset in range [-4095, 4095].
1113 if (!Memory.OffsetImm) return true;
1114 int64_t Val = Memory.OffsetImm->getValue();
1115 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1116 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001117 bool isAlignedMemory() const {
1118 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001119 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001120 bool isAlignedMemoryNone() const {
1121 return isMemNoOffset(false, 0);
1122 }
1123 bool isDupAlignedMemoryNone() const {
1124 return isMemNoOffset(false, 0);
1125 }
1126 bool isAlignedMemory16() const {
1127 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1128 return true;
1129 return isMemNoOffset(false, 0);
1130 }
1131 bool isDupAlignedMemory16() const {
1132 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1133 return true;
1134 return isMemNoOffset(false, 0);
1135 }
1136 bool isAlignedMemory32() const {
1137 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1138 return true;
1139 return isMemNoOffset(false, 0);
1140 }
1141 bool isDupAlignedMemory32() const {
1142 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1143 return true;
1144 return isMemNoOffset(false, 0);
1145 }
1146 bool isAlignedMemory64() const {
1147 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1148 return true;
1149 return isMemNoOffset(false, 0);
1150 }
1151 bool isDupAlignedMemory64() const {
1152 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1153 return true;
1154 return isMemNoOffset(false, 0);
1155 }
1156 bool isAlignedMemory64or128() const {
1157 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1158 return true;
1159 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1160 return true;
1161 return isMemNoOffset(false, 0);
1162 }
1163 bool isDupAlignedMemory64or128() const {
1164 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1165 return true;
1166 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1167 return true;
1168 return isMemNoOffset(false, 0);
1169 }
1170 bool isAlignedMemory64or128or256() const {
1171 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1172 return true;
1173 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1174 return true;
1175 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1176 return true;
1177 return isMemNoOffset(false, 0);
1178 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001179 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001180 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001181 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001182 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001183 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001184 if (!Memory.OffsetImm) return true;
1185 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001186 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001187 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001188 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001189 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001190 // Immediate offset in range [-4095, 4095].
1191 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1192 if (!CE) return false;
1193 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001194 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001195 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001196 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001197 // If we have an immediate that's not a constant, treat it as a label
1198 // reference needing a fixup. If it is a constant, it's something else
1199 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001200 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001201 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001202 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001203 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001204 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001205 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001206 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001207 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001208 if (!Memory.OffsetImm) return true;
1209 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001210 // The #-0 offset is encoded as INT32_MIN, and we have to check
1211 // for this too.
1212 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001213 }
1214 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001215 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001216 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001217 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001218 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1219 // Immediate offset in range [-255, 255].
1220 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1221 if (!CE) return false;
1222 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001223 // Special case, #-0 is INT32_MIN.
1224 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001225 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001226 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001227 // If we have an immediate that's not a constant, treat it as a label
1228 // reference needing a fixup. If it is a constant, it's something else
1229 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001230 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001231 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001232 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001233 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001234 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001235 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001236 if (!Memory.OffsetImm) return true;
1237 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001238 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001239 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001240 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001241 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001242 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001243 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001244 return false;
1245 return true;
1246 }
1247 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001248 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001249 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1250 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001251 return false;
1252 return true;
1253 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001254 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001255 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001256 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001257 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001258 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001259 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001260 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001261 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001262 return false;
1263 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001264 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001265 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001266 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001267 return false;
1268 return true;
1269 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001270 bool isMemThumbRR() const {
1271 // Thumb reg+reg addressing is simple. Just two registers, a base and
1272 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001273 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001274 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001275 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001276 return isARMLowRegister(Memory.BaseRegNum) &&
1277 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001278 }
1279 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001280 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001281 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001282 return false;
1283 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001284 if (!Memory.OffsetImm) return true;
1285 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001286 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1287 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001288 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001289 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001290 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001291 return false;
1292 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001293 if (!Memory.OffsetImm) return true;
1294 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001295 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1296 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001297 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001298 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001299 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001300 return false;
1301 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001302 if (!Memory.OffsetImm) return true;
1303 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001304 return Val >= 0 && Val <= 31;
1305 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001306 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001307 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001308 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001309 return false;
1310 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001311 if (!Memory.OffsetImm) return true;
1312 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001313 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001314 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001315 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001316 // If we have an immediate that's not a constant, treat it as a label
1317 // reference needing a fixup. If it is a constant, it's something else
1318 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001319 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001320 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001321 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001322 return false;
1323 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001324 if (!Memory.OffsetImm) return true;
1325 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001326 // Special case, #-0 is INT32_MIN.
1327 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001328 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001329 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001330 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001331 return false;
1332 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001333 if (!Memory.OffsetImm) return true;
1334 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001335 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1336 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001337 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001338 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001339 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001340 // Base reg of PC isn't allowed for these encodings.
1341 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001342 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001343 if (!Memory.OffsetImm) return true;
1344 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001345 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001346 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001347 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001348 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001349 return false;
1350 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001351 if (!Memory.OffsetImm) return true;
1352 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001353 return Val >= 0 && Val < 256;
1354 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001355 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001356 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001357 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001358 // Base reg of PC isn't allowed for these encodings.
1359 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001360 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001361 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001362 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001363 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001364 }
1365 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001366 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001367 return false;
1368 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001369 if (!Memory.OffsetImm) return true;
1370 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001371 return (Val >= 0 && Val < 4096);
1372 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001373 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001374 // If we have an immediate that's not a constant, treat it as a label
1375 // reference needing a fixup. If it is a constant, it's something else
1376 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001377 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001378 return true;
1379
Chad Rosier41099832012-09-11 23:02:35 +00001380 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001381 return false;
1382 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001383 if (!Memory.OffsetImm) return true;
1384 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001385 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001386 }
1387 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001388 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001389 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1390 if (!CE) return false;
1391 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001392 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001393 }
Jim Grosbach93981412011-10-11 21:55:36 +00001394 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001395 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001396 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1397 if (!CE) return false;
1398 int64_t Val = CE->getValue();
1399 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1400 (Val == INT32_MIN);
1401 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001402
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001403 bool isMSRMask() const { return Kind == k_MSRMask; }
Tim Northoveree843ef2014-08-15 10:47:12 +00001404 bool isBankedReg() const { return Kind == k_BankedReg; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001405 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001406
Jim Grosbach741cd732011-10-17 22:26:03 +00001407 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001408 bool isSingleSpacedVectorList() const {
1409 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1410 }
1411 bool isDoubleSpacedVectorList() const {
1412 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1413 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001414 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001415 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001416 return VectorList.Count == 1;
1417 }
1418
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001419 bool isVecListDPair() const {
1420 if (!isSingleSpacedVectorList()) return false;
1421 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1422 .contains(VectorList.RegNum));
1423 }
1424
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001425 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001426 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001427 return VectorList.Count == 3;
1428 }
1429
Jim Grosbach846bcff2011-10-21 20:35:01 +00001430 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001431 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001432 return VectorList.Count == 4;
1433 }
1434
Jim Grosbache5307f92012-03-05 21:43:40 +00001435 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001436 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001437 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001438 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1439 .contains(VectorList.RegNum));
1440 }
1441
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001442 bool isVecListThreeQ() const {
1443 if (!isDoubleSpacedVectorList()) return false;
1444 return VectorList.Count == 3;
1445 }
1446
Jim Grosbach1e946a42012-01-24 00:43:12 +00001447 bool isVecListFourQ() const {
1448 if (!isDoubleSpacedVectorList()) return false;
1449 return VectorList.Count == 4;
1450 }
1451
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001452 bool isSingleSpacedVectorAllLanes() const {
1453 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1454 }
1455 bool isDoubleSpacedVectorAllLanes() const {
1456 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1457 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001458 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001459 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001460 return VectorList.Count == 1;
1461 }
1462
Jim Grosbach13a292c2012-03-06 22:01:44 +00001463 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001464 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001465 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1466 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001467 }
1468
Jim Grosbached428bc2012-03-06 23:10:38 +00001469 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001470 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001471 return VectorList.Count == 2;
1472 }
1473
Jim Grosbachb78403c2012-01-24 23:47:04 +00001474 bool isVecListThreeDAllLanes() const {
1475 if (!isSingleSpacedVectorAllLanes()) return false;
1476 return VectorList.Count == 3;
1477 }
1478
1479 bool isVecListThreeQAllLanes() const {
1480 if (!isDoubleSpacedVectorAllLanes()) return false;
1481 return VectorList.Count == 3;
1482 }
1483
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001484 bool isVecListFourDAllLanes() const {
1485 if (!isSingleSpacedVectorAllLanes()) return false;
1486 return VectorList.Count == 4;
1487 }
1488
1489 bool isVecListFourQAllLanes() const {
1490 if (!isDoubleSpacedVectorAllLanes()) return false;
1491 return VectorList.Count == 4;
1492 }
1493
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001494 bool isSingleSpacedVectorIndexed() const {
1495 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1496 }
1497 bool isDoubleSpacedVectorIndexed() const {
1498 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1499 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001500 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001501 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001502 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1503 }
1504
Jim Grosbachda511042011-12-14 23:35:06 +00001505 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001506 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001507 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1508 }
1509
1510 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001511 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001512 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1513 }
1514
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001515 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001516 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001517 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1518 }
1519
Jim Grosbachda511042011-12-14 23:35:06 +00001520 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001521 if (!isSingleSpacedVectorIndexed()) return false;
1522 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1523 }
1524
1525 bool isVecListTwoQWordIndexed() const {
1526 if (!isDoubleSpacedVectorIndexed()) return false;
1527 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1528 }
1529
1530 bool isVecListTwoQHWordIndexed() const {
1531 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001532 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1533 }
1534
1535 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001536 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001537 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1538 }
1539
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001540 bool isVecListThreeDByteIndexed() const {
1541 if (!isSingleSpacedVectorIndexed()) return false;
1542 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1543 }
1544
1545 bool isVecListThreeDHWordIndexed() const {
1546 if (!isSingleSpacedVectorIndexed()) return false;
1547 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1548 }
1549
1550 bool isVecListThreeQWordIndexed() const {
1551 if (!isDoubleSpacedVectorIndexed()) return false;
1552 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1553 }
1554
1555 bool isVecListThreeQHWordIndexed() const {
1556 if (!isDoubleSpacedVectorIndexed()) return false;
1557 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1558 }
1559
1560 bool isVecListThreeDWordIndexed() const {
1561 if (!isSingleSpacedVectorIndexed()) return false;
1562 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1563 }
1564
Jim Grosbach14952a02012-01-24 18:37:25 +00001565 bool isVecListFourDByteIndexed() const {
1566 if (!isSingleSpacedVectorIndexed()) return false;
1567 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1568 }
1569
1570 bool isVecListFourDHWordIndexed() const {
1571 if (!isSingleSpacedVectorIndexed()) return false;
1572 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1573 }
1574
1575 bool isVecListFourQWordIndexed() const {
1576 if (!isDoubleSpacedVectorIndexed()) return false;
1577 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1578 }
1579
1580 bool isVecListFourQHWordIndexed() const {
1581 if (!isDoubleSpacedVectorIndexed()) return false;
1582 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1583 }
1584
1585 bool isVecListFourDWordIndexed() const {
1586 if (!isSingleSpacedVectorIndexed()) return false;
1587 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1588 }
1589
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001590 bool isVectorIndex8() const {
1591 if (Kind != k_VectorIndex) return false;
1592 return VectorIndex.Val < 8;
1593 }
1594 bool isVectorIndex16() const {
1595 if (Kind != k_VectorIndex) return false;
1596 return VectorIndex.Val < 4;
1597 }
1598 bool isVectorIndex32() const {
1599 if (Kind != k_VectorIndex) return false;
1600 return VectorIndex.Val < 2;
1601 }
1602
Jim Grosbach741cd732011-10-17 22:26:03 +00001603 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001604 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001605 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1606 // Must be a constant.
1607 if (!CE) return false;
1608 int64_t Value = CE->getValue();
1609 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1610 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001611 return Value >= 0 && Value < 256;
1612 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001613
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001614 bool isNEONi16splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001615 if (isNEONByteReplicate(2))
1616 return false; // Leave that for bytes replication and forbid by default.
1617 if (!isImm())
1618 return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001619 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1620 // Must be a constant.
1621 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001622 unsigned Value = CE->getValue();
1623 return ARM_AM::isNEONi16splat(Value);
1624 }
1625
1626 bool isNEONi16splatNot() const {
1627 if (!isImm())
1628 return false;
1629 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1630 // Must be a constant.
1631 if (!CE) return false;
1632 unsigned Value = CE->getValue();
1633 return ARM_AM::isNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001634 }
1635
Jim Grosbach8211c052011-10-18 00:22:00 +00001636 bool isNEONi32splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001637 if (isNEONByteReplicate(4))
1638 return false; // Leave that for bytes replication and forbid by default.
1639 if (!isImm())
1640 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001641 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1642 // Must be a constant.
1643 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001644 unsigned Value = CE->getValue();
1645 return ARM_AM::isNEONi32splat(Value);
1646 }
1647
1648 bool isNEONi32splatNot() const {
1649 if (!isImm())
1650 return false;
1651 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1652 // Must be a constant.
1653 if (!CE) return false;
1654 unsigned Value = CE->getValue();
1655 return ARM_AM::isNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00001656 }
1657
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001658 bool isNEONByteReplicate(unsigned NumBytes) const {
1659 if (!isImm())
1660 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001661 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1662 // Must be a constant.
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001663 if (!CE)
1664 return false;
1665 int64_t Value = CE->getValue();
1666 if (!Value)
1667 return false; // Don't bother with zero.
1668
1669 unsigned char B = Value & 0xff;
1670 for (unsigned i = 1; i < NumBytes; ++i) {
1671 Value >>= 8;
1672 if ((Value & 0xff) != B)
1673 return false;
1674 }
1675 return true;
1676 }
1677 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); }
1678 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); }
1679 bool isNEONi32vmov() const {
1680 if (isNEONByteReplicate(4))
1681 return false; // Let it to be classified as byte-replicate case.
1682 if (!isImm())
1683 return false;
1684 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1685 // Must be a constant.
1686 if (!CE)
1687 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001688 int64_t Value = CE->getValue();
1689 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1690 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001691 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach8211c052011-10-18 00:22:00 +00001692 return (Value >= 0 && Value < 256) ||
1693 (Value >= 0x0100 && Value <= 0xff00) ||
1694 (Value >= 0x010000 && Value <= 0xff0000) ||
1695 (Value >= 0x01000000 && Value <= 0xff000000) ||
1696 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1697 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1698 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001699 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001700 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001701 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1702 // Must be a constant.
1703 if (!CE) return false;
1704 int64_t Value = ~CE->getValue();
1705 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1706 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001707 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach045b6c72011-12-19 23:51:07 +00001708 return (Value >= 0 && Value < 256) ||
1709 (Value >= 0x0100 && Value <= 0xff00) ||
1710 (Value >= 0x010000 && Value <= 0xff0000) ||
1711 (Value >= 0x01000000 && Value <= 0xff000000) ||
1712 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1713 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1714 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001715
Jim Grosbache4454e02011-10-18 16:18:11 +00001716 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001717 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001718 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1719 // Must be a constant.
1720 if (!CE) return false;
1721 uint64_t Value = CE->getValue();
1722 // i64 value with each byte being either 0 or 0xff.
1723 for (unsigned i = 0; i < 8; ++i)
1724 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1725 return true;
1726 }
1727
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001728 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001729 // Add as immediates when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +00001730 if (!Expr)
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001731 Inst.addOperand(MCOperand::CreateImm(0));
1732 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001733 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1734 else
1735 Inst.addOperand(MCOperand::CreateExpr(Expr));
1736 }
1737
Daniel Dunbard8042b72010-08-11 06:36:53 +00001738 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001739 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001740 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001741 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1742 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001743 }
1744
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001745 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1746 assert(N == 1 && "Invalid number of operands!");
1747 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1748 }
1749
Jim Grosbach48399582011-10-12 17:34:41 +00001750 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1751 assert(N == 1 && "Invalid number of operands!");
1752 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1753 }
1754
1755 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1756 assert(N == 1 && "Invalid number of operands!");
1757 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1758 }
1759
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001760 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1761 assert(N == 1 && "Invalid number of operands!");
1762 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1763 }
1764
1765 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1766 assert(N == 1 && "Invalid number of operands!");
1767 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1768 }
1769
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001770 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1771 assert(N == 1 && "Invalid number of operands!");
1772 Inst.addOperand(MCOperand::CreateReg(getReg()));
1773 }
1774
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001775 void addRegOperands(MCInst &Inst, unsigned N) const {
1776 assert(N == 1 && "Invalid number of operands!");
1777 Inst.addOperand(MCOperand::CreateReg(getReg()));
1778 }
1779
Jim Grosbachac798e12011-07-25 20:49:51 +00001780 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001781 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001782 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001783 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001784 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1785 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001786 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001787 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001788 }
1789
Jim Grosbachac798e12011-07-25 20:49:51 +00001790 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001791 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001792 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001793 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001794 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001795 // Shift of #32 is encoded as 0 where permitted
1796 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001797 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001798 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001799 }
1800
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001801 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001802 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001803 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1804 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001805 }
1806
Bill Wendling8d2aa032010-11-08 23:49:57 +00001807 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001808 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001809 const SmallVectorImpl<unsigned> &RegList = getRegList();
1810 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001811 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1812 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001813 }
1814
Bill Wendling9898ac92010-11-17 04:32:08 +00001815 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1816 addRegListOperands(Inst, N);
1817 }
1818
1819 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1820 addRegListOperands(Inst, N);
1821 }
1822
Jim Grosbach833b9d32011-07-27 20:15:40 +00001823 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1824 assert(N == 1 && "Invalid number of operands!");
1825 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1826 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1827 }
1828
Jim Grosbach864b6092011-07-28 21:34:26 +00001829 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1830 assert(N == 1 && "Invalid number of operands!");
1831 // Munge the lsb/width into a bitfield mask.
1832 unsigned lsb = Bitfield.LSB;
1833 unsigned width = Bitfield.Width;
1834 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1835 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1836 (32 - (lsb + width)));
1837 Inst.addOperand(MCOperand::CreateImm(Mask));
1838 }
1839
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001840 void addImmOperands(MCInst &Inst, unsigned N) const {
1841 assert(N == 1 && "Invalid number of operands!");
1842 addExpr(Inst, getImm());
1843 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001844
Jim Grosbachea231912011-12-22 22:19:05 +00001845 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1846 assert(N == 1 && "Invalid number of operands!");
1847 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1848 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1849 }
1850
1851 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1852 assert(N == 1 && "Invalid number of operands!");
1853 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1854 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1855 }
1856
Jim Grosbache7fbce72011-10-03 23:38:36 +00001857 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1858 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001859 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1860 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1861 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001862 }
1863
Jim Grosbach7db8d692011-09-08 22:07:06 +00001864 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1865 assert(N == 1 && "Invalid number of operands!");
1866 // FIXME: We really want to scale the value here, but the LDRD/STRD
1867 // instruction don't encode operands that way yet.
1868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1869 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1870 }
1871
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001872 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1873 assert(N == 1 && "Invalid number of operands!");
1874 // The immediate is scaled by four in the encoding and is stored
1875 // in the MCInst as such. Lop off the low two bits here.
1876 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1877 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1878 }
1879
Jim Grosbach930f2f62012-04-05 20:57:13 +00001880 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1881 assert(N == 1 && "Invalid number of operands!");
1882 // The immediate is scaled by four in the encoding and is stored
1883 // in the MCInst as such. Lop off the low two bits here.
1884 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1885 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1886 }
1887
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001888 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1889 assert(N == 1 && "Invalid number of operands!");
1890 // The immediate is scaled by four in the encoding and is stored
1891 // in the MCInst as such. Lop off the low two bits here.
1892 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1893 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1894 }
1895
Jim Grosbach475c6db2011-07-25 23:09:14 +00001896 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1897 assert(N == 1 && "Invalid number of operands!");
1898 // The constant encodes as the immediate-1, and we store in the instruction
1899 // the bits as encoded, so subtract off one here.
1900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1901 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1902 }
1903
Jim Grosbach801e0a32011-07-22 23:16:18 +00001904 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1905 assert(N == 1 && "Invalid number of operands!");
1906 // The constant encodes as the immediate-1, and we store in the instruction
1907 // the bits as encoded, so subtract off one here.
1908 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1909 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1910 }
1911
Jim Grosbach46dd4132011-08-17 21:51:27 +00001912 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1913 assert(N == 1 && "Invalid number of operands!");
1914 // The constant encodes as the immediate, except for 32, which encodes as
1915 // zero.
1916 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1917 unsigned Imm = CE->getValue();
1918 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1919 }
1920
Jim Grosbach27c1e252011-07-21 17:23:04 +00001921 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1922 assert(N == 1 && "Invalid number of operands!");
1923 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1924 // the instruction as well.
1925 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1926 int Val = CE->getValue();
1927 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1928 }
1929
Jim Grosbachb009a872011-10-28 22:36:30 +00001930 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1931 assert(N == 1 && "Invalid number of operands!");
1932 // The operand is actually a t2_so_imm, but we have its bitwise
1933 // negation in the assembly source, so twiddle it here.
1934 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1935 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1936 }
1937
Jim Grosbach30506252011-12-08 00:31:07 +00001938 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1939 assert(N == 1 && "Invalid number of operands!");
1940 // The operand is actually a t2_so_imm, but we have its
1941 // negation in the assembly source, so twiddle it here.
1942 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1943 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1944 }
1945
Jim Grosbach930f2f62012-04-05 20:57:13 +00001946 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1947 assert(N == 1 && "Invalid number of operands!");
1948 // The operand is actually an imm0_4095, but we have its
1949 // negation in the assembly source, so twiddle it here.
1950 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1951 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1952 }
1953
Mihai Popad36cbaa2013-07-03 09:21:44 +00001954 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1955 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1956 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
1957 return;
1958 }
1959
1960 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1961 assert(SR && "Unknown value type!");
1962 Inst.addOperand(MCOperand::CreateExpr(SR));
1963 }
1964
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001965 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1966 assert(N == 1 && "Invalid number of operands!");
1967 if (isImm()) {
1968 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1969 if (CE) {
1970 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1971 return;
1972 }
1973
1974 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1975 assert(SR && "Unknown value type!");
1976 Inst.addOperand(MCOperand::CreateExpr(SR));
1977 return;
1978 }
1979
1980 assert(isMem() && "Unknown value type!");
1981 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
1982 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
1983 }
1984
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001985 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1986 assert(N == 1 && "Invalid number of operands!");
1987 // The operand is actually a so_imm, but we have its bitwise
1988 // negation in the assembly source, so twiddle it here.
1989 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1990 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1991 }
1992
Jim Grosbach30506252011-12-08 00:31:07 +00001993 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1994 assert(N == 1 && "Invalid number of operands!");
1995 // The operand is actually a so_imm, but we have its
1996 // negation in the assembly source, so twiddle it here.
1997 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1998 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1999 }
2000
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002001 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
2002 assert(N == 1 && "Invalid number of operands!");
2003 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
2004 }
2005
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002006 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
2007 assert(N == 1 && "Invalid number of operands!");
2008 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
2009 }
2010
Jim Grosbachd3595712011-08-03 23:50:40 +00002011 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
2012 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002013 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00002014 }
2015
Jim Grosbach94298a92012-01-18 22:46:46 +00002016 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
2017 assert(N == 1 && "Invalid number of operands!");
2018 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00002019 Inst.addOperand(MCOperand::CreateImm(Imm));
2020 }
2021
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002022 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
2023 assert(N == 1 && "Invalid number of operands!");
2024 assert(isImm() && "Not an immediate!");
2025
2026 // If we have an immediate that's not a constant, treat it as a label
2027 // reference needing a fixup.
2028 if (!isa<MCConstantExpr>(getImm())) {
2029 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2030 return;
2031 }
2032
2033 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2034 int Val = CE->getValue();
2035 Inst.addOperand(MCOperand::CreateImm(Val));
2036 }
2037
Jim Grosbacha95ec992011-10-11 17:29:55 +00002038 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
2039 assert(N == 2 && "Invalid number of operands!");
2040 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2041 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
2042 }
2043
Kevin Enderby488f20b2014-04-10 20:18:58 +00002044 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2045 addAlignedMemoryOperands(Inst, N);
2046 }
2047
2048 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2049 addAlignedMemoryOperands(Inst, N);
2050 }
2051
2052 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2053 addAlignedMemoryOperands(Inst, N);
2054 }
2055
2056 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2057 addAlignedMemoryOperands(Inst, N);
2058 }
2059
2060 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2061 addAlignedMemoryOperands(Inst, N);
2062 }
2063
2064 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2065 addAlignedMemoryOperands(Inst, N);
2066 }
2067
2068 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2069 addAlignedMemoryOperands(Inst, N);
2070 }
2071
2072 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2073 addAlignedMemoryOperands(Inst, N);
2074 }
2075
2076 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2077 addAlignedMemoryOperands(Inst, N);
2078 }
2079
2080 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2081 addAlignedMemoryOperands(Inst, N);
2082 }
2083
2084 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2085 addAlignedMemoryOperands(Inst, N);
2086 }
2087
Jim Grosbachd3595712011-08-03 23:50:40 +00002088 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2089 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002090 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2091 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002092 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2093 // Special case for #-0
2094 if (Val == INT32_MIN) Val = 0;
2095 if (Val < 0) Val = -Val;
2096 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2097 } else {
2098 // For register offset, we encode the shift type and negation flag
2099 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002100 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2101 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002102 }
Jim Grosbach871dff72011-10-11 15:59:20 +00002103 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2104 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002105 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002106 }
2107
Jim Grosbachcd17c122011-08-04 23:01:30 +00002108 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2109 assert(N == 2 && "Invalid number of operands!");
2110 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2111 assert(CE && "non-constant AM2OffsetImm operand!");
2112 int32_t Val = CE->getValue();
2113 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2114 // Special case for #-0
2115 if (Val == INT32_MIN) Val = 0;
2116 if (Val < 0) Val = -Val;
2117 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2118 Inst.addOperand(MCOperand::CreateReg(0));
2119 Inst.addOperand(MCOperand::CreateImm(Val));
2120 }
2121
Jim Grosbach5b96b802011-08-10 20:29:19 +00002122 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2123 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002124 // If we have an immediate that's not a constant, treat it as a label
2125 // reference needing a fixup. If it is a constant, it's something else
2126 // and we reject it.
2127 if (isImm()) {
2128 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2129 Inst.addOperand(MCOperand::CreateReg(0));
2130 Inst.addOperand(MCOperand::CreateImm(0));
2131 return;
2132 }
2133
Jim Grosbach871dff72011-10-11 15:59:20 +00002134 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2135 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002136 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2137 // Special case for #-0
2138 if (Val == INT32_MIN) Val = 0;
2139 if (Val < 0) Val = -Val;
2140 Val = ARM_AM::getAM3Opc(AddSub, Val);
2141 } else {
2142 // For register offset, we encode the shift type and negation flag
2143 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002144 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002145 }
Jim Grosbach871dff72011-10-11 15:59:20 +00002146 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2147 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002148 Inst.addOperand(MCOperand::CreateImm(Val));
2149 }
2150
2151 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2152 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002153 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002154 int32_t Val =
2155 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
2156 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2157 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002158 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002159 }
2160
2161 // Constant offset.
2162 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2163 int32_t Val = CE->getValue();
2164 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2165 // Special case for #-0
2166 if (Val == INT32_MIN) Val = 0;
2167 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002168 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002169 Inst.addOperand(MCOperand::CreateReg(0));
2170 Inst.addOperand(MCOperand::CreateImm(Val));
2171 }
2172
Jim Grosbachd3595712011-08-03 23:50:40 +00002173 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2174 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002175 // If we have an immediate that's not a constant, treat it as a label
2176 // reference needing a fixup. If it is a constant, it's something else
2177 // and we reject it.
2178 if (isImm()) {
2179 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2180 Inst.addOperand(MCOperand::CreateImm(0));
2181 return;
2182 }
2183
Jim Grosbachd3595712011-08-03 23:50:40 +00002184 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002185 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002186 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2187 // Special case for #-0
2188 if (Val == INT32_MIN) Val = 0;
2189 if (Val < 0) Val = -Val;
2190 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002191 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002192 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002193 }
2194
Jim Grosbach7db8d692011-09-08 22:07:06 +00002195 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2196 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002197 // If we have an immediate that's not a constant, treat it as a label
2198 // reference needing a fixup. If it is a constant, it's something else
2199 // and we reject it.
2200 if (isImm()) {
2201 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2202 Inst.addOperand(MCOperand::CreateImm(0));
2203 return;
2204 }
2205
Jim Grosbach871dff72011-10-11 15:59:20 +00002206 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2207 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002208 Inst.addOperand(MCOperand::CreateImm(Val));
2209 }
2210
Jim Grosbacha05627e2011-09-09 18:37:27 +00002211 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2212 assert(N == 2 && "Invalid number of operands!");
2213 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002214 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2215 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002216 Inst.addOperand(MCOperand::CreateImm(Val));
2217 }
2218
Jim Grosbachd3595712011-08-03 23:50:40 +00002219 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2220 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002221 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2222 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002223 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002224 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002225
Jim Grosbach2392c532011-09-07 23:39:14 +00002226 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2227 addMemImm8OffsetOperands(Inst, N);
2228 }
2229
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002230 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002231 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002232 }
2233
2234 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2235 assert(N == 2 && "Invalid number of operands!");
2236 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002237 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002238 addExpr(Inst, getImm());
2239 Inst.addOperand(MCOperand::CreateImm(0));
2240 return;
2241 }
2242
2243 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002244 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2245 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002246 Inst.addOperand(MCOperand::CreateImm(Val));
2247 }
2248
Jim Grosbachd3595712011-08-03 23:50:40 +00002249 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2250 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002251 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002252 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002253 addExpr(Inst, getImm());
2254 Inst.addOperand(MCOperand::CreateImm(0));
2255 return;
2256 }
2257
2258 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002259 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2260 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002261 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002262 }
Bill Wendling811c9362010-11-30 07:44:32 +00002263
Jim Grosbach05541f42011-09-19 22:21:13 +00002264 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2265 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002266 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2267 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002268 }
2269
2270 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2271 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002272 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2273 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002274 }
2275
Jim Grosbachd3595712011-08-03 23:50:40 +00002276 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2277 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002278 unsigned Val =
2279 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2280 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002281 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2282 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002283 Inst.addOperand(MCOperand::CreateImm(Val));
2284 }
2285
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002286 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2287 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002288 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2289 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2290 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002291 }
2292
Jim Grosbachd3595712011-08-03 23:50:40 +00002293 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2294 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002295 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2296 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002297 }
2298
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002299 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2300 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002301 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2302 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002303 Inst.addOperand(MCOperand::CreateImm(Val));
2304 }
2305
Jim Grosbach26d35872011-08-19 18:55:51 +00002306 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2307 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002308 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2309 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002310 Inst.addOperand(MCOperand::CreateImm(Val));
2311 }
2312
Jim Grosbacha32c7532011-08-19 18:49:59 +00002313 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2314 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002315 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2316 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002317 Inst.addOperand(MCOperand::CreateImm(Val));
2318 }
2319
Jim Grosbach23983d62011-08-19 18:13:48 +00002320 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2321 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002322 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2323 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002324 Inst.addOperand(MCOperand::CreateImm(Val));
2325 }
2326
Jim Grosbachd3595712011-08-03 23:50:40 +00002327 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2328 assert(N == 1 && "Invalid number of operands!");
2329 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2330 assert(CE && "non-constant post-idx-imm8 operand!");
2331 int Imm = CE->getValue();
2332 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002333 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002334 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2335 Inst.addOperand(MCOperand::CreateImm(Imm));
2336 }
2337
Jim Grosbach93981412011-10-11 21:55:36 +00002338 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2339 assert(N == 1 && "Invalid number of operands!");
2340 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2341 assert(CE && "non-constant post-idx-imm8s4 operand!");
2342 int Imm = CE->getValue();
2343 bool isAdd = Imm >= 0;
2344 if (Imm == INT32_MIN) Imm = 0;
2345 // Immediate is scaled by 4.
2346 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2347 Inst.addOperand(MCOperand::CreateImm(Imm));
2348 }
2349
Jim Grosbachd3595712011-08-03 23:50:40 +00002350 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2351 assert(N == 2 && "Invalid number of operands!");
2352 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002353 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2354 }
2355
2356 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2357 assert(N == 2 && "Invalid number of operands!");
2358 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2359 // The sign, shift type, and shift amount are encoded in a single operand
2360 // using the AM2 encoding helpers.
2361 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2362 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2363 PostIdxReg.ShiftTy);
2364 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002365 }
2366
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002367 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2368 assert(N == 1 && "Invalid number of operands!");
2369 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2370 }
2371
Tim Northoveree843ef2014-08-15 10:47:12 +00002372 void addBankedRegOperands(MCInst &Inst, unsigned N) const {
2373 assert(N == 1 && "Invalid number of operands!");
2374 Inst.addOperand(MCOperand::CreateImm(unsigned(getBankedReg())));
2375 }
2376
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002377 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2378 assert(N == 1 && "Invalid number of operands!");
2379 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2380 }
2381
Jim Grosbach182b6a02011-11-29 23:51:09 +00002382 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002383 assert(N == 1 && "Invalid number of operands!");
2384 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2385 }
2386
Jim Grosbach04945c42011-12-02 00:35:16 +00002387 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2388 assert(N == 2 && "Invalid number of operands!");
2389 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2390 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2391 }
2392
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002393 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2394 assert(N == 1 && "Invalid number of operands!");
2395 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2396 }
2397
2398 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2399 assert(N == 1 && "Invalid number of operands!");
2400 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2401 }
2402
2403 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2404 assert(N == 1 && "Invalid number of operands!");
2405 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2406 }
2407
Jim Grosbach741cd732011-10-17 22:26:03 +00002408 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2409 assert(N == 1 && "Invalid number of operands!");
2410 // The immediate encodes the type of constant as well as the value.
2411 // Mask in that this is an i8 splat.
2412 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2413 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2414 }
2415
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002416 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2417 assert(N == 1 && "Invalid number of operands!");
2418 // The immediate encodes the type of constant as well as the value.
2419 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2420 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002421 Value = ARM_AM::encodeNEONi16splat(Value);
2422 Inst.addOperand(MCOperand::CreateImm(Value));
2423 }
2424
2425 void addNEONi16splatNotOperands(MCInst &Inst, unsigned N) const {
2426 assert(N == 1 && "Invalid number of operands!");
2427 // The immediate encodes the type of constant as well as the value.
2428 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2429 unsigned Value = CE->getValue();
2430 Value = ARM_AM::encodeNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002431 Inst.addOperand(MCOperand::CreateImm(Value));
2432 }
2433
Jim Grosbach8211c052011-10-18 00:22:00 +00002434 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2435 assert(N == 1 && "Invalid number of operands!");
2436 // The immediate encodes the type of constant as well as the value.
2437 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2438 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002439 Value = ARM_AM::encodeNEONi32splat(Value);
2440 Inst.addOperand(MCOperand::CreateImm(Value));
2441 }
2442
2443 void addNEONi32splatNotOperands(MCInst &Inst, unsigned N) const {
2444 assert(N == 1 && "Invalid number of operands!");
2445 // The immediate encodes the type of constant as well as the value.
2446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2447 unsigned Value = CE->getValue();
2448 Value = ARM_AM::encodeNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00002449 Inst.addOperand(MCOperand::CreateImm(Value));
2450 }
2451
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002452 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const {
2453 assert(N == 1 && "Invalid number of operands!");
2454 // The immediate encodes the type of constant as well as the value.
2455 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2456 unsigned Value = CE->getValue();
2457 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2458 Inst.getOpcode() == ARM::VMOVv16i8) &&
2459 "All vmvn instructions that wants to replicate non-zero byte "
2460 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2461 unsigned B = ((~Value) & 0xff);
2462 B |= 0xe00; // cmode = 0b1110
2463 Inst.addOperand(MCOperand::CreateImm(B));
2464 }
Jim Grosbach8211c052011-10-18 00:22:00 +00002465 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2466 assert(N == 1 && "Invalid number of operands!");
2467 // The immediate encodes the type of constant as well as the value.
2468 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2469 unsigned Value = CE->getValue();
2470 if (Value >= 256 && Value <= 0xffff)
2471 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2472 else if (Value > 0xffff && Value <= 0xffffff)
2473 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2474 else if (Value > 0xffffff)
2475 Value = (Value >> 24) | 0x600;
2476 Inst.addOperand(MCOperand::CreateImm(Value));
2477 }
2478
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002479 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const {
2480 assert(N == 1 && "Invalid number of operands!");
2481 // The immediate encodes the type of constant as well as the value.
2482 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2483 unsigned Value = CE->getValue();
2484 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2485 Inst.getOpcode() == ARM::VMOVv16i8) &&
2486 "All instructions that wants to replicate non-zero byte "
2487 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2488 unsigned B = Value & 0xff;
2489 B |= 0xe00; // cmode = 0b1110
2490 Inst.addOperand(MCOperand::CreateImm(B));
2491 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00002492 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2493 assert(N == 1 && "Invalid number of operands!");
2494 // The immediate encodes the type of constant as well as the value.
2495 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2496 unsigned Value = ~CE->getValue();
2497 if (Value >= 256 && Value <= 0xffff)
2498 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2499 else if (Value > 0xffff && Value <= 0xffffff)
2500 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2501 else if (Value > 0xffffff)
2502 Value = (Value >> 24) | 0x600;
2503 Inst.addOperand(MCOperand::CreateImm(Value));
2504 }
2505
Jim Grosbache4454e02011-10-18 16:18:11 +00002506 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2507 assert(N == 1 && "Invalid number of operands!");
2508 // The immediate encodes the type of constant as well as the value.
2509 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2510 uint64_t Value = CE->getValue();
2511 unsigned Imm = 0;
2512 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2513 Imm |= (Value & 1) << i;
2514 }
2515 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2516 }
2517
Craig Topperca7e3e52014-03-10 03:19:03 +00002518 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002519
David Blaikie960ea3f2014-06-08 16:18:35 +00002520 static std::unique_ptr<ARMOperand> CreateITMask(unsigned Mask, SMLoc S) {
2521 auto Op = make_unique<ARMOperand>(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002522 Op->ITMask.Mask = Mask;
2523 Op->StartLoc = S;
2524 Op->EndLoc = S;
2525 return Op;
2526 }
2527
David Blaikie960ea3f2014-06-08 16:18:35 +00002528 static std::unique_ptr<ARMOperand> CreateCondCode(ARMCC::CondCodes CC,
2529 SMLoc S) {
2530 auto Op = make_unique<ARMOperand>(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002531 Op->CC.Val = CC;
2532 Op->StartLoc = S;
2533 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002534 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002535 }
2536
David Blaikie960ea3f2014-06-08 16:18:35 +00002537 static std::unique_ptr<ARMOperand> CreateCoprocNum(unsigned CopVal, SMLoc S) {
2538 auto Op = make_unique<ARMOperand>(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002539 Op->Cop.Val = CopVal;
2540 Op->StartLoc = S;
2541 Op->EndLoc = S;
2542 return Op;
2543 }
2544
David Blaikie960ea3f2014-06-08 16:18:35 +00002545 static std::unique_ptr<ARMOperand> CreateCoprocReg(unsigned CopVal, SMLoc S) {
2546 auto Op = make_unique<ARMOperand>(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002547 Op->Cop.Val = CopVal;
2548 Op->StartLoc = S;
2549 Op->EndLoc = S;
2550 return Op;
2551 }
2552
David Blaikie960ea3f2014-06-08 16:18:35 +00002553 static std::unique_ptr<ARMOperand> CreateCoprocOption(unsigned Val, SMLoc S,
2554 SMLoc E) {
2555 auto Op = make_unique<ARMOperand>(k_CoprocOption);
Jim Grosbach48399582011-10-12 17:34:41 +00002556 Op->Cop.Val = Val;
2557 Op->StartLoc = S;
2558 Op->EndLoc = E;
2559 return Op;
2560 }
2561
David Blaikie960ea3f2014-06-08 16:18:35 +00002562 static std::unique_ptr<ARMOperand> CreateCCOut(unsigned RegNum, SMLoc S) {
2563 auto Op = make_unique<ARMOperand>(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002564 Op->Reg.RegNum = RegNum;
2565 Op->StartLoc = S;
2566 Op->EndLoc = S;
2567 return Op;
2568 }
2569
David Blaikie960ea3f2014-06-08 16:18:35 +00002570 static std::unique_ptr<ARMOperand> CreateToken(StringRef Str, SMLoc S) {
2571 auto Op = make_unique<ARMOperand>(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002572 Op->Tok.Data = Str.data();
2573 Op->Tok.Length = Str.size();
2574 Op->StartLoc = S;
2575 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002576 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002577 }
2578
David Blaikie960ea3f2014-06-08 16:18:35 +00002579 static std::unique_ptr<ARMOperand> CreateReg(unsigned RegNum, SMLoc S,
2580 SMLoc E) {
2581 auto Op = make_unique<ARMOperand>(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002582 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002583 Op->StartLoc = S;
2584 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002585 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002586 }
2587
David Blaikie960ea3f2014-06-08 16:18:35 +00002588 static std::unique_ptr<ARMOperand>
2589 CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2590 unsigned ShiftReg, unsigned ShiftImm, SMLoc S,
2591 SMLoc E) {
2592 auto Op = make_unique<ARMOperand>(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002593 Op->RegShiftedReg.ShiftTy = ShTy;
2594 Op->RegShiftedReg.SrcReg = SrcReg;
2595 Op->RegShiftedReg.ShiftReg = ShiftReg;
2596 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002597 Op->StartLoc = S;
2598 Op->EndLoc = E;
2599 return Op;
2600 }
2601
David Blaikie960ea3f2014-06-08 16:18:35 +00002602 static std::unique_ptr<ARMOperand>
2603 CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2604 unsigned ShiftImm, SMLoc S, SMLoc E) {
2605 auto Op = make_unique<ARMOperand>(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002606 Op->RegShiftedImm.ShiftTy = ShTy;
2607 Op->RegShiftedImm.SrcReg = SrcReg;
2608 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002609 Op->StartLoc = S;
2610 Op->EndLoc = E;
2611 return Op;
2612 }
2613
David Blaikie960ea3f2014-06-08 16:18:35 +00002614 static std::unique_ptr<ARMOperand> CreateShifterImm(bool isASR, unsigned Imm,
2615 SMLoc S, SMLoc E) {
2616 auto Op = make_unique<ARMOperand>(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002617 Op->ShifterImm.isASR = isASR;
2618 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002619 Op->StartLoc = S;
2620 Op->EndLoc = E;
2621 return Op;
2622 }
2623
David Blaikie960ea3f2014-06-08 16:18:35 +00002624 static std::unique_ptr<ARMOperand> CreateRotImm(unsigned Imm, SMLoc S,
2625 SMLoc E) {
2626 auto Op = make_unique<ARMOperand>(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002627 Op->RotImm.Imm = Imm;
2628 Op->StartLoc = S;
2629 Op->EndLoc = E;
2630 return Op;
2631 }
2632
David Blaikie960ea3f2014-06-08 16:18:35 +00002633 static std::unique_ptr<ARMOperand>
2634 CreateBitfield(unsigned LSB, unsigned Width, SMLoc S, SMLoc E) {
2635 auto Op = make_unique<ARMOperand>(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002636 Op->Bitfield.LSB = LSB;
2637 Op->Bitfield.Width = Width;
2638 Op->StartLoc = S;
2639 Op->EndLoc = E;
2640 return Op;
2641 }
2642
David Blaikie960ea3f2014-06-08 16:18:35 +00002643 static std::unique_ptr<ARMOperand>
2644 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002645 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002646 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002647 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002648
Chad Rosierfa705ee2013-07-01 20:49:23 +00002649 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002650 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002651 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002652 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002653 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002654
Chad Rosierfa705ee2013-07-01 20:49:23 +00002655 // Sort based on the register encoding values.
2656 array_pod_sort(Regs.begin(), Regs.end());
2657
David Blaikie960ea3f2014-06-08 16:18:35 +00002658 auto Op = make_unique<ARMOperand>(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002659 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002660 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002661 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002662 Op->StartLoc = StartLoc;
2663 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002664 return Op;
2665 }
2666
David Blaikie960ea3f2014-06-08 16:18:35 +00002667 static std::unique_ptr<ARMOperand> CreateVectorList(unsigned RegNum,
2668 unsigned Count,
2669 bool isDoubleSpaced,
2670 SMLoc S, SMLoc E) {
2671 auto Op = make_unique<ARMOperand>(k_VectorList);
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002672 Op->VectorList.RegNum = RegNum;
2673 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002674 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002675 Op->StartLoc = S;
2676 Op->EndLoc = E;
2677 return Op;
2678 }
2679
David Blaikie960ea3f2014-06-08 16:18:35 +00002680 static std::unique_ptr<ARMOperand>
2681 CreateVectorListAllLanes(unsigned RegNum, unsigned Count, bool isDoubleSpaced,
2682 SMLoc S, SMLoc E) {
2683 auto Op = make_unique<ARMOperand>(k_VectorListAllLanes);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002684 Op->VectorList.RegNum = RegNum;
2685 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002686 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002687 Op->StartLoc = S;
2688 Op->EndLoc = E;
2689 return Op;
2690 }
2691
David Blaikie960ea3f2014-06-08 16:18:35 +00002692 static std::unique_ptr<ARMOperand>
2693 CreateVectorListIndexed(unsigned RegNum, unsigned Count, unsigned Index,
2694 bool isDoubleSpaced, SMLoc S, SMLoc E) {
2695 auto Op = make_unique<ARMOperand>(k_VectorListIndexed);
Jim Grosbach04945c42011-12-02 00:35:16 +00002696 Op->VectorList.RegNum = RegNum;
2697 Op->VectorList.Count = Count;
2698 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002699 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002700 Op->StartLoc = S;
2701 Op->EndLoc = E;
2702 return Op;
2703 }
2704
David Blaikie960ea3f2014-06-08 16:18:35 +00002705 static std::unique_ptr<ARMOperand>
2706 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
2707 auto Op = make_unique<ARMOperand>(k_VectorIndex);
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002708 Op->VectorIndex.Val = Idx;
2709 Op->StartLoc = S;
2710 Op->EndLoc = E;
2711 return Op;
2712 }
2713
David Blaikie960ea3f2014-06-08 16:18:35 +00002714 static std::unique_ptr<ARMOperand> CreateImm(const MCExpr *Val, SMLoc S,
2715 SMLoc E) {
2716 auto Op = make_unique<ARMOperand>(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002717 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002718 Op->StartLoc = S;
2719 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002720 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002721 }
2722
David Blaikie960ea3f2014-06-08 16:18:35 +00002723 static std::unique_ptr<ARMOperand>
2724 CreateMem(unsigned BaseRegNum, const MCConstantExpr *OffsetImm,
2725 unsigned OffsetRegNum, ARM_AM::ShiftOpc ShiftType,
2726 unsigned ShiftImm, unsigned Alignment, bool isNegative, SMLoc S,
2727 SMLoc E, SMLoc AlignmentLoc = SMLoc()) {
2728 auto Op = make_unique<ARMOperand>(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002729 Op->Memory.BaseRegNum = BaseRegNum;
2730 Op->Memory.OffsetImm = OffsetImm;
2731 Op->Memory.OffsetRegNum = OffsetRegNum;
2732 Op->Memory.ShiftType = ShiftType;
2733 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002734 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002735 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002736 Op->StartLoc = S;
2737 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00002738 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00002739 return Op;
2740 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002741
David Blaikie960ea3f2014-06-08 16:18:35 +00002742 static std::unique_ptr<ARMOperand>
2743 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy,
2744 unsigned ShiftImm, SMLoc S, SMLoc E) {
2745 auto Op = make_unique<ARMOperand>(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002746 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002747 Op->PostIdxReg.isAdd = isAdd;
2748 Op->PostIdxReg.ShiftTy = ShiftTy;
2749 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002750 Op->StartLoc = S;
2751 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002752 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002753 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002754
David Blaikie960ea3f2014-06-08 16:18:35 +00002755 static std::unique_ptr<ARMOperand> CreateMemBarrierOpt(ARM_MB::MemBOpt Opt,
2756 SMLoc S) {
2757 auto Op = make_unique<ARMOperand>(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002758 Op->MBOpt.Val = Opt;
2759 Op->StartLoc = S;
2760 Op->EndLoc = S;
2761 return Op;
2762 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002763
David Blaikie960ea3f2014-06-08 16:18:35 +00002764 static std::unique_ptr<ARMOperand>
2765 CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, SMLoc S) {
2766 auto Op = make_unique<ARMOperand>(k_InstSyncBarrierOpt);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002767 Op->ISBOpt.Val = Opt;
2768 Op->StartLoc = S;
2769 Op->EndLoc = S;
2770 return Op;
2771 }
2772
David Blaikie960ea3f2014-06-08 16:18:35 +00002773 static std::unique_ptr<ARMOperand> CreateProcIFlags(ARM_PROC::IFlags IFlags,
2774 SMLoc S) {
2775 auto Op = make_unique<ARMOperand>(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002776 Op->IFlags.Val = IFlags;
2777 Op->StartLoc = S;
2778 Op->EndLoc = S;
2779 return Op;
2780 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002781
David Blaikie960ea3f2014-06-08 16:18:35 +00002782 static std::unique_ptr<ARMOperand> CreateMSRMask(unsigned MMask, SMLoc S) {
2783 auto Op = make_unique<ARMOperand>(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002784 Op->MMask.Val = MMask;
2785 Op->StartLoc = S;
2786 Op->EndLoc = S;
2787 return Op;
2788 }
Tim Northoveree843ef2014-08-15 10:47:12 +00002789
2790 static std::unique_ptr<ARMOperand> CreateBankedReg(unsigned Reg, SMLoc S) {
2791 auto Op = make_unique<ARMOperand>(k_BankedReg);
2792 Op->BankedReg.Val = Reg;
2793 Op->StartLoc = S;
2794 Op->EndLoc = S;
2795 return Op;
2796 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002797};
2798
2799} // end anonymous namespace.
2800
Jim Grosbach602aa902011-07-13 15:34:57 +00002801void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002802 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002803 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002804 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002805 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002806 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002807 OS << "<ccout " << getReg() << ">";
2808 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002809 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002810 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002811 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2812 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2813 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002814 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2815 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2816 break;
2817 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002818 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002819 OS << "<coprocessor number: " << getCoproc() << ">";
2820 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002821 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002822 OS << "<coprocessor register: " << getCoproc() << ">";
2823 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002824 case k_CoprocOption:
2825 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2826 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002827 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002828 OS << "<mask: " << getMSRMask() << ">";
2829 break;
Tim Northoveree843ef2014-08-15 10:47:12 +00002830 case k_BankedReg:
2831 OS << "<banked reg: " << getBankedReg() << ">";
2832 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002833 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002834 getImm()->print(OS);
2835 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002836 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002837 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002838 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002839 case k_InstSyncBarrierOpt:
2840 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2841 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002842 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002843 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002844 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002845 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002846 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002847 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002848 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2849 << PostIdxReg.RegNum;
2850 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2851 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2852 << PostIdxReg.ShiftImm;
2853 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002854 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002855 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002856 OS << "<ARM_PROC::";
2857 unsigned IFlags = getProcIFlags();
2858 for (int i=2; i >= 0; --i)
2859 if (IFlags & (1 << i))
2860 OS << ARM_PROC::IFlagsToString(1 << i);
2861 OS << ">";
2862 break;
2863 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002864 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002865 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002866 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002867 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002868 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2869 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002870 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002871 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002872 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002873 << RegShiftedReg.SrcReg << " "
2874 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2875 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002876 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002877 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002878 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002879 << RegShiftedImm.SrcReg << " "
2880 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2881 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002882 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002883 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002884 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2885 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002886 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002887 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2888 << ", width: " << Bitfield.Width << ">";
2889 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002890 case k_RegisterList:
2891 case k_DPRRegisterList:
2892 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002893 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002894
Bill Wendlingbed94652010-11-09 23:28:44 +00002895 const SmallVectorImpl<unsigned> &RegList = getRegList();
2896 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002897 I = RegList.begin(), E = RegList.end(); I != E; ) {
2898 OS << *I;
2899 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002900 }
2901
2902 OS << ">";
2903 break;
2904 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002905 case k_VectorList:
2906 OS << "<vector_list " << VectorList.Count << " * "
2907 << VectorList.RegNum << ">";
2908 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002909 case k_VectorListAllLanes:
2910 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2911 << VectorList.RegNum << ">";
2912 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002913 case k_VectorListIndexed:
2914 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2915 << VectorList.Count << " * " << VectorList.RegNum << ">";
2916 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002917 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002918 OS << "'" << getToken() << "'";
2919 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002920 case k_VectorIndex:
2921 OS << "<vectorindex " << getVectorIndex() << ">";
2922 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002923 }
2924}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002925
2926/// @name Auto-generated Match Functions
2927/// {
2928
2929static unsigned MatchRegisterName(StringRef Name);
2930
2931/// }
2932
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002933bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2934 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002935 const AsmToken &Tok = getParser().getTok();
2936 StartLoc = Tok.getLoc();
2937 EndLoc = Tok.getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002938 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002939
2940 return (RegNo == (unsigned)-1);
2941}
2942
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002943/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002944/// and if it is a register name the token is eaten and the register number is
2945/// returned. Otherwise return -1.
2946///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002947int ARMAsmParser::tryParseRegister() {
Rafael Espindola961d4692014-11-11 05:18:41 +00002948 MCAsmParser &Parser = getParser();
Chris Lattner44e5981c2010-10-30 04:09:10 +00002949 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002950 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002951
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002952 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002953 unsigned RegNum = MatchRegisterName(lowerCase);
2954 if (!RegNum) {
2955 RegNum = StringSwitch<unsigned>(lowerCase)
2956 .Case("r13", ARM::SP)
2957 .Case("r14", ARM::LR)
2958 .Case("r15", ARM::PC)
2959 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002960 // Additional register name aliases for 'gas' compatibility.
2961 .Case("a1", ARM::R0)
2962 .Case("a2", ARM::R1)
2963 .Case("a3", ARM::R2)
2964 .Case("a4", ARM::R3)
2965 .Case("v1", ARM::R4)
2966 .Case("v2", ARM::R5)
2967 .Case("v3", ARM::R6)
2968 .Case("v4", ARM::R7)
2969 .Case("v5", ARM::R8)
2970 .Case("v6", ARM::R9)
2971 .Case("v7", ARM::R10)
2972 .Case("v8", ARM::R11)
2973 .Case("sb", ARM::R9)
2974 .Case("sl", ARM::R10)
2975 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002976 .Default(0);
2977 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002978 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002979 // Check for aliases registered via .req. Canonicalize to lower case.
2980 // That's more consistent since register names are case insensitive, and
2981 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2982 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002983 // If no match, return failure.
2984 if (Entry == RegisterReqs.end())
2985 return -1;
2986 Parser.Lex(); // Eat identifier token.
2987 return Entry->getValue();
2988 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002989
Oliver Stannard9e89d8c2014-11-05 12:06:39 +00002990 // Some FPUs only have 16 D registers, so D16-D31 are invalid
2991 if (hasD16() && RegNum >= ARM::D16 && RegNum <= ARM::D31)
2992 return -1;
2993
Chris Lattner44e5981c2010-10-30 04:09:10 +00002994 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002995
Chris Lattner44e5981c2010-10-30 04:09:10 +00002996 return RegNum;
2997}
Jim Grosbach99710a82010-11-01 16:44:21 +00002998
Jim Grosbachbb24c592011-07-13 18:49:30 +00002999// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
3000// If a recoverable error occurs, return 1. If an irrecoverable error
3001// occurs, return -1. An irrecoverable error is one where tokens have been
3002// consumed in the process of trying to parse the shifter (i.e., when it is
3003// indeed a shifter operand, but malformed).
David Blaikie960ea3f2014-06-08 16:18:35 +00003004int ARMAsmParser::tryParseShiftRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003005 MCAsmParser &Parser = getParser();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003006 SMLoc S = Parser.getTok().getLoc();
3007 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00003008 if (Tok.isNot(AsmToken::Identifier))
3009 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003010
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003011 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003012 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00003013 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003014 .Case("lsl", ARM_AM::lsl)
3015 .Case("lsr", ARM_AM::lsr)
3016 .Case("asr", ARM_AM::asr)
3017 .Case("ror", ARM_AM::ror)
3018 .Case("rrx", ARM_AM::rrx)
3019 .Default(ARM_AM::no_shift);
3020
3021 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00003022 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003023
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003024 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003025
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003026 // The source register for the shift has already been added to the
3027 // operand list, so we need to pop it off and combine it into the shifted
3028 // register operand instead.
David Blaikie960ea3f2014-06-08 16:18:35 +00003029 std::unique_ptr<ARMOperand> PrevOp(
3030 (ARMOperand *)Operands.pop_back_val().release());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003031 if (!PrevOp->isReg())
3032 return Error(PrevOp->getStartLoc(), "shift must be of a register");
3033 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003034
3035 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003036 int64_t Imm = 0;
3037 int ShiftReg = 0;
3038 if (ShiftTy == ARM_AM::rrx) {
3039 // RRX Doesn't have an explicit shift amount. The encoder expects
3040 // the shift register to be the same as the source register. Seems odd,
3041 // but OK.
3042 ShiftReg = SrcReg;
3043 } else {
3044 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003045 if (Parser.getTok().is(AsmToken::Hash) ||
3046 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003047 Parser.Lex(); // Eat hash.
3048 SMLoc ImmLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00003049 const MCExpr *ShiftExpr = nullptr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003050 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003051 Error(ImmLoc, "invalid immediate shift value");
3052 return -1;
3053 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003054 // The expression must be evaluatable as an immediate.
3055 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00003056 if (!CE) {
3057 Error(ImmLoc, "invalid immediate shift value");
3058 return -1;
3059 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003060 // Range check the immediate.
3061 // lsl, ror: 0 <= imm <= 31
3062 // lsr, asr: 0 <= imm <= 32
3063 Imm = CE->getValue();
3064 if (Imm < 0 ||
3065 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
3066 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003067 Error(ImmLoc, "immediate shift value out of range");
3068 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003069 }
Jim Grosbach21488b82011-12-22 17:37:00 +00003070 // shift by zero is a nop. Always send it through as lsl.
3071 // ('as' compatibility)
3072 if (Imm == 0)
3073 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003074 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003075 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003076 EndLoc = Parser.getTok().getEndLoc();
3077 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00003078 if (ShiftReg == -1) {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003079 Error(L, "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003080 return -1;
3081 }
3082 } else {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003083 Error(Parser.getTok().getLoc(),
3084 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003085 return -1;
3086 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003087 }
3088
Owen Andersonb595ed02011-07-21 18:54:16 +00003089 if (ShiftReg && ShiftTy != ARM_AM::rrx)
3090 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00003091 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003092 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00003093 else
3094 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003095 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003096
Jim Grosbachbb24c592011-07-13 18:49:30 +00003097 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003098}
3099
3100
Bill Wendling2063b842010-11-18 23:43:05 +00003101/// Try to parse a register name. The token must be an Identifier when called.
3102/// If it's a register, an AsmOperand is created. Another AsmOperand is created
3103/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003104///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003105/// TODO this is likely to change to allow different register types and or to
3106/// parse for a specific register type.
David Blaikie960ea3f2014-06-08 16:18:35 +00003107bool ARMAsmParser::tryParseRegisterWithWriteBack(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003108 MCAsmParser &Parser = getParser();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003109 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003110 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003111 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003112 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003113
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003114 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3115 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003116
Chris Lattner44e5981c2010-10-30 04:09:10 +00003117 const AsmToken &ExclaimTok = Parser.getTok();
3118 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003119 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3120 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003121 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003122 return false;
3123 }
3124
3125 // Also check for an index operand. This is only legal for vector registers,
3126 // but that'll get caught OK in operand matching, so we don't need to
3127 // explicitly filter everything else out here.
3128 if (Parser.getTok().is(AsmToken::LBrac)) {
3129 SMLoc SIdx = Parser.getTok().getLoc();
3130 Parser.Lex(); // Eat left bracket token.
3131
3132 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003133 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003134 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003135 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003136 if (!MCE)
3137 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003138
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003139 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003140 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003141
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003142 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003143 Parser.Lex(); // Eat right bracket token.
3144
3145 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3146 SIdx, E,
3147 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003148 }
3149
Bill Wendling2063b842010-11-18 23:43:05 +00003150 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003151}
3152
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003153/// MatchCoprocessorOperandName - Try to parse an coprocessor related
Renato Golinac561c32014-06-26 13:10:53 +00003154/// instruction with a symbolic operand name.
3155/// We accept "crN" syntax for GAS compatibility.
3156/// <operand-name> ::= <prefix><number>
3157/// If CoprocOp is 'c', then:
3158/// <prefix> ::= c | cr
3159/// If CoprocOp is 'p', then :
3160/// <prefix> ::= p
3161/// <number> ::= integer in range [0, 15]
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003162static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003163 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3164 // but efficient.
Renato Golinac561c32014-06-26 13:10:53 +00003165 if (Name.size() < 2 || Name[0] != CoprocOp)
3166 return -1;
3167 Name = (Name[1] == 'r') ? Name.drop_front(2) : Name.drop_front();
3168
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003169 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003170 default: return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003171 case 1:
3172 switch (Name[0]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003173 default: return -1;
3174 case '0': return 0;
3175 case '1': return 1;
3176 case '2': return 2;
3177 case '3': return 3;
3178 case '4': return 4;
3179 case '5': return 5;
3180 case '6': return 6;
3181 case '7': return 7;
3182 case '8': return 8;
3183 case '9': return 9;
3184 }
Renato Golinac561c32014-06-26 13:10:53 +00003185 case 2:
3186 if (Name[0] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003187 return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003188 switch (Name[1]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003189 default: return -1;
Renato Golinbc0b0372014-08-04 23:21:56 +00003190 // CP10 and CP11 are VFP/NEON and so vector instructions should be used.
3191 // However, old cores (v5/v6) did use them in that way.
3192 case '0': return 10;
3193 case '1': return 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003194 case '2': return 12;
3195 case '3': return 13;
3196 case '4': return 14;
3197 case '5': return 15;
3198 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003199 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003200}
3201
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003202/// parseITCondCode - Try to parse a condition code for an IT instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003203ARMAsmParser::OperandMatchResultTy
3204ARMAsmParser::parseITCondCode(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003205 MCAsmParser &Parser = getParser();
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003206 SMLoc S = Parser.getTok().getLoc();
3207 const AsmToken &Tok = Parser.getTok();
3208 if (!Tok.is(AsmToken::Identifier))
3209 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003210 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003211 .Case("eq", ARMCC::EQ)
3212 .Case("ne", ARMCC::NE)
3213 .Case("hs", ARMCC::HS)
3214 .Case("cs", ARMCC::HS)
3215 .Case("lo", ARMCC::LO)
3216 .Case("cc", ARMCC::LO)
3217 .Case("mi", ARMCC::MI)
3218 .Case("pl", ARMCC::PL)
3219 .Case("vs", ARMCC::VS)
3220 .Case("vc", ARMCC::VC)
3221 .Case("hi", ARMCC::HI)
3222 .Case("ls", ARMCC::LS)
3223 .Case("ge", ARMCC::GE)
3224 .Case("lt", ARMCC::LT)
3225 .Case("gt", ARMCC::GT)
3226 .Case("le", ARMCC::LE)
3227 .Case("al", ARMCC::AL)
3228 .Default(~0U);
3229 if (CC == ~0U)
3230 return MatchOperand_NoMatch;
3231 Parser.Lex(); // Eat the token.
3232
3233 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3234
3235 return MatchOperand_Success;
3236}
3237
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003238/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003239/// token must be an Identifier when called, and if it is a coprocessor
3240/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003241ARMAsmParser::OperandMatchResultTy
3242ARMAsmParser::parseCoprocNumOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003243 MCAsmParser &Parser = getParser();
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003244 SMLoc S = Parser.getTok().getLoc();
3245 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003246 if (Tok.isNot(AsmToken::Identifier))
3247 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003248
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003249 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003250 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003251 return MatchOperand_NoMatch;
Renato Golinbc0b0372014-08-04 23:21:56 +00003252 // ARMv7 and v8 don't allow cp10/cp11 due to VFP/NEON specific instructions
3253 if ((hasV7Ops() || hasV8Ops()) && (Num == 10 || Num == 11))
3254 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003255
3256 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003257 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003258 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003259}
3260
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003261/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003262/// token must be an Identifier when called, and if it is a coprocessor
3263/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003264ARMAsmParser::OperandMatchResultTy
3265ARMAsmParser::parseCoprocRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003266 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003267 SMLoc S = Parser.getTok().getLoc();
3268 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003269 if (Tok.isNot(AsmToken::Identifier))
3270 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003271
3272 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3273 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003274 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003275
3276 Parser.Lex(); // Eat identifier token.
3277 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003278 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003279}
3280
Jim Grosbach48399582011-10-12 17:34:41 +00003281/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3282/// coproc_option : '{' imm0_255 '}'
David Blaikie960ea3f2014-06-08 16:18:35 +00003283ARMAsmParser::OperandMatchResultTy
3284ARMAsmParser::parseCoprocOptionOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003285 MCAsmParser &Parser = getParser();
Jim Grosbach48399582011-10-12 17:34:41 +00003286 SMLoc S = Parser.getTok().getLoc();
3287
3288 // If this isn't a '{', this isn't a coprocessor immediate operand.
3289 if (Parser.getTok().isNot(AsmToken::LCurly))
3290 return MatchOperand_NoMatch;
3291 Parser.Lex(); // Eat the '{'
3292
3293 const MCExpr *Expr;
3294 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003295 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003296 Error(Loc, "illegal expression");
3297 return MatchOperand_ParseFail;
3298 }
3299 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3300 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3301 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3302 return MatchOperand_ParseFail;
3303 }
3304 int Val = CE->getValue();
3305
3306 // Check for and consume the closing '}'
3307 if (Parser.getTok().isNot(AsmToken::RCurly))
3308 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003309 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003310 Parser.Lex(); // Eat the '}'
3311
3312 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3313 return MatchOperand_Success;
3314}
3315
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003316// For register list parsing, we need to map from raw GPR register numbering
3317// to the enumeration values. The enumeration values aren't sorted by
3318// register number due to our using "sp", "lr" and "pc" as canonical names.
3319static unsigned getNextRegister(unsigned Reg) {
3320 // If this is a GPR, we need to do it manually, otherwise we can rely
3321 // on the sort ordering of the enumeration since the other reg-classes
3322 // are sane.
3323 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3324 return Reg + 1;
3325 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003326 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003327 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3328 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3329 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3330 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3331 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3332 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3333 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3334 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3335 }
3336}
3337
Jim Grosbach85a23432011-11-11 21:27:40 +00003338// Return the low-subreg of a given Q register.
3339static unsigned getDRegFromQReg(unsigned QReg) {
3340 switch (QReg) {
3341 default: llvm_unreachable("expected a Q register!");
3342 case ARM::Q0: return ARM::D0;
3343 case ARM::Q1: return ARM::D2;
3344 case ARM::Q2: return ARM::D4;
3345 case ARM::Q3: return ARM::D6;
3346 case ARM::Q4: return ARM::D8;
3347 case ARM::Q5: return ARM::D10;
3348 case ARM::Q6: return ARM::D12;
3349 case ARM::Q7: return ARM::D14;
3350 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003351 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003352 case ARM::Q10: return ARM::D20;
3353 case ARM::Q11: return ARM::D22;
3354 case ARM::Q12: return ARM::D24;
3355 case ARM::Q13: return ARM::D26;
3356 case ARM::Q14: return ARM::D28;
3357 case ARM::Q15: return ARM::D30;
3358 }
3359}
3360
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003361/// Parse a register list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003362bool ARMAsmParser::parseRegisterList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003363 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00003364 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003365 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003366 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003367 Parser.Lex(); // Eat '{' token.
3368 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003369
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003370 // Check the first register in the list to see what register class
3371 // this is a list of.
3372 int Reg = tryParseRegister();
3373 if (Reg == -1)
3374 return Error(RegLoc, "register expected");
3375
Jim Grosbach85a23432011-11-11 21:27:40 +00003376 // The reglist instructions have at most 16 registers, so reserve
3377 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003378 int EReg = 0;
3379 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003380
3381 // Allow Q regs and just interpret them as the two D sub-registers.
3382 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3383 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003384 EReg = MRI->getEncodingValue(Reg);
3385 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003386 ++Reg;
3387 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003388 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003389 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3390 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3391 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3392 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3393 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3394 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3395 else
3396 return Error(RegLoc, "invalid register in register list");
3397
Jim Grosbach85a23432011-11-11 21:27:40 +00003398 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003399 EReg = MRI->getEncodingValue(Reg);
3400 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003401
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003402 // This starts immediately after the first register token in the list,
3403 // so we can see either a comma or a minus (range separator) as a legal
3404 // next token.
3405 while (Parser.getTok().is(AsmToken::Comma) ||
3406 Parser.getTok().is(AsmToken::Minus)) {
3407 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003408 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003409 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003410 int EndReg = tryParseRegister();
3411 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003412 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003413 // Allow Q regs and just interpret them as the two D sub-registers.
3414 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3415 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003416 // If the register is the same as the start reg, there's nothing
3417 // more to do.
3418 if (Reg == EndReg)
3419 continue;
3420 // The register must be in the same register class as the first.
3421 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003422 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003423 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003424 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003425 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003426
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003427 // Add all the registers in the range to the register list.
3428 while (Reg != EndReg) {
3429 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003430 EReg = MRI->getEncodingValue(Reg);
3431 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003432 }
3433 continue;
3434 }
3435 Parser.Lex(); // Eat the comma.
3436 RegLoc = Parser.getTok().getLoc();
3437 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003438 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003439 Reg = tryParseRegister();
3440 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003441 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003442 // Allow Q regs and just interpret them as the two D sub-registers.
3443 bool isQReg = false;
3444 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3445 Reg = getDRegFromQReg(Reg);
3446 isQReg = true;
3447 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003448 // The register must be in the same register class as the first.
3449 if (!RC->contains(Reg))
3450 return Error(RegLoc, "invalid register in register list");
3451 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003452 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003453 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3454 Warning(RegLoc, "register list not in ascending order");
3455 else
3456 return Error(RegLoc, "register list not in ascending order");
3457 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003458 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003459 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3460 ") in register list");
3461 continue;
3462 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003463 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003464 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3465 Reg != OldReg + 1)
3466 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003467 EReg = MRI->getEncodingValue(Reg);
3468 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3469 if (isQReg) {
3470 EReg = MRI->getEncodingValue(++Reg);
3471 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3472 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003473 }
3474
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003475 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003476 return Error(Parser.getTok().getLoc(), "'}' expected");
3477 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003478 Parser.Lex(); // Eat '}' token.
3479
Jim Grosbach18bf3632011-12-13 21:48:29 +00003480 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003481 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003482
3483 // The ARM system instruction variants for LDM/STM have a '^' token here.
3484 if (Parser.getTok().is(AsmToken::Caret)) {
3485 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3486 Parser.Lex(); // Eat '^' token.
3487 }
3488
Bill Wendling2063b842010-11-18 23:43:05 +00003489 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003490}
3491
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003492// Helper function to parse the lane index for vector lists.
3493ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003494parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003495 MCAsmParser &Parser = getParser();
Jim Grosbach04945c42011-12-02 00:35:16 +00003496 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003497 if (Parser.getTok().is(AsmToken::LBrac)) {
3498 Parser.Lex(); // Eat the '['.
3499 if (Parser.getTok().is(AsmToken::RBrac)) {
3500 // "Dn[]" is the 'all lanes' syntax.
3501 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003502 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003503 Parser.Lex(); // Eat the ']'.
3504 return MatchOperand_Success;
3505 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003506
3507 // There's an optional '#' token here. Normally there wouldn't be, but
3508 // inline assemble puts one in, and it's friendly to accept that.
3509 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003510 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003511
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003512 const MCExpr *LaneIndex;
3513 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003514 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003515 Error(Loc, "illegal expression");
3516 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003517 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003518 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3519 if (!CE) {
3520 Error(Loc, "lane index must be empty or an integer");
3521 return MatchOperand_ParseFail;
3522 }
3523 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3524 Error(Parser.getTok().getLoc(), "']' expected");
3525 return MatchOperand_ParseFail;
3526 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003527 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003528 Parser.Lex(); // Eat the ']'.
3529 int64_t Val = CE->getValue();
3530
3531 // FIXME: Make this range check context sensitive for .8, .16, .32.
3532 if (Val < 0 || Val > 7) {
3533 Error(Parser.getTok().getLoc(), "lane index out of range");
3534 return MatchOperand_ParseFail;
3535 }
3536 Index = Val;
3537 LaneKind = IndexedLane;
3538 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003539 }
3540 LaneKind = NoLanes;
3541 return MatchOperand_Success;
3542}
3543
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003544// parse a vector register list
David Blaikie960ea3f2014-06-08 16:18:35 +00003545ARMAsmParser::OperandMatchResultTy
3546ARMAsmParser::parseVectorList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003547 MCAsmParser &Parser = getParser();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003548 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003549 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003550 SMLoc S = Parser.getTok().getLoc();
3551 // As an extension (to match gas), support a plain D register or Q register
3552 // (without encosing curly braces) as a single or double entry list,
3553 // respectively.
3554 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003555 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003556 int Reg = tryParseRegister();
3557 if (Reg == -1)
3558 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003559 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003560 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003561 if (Res != MatchOperand_Success)
3562 return Res;
3563 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003564 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003565 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003566 break;
3567 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003568 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3569 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003570 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003571 case IndexedLane:
3572 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003573 LaneIndex,
3574 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003575 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003576 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003577 return MatchOperand_Success;
3578 }
3579 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3580 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003581 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003582 if (Res != MatchOperand_Success)
3583 return Res;
3584 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003585 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003586 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003587 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003588 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003589 break;
3590 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003591 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3592 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003593 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3594 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003595 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003596 case IndexedLane:
3597 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003598 LaneIndex,
3599 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003600 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003601 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003602 return MatchOperand_Success;
3603 }
3604 Error(S, "vector register expected");
3605 return MatchOperand_ParseFail;
3606 }
3607
3608 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003609 return MatchOperand_NoMatch;
3610
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003611 Parser.Lex(); // Eat '{' token.
3612 SMLoc RegLoc = Parser.getTok().getLoc();
3613
3614 int Reg = tryParseRegister();
3615 if (Reg == -1) {
3616 Error(RegLoc, "register expected");
3617 return MatchOperand_ParseFail;
3618 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003619 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003620 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003621 unsigned FirstReg = Reg;
3622 // The list is of D registers, but we also allow Q regs and just interpret
3623 // them as the two D sub-registers.
3624 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3625 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003626 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3627 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003628 ++Reg;
3629 ++Count;
3630 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003631
3632 SMLoc E;
3633 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003634 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003635
Jim Grosbache891fe82011-11-15 23:19:15 +00003636 while (Parser.getTok().is(AsmToken::Comma) ||
3637 Parser.getTok().is(AsmToken::Minus)) {
3638 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003639 if (!Spacing)
3640 Spacing = 1; // Register range implies a single spaced list.
3641 else if (Spacing == 2) {
3642 Error(Parser.getTok().getLoc(),
3643 "sequential registers in double spaced list");
3644 return MatchOperand_ParseFail;
3645 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003646 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003647 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003648 int EndReg = tryParseRegister();
3649 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003650 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003651 return MatchOperand_ParseFail;
3652 }
3653 // Allow Q regs and just interpret them as the two D sub-registers.
3654 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3655 EndReg = getDRegFromQReg(EndReg) + 1;
3656 // If the register is the same as the start reg, there's nothing
3657 // more to do.
3658 if (Reg == EndReg)
3659 continue;
3660 // The register must be in the same register class as the first.
3661 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003662 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003663 return MatchOperand_ParseFail;
3664 }
3665 // Ranges must go from low to high.
3666 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003667 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003668 return MatchOperand_ParseFail;
3669 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003670 // Parse the lane specifier if present.
3671 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003672 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003673 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3674 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003675 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003676 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003677 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003678 return MatchOperand_ParseFail;
3679 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003680
3681 // Add all the registers in the range to the register list.
3682 Count += EndReg - Reg;
3683 Reg = EndReg;
3684 continue;
3685 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003686 Parser.Lex(); // Eat the comma.
3687 RegLoc = Parser.getTok().getLoc();
3688 int OldReg = Reg;
3689 Reg = tryParseRegister();
3690 if (Reg == -1) {
3691 Error(RegLoc, "register expected");
3692 return MatchOperand_ParseFail;
3693 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003694 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003695 // It's OK to use the enumeration values directly here rather, as the
3696 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003697 //
3698 // The list is of D registers, but we also allow Q regs and just interpret
3699 // them as the two D sub-registers.
3700 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003701 if (!Spacing)
3702 Spacing = 1; // Register range implies a single spaced list.
3703 else if (Spacing == 2) {
3704 Error(RegLoc,
3705 "invalid register in double-spaced list (must be 'D' register')");
3706 return MatchOperand_ParseFail;
3707 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003708 Reg = getDRegFromQReg(Reg);
3709 if (Reg != OldReg + 1) {
3710 Error(RegLoc, "non-contiguous register range");
3711 return MatchOperand_ParseFail;
3712 }
3713 ++Reg;
3714 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003715 // Parse the lane specifier if present.
3716 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003717 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003718 SMLoc LaneLoc = Parser.getTok().getLoc();
3719 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3720 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003721 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003722 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003723 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003724 return MatchOperand_ParseFail;
3725 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003726 continue;
3727 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003728 // Normal D register.
3729 // Figure out the register spacing (single or double) of the list if
3730 // we don't know it already.
3731 if (!Spacing)
3732 Spacing = 1 + (Reg == OldReg + 2);
3733
3734 // Just check that it's contiguous and keep going.
3735 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003736 Error(RegLoc, "non-contiguous register range");
3737 return MatchOperand_ParseFail;
3738 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003739 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003740 // Parse the lane specifier if present.
3741 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003742 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003743 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003744 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003745 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003746 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003747 Error(EndLoc, "mismatched lane index in register list");
3748 return MatchOperand_ParseFail;
3749 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003750 }
3751
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003752 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003753 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003754 return MatchOperand_ParseFail;
3755 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003756 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003757 Parser.Lex(); // Eat '}' token.
3758
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003759 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003760 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003761 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003762 // composite register classes.
3763 if (Count == 2) {
3764 const MCRegisterClass *RC = (Spacing == 1) ?
3765 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3766 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3767 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3768 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003769
Jim Grosbach2f50e922011-12-15 21:44:33 +00003770 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3771 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003772 break;
3773 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003774 // Two-register operands have been converted to the
3775 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003776 if (Count == 2) {
3777 const MCRegisterClass *RC = (Spacing == 1) ?
3778 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3779 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003780 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3781 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003782 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003783 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003784 S, E));
3785 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003786 case IndexedLane:
3787 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003788 LaneIndex,
3789 (Spacing == 2),
3790 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003791 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003792 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003793 return MatchOperand_Success;
3794}
3795
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003796/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003797ARMAsmParser::OperandMatchResultTy
3798ARMAsmParser::parseMemBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003799 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003800 SMLoc S = Parser.getTok().getLoc();
3801 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003802 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003803
Jiangning Liu288e1af2012-08-02 08:21:27 +00003804 if (Tok.is(AsmToken::Identifier)) {
3805 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003806
Jiangning Liu288e1af2012-08-02 08:21:27 +00003807 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3808 .Case("sy", ARM_MB::SY)
3809 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003810 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003811 .Case("sh", ARM_MB::ISH)
3812 .Case("ish", ARM_MB::ISH)
3813 .Case("shst", ARM_MB::ISHST)
3814 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003815 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003816 .Case("nsh", ARM_MB::NSH)
3817 .Case("un", ARM_MB::NSH)
3818 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003819 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003820 .Case("unst", ARM_MB::NSHST)
3821 .Case("osh", ARM_MB::OSH)
3822 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003823 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003824 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003825
Joey Gouly926d3f52013-09-05 15:35:24 +00003826 // ishld, oshld, nshld and ld are only available from ARMv8.
3827 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3828 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3829 Opt = ~0U;
3830
Jiangning Liu288e1af2012-08-02 08:21:27 +00003831 if (Opt == ~0U)
3832 return MatchOperand_NoMatch;
3833
3834 Parser.Lex(); // Eat identifier token.
3835 } else if (Tok.is(AsmToken::Hash) ||
3836 Tok.is(AsmToken::Dollar) ||
3837 Tok.is(AsmToken::Integer)) {
3838 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003839 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003840 SMLoc Loc = Parser.getTok().getLoc();
3841
3842 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003843 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003844 Error(Loc, "illegal expression");
3845 return MatchOperand_ParseFail;
3846 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003847
Jiangning Liu288e1af2012-08-02 08:21:27 +00003848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3849 if (!CE) {
3850 Error(Loc, "constant expression expected");
3851 return MatchOperand_ParseFail;
3852 }
3853
3854 int Val = CE->getValue();
3855 if (Val & ~0xf) {
3856 Error(Loc, "immediate value out of range");
3857 return MatchOperand_ParseFail;
3858 }
3859
3860 Opt = ARM_MB::RESERVED_0 + Val;
3861 } else
3862 return MatchOperand_ParseFail;
3863
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003864 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003865 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003866}
3867
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003868/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003869ARMAsmParser::OperandMatchResultTy
3870ARMAsmParser::parseInstSyncBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003871 MCAsmParser &Parser = getParser();
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003872 SMLoc S = Parser.getTok().getLoc();
3873 const AsmToken &Tok = Parser.getTok();
3874 unsigned Opt;
3875
3876 if (Tok.is(AsmToken::Identifier)) {
3877 StringRef OptStr = Tok.getString();
3878
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003879 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003880 Opt = ARM_ISB::SY;
3881 else
3882 return MatchOperand_NoMatch;
3883
3884 Parser.Lex(); // Eat identifier token.
3885 } else if (Tok.is(AsmToken::Hash) ||
3886 Tok.is(AsmToken::Dollar) ||
3887 Tok.is(AsmToken::Integer)) {
3888 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003889 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003890 SMLoc Loc = Parser.getTok().getLoc();
3891
3892 const MCExpr *ISBarrierID;
3893 if (getParser().parseExpression(ISBarrierID)) {
3894 Error(Loc, "illegal expression");
3895 return MatchOperand_ParseFail;
3896 }
3897
3898 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3899 if (!CE) {
3900 Error(Loc, "constant expression expected");
3901 return MatchOperand_ParseFail;
3902 }
3903
3904 int Val = CE->getValue();
3905 if (Val & ~0xf) {
3906 Error(Loc, "immediate value out of range");
3907 return MatchOperand_ParseFail;
3908 }
3909
3910 Opt = ARM_ISB::RESERVED_0 + Val;
3911 } else
3912 return MatchOperand_ParseFail;
3913
3914 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3915 (ARM_ISB::InstSyncBOpt)Opt, S));
3916 return MatchOperand_Success;
3917}
3918
3919
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003920/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003921ARMAsmParser::OperandMatchResultTy
3922ARMAsmParser::parseProcIFlagsOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003923 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003924 SMLoc S = Parser.getTok().getLoc();
3925 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003926 if (!Tok.is(AsmToken::Identifier))
3927 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003928 StringRef IFlagsStr = Tok.getString();
3929
Owen Anderson10c5b122011-10-05 17:16:40 +00003930 // An iflags string of "none" is interpreted to mean that none of the AIF
3931 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003932 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003933 if (IFlagsStr != "none") {
3934 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3935 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3936 .Case("a", ARM_PROC::A)
3937 .Case("i", ARM_PROC::I)
3938 .Case("f", ARM_PROC::F)
3939 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003940
Owen Anderson10c5b122011-10-05 17:16:40 +00003941 // If some specific iflag is already set, it means that some letter is
3942 // present more than once, this is not acceptable.
3943 if (Flag == ~0U || (IFlags & Flag))
3944 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003945
Owen Anderson10c5b122011-10-05 17:16:40 +00003946 IFlags |= Flag;
3947 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003948 }
3949
3950 Parser.Lex(); // Eat identifier token.
3951 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3952 return MatchOperand_Success;
3953}
3954
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003955/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003956ARMAsmParser::OperandMatchResultTy
3957ARMAsmParser::parseMSRMaskOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003958 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003959 SMLoc S = Parser.getTok().getLoc();
3960 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003961 if (!Tok.is(AsmToken::Identifier))
3962 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003963 StringRef Mask = Tok.getString();
3964
James Molloy21efa7d2011-09-28 14:21:38 +00003965 if (isMClass()) {
3966 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003967 std::string Name = Mask.lower();
3968 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003969 // Note: in the documentation:
3970 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3971 // for MSR APSR_nzcvq.
3972 // but we do make it an alias here. This is so to get the "mask encoding"
3973 // bits correct on MSR APSR writes.
3974 //
3975 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3976 // should really only be allowed when writing a special register. Note
3977 // they get dropped in the MRS instruction reading a special register as
3978 // the SYSm field is only 8 bits.
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003979 .Case("apsr", 0x800)
3980 .Case("apsr_nzcvq", 0x800)
3981 .Case("apsr_g", 0x400)
3982 .Case("apsr_nzcvqg", 0xc00)
3983 .Case("iapsr", 0x801)
3984 .Case("iapsr_nzcvq", 0x801)
3985 .Case("iapsr_g", 0x401)
3986 .Case("iapsr_nzcvqg", 0xc01)
3987 .Case("eapsr", 0x802)
3988 .Case("eapsr_nzcvq", 0x802)
3989 .Case("eapsr_g", 0x402)
3990 .Case("eapsr_nzcvqg", 0xc02)
3991 .Case("xpsr", 0x803)
3992 .Case("xpsr_nzcvq", 0x803)
3993 .Case("xpsr_g", 0x403)
3994 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003995 .Case("ipsr", 0x805)
3996 .Case("epsr", 0x806)
3997 .Case("iepsr", 0x807)
3998 .Case("msp", 0x808)
3999 .Case("psp", 0x809)
4000 .Case("primask", 0x810)
4001 .Case("basepri", 0x811)
4002 .Case("basepri_max", 0x812)
4003 .Case("faultmask", 0x813)
4004 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00004005 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00004006
James Molloy21efa7d2011-09-28 14:21:38 +00004007 if (FlagsVal == ~0U)
4008 return MatchOperand_NoMatch;
4009
Renato Golin92c816c2014-09-01 11:25:07 +00004010 if (!hasThumb2DSP() && (FlagsVal & 0x400))
4011 // The _g and _nzcvqg versions are only valid if the DSP extension is
4012 // available.
4013 return MatchOperand_NoMatch;
4014
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004015 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00004016 // basepri, basepri_max and faultmask only valid for V7m.
4017 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00004018
James Molloy21efa7d2011-09-28 14:21:38 +00004019 Parser.Lex(); // Eat identifier token.
4020 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4021 return MatchOperand_Success;
4022 }
4023
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004024 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
4025 size_t Start = 0, Next = Mask.find('_');
4026 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004027 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004028 if (Next != StringRef::npos)
4029 Flags = Mask.slice(Next+1, Mask.size());
4030
4031 // FlagsVal contains the complete mask:
4032 // 3-0: Mask
4033 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4034 unsigned FlagsVal = 0;
4035
4036 if (SpecReg == "apsr") {
4037 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004038 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004039 .Case("g", 0x4) // same as CPSR_s
4040 .Case("nzcvqg", 0xc) // same as CPSR_fs
4041 .Default(~0U);
4042
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004043 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004044 if (!Flags.empty())
4045 return MatchOperand_NoMatch;
4046 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00004047 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004048 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004049 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00004050 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
4051 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00004052 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004053 for (int i = 0, e = Flags.size(); i != e; ++i) {
4054 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
4055 .Case("c", 1)
4056 .Case("x", 2)
4057 .Case("s", 4)
4058 .Case("f", 8)
4059 .Default(~0U);
4060
4061 // If some specific flag is already set, it means that some letter is
4062 // present more than once, this is not acceptable.
4063 if (FlagsVal == ~0U || (FlagsVal & Flag))
4064 return MatchOperand_NoMatch;
4065 FlagsVal |= Flag;
4066 }
4067 } else // No match for special register.
4068 return MatchOperand_NoMatch;
4069
Owen Anderson03a173e2011-10-21 18:43:28 +00004070 // Special register without flags is NOT equivalent to "fc" flags.
4071 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
4072 // two lines would enable gas compatibility at the expense of breaking
4073 // round-tripping.
4074 //
4075 // if (!FlagsVal)
4076 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004077
4078 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4079 if (SpecReg == "spsr")
4080 FlagsVal |= 16;
4081
4082 Parser.Lex(); // Eat identifier token.
4083 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4084 return MatchOperand_Success;
4085}
4086
Tim Northoveree843ef2014-08-15 10:47:12 +00004087/// parseBankedRegOperand - Try to parse a banked register (e.g. "lr_irq") for
4088/// use in the MRS/MSR instructions added to support virtualization.
4089ARMAsmParser::OperandMatchResultTy
4090ARMAsmParser::parseBankedRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004091 MCAsmParser &Parser = getParser();
Tim Northoveree843ef2014-08-15 10:47:12 +00004092 SMLoc S = Parser.getTok().getLoc();
4093 const AsmToken &Tok = Parser.getTok();
4094 if (!Tok.is(AsmToken::Identifier))
4095 return MatchOperand_NoMatch;
4096 StringRef RegName = Tok.getString();
4097
4098 // The values here come from B9.2.3 of the ARM ARM, where bits 4-0 are SysM
4099 // and bit 5 is R.
4100 unsigned Encoding = StringSwitch<unsigned>(RegName.lower())
4101 .Case("r8_usr", 0x00)
4102 .Case("r9_usr", 0x01)
4103 .Case("r10_usr", 0x02)
4104 .Case("r11_usr", 0x03)
4105 .Case("r12_usr", 0x04)
4106 .Case("sp_usr", 0x05)
4107 .Case("lr_usr", 0x06)
4108 .Case("r8_fiq", 0x08)
4109 .Case("r9_fiq", 0x09)
4110 .Case("r10_fiq", 0x0a)
4111 .Case("r11_fiq", 0x0b)
4112 .Case("r12_fiq", 0x0c)
4113 .Case("sp_fiq", 0x0d)
4114 .Case("lr_fiq", 0x0e)
4115 .Case("lr_irq", 0x10)
4116 .Case("sp_irq", 0x11)
4117 .Case("lr_svc", 0x12)
4118 .Case("sp_svc", 0x13)
4119 .Case("lr_abt", 0x14)
4120 .Case("sp_abt", 0x15)
4121 .Case("lr_und", 0x16)
4122 .Case("sp_und", 0x17)
4123 .Case("lr_mon", 0x1c)
4124 .Case("sp_mon", 0x1d)
4125 .Case("elr_hyp", 0x1e)
4126 .Case("sp_hyp", 0x1f)
4127 .Case("spsr_fiq", 0x2e)
4128 .Case("spsr_irq", 0x30)
4129 .Case("spsr_svc", 0x32)
4130 .Case("spsr_abt", 0x34)
4131 .Case("spsr_und", 0x36)
4132 .Case("spsr_mon", 0x3c)
4133 .Case("spsr_hyp", 0x3e)
4134 .Default(~0U);
4135
4136 if (Encoding == ~0U)
4137 return MatchOperand_NoMatch;
4138
4139 Parser.Lex(); // Eat identifier token.
4140 Operands.push_back(ARMOperand::CreateBankedReg(Encoding, S));
4141 return MatchOperand_Success;
4142}
4143
David Blaikie960ea3f2014-06-08 16:18:35 +00004144ARMAsmParser::OperandMatchResultTy
4145ARMAsmParser::parsePKHImm(OperandVector &Operands, StringRef Op, int Low,
4146 int High) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004147 MCAsmParser &Parser = getParser();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004148 const AsmToken &Tok = Parser.getTok();
4149 if (Tok.isNot(AsmToken::Identifier)) {
4150 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4151 return MatchOperand_ParseFail;
4152 }
4153 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004154 std::string LowerOp = Op.lower();
4155 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004156 if (ShiftName != LowerOp && ShiftName != UpperOp) {
4157 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4158 return MatchOperand_ParseFail;
4159 }
4160 Parser.Lex(); // Eat shift type token.
4161
4162 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004163 if (Parser.getTok().isNot(AsmToken::Hash) &&
4164 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004165 Error(Parser.getTok().getLoc(), "'#' expected");
4166 return MatchOperand_ParseFail;
4167 }
4168 Parser.Lex(); // Eat hash token.
4169
4170 const MCExpr *ShiftAmount;
4171 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004172 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004173 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004174 Error(Loc, "illegal expression");
4175 return MatchOperand_ParseFail;
4176 }
4177 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4178 if (!CE) {
4179 Error(Loc, "constant expression expected");
4180 return MatchOperand_ParseFail;
4181 }
4182 int Val = CE->getValue();
4183 if (Val < Low || Val > High) {
4184 Error(Loc, "immediate value out of range");
4185 return MatchOperand_ParseFail;
4186 }
4187
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004188 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00004189
4190 return MatchOperand_Success;
4191}
4192
David Blaikie960ea3f2014-06-08 16:18:35 +00004193ARMAsmParser::OperandMatchResultTy
4194ARMAsmParser::parseSetEndImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004195 MCAsmParser &Parser = getParser();
Jim Grosbach0a547702011-07-22 17:44:50 +00004196 const AsmToken &Tok = Parser.getTok();
4197 SMLoc S = Tok.getLoc();
4198 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004199 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004200 return MatchOperand_ParseFail;
4201 }
Tim Northover4d141442013-05-31 15:58:45 +00004202 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004203 .Case("be", 1)
4204 .Case("le", 0)
4205 .Default(-1);
4206 Parser.Lex(); // Eat the token.
4207
4208 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004209 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004210 return MatchOperand_ParseFail;
4211 }
4212 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
4213 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004214 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004215 return MatchOperand_Success;
4216}
4217
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004218/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4219/// instructions. Legal values are:
4220/// lsl #n 'n' in [0,31]
4221/// asr #n 'n' in [1,32]
4222/// n == 32 encoded as n == 0.
David Blaikie960ea3f2014-06-08 16:18:35 +00004223ARMAsmParser::OperandMatchResultTy
4224ARMAsmParser::parseShifterImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004225 MCAsmParser &Parser = getParser();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004226 const AsmToken &Tok = Parser.getTok();
4227 SMLoc S = Tok.getLoc();
4228 if (Tok.isNot(AsmToken::Identifier)) {
4229 Error(S, "shift operator 'asr' or 'lsl' expected");
4230 return MatchOperand_ParseFail;
4231 }
4232 StringRef ShiftName = Tok.getString();
4233 bool isASR;
4234 if (ShiftName == "lsl" || ShiftName == "LSL")
4235 isASR = false;
4236 else if (ShiftName == "asr" || ShiftName == "ASR")
4237 isASR = true;
4238 else {
4239 Error(S, "shift operator 'asr' or 'lsl' expected");
4240 return MatchOperand_ParseFail;
4241 }
4242 Parser.Lex(); // Eat the operator.
4243
4244 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004245 if (Parser.getTok().isNot(AsmToken::Hash) &&
4246 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004247 Error(Parser.getTok().getLoc(), "'#' expected");
4248 return MatchOperand_ParseFail;
4249 }
4250 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004251 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004252
4253 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004254 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004255 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004256 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004257 return MatchOperand_ParseFail;
4258 }
4259 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4260 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004261 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004262 return MatchOperand_ParseFail;
4263 }
4264
4265 int64_t Val = CE->getValue();
4266 if (isASR) {
4267 // Shift amount must be in [1,32]
4268 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004269 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004270 return MatchOperand_ParseFail;
4271 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004272 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4273 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004274 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004275 return MatchOperand_ParseFail;
4276 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004277 if (Val == 32) Val = 0;
4278 } else {
4279 // Shift amount must be in [1,32]
4280 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004281 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004282 return MatchOperand_ParseFail;
4283 }
4284 }
4285
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004286 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004287
4288 return MatchOperand_Success;
4289}
4290
Jim Grosbach833b9d32011-07-27 20:15:40 +00004291/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4292/// of instructions. Legal values are:
4293/// ror #n 'n' in {0, 8, 16, 24}
David Blaikie960ea3f2014-06-08 16:18:35 +00004294ARMAsmParser::OperandMatchResultTy
4295ARMAsmParser::parseRotImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004296 MCAsmParser &Parser = getParser();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004297 const AsmToken &Tok = Parser.getTok();
4298 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004299 if (Tok.isNot(AsmToken::Identifier))
4300 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004301 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004302 if (ShiftName != "ror" && ShiftName != "ROR")
4303 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004304 Parser.Lex(); // Eat the operator.
4305
4306 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004307 if (Parser.getTok().isNot(AsmToken::Hash) &&
4308 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004309 Error(Parser.getTok().getLoc(), "'#' expected");
4310 return MatchOperand_ParseFail;
4311 }
4312 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004313 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004314
4315 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004316 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004317 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004318 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004319 return MatchOperand_ParseFail;
4320 }
4321 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4322 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004323 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004324 return MatchOperand_ParseFail;
4325 }
4326
4327 int64_t Val = CE->getValue();
4328 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4329 // normally, zero is represented in asm by omitting the rotate operand
4330 // entirely.
4331 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004332 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004333 return MatchOperand_ParseFail;
4334 }
4335
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004336 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004337
4338 return MatchOperand_Success;
4339}
4340
David Blaikie960ea3f2014-06-08 16:18:35 +00004341ARMAsmParser::OperandMatchResultTy
4342ARMAsmParser::parseBitfield(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004343 MCAsmParser &Parser = getParser();
Jim Grosbach864b6092011-07-28 21:34:26 +00004344 SMLoc S = Parser.getTok().getLoc();
4345 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004346 if (Parser.getTok().isNot(AsmToken::Hash) &&
4347 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004348 Error(Parser.getTok().getLoc(), "'#' expected");
4349 return MatchOperand_ParseFail;
4350 }
4351 Parser.Lex(); // Eat hash token.
4352
4353 const MCExpr *LSBExpr;
4354 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004355 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004356 Error(E, "malformed immediate expression");
4357 return MatchOperand_ParseFail;
4358 }
4359 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4360 if (!CE) {
4361 Error(E, "'lsb' operand must be an immediate");
4362 return MatchOperand_ParseFail;
4363 }
4364
4365 int64_t LSB = CE->getValue();
4366 // The LSB must be in the range [0,31]
4367 if (LSB < 0 || LSB > 31) {
4368 Error(E, "'lsb' operand must be in the range [0,31]");
4369 return MatchOperand_ParseFail;
4370 }
4371 E = Parser.getTok().getLoc();
4372
4373 // Expect another immediate operand.
4374 if (Parser.getTok().isNot(AsmToken::Comma)) {
4375 Error(Parser.getTok().getLoc(), "too few operands");
4376 return MatchOperand_ParseFail;
4377 }
4378 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004379 if (Parser.getTok().isNot(AsmToken::Hash) &&
4380 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004381 Error(Parser.getTok().getLoc(), "'#' expected");
4382 return MatchOperand_ParseFail;
4383 }
4384 Parser.Lex(); // Eat hash token.
4385
4386 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004387 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004388 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004389 Error(E, "malformed immediate expression");
4390 return MatchOperand_ParseFail;
4391 }
4392 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4393 if (!CE) {
4394 Error(E, "'width' operand must be an immediate");
4395 return MatchOperand_ParseFail;
4396 }
4397
4398 int64_t Width = CE->getValue();
4399 // The LSB must be in the range [1,32-lsb]
4400 if (Width < 1 || Width > 32 - LSB) {
4401 Error(E, "'width' operand must be in the range [1,32-lsb]");
4402 return MatchOperand_ParseFail;
4403 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004404
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004405 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004406
4407 return MatchOperand_Success;
4408}
4409
David Blaikie960ea3f2014-06-08 16:18:35 +00004410ARMAsmParser::OperandMatchResultTy
4411ARMAsmParser::parsePostIdxReg(OperandVector &Operands) {
Jim Grosbachd3595712011-08-03 23:50:40 +00004412 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004413 // postidx_reg := '+' register {, shift}
4414 // | '-' register {, shift}
4415 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004416
4417 // This method must return MatchOperand_NoMatch without consuming any tokens
4418 // in the case where there is no match, as other alternatives take other
4419 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004420 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004421 AsmToken Tok = Parser.getTok();
4422 SMLoc S = Tok.getLoc();
4423 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004424 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004425 if (Tok.is(AsmToken::Plus)) {
4426 Parser.Lex(); // Eat the '+' token.
4427 haveEaten = true;
4428 } else if (Tok.is(AsmToken::Minus)) {
4429 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004430 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004431 haveEaten = true;
4432 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004433
4434 SMLoc E = Parser.getTok().getEndLoc();
4435 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004436 if (Reg == -1) {
4437 if (!haveEaten)
4438 return MatchOperand_NoMatch;
4439 Error(Parser.getTok().getLoc(), "register expected");
4440 return MatchOperand_ParseFail;
4441 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004442
Jim Grosbachc320c852011-08-05 21:28:30 +00004443 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4444 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004445 if (Parser.getTok().is(AsmToken::Comma)) {
4446 Parser.Lex(); // Eat the ','.
4447 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4448 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004449
4450 // FIXME: Only approximates end...may include intervening whitespace.
4451 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004452 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004453
4454 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4455 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004456
4457 return MatchOperand_Success;
4458}
4459
David Blaikie960ea3f2014-06-08 16:18:35 +00004460ARMAsmParser::OperandMatchResultTy
4461ARMAsmParser::parseAM3Offset(OperandVector &Operands) {
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004462 // Check for a post-index addressing register operand. Specifically:
4463 // am3offset := '+' register
4464 // | '-' register
4465 // | register
4466 // | # imm
4467 // | # + imm
4468 // | # - imm
4469
4470 // This method must return MatchOperand_NoMatch without consuming any tokens
4471 // in the case where there is no match, as other alternatives take other
4472 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004473 MCAsmParser &Parser = getParser();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004474 AsmToken Tok = Parser.getTok();
4475 SMLoc S = Tok.getLoc();
4476
4477 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004478 if (Parser.getTok().is(AsmToken::Hash) ||
4479 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004480 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004481 // Explicitly look for a '-', as we need to encode negative zero
4482 // differently.
4483 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4484 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004485 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004486 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004487 return MatchOperand_ParseFail;
4488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4489 if (!CE) {
4490 Error(S, "constant expression expected");
4491 return MatchOperand_ParseFail;
4492 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004493 // Negative zero is encoded as the flag value INT32_MIN.
4494 int32_t Val = CE->getValue();
4495 if (isNegative && Val == 0)
4496 Val = INT32_MIN;
4497
4498 Operands.push_back(
4499 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4500
4501 return MatchOperand_Success;
4502 }
4503
4504
4505 bool haveEaten = false;
4506 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004507 if (Tok.is(AsmToken::Plus)) {
4508 Parser.Lex(); // Eat the '+' token.
4509 haveEaten = true;
4510 } else if (Tok.is(AsmToken::Minus)) {
4511 Parser.Lex(); // Eat the '-' token.
4512 isAdd = false;
4513 haveEaten = true;
4514 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004515
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004516 Tok = Parser.getTok();
4517 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004518 if (Reg == -1) {
4519 if (!haveEaten)
4520 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004521 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004522 return MatchOperand_ParseFail;
4523 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004524
4525 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004526 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004527
4528 return MatchOperand_Success;
4529}
4530
Tim Northovereb5e4d52013-07-22 09:06:12 +00004531/// Convert parsed operands to MCInst. Needed here because this instruction
4532/// only has two register operands, but multiplication is commutative so
4533/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
David Blaikie960ea3f2014-06-08 16:18:35 +00004534void ARMAsmParser::cvtThumbMultiply(MCInst &Inst,
4535 const OperandVector &Operands) {
4536 ((ARMOperand &)*Operands[3]).addRegOperands(Inst, 1);
4537 ((ARMOperand &)*Operands[1]).addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004538 // If we have a three-operand form, make sure to set Rn to be the operand
4539 // that isn't the same as Rd.
4540 unsigned RegOp = 4;
4541 if (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00004542 ((ARMOperand &)*Operands[4]).getReg() ==
4543 ((ARMOperand &)*Operands[3]).getReg())
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004544 RegOp = 5;
David Blaikie960ea3f2014-06-08 16:18:35 +00004545 ((ARMOperand &)*Operands[RegOp]).addRegOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004546 Inst.addOperand(Inst.getOperand(0));
David Blaikie960ea3f2014-06-08 16:18:35 +00004547 ((ARMOperand &)*Operands[2]).addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004548}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004549
David Blaikie960ea3f2014-06-08 16:18:35 +00004550void ARMAsmParser::cvtThumbBranches(MCInst &Inst,
4551 const OperandVector &Operands) {
Mihai Popaad18d3c2013-08-09 10:38:32 +00004552 int CondOp = -1, ImmOp = -1;
4553 switch(Inst.getOpcode()) {
4554 case ARM::tB:
4555 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4556
4557 case ARM::t2B:
4558 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4559
4560 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4561 }
4562 // first decide whether or not the branch should be conditional
4563 // by looking at it's location relative to an IT block
4564 if(inITBlock()) {
4565 // inside an IT block we cannot have any conditional branches. any
4566 // such instructions needs to be converted to unconditional form
4567 switch(Inst.getOpcode()) {
4568 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4569 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4570 }
4571 } else {
4572 // outside IT blocks we can only have unconditional branches with AL
4573 // condition code or conditional branches with non-AL condition code
David Blaikie960ea3f2014-06-08 16:18:35 +00004574 unsigned Cond = static_cast<ARMOperand &>(*Operands[CondOp]).getCondCode();
Mihai Popaad18d3c2013-08-09 10:38:32 +00004575 switch(Inst.getOpcode()) {
4576 case ARM::tB:
4577 case ARM::tBcc:
4578 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4579 break;
4580 case ARM::t2B:
4581 case ARM::t2Bcc:
4582 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4583 break;
4584 }
4585 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004586
Mihai Popaad18d3c2013-08-09 10:38:32 +00004587 // now decide on encoding size based on branch target range
4588 switch(Inst.getOpcode()) {
4589 // classify tB as either t2B or t1B based on range of immediate operand
4590 case ARM::tB: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004591 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
4592 if (!op.isSignedOffset<11, 1>() && isThumbTwo())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004593 Inst.setOpcode(ARM::t2B);
4594 break;
4595 }
4596 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4597 case ARM::tBcc: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004598 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
4599 if (!op.isSignedOffset<8, 1>() && isThumbTwo())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004600 Inst.setOpcode(ARM::t2Bcc);
4601 break;
4602 }
4603 }
David Blaikie960ea3f2014-06-08 16:18:35 +00004604 ((ARMOperand &)*Operands[ImmOp]).addImmOperands(Inst, 1);
4605 ((ARMOperand &)*Operands[CondOp]).addCondCodeOperands(Inst, 2);
Mihai Popaad18d3c2013-08-09 10:38:32 +00004606}
4607
Bill Wendlinge18980a2010-11-06 22:36:58 +00004608/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004609/// or an error. The first token must be a '[' when called.
David Blaikie960ea3f2014-06-08 16:18:35 +00004610bool ARMAsmParser::parseMemory(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004611 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004612 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004613 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004614 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004615 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004616 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004617
Sean Callanan936b0d32010-01-19 21:44:56 +00004618 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004619 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004620 if (BaseRegNum == -1)
4621 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004622
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004623 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004624 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004625 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4626 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004627 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004628
Jim Grosbachd3595712011-08-03 23:50:40 +00004629 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004630 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004631 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004632
Craig Topper062a2ba2014-04-25 05:30:21 +00004633 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
4634 ARM_AM::no_shift, 0, 0, false,
4635 S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004636
Jim Grosbach40700e02011-09-19 18:42:21 +00004637 // If there's a pre-indexing writeback marker, '!', just add it as a token
4638 // operand. It's rather odd, but syntactically valid.
4639 if (Parser.getTok().is(AsmToken::Exclaim)) {
4640 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4641 Parser.Lex(); // Eat the '!'.
4642 }
4643
Jim Grosbachd3595712011-08-03 23:50:40 +00004644 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004645 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004646
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004647 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4648 "Lost colon or comma in memory operand?!");
4649 if (Tok.is(AsmToken::Comma)) {
4650 Parser.Lex(); // Eat the comma.
4651 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004652
Jim Grosbacha95ec992011-10-11 17:29:55 +00004653 // If we have a ':', it's an alignment specifier.
4654 if (Parser.getTok().is(AsmToken::Colon)) {
4655 Parser.Lex(); // Eat the ':'.
4656 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004657 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004658
4659 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004660 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004661 return true;
4662
4663 // The expression has to be a constant. Memory references with relocations
4664 // don't come through here, as they use the <label> forms of the relevant
4665 // instructions.
4666 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4667 if (!CE)
4668 return Error (E, "constant expression expected");
4669
4670 unsigned Align = 0;
4671 switch (CE->getValue()) {
4672 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004673 return Error(E,
4674 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4675 case 16: Align = 2; break;
4676 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004677 case 64: Align = 8; break;
4678 case 128: Align = 16; break;
4679 case 256: Align = 32; break;
4680 }
4681
4682 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004683 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004684 return Error(Parser.getTok().getLoc(), "']' expected");
4685 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004686 Parser.Lex(); // Eat right bracket token.
4687
4688 // Don't worry about range checking the value here. That's handled by
4689 // the is*() predicates.
Craig Topper062a2ba2014-04-25 05:30:21 +00004690 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004691 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004692 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004693
4694 // If there's a pre-indexing writeback marker, '!', just add it as a token
4695 // operand.
4696 if (Parser.getTok().is(AsmToken::Exclaim)) {
4697 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4698 Parser.Lex(); // Eat the '!'.
4699 }
4700
4701 return false;
4702 }
4703
4704 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004705 // offset. Be friendly and also accept a plain integer (without a leading
4706 // hash) for gas compatibility.
4707 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004708 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004709 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004710 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004711 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004712 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004713
Owen Anderson967674d2011-08-29 19:36:44 +00004714 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004715 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004716 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004717 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004718
4719 // The expression has to be a constant. Memory references with relocations
4720 // don't come through here, as they use the <label> forms of the relevant
4721 // instructions.
4722 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4723 if (!CE)
4724 return Error (E, "constant expression expected");
4725
Owen Anderson967674d2011-08-29 19:36:44 +00004726 // If the constant was #-0, represent it as INT32_MIN.
4727 int32_t Val = CE->getValue();
4728 if (isNegative && Val == 0)
4729 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4730
Jim Grosbachd3595712011-08-03 23:50:40 +00004731 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004732 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004733 return Error(Parser.getTok().getLoc(), "']' expected");
4734 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004735 Parser.Lex(); // Eat right bracket token.
4736
4737 // Don't worry about range checking the value here. That's handled by
4738 // the is*() predicates.
4739 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004740 ARM_AM::no_shift, 0, 0,
4741 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004742
4743 // If there's a pre-indexing writeback marker, '!', just add it as a token
4744 // operand.
4745 if (Parser.getTok().is(AsmToken::Exclaim)) {
4746 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4747 Parser.Lex(); // Eat the '!'.
4748 }
4749
4750 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004751 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004752
4753 // The register offset is optionally preceded by a '+' or '-'
4754 bool isNegative = false;
4755 if (Parser.getTok().is(AsmToken::Minus)) {
4756 isNegative = true;
4757 Parser.Lex(); // Eat the '-'.
4758 } else if (Parser.getTok().is(AsmToken::Plus)) {
4759 // Nothing to do.
4760 Parser.Lex(); // Eat the '+'.
4761 }
4762
4763 E = Parser.getTok().getLoc();
4764 int OffsetRegNum = tryParseRegister();
4765 if (OffsetRegNum == -1)
4766 return Error(E, "register expected");
4767
4768 // If there's a shift operator, handle it.
4769 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004770 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004771 if (Parser.getTok().is(AsmToken::Comma)) {
4772 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004773 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004774 return true;
4775 }
4776
4777 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004778 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004779 return Error(Parser.getTok().getLoc(), "']' expected");
4780 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004781 Parser.Lex(); // Eat right bracket token.
4782
Craig Topper062a2ba2014-04-25 05:30:21 +00004783 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004784 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004785 S, E));
4786
Jim Grosbachc320c852011-08-05 21:28:30 +00004787 // If there's a pre-indexing writeback marker, '!', just add it as a token
4788 // operand.
4789 if (Parser.getTok().is(AsmToken::Exclaim)) {
4790 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4791 Parser.Lex(); // Eat the '!'.
4792 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004793
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004794 return false;
4795}
4796
Jim Grosbachd3595712011-08-03 23:50:40 +00004797/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004798/// ( lsl | lsr | asr | ror ) , # shift_amount
4799/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004800/// return true if it parses a shift otherwise it returns false.
4801bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4802 unsigned &Amount) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004803 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004804 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004805 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004806 if (Tok.isNot(AsmToken::Identifier))
4807 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004808 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004809 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4810 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004811 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004812 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004813 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004814 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004815 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004816 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004817 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004818 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004819 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004820 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004821 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004822 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004823
Jim Grosbachd3595712011-08-03 23:50:40 +00004824 // rrx stands alone.
4825 Amount = 0;
4826 if (St != ARM_AM::rrx) {
4827 Loc = Parser.getTok().getLoc();
4828 // A '#' and a shift amount.
4829 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004830 if (HashTok.isNot(AsmToken::Hash) &&
4831 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004832 return Error(HashTok.getLoc(), "'#' expected");
4833 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004834
Jim Grosbachd3595712011-08-03 23:50:40 +00004835 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004836 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004837 return true;
4838 // Range check the immediate.
4839 // lsl, ror: 0 <= imm <= 31
4840 // lsr, asr: 0 <= imm <= 32
4841 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4842 if (!CE)
4843 return Error(Loc, "shift amount must be an immediate");
4844 int64_t Imm = CE->getValue();
4845 if (Imm < 0 ||
4846 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4847 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4848 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004849 // If <ShiftTy> #0, turn it into a no_shift.
4850 if (Imm == 0)
4851 St = ARM_AM::lsl;
4852 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4853 if (Imm == 32)
4854 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004855 Amount = Imm;
4856 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004857
4858 return false;
4859}
4860
Jim Grosbache7fbce72011-10-03 23:38:36 +00004861/// parseFPImm - A floating point immediate expression operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00004862ARMAsmParser::OperandMatchResultTy
4863ARMAsmParser::parseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004864 MCAsmParser &Parser = getParser();
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004865 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004866 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004867 // integer only.
4868 //
4869 // This routine still creates a generic Immediate operand, containing
4870 // a bitcast of the 64-bit floating point value. The various operands
4871 // that accept floats can check whether the value is valid for them
4872 // via the standard is*() predicates.
4873
Jim Grosbache7fbce72011-10-03 23:38:36 +00004874 SMLoc S = Parser.getTok().getLoc();
4875
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004876 if (Parser.getTok().isNot(AsmToken::Hash) &&
4877 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004878 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004879
4880 // Disambiguate the VMOV forms that can accept an FP immediate.
4881 // vmov.f32 <sreg>, #imm
4882 // vmov.f64 <dreg>, #imm
4883 // vmov.f32 <dreg>, #imm @ vector f32x2
4884 // vmov.f32 <qreg>, #imm @ vector f32x4
4885 //
4886 // There are also the NEON VMOV instructions which expect an
4887 // integer constant. Make sure we don't try to parse an FPImm
4888 // for these:
4889 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
David Blaikie960ea3f2014-06-08 16:18:35 +00004890 ARMOperand &TyOp = static_cast<ARMOperand &>(*Operands[2]);
4891 bool isVmovf = TyOp.isToken() &&
4892 (TyOp.getToken() == ".f32" || TyOp.getToken() == ".f64");
4893 ARMOperand &Mnemonic = static_cast<ARMOperand &>(*Operands[0]);
4894 bool isFconst = Mnemonic.isToken() && (Mnemonic.getToken() == "fconstd" ||
4895 Mnemonic.getToken() == "fconsts");
David Peixottoa872e0e2014-01-07 18:19:23 +00004896 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004897 return MatchOperand_NoMatch;
4898
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004899 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004900
4901 // Handle negation, as that still comes through as a separate token.
4902 bool isNegative = false;
4903 if (Parser.getTok().is(AsmToken::Minus)) {
4904 isNegative = true;
4905 Parser.Lex();
4906 }
4907 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004908 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004909 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004910 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004911 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4912 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004913 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004914 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004915 Operands.push_back(ARMOperand::CreateImm(
4916 MCConstantExpr::Create(IntVal, getContext()),
4917 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004918 return MatchOperand_Success;
4919 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004920 // Also handle plain integers. Instructions which allow floating point
4921 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00004922 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00004923 int64_t Val = Tok.getIntVal();
4924 Parser.Lex(); // Eat the token.
4925 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00004926 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004927 return MatchOperand_ParseFail;
4928 }
David Peixottoa872e0e2014-01-07 18:19:23 +00004929 float RealVal = ARM_AM::getFPImmFloat(Val);
4930 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
4931
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004932 Operands.push_back(ARMOperand::CreateImm(
4933 MCConstantExpr::Create(Val, getContext()), S,
4934 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004935 return MatchOperand_Success;
4936 }
4937
Jim Grosbach235c8d22012-01-19 02:47:30 +00004938 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004939 return MatchOperand_ParseFail;
4940}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004941
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004942/// Parse a arm instruction operand. For now this parses the operand regardless
4943/// of the mnemonic.
David Blaikie960ea3f2014-06-08 16:18:35 +00004944bool ARMAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004945 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004946 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004947
4948 // Check if the current operand has a custom associated parser, if so, try to
4949 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00004950 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4951 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004952 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00004953 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4954 // there was a match, but an error occurred, in which case, just return that
4955 // the operand parsing failed.
4956 if (ResTy == MatchOperand_ParseFail)
4957 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004958
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004959 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00004960 default:
4961 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00004962 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00004963 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00004964 // If we've seen a branch mnemonic, the next operand must be a label. This
4965 // is true even if the label is a register name. So "br r1" means branch to
4966 // label "r1".
4967 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
4968 if (!ExpectLabel) {
4969 if (!tryParseRegisterWithWriteBack(Operands))
4970 return false;
4971 int Res = tryParseShiftRegister(Operands);
4972 if (Res == 0) // success
4973 return false;
4974 else if (Res == -1) // irrecoverable error
4975 return true;
4976 // If this is VMRS, check for the apsr_nzcv operand.
4977 if (Mnemonic == "vmrs" &&
4978 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
4979 S = Parser.getTok().getLoc();
4980 Parser.Lex();
4981 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
4982 return false;
4983 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00004984 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004985
4986 // Fall though for the Identifier case that is not a register or a
4987 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00004988 }
Jim Grosbach4e380352011-10-26 21:14:08 +00004989 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00004990 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00004991 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00004992 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00004993 // This was not a register so parse other operands that start with an
4994 // identifier (like labels) as expressions and create them as immediates.
4995 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004996 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004997 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00004998 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004999 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00005000 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
5001 return false;
5002 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005003 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005004 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00005005 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005006 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005007 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00005008 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00005009 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005010 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00005011 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00005012
5013 if (Parser.getTok().isNot(AsmToken::Colon)) {
5014 bool isNegative = Parser.getTok().is(AsmToken::Minus);
5015 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005016 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00005017 return true;
5018 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
5019 if (CE) {
5020 int32_t Val = CE->getValue();
5021 if (isNegative && Val == 0)
5022 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
5023 }
5024 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5025 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00005026
5027 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00005028 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00005029 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
5030 if (Parser.getTok().is(AsmToken::Exclaim)) {
5031 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
5032 Parser.getTok().getLoc()));
5033 Parser.Lex(); // Eat exclaim token
5034 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005035 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005036 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005037 // w/ a ':' after the '#', it's just like a plain ':'.
5038 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00005039 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005040 case AsmToken::Colon: {
5041 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00005042 // FIXME: Check it's an expression prefix,
5043 // e.g. (FOO - :lower16:BAR) isn't legal.
5044 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005045 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005046 return true;
5047
Evan Cheng965b3c72011-01-13 07:58:56 +00005048 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005049 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005050 return true;
5051
Evan Cheng965b3c72011-01-13 07:58:56 +00005052 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00005053 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00005054 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00005055 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00005056 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005057 }
David Peixottoe407d092013-12-19 18:12:36 +00005058 case AsmToken::Equal: {
5059 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
5060 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
5061
David Peixottoe407d092013-12-19 18:12:36 +00005062 Parser.Lex(); // Eat '='
5063 const MCExpr *SubExprVal;
5064 if (getParser().parseExpression(SubExprVal))
5065 return true;
5066 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5067
David Peixottob9b73622014-02-04 17:22:40 +00005068 const MCExpr *CPLoc = getTargetStreamer().addConstantPoolEntry(SubExprVal);
David Peixottoe407d092013-12-19 18:12:36 +00005069 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
5070 return false;
5071 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005072 }
5073}
5074
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005075// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00005076// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005077bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005078 MCAsmParser &Parser = getParser();
Evan Cheng965b3c72011-01-13 07:58:56 +00005079 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005080
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00005081 // consume an optional '#' (GNU compatibility)
5082 if (getLexer().is(AsmToken::Hash))
5083 Parser.Lex();
5084
Jason W Kim1f7bc072011-01-11 23:53:41 +00005085 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00005086 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00005087 Parser.Lex(); // Eat ':'
5088
5089 if (getLexer().isNot(AsmToken::Identifier)) {
5090 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
5091 return true;
5092 }
5093
5094 StringRef IDVal = Parser.getTok().getIdentifier();
5095 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00005096 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005097 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00005098 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005099 } else {
5100 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
5101 return true;
5102 }
5103 Parser.Lex();
5104
5105 if (getLexer().isNot(AsmToken::Colon)) {
5106 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
5107 return true;
5108 }
5109 Parser.Lex(); // Eat the last ':'
5110 return false;
5111}
5112
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005113/// \brief Given a mnemonic, split out possible predication code and carry
5114/// setting letters to form a canonical mnemonic and flags.
5115//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005116// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005117// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005118StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005119 unsigned &PredicationCode,
5120 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005121 unsigned &ProcessorIMod,
5122 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005123 PredicationCode = ARMCC::AL;
5124 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005125 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005126
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005127 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005128 //
5129 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005130 if ((Mnemonic == "movs" && isThumb()) ||
5131 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
5132 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
5133 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
5134 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00005135 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005136 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
5137 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00005138 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00005139 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005140 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
5141 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005142 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic == "hvc" ||
5143 Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005144 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005145
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005146 // First, split out any predication code. Ignore mnemonics we know aren't
5147 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00005148 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00005149 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00005150 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00005151 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005152 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
5153 .Case("eq", ARMCC::EQ)
5154 .Case("ne", ARMCC::NE)
5155 .Case("hs", ARMCC::HS)
5156 .Case("cs", ARMCC::HS)
5157 .Case("lo", ARMCC::LO)
5158 .Case("cc", ARMCC::LO)
5159 .Case("mi", ARMCC::MI)
5160 .Case("pl", ARMCC::PL)
5161 .Case("vs", ARMCC::VS)
5162 .Case("vc", ARMCC::VC)
5163 .Case("hi", ARMCC::HI)
5164 .Case("ls", ARMCC::LS)
5165 .Case("ge", ARMCC::GE)
5166 .Case("lt", ARMCC::LT)
5167 .Case("gt", ARMCC::GT)
5168 .Case("le", ARMCC::LE)
5169 .Case("al", ARMCC::AL)
5170 .Default(~0U);
5171 if (CC != ~0U) {
5172 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
5173 PredicationCode = CC;
5174 }
Bill Wendling193961b2010-10-29 23:50:21 +00005175 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005176
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005177 // Next, determine if we have a carry setting bit. We explicitly ignore all
5178 // the instructions we know end in 's'.
5179 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00005180 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005181 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
5182 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
5183 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00005184 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00005185 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00005186 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00005187 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00005188 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00005189 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005190 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
5191 CarrySetting = true;
5192 }
5193
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005194 // The "cps" instruction can have a interrupt mode operand which is glued into
5195 // the mnemonic. Check if this is the case, split it and parse the imod op
5196 if (Mnemonic.startswith("cps")) {
5197 // Split out any imod code.
5198 unsigned IMod =
5199 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
5200 .Case("ie", ARM_PROC::IE)
5201 .Case("id", ARM_PROC::ID)
5202 .Default(~0U);
5203 if (IMod != ~0U) {
5204 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5205 ProcessorIMod = IMod;
5206 }
5207 }
5208
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005209 // The "it" instruction has the condition mask on the end of the mnemonic.
5210 if (Mnemonic.startswith("it")) {
5211 ITMask = Mnemonic.slice(2, Mnemonic.size());
5212 Mnemonic = Mnemonic.slice(0, 2);
5213 }
5214
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005215 return Mnemonic;
5216}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005217
5218/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5219/// inclusion of carry set or predication code operands.
5220//
5221// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00005222void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00005223getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5224 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00005225 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5226 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00005227 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005228 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00005229 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005230 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00005231 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00005232 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00005233 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00005234 Mnemonic == "mla" || Mnemonic == "smlal" ||
5235 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00005236 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00005237 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00005238 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005239
Tim Northover2c45a382013-06-26 16:52:40 +00005240 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
5241 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00005242 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" ||
5243 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") ||
5244 Mnemonic.startswith("vsel") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00005245 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005246 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
5247 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005248 Mnemonic == "vrintm" || Mnemonic.startswith("aes") || Mnemonic == "hvc" ||
Amara Emerson33089092013-09-19 11:59:01 +00005249 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
5250 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00005251 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005252 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005253 } else if (!isThumb()) {
5254 // Some instructions are only predicable in Thumb mode
5255 CanAcceptPredicationCode
5256 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
5257 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5258 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5259 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
5260 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
5261 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
5262 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
5263 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005264 if (hasV6MOps())
5265 CanAcceptPredicationCode = Mnemonic != "movs";
5266 else
5267 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005268 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005269 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005270}
5271
Jim Grosbach7283da92011-08-16 21:12:37 +00005272bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
David Blaikie960ea3f2014-06-08 16:18:35 +00005273 OperandVector &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005274 // FIXME: This is all horribly hacky. We really need a better way to deal
5275 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005276
5277 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5278 // another does not. Specifically, the MOVW instruction does not. So we
5279 // special case it here and remove the defaulted (non-setting) cc_out
5280 // operand if that's the instruction we're trying to match.
5281 //
5282 // We do this as post-processing of the explicit operands rather than just
5283 // conditionally adding the cc_out in the first place because we need
5284 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005285 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005286 !static_cast<ARMOperand &>(*Operands[4]).isARMSOImm() &&
5287 static_cast<ARMOperand &>(*Operands[4]).isImm0_65535Expr() &&
5288 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach7283da92011-08-16 21:12:37 +00005289 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005290
5291 // Register-register 'add' for thumb does not have a cc_out operand
5292 // when there are only two register operands.
5293 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005294 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5295 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5296 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005297 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005298 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005299 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5300 // have to check the immediate range here since Thumb2 has a variant
5301 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005302 if (((isThumb() && Mnemonic == "add") ||
5303 (isThumbTwo() && Mnemonic == "sub")) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005304 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5305 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5306 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::SP &&
5307 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5308 ((Mnemonic == "add" && static_cast<ARMOperand &>(*Operands[5]).isReg()) ||
5309 static_cast<ARMOperand &>(*Operands[5]).isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005310 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005311 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5312 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005313 // selecting via the generic "add" mnemonic, so to know that we
5314 // should remove the cc_out operand, we have to explicitly check that
5315 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005316 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005317 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5318 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5319 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005320 // Nest conditions rather than one big 'if' statement for readability.
5321 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005322 // If both registers are low, we're in an IT block, and the immediate is
5323 // in range, we should use encoding T1 instead, which has a cc_out.
5324 if (inITBlock() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005325 isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) &&
5326 isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) &&
5327 static_cast<ARMOperand &>(*Operands[5]).isImm0_7())
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005328 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005329 // Check against T3. If the second register is the PC, this is an
5330 // alternate form of ADR, which uses encoding T4, so check for that too.
David Blaikie960ea3f2014-06-08 16:18:35 +00005331 if (static_cast<ARMOperand &>(*Operands[4]).getReg() != ARM::PC &&
5332 static_cast<ARMOperand &>(*Operands[5]).isT2SOImm())
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005333 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005334
5335 // Otherwise, we use encoding T4, which does not have a cc_out
5336 // operand.
5337 return true;
5338 }
5339
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005340 // The thumb2 multiply instruction doesn't have a CCOut register, so
5341 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5342 // use the 16-bit encoding or not.
5343 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005344 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5345 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5346 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5347 static_cast<ARMOperand &>(*Operands[5]).isReg() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005348 // If the registers aren't low regs, the destination reg isn't the
5349 // same as one of the source regs, or the cc_out operand is zero
5350 // outside of an IT block, we have to use the 32-bit encoding, so
5351 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005352 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5353 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
5354 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[5]).getReg()) ||
5355 !inITBlock() || (static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5356 static_cast<ARMOperand &>(*Operands[5]).getReg() &&
5357 static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5358 static_cast<ARMOperand &>(*Operands[4]).getReg())))
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005359 return true;
5360
Jim Grosbachefa7e952011-11-15 19:55:16 +00005361 // Also check the 'mul' syntax variant that doesn't specify an explicit
5362 // destination register.
5363 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005364 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5365 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5366 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
Jim Grosbachefa7e952011-11-15 19:55:16 +00005367 // If the registers aren't low regs or the cc_out operand is zero
5368 // outside of an IT block, we have to use the 32-bit encoding, so
5369 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005370 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5371 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
Jim Grosbachefa7e952011-11-15 19:55:16 +00005372 !inITBlock()))
5373 return true;
5374
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005375
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005376
Jim Grosbach4b701af2011-08-24 21:42:27 +00005377 // Register-register 'add/sub' for thumb does not have a cc_out operand
5378 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5379 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5380 // right, this will result in better diagnostics (which operand is off)
5381 // anyway.
5382 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5383 (Operands.size() == 5 || Operands.size() == 6) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005384 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5385 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::SP &&
5386 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5387 (static_cast<ARMOperand &>(*Operands[4]).isImm() ||
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005388 (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005389 static_cast<ARMOperand &>(*Operands[5]).isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005390 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005391
Jim Grosbach7283da92011-08-16 21:12:37 +00005392 return false;
5393}
5394
David Blaikie960ea3f2014-06-08 16:18:35 +00005395bool ARMAsmParser::shouldOmitPredicateOperand(StringRef Mnemonic,
5396 OperandVector &Operands) {
Joey Goulye8602552013-07-19 16:34:16 +00005397 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5398 unsigned RegIdx = 3;
5399 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005400 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f32") {
5401 if (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
5402 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f32")
Joey Goulye8602552013-07-19 16:34:16 +00005403 RegIdx = 4;
5404
David Blaikie960ea3f2014-06-08 16:18:35 +00005405 if (static_cast<ARMOperand &>(*Operands[RegIdx]).isReg() &&
5406 (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(
5407 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg()) ||
5408 ARMMCRegisterClasses[ARM::QPRRegClassID].contains(
5409 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg())))
Joey Goulye8602552013-07-19 16:34:16 +00005410 return true;
5411 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005412 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005413}
5414
Jim Grosbach12952fe2011-11-11 23:08:10 +00005415static bool isDataTypeToken(StringRef Tok) {
5416 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5417 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5418 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5419 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5420 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5421 Tok == ".f" || Tok == ".d";
5422}
5423
5424// FIXME: This bit should probably be handled via an explicit match class
5425// in the .td files that matches the suffix instead of having it be
5426// a literal string token the way it is now.
5427static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5428 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5429}
Tim Northover26bb14e2014-08-18 11:49:42 +00005430static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Chad Rosier9f7a2212013-04-18 22:35:36 +00005431 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005432
5433static bool RequiresVFPRegListValidation(StringRef Inst,
5434 bool &AcceptSinglePrecisionOnly,
5435 bool &AcceptDoublePrecisionOnly) {
5436 if (Inst.size() < 7)
5437 return false;
5438
5439 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5440 StringRef AddressingMode = Inst.substr(4, 2);
5441 if (AddressingMode == "ia" || AddressingMode == "db" ||
5442 AddressingMode == "ea" || AddressingMode == "fd") {
5443 AcceptSinglePrecisionOnly = Inst[6] == 's';
5444 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5445 return true;
5446 }
5447 }
5448
5449 return false;
5450}
5451
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005452/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005453bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00005454 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005455 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005456 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005457 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005458 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005459 bool AcceptDoublePrecisionOnly;
5460 RequireVFPRegisterListCheck =
5461 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5462 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005463
Jim Grosbach8be2f652011-12-09 23:34:09 +00005464 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005465 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005466 // The generic tblgen'erated code does this later, at the start of
5467 // MatchInstructionImpl(), but that's too late for aliases that include
5468 // any sort of suffix.
Tim Northover26bb14e2014-08-18 11:49:42 +00005469 uint64_t AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005470 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5471 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005472
Jim Grosbachab5830e2011-12-14 02:16:11 +00005473 // First check for the ARM-specific .req directive.
5474 if (Parser.getTok().is(AsmToken::Identifier) &&
5475 Parser.getTok().getIdentifier() == ".req") {
5476 parseDirectiveReq(Name, NameLoc);
5477 // We always return 'error' for this, as we're done with this
5478 // statement and don't need to match the 'instruction."
5479 return true;
5480 }
5481
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005482 // Create the leading tokens for the mnemonic, split by '.' characters.
5483 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005484 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005485
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005486 // Split out the predication code and carry setting flag from the mnemonic.
5487 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005488 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005489 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005490 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005491 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005492 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005493
Jim Grosbach1c171b12011-08-25 17:23:55 +00005494 // In Thumb1, only the branch (B) instruction can be predicated.
5495 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005496 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005497 return Error(NameLoc, "conditional execution not supported in Thumb1");
5498 }
5499
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005500 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5501
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005502 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5503 // is the mask as it will be for the IT encoding if the conditional
5504 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5505 // where the conditional bit0 is zero, the instruction post-processing
5506 // will adjust the mask accordingly.
5507 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005508 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5509 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005510 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005511 return Error(Loc, "too many conditions on IT instruction");
5512 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005513 unsigned Mask = 8;
5514 for (unsigned i = ITMask.size(); i != 0; --i) {
5515 char pos = ITMask[i - 1];
5516 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005517 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005518 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005519 }
5520 Mask >>= 1;
5521 if (ITMask[i - 1] == 't')
5522 Mask |= 8;
5523 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005524 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005525 }
5526
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005527 // FIXME: This is all a pretty gross hack. We should automatically handle
5528 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005529
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005530 // Next, add the CCOut and ConditionCode operands, if needed.
5531 //
5532 // For mnemonics which can ever incorporate a carry setting bit or predication
5533 // code, our matching model involves us always generating CCOut and
5534 // ConditionCode operands to match the mnemonic "as written" and then we let
5535 // the matcher deal with finding the right instruction or generating an
5536 // appropriate error.
5537 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005538 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005539
Jim Grosbach03a8a162011-07-14 22:04:21 +00005540 // If we had a carry-set on an instruction that can't do that, issue an
5541 // error.
5542 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005543 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005544 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005545 "' can not set flags, but 's' suffix specified");
5546 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005547 // If we had a predication code on an instruction that can't do that, issue an
5548 // error.
5549 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005550 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005551 return Error(NameLoc, "instruction '" + Mnemonic +
5552 "' is not predicable, but condition code specified");
5553 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005554
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005555 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005556 if (CanAcceptCarrySet) {
5557 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005558 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005559 Loc));
5560 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005561
5562 // Add the predication code operand, if necessary.
5563 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005564 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5565 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005566 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005567 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005568 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005569
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005570 // Add the processor imod operand, if necessary.
5571 if (ProcessorIMod) {
5572 Operands.push_back(ARMOperand::CreateImm(
5573 MCConstantExpr::Create(ProcessorIMod, getContext()),
5574 NameLoc, NameLoc));
Oliver Stannard1ae8b472014-09-24 14:20:01 +00005575 } else if (Mnemonic == "cps" && isMClass()) {
5576 return Error(NameLoc, "instruction 'cps' requires effect for M-class");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005577 }
5578
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005579 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005580 while (Next != StringRef::npos) {
5581 Start = Next;
5582 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005583 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005584
Jim Grosbach12952fe2011-11-11 23:08:10 +00005585 // Some NEON instructions have an optional datatype suffix that is
5586 // completely ignored. Check for that.
5587 if (isDataTypeToken(ExtraToken) &&
5588 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5589 continue;
5590
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005591 // For for ARM mode generate an error if the .n qualifier is used.
5592 if (ExtraToken == ".n" && !isThumb()) {
5593 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005594 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005595 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5596 "arm mode");
5597 }
5598
5599 // The .n qualifier is always discarded as that is what the tables
5600 // and matcher expect. In ARM mode the .w qualifier has no effect,
5601 // so discard it to avoid errors that can be caused by the matcher.
5602 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005603 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5604 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5605 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005606 }
5607
5608 // Read the remaining operands.
5609 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005610 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005611 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005612 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005613 return true;
5614 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005615
5616 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005617 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005618
5619 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005620 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005621 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005622 return true;
5623 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005624 }
5625 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005626
Chris Lattnera2a9d162010-09-11 16:18:25 +00005627 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005628 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005629 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005630 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005631 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005632
Chris Lattner91689c12010-09-08 05:10:46 +00005633 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005634
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005635 if (RequireVFPRegisterListCheck) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005636 ARMOperand &Op = static_cast<ARMOperand &>(*Operands.back());
5637 if (AcceptSinglePrecisionOnly && !Op.isSPRRegList())
5638 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005639 "VFP/Neon single precision register expected");
David Blaikie960ea3f2014-06-08 16:18:35 +00005640 if (AcceptDoublePrecisionOnly && !Op.isDPRRegList())
5641 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005642 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005643 }
5644
Jim Grosbach7283da92011-08-16 21:12:37 +00005645 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5646 // do and don't have a cc_out optional-def operand. With some spot-checks
5647 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005648 // parse and adjust accordingly before actually matching. We shouldn't ever
5649 // try to remove a cc_out operand that was explicitly set on the the
5650 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5651 // table driven matcher doesn't fit well with the ARM instruction set.
David Blaikie960ea3f2014-06-08 16:18:35 +00005652 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands))
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005653 Operands.erase(Operands.begin() + 1);
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005654
Joey Goulye8602552013-07-19 16:34:16 +00005655 // Some instructions have the same mnemonic, but don't always
5656 // have a predicate. Distinguish them here and delete the
5657 // predicate if needed.
David Blaikie960ea3f2014-06-08 16:18:35 +00005658 if (shouldOmitPredicateOperand(Mnemonic, Operands))
Joey Goulye8602552013-07-19 16:34:16 +00005659 Operands.erase(Operands.begin() + 1);
Joey Goulye8602552013-07-19 16:34:16 +00005660
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005661 // ARM mode 'blx' need special handling, as the register operand version
5662 // is predicable, but the label operand version is not. So, we can't rely
5663 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005664 // a k_CondCode operand in the list. If we're trying to match the label
5665 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005666 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005667 static_cast<ARMOperand &>(*Operands[2]).isImm())
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005668 Operands.erase(Operands.begin() + 1);
Jim Grosbach8cffa282011-08-11 23:51:13 +00005669
Weiming Zhao8f56f882012-11-16 21:55:34 +00005670 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5671 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5672 // a single GPRPair reg operand is used in the .td file to replace the two
5673 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5674 // expressed as a GPRPair, so we have to manually merge them.
5675 // FIXME: We would really like to be able to tablegen'erate this.
5676 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005677 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5678 Mnemonic == "stlexd")) {
5679 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005680 unsigned Idx = isLoad ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00005681 ARMOperand &Op1 = static_cast<ARMOperand &>(*Operands[Idx]);
5682 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[Idx + 1]);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005683
5684 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5685 // Adjust only if Op1 and Op2 are GPRs.
David Blaikie960ea3f2014-06-08 16:18:35 +00005686 if (Op1.isReg() && Op2.isReg() && MRC.contains(Op1.getReg()) &&
5687 MRC.contains(Op2.getReg())) {
5688 unsigned Reg1 = Op1.getReg();
5689 unsigned Reg2 = Op2.getReg();
Weiming Zhao8f56f882012-11-16 21:55:34 +00005690 unsigned Rt = MRI->getEncodingValue(Reg1);
5691 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5692
5693 // Rt2 must be Rt + 1 and Rt must be even.
5694 if (Rt + 1 != Rt2 || (Rt & 1)) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005695 Error(Op2.getStartLoc(), isLoad
5696 ? "destination operands must be sequential"
5697 : "source operands must be sequential");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005698 return true;
5699 }
5700 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5701 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
David Blaikie960ea3f2014-06-08 16:18:35 +00005702 Operands[Idx] =
5703 ARMOperand::CreateReg(NewReg, Op1.getStartLoc(), Op2.getEndLoc());
5704 Operands.erase(Operands.begin() + Idx + 1);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005705 }
5706 }
5707
Renato Golin36c626e2014-09-26 16:14:29 +00005708 // If first 2 operands of a 3 operand instruction are the same
5709 // then transform to 2 operand version of the same instruction
5710 // e.g. 'adds r0, r0, #1' transforms to 'adds r0, #1'
5711 // FIXME: We would really like to be able to tablegen'erate this.
5712 if (isThumbOne() && Operands.size() == 6 &&
5713 (Mnemonic == "add" || Mnemonic == "sub" || Mnemonic == "and" ||
5714 Mnemonic == "eor" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5715 Mnemonic == "asr" || Mnemonic == "adc" || Mnemonic == "sbc" ||
5716 Mnemonic == "ror" || Mnemonic == "orr" || Mnemonic == "bic")) {
5717 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5718 ARMOperand &Op4 = static_cast<ARMOperand &>(*Operands[4]);
5719 ARMOperand &Op5 = static_cast<ARMOperand &>(*Operands[5]);
5720
5721 // If both registers are the same then remove one of them from
5722 // the operand list.
5723 if (Op3.isReg() && Op4.isReg() && Op3.getReg() == Op4.getReg()) {
5724 // If 3rd operand (variable Op5) is a register and the instruction is adds/sub
5725 // then do not transform as the backend already handles this instruction
5726 // correctly.
5727 if (!Op5.isReg() || !((Mnemonic == "add" && CarrySetting) || Mnemonic == "sub")) {
5728 Operands.erase(Operands.begin() + 3);
5729 if (Mnemonic == "add" && !CarrySetting) {
5730 // Special case for 'add' (not 'adds') instruction must
5731 // remove the CCOut operand as well.
5732 Operands.erase(Operands.begin() + 1);
5733 }
5734 }
5735 }
5736 }
5737
5738 // If instruction is 'add' and first two register operands
5739 // use SP register, then remove one of the SP registers from
5740 // the instruction.
5741 // FIXME: We would really like to be able to tablegen'erate this.
5742 if (isThumbOne() && Operands.size() == 5 && Mnemonic == "add" && !CarrySetting) {
5743 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
5744 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5745 if (Op2.isReg() && Op3.isReg() && Op2.getReg() == ARM::SP && Op3.getReg() == ARM::SP) {
5746 Operands.erase(Operands.begin() + 2);
5747 }
5748 }
5749
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005750 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005751 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005752 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
5753 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5754 if (Op3.isMem()) {
5755 assert(Op2.isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005756
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005757 unsigned SuperReg = MRI->getMatchingSuperReg(
David Blaikie960ea3f2014-06-08 16:18:35 +00005758 Op2.getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005759
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005760 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005761
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005762 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005763
David Blaikie960ea3f2014-06-08 16:18:35 +00005764 Operands.insert(
5765 Operands.begin() + 3,
5766 ARMOperand::CreateReg(PairedReg, Op2.getStartLoc(), Op2.getEndLoc()));
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005767 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005768 }
5769
Kevin Enderby78f95722013-07-31 21:05:30 +00005770 // FIXME: As said above, this is all a pretty gross hack. This instruction
5771 // does not fit with other "subs" and tblgen.
5772 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5773 // so the Mnemonic is the original name "subs" and delete the predicate
5774 // operand so it will match the table entry.
5775 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005776 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5777 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::PC &&
5778 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5779 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::LR &&
5780 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
5781 Operands.front() = ARMOperand::CreateToken(Name, NameLoc);
Kevin Enderby78f95722013-07-31 21:05:30 +00005782 Operands.erase(Operands.begin() + 1);
Kevin Enderby78f95722013-07-31 21:05:30 +00005783 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005784 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005785}
5786
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005787// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005788
5789// return 'true' if register list contains non-low GPR registers,
5790// 'false' otherwise. If Reg is in the register list or is HiReg, set
5791// 'containsReg' to true.
5792static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5793 unsigned HiReg, bool &containsReg) {
5794 containsReg = false;
5795 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5796 unsigned OpReg = Inst.getOperand(i).getReg();
5797 if (OpReg == Reg)
5798 containsReg = true;
5799 // Anything other than a low register isn't legal here.
5800 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5801 return true;
5802 }
5803 return false;
5804}
5805
Jim Grosbacha31f2232011-09-07 18:05:34 +00005806// Check if the specified regisgter is in the register list of the inst,
5807// starting at the indicated operand number.
5808static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5809 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5810 unsigned OpReg = Inst.getOperand(i).getReg();
5811 if (OpReg == Reg)
5812 return true;
5813 }
5814 return false;
5815}
5816
Richard Barton8d519fe2013-09-05 14:14:19 +00005817// Return true if instruction has the interesting property of being
5818// allowed in IT blocks, but not being predicable.
5819static bool instIsBreakpoint(const MCInst &Inst) {
5820 return Inst.getOpcode() == ARM::tBKPT ||
5821 Inst.getOpcode() == ARM::BKPT ||
5822 Inst.getOpcode() == ARM::tHLT ||
5823 Inst.getOpcode() == ARM::HLT;
5824
5825}
5826
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005827// FIXME: We would really like to be able to tablegen'erate this.
David Blaikie960ea3f2014-06-08 16:18:35 +00005828bool ARMAsmParser::validateInstruction(MCInst &Inst,
5829 const OperandVector &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00005830 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00005831 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00005832
Jim Grosbached16ec42011-08-29 22:24:09 +00005833 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00005834 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00005835 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00005836 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005837 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005838 if (ITState.FirstCond)
5839 ITState.FirstCond = false;
5840 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00005841 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005842 // The instruction must be predicable.
5843 if (!MCID.isPredicable())
5844 return Error(Loc, "instructions in IT block must be predicable");
5845 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005846 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00005847 ARMCC::getOppositeCondition(ITState.Cond);
5848 if (Cond != ITCond) {
5849 // Find the condition code Operand to get its SMLoc information.
5850 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005851 for (unsigned I = 1; I < Operands.size(); ++I)
David Blaikie960ea3f2014-06-08 16:18:35 +00005852 if (static_cast<ARMOperand &>(*Operands[I]).isCondCode())
Tilmann Schellerbe904772013-09-30 17:57:30 +00005853 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00005854 return Error(CondLoc, "incorrect condition in IT block; got '" +
5855 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5856 "', but expected '" +
5857 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5858 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00005859 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00005860 } else if (isThumbTwo() && MCID.isPredicable() &&
5861 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00005862 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
5863 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00005864 return Error(Loc, "predicated instructions must be in IT block");
5865
Tilmann Scheller255722b2013-09-30 16:11:48 +00005866 const unsigned Opcode = Inst.getOpcode();
5867 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00005868 case ARM::LDRD:
5869 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005870 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00005871 const unsigned RtReg = Inst.getOperand(0).getReg();
5872
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005873 // Rt can't be R14.
5874 if (RtReg == ARM::LR)
5875 return Error(Operands[3]->getStartLoc(),
5876 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005877
5878 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005879 // Rt must be even-numbered.
5880 if ((Rt & 1) == 1)
5881 return Error(Operands[3]->getStartLoc(),
5882 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005883
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005884 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00005885 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005886 if (Rt2 != Rt + 1)
5887 return Error(Operands[3]->getStartLoc(),
5888 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005889
5890 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
5891 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
5892 // For addressing modes with writeback, the base register needs to be
5893 // different from the destination registers.
5894 if (Rn == Rt || Rn == Rt2)
5895 return Error(Operands[3]->getStartLoc(),
5896 "base register needs to be different from destination "
5897 "registers");
5898 }
5899
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005900 return false;
5901 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005902 case ARM::t2LDRDi8:
5903 case ARM::t2LDRD_PRE:
5904 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00005905 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005906 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5907 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5908 if (Rt2 == Rt)
5909 return Error(Operands[3]->getStartLoc(),
5910 "destination operands can't be identical");
5911 return false;
5912 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00005913 case ARM::STRD: {
5914 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005915 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5916 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00005917 if (Rt2 != Rt + 1)
5918 return Error(Operands[3]->getStartLoc(),
5919 "source operands must be sequential");
5920 return false;
5921 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00005922 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005923 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005924 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005925 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5926 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005927 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00005928 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005929 "source operands must be sequential");
5930 return false;
5931 }
Tilmann Scheller3352a582014-07-23 12:38:17 +00005932 case ARM::STR_PRE_IMM:
5933 case ARM::STR_PRE_REG:
5934 case ARM::STR_POST_IMM:
Tilmann Scheller27272792014-07-23 13:03:47 +00005935 case ARM::STR_POST_REG:
Tilmann Scheller96ef72e2014-07-24 09:55:46 +00005936 case ARM::STRH_PRE:
5937 case ARM::STRH_POST:
Tilmann Scheller27272792014-07-23 13:03:47 +00005938 case ARM::STRB_PRE_IMM:
5939 case ARM::STRB_PRE_REG:
5940 case ARM::STRB_POST_IMM:
5941 case ARM::STRB_POST_REG: {
Tilmann Scheller3352a582014-07-23 12:38:17 +00005942 // Rt must be different from Rn.
5943 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5944 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
5945
5946 if (Rt == Rn)
5947 return Error(Operands[3]->getStartLoc(),
5948 "source register and base register can't be identical");
5949 return false;
5950 }
Tilmann Scheller8ba74302014-08-01 11:08:51 +00005951 case ARM::LDR_PRE_IMM:
5952 case ARM::LDR_PRE_REG:
5953 case ARM::LDR_POST_IMM:
Tilmann Scheller8ff079c2014-08-01 11:33:47 +00005954 case ARM::LDR_POST_REG:
5955 case ARM::LDRH_PRE:
5956 case ARM::LDRH_POST:
5957 case ARM::LDRSH_PRE:
Tilmann Scheller7cc0ed42014-08-01 12:08:04 +00005958 case ARM::LDRSH_POST:
5959 case ARM::LDRB_PRE_IMM:
5960 case ARM::LDRB_PRE_REG:
5961 case ARM::LDRB_POST_IMM:
5962 case ARM::LDRB_POST_REG:
5963 case ARM::LDRSB_PRE:
5964 case ARM::LDRSB_POST: {
Tilmann Scheller8ba74302014-08-01 11:08:51 +00005965 // Rt must be different from Rn.
5966 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5967 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
5968
5969 if (Rt == Rn)
5970 return Error(Operands[3]->getStartLoc(),
5971 "destination register and base register can't be identical");
5972 return false;
5973 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00005974 case ARM::SBFX:
5975 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005976 // Width must be in range [1, 32-lsb].
5977 unsigned LSB = Inst.getOperand(2).getImm();
5978 unsigned Widthm1 = Inst.getOperand(3).getImm();
5979 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00005980 return Error(Operands[5]->getStartLoc(),
5981 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00005982 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00005983 }
Tim Northover08a86602013-10-22 19:00:39 +00005984 // Notionally handles ARM::tLDMIA_UPD too.
Jim Grosbach90103cc2011-08-18 21:50:53 +00005985 case ARM::tLDMIA: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005986 // If we're parsing Thumb2, the .w variant is available and handles
Tilmann Schellerbe904772013-09-30 17:57:30 +00005987 // most cases that are normally illegal for a Thumb1 LDM instruction.
5988 // We'll make the transformation in processInstruction() if necessary.
Jim Grosbacha31f2232011-09-07 18:05:34 +00005989 //
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00005990 // Thumb LDM instructions are writeback iff the base register is not
Jim Grosbach90103cc2011-08-18 21:50:53 +00005991 // in the register list.
5992 unsigned Rn = Inst.getOperand(0).getReg();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005993 bool HasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00005994 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
5995 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Tilmann Schellerbe904772013-09-30 17:57:30 +00005996 bool ListContainsBase;
5997 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
5998 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
Jim Grosbach169b2be2011-08-23 18:13:04 +00005999 "registers must be in range r0-r7");
Jim Grosbach90103cc2011-08-18 21:50:53 +00006000 // If we should have writeback, then there should be a '!' token.
Tilmann Schellerbe904772013-09-30 17:57:30 +00006001 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
Jim Grosbach90103cc2011-08-18 21:50:53 +00006002 return Error(Operands[2]->getStartLoc(),
6003 "writeback operator '!' expected");
Jim Grosbacha31f2232011-09-07 18:05:34 +00006004 // If we should not have writeback, there must not be a '!'. This is
6005 // true even for the 32-bit wide encodings.
Tilmann Schellerbe904772013-09-30 17:57:30 +00006006 if (ListContainsBase && HasWritebackToken)
Jim Grosbach139acd22011-08-22 23:01:07 +00006007 return Error(Operands[3]->getStartLoc(),
6008 "writeback operator '!' not allowed when base register "
6009 "in register list");
Jyoti Allur3b686072014-10-22 10:41:14 +00006010 if (listContainsReg(Inst, 3 + HasWritebackToken, ARM::SP))
6011 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
6012 "SP not allowed in register list");
Jim Grosbach90103cc2011-08-18 21:50:53 +00006013 break;
6014 }
Tim Northover08a86602013-10-22 19:00:39 +00006015 case ARM::LDMIA_UPD:
6016 case ARM::LDMDB_UPD:
6017 case ARM::LDMIB_UPD:
6018 case ARM::LDMDA_UPD:
6019 // ARM variants loading and updating the same register are only officially
6020 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
6021 if (!hasV7Ops())
6022 break;
Jyoti Allur3b686072014-10-22 10:41:14 +00006023 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6024 return Error(Operands.back()->getStartLoc(),
6025 "writeback register not allowed in register list");
6026 break;
6027 case ARM::t2LDMIA:
6028 case ARM::t2LDMDB:
6029 case ARM::t2STMIA:
6030 case ARM::t2STMDB: {
6031 if (listContainsReg(Inst, 3, ARM::SP))
6032 return Error(Operands.back()->getStartLoc(),
6033 "SP not allowed in register list");
6034 break;
6035 }
Tim Northover08a86602013-10-22 19:00:39 +00006036 case ARM::t2LDMIA_UPD:
6037 case ARM::t2LDMDB_UPD:
6038 case ARM::t2STMIA_UPD:
6039 case ARM::t2STMDB_UPD: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00006040 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
Tim Northover741e6ef2013-10-24 09:37:18 +00006041 return Error(Operands.back()->getStartLoc(),
6042 "writeback register not allowed in register list");
Jyoti Allur3b686072014-10-22 10:41:14 +00006043
6044 if (listContainsReg(Inst, 4, ARM::SP))
6045 return Error(Operands.back()->getStartLoc(),
6046 "SP not allowed in register list");
Jim Grosbacha31f2232011-09-07 18:05:34 +00006047 break;
6048 }
Tim Northover8eaf1542013-11-12 21:32:41 +00006049 case ARM::sysLDMIA_UPD:
6050 case ARM::sysLDMDA_UPD:
6051 case ARM::sysLDMDB_UPD:
6052 case ARM::sysLDMIB_UPD:
6053 if (!listContainsReg(Inst, 3, ARM::PC))
6054 return Error(Operands[4]->getStartLoc(),
6055 "writeback register only allowed on system LDM "
6056 "if PC in register-list");
6057 break;
6058 case ARM::sysSTMIA_UPD:
6059 case ARM::sysSTMDA_UPD:
6060 case ARM::sysSTMDB_UPD:
6061 case ARM::sysSTMIB_UPD:
6062 return Error(Operands[2]->getStartLoc(),
6063 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006064 case ARM::tMUL: {
6065 // The second source operand must be the same register as the destination
6066 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00006067 //
6068 // In this case, we must directly check the parsed operands because the
6069 // cvtThumbMultiply() function is written in such a way that it guarantees
6070 // this first statement is always true for the new Inst. Essentially, the
6071 // destination is unconditionally copied into the second source operand
6072 // without checking to see if it matches what we actually parsed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006073 if (Operands.size() == 6 && (((ARMOperand &)*Operands[3]).getReg() !=
6074 ((ARMOperand &)*Operands[5]).getReg()) &&
6075 (((ARMOperand &)*Operands[3]).getReg() !=
6076 ((ARMOperand &)*Operands[4]).getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00006077 return Error(Operands[3]->getStartLoc(),
6078 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006079 }
6080 break;
6081 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006082 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
6083 // so only issue a diagnostic for thumb1. The instructions will be
6084 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006085 case ARM::tPOP: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006086 bool ListContainsBase;
6087 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006088 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00006089 return Error(Operands[2]->getStartLoc(),
6090 "registers must be in range r0-r7 or pc");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006091 break;
6092 }
6093 case ARM::tPUSH: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006094 bool ListContainsBase;
6095 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006096 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00006097 return Error(Operands[2]->getStartLoc(),
6098 "registers must be in range r0-r7 or lr");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006099 break;
6100 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00006101 case ARM::tSTMIA_UPD: {
Tim Northover08a86602013-10-22 19:00:39 +00006102 bool ListContainsBase, InvalidLowList;
6103 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
6104 0, ListContainsBase);
6105 if (InvalidLowList && !isThumbTwo())
Jim Grosbachd80d1692011-08-23 18:15:37 +00006106 return Error(Operands[4]->getStartLoc(),
6107 "registers must be in range r0-r7");
Tim Northover08a86602013-10-22 19:00:39 +00006108
6109 // This would be converted to a 32-bit stm, but that's not valid if the
6110 // writeback register is in the list.
6111 if (InvalidLowList && ListContainsBase)
6112 return Error(Operands[4]->getStartLoc(),
6113 "writeback operator '!' not allowed when base register "
6114 "in register list");
Jyoti Allur3b686072014-10-22 10:41:14 +00006115 if (listContainsReg(Inst, 4, ARM::SP) && !inITBlock())
6116 return Error(Operands.back()->getStartLoc(),
6117 "SP not allowed in register list");
Jim Grosbachd80d1692011-08-23 18:15:37 +00006118 break;
6119 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00006120 case ARM::tADDrSP: {
6121 // If the non-SP source operand and the destination operand are not the
6122 // same, we need thumb2 (for the wide encoding), or we have an error.
6123 if (!isThumbTwo() &&
6124 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
6125 return Error(Operands[4]->getStartLoc(),
6126 "source register must be the same as destination");
6127 }
6128 break;
6129 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006130 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006131 case ARM::tB:
David Blaikie960ea3f2014-06-08 16:18:35 +00006132 if (!(static_cast<ARMOperand &>(*Operands[2])).isSignedOffset<11, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006133 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006134 break;
6135 case ARM::t2B: {
6136 int op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006137 if (!static_cast<ARMOperand &>(*Operands[op]).isSignedOffset<24, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006138 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006139 break;
6140 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006141 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006142 case ARM::tBcc:
David Blaikie960ea3f2014-06-08 16:18:35 +00006143 if (!static_cast<ARMOperand &>(*Operands[2]).isSignedOffset<8, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006144 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006145 break;
6146 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006147 int Op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006148 if (!static_cast<ARMOperand &>(*Operands[Op]).isSignedOffset<20, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006149 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006150 break;
6151 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006152 case ARM::MOVi16:
6153 case ARM::t2MOVi16:
6154 case ARM::t2MOVTi16:
6155 {
6156 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
6157 // especially when we turn it into a movw and the expression <symbol> does
6158 // not have a :lower16: or :upper16 as part of the expression. We don't
6159 // want the behavior of silently truncating, which can be unexpected and
6160 // lead to bugs that are difficult to find since this is an easy mistake
6161 // to make.
6162 int i = (Operands[3]->isImm()) ? 3 : 4;
David Blaikie960ea3f2014-06-08 16:18:35 +00006163 ARMOperand &Op = static_cast<ARMOperand &>(*Operands[i]);
6164 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006165 if (CE) break;
David Blaikie960ea3f2014-06-08 16:18:35 +00006166 const MCExpr *E = dyn_cast<MCExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006167 if (!E) break;
6168 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
6169 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006170 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16))
6171 return Error(
6172 Op.getStartLoc(),
6173 "immediate expression for mov requires :lower16: or :upper16");
6174 break;
6175 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006176 }
6177
6178 return false;
6179}
6180
Jim Grosbach1a747242012-01-23 23:45:44 +00006181static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00006182 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006183 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006184 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006185 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6186 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6187 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6188 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6189 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6190 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6191 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
6192 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
6193 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006194
6195 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006196 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6197 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6198 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6199 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6200 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006201
Jim Grosbach1e946a42012-01-24 00:43:12 +00006202 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6203 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6204 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6205 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6206 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006207
Jim Grosbach1e946a42012-01-24 00:43:12 +00006208 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
6209 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
6210 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
6211 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
6212 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00006213
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006214 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006215 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6216 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6217 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6218 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
6219 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6220 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6221 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6222 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6223 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
6224 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6225 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
6226 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
6227 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
6228 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
6229 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006230
Jim Grosbach1a747242012-01-23 23:45:44 +00006231 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006232 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6233 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6234 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6235 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6236 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6237 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6238 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6239 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6240 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6241 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6242 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6243 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6244 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
6245 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
6246 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
6247 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
6248 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
6249 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00006250
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006251 // VST4LN
6252 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6253 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6254 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6255 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
6256 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6257 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6258 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6259 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6260 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
6261 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6262 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
6263 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
6264 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
6265 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
6266 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
6267
Jim Grosbachda70eac2012-01-24 00:58:13 +00006268 // VST4
6269 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6270 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6271 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6272 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6273 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6274 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6275 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6276 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6277 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6278 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6279 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6280 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6281 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
6282 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
6283 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
6284 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
6285 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
6286 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006287 }
6288}
6289
Jim Grosbach1a747242012-01-23 23:45:44 +00006290static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006291 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006292 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006293 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006294 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6295 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6296 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6297 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6298 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6299 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6300 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6301 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6302 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006303
6304 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006305 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6306 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6307 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6308 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6309 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6310 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6311 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6312 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6313 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6314 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6315 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6316 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6317 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6318 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6319 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006320
Jim Grosbachb78403c2012-01-24 23:47:04 +00006321 // VLD3DUP
6322 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6323 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6324 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6325 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006326 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006327 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6328 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6329 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6330 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6331 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6332 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6333 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6334 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6335 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6336 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6337 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6338 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6339 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6340
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006341 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006342 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6343 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6344 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6345 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6346 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6347 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6348 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6349 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6350 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6351 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6352 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6353 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6354 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6355 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6356 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006357
6358 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006359 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6360 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6361 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6362 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6363 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6364 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6365 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6366 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6367 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6368 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6369 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6370 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6371 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6372 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6373 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6374 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6375 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6376 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006377
Jim Grosbach14952a02012-01-24 18:37:25 +00006378 // VLD4LN
6379 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6380 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6381 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006382 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006383 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6384 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6385 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6386 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6387 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6388 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6389 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6390 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6391 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6392 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6393 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6394
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006395 // VLD4DUP
6396 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6397 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6398 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6399 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6400 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6401 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6402 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6403 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6404 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6405 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6406 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6407 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6408 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6409 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6410 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6411 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6412 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6413 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6414
Jim Grosbached561fc2012-01-24 00:43:17 +00006415 // VLD4
6416 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6417 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6418 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6419 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6420 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6421 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6422 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6423 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6424 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6425 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6426 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6427 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6428 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6429 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6430 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6431 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6432 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6433 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006434 }
6435}
6436
David Blaikie960ea3f2014-06-08 16:18:35 +00006437bool ARMAsmParser::processInstruction(MCInst &Inst,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006438 const OperandVector &Operands,
6439 MCStreamer &Out) {
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006440 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006441 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6442 case ARM::LDRT_POST:
6443 case ARM::LDRBT_POST: {
6444 const unsigned Opcode =
6445 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6446 : ARM::LDRBT_POST_IMM;
6447 MCInst TmpInst;
6448 TmpInst.setOpcode(Opcode);
6449 TmpInst.addOperand(Inst.getOperand(0));
6450 TmpInst.addOperand(Inst.getOperand(1));
6451 TmpInst.addOperand(Inst.getOperand(1));
6452 TmpInst.addOperand(MCOperand::CreateReg(0));
6453 TmpInst.addOperand(MCOperand::CreateImm(0));
6454 TmpInst.addOperand(Inst.getOperand(2));
6455 TmpInst.addOperand(Inst.getOperand(3));
6456 Inst = TmpInst;
6457 return true;
6458 }
6459 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6460 case ARM::STRT_POST:
6461 case ARM::STRBT_POST: {
6462 const unsigned Opcode =
6463 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6464 : ARM::STRBT_POST_IMM;
6465 MCInst TmpInst;
6466 TmpInst.setOpcode(Opcode);
6467 TmpInst.addOperand(Inst.getOperand(1));
6468 TmpInst.addOperand(Inst.getOperand(0));
6469 TmpInst.addOperand(Inst.getOperand(1));
6470 TmpInst.addOperand(MCOperand::CreateReg(0));
6471 TmpInst.addOperand(MCOperand::CreateImm(0));
6472 TmpInst.addOperand(Inst.getOperand(2));
6473 TmpInst.addOperand(Inst.getOperand(3));
6474 Inst = TmpInst;
6475 return true;
6476 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006477 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6478 case ARM::ADDri: {
6479 if (Inst.getOperand(1).getReg() != ARM::PC ||
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006480 Inst.getOperand(5).getReg() != 0 ||
6481 !(Inst.getOperand(2).isExpr() || Inst.getOperand(2).isImm()))
Jim Grosbache974a6a2012-09-25 00:08:13 +00006482 return false;
6483 MCInst TmpInst;
6484 TmpInst.setOpcode(ARM::ADR);
6485 TmpInst.addOperand(Inst.getOperand(0));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006486 if (Inst.getOperand(2).isImm()) {
6487 TmpInst.addOperand(Inst.getOperand(2));
6488 } else {
6489 // Turn PC-relative expression into absolute expression.
6490 // Reading PC provides the start of the current instruction + 8 and
6491 // the transform to adr is biased by that.
6492 MCSymbol *Dot = getContext().CreateTempSymbol();
6493 Out.EmitLabel(Dot);
6494 const MCExpr *OpExpr = Inst.getOperand(2).getExpr();
6495 const MCExpr *InstPC = MCSymbolRefExpr::Create(Dot,
6496 MCSymbolRefExpr::VK_None,
6497 getContext());
6498 const MCExpr *Const8 = MCConstantExpr::Create(8, getContext());
6499 const MCExpr *ReadPC = MCBinaryExpr::CreateAdd(InstPC, Const8,
6500 getContext());
6501 const MCExpr *FixupAddr = MCBinaryExpr::CreateAdd(ReadPC, OpExpr,
6502 getContext());
6503 TmpInst.addOperand(MCOperand::CreateExpr(FixupAddr));
6504 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006505 TmpInst.addOperand(Inst.getOperand(3));
6506 TmpInst.addOperand(Inst.getOperand(4));
6507 Inst = TmpInst;
6508 return true;
6509 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006510 // Aliases for alternate PC+imm syntax of LDR instructions.
6511 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006512 // Select the narrow version if the immediate will fit.
6513 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006514 Inst.getOperand(1).getImm() <= 0xff &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006515 !(static_cast<ARMOperand &>(*Operands[2]).isToken() &&
6516 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006517 Inst.setOpcode(ARM::tLDRpci);
6518 else
6519 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006520 return true;
6521 case ARM::t2LDRBpcrel:
6522 Inst.setOpcode(ARM::t2LDRBpci);
6523 return true;
6524 case ARM::t2LDRHpcrel:
6525 Inst.setOpcode(ARM::t2LDRHpci);
6526 return true;
6527 case ARM::t2LDRSBpcrel:
6528 Inst.setOpcode(ARM::t2LDRSBpci);
6529 return true;
6530 case ARM::t2LDRSHpcrel:
6531 Inst.setOpcode(ARM::t2LDRSHpci);
6532 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006533 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006534 case ARM::VST1LNdWB_register_Asm_8:
6535 case ARM::VST1LNdWB_register_Asm_16:
6536 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006537 MCInst TmpInst;
6538 // Shuffle the operands around so the lane index operand is in the
6539 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006540 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006541 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006542 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6543 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6544 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6545 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6546 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6547 TmpInst.addOperand(Inst.getOperand(1)); // lane
6548 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6549 TmpInst.addOperand(Inst.getOperand(6));
6550 Inst = TmpInst;
6551 return true;
6552 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006553
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006554 case ARM::VST2LNdWB_register_Asm_8:
6555 case ARM::VST2LNdWB_register_Asm_16:
6556 case ARM::VST2LNdWB_register_Asm_32:
6557 case ARM::VST2LNqWB_register_Asm_16:
6558 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006559 MCInst TmpInst;
6560 // Shuffle the operands around so the lane index operand is in the
6561 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006562 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006563 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006564 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6565 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6566 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6567 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6568 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006569 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6570 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006571 TmpInst.addOperand(Inst.getOperand(1)); // lane
6572 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6573 TmpInst.addOperand(Inst.getOperand(6));
6574 Inst = TmpInst;
6575 return true;
6576 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006577
6578 case ARM::VST3LNdWB_register_Asm_8:
6579 case ARM::VST3LNdWB_register_Asm_16:
6580 case ARM::VST3LNdWB_register_Asm_32:
6581 case ARM::VST3LNqWB_register_Asm_16:
6582 case ARM::VST3LNqWB_register_Asm_32: {
6583 MCInst TmpInst;
6584 // Shuffle the operands around so the lane index operand is in the
6585 // right place.
6586 unsigned Spacing;
6587 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6588 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6589 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6590 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6591 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6592 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6593 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6594 Spacing));
6595 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6596 Spacing * 2));
6597 TmpInst.addOperand(Inst.getOperand(1)); // lane
6598 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6599 TmpInst.addOperand(Inst.getOperand(6));
6600 Inst = TmpInst;
6601 return true;
6602 }
6603
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006604 case ARM::VST4LNdWB_register_Asm_8:
6605 case ARM::VST4LNdWB_register_Asm_16:
6606 case ARM::VST4LNdWB_register_Asm_32:
6607 case ARM::VST4LNqWB_register_Asm_16:
6608 case ARM::VST4LNqWB_register_Asm_32: {
6609 MCInst TmpInst;
6610 // Shuffle the operands around so the lane index operand is in the
6611 // right place.
6612 unsigned Spacing;
6613 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6614 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6615 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6616 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6617 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6618 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6619 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6620 Spacing));
6621 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6622 Spacing * 2));
6623 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6624 Spacing * 3));
6625 TmpInst.addOperand(Inst.getOperand(1)); // lane
6626 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6627 TmpInst.addOperand(Inst.getOperand(6));
6628 Inst = TmpInst;
6629 return true;
6630 }
6631
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006632 case ARM::VST1LNdWB_fixed_Asm_8:
6633 case ARM::VST1LNdWB_fixed_Asm_16:
6634 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006635 MCInst TmpInst;
6636 // Shuffle the operands around so the lane index operand is in the
6637 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006638 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006639 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006640 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6641 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6642 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6643 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6644 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6645 TmpInst.addOperand(Inst.getOperand(1)); // lane
6646 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6647 TmpInst.addOperand(Inst.getOperand(5));
6648 Inst = TmpInst;
6649 return true;
6650 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006651
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006652 case ARM::VST2LNdWB_fixed_Asm_8:
6653 case ARM::VST2LNdWB_fixed_Asm_16:
6654 case ARM::VST2LNdWB_fixed_Asm_32:
6655 case ARM::VST2LNqWB_fixed_Asm_16:
6656 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006657 MCInst TmpInst;
6658 // Shuffle the operands around so the lane index operand is in the
6659 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006660 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006661 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006662 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6663 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6664 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6665 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6666 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006667 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6668 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006669 TmpInst.addOperand(Inst.getOperand(1)); // lane
6670 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6671 TmpInst.addOperand(Inst.getOperand(5));
6672 Inst = TmpInst;
6673 return true;
6674 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006675
6676 case ARM::VST3LNdWB_fixed_Asm_8:
6677 case ARM::VST3LNdWB_fixed_Asm_16:
6678 case ARM::VST3LNdWB_fixed_Asm_32:
6679 case ARM::VST3LNqWB_fixed_Asm_16:
6680 case ARM::VST3LNqWB_fixed_Asm_32: {
6681 MCInst TmpInst;
6682 // Shuffle the operands around so the lane index operand is in the
6683 // right place.
6684 unsigned Spacing;
6685 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6686 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6687 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6688 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6689 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6690 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6691 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6692 Spacing));
6693 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6694 Spacing * 2));
6695 TmpInst.addOperand(Inst.getOperand(1)); // lane
6696 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6697 TmpInst.addOperand(Inst.getOperand(5));
6698 Inst = TmpInst;
6699 return true;
6700 }
6701
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006702 case ARM::VST4LNdWB_fixed_Asm_8:
6703 case ARM::VST4LNdWB_fixed_Asm_16:
6704 case ARM::VST4LNdWB_fixed_Asm_32:
6705 case ARM::VST4LNqWB_fixed_Asm_16:
6706 case ARM::VST4LNqWB_fixed_Asm_32: {
6707 MCInst TmpInst;
6708 // Shuffle the operands around so the lane index operand is in the
6709 // right place.
6710 unsigned Spacing;
6711 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6712 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6713 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6714 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6715 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6716 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6717 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6718 Spacing));
6719 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6720 Spacing * 2));
6721 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6722 Spacing * 3));
6723 TmpInst.addOperand(Inst.getOperand(1)); // lane
6724 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6725 TmpInst.addOperand(Inst.getOperand(5));
6726 Inst = TmpInst;
6727 return true;
6728 }
6729
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006730 case ARM::VST1LNdAsm_8:
6731 case ARM::VST1LNdAsm_16:
6732 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006733 MCInst TmpInst;
6734 // Shuffle the operands around so the lane index operand is in the
6735 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006736 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006737 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006738 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6739 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6740 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6741 TmpInst.addOperand(Inst.getOperand(1)); // lane
6742 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6743 TmpInst.addOperand(Inst.getOperand(5));
6744 Inst = TmpInst;
6745 return true;
6746 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006747
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006748 case ARM::VST2LNdAsm_8:
6749 case ARM::VST2LNdAsm_16:
6750 case ARM::VST2LNdAsm_32:
6751 case ARM::VST2LNqAsm_16:
6752 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006753 MCInst TmpInst;
6754 // Shuffle the operands around so the lane index operand is in the
6755 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006756 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006757 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006758 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6759 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6760 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006761 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6762 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006763 TmpInst.addOperand(Inst.getOperand(1)); // lane
6764 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6765 TmpInst.addOperand(Inst.getOperand(5));
6766 Inst = TmpInst;
6767 return true;
6768 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006769
6770 case ARM::VST3LNdAsm_8:
6771 case ARM::VST3LNdAsm_16:
6772 case ARM::VST3LNdAsm_32:
6773 case ARM::VST3LNqAsm_16:
6774 case ARM::VST3LNqAsm_32: {
6775 MCInst TmpInst;
6776 // Shuffle the operands around so the lane index operand is in the
6777 // right place.
6778 unsigned Spacing;
6779 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6780 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6781 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6782 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6783 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6784 Spacing));
6785 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6786 Spacing * 2));
6787 TmpInst.addOperand(Inst.getOperand(1)); // lane
6788 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6789 TmpInst.addOperand(Inst.getOperand(5));
6790 Inst = TmpInst;
6791 return true;
6792 }
6793
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006794 case ARM::VST4LNdAsm_8:
6795 case ARM::VST4LNdAsm_16:
6796 case ARM::VST4LNdAsm_32:
6797 case ARM::VST4LNqAsm_16:
6798 case ARM::VST4LNqAsm_32: {
6799 MCInst TmpInst;
6800 // Shuffle the operands around so the lane index operand is in the
6801 // right place.
6802 unsigned Spacing;
6803 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6804 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6805 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6806 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6807 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6808 Spacing));
6809 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6810 Spacing * 2));
6811 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6812 Spacing * 3));
6813 TmpInst.addOperand(Inst.getOperand(1)); // lane
6814 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6815 TmpInst.addOperand(Inst.getOperand(5));
6816 Inst = TmpInst;
6817 return true;
6818 }
6819
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006820 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006821 case ARM::VLD1LNdWB_register_Asm_8:
6822 case ARM::VLD1LNdWB_register_Asm_16:
6823 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006824 MCInst TmpInst;
6825 // Shuffle the operands around so the lane index operand is in the
6826 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006827 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006828 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006829 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6830 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6831 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6832 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6833 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6834 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6835 TmpInst.addOperand(Inst.getOperand(1)); // lane
6836 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6837 TmpInst.addOperand(Inst.getOperand(6));
6838 Inst = TmpInst;
6839 return true;
6840 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006841
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006842 case ARM::VLD2LNdWB_register_Asm_8:
6843 case ARM::VLD2LNdWB_register_Asm_16:
6844 case ARM::VLD2LNdWB_register_Asm_32:
6845 case ARM::VLD2LNqWB_register_Asm_16:
6846 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006847 MCInst TmpInst;
6848 // Shuffle the operands around so the lane index operand is in the
6849 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006850 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006851 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006852 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006853 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6854 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006855 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6856 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6857 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6858 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6859 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006860 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6861 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006862 TmpInst.addOperand(Inst.getOperand(1)); // lane
6863 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6864 TmpInst.addOperand(Inst.getOperand(6));
6865 Inst = TmpInst;
6866 return true;
6867 }
6868
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006869 case ARM::VLD3LNdWB_register_Asm_8:
6870 case ARM::VLD3LNdWB_register_Asm_16:
6871 case ARM::VLD3LNdWB_register_Asm_32:
6872 case ARM::VLD3LNqWB_register_Asm_16:
6873 case ARM::VLD3LNqWB_register_Asm_32: {
6874 MCInst TmpInst;
6875 // Shuffle the operands around so the lane index operand is in the
6876 // right place.
6877 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006878 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006879 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6880 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6881 Spacing));
6882 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006883 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006884 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6885 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6886 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6887 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6888 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6889 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6890 Spacing));
6891 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006892 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006893 TmpInst.addOperand(Inst.getOperand(1)); // lane
6894 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6895 TmpInst.addOperand(Inst.getOperand(6));
6896 Inst = TmpInst;
6897 return true;
6898 }
6899
Jim Grosbach14952a02012-01-24 18:37:25 +00006900 case ARM::VLD4LNdWB_register_Asm_8:
6901 case ARM::VLD4LNdWB_register_Asm_16:
6902 case ARM::VLD4LNdWB_register_Asm_32:
6903 case ARM::VLD4LNqWB_register_Asm_16:
6904 case ARM::VLD4LNqWB_register_Asm_32: {
6905 MCInst TmpInst;
6906 // Shuffle the operands around so the lane index operand is in the
6907 // right place.
6908 unsigned Spacing;
6909 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6910 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6911 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6912 Spacing));
6913 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6914 Spacing * 2));
6915 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6916 Spacing * 3));
6917 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6918 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6919 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6920 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6921 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6922 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6923 Spacing));
6924 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6925 Spacing * 2));
6926 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6927 Spacing * 3));
6928 TmpInst.addOperand(Inst.getOperand(1)); // lane
6929 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6930 TmpInst.addOperand(Inst.getOperand(6));
6931 Inst = TmpInst;
6932 return true;
6933 }
6934
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006935 case ARM::VLD1LNdWB_fixed_Asm_8:
6936 case ARM::VLD1LNdWB_fixed_Asm_16:
6937 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006938 MCInst TmpInst;
6939 // Shuffle the operands around so the lane index operand is in the
6940 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006941 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006942 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006943 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6944 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6945 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6946 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6947 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6948 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6949 TmpInst.addOperand(Inst.getOperand(1)); // lane
6950 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6951 TmpInst.addOperand(Inst.getOperand(5));
6952 Inst = TmpInst;
6953 return true;
6954 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006955
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006956 case ARM::VLD2LNdWB_fixed_Asm_8:
6957 case ARM::VLD2LNdWB_fixed_Asm_16:
6958 case ARM::VLD2LNdWB_fixed_Asm_32:
6959 case ARM::VLD2LNqWB_fixed_Asm_16:
6960 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006961 MCInst TmpInst;
6962 // Shuffle the operands around so the lane index operand is in the
6963 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006964 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006965 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006966 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006967 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6968 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006969 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6970 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6971 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6972 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6973 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006974 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6975 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006976 TmpInst.addOperand(Inst.getOperand(1)); // lane
6977 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6978 TmpInst.addOperand(Inst.getOperand(5));
6979 Inst = TmpInst;
6980 return true;
6981 }
6982
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006983 case ARM::VLD3LNdWB_fixed_Asm_8:
6984 case ARM::VLD3LNdWB_fixed_Asm_16:
6985 case ARM::VLD3LNdWB_fixed_Asm_32:
6986 case ARM::VLD3LNqWB_fixed_Asm_16:
6987 case ARM::VLD3LNqWB_fixed_Asm_32: {
6988 MCInst TmpInst;
6989 // Shuffle the operands around so the lane index operand is in the
6990 // right place.
6991 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006992 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006993 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6994 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6995 Spacing));
6996 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006997 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006998 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6999 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7000 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7001 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7002 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7003 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7004 Spacing));
7005 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007006 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007007 TmpInst.addOperand(Inst.getOperand(1)); // lane
7008 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7009 TmpInst.addOperand(Inst.getOperand(5));
7010 Inst = TmpInst;
7011 return true;
7012 }
7013
Jim Grosbach14952a02012-01-24 18:37:25 +00007014 case ARM::VLD4LNdWB_fixed_Asm_8:
7015 case ARM::VLD4LNdWB_fixed_Asm_16:
7016 case ARM::VLD4LNdWB_fixed_Asm_32:
7017 case ARM::VLD4LNqWB_fixed_Asm_16:
7018 case ARM::VLD4LNqWB_fixed_Asm_32: {
7019 MCInst TmpInst;
7020 // Shuffle the operands around so the lane index operand is in the
7021 // right place.
7022 unsigned Spacing;
7023 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7024 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7025 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7026 Spacing));
7027 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7028 Spacing * 2));
7029 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7030 Spacing * 3));
7031 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7032 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7033 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7034 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7035 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7036 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7037 Spacing));
7038 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7039 Spacing * 2));
7040 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7041 Spacing * 3));
7042 TmpInst.addOperand(Inst.getOperand(1)); // lane
7043 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7044 TmpInst.addOperand(Inst.getOperand(5));
7045 Inst = TmpInst;
7046 return true;
7047 }
7048
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007049 case ARM::VLD1LNdAsm_8:
7050 case ARM::VLD1LNdAsm_16:
7051 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00007052 MCInst TmpInst;
7053 // Shuffle the operands around so the lane index operand is in the
7054 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007055 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007056 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00007057 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7058 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7059 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7060 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7061 TmpInst.addOperand(Inst.getOperand(1)); // lane
7062 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7063 TmpInst.addOperand(Inst.getOperand(5));
7064 Inst = TmpInst;
7065 return true;
7066 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007067
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007068 case ARM::VLD2LNdAsm_8:
7069 case ARM::VLD2LNdAsm_16:
7070 case ARM::VLD2LNdAsm_32:
7071 case ARM::VLD2LNqAsm_16:
7072 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007073 MCInst TmpInst;
7074 // Shuffle the operands around so the lane index operand is in the
7075 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007076 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007077 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007078 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007079 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7080 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007081 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7082 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7083 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007084 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7085 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007086 TmpInst.addOperand(Inst.getOperand(1)); // lane
7087 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7088 TmpInst.addOperand(Inst.getOperand(5));
7089 Inst = TmpInst;
7090 return true;
7091 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007092
7093 case ARM::VLD3LNdAsm_8:
7094 case ARM::VLD3LNdAsm_16:
7095 case ARM::VLD3LNdAsm_32:
7096 case ARM::VLD3LNqAsm_16:
7097 case ARM::VLD3LNqAsm_32: {
7098 MCInst TmpInst;
7099 // Shuffle the operands around so the lane index operand is in the
7100 // right place.
7101 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007102 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007103 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7104 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7105 Spacing));
7106 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007107 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007108 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7109 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7110 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7111 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7112 Spacing));
7113 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007114 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007115 TmpInst.addOperand(Inst.getOperand(1)); // lane
7116 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7117 TmpInst.addOperand(Inst.getOperand(5));
7118 Inst = TmpInst;
7119 return true;
7120 }
7121
Jim Grosbach14952a02012-01-24 18:37:25 +00007122 case ARM::VLD4LNdAsm_8:
7123 case ARM::VLD4LNdAsm_16:
7124 case ARM::VLD4LNdAsm_32:
7125 case ARM::VLD4LNqAsm_16:
7126 case ARM::VLD4LNqAsm_32: {
7127 MCInst TmpInst;
7128 // Shuffle the operands around so the lane index operand is in the
7129 // right place.
7130 unsigned Spacing;
7131 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7132 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7133 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7134 Spacing));
7135 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7136 Spacing * 2));
7137 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7138 Spacing * 3));
7139 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7140 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7141 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7142 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7143 Spacing));
7144 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7145 Spacing * 2));
7146 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7147 Spacing * 3));
7148 TmpInst.addOperand(Inst.getOperand(1)); // lane
7149 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7150 TmpInst.addOperand(Inst.getOperand(5));
7151 Inst = TmpInst;
7152 return true;
7153 }
7154
Jim Grosbachb78403c2012-01-24 23:47:04 +00007155 // VLD3DUP single 3-element structure to all lanes instructions.
7156 case ARM::VLD3DUPdAsm_8:
7157 case ARM::VLD3DUPdAsm_16:
7158 case ARM::VLD3DUPdAsm_32:
7159 case ARM::VLD3DUPqAsm_8:
7160 case ARM::VLD3DUPqAsm_16:
7161 case ARM::VLD3DUPqAsm_32: {
7162 MCInst TmpInst;
7163 unsigned Spacing;
7164 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7165 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7166 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7167 Spacing));
7168 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7169 Spacing * 2));
7170 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7171 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7172 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7173 TmpInst.addOperand(Inst.getOperand(4));
7174 Inst = TmpInst;
7175 return true;
7176 }
7177
7178 case ARM::VLD3DUPdWB_fixed_Asm_8:
7179 case ARM::VLD3DUPdWB_fixed_Asm_16:
7180 case ARM::VLD3DUPdWB_fixed_Asm_32:
7181 case ARM::VLD3DUPqWB_fixed_Asm_8:
7182 case ARM::VLD3DUPqWB_fixed_Asm_16:
7183 case ARM::VLD3DUPqWB_fixed_Asm_32: {
7184 MCInst TmpInst;
7185 unsigned Spacing;
7186 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7187 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7188 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7189 Spacing));
7190 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7191 Spacing * 2));
7192 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7193 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7194 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7195 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7196 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7197 TmpInst.addOperand(Inst.getOperand(4));
7198 Inst = TmpInst;
7199 return true;
7200 }
7201
7202 case ARM::VLD3DUPdWB_register_Asm_8:
7203 case ARM::VLD3DUPdWB_register_Asm_16:
7204 case ARM::VLD3DUPdWB_register_Asm_32:
7205 case ARM::VLD3DUPqWB_register_Asm_8:
7206 case ARM::VLD3DUPqWB_register_Asm_16:
7207 case ARM::VLD3DUPqWB_register_Asm_32: {
7208 MCInst TmpInst;
7209 unsigned Spacing;
7210 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7211 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7212 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7213 Spacing));
7214 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7215 Spacing * 2));
7216 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7217 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7218 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7219 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7220 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7221 TmpInst.addOperand(Inst.getOperand(5));
7222 Inst = TmpInst;
7223 return true;
7224 }
7225
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007226 // VLD3 multiple 3-element structure instructions.
7227 case ARM::VLD3dAsm_8:
7228 case ARM::VLD3dAsm_16:
7229 case ARM::VLD3dAsm_32:
7230 case ARM::VLD3qAsm_8:
7231 case ARM::VLD3qAsm_16:
7232 case ARM::VLD3qAsm_32: {
7233 MCInst TmpInst;
7234 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007235 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007236 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7237 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7238 Spacing));
7239 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7240 Spacing * 2));
7241 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7242 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7243 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7244 TmpInst.addOperand(Inst.getOperand(4));
7245 Inst = TmpInst;
7246 return true;
7247 }
7248
7249 case ARM::VLD3dWB_fixed_Asm_8:
7250 case ARM::VLD3dWB_fixed_Asm_16:
7251 case ARM::VLD3dWB_fixed_Asm_32:
7252 case ARM::VLD3qWB_fixed_Asm_8:
7253 case ARM::VLD3qWB_fixed_Asm_16:
7254 case ARM::VLD3qWB_fixed_Asm_32: {
7255 MCInst TmpInst;
7256 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007257 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007258 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7259 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7260 Spacing));
7261 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7262 Spacing * 2));
7263 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7264 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7265 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7266 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7267 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7268 TmpInst.addOperand(Inst.getOperand(4));
7269 Inst = TmpInst;
7270 return true;
7271 }
7272
7273 case ARM::VLD3dWB_register_Asm_8:
7274 case ARM::VLD3dWB_register_Asm_16:
7275 case ARM::VLD3dWB_register_Asm_32:
7276 case ARM::VLD3qWB_register_Asm_8:
7277 case ARM::VLD3qWB_register_Asm_16:
7278 case ARM::VLD3qWB_register_Asm_32: {
7279 MCInst TmpInst;
7280 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007281 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007282 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7283 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7284 Spacing));
7285 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7286 Spacing * 2));
7287 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7288 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7289 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7290 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7291 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7292 TmpInst.addOperand(Inst.getOperand(5));
7293 Inst = TmpInst;
7294 return true;
7295 }
7296
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007297 // VLD4DUP single 3-element structure to all lanes instructions.
7298 case ARM::VLD4DUPdAsm_8:
7299 case ARM::VLD4DUPdAsm_16:
7300 case ARM::VLD4DUPdAsm_32:
7301 case ARM::VLD4DUPqAsm_8:
7302 case ARM::VLD4DUPqAsm_16:
7303 case ARM::VLD4DUPqAsm_32: {
7304 MCInst TmpInst;
7305 unsigned Spacing;
7306 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7307 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7308 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7309 Spacing));
7310 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7311 Spacing * 2));
7312 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7313 Spacing * 3));
7314 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7315 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7316 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7317 TmpInst.addOperand(Inst.getOperand(4));
7318 Inst = TmpInst;
7319 return true;
7320 }
7321
7322 case ARM::VLD4DUPdWB_fixed_Asm_8:
7323 case ARM::VLD4DUPdWB_fixed_Asm_16:
7324 case ARM::VLD4DUPdWB_fixed_Asm_32:
7325 case ARM::VLD4DUPqWB_fixed_Asm_8:
7326 case ARM::VLD4DUPqWB_fixed_Asm_16:
7327 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7328 MCInst TmpInst;
7329 unsigned Spacing;
7330 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7331 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7332 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7333 Spacing));
7334 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7335 Spacing * 2));
7336 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7337 Spacing * 3));
7338 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7339 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7340 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7341 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7342 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7343 TmpInst.addOperand(Inst.getOperand(4));
7344 Inst = TmpInst;
7345 return true;
7346 }
7347
7348 case ARM::VLD4DUPdWB_register_Asm_8:
7349 case ARM::VLD4DUPdWB_register_Asm_16:
7350 case ARM::VLD4DUPdWB_register_Asm_32:
7351 case ARM::VLD4DUPqWB_register_Asm_8:
7352 case ARM::VLD4DUPqWB_register_Asm_16:
7353 case ARM::VLD4DUPqWB_register_Asm_32: {
7354 MCInst TmpInst;
7355 unsigned Spacing;
7356 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7357 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7358 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7359 Spacing));
7360 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7361 Spacing * 2));
7362 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7363 Spacing * 3));
7364 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7365 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7366 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7367 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7368 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7369 TmpInst.addOperand(Inst.getOperand(5));
7370 Inst = TmpInst;
7371 return true;
7372 }
7373
7374 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007375 case ARM::VLD4dAsm_8:
7376 case ARM::VLD4dAsm_16:
7377 case ARM::VLD4dAsm_32:
7378 case ARM::VLD4qAsm_8:
7379 case ARM::VLD4qAsm_16:
7380 case ARM::VLD4qAsm_32: {
7381 MCInst TmpInst;
7382 unsigned Spacing;
7383 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7384 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7385 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7386 Spacing));
7387 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7388 Spacing * 2));
7389 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7390 Spacing * 3));
7391 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7392 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7393 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7394 TmpInst.addOperand(Inst.getOperand(4));
7395 Inst = TmpInst;
7396 return true;
7397 }
7398
7399 case ARM::VLD4dWB_fixed_Asm_8:
7400 case ARM::VLD4dWB_fixed_Asm_16:
7401 case ARM::VLD4dWB_fixed_Asm_32:
7402 case ARM::VLD4qWB_fixed_Asm_8:
7403 case ARM::VLD4qWB_fixed_Asm_16:
7404 case ARM::VLD4qWB_fixed_Asm_32: {
7405 MCInst TmpInst;
7406 unsigned Spacing;
7407 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7408 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7409 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7410 Spacing));
7411 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7412 Spacing * 2));
7413 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7414 Spacing * 3));
7415 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7416 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7417 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7418 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7419 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7420 TmpInst.addOperand(Inst.getOperand(4));
7421 Inst = TmpInst;
7422 return true;
7423 }
7424
7425 case ARM::VLD4dWB_register_Asm_8:
7426 case ARM::VLD4dWB_register_Asm_16:
7427 case ARM::VLD4dWB_register_Asm_32:
7428 case ARM::VLD4qWB_register_Asm_8:
7429 case ARM::VLD4qWB_register_Asm_16:
7430 case ARM::VLD4qWB_register_Asm_32: {
7431 MCInst TmpInst;
7432 unsigned Spacing;
7433 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7434 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7435 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7436 Spacing));
7437 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7438 Spacing * 2));
7439 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7440 Spacing * 3));
7441 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7442 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7443 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7444 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7445 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7446 TmpInst.addOperand(Inst.getOperand(5));
7447 Inst = TmpInst;
7448 return true;
7449 }
7450
Jim Grosbach1a747242012-01-23 23:45:44 +00007451 // VST3 multiple 3-element structure instructions.
7452 case ARM::VST3dAsm_8:
7453 case ARM::VST3dAsm_16:
7454 case ARM::VST3dAsm_32:
7455 case ARM::VST3qAsm_8:
7456 case ARM::VST3qAsm_16:
7457 case ARM::VST3qAsm_32: {
7458 MCInst TmpInst;
7459 unsigned Spacing;
7460 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7461 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7462 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7463 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7464 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7465 Spacing));
7466 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7467 Spacing * 2));
7468 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7469 TmpInst.addOperand(Inst.getOperand(4));
7470 Inst = TmpInst;
7471 return true;
7472 }
7473
7474 case ARM::VST3dWB_fixed_Asm_8:
7475 case ARM::VST3dWB_fixed_Asm_16:
7476 case ARM::VST3dWB_fixed_Asm_32:
7477 case ARM::VST3qWB_fixed_Asm_8:
7478 case ARM::VST3qWB_fixed_Asm_16:
7479 case ARM::VST3qWB_fixed_Asm_32: {
7480 MCInst TmpInst;
7481 unsigned Spacing;
7482 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7483 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7484 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7485 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7486 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7487 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7488 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7489 Spacing));
7490 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7491 Spacing * 2));
7492 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7493 TmpInst.addOperand(Inst.getOperand(4));
7494 Inst = TmpInst;
7495 return true;
7496 }
7497
7498 case ARM::VST3dWB_register_Asm_8:
7499 case ARM::VST3dWB_register_Asm_16:
7500 case ARM::VST3dWB_register_Asm_32:
7501 case ARM::VST3qWB_register_Asm_8:
7502 case ARM::VST3qWB_register_Asm_16:
7503 case ARM::VST3qWB_register_Asm_32: {
7504 MCInst TmpInst;
7505 unsigned Spacing;
7506 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7507 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7508 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7509 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7510 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7511 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7512 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7513 Spacing));
7514 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7515 Spacing * 2));
7516 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7517 TmpInst.addOperand(Inst.getOperand(5));
7518 Inst = TmpInst;
7519 return true;
7520 }
7521
Jim Grosbachda70eac2012-01-24 00:58:13 +00007522 // VST4 multiple 3-element structure instructions.
7523 case ARM::VST4dAsm_8:
7524 case ARM::VST4dAsm_16:
7525 case ARM::VST4dAsm_32:
7526 case ARM::VST4qAsm_8:
7527 case ARM::VST4qAsm_16:
7528 case ARM::VST4qAsm_32: {
7529 MCInst TmpInst;
7530 unsigned Spacing;
7531 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7532 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7533 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7534 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7535 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7536 Spacing));
7537 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7538 Spacing * 2));
7539 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7540 Spacing * 3));
7541 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7542 TmpInst.addOperand(Inst.getOperand(4));
7543 Inst = TmpInst;
7544 return true;
7545 }
7546
7547 case ARM::VST4dWB_fixed_Asm_8:
7548 case ARM::VST4dWB_fixed_Asm_16:
7549 case ARM::VST4dWB_fixed_Asm_32:
7550 case ARM::VST4qWB_fixed_Asm_8:
7551 case ARM::VST4qWB_fixed_Asm_16:
7552 case ARM::VST4qWB_fixed_Asm_32: {
7553 MCInst TmpInst;
7554 unsigned Spacing;
7555 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7556 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7557 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7558 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7559 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7560 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7561 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7562 Spacing));
7563 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7564 Spacing * 2));
7565 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7566 Spacing * 3));
7567 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7568 TmpInst.addOperand(Inst.getOperand(4));
7569 Inst = TmpInst;
7570 return true;
7571 }
7572
7573 case ARM::VST4dWB_register_Asm_8:
7574 case ARM::VST4dWB_register_Asm_16:
7575 case ARM::VST4dWB_register_Asm_32:
7576 case ARM::VST4qWB_register_Asm_8:
7577 case ARM::VST4qWB_register_Asm_16:
7578 case ARM::VST4qWB_register_Asm_32: {
7579 MCInst TmpInst;
7580 unsigned Spacing;
7581 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7582 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7583 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7584 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7585 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7586 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7587 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7588 Spacing));
7589 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7590 Spacing * 2));
7591 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7592 Spacing * 3));
7593 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7594 TmpInst.addOperand(Inst.getOperand(5));
7595 Inst = TmpInst;
7596 return true;
7597 }
7598
Jim Grosbachad66de12012-04-11 00:15:16 +00007599 // Handle encoding choice for the shift-immediate instructions.
7600 case ARM::t2LSLri:
7601 case ARM::t2LSRri:
7602 case ARM::t2ASRri: {
7603 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7604 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7605 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00007606 !(static_cast<ARMOperand &>(*Operands[3]).isToken() &&
7607 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w")) {
Jim Grosbachad66de12012-04-11 00:15:16 +00007608 unsigned NewOpc;
7609 switch (Inst.getOpcode()) {
7610 default: llvm_unreachable("unexpected opcode");
7611 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7612 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7613 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7614 }
7615 // The Thumb1 operands aren't in the same order. Awesome, eh?
7616 MCInst TmpInst;
7617 TmpInst.setOpcode(NewOpc);
7618 TmpInst.addOperand(Inst.getOperand(0));
7619 TmpInst.addOperand(Inst.getOperand(5));
7620 TmpInst.addOperand(Inst.getOperand(1));
7621 TmpInst.addOperand(Inst.getOperand(2));
7622 TmpInst.addOperand(Inst.getOperand(3));
7623 TmpInst.addOperand(Inst.getOperand(4));
7624 Inst = TmpInst;
7625 return true;
7626 }
7627 return false;
7628 }
7629
Jim Grosbach485e5622011-12-13 22:45:11 +00007630 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007631 case ARM::t2MOVsr:
7632 case ARM::t2MOVSsr: {
7633 // Which instruction to expand to depends on the CCOut operand and
7634 // whether we're in an IT block if the register operands are low
7635 // registers.
7636 bool isNarrow = false;
7637 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7638 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7639 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7640 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7641 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7642 isNarrow = true;
7643 MCInst TmpInst;
7644 unsigned newOpc;
7645 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7646 default: llvm_unreachable("unexpected opcode!");
7647 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7648 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7649 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7650 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7651 }
7652 TmpInst.setOpcode(newOpc);
7653 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7654 if (isNarrow)
7655 TmpInst.addOperand(MCOperand::CreateReg(
7656 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7657 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7658 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7659 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7660 TmpInst.addOperand(Inst.getOperand(5));
7661 if (!isNarrow)
7662 TmpInst.addOperand(MCOperand::CreateReg(
7663 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7664 Inst = TmpInst;
7665 return true;
7666 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007667 case ARM::t2MOVsi:
7668 case ARM::t2MOVSsi: {
7669 // Which instruction to expand to depends on the CCOut operand and
7670 // whether we're in an IT block if the register operands are low
7671 // registers.
7672 bool isNarrow = false;
7673 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7674 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7675 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7676 isNarrow = true;
7677 MCInst TmpInst;
7678 unsigned newOpc;
7679 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7680 default: llvm_unreachable("unexpected opcode!");
7681 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7682 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7683 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7684 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007685 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007686 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007687 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7688 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007689 TmpInst.setOpcode(newOpc);
7690 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7691 if (isNarrow)
7692 TmpInst.addOperand(MCOperand::CreateReg(
7693 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7694 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007695 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007696 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007697 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7698 TmpInst.addOperand(Inst.getOperand(4));
7699 if (!isNarrow)
7700 TmpInst.addOperand(MCOperand::CreateReg(
7701 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7702 Inst = TmpInst;
7703 return true;
7704 }
7705 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007706 case ARM::ASRr:
7707 case ARM::LSRr:
7708 case ARM::LSLr:
7709 case ARM::RORr: {
7710 ARM_AM::ShiftOpc ShiftTy;
7711 switch(Inst.getOpcode()) {
7712 default: llvm_unreachable("unexpected opcode!");
7713 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7714 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7715 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7716 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7717 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007718 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7719 MCInst TmpInst;
7720 TmpInst.setOpcode(ARM::MOVsr);
7721 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7722 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7723 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7724 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7725 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7726 TmpInst.addOperand(Inst.getOperand(4));
7727 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7728 Inst = TmpInst;
7729 return true;
7730 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007731 case ARM::ASRi:
7732 case ARM::LSRi:
7733 case ARM::LSLi:
7734 case ARM::RORi: {
7735 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007736 switch(Inst.getOpcode()) {
7737 default: llvm_unreachable("unexpected opcode!");
7738 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7739 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7740 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7741 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7742 }
7743 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007744 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007745 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007746 // A shift by 32 should be encoded as 0 when permitted
7747 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7748 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007749 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007750 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007751 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007752 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7753 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007754 if (Opc == ARM::MOVsi)
7755 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007756 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7757 TmpInst.addOperand(Inst.getOperand(4));
7758 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7759 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007760 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007761 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007762 case ARM::RRXi: {
7763 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7764 MCInst TmpInst;
7765 TmpInst.setOpcode(ARM::MOVsi);
7766 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7767 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7768 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7769 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7770 TmpInst.addOperand(Inst.getOperand(3));
7771 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7772 Inst = TmpInst;
7773 return true;
7774 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007775 case ARM::t2LDMIA_UPD: {
7776 // If this is a load of a single register, then we should use
7777 // a post-indexed LDR instruction instead, per the ARM ARM.
7778 if (Inst.getNumOperands() != 5)
7779 return false;
7780 MCInst TmpInst;
7781 TmpInst.setOpcode(ARM::t2LDR_POST);
7782 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7783 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7784 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7785 TmpInst.addOperand(MCOperand::CreateImm(4));
7786 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7787 TmpInst.addOperand(Inst.getOperand(3));
7788 Inst = TmpInst;
7789 return true;
7790 }
7791 case ARM::t2STMDB_UPD: {
7792 // If this is a store of a single register, then we should use
7793 // a pre-indexed STR instruction instead, per the ARM ARM.
7794 if (Inst.getNumOperands() != 5)
7795 return false;
7796 MCInst TmpInst;
7797 TmpInst.setOpcode(ARM::t2STR_PRE);
7798 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7799 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7800 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7801 TmpInst.addOperand(MCOperand::CreateImm(-4));
7802 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7803 TmpInst.addOperand(Inst.getOperand(3));
7804 Inst = TmpInst;
7805 return true;
7806 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007807 case ARM::LDMIA_UPD:
7808 // If this is a load of a single register via a 'pop', then we should use
7809 // a post-indexed LDR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00007810 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "pop" &&
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007811 Inst.getNumOperands() == 5) {
7812 MCInst TmpInst;
7813 TmpInst.setOpcode(ARM::LDR_POST_IMM);
7814 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7815 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7816 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7817 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
7818 TmpInst.addOperand(MCOperand::CreateImm(4));
7819 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7820 TmpInst.addOperand(Inst.getOperand(3));
7821 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007822 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007823 }
7824 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007825 case ARM::STMDB_UPD:
7826 // If this is a store of a single register via a 'push', then we should use
7827 // a pre-indexed STR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00007828 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "push" &&
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007829 Inst.getNumOperands() == 5) {
7830 MCInst TmpInst;
7831 TmpInst.setOpcode(ARM::STR_PRE_IMM);
7832 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7833 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7834 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7835 TmpInst.addOperand(MCOperand::CreateImm(-4));
7836 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7837 TmpInst.addOperand(Inst.getOperand(3));
7838 Inst = TmpInst;
7839 }
7840 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00007841 case ARM::t2ADDri12:
7842 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7843 // mnemonic was used (not "addw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00007844 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "add" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00007845 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7846 break;
7847 Inst.setOpcode(ARM::t2ADDri);
7848 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7849 break;
7850 case ARM::t2SUBri12:
7851 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7852 // mnemonic was used (not "subw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00007853 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "sub" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00007854 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7855 break;
7856 Inst.setOpcode(ARM::t2SUBri);
7857 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7858 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007859 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007860 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00007861 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7862 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7863 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007864 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007865 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007866 return true;
7867 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007868 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007869 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007870 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007871 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7872 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7873 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007874 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007875 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007876 return true;
7877 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007878 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00007879 case ARM::t2ADDri:
7880 case ARM::t2SUBri: {
7881 // If the destination and first source operand are the same, and
7882 // the flags are compatible with the current IT status, use encoding T2
7883 // instead of T3. For compatibility with the system 'as'. Make sure the
7884 // wide encoding wasn't explicit.
7885 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00007886 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00007887 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7888 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00007889 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7890 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
7891 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbachdef5e342012-03-30 17:20:40 +00007892 break;
7893 MCInst TmpInst;
7894 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7895 ARM::tADDi8 : ARM::tSUBi8);
7896 TmpInst.addOperand(Inst.getOperand(0));
7897 TmpInst.addOperand(Inst.getOperand(5));
7898 TmpInst.addOperand(Inst.getOperand(0));
7899 TmpInst.addOperand(Inst.getOperand(2));
7900 TmpInst.addOperand(Inst.getOperand(3));
7901 TmpInst.addOperand(Inst.getOperand(4));
7902 Inst = TmpInst;
7903 return true;
7904 }
Jim Grosbache489bab2011-12-05 22:16:39 +00007905 case ARM::t2ADDrr: {
7906 // If the destination and first source operand are the same, and
7907 // there's no setting of the flags, use encoding T2 instead of T3.
7908 // Note that this is only for ADD, not SUB. This mirrors the system
7909 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7910 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7911 Inst.getOperand(5).getReg() != 0 ||
David Blaikie960ea3f2014-06-08 16:18:35 +00007912 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
7913 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00007914 break;
7915 MCInst TmpInst;
7916 TmpInst.setOpcode(ARM::tADDhirr);
7917 TmpInst.addOperand(Inst.getOperand(0));
7918 TmpInst.addOperand(Inst.getOperand(0));
7919 TmpInst.addOperand(Inst.getOperand(2));
7920 TmpInst.addOperand(Inst.getOperand(3));
7921 TmpInst.addOperand(Inst.getOperand(4));
7922 Inst = TmpInst;
7923 return true;
7924 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00007925 case ARM::tADDrSP: {
7926 // If the non-SP source operand and the destination operand are not the
7927 // same, we need to use the 32-bit encoding if it's available.
7928 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7929 Inst.setOpcode(ARM::t2ADDrr);
7930 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7931 return true;
7932 }
7933 break;
7934 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007935 case ARM::tB:
7936 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007937 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007938 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007939 return true;
7940 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007941 break;
7942 case ARM::t2B:
7943 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007944 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007945 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007946 return true;
7947 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007948 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00007949 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007950 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00007951 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00007952 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00007953 return true;
7954 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00007955 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007956 case ARM::tBcc:
7957 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00007958 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007959 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00007960 return true;
7961 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00007962 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007963 case ARM::tLDMIA: {
7964 // If the register list contains any high registers, or if the writeback
7965 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7966 // instead if we're in Thumb2. Otherwise, this should have generated
7967 // an error in validateInstruction().
7968 unsigned Rn = Inst.getOperand(0).getReg();
7969 bool hasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00007970 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
7971 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Jim Grosbacha31f2232011-09-07 18:05:34 +00007972 bool listContainsBase;
7973 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7974 (!listContainsBase && !hasWritebackToken) ||
7975 (listContainsBase && hasWritebackToken)) {
7976 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7977 assert (isThumbTwo());
7978 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7979 // If we're switching to the updating version, we need to insert
7980 // the writeback tied operand.
7981 if (hasWritebackToken)
7982 Inst.insert(Inst.begin(),
7983 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00007984 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007985 }
7986 break;
7987 }
Jim Grosbach099c9762011-09-16 20:50:13 +00007988 case ARM::tSTMIA_UPD: {
7989 // If the register list contains any high registers, we need to use
7990 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7991 // should have generated an error in validateInstruction().
7992 unsigned Rn = Inst.getOperand(0).getReg();
7993 bool listContainsBase;
7994 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7995 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7996 assert (isThumbTwo());
7997 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00007998 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00007999 }
8000 break;
8001 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008002 case ARM::tPOP: {
8003 bool listContainsBase;
8004 // If the register list contains any high registers, we need to use
8005 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8006 // should have generated an error in validateInstruction().
8007 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008008 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008009 assert (isThumbTwo());
8010 Inst.setOpcode(ARM::t2LDMIA_UPD);
8011 // Add the base register and writeback operands.
8012 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
8013 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008014 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008015 }
8016 case ARM::tPUSH: {
8017 bool listContainsBase;
8018 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008019 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008020 assert (isThumbTwo());
8021 Inst.setOpcode(ARM::t2STMDB_UPD);
8022 // Add the base register and writeback operands.
8023 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
8024 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008025 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008026 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008027 case ARM::t2MOVi: {
8028 // If we can use the 16-bit encoding and the user didn't explicitly
8029 // request the 32-bit variant, transform it here.
8030 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00008031 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00008032 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008033 Inst.getOperand(4).getReg() == ARM::CPSR) ||
8034 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
8035 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8036 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008037 // The operands aren't in the same order for tMOVi8...
8038 MCInst TmpInst;
8039 TmpInst.setOpcode(ARM::tMOVi8);
8040 TmpInst.addOperand(Inst.getOperand(0));
8041 TmpInst.addOperand(Inst.getOperand(4));
8042 TmpInst.addOperand(Inst.getOperand(1));
8043 TmpInst.addOperand(Inst.getOperand(2));
8044 TmpInst.addOperand(Inst.getOperand(3));
8045 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008046 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008047 }
8048 break;
8049 }
8050 case ARM::t2MOVr: {
8051 // If we can use the 16-bit encoding and the user didn't explicitly
8052 // request the 32-bit variant, transform it here.
8053 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8054 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8055 Inst.getOperand(2).getImm() == ARMCC::AL &&
8056 Inst.getOperand(4).getReg() == ARM::CPSR &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008057 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8058 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008059 // The operands aren't the same for tMOV[S]r... (no cc_out)
8060 MCInst TmpInst;
8061 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
8062 TmpInst.addOperand(Inst.getOperand(0));
8063 TmpInst.addOperand(Inst.getOperand(1));
8064 TmpInst.addOperand(Inst.getOperand(2));
8065 TmpInst.addOperand(Inst.getOperand(3));
8066 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008067 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008068 }
8069 break;
8070 }
Jim Grosbach82213192011-09-19 20:29:33 +00008071 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00008072 case ARM::t2SXTB:
8073 case ARM::t2UXTH:
8074 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00008075 // If we can use the 16-bit encoding and the user didn't explicitly
8076 // request the 32-bit variant, transform it here.
8077 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8078 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8079 Inst.getOperand(2).getImm() == 0 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008080 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8081 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00008082 unsigned NewOpc;
8083 switch (Inst.getOpcode()) {
8084 default: llvm_unreachable("Illegal opcode!");
8085 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
8086 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
8087 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
8088 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
8089 }
Jim Grosbach82213192011-09-19 20:29:33 +00008090 // The operands aren't the same for thumb1 (no rotate operand).
8091 MCInst TmpInst;
8092 TmpInst.setOpcode(NewOpc);
8093 TmpInst.addOperand(Inst.getOperand(0));
8094 TmpInst.addOperand(Inst.getOperand(1));
8095 TmpInst.addOperand(Inst.getOperand(3));
8096 TmpInst.addOperand(Inst.getOperand(4));
8097 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008098 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00008099 }
8100 break;
8101 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008102 case ARM::MOVsi: {
8103 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008104 // rrx shifts and asr/lsr of #32 is encoded as 0
8105 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
8106 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008107 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
8108 // Shifting by zero is accepted as a vanilla 'MOVr'
8109 MCInst TmpInst;
8110 TmpInst.setOpcode(ARM::MOVr);
8111 TmpInst.addOperand(Inst.getOperand(0));
8112 TmpInst.addOperand(Inst.getOperand(1));
8113 TmpInst.addOperand(Inst.getOperand(3));
8114 TmpInst.addOperand(Inst.getOperand(4));
8115 TmpInst.addOperand(Inst.getOperand(5));
8116 Inst = TmpInst;
8117 return true;
8118 }
8119 return false;
8120 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00008121 case ARM::ANDrsi:
8122 case ARM::ORRrsi:
8123 case ARM::EORrsi:
8124 case ARM::BICrsi:
8125 case ARM::SUBrsi:
8126 case ARM::ADDrsi: {
8127 unsigned newOpc;
8128 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
8129 if (SOpc == ARM_AM::rrx) return false;
8130 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008131 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00008132 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
8133 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
8134 case ARM::EORrsi: newOpc = ARM::EORrr; break;
8135 case ARM::BICrsi: newOpc = ARM::BICrr; break;
8136 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
8137 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
8138 }
8139 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00008140 // The exception is for right shifts, where 0 == 32
8141 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
8142 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00008143 MCInst TmpInst;
8144 TmpInst.setOpcode(newOpc);
8145 TmpInst.addOperand(Inst.getOperand(0));
8146 TmpInst.addOperand(Inst.getOperand(1));
8147 TmpInst.addOperand(Inst.getOperand(2));
8148 TmpInst.addOperand(Inst.getOperand(4));
8149 TmpInst.addOperand(Inst.getOperand(5));
8150 TmpInst.addOperand(Inst.getOperand(6));
8151 Inst = TmpInst;
8152 return true;
8153 }
8154 return false;
8155 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00008156 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008157 case ARM::t2IT: {
8158 // The mask bits for all but the first condition are represented as
8159 // the low bit of the condition code value implies 't'. We currently
8160 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00008161 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008162 MCOperand &MO = Inst.getOperand(1);
8163 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00008164 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008165 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008166 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008167 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00008168 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00008169 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008170 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00008171
8172 // Set up the IT block state according to the IT instruction we just
8173 // matched.
8174 assert(!inITBlock() && "nested IT blocks?!");
8175 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
8176 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
8177 ITState.CurPosition = 0;
8178 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008179 break;
8180 }
Richard Bartona39625e2012-07-09 16:12:24 +00008181 case ARM::t2LSLrr:
8182 case ARM::t2LSRrr:
8183 case ARM::t2ASRrr:
8184 case ARM::t2SBCrr:
8185 case ARM::t2RORrr:
8186 case ARM::t2BICrr:
8187 {
Richard Bartond5660372012-07-09 16:14:28 +00008188 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008189 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8190 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8191 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008192 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008193 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8194 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8195 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8196 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008197 unsigned NewOpc;
8198 switch (Inst.getOpcode()) {
8199 default: llvm_unreachable("unexpected opcode");
8200 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
8201 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
8202 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
8203 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
8204 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
8205 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
8206 }
8207 MCInst TmpInst;
8208 TmpInst.setOpcode(NewOpc);
8209 TmpInst.addOperand(Inst.getOperand(0));
8210 TmpInst.addOperand(Inst.getOperand(5));
8211 TmpInst.addOperand(Inst.getOperand(1));
8212 TmpInst.addOperand(Inst.getOperand(2));
8213 TmpInst.addOperand(Inst.getOperand(3));
8214 TmpInst.addOperand(Inst.getOperand(4));
8215 Inst = TmpInst;
8216 return true;
8217 }
8218 return false;
8219 }
8220 case ARM::t2ANDrr:
8221 case ARM::t2EORrr:
8222 case ARM::t2ADCrr:
8223 case ARM::t2ORRrr:
8224 {
Richard Bartond5660372012-07-09 16:14:28 +00008225 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008226 // These instructions are special in that they are commutable, so shorter encodings
8227 // are available more often.
8228 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8229 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8230 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
8231 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008232 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008233 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8234 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8235 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8236 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008237 unsigned NewOpc;
8238 switch (Inst.getOpcode()) {
8239 default: llvm_unreachable("unexpected opcode");
8240 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
8241 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
8242 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
8243 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
8244 }
8245 MCInst TmpInst;
8246 TmpInst.setOpcode(NewOpc);
8247 TmpInst.addOperand(Inst.getOperand(0));
8248 TmpInst.addOperand(Inst.getOperand(5));
8249 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
8250 TmpInst.addOperand(Inst.getOperand(1));
8251 TmpInst.addOperand(Inst.getOperand(2));
8252 } else {
8253 TmpInst.addOperand(Inst.getOperand(2));
8254 TmpInst.addOperand(Inst.getOperand(1));
8255 }
8256 TmpInst.addOperand(Inst.getOperand(3));
8257 TmpInst.addOperand(Inst.getOperand(4));
8258 Inst = TmpInst;
8259 return true;
8260 }
8261 return false;
8262 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008263 }
Jim Grosbachafad0532011-11-10 23:42:14 +00008264 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008265}
8266
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008267unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
8268 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
8269 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008270 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00008271 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008272 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
8273 assert(MCID.hasOptionalDef() &&
8274 "optionally flag setting instruction missing optional def operand");
8275 assert(MCID.NumOperands == Inst.getNumOperands() &&
8276 "operand count mismatch!");
8277 // Find the optional-def operand (cc_out).
8278 unsigned OpNo;
8279 for (OpNo = 0;
8280 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
8281 ++OpNo)
8282 ;
8283 // If we're parsing Thumb1, reject it completely.
8284 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
8285 return Match_MnemonicFail;
8286 // If we're parsing Thumb2, which form is legal depends on whether we're
8287 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00008288 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
8289 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008290 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00008291 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
8292 inITBlock())
8293 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008294 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008295 // Some high-register supporting Thumb1 encodings only allow both registers
8296 // to be from r0-r7 when in Thumb2.
Renato Golin36c626e2014-09-26 16:14:29 +00008297 else if (Opc == ARM::tADDhirr && isThumbOne() && !hasV6MOps() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008298 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8299 isARMLowRegister(Inst.getOperand(2).getReg()))
8300 return Match_RequiresThumb2;
8301 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00008302 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008303 isARMLowRegister(Inst.getOperand(0).getReg()) &&
8304 isARMLowRegister(Inst.getOperand(1).getReg()))
8305 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008306 return Match_Success;
8307}
8308
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008309namespace llvm {
8310template <> inline bool IsCPSRDead<MCInst>(MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008311 return true; // In an assembly source, no need to second-guess
8312}
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008313}
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008314
Tim Northover26bb14e2014-08-18 11:49:42 +00008315static const char *getSubtargetFeatureName(uint64_t Val);
David Blaikie960ea3f2014-06-08 16:18:35 +00008316bool ARMAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
8317 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00008318 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00008319 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00008320 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00008321 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00008322
Chad Rosier2f480a82012-10-12 22:53:36 +00008323 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00008324 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00008325 switch (MatchResult) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00008326 default: break;
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008327 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008328 // Context sensitive operand constraints aren't handled by the matcher,
8329 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008330 if (validateInstruction(Inst, Operands)) {
8331 // Still progress the IT block, otherwise one wrong condition causes
8332 // nasty cascading errors.
8333 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008334 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008335 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008336
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008337 { // processInstruction() updates inITBlock state, we need to save it away
8338 bool wasInITBlock = inITBlock();
8339
8340 // Some instructions need post-processing to, for example, tweak which
8341 // encoding is selected. Loop on it while changes happen so the
8342 // individual transformations can chain off each other. E.g.,
8343 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00008344 while (processInstruction(Inst, Operands, Out))
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008345 ;
8346
8347 // Only after the instruction is fully processed, we can validate it
8348 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00008349 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008350 Warning(IDLoc, "deprecated instruction in IT block");
8351 }
8352 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008353
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008354 // Only move forward at the very end so that everything in validate
8355 // and process gets a consistent answer about whether we're in an IT
8356 // block.
8357 forwardITPosition();
8358
Jim Grosbach82f76d12012-01-25 19:52:01 +00008359 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
8360 // doesn't actually encode.
8361 if (Inst.getOpcode() == ARM::ITasm)
8362 return false;
8363
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00008364 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00008365 Out.EmitInstruction(Inst, STI);
Chris Lattner9487de62010-10-28 21:28:01 +00008366 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008367 case Match_MissingFeature: {
8368 assert(ErrorInfo && "Unknown missing feature!");
8369 // Special case the error message for the very common case where only
8370 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
8371 std::string Msg = "instruction requires:";
Tim Northover26bb14e2014-08-18 11:49:42 +00008372 uint64_t Mask = 1;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008373 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
8374 if (ErrorInfo & Mask) {
8375 Msg += " ";
8376 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
8377 }
8378 Mask <<= 1;
8379 }
8380 return Error(IDLoc, Msg);
8381 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008382 case Match_InvalidOperand: {
8383 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00008384 if (ErrorInfo != ~0ULL) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008385 if (ErrorInfo >= Operands.size())
8386 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00008387
David Blaikie960ea3f2014-06-08 16:18:35 +00008388 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008389 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8390 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008391
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008392 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00008393 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008394 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00008395 return Error(IDLoc, "invalid instruction",
David Blaikie960ea3f2014-06-08 16:18:35 +00008396 ((ARMOperand &)*Operands[0]).getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00008397 case Match_RequiresNotITBlock:
8398 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008399 case Match_RequiresITBlock:
8400 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008401 case Match_RequiresV6:
8402 return Error(IDLoc, "instruction variant requires ARMv6 or later");
8403 case Match_RequiresThumb2:
8404 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00008405 case Match_ImmRange0_15: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008406 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Jim Grosbach087affe2012-06-22 23:56:48 +00008407 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8408 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
8409 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008410 case Match_ImmRange0_239: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008411 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008412 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8413 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
8414 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00008415 case Match_AlignedMemoryRequiresNone:
8416 case Match_DupAlignedMemoryRequiresNone:
8417 case Match_AlignedMemoryRequires16:
8418 case Match_DupAlignedMemoryRequires16:
8419 case Match_AlignedMemoryRequires32:
8420 case Match_DupAlignedMemoryRequires32:
8421 case Match_AlignedMemoryRequires64:
8422 case Match_DupAlignedMemoryRequires64:
8423 case Match_AlignedMemoryRequires64or128:
8424 case Match_DupAlignedMemoryRequires64or128:
8425 case Match_AlignedMemoryRequires64or128or256:
8426 {
David Blaikie960ea3f2014-06-08 16:18:35 +00008427 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getAlignmentLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00008428 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8429 switch (MatchResult) {
8430 default:
8431 llvm_unreachable("Missing Match_Aligned type");
8432 case Match_AlignedMemoryRequiresNone:
8433 case Match_DupAlignedMemoryRequiresNone:
8434 return Error(ErrorLoc, "alignment must be omitted");
8435 case Match_AlignedMemoryRequires16:
8436 case Match_DupAlignedMemoryRequires16:
8437 return Error(ErrorLoc, "alignment must be 16 or omitted");
8438 case Match_AlignedMemoryRequires32:
8439 case Match_DupAlignedMemoryRequires32:
8440 return Error(ErrorLoc, "alignment must be 32 or omitted");
8441 case Match_AlignedMemoryRequires64:
8442 case Match_DupAlignedMemoryRequires64:
8443 return Error(ErrorLoc, "alignment must be 64 or omitted");
8444 case Match_AlignedMemoryRequires64or128:
8445 case Match_DupAlignedMemoryRequires64or128:
8446 return Error(ErrorLoc, "alignment must be 64, 128 or omitted");
8447 case Match_AlignedMemoryRequires64or128or256:
8448 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted");
8449 }
8450 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008451 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008452
Eric Christopher91d7b902010-10-29 09:26:59 +00008453 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00008454}
8455
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008456/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00008457bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008458 const MCObjectFileInfo::Environment Format =
8459 getContext().getObjectFileInfo()->getObjectFileType();
8460 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +00008461 bool IsCOFF = Format == MCObjectFileInfo::IsCOFF;
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008462
Kevin Enderbyccab3172009-09-15 00:27:25 +00008463 StringRef IDVal = DirectiveID.getIdentifier();
8464 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008465 return parseLiteralValues(4, DirectiveID.getLoc());
8466 else if (IDVal == ".short" || IDVal == ".hword")
8467 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008468 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008469 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00008470 else if (IDVal == ".arm")
8471 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008472 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008473 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008474 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008475 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008476 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008477 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008478 else if (IDVal == ".unreq")
8479 return parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00008480 else if (IDVal == ".fnend")
8481 return parseDirectiveFnEnd(DirectiveID.getLoc());
8482 else if (IDVal == ".cantunwind")
8483 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8484 else if (IDVal == ".personality")
8485 return parseDirectivePersonality(DirectiveID.getLoc());
8486 else if (IDVal == ".handlerdata")
8487 return parseDirectiveHandlerData(DirectiveID.getLoc());
8488 else if (IDVal == ".setfp")
8489 return parseDirectiveSetFP(DirectiveID.getLoc());
8490 else if (IDVal == ".pad")
8491 return parseDirectivePad(DirectiveID.getLoc());
8492 else if (IDVal == ".save")
8493 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8494 else if (IDVal == ".vsave")
8495 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008496 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008497 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008498 else if (IDVal == ".even")
8499 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008500 else if (IDVal == ".personalityindex")
8501 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008502 else if (IDVal == ".unwind_raw")
8503 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008504 else if (IDVal == ".movsp")
8505 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008506 else if (IDVal == ".arch_extension")
8507 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00008508 else if (IDVal == ".align")
8509 return parseDirectiveAlign(DirectiveID.getLoc());
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00008510 else if (IDVal == ".thumb_set")
8511 return parseDirectiveThumbSet(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008512
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +00008513 if (!IsMachO && !IsCOFF) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008514 if (IDVal == ".arch")
8515 return parseDirectiveArch(DirectiveID.getLoc());
8516 else if (IDVal == ".cpu")
8517 return parseDirectiveCPU(DirectiveID.getLoc());
8518 else if (IDVal == ".eabi_attribute")
8519 return parseDirectiveEabiAttr(DirectiveID.getLoc());
8520 else if (IDVal == ".fpu")
8521 return parseDirectiveFPU(DirectiveID.getLoc());
8522 else if (IDVal == ".fnstart")
8523 return parseDirectiveFnStart(DirectiveID.getLoc());
8524 else if (IDVal == ".inst")
8525 return parseDirectiveInst(DirectiveID.getLoc());
8526 else if (IDVal == ".inst.n")
8527 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8528 else if (IDVal == ".inst.w")
8529 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
8530 else if (IDVal == ".object_arch")
8531 return parseDirectiveObjectArch(DirectiveID.getLoc());
8532 else if (IDVal == ".tlsdescseq")
8533 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
8534 }
8535
Kevin Enderbyccab3172009-09-15 00:27:25 +00008536 return true;
8537}
8538
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008539/// parseLiteralValues
8540/// ::= .hword expression [, expression]*
8541/// ::= .short expression [, expression]*
8542/// ::= .word expression [, expression]*
8543bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008544 MCAsmParser &Parser = getParser();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008545 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8546 for (;;) {
8547 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008548 if (getParser().parseExpression(Value)) {
8549 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008550 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008551 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008552
Eric Christopherbf7bc492013-01-09 03:52:05 +00008553 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008554
8555 if (getLexer().is(AsmToken::EndOfStatement))
8556 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008557
Kevin Enderbyccab3172009-09-15 00:27:25 +00008558 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008559 if (getLexer().isNot(AsmToken::Comma)) {
8560 Error(L, "unexpected token in directive");
8561 return false;
8562 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008563 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008564 }
8565 }
8566
Sean Callanana83fd7d2010-01-19 20:27:46 +00008567 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008568 return false;
8569}
8570
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008571/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008572/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008573bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008574 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008575 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8576 Error(L, "unexpected token in directive");
8577 return false;
8578 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008579 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008580
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008581 if (!hasThumb()) {
8582 Error(L, "target does not support Thumb mode");
8583 return false;
8584 }
Tim Northovera2292d02013-06-10 23:20:58 +00008585
Jim Grosbach7f882392011-12-07 18:04:19 +00008586 if (!isThumb())
8587 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008588
Jim Grosbach7f882392011-12-07 18:04:19 +00008589 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8590 return false;
8591}
8592
8593/// parseDirectiveARM
8594/// ::= .arm
8595bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008596 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008597 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8598 Error(L, "unexpected token in directive");
8599 return false;
8600 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008601 Parser.Lex();
8602
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008603 if (!hasARM()) {
8604 Error(L, "target does not support ARM mode");
8605 return false;
8606 }
Tim Northovera2292d02013-06-10 23:20:58 +00008607
Jim Grosbach7f882392011-12-07 18:04:19 +00008608 if (isThumb())
8609 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008610
Jim Grosbach7f882392011-12-07 18:04:19 +00008611 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008612 return false;
8613}
8614
Tim Northover1744d0a2013-10-25 12:49:50 +00008615void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8616 if (NextSymbolIsThumb) {
8617 getParser().getStreamer().EmitThumbFunc(Symbol);
8618 NextSymbolIsThumb = false;
8619 }
8620}
8621
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008622/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008623/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008624bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008625 MCAsmParser &Parser = getParser();
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008626 const auto Format = getContext().getObjectFileInfo()->getObjectFileType();
8627 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008628
Jim Grosbach1152cc02011-12-21 22:30:16 +00008629 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008630 // ELF doesn't
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008631 if (IsMachO) {
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008632 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008633 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008634 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8635 Error(L, "unexpected token in .thumb_func directive");
8636 return false;
8637 }
8638
Tim Northover1744d0a2013-10-25 12:49:50 +00008639 MCSymbol *Func =
8640 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8641 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008642 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008643 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008644 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008645 }
8646
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008647 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008648 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8649 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008650 return false;
8651 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008652
Tim Northover1744d0a2013-10-25 12:49:50 +00008653 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008654 return false;
8655}
8656
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008657/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008658/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008659bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008660 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008661 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008662 if (Tok.isNot(AsmToken::Identifier)) {
8663 Error(L, "unexpected token in .syntax directive");
8664 return false;
8665 }
8666
Benjamin Kramer92d89982010-07-14 22:38:02 +00008667 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008668 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008669 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008670 } else if (Mode == "divided" || Mode == "DIVIDED") {
8671 Error(L, "'.syntax divided' arm asssembly not supported");
8672 return false;
8673 } else {
8674 Error(L, "unrecognized syntax mode in .syntax directive");
8675 return false;
8676 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008677
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008678 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8679 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8680 return false;
8681 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008682 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008683
8684 // TODO tell the MC streamer the mode
8685 // getParser().getStreamer().Emit???();
8686 return false;
8687}
8688
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008689/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008690/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008691bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008692 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008693 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008694 if (Tok.isNot(AsmToken::Integer)) {
8695 Error(L, "unexpected token in .code directive");
8696 return false;
8697 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008698 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008699 if (Val != 16 && Val != 32) {
8700 Error(L, "invalid operand to .code directive");
8701 return false;
8702 }
8703 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008704
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008705 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8706 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8707 return false;
8708 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008709 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008710
Evan Cheng284b4672011-07-08 22:36:29 +00008711 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008712 if (!hasThumb()) {
8713 Error(L, "target does not support Thumb mode");
8714 return false;
8715 }
Tim Northovera2292d02013-06-10 23:20:58 +00008716
Jim Grosbachf471ac32011-09-06 18:46:23 +00008717 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008718 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008719 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008720 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008721 if (!hasARM()) {
8722 Error(L, "target does not support ARM mode");
8723 return false;
8724 }
Tim Northovera2292d02013-06-10 23:20:58 +00008725
Jim Grosbachf471ac32011-09-06 18:46:23 +00008726 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008727 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008728 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008729 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008730
Kevin Enderby146dcf22009-10-15 20:48:48 +00008731 return false;
8732}
8733
Jim Grosbachab5830e2011-12-14 02:16:11 +00008734/// parseDirectiveReq
8735/// ::= name .req registername
8736bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008737 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00008738 Parser.Lex(); // Eat the '.req' token.
8739 unsigned Reg;
8740 SMLoc SRegLoc, ERegLoc;
8741 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008742 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008743 Error(SRegLoc, "register name expected");
8744 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008745 }
8746
8747 // Shouldn't be anything else.
8748 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008749 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008750 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8751 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008752 }
8753
8754 Parser.Lex(); // Consume the EndOfStatement
8755
David Blaikie5106ce72014-11-19 05:49:42 +00008756 if (!RegisterReqs.insert(std::make_pair(Name, Reg)).second) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008757 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8758 return false;
8759 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008760
8761 return false;
8762}
8763
8764/// parseDirectiveUneq
8765/// ::= .unreq registername
8766bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008767 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00008768 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008769 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008770 Error(L, "unexpected input in .unreq directive.");
8771 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008772 }
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00008773 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008774 Parser.Lex(); // Eat the identifier.
8775 return false;
8776}
8777
Jason W Kim135d2442011-12-20 17:38:12 +00008778/// parseDirectiveArch
8779/// ::= .arch token
8780bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00008781 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
8782
8783 unsigned ID = StringSwitch<unsigned>(Arch)
8784#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
8785 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00008786#define ARM_ARCH_ALIAS(NAME, ID) \
8787 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00008788#include "MCTargetDesc/ARMArchName.def"
8789 .Default(ARM::INVALID_ARCH);
8790
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008791 if (ID == ARM::INVALID_ARCH) {
8792 Error(L, "Unknown arch name");
8793 return false;
8794 }
Logan Chien439e8f92013-12-11 17:16:25 +00008795
8796 getTargetStreamer().emitArch(ID);
8797 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008798}
8799
8800/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008801/// ::= .eabi_attribute int, int [, "str"]
8802/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00008803bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008804 MCAsmParser &Parser = getParser();
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008805 int64_t Tag;
8806 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008807 TagLoc = Parser.getTok().getLoc();
8808 if (Parser.getTok().is(AsmToken::Identifier)) {
8809 StringRef Name = Parser.getTok().getIdentifier();
8810 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
8811 if (Tag == -1) {
8812 Error(TagLoc, "attribute name not recognised: " + Name);
8813 Parser.eatToEndOfStatement();
8814 return false;
8815 }
8816 Parser.Lex();
8817 } else {
8818 const MCExpr *AttrExpr;
8819
8820 TagLoc = Parser.getTok().getLoc();
8821 if (Parser.parseExpression(AttrExpr)) {
8822 Parser.eatToEndOfStatement();
8823 return false;
8824 }
8825
8826 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
8827 if (!CE) {
8828 Error(TagLoc, "expected numeric constant");
8829 Parser.eatToEndOfStatement();
8830 return false;
8831 }
8832
8833 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008834 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008835
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008836 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008837 Error(Parser.getTok().getLoc(), "comma expected");
8838 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008839 return false;
8840 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008841 Parser.Lex(); // skip comma
8842
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008843 StringRef StringValue = "";
8844 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00008845
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008846 int64_t IntegerValue = 0;
8847 bool IsIntegerValue = false;
8848
8849 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
8850 IsStringValue = true;
8851 else if (Tag == ARMBuildAttrs::compatibility) {
8852 IsStringValue = true;
8853 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00008854 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008855 IsIntegerValue = true;
8856 else if (Tag % 2 == 1)
8857 IsStringValue = true;
8858 else
8859 llvm_unreachable("invalid tag type");
8860
8861 if (IsIntegerValue) {
8862 const MCExpr *ValueExpr;
8863 SMLoc ValueExprLoc = Parser.getTok().getLoc();
8864 if (Parser.parseExpression(ValueExpr)) {
8865 Parser.eatToEndOfStatement();
8866 return false;
8867 }
8868
8869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
8870 if (!CE) {
8871 Error(ValueExprLoc, "expected numeric constant");
8872 Parser.eatToEndOfStatement();
8873 return false;
8874 }
8875
8876 IntegerValue = CE->getValue();
8877 }
8878
8879 if (Tag == ARMBuildAttrs::compatibility) {
8880 if (Parser.getTok().isNot(AsmToken::Comma))
8881 IsStringValue = false;
8882 else
8883 Parser.Lex();
8884 }
8885
8886 if (IsStringValue) {
8887 if (Parser.getTok().isNot(AsmToken::String)) {
8888 Error(Parser.getTok().getLoc(), "bad string constant");
8889 Parser.eatToEndOfStatement();
8890 return false;
8891 }
8892
8893 StringValue = Parser.getTok().getStringContents();
8894 Parser.Lex();
8895 }
8896
8897 if (IsIntegerValue && IsStringValue) {
8898 assert(Tag == ARMBuildAttrs::compatibility);
8899 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
8900 } else if (IsIntegerValue)
8901 getTargetStreamer().emitAttribute(Tag, IntegerValue);
8902 else if (IsStringValue)
8903 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00008904 return false;
8905}
8906
8907/// parseDirectiveCPU
8908/// ::= .cpu str
8909bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
8910 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
8911 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
8912 return false;
8913}
8914
Nico Weberae050bb2014-08-16 05:37:51 +00008915// FIXME: This is duplicated in getARMFPUFeatures() in
8916// tools/clang/lib/Driver/Tools.cpp
8917static const struct {
8918 const unsigned Fpu;
8919 const uint64_t Enabled;
8920 const uint64_t Disabled;
8921} Fpus[] = {
8922 {ARM::VFP, ARM::FeatureVFP2, ARM::FeatureNEON},
8923 {ARM::VFPV2, ARM::FeatureVFP2, ARM::FeatureNEON},
8924 {ARM::VFPV3, ARM::FeatureVFP3, ARM::FeatureNEON},
8925 {ARM::VFPV3_D16, ARM::FeatureVFP3 | ARM::FeatureD16, ARM::FeatureNEON},
8926 {ARM::VFPV4, ARM::FeatureVFP4, ARM::FeatureNEON},
8927 {ARM::VFPV4_D16, ARM::FeatureVFP4 | ARM::FeatureD16, ARM::FeatureNEON},
Oliver Stannard37e4daa2014-10-01 09:02:17 +00008928 {ARM::FPV5_D16, ARM::FeatureFPARMv8 | ARM::FeatureD16,
8929 ARM::FeatureNEON | ARM::FeatureCrypto},
Nico Weberae050bb2014-08-16 05:37:51 +00008930 {ARM::FP_ARMV8, ARM::FeatureFPARMv8,
8931 ARM::FeatureNEON | ARM::FeatureCrypto},
8932 {ARM::NEON, ARM::FeatureNEON, 0},
8933 {ARM::NEON_VFPV4, ARM::FeatureVFP4 | ARM::FeatureNEON, 0},
8934 {ARM::NEON_FP_ARMV8, ARM::FeatureFPARMv8 | ARM::FeatureNEON,
8935 ARM::FeatureCrypto},
8936 {ARM::CRYPTO_NEON_FP_ARMV8,
8937 ARM::FeatureFPARMv8 | ARM::FeatureNEON | ARM::FeatureCrypto, 0},
8938 {ARM::SOFTVFP, 0, 0},
8939};
8940
Logan Chien8cbb80d2013-10-28 17:51:12 +00008941/// parseDirectiveFPU
8942/// ::= .fpu str
8943bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
8944 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
8945
8946 unsigned ID = StringSwitch<unsigned>(FPU)
8947#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
8948#include "ARMFPUName.def"
8949 .Default(ARM::INVALID_FPU);
8950
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008951 if (ID == ARM::INVALID_FPU) {
8952 Error(L, "Unknown FPU name");
8953 return false;
8954 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008955
Nico Weberae050bb2014-08-16 05:37:51 +00008956 for (const auto &Fpu : Fpus) {
8957 if (Fpu.Fpu != ID)
8958 continue;
8959
8960 // Need to toggle features that should be on but are off and that
8961 // should off but are on.
Tim Northover26bb14e2014-08-18 11:49:42 +00008962 uint64_t Toggle = (Fpu.Enabled & ~STI.getFeatureBits()) |
Nico Weberae050bb2014-08-16 05:37:51 +00008963 (Fpu.Disabled & STI.getFeatureBits());
8964 setAvailableFeatures(ComputeAvailableFeatures(STI.ToggleFeature(Toggle)));
8965 break;
8966 }
8967
Logan Chien8cbb80d2013-10-28 17:51:12 +00008968 getTargetStreamer().emitFPU(ID);
8969 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008970}
8971
Logan Chien4ea23b52013-05-10 16:17:24 +00008972/// parseDirectiveFnStart
8973/// ::= .fnstart
8974bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008975 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008976 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008977 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008978 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008979 }
8980
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008981 // Reset the unwind directives parser state
8982 UC.reset();
8983
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008984 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008985
8986 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00008987 return false;
8988}
8989
8990/// parseDirectiveFnEnd
8991/// ::= .fnend
8992bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
8993 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008994 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008995 Error(L, ".fnstart must precede .fnend directive");
8996 return false;
8997 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008998
8999 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009000 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009001
9002 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00009003 return false;
9004}
9005
9006/// parseDirectiveCantUnwind
9007/// ::= .cantunwind
9008bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009009 UC.recordCantUnwind(L);
9010
Logan Chien4ea23b52013-05-10 16:17:24 +00009011 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009012 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009013 Error(L, ".fnstart must precede .cantunwind directive");
9014 return false;
9015 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009016 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009017 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009018 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009019 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009020 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009021 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009022 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009023 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009024 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009025 }
9026
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009027 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00009028 return false;
9029}
9030
9031/// parseDirectivePersonality
9032/// ::= .personality name
9033bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009034 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009035 bool HasExistingPersonality = UC.hasPersonality();
9036
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009037 UC.recordPersonality(L);
9038
Logan Chien4ea23b52013-05-10 16:17:24 +00009039 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009040 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009041 Error(L, ".fnstart must precede .personality directive");
9042 return false;
9043 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009044 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009045 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009046 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009047 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009048 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009049 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009050 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009051 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009052 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009053 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009054 if (HasExistingPersonality) {
9055 Parser.eatToEndOfStatement();
9056 Error(L, "multiple personality directives");
9057 UC.emitPersonalityLocNotes();
9058 return false;
9059 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009060
9061 // Parse the name of the personality routine
9062 if (Parser.getTok().isNot(AsmToken::Identifier)) {
9063 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009064 Error(L, "unexpected input in .personality directive.");
9065 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009066 }
9067 StringRef Name(Parser.getTok().getIdentifier());
9068 Parser.Lex();
9069
9070 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009071 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00009072 return false;
9073}
9074
9075/// parseDirectiveHandlerData
9076/// ::= .handlerdata
9077bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009078 UC.recordHandlerData(L);
9079
Logan Chien4ea23b52013-05-10 16:17:24 +00009080 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009081 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009082 Error(L, ".fnstart must precede .personality directive");
9083 return false;
9084 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009085 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009086 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009087 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009088 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009089 }
9090
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009091 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00009092 return false;
9093}
9094
9095/// parseDirectiveSetFP
9096/// ::= .setfp fpreg, spreg [, offset]
9097bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009098 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009099 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009100 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009101 Error(L, ".fnstart must precede .setfp directive");
9102 return false;
9103 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009104 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009105 Error(L, ".setfp must precede .handlerdata directive");
9106 return false;
9107 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009108
9109 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009110 SMLoc FPRegLoc = Parser.getTok().getLoc();
9111 int FPReg = tryParseRegister();
9112 if (FPReg == -1) {
9113 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009114 return false;
9115 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009116
9117 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009118 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009119 Error(Parser.getTok().getLoc(), "comma expected");
9120 return false;
9121 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009122 Parser.Lex(); // skip comma
9123
9124 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009125 SMLoc SPRegLoc = Parser.getTok().getLoc();
9126 int SPReg = tryParseRegister();
9127 if (SPReg == -1) {
9128 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009129 return false;
9130 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009131
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009132 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
9133 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009134 return false;
9135 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009136
9137 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009138 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00009139
9140 // Parse offset
9141 int64_t Offset = 0;
9142 if (Parser.getTok().is(AsmToken::Comma)) {
9143 Parser.Lex(); // skip comma
9144
9145 if (Parser.getTok().isNot(AsmToken::Hash) &&
9146 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009147 Error(Parser.getTok().getLoc(), "'#' expected");
9148 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009149 }
9150 Parser.Lex(); // skip hash token.
9151
9152 const MCExpr *OffsetExpr;
9153 SMLoc ExLoc = Parser.getTok().getLoc();
9154 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009155 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9156 Error(ExLoc, "malformed setfp offset");
9157 return false;
9158 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009159 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009160 if (!CE) {
9161 Error(ExLoc, "setfp offset must be an immediate");
9162 return false;
9163 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009164
9165 Offset = CE->getValue();
9166 }
9167
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009168 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
9169 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00009170 return false;
9171}
9172
9173/// parseDirective
9174/// ::= .pad offset
9175bool ARMAsmParser::parseDirectivePad(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009176 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009177 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009178 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009179 Error(L, ".fnstart must precede .pad directive");
9180 return false;
9181 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009182 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009183 Error(L, ".pad must precede .handlerdata directive");
9184 return false;
9185 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009186
9187 // Parse the offset
9188 if (Parser.getTok().isNot(AsmToken::Hash) &&
9189 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009190 Error(Parser.getTok().getLoc(), "'#' expected");
9191 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009192 }
9193 Parser.Lex(); // skip hash token.
9194
9195 const MCExpr *OffsetExpr;
9196 SMLoc ExLoc = Parser.getTok().getLoc();
9197 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009198 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9199 Error(ExLoc, "malformed pad offset");
9200 return false;
9201 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009202 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009203 if (!CE) {
9204 Error(ExLoc, "pad offset must be an immediate");
9205 return false;
9206 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009207
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009208 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00009209 return false;
9210}
9211
9212/// parseDirectiveRegSave
9213/// ::= .save { registers }
9214/// ::= .vsave { registers }
9215bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
9216 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009217 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009218 Error(L, ".fnstart must precede .save or .vsave directives");
9219 return false;
9220 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009221 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009222 Error(L, ".save or .vsave must precede .handlerdata directive");
9223 return false;
9224 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009225
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009226 // RAII object to make sure parsed operands are deleted.
David Blaikie960ea3f2014-06-08 16:18:35 +00009227 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009228
Logan Chien4ea23b52013-05-10 16:17:24 +00009229 // Parse the register list
David Blaikie960ea3f2014-06-08 16:18:35 +00009230 if (parseRegisterList(Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009231 return false;
David Blaikie960ea3f2014-06-08 16:18:35 +00009232 ARMOperand &Op = (ARMOperand &)*Operands[0];
9233 if (!IsVector && !Op.isRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009234 Error(L, ".save expects GPR registers");
9235 return false;
9236 }
David Blaikie960ea3f2014-06-08 16:18:35 +00009237 if (IsVector && !Op.isDPRRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009238 Error(L, ".vsave expects DPR registers");
9239 return false;
9240 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009241
David Blaikie960ea3f2014-06-08 16:18:35 +00009242 getTargetStreamer().emitRegSave(Op.getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00009243 return false;
9244}
9245
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009246/// parseDirectiveInst
9247/// ::= .inst opcode [, ...]
9248/// ::= .inst.n opcode [, ...]
9249/// ::= .inst.w opcode [, ...]
9250bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009251 MCAsmParser &Parser = getParser();
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009252 int Width;
9253
9254 if (isThumb()) {
9255 switch (Suffix) {
9256 case 'n':
9257 Width = 2;
9258 break;
9259 case 'w':
9260 Width = 4;
9261 break;
9262 default:
9263 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009264 Error(Loc, "cannot determine Thumb instruction size, "
9265 "use inst.n/inst.w instead");
9266 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009267 }
9268 } else {
9269 if (Suffix) {
9270 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009271 Error(Loc, "width suffixes are invalid in ARM mode");
9272 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009273 }
9274 Width = 4;
9275 }
9276
9277 if (getLexer().is(AsmToken::EndOfStatement)) {
9278 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009279 Error(Loc, "expected expression following directive");
9280 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009281 }
9282
9283 for (;;) {
9284 const MCExpr *Expr;
9285
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009286 if (getParser().parseExpression(Expr)) {
9287 Error(Loc, "expected expression");
9288 return false;
9289 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009290
9291 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009292 if (!Value) {
9293 Error(Loc, "expected constant expression");
9294 return false;
9295 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009296
9297 switch (Width) {
9298 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009299 if (Value->getValue() > 0xffff) {
9300 Error(Loc, "inst.n operand is too big, use inst.w instead");
9301 return false;
9302 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009303 break;
9304 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009305 if (Value->getValue() > 0xffffffff) {
9306 Error(Loc,
9307 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
9308 return false;
9309 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009310 break;
9311 default:
9312 llvm_unreachable("only supported widths are 2 and 4");
9313 }
9314
9315 getTargetStreamer().emitInst(Value->getValue(), Suffix);
9316
9317 if (getLexer().is(AsmToken::EndOfStatement))
9318 break;
9319
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009320 if (getLexer().isNot(AsmToken::Comma)) {
9321 Error(Loc, "unexpected token in directive");
9322 return false;
9323 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009324
9325 Parser.Lex();
9326 }
9327
9328 Parser.Lex();
9329 return false;
9330}
9331
David Peixotto80c083a2013-12-19 18:26:07 +00009332/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009333/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009334bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00009335 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009336 return false;
9337}
9338
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009339bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
9340 const MCSection *Section = getStreamer().getCurrentSection().first;
9341
9342 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9343 TokError("unexpected token in directive");
9344 return false;
9345 }
9346
9347 if (!Section) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +00009348 getStreamer().InitSections(false);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009349 Section = getStreamer().getCurrentSection().first;
9350 }
9351
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009352 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009353 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009354 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009355 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009356 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009357
9358 return false;
9359}
9360
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009361/// parseDirectivePersonalityIndex
9362/// ::= .personalityindex index
9363bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009364 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009365 bool HasExistingPersonality = UC.hasPersonality();
9366
9367 UC.recordPersonalityIndex(L);
9368
9369 if (!UC.hasFnStart()) {
9370 Parser.eatToEndOfStatement();
9371 Error(L, ".fnstart must precede .personalityindex directive");
9372 return false;
9373 }
9374 if (UC.cantUnwind()) {
9375 Parser.eatToEndOfStatement();
9376 Error(L, ".personalityindex cannot be used with .cantunwind");
9377 UC.emitCantUnwindLocNotes();
9378 return false;
9379 }
9380 if (UC.hasHandlerData()) {
9381 Parser.eatToEndOfStatement();
9382 Error(L, ".personalityindex must precede .handlerdata directive");
9383 UC.emitHandlerDataLocNotes();
9384 return false;
9385 }
9386 if (HasExistingPersonality) {
9387 Parser.eatToEndOfStatement();
9388 Error(L, "multiple personality directives");
9389 UC.emitPersonalityLocNotes();
9390 return false;
9391 }
9392
9393 const MCExpr *IndexExpression;
9394 SMLoc IndexLoc = Parser.getTok().getLoc();
9395 if (Parser.parseExpression(IndexExpression)) {
9396 Parser.eatToEndOfStatement();
9397 return false;
9398 }
9399
9400 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
9401 if (!CE) {
9402 Parser.eatToEndOfStatement();
9403 Error(IndexLoc, "index must be a constant number");
9404 return false;
9405 }
9406 if (CE->getValue() < 0 ||
9407 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
9408 Parser.eatToEndOfStatement();
9409 Error(IndexLoc, "personality routine index should be in range [0-3]");
9410 return false;
9411 }
9412
9413 getTargetStreamer().emitPersonalityIndex(CE->getValue());
9414 return false;
9415}
9416
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009417/// parseDirectiveUnwindRaw
9418/// ::= .unwind_raw offset, opcode [, opcode...]
9419bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009420 MCAsmParser &Parser = getParser();
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009421 if (!UC.hasFnStart()) {
9422 Parser.eatToEndOfStatement();
9423 Error(L, ".fnstart must precede .unwind_raw directives");
9424 return false;
9425 }
9426
9427 int64_t StackOffset;
9428
9429 const MCExpr *OffsetExpr;
9430 SMLoc OffsetLoc = getLexer().getLoc();
9431 if (getLexer().is(AsmToken::EndOfStatement) ||
9432 getParser().parseExpression(OffsetExpr)) {
9433 Error(OffsetLoc, "expected expression");
9434 Parser.eatToEndOfStatement();
9435 return false;
9436 }
9437
9438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9439 if (!CE) {
9440 Error(OffsetLoc, "offset must be a constant");
9441 Parser.eatToEndOfStatement();
9442 return false;
9443 }
9444
9445 StackOffset = CE->getValue();
9446
9447 if (getLexer().isNot(AsmToken::Comma)) {
9448 Error(getLexer().getLoc(), "expected comma");
9449 Parser.eatToEndOfStatement();
9450 return false;
9451 }
9452 Parser.Lex();
9453
9454 SmallVector<uint8_t, 16> Opcodes;
9455 for (;;) {
9456 const MCExpr *OE;
9457
9458 SMLoc OpcodeLoc = getLexer().getLoc();
9459 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
9460 Error(OpcodeLoc, "expected opcode expression");
9461 Parser.eatToEndOfStatement();
9462 return false;
9463 }
9464
9465 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
9466 if (!OC) {
9467 Error(OpcodeLoc, "opcode value must be a constant");
9468 Parser.eatToEndOfStatement();
9469 return false;
9470 }
9471
9472 const int64_t Opcode = OC->getValue();
9473 if (Opcode & ~0xff) {
9474 Error(OpcodeLoc, "invalid opcode");
9475 Parser.eatToEndOfStatement();
9476 return false;
9477 }
9478
9479 Opcodes.push_back(uint8_t(Opcode));
9480
9481 if (getLexer().is(AsmToken::EndOfStatement))
9482 break;
9483
9484 if (getLexer().isNot(AsmToken::Comma)) {
9485 Error(getLexer().getLoc(), "unexpected token in directive");
9486 Parser.eatToEndOfStatement();
9487 return false;
9488 }
9489
9490 Parser.Lex();
9491 }
9492
9493 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
9494
9495 Parser.Lex();
9496 return false;
9497}
9498
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009499/// parseDirectiveTLSDescSeq
9500/// ::= .tlsdescseq tls-variable
9501bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009502 MCAsmParser &Parser = getParser();
9503
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009504 if (getLexer().isNot(AsmToken::Identifier)) {
9505 TokError("expected variable after '.tlsdescseq' directive");
9506 Parser.eatToEndOfStatement();
9507 return false;
9508 }
9509
9510 const MCSymbolRefExpr *SRE =
9511 MCSymbolRefExpr::Create(Parser.getTok().getIdentifier(),
9512 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
9513 Lex();
9514
9515 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9516 Error(Parser.getTok().getLoc(), "unexpected token");
9517 Parser.eatToEndOfStatement();
9518 return false;
9519 }
9520
9521 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
9522 return false;
9523}
9524
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009525/// parseDirectiveMovSP
9526/// ::= .movsp reg [, #offset]
9527bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009528 MCAsmParser &Parser = getParser();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009529 if (!UC.hasFnStart()) {
9530 Parser.eatToEndOfStatement();
9531 Error(L, ".fnstart must precede .movsp directives");
9532 return false;
9533 }
9534 if (UC.getFPReg() != ARM::SP) {
9535 Parser.eatToEndOfStatement();
9536 Error(L, "unexpected .movsp directive");
9537 return false;
9538 }
9539
9540 SMLoc SPRegLoc = Parser.getTok().getLoc();
9541 int SPReg = tryParseRegister();
9542 if (SPReg == -1) {
9543 Parser.eatToEndOfStatement();
9544 Error(SPRegLoc, "register expected");
9545 return false;
9546 }
9547
9548 if (SPReg == ARM::SP || SPReg == ARM::PC) {
9549 Parser.eatToEndOfStatement();
9550 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
9551 return false;
9552 }
9553
9554 int64_t Offset = 0;
9555 if (Parser.getTok().is(AsmToken::Comma)) {
9556 Parser.Lex();
9557
9558 if (Parser.getTok().isNot(AsmToken::Hash)) {
9559 Error(Parser.getTok().getLoc(), "expected #constant");
9560 Parser.eatToEndOfStatement();
9561 return false;
9562 }
9563 Parser.Lex();
9564
9565 const MCExpr *OffsetExpr;
9566 SMLoc OffsetLoc = Parser.getTok().getLoc();
9567 if (Parser.parseExpression(OffsetExpr)) {
9568 Parser.eatToEndOfStatement();
9569 Error(OffsetLoc, "malformed offset expression");
9570 return false;
9571 }
9572
9573 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9574 if (!CE) {
9575 Parser.eatToEndOfStatement();
9576 Error(OffsetLoc, "offset must be an immediate constant");
9577 return false;
9578 }
9579
9580 Offset = CE->getValue();
9581 }
9582
9583 getTargetStreamer().emitMovSP(SPReg, Offset);
9584 UC.saveFPReg(SPReg);
9585
9586 return false;
9587}
9588
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009589/// parseDirectiveObjectArch
9590/// ::= .object_arch name
9591bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009592 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009593 if (getLexer().isNot(AsmToken::Identifier)) {
9594 Error(getLexer().getLoc(), "unexpected token");
9595 Parser.eatToEndOfStatement();
9596 return false;
9597 }
9598
9599 StringRef Arch = Parser.getTok().getString();
9600 SMLoc ArchLoc = Parser.getTok().getLoc();
9601 getLexer().Lex();
9602
9603 unsigned ID = StringSwitch<unsigned>(Arch)
9604#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
9605 .Case(NAME, ARM::ID)
9606#define ARM_ARCH_ALIAS(NAME, ID) \
9607 .Case(NAME, ARM::ID)
9608#include "MCTargetDesc/ARMArchName.def"
9609#undef ARM_ARCH_NAME
9610#undef ARM_ARCH_ALIAS
9611 .Default(ARM::INVALID_ARCH);
9612
9613 if (ID == ARM::INVALID_ARCH) {
9614 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9615 Parser.eatToEndOfStatement();
9616 return false;
9617 }
9618
9619 getTargetStreamer().emitObjectArch(ID);
9620
9621 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9622 Error(getLexer().getLoc(), "unexpected token");
9623 Parser.eatToEndOfStatement();
9624 }
9625
9626 return false;
9627}
9628
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009629/// parseDirectiveAlign
9630/// ::= .align
9631bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
9632 // NOTE: if this is not the end of the statement, fall back to the target
9633 // agnostic handling for this directive which will correctly handle this.
9634 if (getLexer().isNot(AsmToken::EndOfStatement))
9635 return true;
9636
9637 // '.align' is target specifically handled to mean 2**2 byte alignment.
9638 if (getStreamer().getCurrentSection().first->UseCodeAlign())
9639 getStreamer().EmitCodeAlignment(4, 0);
9640 else
9641 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
9642
9643 return false;
9644}
9645
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009646/// parseDirectiveThumbSet
9647/// ::= .thumb_set name, value
9648bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009649 MCAsmParser &Parser = getParser();
9650
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009651 StringRef Name;
9652 if (Parser.parseIdentifier(Name)) {
9653 TokError("expected identifier after '.thumb_set'");
9654 Parser.eatToEndOfStatement();
9655 return false;
9656 }
9657
9658 if (getLexer().isNot(AsmToken::Comma)) {
9659 TokError("expected comma after name '" + Name + "'");
9660 Parser.eatToEndOfStatement();
9661 return false;
9662 }
9663 Lex();
9664
9665 const MCExpr *Value;
9666 if (Parser.parseExpression(Value)) {
9667 TokError("missing expression");
9668 Parser.eatToEndOfStatement();
9669 return false;
9670 }
9671
9672 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9673 TokError("unexpected token");
9674 Parser.eatToEndOfStatement();
9675 return false;
9676 }
9677 Lex();
9678
9679 MCSymbol *Alias = getContext().GetOrCreateSymbol(Name);
Rafael Espindola466d6632014-04-27 20:23:58 +00009680 getTargetStreamer().emitThumbSet(Alias, Value);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009681 return false;
9682}
9683
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009684/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009685extern "C" void LLVMInitializeARMAsmParser() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00009686 RegisterMCAsmParser<ARMAsmParser> X(TheARMLETarget);
9687 RegisterMCAsmParser<ARMAsmParser> Y(TheARMBETarget);
9688 RegisterMCAsmParser<ARMAsmParser> A(TheThumbLETarget);
9689 RegisterMCAsmParser<ARMAsmParser> B(TheThumbBETarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009690}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009691
Chris Lattner3e4582a2010-09-06 19:11:01 +00009692#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009693#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009694#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009695#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009696
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009697static const struct {
9698 const char *Name;
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009699 const unsigned ArchCheck;
9700 const uint64_t Features;
9701} Extensions[] = {
9702 { "crc", Feature_HasV8, ARM::FeatureCRC },
9703 { "crypto", Feature_HasV8,
9704 ARM::FeatureCrypto | ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9705 { "fp", Feature_HasV8, ARM::FeatureFPARMv8 },
9706 { "idiv", Feature_HasV7 | Feature_IsNotMClass,
9707 ARM::FeatureHWDiv | ARM::FeatureHWDivARM },
9708 // FIXME: iWMMXT not supported
9709 { "iwmmxt", Feature_None, 0 },
9710 // FIXME: iWMMXT2 not supported
9711 { "iwmmxt2", Feature_None, 0 },
9712 // FIXME: Maverick not supported
9713 { "maverick", Feature_None, 0 },
9714 { "mp", Feature_HasV7 | Feature_IsNotMClass, ARM::FeatureMP },
9715 // FIXME: ARMv6-m OS Extensions feature not checked
9716 { "os", Feature_None, 0 },
9717 // FIXME: Also available in ARMv6-K
9718 { "sec", Feature_HasV7, ARM::FeatureTrustZone },
9719 { "simd", Feature_HasV8, ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9720 // FIXME: Only available in A-class, isel not predicated
9721 { "virt", Feature_HasV7, ARM::FeatureVirtualization },
9722 // FIXME: xscale not supported
9723 { "xscale", Feature_None, 0 },
9724};
9725
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009726/// parseDirectiveArchExtension
9727/// ::= .arch_extension [no]feature
9728bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009729 MCAsmParser &Parser = getParser();
9730
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009731 if (getLexer().isNot(AsmToken::Identifier)) {
9732 Error(getLexer().getLoc(), "unexpected token");
9733 Parser.eatToEndOfStatement();
9734 return false;
9735 }
9736
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009737 StringRef Name = Parser.getTok().getString();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009738 SMLoc ExtLoc = Parser.getTok().getLoc();
9739 getLexer().Lex();
9740
9741 bool EnableFeature = true;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009742 if (Name.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009743 EnableFeature = false;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009744 Name = Name.substr(2);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009745 }
9746
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009747 for (const auto &Extension : Extensions) {
9748 if (Extension.Name != Name)
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009749 continue;
9750
Saleem Abdulrasool8988c2a2014-07-27 19:07:09 +00009751 if (!Extension.Features)
9752 report_fatal_error("unsupported architectural extension: " + Name);
9753
9754 if ((getAvailableFeatures() & Extension.ArchCheck) != Extension.ArchCheck) {
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009755 Error(ExtLoc, "architectural extension '" + Name + "' is not "
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009756 "allowed for the current base architecture");
9757 return false;
9758 }
9759
Tim Northover26bb14e2014-08-18 11:49:42 +00009760 uint64_t ToggleFeatures = EnableFeature
Saleem Abdulrasool78c44722014-08-17 19:20:38 +00009761 ? (~STI.getFeatureBits() & Extension.Features)
9762 : ( STI.getFeatureBits() & Extension.Features);
Tim Northover26bb14e2014-08-18 11:49:42 +00009763 uint64_t Features =
Saleem Abdulrasool78c44722014-08-17 19:20:38 +00009764 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
9765 setAvailableFeatures(Features);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009766 return false;
9767 }
9768
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009769 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009770 Parser.eatToEndOfStatement();
9771 return false;
9772}
9773
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009774// Define this matcher function after the auto-generated include so we
9775// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +00009776unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009777 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +00009778 ARMOperand &Op = static_cast<ARMOperand &>(AsmOp);
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009779 // If the kind is a token for a literal immediate, check if our asm
9780 // operand matches. This is for InstAliases which have a fixed-value
9781 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009782 switch (Kind) {
9783 default: break;
9784 case MCK__35_0:
David Blaikie960ea3f2014-06-08 16:18:35 +00009785 if (Op.isImm())
9786 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm()))
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009787 if (CE->getValue() == 0)
9788 return Match_Success;
9789 break;
9790 case MCK_ARMSOImm:
David Blaikie960ea3f2014-06-08 16:18:35 +00009791 if (Op.isImm()) {
9792 const MCExpr *SOExpr = Op.getImm();
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009793 int64_t Value;
9794 if (!SOExpr->EvaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +00009795 return Match_Success;
Richard Barton3db1d582014-05-01 11:37:44 +00009796 assert((Value >= INT32_MIN && Value <= UINT32_MAX) &&
9797 "expression value must be representable in 32 bits");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009798 }
9799 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00009800 case MCK_GPRPair:
David Blaikie960ea3f2014-06-08 16:18:35 +00009801 if (Op.isReg() &&
9802 MRI->getRegClass(ARM::GPRRegClassID).contains(Op.getReg()))
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00009803 return Match_Success;
9804 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009805 }
9806 return Match_InvalidOperand;
9807}