blob: 114c9d11be84ab7d7fb0d1271251ed8787a5f6de [file] [log] [blame]
Chris Lattner27dd6422003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Chandler Carruth17e0bc32015-08-06 07:33:15 +000016#include "llvm/Analysis/BasicAliasAnalysis.h"
Chandler Carruth8b046a42015-08-14 02:42:20 +000017#include "llvm/Analysis/CFLAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000018#include "llvm/Analysis/Passes.h"
Chandler Carruth42ff4482015-08-14 02:55:50 +000019#include "llvm/Analysis/ScopedNoAliasAA.h"
Chandler Carruth1db22822015-08-14 03:33:48 +000020#include "llvm/Analysis/TypeBasedAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000023#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000024#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000025#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000026#include "llvm/MC/MCAsmInfo.h"
Andrew Trickde401d32012-02-04 02:56:48 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000029#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000030#include "llvm/Support/raw_ostream.h"
Peter Collingbourne82437bf2015-06-15 21:07:11 +000031#include "llvm/Transforms/Instrumentation.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000033#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000034
Chris Lattner27dd6422003-12-28 07:59:53 +000035using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000036
Andrew Trickde401d32012-02-04 02:56:48 +000037static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
38 cl::desc("Disable Post Regalloc"));
39static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
40 cl::desc("Disable branch folding"));
41static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
42 cl::desc("Disable tail duplication"));
43static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
44 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000045static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000046 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000047static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
48 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000049static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
50 cl::desc("Disable Stack Slot Coloring"));
51static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
52 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000053static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
54 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000055static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
56 cl::desc("Disable Machine LICM"));
57static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
58 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000059static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
60 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000061 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000062static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
63 cl::Hidden,
64 cl::desc("Disable Machine LICM"));
65static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
66 cl::desc("Disable Machine Sinking"));
67static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
68 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000069static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
70 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000071static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
72 cl::desc("Disable Codegen Prepare"));
73static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000074 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000075static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
76 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000077static cl::opt<bool> EnableImplicitNullChecks(
78 "enable-implicit-null-checks",
79 cl::desc("Fold null checks into faulting memory operations"),
80 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000081static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
82 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
83static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
84 cl::desc("Print LLVM IR input to isel pass"));
85static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
86 cl::desc("Dump garbage collector data"));
87static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
88 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +000089 cl::init(false),
90 cl::ZeroOrMore);
91
Bob Wilson33e51882012-05-30 00:17:12 +000092static cl::opt<std::string>
93PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
94 cl::desc("Print machine instrs"),
95 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +000096
Andrew Trick17080b92013-12-28 21:56:51 +000097// Temporary option to allow experimenting with MachineScheduler as a post-RA
98// scheduler. Targets can "properly" enable this with
Andrew Trick8d2ee372014-06-04 07:06:27 +000099// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID); Ideally it
100// wouldn't be part of the standard pass pipeline, and the target would just add
101// a PostRA scheduling pass wherever it wants.
Andrew Trick17080b92013-12-28 21:56:51 +0000102static cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
103 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
104
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000105// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000106static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
107 cl::desc("Run live interval analysis earlier in the pipeline"));
108
Hal Finkel445dda52014-09-02 22:12:54 +0000109static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
110 cl::init(false), cl::Hidden,
111 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
112
Andrew Tricke9a951c2012-02-15 03:21:51 +0000113/// Allow standard passes to be disabled by command line options. This supports
114/// simple binary flags that either suppress the pass or do nothing.
115/// i.e. -disable-mypass=false has no effect.
116/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000117static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
118 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000119 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000120 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000121 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000122}
123
Andrew Tricke9a951c2012-02-15 03:21:51 +0000124/// Allow standard passes to be disabled by the command line, regardless of who
125/// is adding the pass.
126///
127/// StandardID is the pass identified in the standard pass pipeline and provided
128/// to addPass(). It may be a target-specific ID in the case that the target
129/// directly adds its own pass, but in that case we harmlessly fall through.
130///
131/// TargetID is the pass that the target has configured to override StandardID.
132///
133/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
134/// pass to run. This allows multiple options to control a single pass depending
135/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000136static IdentifyingPassPtr overridePass(AnalysisID StandardID,
137 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000138 if (StandardID == &PostRASchedulerID)
139 return applyDisable(TargetID, DisablePostRA);
140
141 if (StandardID == &BranchFolderPassID)
142 return applyDisable(TargetID, DisableBranchFold);
143
144 if (StandardID == &TailDuplicateID)
145 return applyDisable(TargetID, DisableTailDuplicate);
146
147 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
148 return applyDisable(TargetID, DisableEarlyTailDup);
149
150 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000151 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000152
153 if (StandardID == &StackSlotColoringID)
154 return applyDisable(TargetID, DisableSSC);
155
156 if (StandardID == &DeadMachineInstructionElimID)
157 return applyDisable(TargetID, DisableMachineDCE);
158
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000159 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000160 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000161
Andrew Tricke9a951c2012-02-15 03:21:51 +0000162 if (StandardID == &MachineLICMID)
163 return applyDisable(TargetID, DisableMachineLICM);
164
165 if (StandardID == &MachineCSEID)
166 return applyDisable(TargetID, DisableMachineCSE);
167
Andrew Tricke9a951c2012-02-15 03:21:51 +0000168 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
169 return applyDisable(TargetID, DisablePostRAMachineLICM);
170
171 if (StandardID == &MachineSinkingID)
172 return applyDisable(TargetID, DisableMachineSink);
173
174 if (StandardID == &MachineCopyPropagationID)
175 return applyDisable(TargetID, DisableCopyProp);
176
177 return TargetID;
178}
179
Jim Laskey29e635d2006-08-02 12:30:23 +0000180//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000181/// TargetPassConfig
182//===---------------------------------------------------------------------===//
183
184INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
185 "Target Pass Configuration", false, false)
186char TargetPassConfig::ID = 0;
187
Andrew Tricke9a951c2012-02-15 03:21:51 +0000188// Pseudo Pass IDs.
189char TargetPassConfig::EarlyTailDuplicateID = 0;
190char TargetPassConfig::PostRAMachineLICMID = 0;
191
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000192namespace llvm {
193class PassConfigImpl {
194public:
195 // List of passes explicitly substituted by this target. Normally this is
196 // empty, but it is a convenient way to suppress or replace specific passes
197 // that are part of a standard pass pipeline without overridding the entire
198 // pipeline. This mechanism allows target options to inherit a standard pass's
199 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000200 // default by substituting a pass ID of zero, and the user may still enable
201 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000202 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000203
204 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
205 /// is inserted after each instance of the first one.
Andrew Tricke2203232013-04-10 01:06:56 +0000206 SmallVector<std::pair<AnalysisID, IdentifyingPassPtr>, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000207};
208} // namespace llvm
209
Andrew Trickb7551332012-02-04 02:56:45 +0000210// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000211TargetPassConfig::~TargetPassConfig() {
212 delete Impl;
213}
Andrew Trickb7551332012-02-04 02:56:45 +0000214
Andrew Trick58648e42012-02-08 21:22:48 +0000215// Out of line constructor provides default values for pass options and
216// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000217TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Alex Lorenze2d75232015-07-06 17:44:26 +0000218 : ImmutablePass(ID), PM(&pm), StartBefore(nullptr), StartAfter(nullptr),
219 StopAfter(nullptr), Started(true), Stopped(false),
220 AddingMachinePasses(false), TM(tm), Impl(nullptr), Initialized(false),
Kit Bartond3cc1672015-08-31 18:26:45 +0000221 DisableVerify(false), EnableTailMerge(true) {
Andrew Trickdd37d522012-02-08 21:22:39 +0000222
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000223 Impl = new PassConfigImpl();
224
Andrew Trickb7551332012-02-04 02:56:45 +0000225 // Register all target independent codegen passes to activate their PassIDs,
226 // including this pass itself.
227 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000228
Chandler Carruth7b560d42015-09-09 17:55:00 +0000229 // Also register alias analysis passes required by codegen passes.
230 initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
231 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
232
Andrew Tricke9a951c2012-02-15 03:21:51 +0000233 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000234 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
235 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Trickb7551332012-02-04 02:56:45 +0000236}
237
Bob Wilson33e51882012-05-30 00:17:12 +0000238/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000239void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Andrew Tricke2203232013-04-10 01:06:56 +0000240 IdentifyingPassPtr InsertedPassID) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000241 assert(((!InsertedPassID.isInstance() &&
242 TargetPassID != InsertedPassID.getID()) ||
243 (InsertedPassID.isInstance() &&
244 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000245 "Insert a pass after itself!");
246 std::pair<AnalysisID, IdentifyingPassPtr> P(TargetPassID, InsertedPassID);
Bob Wilson33e51882012-05-30 00:17:12 +0000247 Impl->InsertedPasses.push_back(P);
248}
249
Andrew Trickb7551332012-02-04 02:56:45 +0000250/// createPassConfig - Create a pass configuration object to be used by
251/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
252///
253/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000254TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
255 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000256}
257
258TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000259 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000260 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
261}
262
Andrew Trickdd37d522012-02-08 21:22:39 +0000263// Helper to verify the analysis is really immutable.
264void TargetPassConfig::setOpt(bool &Opt, bool Val) {
265 assert(!Initialized && "PassConfig is immutable");
266 Opt = Val;
267}
268
Bob Wilsonb9b69362012-07-02 19:48:37 +0000269void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000270 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000271 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000272}
Andrew Trickee874db2012-02-11 07:11:32 +0000273
Andrew Tricke2203232013-04-10 01:06:56 +0000274IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
275 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000276 I = Impl->TargetPasses.find(ID);
277 if (I == Impl->TargetPasses.end())
278 return ID;
279 return I->second;
280}
281
Bob Wilsoncac3b902012-07-02 19:48:45 +0000282/// Add a pass to the PassManager if that pass is supposed to be run. If the
283/// Started/Stopped flags indicate either that the compilation should start at
284/// a later pass or that it should stop after an earlier pass, then do not add
285/// the pass. Finally, compare the current pass against the StartAfter
286/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000287void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000288 assert(!Initialized && "PassConfig is immutable");
289
Chandler Carruth34263a02012-07-02 22:56:41 +0000290 // Cache the Pass ID here in case the pass manager finds this pass is
291 // redundant with ones already scheduled / available, and deletes it.
292 // Fundamentally, once we add the pass to the manager, we no longer own it
293 // and shouldn't reference it.
294 AnalysisID PassID = P->getPassID();
295
Alex Lorenze2d75232015-07-06 17:44:26 +0000296 if (StartBefore == PassID)
297 Started = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000298 if (Started && !Stopped) {
299 std::string Banner;
300 // Construct banner message before PM->add() as that may delete the pass.
301 if (AddingMachinePasses && (printAfter || verifyAfter))
302 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000303 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000304 if (AddingMachinePasses) {
305 if (printAfter)
306 addPrintPass(Banner);
307 if (verifyAfter)
308 addVerifyPass(Banner);
309 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000310
311 // Add the passes after the pass P if there is any.
312 for (SmallVectorImpl<std::pair<AnalysisID, IdentifyingPassPtr> >::iterator
313 I = Impl->InsertedPasses.begin(),
314 E = Impl->InsertedPasses.end();
315 I != E; ++I) {
316 if ((*I).first == PassID) {
317 assert((*I).second.isValid() && "Illegal Pass ID!");
318 Pass *NP;
319 if ((*I).second.isInstance())
320 NP = (*I).second.getInstance();
321 else {
322 NP = Pass::createPass((*I).second.getID());
323 assert(NP && "Pass ID not registered");
324 }
325 addPass(NP, false, false);
326 }
327 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000328 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000329 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000330 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000331 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000332 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000333 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000334 Started = true;
335 if (Stopped && !Started)
336 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000337}
338
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000339/// Add a CodeGen pass at this point in the pipeline after checking for target
340/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000341///
342/// addPass cannot return a pointer to the pass instance because is internal the
343/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000344AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
345 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000346 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
347 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
348 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000349 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000350
Andrew Tricke2203232013-04-10 01:06:56 +0000351 Pass *P;
352 if (FinalPtr.isInstance())
353 P = FinalPtr.getInstance();
354 else {
355 P = Pass::createPass(FinalPtr.getID());
356 if (!P)
357 llvm_unreachable("Pass ID not registered");
358 }
359 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000360 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000361
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000362 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000363}
Andrew Trickde401d32012-02-04 02:56:48 +0000364
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000365void TargetPassConfig::printAndVerify(const std::string &Banner) {
366 addPrintPass(Banner);
367 addVerifyPass(Banner);
368}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000369
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000370void TargetPassConfig::addPrintPass(const std::string &Banner) {
371 if (TM->shouldPrintMachineCode())
372 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
373}
374
375void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000376 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000377 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000378}
379
Andrew Trickf8ea1082012-02-04 02:56:59 +0000380/// Add common target configurable passes that perform LLVM IR to IR transforms
381/// following machine independent optimization.
382void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000383 // Basic AliasAnalysis support.
384 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
385 // BasicAliasAnalysis wins if they disagree. This is intended to help
386 // support "obvious" type-punning idioms.
Hal Finkel445dda52014-09-02 22:12:54 +0000387 if (UseCFLAA)
Chandler Carruth7b560d42015-09-09 17:55:00 +0000388 addPass(createCFLAAWrapperPass());
389 addPass(createTypeBasedAAWrapperPass());
390 addPass(createScopedNoAliasAAWrapperPass());
391 addPass(createBasicAAWrapperPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000392
393 // Before running any passes, run the verifier to determine if the input
394 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000395 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000396 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000397
398 // Run loop strength reduction before anything else.
399 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000400 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000401 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000402 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000403 }
404
Philip Reames23cf2e22015-01-28 19:28:03 +0000405 // Run GC lowering passes for builtin collectors
406 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000407 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000408 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000409
410 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000411 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000412
413 // Prepare expensive constants for SelectionDAG.
414 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
415 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000416
417 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
418 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000419}
420
421/// Turn exception handling constructs into something the code generators can
422/// handle.
423void TargetPassConfig::addPassesToHandleExceptions() {
424 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
425 case ExceptionHandling::SjLj:
426 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
427 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
428 // catch info can get misplaced when a selector ends up more than one block
429 // removed from the parent invoke(s). This could happen when a landing
430 // pad is shared by multiple invokes and is also a target of a normal
431 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000432 addPass(createSjLjEHPreparePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000433 // FALLTHROUGH
434 case ExceptionHandling::DwarfCFI:
435 case ExceptionHandling::ARM:
Bill Wendlingafc10362013-06-19 20:51:24 +0000436 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000437 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000438 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000439 // We support using both GCC-style and MSVC-style exceptions on Windows, so
440 // add both preparation passes. Each pass will only actually run if it
441 // recognizes the personality function.
Reid Kleckner1185fce2015-01-29 00:41:44 +0000442 addPass(createWinEHPass(TM));
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000443 addPass(createDwarfEHPass(TM));
Reid Kleckner1185fce2015-01-29 00:41:44 +0000444 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000445 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000446 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000447
448 // The lower invoke pass may create unreachable code. Remove it.
449 addPass(createUnreachableBlockEliminationPass());
450 break;
451 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000452}
Andrew Trickde401d32012-02-04 02:56:48 +0000453
Bill Wendlingc786b312012-11-30 22:08:55 +0000454/// Add pass to prepare the LLVM IR for code generation. This should be done
455/// before exception handling preparation passes.
456void TargetPassConfig::addCodeGenPrepare() {
457 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000458 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000459 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000460}
461
Andrew Trickf8ea1082012-02-04 02:56:59 +0000462/// Add common passes that perform LLVM IR to IR transforms in preparation for
463/// instruction selection.
464void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000465 addPreISel();
466
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000467 // Add both the safe stack and the stack protection passes: each of them will
468 // only protect functions that have corresponding attributes.
Evgeniy Stepanova2002b02015-09-23 18:07:56 +0000469 addPass(createSafeStackPass(TM));
Josh Magee22b8ba22013-12-19 03:17:11 +0000470 addPass(createStackProtectorPass(TM));
471
Andrew Trickde401d32012-02-04 02:56:48 +0000472 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000473 addPass(createPrintFunctionPass(
474 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000475
476 // All passes which modify the LLVM IR are now complete; run the verifier
477 // to ensure that the IR is valid.
478 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000479 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000480}
Andrew Trickde401d32012-02-04 02:56:48 +0000481
Andrew Trickf5426752012-02-09 00:40:55 +0000482/// Add the complete set of target-independent postISel code generator passes.
483///
484/// This can be read as the standard order of major LLVM CodeGen stages. Stages
485/// with nontrivial configuration or multiple passes are broken out below in
486/// add%Stage routines.
487///
488/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
489/// addPre/Post methods with empty header implementations allow injecting
490/// target-specific fixups just before or after major stages. Additionally,
491/// targets have the flexibility to change pass order within a stage by
492/// overriding default implementation of add%Stage routines below. Each
493/// technique has maintainability tradeoffs because alternate pass orders are
494/// not well supported. addPre/Post works better if the target pass is easily
495/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000496/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000497///
498/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
499/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000500void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000501 AddingMachinePasses = true;
502
Bob Wilson33e51882012-05-30 00:17:12 +0000503 // Insert a machine instr printer pass after the specified pass.
504 // If -print-machineinstrs specified, print machineinstrs after all passes.
505 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
506 TM->Options.PrintMachineCode = true;
507 else if (!StringRef(PrintMachineInstrs.getValue())
508 .equals("option-unspecified")) {
509 const PassRegistry *PR = PassRegistry::getPassRegistry();
510 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000511 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000512 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000513 const char *TID = (const char *)(TPI->getTypeInfo());
514 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000515 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000516 }
517
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000518 // Print the instruction selected machine code...
519 printAndVerify("After Instruction Selection");
520
Andrew Trickde401d32012-02-04 02:56:48 +0000521 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000522 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000523
Andrew Trickf5426752012-02-09 00:40:55 +0000524 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000525 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000526 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000527 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000528 // If the target requests it, assign local variables to stack slots relative
529 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000530 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000531 }
532
533 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000534 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000535
Andrew Trickf5426752012-02-09 00:40:55 +0000536 // Run register allocation and passes that are tightly coupled with it,
537 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000538 if (getOptimizeRegAlloc())
539 addOptimizedRegAlloc(createRegAllocPass(true));
540 else
541 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000542
543 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000544 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000545
546 // Insert prolog/epilog code. Eliminate abstract frame index references...
Kit Bartond3cc1672015-08-31 18:26:45 +0000547 if (getOptLevel() != CodeGenOpt::None)
Kit Bartonae78d532015-08-14 16:54:32 +0000548 addPass(&ShrinkWrapID);
Kit Bartond3cc1672015-08-31 18:26:45 +0000549
Bob Wilsonb9b69362012-07-02 19:48:37 +0000550 addPass(&PrologEpilogCodeInserterID);
Andrew Trickde401d32012-02-04 02:56:48 +0000551
Andrew Trickf5426752012-02-09 00:40:55 +0000552 /// Add passes that optimize machine instructions after register allocation.
553 if (getOptLevel() != CodeGenOpt::None)
554 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000555
556 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000557 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000558
559 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000560 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000561
Sanjoy Das69fad072015-06-15 18:44:27 +0000562 if (EnableImplicitNullChecks)
563 addPass(&ImplicitNullChecksID);
564
Andrew Trickde401d32012-02-04 02:56:48 +0000565 // Second pass scheduler.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000566 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trick17080b92013-12-28 21:56:51 +0000567 if (MISchedPostRA)
568 addPass(&PostMachineSchedulerID);
569 else
570 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000571 }
572
Andrew Trickf5426752012-02-09 00:40:55 +0000573 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000574 if (addGCPasses()) {
575 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000576 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000577 }
Andrew Trickde401d32012-02-04 02:56:48 +0000578
Andrew Trickf5426752012-02-09 00:40:55 +0000579 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000580 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000581 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000582
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000583 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000584
David Majnemer97890232015-09-17 20:45:18 +0000585 addPass(&FuncletLayoutID, false);
586
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000587 addPass(&StackMapLivenessID, false);
588
589 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000590}
591
Andrew Trickf5426752012-02-09 00:40:55 +0000592/// Add passes that optimize machine instructions in SSA form.
593void TargetPassConfig::addMachineSSAOptimization() {
594 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000595 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000596
597 // Optimize PHIs before DCE: removing dead PHI cycles may make more
598 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000599 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000600
Nadav Rotem7c277da2012-09-06 09:17:37 +0000601 // This pass merges large allocas. StackSlotColoring is a different pass
602 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000603 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000604
Andrew Trickf5426752012-02-09 00:40:55 +0000605 // If the target requests it, assign local variables to stack slots relative
606 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000607 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000608
609 // With optimization, dead code should already be eliminated. However
610 // there is one known exception: lowered code for arguments that are only
611 // used by tail calls, where the tail calls reuse the incoming stack
612 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000613 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000614
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000615 // Allow targets to insert passes that improve instruction level parallelism,
616 // like if-conversion. Such passes will typically need dominator trees and
617 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000618 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000619
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000620 addPass(&MachineLICMID, false);
621 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000622 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000623
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000624 addPass(&PeepholeOptimizerID, false);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000625 // Clean-up the dead code that may have been generated by peephole
626 // rewriting.
627 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000628}
629
Andrew Trickb7551332012-02-04 02:56:45 +0000630//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000631/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000632//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000633
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000634bool TargetPassConfig::getOptimizeRegAlloc() const {
635 switch (OptimizeRegAlloc) {
636 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
637 case cl::BOU_TRUE: return true;
638 case cl::BOU_FALSE: return false;
639 }
640 llvm_unreachable("Invalid optimize-regalloc state");
641}
642
Andrew Trickf5426752012-02-09 00:40:55 +0000643/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000644MachinePassRegistry RegisterRegAlloc::Registry;
645
Andrew Trickf5426752012-02-09 00:40:55 +0000646/// A dummy default pass factory indicates whether the register allocator is
647/// overridden on the command line.
Craig Topperc0196b12014-04-14 00:51:57 +0000648static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000649static RegisterRegAlloc
650defaultRegAlloc("default",
651 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000652 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000653
Andrew Trickf5426752012-02-09 00:40:55 +0000654/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000655static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
656 RegisterPassParser<RegisterRegAlloc> >
657RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000658 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000659 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000660
Jim Laskey29e635d2006-08-02 12:30:23 +0000661
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000662/// Instantiate the default register allocator pass for this target for either
663/// the optimized or unoptimized allocation path. This will be added to the pass
664/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
665/// in the optimized case.
666///
667/// A target that uses the standard regalloc pass order for fast or optimized
668/// allocation may still override this for per-target regalloc
669/// selection. But -regalloc=... always takes precedence.
670FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
671 if (Optimized)
672 return createGreedyRegisterAllocator();
673 else
674 return createFastRegisterAllocator();
675}
676
677/// Find and instantiate the register allocation pass requested by this target
678/// at the current optimization level. Different register allocators are
679/// defined as separate passes because they may require different analysis.
680///
681/// This helper ensures that the regalloc= option is always available,
682/// even for targets that override the default allocator.
683///
684/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
685/// this can be folded into addPass.
686FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000687 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000688
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000689 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000690 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000691 Ctor = RegAlloc;
692 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000693 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000694 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000695 return Ctor();
696
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000697 // With no -regalloc= override, ask the target for a regalloc pass.
698 return createTargetRegisterAllocator(Optimized);
699}
700
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000701/// Return true if the default global register allocator is in use and
702/// has not be overriden on the command line with '-regalloc=...'
703bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000704 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000705}
706
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000707/// Add the minimum set of target-independent passes that are required for
708/// register allocation. No coalescing or scheduling.
709void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000710 addPass(&PHIEliminationID, false);
711 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000712
Dan Gohmane32c5742015-09-08 20:36:33 +0000713 if (RegAllocPass)
714 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000715}
Andrew Trickf5426752012-02-09 00:40:55 +0000716
717/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000718/// optimized register allocation, including coalescing, machine instruction
719/// scheduling, and register allocation itself.
720void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000721 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000722
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000723 // LiveVariables currently requires pure SSA form.
724 //
725 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
726 // LiveVariables can be removed completely, and LiveIntervals can be directly
727 // computed. (We still either need to regenerate kill flags after regalloc, or
728 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000729 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000730
Rafael Espindola9770bde2013-10-14 16:39:04 +0000731 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000732 addPass(&MachineLoopInfoID, false);
733 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000734
735 // Eventually, we want to run LiveIntervals before PHI elimination.
736 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000737 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000738
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000739 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000740 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000741
742 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000743 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000744
Dan Gohmane32c5742015-09-08 20:36:33 +0000745 if (RegAllocPass) {
746 // Add the selected register allocation pass.
747 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000748
Dan Gohmane32c5742015-09-08 20:36:33 +0000749 // Allow targets to change the register assignments before rewriting.
750 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000751
Dan Gohmane32c5742015-09-08 20:36:33 +0000752 // Finally rewrite virtual registers.
753 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000754
Dan Gohmane32c5742015-09-08 20:36:33 +0000755 // Perform stack slot coloring and post-ra machine LICM.
756 //
757 // FIXME: Re-enable coloring with register when it's capable of adding
758 // kill markers.
759 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000760
Dan Gohmane32c5742015-09-08 20:36:33 +0000761 // Run post-ra machine LICM to hoist reloads / remats.
762 //
763 // FIXME: can this move into MachineLateOptimization?
764 addPass(&PostRAMachineLICMID);
765 }
Andrew Trickf5426752012-02-09 00:40:55 +0000766}
767
768//===---------------------------------------------------------------------===//
769/// Post RegAlloc Pass Configuration
770//===---------------------------------------------------------------------===//
771
772/// Add passes that optimize machine instructions after register allocation.
773void TargetPassConfig::addMachineLateOptimization() {
774 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000775 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000776
777 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000778 // Note that duplicating tail just increases code size and degrades
779 // performance for targets that require Structured Control Flow.
780 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000781 if (!TM->requiresStructuredCFG())
782 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000783
784 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000785 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000786}
787
Evan Cheng59421ae2012-12-21 02:57:04 +0000788/// Add standard GC passes.
789bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000790 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000791 return true;
792}
793
Andrew Trickf5426752012-02-09 00:40:55 +0000794/// Add standard basic block placement passes.
795void TargetPassConfig::addBlockPlacement() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000796 if (addPass(&MachineBlockPlacementID, false)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000797 // Run a separate pass to collect block placement statistics.
798 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000799 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000800 }
801}