blob: 107232357b3b77aa8c1c2094c1dd495cfcf84401 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===- SparcInstrInfo.td - Target Description for Sparc Target ------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Sparc instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Instruction format superclass
16//===----------------------------------------------------------------------===//
17
18include "SparcInstrFormats.td"
19
20//===----------------------------------------------------------------------===//
21// Feature predicates.
22//===----------------------------------------------------------------------===//
23
24// HasV9 - This predicate is true when the target processor supports V9
25// instructions. Note that the machine may be running in 32-bit mode.
26def HasV9 : Predicate<"Subtarget.isV9()">;
27
28// HasNoV9 - This predicate is true when the target doesn't have V9
29// instructions. Use of this is just a hack for the isel not having proper
30// costs for V8 instructions that are more expensive than their V9 ones.
31def HasNoV9 : Predicate<"!Subtarget.isV9()">;
32
33// HasVIS - This is true when the target processor has VIS extensions.
34def HasVIS : Predicate<"Subtarget.isVIS()">;
35
36// UseDeprecatedInsts - This predicate is true when the target processor is a
37// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
38// to use when appropriate. In either of these cases, the instruction selector
39// will pick deprecated instructions.
40def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
41
42//===----------------------------------------------------------------------===//
43// Instruction Pattern Stuff
44//===----------------------------------------------------------------------===//
45
Jakob Stoklund Olesenf02b4a62010-08-17 18:17:12 +000046def simm11 : PatLeaf<(imm), [{ return isInt<11>(N->getSExtValue()); }]>;
Chris Lattner158e1f52006-02-05 05:50:24 +000047
Jakob Stoklund Olesenf02b4a62010-08-17 18:17:12 +000048def simm13 : PatLeaf<(imm), [{ return isInt<13>(N->getSExtValue()); }]>;
Chris Lattner158e1f52006-02-05 05:50:24 +000049
50def LO10 : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000051 return CurDAG->getTargetConstant((unsigned)N->getZExtValue() & 1023,
Owen Anderson9f944592009-08-11 20:47:22 +000052 MVT::i32);
Chris Lattner158e1f52006-02-05 05:50:24 +000053}]>;
54
55def HI22 : SDNodeXForm<imm, [{
56 // Transformation function: shift the immediate value down into the low bits.
Owen Anderson9f944592009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant((unsigned)N->getZExtValue() >> 10, MVT::i32);
Chris Lattner158e1f52006-02-05 05:50:24 +000058}]>;
59
60def SETHIimm : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000061 return (((unsigned)N->getZExtValue() >> 10) << 10) ==
62 (unsigned)N->getZExtValue();
Chris Lattner158e1f52006-02-05 05:50:24 +000063}], HI22>;
64
65// Addressing modes.
Evan Cheng577ef762006-10-11 21:03:53 +000066def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", [], []>;
67def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", [frameindex], []>;
Chris Lattner158e1f52006-02-05 05:50:24 +000068
69// Address operands
70def MEMrr : Operand<i32> {
71 let PrintMethod = "printMemOperand";
Chris Lattner158e1f52006-02-05 05:50:24 +000072 let MIOperandInfo = (ops IntRegs, IntRegs);
73}
74def MEMri : Operand<i32> {
75 let PrintMethod = "printMemOperand";
Chris Lattner158e1f52006-02-05 05:50:24 +000076 let MIOperandInfo = (ops IntRegs, i32imm);
77}
78
79// Branch targets have OtherVT type.
80def brtarget : Operand<OtherVT>;
81def calltarget : Operand<i32>;
82
83// Operand for printing out a condition code.
84let PrintMethod = "printCCOperand" in
85 def CCOp : Operand<i32>;
86
87def SDTSPcmpfcc :
Chris Lattner0c4dea42006-02-10 06:58:25 +000088SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisSameAs<0, 1>]>;
Chris Lattner158e1f52006-02-05 05:50:24 +000089def SDTSPbrcc :
Chris Lattner0c4dea42006-02-10 06:58:25 +000090SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Chris Lattner158e1f52006-02-05 05:50:24 +000091def SDTSPselectcc :
Chris Lattner0c4dea42006-02-10 06:58:25 +000092SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>]>;
Chris Lattner158e1f52006-02-05 05:50:24 +000093def SDTSPFTOI :
94SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
95def SDTSPITOF :
96SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
97
Chris Lattner2a0a3b42010-12-23 18:28:41 +000098def SPcmpicc : SDNode<"SPISD::CMPICC", SDTIntBinOp, [SDNPOutGlue]>;
99def SPcmpfcc : SDNode<"SPISD::CMPFCC", SDTSPcmpfcc, [SDNPOutGlue]>;
100def SPbricc : SDNode<"SPISD::BRICC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>;
101def SPbrfcc : SDNode<"SPISD::BRFCC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000102
103def SPhi : SDNode<"SPISD::Hi", SDTIntUnaryOp>;
104def SPlo : SDNode<"SPISD::Lo", SDTIntUnaryOp>;
105
106def SPftoi : SDNode<"SPISD::FTOI", SDTSPFTOI>;
107def SPitof : SDNode<"SPISD::ITOF", SDTSPITOF>;
108
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000109def SPselecticc : SDNode<"SPISD::SELECT_ICC", SDTSPselectcc, [SDNPInGlue]>;
110def SPselectfcc : SDNode<"SPISD::SELECT_FCC", SDTSPselectcc, [SDNPInGlue]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000111
Venkatraman Govindaraju71425082009-08-26 04:50:17 +0000112// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000113def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
114def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
115 SDTCisVT<1, i32> ]>;
Bill Wendlingf359fed2007-11-13 00:44:25 +0000116
Bill Wendling77b13af2007-11-13 09:19:02 +0000117def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000118 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000119def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000120 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000121
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000122def SDT_SPCall : SDTypeProfile<0, -1, [SDTCisVT<0, i32>]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000123def call : SDNode<"SPISD::CALL", SDT_SPCall,
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000124 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
125 SDNPVariadic]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000126
Dan Gohmaneac0c962008-03-13 23:07:40 +0000127def retflag : SDNode<"SPISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000128 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000129
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +0000130def flushw : SDNode<"SPISD::FLUSHW", SDTNone,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +0000131 [SDNPHasChain]>;
132
Chris Lattner840c7002009-09-15 17:46:24 +0000133def getPCX : Operand<i32> {
134 let PrintMethod = "printGetPCX";
135}
136
Chris Lattner158e1f52006-02-05 05:50:24 +0000137//===----------------------------------------------------------------------===//
138// SPARC Flag Conditions
139//===----------------------------------------------------------------------===//
140
141// Note that these values must be kept in sync with the CCOp::CondCode enum
142// values.
143class ICC_VAL<int N> : PatLeaf<(i32 N)>;
144def ICC_NE : ICC_VAL< 9>; // Not Equal
145def ICC_E : ICC_VAL< 1>; // Equal
146def ICC_G : ICC_VAL<10>; // Greater
147def ICC_LE : ICC_VAL< 2>; // Less or Equal
148def ICC_GE : ICC_VAL<11>; // Greater or Equal
149def ICC_L : ICC_VAL< 3>; // Less
150def ICC_GU : ICC_VAL<12>; // Greater Unsigned
151def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned
152def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned
153def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned
154def ICC_POS : ICC_VAL<14>; // Positive
155def ICC_NEG : ICC_VAL< 6>; // Negative
156def ICC_VC : ICC_VAL<15>; // Overflow Clear
157def ICC_VS : ICC_VAL< 7>; // Overflow Set
158
159class FCC_VAL<int N> : PatLeaf<(i32 N)>;
160def FCC_U : FCC_VAL<23>; // Unordered
161def FCC_G : FCC_VAL<22>; // Greater
162def FCC_UG : FCC_VAL<21>; // Unordered or Greater
163def FCC_L : FCC_VAL<20>; // Less
164def FCC_UL : FCC_VAL<19>; // Unordered or Less
165def FCC_LG : FCC_VAL<18>; // Less or Greater
166def FCC_NE : FCC_VAL<17>; // Not Equal
167def FCC_E : FCC_VAL<25>; // Equal
168def FCC_UE : FCC_VAL<24>; // Unordered or Equal
169def FCC_GE : FCC_VAL<25>; // Greater or Equal
170def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal
171def FCC_LE : FCC_VAL<27>; // Less or Equal
172def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal
173def FCC_O : FCC_VAL<29>; // Ordered
174
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000175//===----------------------------------------------------------------------===//
176// Instruction Class Templates
177//===----------------------------------------------------------------------===//
178
179/// F3_12 multiclass - Define a normal F3_1/F3_2 pattern in one shot.
180multiclass F3_12<string OpcStr, bits<6> Op3Val, SDNode OpNode> {
181 def rr : F3_1<2, Op3Val,
Evan Cheng94b5a802007-07-19 01:14:50 +0000182 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000183 !strconcat(OpcStr, " $b, $c, $dst"),
184 [(set IntRegs:$dst, (OpNode IntRegs:$b, IntRegs:$c))]>;
185 def ri : F3_2<2, Op3Val,
Evan Cheng94b5a802007-07-19 01:14:50 +0000186 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000187 !strconcat(OpcStr, " $b, $c, $dst"),
188 [(set IntRegs:$dst, (OpNode IntRegs:$b, simm13:$c))]>;
189}
190
191/// F3_12np multiclass - Define a normal F3_1/F3_2 pattern in one shot, with no
192/// pattern.
193multiclass F3_12np<string OpcStr, bits<6> Op3Val> {
194 def rr : F3_1<2, Op3Val,
Evan Cheng94b5a802007-07-19 01:14:50 +0000195 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000196 !strconcat(OpcStr, " $b, $c, $dst"), []>;
197 def ri : F3_2<2, Op3Val,
Evan Cheng94b5a802007-07-19 01:14:50 +0000198 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000199 !strconcat(OpcStr, " $b, $c, $dst"), []>;
200}
Chris Lattner158e1f52006-02-05 05:50:24 +0000201
202//===----------------------------------------------------------------------===//
203// Instructions
204//===----------------------------------------------------------------------===//
205
206// Pseudo instructions.
Evan Cheng94b5a802007-07-19 01:14:50 +0000207class Pseudo<dag outs, dag ins, string asmstr, list<dag> pattern>
208 : InstSP<outs, ins, asmstr, pattern>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000209
Chris Lattner840c7002009-09-15 17:46:24 +0000210// GETPCX for PIC
Venkatraman Govindarajuee347f82011-01-12 03:52:59 +0000211let Defs = [O7] in {
Chris Lattner840c7002009-09-15 17:46:24 +0000212 def GETPCX : Pseudo<(outs getPCX:$getpcseq), (ins), "$getpcseq", [] >;
213}
214
Evan Cheng3e18e502007-09-11 19:55:27 +0000215let Defs = [O6], Uses = [O6] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000216def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i32imm:$amt),
Chris Lattner158e1f52006-02-05 05:50:24 +0000217 "!ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000218 [(callseq_start timm:$amt)]>;
Bill Wendlingf359fed2007-11-13 00:44:25 +0000219def ADJCALLSTACKUP : Pseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
220 "!ADJCALLSTACKUP $amt1",
Chris Lattner27539552008-10-11 22:08:30 +0000221 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000222}
Evan Cheng6e683812007-12-12 23:12:09 +0000223
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +0000224let hasSideEffects = 1, mayStore = 1 in {
225 let rd = 0, rs1 = 0, rs2 = 0 in
226 def FLUSHW : F3_1<0b10, 0b101011, (outs), (ins),
227 "flushw",
228 [(flushw)]>, Requires<[HasV9]>;
229 let rd = 0, rs1 = 1, simm13 = 3 in
230 def TA3 : F3_2<0b10, 0b111010, (outs), (ins),
231 "ta 3",
232 [(flushw)]>;
233}
Venkatraman Govindarajud9645802011-01-12 05:08:36 +0000234
Chris Lattner158e1f52006-02-05 05:50:24 +0000235// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
236// fpmover pass.
Chris Lattner747cf602006-02-21 18:04:32 +0000237let Predicates = [HasNoV9] in { // Only emit these in V8 mode.
Evan Cheng94b5a802007-07-19 01:14:50 +0000238 def FpMOVD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000239 "!FpMOVD $src, $dst", []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000240 def FpNEGD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000241 "!FpNEGD $src, $dst",
242 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000243 def FpABSD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000244 "!FpABSD $src, $dst",
245 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
246}
247
Dan Gohman453d64c2009-10-29 18:10:34 +0000248// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
249// instruction selection into a branch sequence. This has to handle all
250// permutations of selection between i32/f32/f64 on ICC and FCC.
Venkatraman Govindaraju4d6ade02011-01-11 22:38:28 +0000251 // Expanded after instruction selection.
252let Uses = [ICC], usesCustomInserter = 1 in {
Chris Lattner158e1f52006-02-05 05:50:24 +0000253 def SELECT_CC_Int_ICC
Evan Cheng94b5a802007-07-19 01:14:50 +0000254 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond),
Chris Lattner158e1f52006-02-05 05:50:24 +0000255 "; SELECT_CC_Int_ICC PSEUDO!",
256 [(set IntRegs:$dst, (SPselecticc IntRegs:$T, IntRegs:$F,
Chris Lattner0c4dea42006-02-10 06:58:25 +0000257 imm:$Cond))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000258 def SELECT_CC_FP_ICC
Evan Cheng94b5a802007-07-19 01:14:50 +0000259 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond),
Chris Lattner158e1f52006-02-05 05:50:24 +0000260 "; SELECT_CC_FP_ICC PSEUDO!",
261 [(set FPRegs:$dst, (SPselecticc FPRegs:$T, FPRegs:$F,
Chris Lattner0c4dea42006-02-10 06:58:25 +0000262 imm:$Cond))]>;
Venkatraman Govindaraju4d6ade02011-01-11 22:38:28 +0000263
Chris Lattner158e1f52006-02-05 05:50:24 +0000264 def SELECT_CC_DFP_ICC
Evan Cheng94b5a802007-07-19 01:14:50 +0000265 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
Chris Lattner158e1f52006-02-05 05:50:24 +0000266 "; SELECT_CC_DFP_ICC PSEUDO!",
267 [(set DFPRegs:$dst, (SPselecticc DFPRegs:$T, DFPRegs:$F,
Chris Lattner0c4dea42006-02-10 06:58:25 +0000268 imm:$Cond))]>;
Venkatraman Govindaraju4d6ade02011-01-11 22:38:28 +0000269}
270
271let usesCustomInserter = 1, Uses = [FCC] in {
272
273 def SELECT_CC_Int_FCC
274 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond),
275 "; SELECT_CC_Int_FCC PSEUDO!",
276 [(set IntRegs:$dst, (SPselectfcc IntRegs:$T, IntRegs:$F,
277 imm:$Cond))]>;
278
279 def SELECT_CC_FP_FCC
280 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond),
281 "; SELECT_CC_FP_FCC PSEUDO!",
282 [(set FPRegs:$dst, (SPselectfcc FPRegs:$T, FPRegs:$F,
283 imm:$Cond))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000284 def SELECT_CC_DFP_FCC
Evan Cheng94b5a802007-07-19 01:14:50 +0000285 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
Chris Lattner158e1f52006-02-05 05:50:24 +0000286 "; SELECT_CC_DFP_FCC PSEUDO!",
287 [(set DFPRegs:$dst, (SPselectfcc DFPRegs:$T, DFPRegs:$F,
Chris Lattner0c4dea42006-02-10 06:58:25 +0000288 imm:$Cond))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000289}
290
291
292// Section A.3 - Synthetic Instructions, p. 85
293// special cases of JMPL:
Dan Gohman9fd22f682009-11-11 18:11:07 +0000294let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, isBarrier = 1 in {
Chris Lattner158e1f52006-02-05 05:50:24 +0000295 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000296 def RETL: F3_2<2, 0b111000, (outs), (ins), "retl", [(retflag)]>;
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000297
298 let rd = I7.Num, rs1 = G0.Num, simm13 = 8 in
299 def RET: F3_2<2, 0b111000, (outs), (ins), "ret", []>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000300}
301
302// Section B.1 - Load Integer Instructions, p. 90
303def LDSBrr : F3_1<3, 0b001001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000304 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000305 "ldsb [$addr], $dst",
Evan Chenge71fe34d2006-10-09 20:57:25 +0000306 [(set IntRegs:$dst, (sextloadi8 ADDRrr:$addr))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000307def LDSBri : F3_2<3, 0b001001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000308 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000309 "ldsb [$addr], $dst",
Evan Chenge71fe34d2006-10-09 20:57:25 +0000310 [(set IntRegs:$dst, (sextloadi8 ADDRri:$addr))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000311def LDSHrr : F3_1<3, 0b001010,
Evan Cheng94b5a802007-07-19 01:14:50 +0000312 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000313 "ldsh [$addr], $dst",
Evan Chenge71fe34d2006-10-09 20:57:25 +0000314 [(set IntRegs:$dst, (sextloadi16 ADDRrr:$addr))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000315def LDSHri : F3_2<3, 0b001010,
Evan Cheng94b5a802007-07-19 01:14:50 +0000316 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000317 "ldsh [$addr], $dst",
Evan Chenge71fe34d2006-10-09 20:57:25 +0000318 [(set IntRegs:$dst, (sextloadi16 ADDRri:$addr))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000319def LDUBrr : F3_1<3, 0b000001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000320 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000321 "ldub [$addr], $dst",
Evan Chenge71fe34d2006-10-09 20:57:25 +0000322 [(set IntRegs:$dst, (zextloadi8 ADDRrr:$addr))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000323def LDUBri : F3_2<3, 0b000001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000324 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000325 "ldub [$addr], $dst",
Evan Chenge71fe34d2006-10-09 20:57:25 +0000326 [(set IntRegs:$dst, (zextloadi8 ADDRri:$addr))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000327def LDUHrr : F3_1<3, 0b000010,
Evan Cheng94b5a802007-07-19 01:14:50 +0000328 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000329 "lduh [$addr], $dst",
Evan Chenge71fe34d2006-10-09 20:57:25 +0000330 [(set IntRegs:$dst, (zextloadi16 ADDRrr:$addr))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000331def LDUHri : F3_2<3, 0b000010,
Evan Cheng94b5a802007-07-19 01:14:50 +0000332 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000333 "lduh [$addr], $dst",
Evan Chenge71fe34d2006-10-09 20:57:25 +0000334 [(set IntRegs:$dst, (zextloadi16 ADDRri:$addr))]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000335def LDrr : F3_1<3, 0b000000,
Evan Cheng94b5a802007-07-19 01:14:50 +0000336 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000337 "ld [$addr], $dst",
338 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
339def LDri : F3_2<3, 0b000000,
Evan Cheng94b5a802007-07-19 01:14:50 +0000340 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000341 "ld [$addr], $dst",
342 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
343
344// Section B.2 - Load Floating-point Instructions, p. 92
345def LDFrr : F3_1<3, 0b100000,
Evan Cheng94b5a802007-07-19 01:14:50 +0000346 (outs FPRegs:$dst), (ins MEMrr:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000347 "ld [$addr], $dst",
348 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
349def LDFri : F3_2<3, 0b100000,
Evan Cheng94b5a802007-07-19 01:14:50 +0000350 (outs FPRegs:$dst), (ins MEMri:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000351 "ld [$addr], $dst",
352 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
353def LDDFrr : F3_1<3, 0b100011,
Evan Cheng94b5a802007-07-19 01:14:50 +0000354 (outs DFPRegs:$dst), (ins MEMrr:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000355 "ldd [$addr], $dst",
356 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
357def LDDFri : F3_2<3, 0b100011,
Evan Cheng94b5a802007-07-19 01:14:50 +0000358 (outs DFPRegs:$dst), (ins MEMri:$addr),
Chris Lattner158e1f52006-02-05 05:50:24 +0000359 "ldd [$addr], $dst",
360 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
361
362// Section B.4 - Store Integer Instructions, p. 95
363def STBrr : F3_1<3, 0b000101,
Evan Cheng94b5a802007-07-19 01:14:50 +0000364 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000365 "stb $src, [$addr]",
Evan Chengab51cf22006-10-13 21:14:26 +0000366 [(truncstorei8 IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000367def STBri : F3_2<3, 0b000101,
Evan Cheng94b5a802007-07-19 01:14:50 +0000368 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000369 "stb $src, [$addr]",
Evan Chengab51cf22006-10-13 21:14:26 +0000370 [(truncstorei8 IntRegs:$src, ADDRri:$addr)]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000371def STHrr : F3_1<3, 0b000110,
Evan Cheng94b5a802007-07-19 01:14:50 +0000372 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000373 "sth $src, [$addr]",
Evan Chengab51cf22006-10-13 21:14:26 +0000374 [(truncstorei16 IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000375def STHri : F3_2<3, 0b000110,
Evan Cheng94b5a802007-07-19 01:14:50 +0000376 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000377 "sth $src, [$addr]",
Evan Chengab51cf22006-10-13 21:14:26 +0000378 [(truncstorei16 IntRegs:$src, ADDRri:$addr)]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000379def STrr : F3_1<3, 0b000100,
Evan Cheng94b5a802007-07-19 01:14:50 +0000380 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000381 "st $src, [$addr]",
382 [(store IntRegs:$src, ADDRrr:$addr)]>;
383def STri : F3_2<3, 0b000100,
Evan Cheng94b5a802007-07-19 01:14:50 +0000384 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000385 "st $src, [$addr]",
386 [(store IntRegs:$src, ADDRri:$addr)]>;
387
388// Section B.5 - Store Floating-point Instructions, p. 97
389def STFrr : F3_1<3, 0b100100,
Evan Cheng94b5a802007-07-19 01:14:50 +0000390 (outs), (ins MEMrr:$addr, FPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000391 "st $src, [$addr]",
392 [(store FPRegs:$src, ADDRrr:$addr)]>;
393def STFri : F3_2<3, 0b100100,
Evan Cheng94b5a802007-07-19 01:14:50 +0000394 (outs), (ins MEMri:$addr, FPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000395 "st $src, [$addr]",
396 [(store FPRegs:$src, ADDRri:$addr)]>;
397def STDFrr : F3_1<3, 0b100111,
Evan Cheng94b5a802007-07-19 01:14:50 +0000398 (outs), (ins MEMrr:$addr, DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000399 "std $src, [$addr]",
400 [(store DFPRegs:$src, ADDRrr:$addr)]>;
401def STDFri : F3_2<3, 0b100111,
Evan Cheng94b5a802007-07-19 01:14:50 +0000402 (outs), (ins MEMri:$addr, DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000403 "std $src, [$addr]",
404 [(store DFPRegs:$src, ADDRri:$addr)]>;
405
406// Section B.9 - SETHI Instruction, p. 104
407def SETHIi: F2_1<0b100,
Evan Cheng94b5a802007-07-19 01:14:50 +0000408 (outs IntRegs:$dst), (ins i32imm:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000409 "sethi $src, $dst",
410 [(set IntRegs:$dst, SETHIimm:$src)]>;
411
412// Section B.10 - NOP Instruction, p. 105
413// (It's a special case of SETHI)
414let rd = 0, imm22 = 0 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000415 def NOP : F2_1<0b100, (outs), (ins), "nop", []>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000416
417// Section B.11 - Logical Instructions, p. 106
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000418defm AND : F3_12<"and", 0b000001, and>;
419
Chris Lattner158e1f52006-02-05 05:50:24 +0000420def ANDNrr : F3_1<2, 0b000101,
Evan Cheng94b5a802007-07-19 01:14:50 +0000421 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner158e1f52006-02-05 05:50:24 +0000422 "andn $b, $c, $dst",
423 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
424def ANDNri : F3_2<2, 0b000101,
Evan Cheng94b5a802007-07-19 01:14:50 +0000425 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattner158e1f52006-02-05 05:50:24 +0000426 "andn $b, $c, $dst", []>;
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000427
428defm OR : F3_12<"or", 0b000010, or>;
429
Chris Lattner158e1f52006-02-05 05:50:24 +0000430def ORNrr : F3_1<2, 0b000110,
Evan Cheng94b5a802007-07-19 01:14:50 +0000431 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner158e1f52006-02-05 05:50:24 +0000432 "orn $b, $c, $dst",
433 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
434def ORNri : F3_2<2, 0b000110,
Evan Cheng94b5a802007-07-19 01:14:50 +0000435 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattner158e1f52006-02-05 05:50:24 +0000436 "orn $b, $c, $dst", []>;
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000437defm XOR : F3_12<"xor", 0b000011, xor>;
438
Chris Lattner158e1f52006-02-05 05:50:24 +0000439def XNORrr : F3_1<2, 0b000111,
Evan Cheng94b5a802007-07-19 01:14:50 +0000440 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner158e1f52006-02-05 05:50:24 +0000441 "xnor $b, $c, $dst",
442 [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>;
443def XNORri : F3_2<2, 0b000111,
Evan Cheng94b5a802007-07-19 01:14:50 +0000444 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattner158e1f52006-02-05 05:50:24 +0000445 "xnor $b, $c, $dst", []>;
446
447// Section B.12 - Shift Instructions, p. 107
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000448defm SLL : F3_12<"sll", 0b100101, shl>;
449defm SRL : F3_12<"srl", 0b100110, srl>;
450defm SRA : F3_12<"sra", 0b100111, sra>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000451
452// Section B.13 - Add Instructions, p. 108
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000453defm ADD : F3_12<"add", 0b000000, add>;
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000454
455// "LEA" forms of add (patterns to make tblgen happy)
456def LEA_ADDri : F3_2<2, 0b000000,
Evan Cheng94b5a802007-07-19 01:14:50 +0000457 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000458 "add ${addr:arith}, $dst",
459 [(set IntRegs:$dst, ADDRri:$addr)]>;
Chris Lattner840c7002009-09-15 17:46:24 +0000460
461let Defs = [ICC] in
462 defm ADDCC : F3_12<"addcc", 0b010000, addc>;
463
Venkatraman Govindaraju4d6ade02011-01-11 22:38:28 +0000464let Uses = [ICC] in
465 defm ADDX : F3_12<"addx", 0b001000, adde>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000466
467// Section B.15 - Subtract Instructions, p. 110
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000468defm SUB : F3_12 <"sub" , 0b000100, sub>;
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +0000469let Uses = [ICC] in
470 defm SUBX : F3_12 <"subx" , 0b001100, sube>;
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000471
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +0000472let Defs = [ICC] in
Chris Lattner840c7002009-09-15 17:46:24 +0000473 defm SUBCC : F3_12 <"subcc", 0b010100, SPcmpicc>;
474
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +0000475let Uses = [ICC], Defs = [ICC] in
Chris Lattner840c7002009-09-15 17:46:24 +0000476 def SUBXCCrr: F3_1<2, 0b011100,
477 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
478 "subxcc $b, $c, $dst", []>;
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +0000479
Chris Lattner158e1f52006-02-05 05:50:24 +0000480
481// Section B.18 - Multiply Instructions, p. 113
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +0000482let Defs = [Y] in {
483 defm UMUL : F3_12np<"umul", 0b001010>;
484 defm SMUL : F3_12 <"smul", 0b001011, mul>;
485}
Chris Lattnerc75d5b02006-02-09 05:06:36 +0000486
Chris Lattner158e1f52006-02-05 05:50:24 +0000487// Section B.19 - Divide Instructions, p. 115
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +0000488let Defs = [Y] in {
489 defm UDIV : F3_12np<"udiv", 0b001110>;
490 defm SDIV : F3_12np<"sdiv", 0b001111>;
491}
Chris Lattner158e1f52006-02-05 05:50:24 +0000492
493// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattnerbad9d2e2006-09-01 22:28:02 +0000494defm SAVE : F3_12np<"save" , 0b111100>;
495defm RESTORE : F3_12np<"restore", 0b111101>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000496
497// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
498
499// conditional branch class:
Evan Cheng94b5a802007-07-19 01:14:50 +0000500class BranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern>
501 : F2_2<cc, 0b010, (outs), ins, asmstr, pattern> {
Chris Lattner158e1f52006-02-05 05:50:24 +0000502 let isBranch = 1;
503 let isTerminator = 1;
504 let hasDelaySlot = 1;
Chris Lattner158e1f52006-02-05 05:50:24 +0000505}
506
507let isBarrier = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000508 def BA : BranchSP<0b1000, (ins brtarget:$dst),
Chris Lattner158e1f52006-02-05 05:50:24 +0000509 "ba $dst",
510 [(br bb:$dst)]>;
Chris Lattner840c7002009-09-15 17:46:24 +0000511
Chris Lattner158e1f52006-02-05 05:50:24 +0000512// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattner840c7002009-09-15 17:46:24 +0000513let Uses = [ICC] in
514 def BCOND : BranchSP<0, (ins brtarget:$dst, CCOp:$cc),
515 "b$cc $dst",
516 [(SPbricc bb:$dst, imm:$cc)]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000517
518
519// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
520
521// floating-point conditional branch class:
Evan Cheng94b5a802007-07-19 01:14:50 +0000522class FPBranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern>
523 : F2_2<cc, 0b110, (outs), ins, asmstr, pattern> {
Chris Lattner158e1f52006-02-05 05:50:24 +0000524 let isBranch = 1;
525 let isTerminator = 1;
526 let hasDelaySlot = 1;
Chris Lattner158e1f52006-02-05 05:50:24 +0000527}
528
529// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattner840c7002009-09-15 17:46:24 +0000530let Uses = [FCC] in
531 def FBCOND : FPBranchSP<0, (ins brtarget:$dst, CCOp:$cc),
532 "fb$cc $dst",
533 [(SPbrfcc bb:$dst, imm:$cc)]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000534
535
536// Section B.24 - Call and Link Instruction, p. 125
537// This is the only Format 1 instruction
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000538let Uses = [O6],
Evan Chengac1591b2007-07-21 00:34:19 +0000539 hasDelaySlot = 1, isCall = 1,
Chris Lattner158e1f52006-02-05 05:50:24 +0000540 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000541 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
542 ICC, FCC, Y] in {
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000543 def CALL : InstSP<(outs), (ins calltarget:$dst, variable_ops),
Chris Lattner158e1f52006-02-05 05:50:24 +0000544 "call $dst", []> {
545 bits<30> disp;
546 let op = 1;
547 let Inst{29-0} = disp;
548 }
549
550 // indirect calls
551 def JMPLrr : F3_1<2, 0b111000,
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000552 (outs), (ins MEMrr:$ptr, variable_ops),
Chris Lattner158e1f52006-02-05 05:50:24 +0000553 "call $ptr",
Chris Lattner8e9b8952010-03-18 23:57:57 +0000554 [(call ADDRrr:$ptr)]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000555 def JMPLri : F3_2<2, 0b111000,
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000556 (outs), (ins MEMri:$ptr, variable_ops),
Chris Lattner158e1f52006-02-05 05:50:24 +0000557 "call $ptr",
Chris Lattner8e9b8952010-03-18 23:57:57 +0000558 [(call ADDRri:$ptr)]>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000559}
560
561// Section B.28 - Read State Register Instructions
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +0000562let Uses = [Y] in
563 def RDY : F3_1<2, 0b101000,
564 (outs IntRegs:$dst), (ins),
565 "rd %y, $dst", []>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000566
567// Section B.29 - Write State Register Instructions
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +0000568let Defs = [Y] in {
569 def WRYrr : F3_1<2, 0b110000,
570 (outs), (ins IntRegs:$b, IntRegs:$c),
571 "wr $b, $c, %y", []>;
572 def WRYri : F3_2<2, 0b110000,
573 (outs), (ins IntRegs:$b, i32imm:$c),
574 "wr $b, $c, %y", []>;
575}
Chris Lattner158e1f52006-02-05 05:50:24 +0000576// Convert Integer to Floating-point Instructions, p. 141
577def FITOS : F3_3<2, 0b110100, 0b011000100,
Evan Cheng94b5a802007-07-19 01:14:50 +0000578 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000579 "fitos $src, $dst",
580 [(set FPRegs:$dst, (SPitof FPRegs:$src))]>;
581def FITOD : F3_3<2, 0b110100, 0b011001000,
Evan Cheng94b5a802007-07-19 01:14:50 +0000582 (outs DFPRegs:$dst), (ins FPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000583 "fitod $src, $dst",
584 [(set DFPRegs:$dst, (SPitof FPRegs:$src))]>;
585
586// Convert Floating-point to Integer Instructions, p. 142
587def FSTOI : F3_3<2, 0b110100, 0b011010001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000588 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000589 "fstoi $src, $dst",
590 [(set FPRegs:$dst, (SPftoi FPRegs:$src))]>;
591def FDTOI : F3_3<2, 0b110100, 0b011010010,
Evan Cheng94b5a802007-07-19 01:14:50 +0000592 (outs FPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000593 "fdtoi $src, $dst",
594 [(set FPRegs:$dst, (SPftoi DFPRegs:$src))]>;
595
596// Convert between Floating-point Formats Instructions, p. 143
597def FSTOD : F3_3<2, 0b110100, 0b011001001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000598 (outs DFPRegs:$dst), (ins FPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000599 "fstod $src, $dst",
600 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
601def FDTOS : F3_3<2, 0b110100, 0b011000110,
Evan Cheng94b5a802007-07-19 01:14:50 +0000602 (outs FPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000603 "fdtos $src, $dst",
604 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
605
606// Floating-point Move Instructions, p. 144
607def FMOVS : F3_3<2, 0b110100, 0b000000001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000608 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000609 "fmovs $src, $dst", []>;
610def FNEGS : F3_3<2, 0b110100, 0b000000101,
Evan Cheng94b5a802007-07-19 01:14:50 +0000611 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000612 "fnegs $src, $dst",
613 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
614def FABSS : F3_3<2, 0b110100, 0b000001001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000615 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000616 "fabss $src, $dst",
617 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
618
619
620// Floating-point Square Root Instructions, p.145
621def FSQRTS : F3_3<2, 0b110100, 0b000101001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000622 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000623 "fsqrts $src, $dst",
624 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
625def FSQRTD : F3_3<2, 0b110100, 0b000101010,
Evan Cheng94b5a802007-07-19 01:14:50 +0000626 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000627 "fsqrtd $src, $dst",
628 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
629
630
631
632// Floating-point Add and Subtract Instructions, p. 146
633def FADDS : F3_3<2, 0b110100, 0b001000001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000634 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner158e1f52006-02-05 05:50:24 +0000635 "fadds $src1, $src2, $dst",
636 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
637def FADDD : F3_3<2, 0b110100, 0b001000010,
Evan Cheng94b5a802007-07-19 01:14:50 +0000638 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner158e1f52006-02-05 05:50:24 +0000639 "faddd $src1, $src2, $dst",
640 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
641def FSUBS : F3_3<2, 0b110100, 0b001000101,
Evan Cheng94b5a802007-07-19 01:14:50 +0000642 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner158e1f52006-02-05 05:50:24 +0000643 "fsubs $src1, $src2, $dst",
644 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
645def FSUBD : F3_3<2, 0b110100, 0b001000110,
Evan Cheng94b5a802007-07-19 01:14:50 +0000646 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner158e1f52006-02-05 05:50:24 +0000647 "fsubd $src1, $src2, $dst",
648 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
649
650// Floating-point Multiply and Divide Instructions, p. 147
651def FMULS : F3_3<2, 0b110100, 0b001001001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000652 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner158e1f52006-02-05 05:50:24 +0000653 "fmuls $src1, $src2, $dst",
654 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
655def FMULD : F3_3<2, 0b110100, 0b001001010,
Evan Cheng94b5a802007-07-19 01:14:50 +0000656 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner158e1f52006-02-05 05:50:24 +0000657 "fmuld $src1, $src2, $dst",
658 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
659def FSMULD : F3_3<2, 0b110100, 0b001101001,
Evan Cheng94b5a802007-07-19 01:14:50 +0000660 (outs DFPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner158e1f52006-02-05 05:50:24 +0000661 "fsmuld $src1, $src2, $dst",
662 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
663 (fextend FPRegs:$src2)))]>;
664def FDIVS : F3_3<2, 0b110100, 0b001001101,
Evan Cheng94b5a802007-07-19 01:14:50 +0000665 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner158e1f52006-02-05 05:50:24 +0000666 "fdivs $src1, $src2, $dst",
667 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
668def FDIVD : F3_3<2, 0b110100, 0b001001110,
Evan Cheng94b5a802007-07-19 01:14:50 +0000669 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner158e1f52006-02-05 05:50:24 +0000670 "fdivd $src1, $src2, $dst",
671 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
672
673// Floating-point Compare Instructions, p. 148
674// Note: the 2nd template arg is different for these guys.
675// Note 2: the result of a FCMP is not available until the 2nd cycle
676// after the instr is retired, but there is no interlock. This behavior
677// is modelled with a forced noop after the instruction.
Chris Lattner840c7002009-09-15 17:46:24 +0000678let Defs = [FCC] in {
679 def FCMPS : F3_3<2, 0b110101, 0b001010001,
680 (outs), (ins FPRegs:$src1, FPRegs:$src2),
681 "fcmps $src1, $src2\n\tnop",
682 [(SPcmpfcc FPRegs:$src1, FPRegs:$src2)]>;
683 def FCMPD : F3_3<2, 0b110101, 0b001010010,
684 (outs), (ins DFPRegs:$src1, DFPRegs:$src2),
685 "fcmpd $src1, $src2\n\tnop",
686 [(SPcmpfcc DFPRegs:$src1, DFPRegs:$src2)]>;
687}
Chris Lattner158e1f52006-02-05 05:50:24 +0000688
689//===----------------------------------------------------------------------===//
690// V9 Instructions
691//===----------------------------------------------------------------------===//
692
693// V9 Conditional Moves.
Eric Christopherd7a73562010-06-21 20:22:35 +0000694let Predicates = [HasV9], Constraints = "$T = $dst" in {
Chris Lattner158e1f52006-02-05 05:50:24 +0000695 // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual.
696 // FIXME: Add instruction encodings for the JIT some day.
Venkatraman Govindaraju7a0c3502011-01-22 11:36:24 +0000697 let Uses = [ICC] in {
698 def MOVICCrr
699 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, CCOp:$cc),
700 "mov$cc %icc, $F, $dst",
701 [(set IntRegs:$dst,
702 (SPselecticc IntRegs:$F, IntRegs:$T, imm:$cc))]>;
703 def MOVICCri
704 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, i32imm:$F, CCOp:$cc),
705 "mov$cc %icc, $F, $dst",
706 [(set IntRegs:$dst,
707 (SPselecticc simm11:$F, IntRegs:$T, imm:$cc))]>;
708 }
Chris Lattner158e1f52006-02-05 05:50:24 +0000709
Venkatraman Govindaraju7a0c3502011-01-22 11:36:24 +0000710 let Uses = [FCC] in {
711 def MOVFCCrr
712 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, CCOp:$cc),
713 "mov$cc %fcc0, $F, $dst",
714 [(set IntRegs:$dst,
715 (SPselectfcc IntRegs:$F, IntRegs:$T, imm:$cc))]>;
716 def MOVFCCri
717 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, i32imm:$F, CCOp:$cc),
718 "mov$cc %fcc0, $F, $dst",
719 [(set IntRegs:$dst,
720 (SPselectfcc simm11:$F, IntRegs:$T, imm:$cc))]>;
721 }
Chris Lattner158e1f52006-02-05 05:50:24 +0000722
Venkatraman Govindaraju7a0c3502011-01-22 11:36:24 +0000723 let Uses = [ICC] in {
724 def FMOVS_ICC
725 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, CCOp:$cc),
726 "fmovs$cc %icc, $F, $dst",
727 [(set FPRegs:$dst,
728 (SPselecticc FPRegs:$F, FPRegs:$T, imm:$cc))]>;
729 def FMOVD_ICC
730 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
731 "fmovd$cc %icc, $F, $dst",
732 [(set DFPRegs:$dst,
733 (SPselecticc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>;
734 }
735
736 let Uses = [FCC] in {
737 def FMOVS_FCC
738 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, CCOp:$cc),
739 "fmovs$cc %fcc0, $F, $dst",
740 [(set FPRegs:$dst,
741 (SPselectfcc FPRegs:$F, FPRegs:$T, imm:$cc))]>;
742 def FMOVD_FCC
743 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
744 "fmovd$cc %fcc0, $F, $dst",
745 [(set DFPRegs:$dst,
746 (SPselectfcc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>;
747 }
Chris Lattner158e1f52006-02-05 05:50:24 +0000748
749}
750
751// Floating-Point Move Instructions, p. 164 of the V9 manual.
752let Predicates = [HasV9] in {
753 def FMOVD : F3_3<2, 0b110100, 0b000000010,
Evan Cheng94b5a802007-07-19 01:14:50 +0000754 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000755 "fmovd $src, $dst", []>;
756 def FNEGD : F3_3<2, 0b110100, 0b000000110,
Evan Cheng94b5a802007-07-19 01:14:50 +0000757 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000758 "fnegd $src, $dst",
759 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
760 def FABSD : F3_3<2, 0b110100, 0b000001010,
Evan Cheng94b5a802007-07-19 01:14:50 +0000761 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000762 "fabsd $src, $dst",
763 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
764}
765
766// POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear
767// the top 32-bits before using it. To do this clearing, we use a SLLri X,0.
768def POPCrr : F3_1<2, 0b101110,
Evan Cheng94b5a802007-07-19 01:14:50 +0000769 (outs IntRegs:$dst), (ins IntRegs:$src),
Chris Lattner158e1f52006-02-05 05:50:24 +0000770 "popc $src, $dst", []>, Requires<[HasV9]>;
771def : Pat<(ctpop IntRegs:$src),
772 (POPCrr (SLLri IntRegs:$src, 0))>;
773
774//===----------------------------------------------------------------------===//
775// Non-Instruction Patterns
776//===----------------------------------------------------------------------===//
777
778// Small immediates.
779def : Pat<(i32 simm13:$val),
780 (ORri G0, imm:$val)>;
781// Arbitrary immediates.
782def : Pat<(i32 imm:$val),
783 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
784
Nate Begeman5965bd12006-02-17 05:43:56 +0000785// subc
786def : Pat<(subc IntRegs:$b, IntRegs:$c),
787 (SUBCCrr IntRegs:$b, IntRegs:$c)>;
788def : Pat<(subc IntRegs:$b, simm13:$val),
789 (SUBCCri IntRegs:$b, imm:$val)>;
790
Chris Lattner158e1f52006-02-05 05:50:24 +0000791// Global addresses, constant pool entries
792def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
793def : Pat<(SPlo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
794def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
795def : Pat<(SPlo tconstpool:$in), (ORri G0, tconstpool:$in)>;
796
797// Add reg, lo. This is used when taking the addr of a global/constpool entry.
798def : Pat<(add IntRegs:$r, (SPlo tglobaladdr:$in)),
799 (ADDri IntRegs:$r, tglobaladdr:$in)>;
800def : Pat<(add IntRegs:$r, (SPlo tconstpool:$in)),
801 (ADDri IntRegs:$r, tconstpool:$in)>;
802
Chris Lattner158e1f52006-02-05 05:50:24 +0000803// Calls:
804def : Pat<(call tglobaladdr:$dst),
805 (CALL tglobaladdr:$dst)>;
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000806def : Pat<(call texternalsym:$dst),
807 (CALL texternalsym:$dst)>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000808
Chris Lattner158e1f52006-02-05 05:50:24 +0000809// Map integer extload's to zextloads.
Evan Chenge71fe34d2006-10-09 20:57:25 +0000810def : Pat<(i32 (extloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
811def : Pat<(i32 (extloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>;
812def : Pat<(i32 (extloadi8 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
813def : Pat<(i32 (extloadi8 ADDRri:$src)), (LDUBri ADDRri:$src)>;
814def : Pat<(i32 (extloadi16 ADDRrr:$src)), (LDUHrr ADDRrr:$src)>;
815def : Pat<(i32 (extloadi16 ADDRri:$src)), (LDUHri ADDRri:$src)>;
Chris Lattner158e1f52006-02-05 05:50:24 +0000816
817// zextload bool -> zextload byte
Evan Chenge71fe34d2006-10-09 20:57:25 +0000818def : Pat<(i32 (zextloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
819def : Pat<(i32 (zextloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>;