blob: b84af825611638c0fa1400638f8fe579ad932fcc [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov383a3242007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen92319582008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Evan Cheng8703c412010-01-26 19:04:47 +000022#include "llvm/Target/TargetOptions.h"
Ted Kremenek2175b552008-09-03 02:54:11 +000023#include "llvm/CodeGen/FastISel.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindolae636fc02007-08-31 15:06:30 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000033
Evan Chenge9fbc3f2007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Cheng9c249c32006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Cheng2dd217b2006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng4363e882007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng72d5c252006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Evan Cheng82241c82007-01-05 21:37:56 +000056 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000058 FSRL,
59
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000060 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000061 /// instruction, which includes a bunch of information. In particular the
62 /// operands of these node are:
63 ///
64 /// #0 - The incoming token chain
65 /// #1 - The callee
66 /// #2 - The number of arg bytes the caller pushes on the stack.
67 /// #3 - The number of arg bytes the callee pops off the stack.
68 /// #4 - The value to pass in AL/AX/EAX (optional)
69 /// #5 - The value to pass in DL/DX/EDX (optional)
70 ///
71 /// The result values of these nodes are:
72 ///
73 /// #0 - The outgoing token chain
74 /// #1 - The first register result value (optional)
75 /// #2 - The second register result value (optional)
76 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000077 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000078
Michael J. Spencer9cafc872010-10-20 23:40:27 +000079 /// RDTSC_DAG - This operation implements the lowering for
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000080 /// readcyclecounter
81 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000082
83 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000084 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000085
Dan Gohman25a767d2008-12-23 22:45:23 +000086 /// X86 bit-test instructions.
87 BT,
88
Chris Lattner846c20d2010-12-20 00:59:46 +000089 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
90 /// operand, usually produced by a CMP instruction.
Evan Chengc1583db2005-12-21 20:21:51 +000091 SETCC,
92
Evan Cheng0e8b9e32009-12-15 00:53:42 +000093 // Same as SETCC except it's materialized with a sbb and the value is all
94 // one's or all zero's.
Chris Lattner9edf3f52010-12-19 22:08:31 +000095 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Cheng0e8b9e32009-12-15 00:53:42 +000096
Stuart Hastingsbe605492011-06-03 23:53:54 +000097 /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD.
98 /// Operands are two FP values to compare; result is a mask of
99 /// 0s or 1s. Generally DTRT for C/C++ with NaNs.
100 FSETCCss, FSETCCsd,
101
Stuart Hastings9f208042011-06-01 04:39:42 +0000102 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
103 /// result in an integer GPR. Needs masking for scalar result.
104 FGETSIGNx86,
105
Chris Lattnera492d292009-03-12 06:46:02 +0000106 /// X86 conditional moves. Operand 0 and operand 1 are the two values
107 /// to select from. Operand 2 is the condition code, and operand 3 is the
108 /// flag operand produced by a CMP or TEST instruction. It also writes a
109 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000110 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000111
Dan Gohman4a683472009-03-23 15:40:10 +0000112 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
113 /// is the block to branch if condition is true, operand 2 is the
114 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000115 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000116 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000117
Dan Gohman4a683472009-03-23 15:40:10 +0000118 /// Return with a flag operand. Operand 0 is the chain operand, operand
119 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000120 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000121
122 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
123 REP_STOS,
124
125 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
126 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000127
Evan Cheng5588de92006-02-18 00:15:05 +0000128 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
129 /// at function entry, used for PIC code.
130 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000131
Bill Wendling24c79f22008-09-16 21:48:12 +0000132 /// Wrapper - A wrapper node for TargetConstantPool,
133 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000134 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000135
Evan Chengae1cd752006-11-30 21:55:46 +0000136 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
137 /// relative displacements.
138 WrapperRIP,
139
Dale Johannesendd224d22010-09-30 23:57:10 +0000140 /// MOVQ2DQ - Copies a 64-bit value from an MMX vector to the low word
141 /// of an XMM vector, with the high word zero filled.
Mon P Wang586d9972010-01-24 00:05:03 +0000142 MOVQ2DQ,
143
Dale Johannesendd224d22010-09-30 23:57:10 +0000144 /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector
145 /// to an MMX vector. If you think this is too close to the previous
146 /// mnemonic, so do I; blame Intel.
147 MOVDQ2Q,
148
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000149 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
150 /// i32, corresponds to X86::PEXTRB.
151 PEXTRB,
152
Evan Chengcbffa462006-03-31 19:22:53 +0000153 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000154 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000155 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000156
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000157 /// INSERTPS - Insert any element of a 4 x float vector into any element
158 /// of a destination 4 x floatvector.
159 INSERTPS,
160
161 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
162 /// corresponds to X86::PINSRB.
163 PINSRB,
164
Evan Cheng5fd7c692006-03-31 21:55:24 +0000165 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
166 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000167 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000168
Nate Begemane684da32009-02-23 08:49:38 +0000169 /// PSHUFB - Shuffle 16 8-bit values within a vector.
170 PSHUFB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000171
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +0000172 /// ANDNP - Bitwise Logical AND NOT of Packed FP values.
173 ANDNP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000174
Craig Topper81390be2011-11-19 07:33:10 +0000175 /// PSIGN - Copy integer sign.
176 PSIGN,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000177
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000178 /// BLENDV - Blend where the selector is an XMM.
Nadav Rotemde838da2011-09-09 20:29:17 +0000179 BLENDV,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000180
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000181 /// BLENDxx - Blend where the selector is an immediate.
182 BLENDPW,
183 BLENDPS,
184 BLENDPD,
185
Craig Topperf984efb2011-11-19 09:02:40 +0000186 /// HADD - Integer horizontal add.
187 HADD,
188
189 /// HSUB - Integer horizontal sub.
190 HSUB,
191
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000192 /// FHADD - Floating point horizontal add.
193 FHADD,
194
195 /// FHSUB - Floating point horizontal sub.
196 FHSUB,
197
Evan Cheng49683ba2006-11-10 21:43:37 +0000198 /// FMAX, FMIN - Floating point max and min.
199 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000200 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000201
202 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
203 /// approximation. Note that these typically require refinement
204 /// in order to obtain suitable precision.
205 FRSQRT, FRCP,
206
Rafael Espindola3b2df102009-04-08 21:14:34 +0000207 // TLSADDR - Thread Local Storage.
208 TLSADDR,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000209
Hans Wennborg789acfb2012-06-01 16:27:21 +0000210 // TLSBASEADDR - Thread Local Storage. A call to get the start address
211 // of the TLS block for the current module.
212 TLSBASEADDR,
213
Eric Christopherb0e1a452010-06-03 04:07:48 +0000214 // TLSCALL - Thread Local Storage. When calling to an OS provided
215 // thunk at the address from an earlier relocation.
216 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000217
Evan Cheng78af38c2008-05-08 00:57:18 +0000218 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000219 EH_RETURN,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000220
Arnold Schwaighofer7da2bce2008-03-19 16:39:45 +0000221 /// TC_RETURN - Tail call return.
222 /// operand #0 chain
223 /// operand #1 callee (register or absolute)
224 /// operand #2 stack adjustment
225 /// operand #3 optional in flag
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000226 TC_RETURN,
227
Evan Cheng961339b2008-05-09 21:53:03 +0000228 // VZEXT_MOVL - Vector move low and zero extend.
229 VZEXT_MOVL,
230
Craig Topper1d471e32012-02-05 03:14:49 +0000231 // VSEXT_MOVL - Vector move low and sign extend.
Elena Demikhovskyfb449802012-02-02 09:10:43 +0000232 VSEXT_MOVL,
233
Craig Topper09462642012-01-22 19:15:14 +0000234 // VSHL, VSRL - 128-bit vector logical left / right shift
235 VSHLDQ, VSRLDQ,
236
237 // VSHL, VSRL, VSRA - Vector shift elements
238 VSHL, VSRL, VSRA,
239
240 // VSHLI, VSRLI, VSRAI - Vector shift elements by immediate
241 VSHLI, VSRLI, VSRAI,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000242
Craig Topper0b7ad762012-01-22 23:36:02 +0000243 // CMPP - Vector packed double/float comparison.
244 CMPP,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000245
Nate Begeman55b7bec2008-07-17 16:51:19 +0000246 // PCMP* - Vector integer comparisons.
Craig Topperbd4884372012-01-22 22:42:16 +0000247 PCMPEQ, PCMPGT,
Bill Wendling1a317672008-12-12 00:56:36 +0000248
Chris Lattner364bb0a2010-12-05 07:30:36 +0000249 // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results.
Chris Lattner846c20d2010-12-20 00:59:46 +0000250 ADD, SUB, ADC, SBB, SMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000251 INC, DEC, OR, XOR, AND,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000252
Craig Topper965de2c2011-10-14 07:06:56 +0000253 ANDN, // ANDN - Bitwise AND NOT with FLAGS results.
254
Craig Topper039a7902011-10-21 06:55:01 +0000255 BLSI, // BLSI - Extract lowest set isolated bit
256 BLSMSK, // BLSMSK - Get mask up to lowest set bit
257 BLSR, // BLSR - Reset lowest set bit
258
Chris Lattner364bb0a2010-12-05 07:30:36 +0000259 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Chenga84a3182009-03-30 21:36:47 +0000260
261 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000262 MUL_IMM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000263
Eric Christopherf7802a32009-07-29 00:28:05 +0000264 // PTEST - Vector bitwise comparisons
Dan Gohman0700a562009-08-15 01:38:56 +0000265 PTEST,
266
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000267 // TESTP - Vector packed fp sign bitwise comparisons
268 TESTP,
269
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000270 // Several flavors of instructions with vector shuffle behaviors.
271 PALIGN,
272 PSHUFD,
273 PSHUFHW,
274 PSHUFLW,
Craig Topper6e54ba72011-12-31 23:50:21 +0000275 SHUFP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000276 MOVDDUP,
277 MOVSHDUP,
278 MOVSLDUP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000279 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000280 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000281 MOVHLPS,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000282 MOVLPS,
283 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000284 MOVSD,
285 MOVSS,
Craig Topper8d4ba192011-12-06 08:21:25 +0000286 UNPCKL,
287 UNPCKH,
Craig Topperbafd2242011-11-30 06:25:25 +0000288 VPERMILP,
Craig Topperb86fa402012-04-16 00:41:45 +0000289 VPERMV,
290 VPERMI,
Craig Topper0a672ea2011-11-30 07:47:51 +0000291 VPERM2X128,
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000292 VBROADCAST,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000293
Craig Topper1d471e32012-02-05 03:14:49 +0000294 // PMULUDQ - Vector multiply packed unsigned doubleword integers
295 PMULUDQ,
296
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000297 // FMA nodes
298 FMADD,
299 FNMADD,
300 FMSUB,
301 FNMSUB,
302 FMADDSUB,
303 FMSUBADD,
304
Dan Gohman0700a562009-08-15 01:38:56 +0000305 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
306 // according to %al. An operator is needed so that this can be expanded
307 // with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000308 VASTART_SAVE_XMM_REGS,
309
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000310 // WIN_ALLOCA - Windows's _chkstk call to do stack probing.
311 WIN_ALLOCA,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000312
Rafael Espindola33530172011-08-30 19:43:21 +0000313 // SEG_ALLOCA - For allocating variable amounts of stack space when using
314 // segmented stacks. Check if the current stacklet has enough space, and
Rafael Espindola9d96c942011-09-06 19:29:31 +0000315 // falls back to heap allocation if not.
Rafael Espindola33530172011-08-30 19:43:21 +0000316 SEG_ALLOCA,
317
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000318 // WIN_FTOL - Windows's _ftol2 runtime routine to do fptoui.
319 WIN_FTOL,
320
Duncan Sands7c601de2010-11-20 11:25:00 +0000321 // Memory barrier
322 MEMBARRIER,
323 MFENCE,
324 SFENCE,
325 LFENCE,
326
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000327 // FNSTSW16r - Store FP status word into i16 register.
328 FNSTSW16r,
329
330 // SAHF - Store contents of %ah into %eflags.
331 SAHF,
332
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000333 // RDRAND - Get a random integer and indicate whether it is valid in CF.
334 RDRAND,
335
Craig Topperab47fe42012-08-06 06:22:36 +0000336 // PCMP*STRI
337 PCMPISTRI,
338 PCMPESTRI,
339
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000340 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
341 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
Dan Gohman48b185d2009-09-25 20:36:54 +0000342 // Atomic 64-bit binary operations.
343 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
344 ATOMSUB64_DAG,
345 ATOMOR64_DAG,
346 ATOMXOR64_DAG,
347 ATOMAND64_DAG,
348 ATOMNAND64_DAG,
Eric Christopher9a773822010-07-22 02:48:34 +0000349 ATOMSWAP64_DAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000350
Eli Friedman5e570422011-08-26 21:21:21 +0000351 // LCMPXCHG_DAG, LCMPXCHG8_DAG, LCMPXCHG16_DAG - Compare and swap.
Chris Lattnere479e962010-09-21 23:59:42 +0000352 LCMPXCHG_DAG,
Chris Lattner54e53292010-09-22 00:34:38 +0000353 LCMPXCHG8_DAG,
Eli Friedman5e570422011-08-26 21:21:21 +0000354 LCMPXCHG16_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000355
Chris Lattner54e53292010-09-22 00:34:38 +0000356 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000357 VZEXT_LOAD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000358
Chris Lattnered85da52010-09-22 01:11:26 +0000359 // FNSTCW16m - Store FP control world into i16 memory.
360 FNSTCW16m,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000361
Chris Lattner78f518b2010-09-22 01:05:16 +0000362 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
363 /// integer destination in memory and a FP reg source. This corresponds
364 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
365 /// has two inputs (token chain and address) and two outputs (int value
366 /// and token chain).
367 FP_TO_INT16_IN_MEM,
368 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000369 FP_TO_INT64_IN_MEM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000370
Chris Lattnera5156c32010-09-22 01:28:21 +0000371 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
372 /// integer source in memory and FP reg result. This corresponds to the
373 /// X86::FILD*m instructions. It has three inputs (token chain, address,
374 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
375 /// also produces a flag).
376 FILD,
377 FILD_FLAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000378
Chris Lattnera5156c32010-09-22 01:28:21 +0000379 /// FLD - This instruction implements an extending load to FP stack slots.
380 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
381 /// operand, ptr to load from, and a ValueType node indicating the type
382 /// to load to.
383 FLD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000384
Chris Lattnera5156c32010-09-22 01:28:21 +0000385 /// FST - This instruction implements a truncating store to FP stack
386 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
387 /// chain operand, value to store, address, and a ValueType to store it
388 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000389 FST,
390
391 /// VAARG_64 - This instruction grabs the address of the next argument
392 /// from a va_list. (reads and modifies the va_list in memory)
393 VAARG_64
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000394
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000395 // WARNING: Do not add anything in the end unless you want the node to
396 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
397 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000398 };
399 }
400
Evan Cheng084a1cd2008-01-29 19:34:22 +0000401 /// Define some predicates that are used for node matching.
402 namespace X86 {
David Greenec4da1102011-02-03 15:50:00 +0000403 /// isVEXTRACTF128Index - Return true if the specified
404 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
405 /// suitable for input to VEXTRACTF128.
406 bool isVEXTRACTF128Index(SDNode *N);
407
David Greene653f1ee2011-02-04 16:08:29 +0000408 /// isVINSERTF128Index - Return true if the specified
409 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
410 /// suitable for input to VINSERTF128.
411 bool isVINSERTF128Index(SDNode *N);
412
David Greenec4da1102011-02-03 15:50:00 +0000413 /// getExtractVEXTRACTF128Immediate - Return the appropriate
414 /// immediate to extract the specified EXTRACT_SUBVECTOR index
415 /// with VEXTRACTF128 instructions.
416 unsigned getExtractVEXTRACTF128Immediate(SDNode *N);
417
David Greene653f1ee2011-02-04 16:08:29 +0000418 /// getInsertVINSERTF128Immediate - Return the appropriate
419 /// immediate to insert at the specified INSERT_SUBVECTOR index
420 /// with VINSERTF128 instructions.
421 unsigned getInsertVINSERTF128Immediate(SDNode *N);
422
Evan Chenge62288f2009-07-30 08:33:02 +0000423 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
424 /// constant +0.0.
425 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000426
427 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
428 /// fit into displacement field of the instruction.
429 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
430 bool hasSymbolicDisplacement = true);
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000431
432
433 /// isCalleePop - Determines whether the callee is required to pop its
434 /// own arguments. Callee pop is necessary to support tail calls.
435 bool isCalleePop(CallingConv::ID CallingConv,
436 bool is64Bit, bool IsVarArg, bool TailCallOpt);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000437 }
438
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000439 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000440 // X86TargetLowering - X86 Implementation of the TargetLowering interface
441 class X86TargetLowering : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000442 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000443 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000444
Chris Lattner4bfbe932010-01-26 05:02:42 +0000445 virtual unsigned getJumpTableEncoding() const;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000446
Owen Andersonb2c80da2011-02-25 21:41:48 +0000447 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i8; }
448
Chris Lattner4bfbe932010-01-26 05:02:42 +0000449 virtual const MCExpr *
450 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
451 const MachineBasicBlock *MBB, unsigned uid,
452 MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000453
Evan Cheng797d56f2007-11-09 01:32:10 +0000454 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
455 /// jumptable.
Chris Lattner4bfbe932010-01-26 05:02:42 +0000456 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
457 SelectionDAG &DAG) const;
Chris Lattner8a785d72010-01-26 06:28:43 +0000458 virtual const MCExpr *
459 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
460 unsigned JTI, MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000461
Chris Lattner74f5bcf2007-02-26 04:01:25 +0000462 /// getStackPtrReg - Return the stack pointer register we are using: either
463 /// ESP or RSP.
464 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng35abd842008-01-23 23:17:41 +0000465
466 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
467 /// function arguments in the caller parameter area. For X86, aggregates
468 /// that contains are placed at 16-byte boundaries while the rest are at
469 /// 4-byte boundaries.
Chris Lattner229907c2011-07-18 04:54:35 +0000470 virtual unsigned getByValTypeAlignment(Type *Ty) const;
Evan Chengef377ad2008-05-15 08:39:06 +0000471
472 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000473 /// and store operations as a result of memset, memcpy, and memmove
474 /// lowering. If DstAlign is zero that means it's safe to destination
475 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
476 /// means there isn't a need to check it against alignment requirement,
477 /// probably because the source does not need to be loaded. If
Lang Hames58dba012011-10-26 23:50:43 +0000478 /// 'IsZeroVal' is true, that means it's safe to return a
Evan Cheng61399372010-04-02 19:36:14 +0000479 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengebe47c82010-04-08 07:37:57 +0000480 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
481 /// constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000482 /// It returns EVT::Other if the type should be determined using generic
483 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000484 virtual EVT
Evan Chengebe47c82010-04-08 07:37:57 +0000485 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Lang Hames58dba012011-10-26 23:50:43 +0000486 bool IsZeroVal, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000487 MachineFunction &MF) const;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000488
489 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
490 /// unaligned memory accesses. of the specified type.
491 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
492 return true;
493 }
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000494
Chris Lattner76ac0682005-11-15 00:40:23 +0000495 /// LowerOperation - Provide custom lowering hooks for some operations.
496 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000497 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000498
Duncan Sands6ed40142008-12-01 11:39:25 +0000499 /// ReplaceNodeResults - Replace the results of node with an illegal result
500 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000501 ///
Duncan Sands6ed40142008-12-01 11:39:25 +0000502 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000503 SelectionDAG &DAG) const;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000504
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000505
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000506 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000507
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000508 /// isTypeDesirableForOp - Return true if the target has native support for
509 /// the specified value type and it is 'desirable' to use the type for the
510 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
511 /// instruction encodings are longer and some i16 instructions are slow.
512 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
513
514 /// isTypeDesirable - Return true if the target has native support for the
515 /// specified value type and it is 'desirable' to use the type. e.g. On x86
516 /// i16 is legal, but undesirable since i16 instruction encodings are longer
517 /// and some i16 instructions are slow.
518 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Chengaf56fac2010-04-16 06:14:10 +0000519
Dan Gohman25c16532010-05-01 00:01:06 +0000520 virtual MachineBasicBlock *
521 EmitInstrWithCustomInserter(MachineInstr *MI,
522 MachineBasicBlock *MBB) const;
Evan Cheng339edad2006-01-11 00:33:36 +0000523
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000524
Evan Cheng6af02632005-12-20 06:22:03 +0000525 /// getTargetNodeName - This method returns the name of a target specific
526 /// DAG node.
527 virtual const char *getTargetNodeName(unsigned Opcode) const;
528
Duncan Sandsf2641e12011-09-06 19:07:46 +0000529 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
530 virtual EVT getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000531
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000532 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
533 /// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000534 /// KnownZero/KnownOne bitsets.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000535 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000536 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000537 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000538 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000539 unsigned Depth = 0) const;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000540
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000541 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
542 // operation that are sign bits.
543 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
544 unsigned Depth) const;
545
Evan Cheng2609d5e2008-05-12 19:56:52 +0000546 virtual bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000547 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000548
Dan Gohman21cea8a2010-04-17 15:26:15 +0000549 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000550
Chris Lattner5849d222009-07-20 17:51:36 +0000551 virtual bool ExpandInlineAsm(CallInst *CI) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000552
Chris Lattnerd6855142007-03-25 02:14:49 +0000553 ConstraintType getConstraintType(const std::string &Constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000554
John Thompsone8360b72010-10-29 17:29:13 +0000555 /// Examine constraint string and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +0000556 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000557 virtual ConstraintWeight getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +0000558 AsmOperandInfo &info, const char *constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000559
Owen Anderson53aa7a92009-08-10 22:56:29 +0000560 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000561
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000562 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000563 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
564 /// true it means one of the asm constraint of the inline asm instruction
565 /// being processed is 'm'.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000566 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +0000567 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000568 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000569 SelectionDAG &DAG) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000570
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000571 /// getRegForInlineAsmConstraint - Given a physical register constraint
572 /// (e.g. {edx}), return the register number and the register class for the
573 /// register. This should only be used for C_Register constraints. On
574 /// error, this returns a register number of 0.
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000575 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +0000576 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000577 EVT VT) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000578
Chris Lattner1eb94d92007-03-30 23:15:24 +0000579 /// isLegalAddressingMode - Return true if the addressing mode represented
580 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattner229907c2011-07-18 04:54:35 +0000581 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Chris Lattner1eb94d92007-03-30 23:15:24 +0000582
Evan Chengf579bec2012-07-17 06:53:39 +0000583 /// isLegalICmpImmediate - Return true if the specified immediate is legal
584 /// icmp immediate, that is the target has icmp instructions which can
585 /// compare a register against the immediate without having to materialize
586 /// the immediate into a register.
587 virtual bool isLegalICmpImmediate(int64_t Imm) const;
588
589 /// isLegalAddImmediate - Return true if the specified immediate is legal
590 /// add immediate, that is the target has add instructions which can
591 /// add a register and the immediate without having to materialize
592 /// the immediate into a register.
593 virtual bool isLegalAddImmediate(int64_t Imm) const;
594
Evan Cheng7f3d0242007-10-26 01:56:11 +0000595 /// isTruncateFree - Return true if it's free to truncate a value of
596 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
597 /// register EAX to i16 by referencing its sub-register AX.
Chris Lattner229907c2011-07-18 04:54:35 +0000598 virtual bool isTruncateFree(Type *Ty1, Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000599 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000600
601 /// isZExtFree - Return true if any actual instruction that defines a
602 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
603 /// register. This does not necessarily include registers defined in
604 /// unknown ways, such as incoming arguments, or copies from unknown
605 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
606 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
607 /// all instructions that define 32-bit values implicit zero-extend the
608 /// result out to 64 bits.
Chris Lattner229907c2011-07-18 04:54:35 +0000609 virtual bool isZExtFree(Type *Ty1, Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000610 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000611
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000612 /// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
613 /// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
614 /// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
615 /// is expanded to mul + add.
616 virtual bool isFMAFasterThanMulAndAdd(EVT) const { return true; }
617
Evan Chenga9cda8a2009-05-28 00:35:15 +0000618 /// isNarrowingProfitable - Return true if it's profitable to narrow
619 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
620 /// from i32 to i8 but not from i32 to i16.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000621 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000622
Evan Cheng16993aa2009-10-27 19:56:55 +0000623 /// isFPImmLegal - Returns true if the target can instruction select the
624 /// specified FP immediate natively. If false, the legalizer will
625 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000626 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000627
Evan Cheng68ad48b2006-03-22 18:59:22 +0000628 /// isShuffleMaskLegal - Targets can use this to indicate that they only
629 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000630 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
631 /// values are assumed to be legal.
Nate Begeman5f829d82009-04-29 05:20:52 +0000632 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000633 EVT VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000634
635 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
636 /// used by Targets can use this to indicate if there is a suitable
637 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
638 /// pool entry.
Nate Begeman5f829d82009-04-29 05:20:52 +0000639 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000640 EVT VT) const;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000641
642 /// ShouldShrinkFPConstant - If true, then instruction selection should
643 /// seek to shrink the FP constant of the specified type to a smaller type
644 /// in order to save space and / or reduce runtime.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000645 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000646 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
647 // expensive than a straight movsd. On the other hand, it's important to
648 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000649 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000650 }
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000651
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000652 const X86Subtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000653 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000654 }
655
Chris Lattner7dc00e82008-01-18 06:52:41 +0000656 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
657 /// computed in an SSE register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000658 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000659 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
660 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000661 }
Dan Gohman4619e932008-08-19 21:32:53 +0000662
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000663 /// isTargetFTOL - Return true if the target uses the MSVC _ftol2 routine
664 /// for fptoui.
665 bool isTargetFTOL() const {
666 return Subtarget->isTargetWindows() && !Subtarget->is64Bit();
667 }
668
669 /// isIntegerTypeFTOL - Return true if the MSVC _ftol2 routine should be
670 /// used for fptoui to the given type.
671 bool isIntegerTypeFTOL(EVT VT) const {
672 return isTargetFTOL() && VT == MVT::i64;
673 }
674
Dan Gohman4619e932008-08-19 21:32:53 +0000675 /// createFastISel - This method returns a target specific FastISel object,
676 /// or null if the target does not support "fast" ISel.
Bob Wilson3e6fa462012-08-03 04:06:28 +0000677 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
678 const TargetLibraryInfo *libInfo) const;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000679
Eric Christopher2ad0c772010-07-06 05:18:56 +0000680 /// getStackCookieLocation - Return true if the target stores stack
681 /// protector cookies at a fixed offset in some non-standard address
682 /// space, and populates the address space and offset as
683 /// appropriate.
684 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
685
Stuart Hastingse0d34262011-06-06 23:15:58 +0000686 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
687 SelectionDAG &DAG) const;
688
Evan Chengd4218b82010-07-26 21:50:05 +0000689 protected:
690 std::pair<const TargetRegisterClass*, uint8_t>
691 findRepresentativeClass(EVT VT) const;
692
Chris Lattner76ac0682005-11-15 00:40:23 +0000693 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000694 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
695 /// make the right decision when generating code for different targets.
696 const X86Subtarget *Subtarget;
Dan Gohmaneabd6472008-05-14 01:58:56 +0000697 const X86RegisterInfo *RegInfo;
Anton Korobeynikov6acb2212008-09-09 18:22:57 +0000698 const TargetData *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000699
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000700 /// X86StackPtr - X86 physical register used as stack ptr.
701 unsigned X86StackPtr;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000702
703 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
Dale Johannesene36c4002007-09-23 14:52:20 +0000704 /// floating point ops.
705 /// When SSE is available, use it for f32 operations.
706 /// When SSE2 is available, use it for f64 operations.
707 bool X86ScalarSSEf32;
708 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000709
Evan Cheng16993aa2009-10-27 19:56:55 +0000710 /// LegalFPImmediates - A list of legal fp immediates.
711 std::vector<APFloat> LegalFPImmediates;
712
713 /// addLegalFPImmediate - Indicate that this x86 target can instruction
714 /// select the specified FP immediate natively.
715 void addLegalFPImmediate(const APFloat& Imm) {
716 LegalFPImmediates.push_back(Imm);
717 }
718
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000719 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000720 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000721 const SmallVectorImpl<ISD::InputArg> &Ins,
722 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000723 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000724 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000725 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000726 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
727 DebugLoc dl, SelectionDAG &DAG,
728 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000729 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000730 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
731 DebugLoc dl, SelectionDAG &DAG,
732 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000733 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000734
Gordon Henriksen92319582008-01-05 16:56:59 +0000735 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000736
737 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
738 /// for tail call optimization. Targets which want to do tail call
739 /// optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000740 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000741 CallingConv::ID CalleeCC,
742 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000743 bool isCalleeStructRet,
744 bool isCallerStructRet,
Evan Cheng85476f32010-01-27 06:25:16 +0000745 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000746 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000747 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000748 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000749 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000750 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
751 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000752 int FPDiff, DebugLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000753
Dan Gohman21cea8a2010-04-17 15:26:15 +0000754 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
755 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000756
Eli Friedmandfe4f252009-05-23 09:59:16 +0000757 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
NAKAMURA Takumibdf94872012-02-25 03:37:25 +0000758 bool isSigned,
759 bool isReplace) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000760
761 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000762 SelectionDAG &DAG) const;
763 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
764 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
765 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
766 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
767 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
768 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
769 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
770 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
David Greeneb6f16112011-01-26 15:38:49 +0000771 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
David Greenebab5e6e2011-01-26 19:13:22 +0000772 SDValue LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000773 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
774 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dale Johannesen021052a2009-02-04 20:06:27 +0000775 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
776 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000777 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
778 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
779 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000780 SDValue LowerShiftParts(SDValue Op, SelectionDAG &DAG) const;
Wesley Peck527da1b2010-11-23 03:31:01 +0000781 SDValue LowerBITCAST(SDValue op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000782 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
783 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
784 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
785 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
786 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
787 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
788 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
789 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
790 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Stuart Hastings9f208042011-06-01 04:39:42 +0000791 SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000792 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
793 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000794 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
795 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
796 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
797 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
798 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
799 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
800 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
801 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
802 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
803 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
804 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000805 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000806 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
807 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
808 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
809 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000810 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
811 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000812 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
813 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
Chandler Carruth7e9453e2011-12-24 10:55:54 +0000814 SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000815 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const;
Craig Topperde926222011-08-24 06:14:18 +0000816 SDValue LowerADD(SDValue Op, SelectionDAG &DAG) const;
817 SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) const;
818 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000819 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000820 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling66835472008-11-24 19:21:46 +0000821
Dan Gohman21cea8a2010-04-17 15:26:15 +0000822 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
823 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const;
824 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const;
Eric Christopher9a773822010-07-22 02:48:34 +0000825 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const;
Eli Friedman26a48482011-07-27 22:21:52 +0000826 SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem771f2962011-07-14 11:11:14 +0000827 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky0e48c702012-02-01 07:56:44 +0000828 SDValue PerformTruncateCombine(SDNode* N, SelectionDAG &DAG, DAGCombinerInfo &DCI) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000829
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000830 // Utility functions to help LowerVECTOR_SHUFFLE
831 SDValue LowerVECTOR_SHUFFLEv8i16(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotemb801ca32012-04-09 07:45:58 +0000832 SDValue LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const;
833 SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000834
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000835 virtual SDValue
836 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000837 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000838 const SmallVectorImpl<ISD::InputArg> &Ins,
839 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000840 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000841 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000842 LowerCall(CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000843 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000844
845 virtual SDValue
846 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000847 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000848 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000849 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000850 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000851
Evan Chengf8bad082012-04-10 01:51:00 +0000852 virtual bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const;
Evan Chengd4b08732010-11-30 23:55:39 +0000853
Evan Cheng0663f232011-03-21 01:19:09 +0000854 virtual bool mayBeEmittedAsTailCall(CallInst *CI) const;
855
Cameron Zwarich2ef0c692011-03-17 14:53:37 +0000856 virtual EVT
857 getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
858 ISD::NodeType ExtendKind) const;
Cameron Zwarichac106272011-03-16 22:20:18 +0000859
Kenneth Uildriks07119732009-11-07 02:11:54 +0000860 virtual bool
Eric Christopher0713a9d2011-06-08 23:55:35 +0000861 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
Bill Wendling318f03f2012-07-19 00:15:11 +0000862 bool isVarArg,
863 const SmallVectorImpl<ISD::OutputArg> &Outs,
864 LLVMContext &Context) const;
Kenneth Uildriks07119732009-11-07 02:11:54 +0000865
Duncan Sands6ed40142008-12-01 11:39:25 +0000866 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000867 SelectionDAG &DAG, unsigned NewOp) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000868
Eric Christopher9fe912d2009-08-18 22:50:32 +0000869 /// Utility function to emit string processing sse4.2 instructions
870 /// that return in xmm0.
Evan Chengb82b5512009-09-19 10:09:15 +0000871 /// This takes the instruction to expand, the associated machine basic
872 /// block, the number of args, and whether or not the second arg is
873 /// in memory or not.
Eric Christopher9fe912d2009-08-18 22:50:32 +0000874 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
Mon P Wangc576ee92010-04-04 03:10:48 +0000875 unsigned argNum, bool inMem) const;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000876
Eric Christopherfa6657c2010-11-30 07:20:12 +0000877 /// Utility functions to emit monitor and mwait instructions. These
878 /// need to make sure that the arguments to the intrinsic are in the
879 /// correct registers.
Eric Christopher1a86e842010-11-30 08:10:28 +0000880 MachineBasicBlock *EmitMonitor(MachineInstr *MI,
881 MachineBasicBlock *BB) const;
Eric Christopherfa6657c2010-11-30 07:20:12 +0000882 MachineBasicBlock *EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const;
883
Mon P Wang3e583932008-05-05 19:05:59 +0000884 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Chengb82b5512009-09-19 10:09:15 +0000885 /// It takes the bitwise instruction to expand, the associated machine basic
886 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang3e583932008-05-05 19:05:59 +0000887 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
888 MachineInstr *BInstr,
889 MachineBasicBlock *BB,
890 unsigned regOpc,
Andrew Lenharthf88d50b2008-06-14 05:48:15 +0000891 unsigned immOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000892 unsigned loadOpc,
893 unsigned cxchgOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000894 unsigned notOpc,
895 unsigned EAXreg,
Craig Topper760b1342012-02-22 05:59:10 +0000896 const TargetRegisterClass *RC,
Richard Smith3e8f1f62012-04-13 22:47:00 +0000897 bool Invert = false) const;
Dale Johannesen867d5492008-10-02 18:53:47 +0000898
899 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
900 MachineInstr *BInstr,
901 MachineBasicBlock *BB,
902 unsigned regOpcL,
903 unsigned regOpcH,
904 unsigned immOpcL,
905 unsigned immOpcH,
Richard Smith3e8f1f62012-04-13 22:47:00 +0000906 bool Invert = false) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000907
Mon P Wang3e583932008-05-05 19:05:59 +0000908 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendling189d6712009-03-26 01:46:56 +0000909 /// instruction to expand, the associated basic block, and the associated
910 /// cmov opcode for moving the min or max value.
Mon P Wang3e583932008-05-05 19:05:59 +0000911 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
912 MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000913 unsigned cmovOpc) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000914
Dan Gohman395a8982010-10-12 18:00:49 +0000915 // Utility function to emit the low-level va_arg code for X86-64.
916 MachineBasicBlock *EmitVAARG64WithCustomInserter(
917 MachineInstr *MI,
918 MachineBasicBlock *MBB) const;
919
Dan Gohman0700a562009-08-15 01:38:56 +0000920 /// Utility function to emit the xmm reg save portion of va_start.
921 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
922 MachineInstr *BInstr,
923 MachineBasicBlock *BB) const;
924
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000925 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +0000926 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000927
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000928 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000929 MachineBasicBlock *BB) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000930
Rafael Espindola94d32532011-08-30 19:47:04 +0000931 MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI,
932 MachineBasicBlock *BB,
933 bool Is64Bit) const;
934
Eric Christopherb0e1a452010-06-03 04:07:48 +0000935 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
936 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000937
Rafael Espindola5d882892010-11-27 20:43:02 +0000938 MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI,
939 MachineBasicBlock *BB) const;
940
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000941 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000942 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000943 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000944
945 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000946 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000947 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000948 SelectionDAG &DAG) const;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000949
950 /// Convert a comparison if required by the subtarget.
951 SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000952 };
Evan Cheng24422d42008-09-03 00:03:49 +0000953
954 namespace X86 {
Bob Wilson3e6fa462012-08-03 04:06:28 +0000955 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
956 const TargetLibraryInfo *libInfo);
Evan Cheng24422d42008-09-03 00:03:49 +0000957 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000958}
959
Chris Lattner76ac0682005-11-15 00:40:23 +0000960#endif // X86ISELLOWERING_H