blob: a67276ce6ee9e4555407dc12d500fe72f8c30c36 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600Instructions.td - R600 Instruction defs -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// R600 Tablegen instruction definitions
11//
12//===----------------------------------------------------------------------===//
13
14include "R600Intrinsics.td"
Tom Stellard3d0823f2013-06-14 22:12:09 +000015include "R600InstrFormats.td"
Tom Stellard75aadc22012-12-11 21:25:42 +000016
17class InstR600ISA <dag outs, dag ins, string asm, list<dag> pattern> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +000018 InstR600 <outs, ins, asm, pattern, NullALU> {
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21}
22
23def MEMxi : Operand<iPTR> {
24 let MIOperandInfo = (ops R600_TReg32_X:$ptr, i32imm:$index);
25 let PrintMethod = "printMemOperand";
26}
27
28def MEMrr : Operand<iPTR> {
29 let MIOperandInfo = (ops R600_Reg32:$ptr, R600_Reg32:$index);
30}
31
32// Operands for non-registers
33
34class InstFlag<string PM = "printOperand", int Default = 0>
35 : OperandWithDefaultOps <i32, (ops (i32 Default))> {
36 let PrintMethod = PM;
37}
38
Vincent Lejeune44bf8152013-02-10 17:57:33 +000039// src_sel for ALU src operands, see also ALU_CONST, ALU_PARAM registers
Tom Stellard365366f2013-01-23 02:09:06 +000040def SEL : OperandWithDefaultOps <i32, (ops (i32 -1))> {
41 let PrintMethod = "printSel";
42}
Vincent Lejeune22c42482013-04-30 00:14:08 +000043def BANK_SWIZZLE : OperandWithDefaultOps <i32, (ops (i32 0))> {
Vincent Lejeunef97af792013-05-02 21:52:30 +000044 let PrintMethod = "printBankSwizzle";
Vincent Lejeune22c42482013-04-30 00:14:08 +000045}
Tom Stellard365366f2013-01-23 02:09:06 +000046
Tom Stellard75aadc22012-12-11 21:25:42 +000047def LITERAL : InstFlag<"printLiteral">;
48
49def WRITE : InstFlag <"printWrite", 1>;
50def OMOD : InstFlag <"printOMOD">;
51def REL : InstFlag <"printRel">;
52def CLAMP : InstFlag <"printClamp">;
53def NEG : InstFlag <"printNeg">;
54def ABS : InstFlag <"printAbs">;
55def UEM : InstFlag <"printUpdateExecMask">;
56def UP : InstFlag <"printUpdatePred">;
57
58// XXX: The r600g finalizer in Mesa expects last to be one in most cases.
59// Once we start using the packetizer in this backend we should have this
60// default to 0.
61def LAST : InstFlag<"printLast", 1>;
Vincent Lejeuned3eed662013-05-17 16:50:20 +000062def RSel : Operand<i32> {
63 let PrintMethod = "printRSel";
64}
65def CT: Operand<i32> {
66 let PrintMethod = "printCT";
67}
Tom Stellard75aadc22012-12-11 21:25:42 +000068
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000069def FRAMEri : Operand<iPTR> {
70 let MIOperandInfo = (ops R600_Reg32:$ptr, i32imm:$index);
71}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073def ADDRParam : ComplexPattern<i32, 2, "SelectADDRParam", [], []>;
74def ADDRDWord : ComplexPattern<i32, 1, "SelectADDRDWord", [], []>;
75def ADDRVTX_READ : ComplexPattern<i32, 2, "SelectADDRVTX_READ", [], []>;
Tom Stellard365366f2013-01-23 02:09:06 +000076def ADDRGA_CONST_OFFSET : ComplexPattern<i32, 1, "SelectGlobalValueConstantOffset", [], []>;
77def ADDRGA_VAR_OFFSET : ComplexPattern<i32, 2, "SelectGlobalValueVariableOffset", [], []>;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000078def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000079
Tom Stellard75aadc22012-12-11 21:25:42 +000080
81def R600_Pred : PredicateOperand<i32, (ops R600_Predicate),
82 (ops PRED_SEL_OFF)>;
83
84
85let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
86
87// Class for instructions with only one source register.
88// If you add new ins to this instruction, make sure they are listed before
89// $literal, because the backend currently assumes that the last operand is
90// a literal. Also be sure to update the enum R600Op1OperandIndex::ROI in
91// R600Defines.h, R600InstrInfo::buildDefaultInstruction(),
92// and R600InstrInfo::getOperandIdx().
93class R600_1OP <bits<11> inst, string opName, list<dag> pattern,
94 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +000095 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +000096 (ins WRITE:$write, OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +000097 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +000098 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
99 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000100 !strconcat(" ", opName,
Vincent Lejeune709e0162013-05-17 16:49:49 +0000101 "$clamp $last $dst$write$dst_rel$omod, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000102 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000103 "$pred_sel $bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000104 pattern,
105 itin>,
106 R600ALU_Word0,
107 R600ALU_Word1_OP2 <inst> {
108
109 let src1 = 0;
110 let src1_rel = 0;
111 let src1_neg = 0;
112 let src1_abs = 0;
113 let update_exec_mask = 0;
114 let update_pred = 0;
115 let HasNativeOperands = 1;
116 let Op1 = 1;
Tom Stellard5eb903d2013-06-28 15:46:53 +0000117 let ALUInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000118 let DisableEncoding = "$literal";
Tom Stellard02661d92013-06-25 21:22:18 +0000119 let UseNamedOperandTable = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000120
121 let Inst{31-0} = Word0;
122 let Inst{63-32} = Word1;
123}
124
125class R600_1OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
126 InstrItinClass itin = AnyALU> :
127 R600_1OP <inst, opName,
128 [(set R600_Reg32:$dst, (node R600_Reg32:$src0))]
129>;
130
Aaron Watry52a72c92013-06-24 16:57:57 +0000131// If you add or change the operands for R600_2OP instructions, you must
Tom Stellard75aadc22012-12-11 21:25:42 +0000132// also update the R600Op2OperandIndex::ROI enum in R600Defines.h,
133// R600InstrInfo::buildDefaultInstruction(), and R600InstrInfo::getOperandIdx().
134class R600_2OP <bits<11> inst, string opName, list<dag> pattern,
135 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000136 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000137 (ins UEM:$update_exec_mask, UP:$update_pred, WRITE:$write,
138 OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000139 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
140 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, ABS:$src1_abs, SEL:$src1_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +0000141 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
142 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000143 !strconcat(" ", opName,
Vincent Lejeune709e0162013-05-17 16:49:49 +0000144 "$clamp $last $update_exec_mask$update_pred$dst$write$dst_rel$omod, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000145 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
146 "$src1_neg$src1_abs$src1$src1_abs$src1_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000147 "$pred_sel $bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000148 pattern,
149 itin>,
150 R600ALU_Word0,
151 R600ALU_Word1_OP2 <inst> {
152
153 let HasNativeOperands = 1;
154 let Op2 = 1;
Tom Stellard5eb903d2013-06-28 15:46:53 +0000155 let ALUInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156 let DisableEncoding = "$literal";
Tom Stellard02661d92013-06-25 21:22:18 +0000157 let UseNamedOperandTable = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
159 let Inst{31-0} = Word0;
160 let Inst{63-32} = Word1;
161}
162
163class R600_2OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
164 InstrItinClass itim = AnyALU> :
165 R600_2OP <inst, opName,
166 [(set R600_Reg32:$dst, (node R600_Reg32:$src0,
167 R600_Reg32:$src1))]
168>;
169
170// If you add our change the operands for R600_3OP instructions, you must
171// also update the R600Op3OperandIndex::ROI enum in R600Defines.h,
172// R600InstrInfo::buildDefaultInstruction(), and
173// R600InstrInfo::getOperandIdx().
174class R600_3OP <bits<5> inst, string opName, list<dag> pattern,
175 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000176 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000177 (ins REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000178 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, SEL:$src0_sel,
179 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, SEL:$src1_sel,
180 R600_Reg32:$src2, NEG:$src2_neg, REL:$src2_rel, SEL:$src2_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +0000181 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
182 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune709e0162013-05-17 16:49:49 +0000183 !strconcat(" ", opName, "$clamp $last $dst$dst_rel, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000184 "$src0_neg$src0$src0_rel, "
185 "$src1_neg$src1$src1_rel, "
186 "$src2_neg$src2$src2_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000187 "$pred_sel"
188 "$bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000189 pattern,
190 itin>,
191 R600ALU_Word0,
192 R600ALU_Word1_OP3<inst>{
193
194 let HasNativeOperands = 1;
195 let DisableEncoding = "$literal";
196 let Op3 = 1;
Tom Stellard02661d92013-06-25 21:22:18 +0000197 let UseNamedOperandTable = 1;
Tom Stellard5eb903d2013-06-28 15:46:53 +0000198 let ALUInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000199
200 let Inst{31-0} = Word0;
201 let Inst{63-32} = Word1;
202}
203
204class R600_REDUCTION <bits<11> inst, dag ins, string asm, list<dag> pattern,
205 InstrItinClass itin = VecALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000206 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000207 ins,
208 asm,
209 pattern,
210 itin>;
211
Vincent Lejeune53f35252013-03-31 19:33:04 +0000212
Tom Stellard75aadc22012-12-11 21:25:42 +0000213
214} // End mayLoad = 1, mayStore = 0, hasSideEffects = 0
215
216def TEX_SHADOW : PatLeaf<
217 (imm),
218 [{uint32_t TType = (uint32_t)N->getZExtValue();
Michel Danzer3bb17eb2013-02-12 12:11:23 +0000219 return (TType >= 6 && TType <= 8) || (TType >= 11 && TType <= 13);
Tom Stellard75aadc22012-12-11 21:25:42 +0000220 }]
221>;
222
Tom Stellardc9b90312013-01-21 15:40:48 +0000223def TEX_RECT : PatLeaf<
224 (imm),
225 [{uint32_t TType = (uint32_t)N->getZExtValue();
226 return TType == 5;
227 }]
228>;
229
Tom Stellard462516b2013-02-07 17:02:14 +0000230def TEX_ARRAY : PatLeaf<
231 (imm),
232 [{uint32_t TType = (uint32_t)N->getZExtValue();
Tom Stellard3494b7e2013-08-14 22:22:14 +0000233 return TType == 9 || TType == 10 || TType == 16;
Tom Stellard462516b2013-02-07 17:02:14 +0000234 }]
235>;
236
237def TEX_SHADOW_ARRAY : PatLeaf<
238 (imm),
239 [{uint32_t TType = (uint32_t)N->getZExtValue();
240 return TType == 11 || TType == 12 || TType == 17;
241 }]
242>;
243
Tom Stellard3494b7e2013-08-14 22:22:14 +0000244def TEX_MSAA : PatLeaf<
245 (imm),
246 [{uint32_t TType = (uint32_t)N->getZExtValue();
247 return TType == 14;
248 }]
249>;
250
251def TEX_ARRAY_MSAA : PatLeaf<
252 (imm),
253 [{uint32_t TType = (uint32_t)N->getZExtValue();
254 return TType == 15;
255 }]
256>;
257
Tom Stellardac00f9d2013-08-16 01:11:46 +0000258class EG_CF_RAT <bits <8> cfinst, bits <6> ratinst, bits<4> ratid, bits<4> mask,
259 dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd99b7932013-06-14 22:12:19 +0000260 InstR600ISA <outs, ins, asm, pattern>,
261 CF_ALLOC_EXPORT_WORD0_RAT, CF_ALLOC_EXPORT_WORD1_BUF {
Tom Stellard75aadc22012-12-11 21:25:42 +0000262
Tom Stellardac00f9d2013-08-16 01:11:46 +0000263 let rat_id = ratid;
Tom Stellardd99b7932013-06-14 22:12:19 +0000264 let rat_inst = ratinst;
Tom Stellard6aa0d552013-06-14 22:12:24 +0000265 let rim = 0;
266 // XXX: Have a separate instruction for non-indexed writes.
267 let type = 1;
268 let rw_rel = 0;
269 let elem_size = 0;
270
271 let array_size = 0;
272 let comp_mask = mask;
273 let burst_count = 0;
274 let vpm = 0;
275 let cf_inst = cfinst;
276 let mark = 0;
277 let barrier = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000278
Tom Stellardd99b7932013-06-14 22:12:19 +0000279 let Inst{31-0} = Word0;
280 let Inst{63-32} = Word1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000281
Tom Stellard75aadc22012-12-11 21:25:42 +0000282}
283
Tom Stellardecf9d862013-06-14 22:12:30 +0000284class VTX_READ <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
285 : InstR600ISA <outs, (ins MEMxi:$src_gpr), name, pattern>,
286 VTX_WORD1_GPR {
287
288 // Static fields
289 let DST_REL = 0;
290 // The docs say that if this bit is set, then DATA_FORMAT, NUM_FORMAT_ALL,
291 // FORMAT_COMP_ALL, SRF_MODE_ALL, and ENDIAN_SWAP fields will be ignored,
292 // however, based on my testing if USE_CONST_FIELDS is set, then all
293 // these fields need to be set to 0.
294 let USE_CONST_FIELDS = 0;
295 let NUM_FORMAT_ALL = 1;
296 let FORMAT_COMP_ALL = 0;
297 let SRF_MODE_ALL = 0;
298
299 let Inst{63-32} = Word1;
300 // LLVM can only encode 64-bit instructions, so these fields are manually
301 // encoded in R600CodeEmitter
302 //
303 // bits<16> OFFSET;
304 // bits<2> ENDIAN_SWAP = 0;
305 // bits<1> CONST_BUF_NO_STRIDE = 0;
306 // bits<1> MEGA_FETCH = 0;
307 // bits<1> ALT_CONST = 0;
308 // bits<2> BUFFER_INDEX_MODE = 0;
309
310 // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
311 // is done in R600CodeEmitter
312 //
313 // Inst{79-64} = OFFSET;
314 // Inst{81-80} = ENDIAN_SWAP;
315 // Inst{82} = CONST_BUF_NO_STRIDE;
316 // Inst{83} = MEGA_FETCH;
317 // Inst{84} = ALT_CONST;
318 // Inst{86-85} = BUFFER_INDEX_MODE;
319 // Inst{95-86} = 0; Reserved
320
321 // VTX_WORD3 (Padding)
322 //
323 // Inst{127-96} = 0;
324
325 let VTXInst = 1;
326}
327
Tom Stellard75aadc22012-12-11 21:25:42 +0000328class LoadParamFrag <PatFrag load_type> : PatFrag <
329 (ops node:$ptr), (load_type node:$ptr),
Tom Stellard1e803092013-07-23 01:48:18 +0000330 [{ return isConstantLoad(dyn_cast<LoadSDNode>(N), 0); }]
Tom Stellard75aadc22012-12-11 21:25:42 +0000331>;
332
333def load_param : LoadParamFrag<load>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000334def load_param_exti8 : LoadParamFrag<az_extloadi8>;
335def load_param_exti16 : LoadParamFrag<az_extloadi16>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000336
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000337def isR600 : Predicate<"Subtarget.getGeneration() <= AMDGPUSubtarget::R700">;
338def isR700 : Predicate<"Subtarget.getGeneration() == AMDGPUSubtarget::R700">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000339def isEG : Predicate<
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000340 "Subtarget.getGeneration() >= AMDGPUSubtarget::EVERGREEN && "
341 "Subtarget.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS && "
342 "!Subtarget.hasCaymanISA()">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000343
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000344def isCayman : Predicate<"Subtarget.hasCaymanISA()">;
345def isEGorCayman : Predicate<"Subtarget.getGeneration() == "
346 "AMDGPUSubtarget::EVERGREEN"
347 "|| Subtarget.getGeneration() =="
348 "AMDGPUSubtarget::NORTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000349
350def isR600toCayman : Predicate<
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000351 "Subtarget.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000352
353//===----------------------------------------------------------------------===//
Tom Stellardff62c352013-01-23 02:09:03 +0000354// R600 SDNodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000355//===----------------------------------------------------------------------===//
356
Tom Stellard41afe6a2013-02-05 17:09:14 +0000357def INTERP_PAIR_XY : AMDGPUShaderInst <
358 (outs R600_TReg32_X:$dst0, R600_TReg32_Y:$dst1),
Vincent Lejeunea09873d2013-06-03 15:44:16 +0000359 (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000360 "INTERP_PAIR_XY $src0 $src1 $src2 : $dst0 dst1",
361 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000362
Tom Stellard41afe6a2013-02-05 17:09:14 +0000363def INTERP_PAIR_ZW : AMDGPUShaderInst <
364 (outs R600_TReg32_Z:$dst0, R600_TReg32_W:$dst1),
Vincent Lejeunea09873d2013-06-03 15:44:16 +0000365 (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000366 "INTERP_PAIR_ZW $src0 $src1 $src2 : $dst0 dst1",
367 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000368
Tom Stellardff62c352013-01-23 02:09:03 +0000369def CONST_ADDRESS: SDNode<"AMDGPUISD::CONST_ADDRESS",
Vincent Lejeune743dca02013-03-05 15:04:29 +0000370 SDTypeProfile<1, -1, [SDTCisInt<0>, SDTCisPtrTy<1>]>,
Vincent Lejeune10a5e472013-03-05 15:04:42 +0000371 [SDNPVariadic]
Tom Stellardff62c352013-01-23 02:09:03 +0000372>;
373
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000374def DOT4 : SDNode<"AMDGPUISD::DOT4",
375 SDTypeProfile<1, 8, [SDTCisFP<0>, SDTCisVT<1, f32>, SDTCisVT<2, f32>,
376 SDTCisVT<3, f32>, SDTCisVT<4, f32>, SDTCisVT<5, f32>,
377 SDTCisVT<6, f32>, SDTCisVT<7, f32>, SDTCisVT<8, f32>]>,
378 []
379>;
380
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000381def COS_HW : SDNode<"AMDGPUISD::COS_HW",
382 SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>
383>;
384
385def SIN_HW : SDNode<"AMDGPUISD::SIN_HW",
386 SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>
387>;
388
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000389def TEXTURE_FETCH_Type : SDTypeProfile<1, 19, [SDTCisFP<0>]>;
390
391def TEXTURE_FETCH: SDNode<"AMDGPUISD::TEXTURE_FETCH", TEXTURE_FETCH_Type, []>;
392
393multiclass TexPattern<bits<32> TextureOp, Instruction inst, ValueType vt = v4f32> {
394def : Pat<(TEXTURE_FETCH (i32 TextureOp), vt:$SRC_GPR,
395 (i32 imm:$srcx), (i32 imm:$srcy), (i32 imm:$srcz), (i32 imm:$srcw),
396 (i32 imm:$offsetx), (i32 imm:$offsety), (i32 imm:$offsetz),
397 (i32 imm:$DST_SEL_X), (i32 imm:$DST_SEL_Y), (i32 imm:$DST_SEL_Z),
398 (i32 imm:$DST_SEL_W),
399 (i32 imm:$RESOURCE_ID), (i32 imm:$SAMPLER_ID),
400 (i32 imm:$COORD_TYPE_X), (i32 imm:$COORD_TYPE_Y), (i32 imm:$COORD_TYPE_Z),
401 (i32 imm:$COORD_TYPE_W)),
402 (inst R600_Reg128:$SRC_GPR,
403 imm:$srcx, imm:$srcy, imm:$srcz, imm:$srcw,
404 imm:$offsetx, imm:$offsety, imm:$offsetz,
405 imm:$DST_SEL_X, imm:$DST_SEL_Y, imm:$DST_SEL_Z,
406 imm:$DST_SEL_W,
407 imm:$RESOURCE_ID, imm:$SAMPLER_ID,
408 imm:$COORD_TYPE_X, imm:$COORD_TYPE_Y, imm:$COORD_TYPE_Z,
409 imm:$COORD_TYPE_W)>;
410}
411
Tom Stellardff62c352013-01-23 02:09:03 +0000412//===----------------------------------------------------------------------===//
413// Interpolation Instructions
414//===----------------------------------------------------------------------===//
415
Tom Stellard41afe6a2013-02-05 17:09:14 +0000416def INTERP_VEC_LOAD : AMDGPUShaderInst <
Tom Stellard75aadc22012-12-11 21:25:42 +0000417 (outs R600_Reg128:$dst),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000418 (ins i32imm:$src0),
419 "INTERP_LOAD $src0 : $dst",
420 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000421
422def INTERP_XY : R600_2OP <0xD6, "INTERP_XY", []> {
423 let bank_swizzle = 5;
424}
425
426def INTERP_ZW : R600_2OP <0xD7, "INTERP_ZW", []> {
427 let bank_swizzle = 5;
428}
429
430def INTERP_LOAD_P0 : R600_1OP <0xE0, "INTERP_LOAD_P0", []>;
431
432//===----------------------------------------------------------------------===//
433// Export Instructions
434//===----------------------------------------------------------------------===//
435
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000436def ExportType : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000437
438def EXPORT: SDNode<"AMDGPUISD::EXPORT", ExportType,
439 [SDNPHasChain, SDNPSideEffect]>;
440
441class ExportWord0 {
442 field bits<32> Word0;
443
444 bits<13> arraybase;
445 bits<2> type;
446 bits<7> gpr;
447 bits<2> elem_size;
448
449 let Word0{12-0} = arraybase;
450 let Word0{14-13} = type;
451 let Word0{21-15} = gpr;
452 let Word0{22} = 0; // RW_REL
453 let Word0{29-23} = 0; // INDEX_GPR
454 let Word0{31-30} = elem_size;
455}
456
457class ExportSwzWord1 {
458 field bits<32> Word1;
459
460 bits<3> sw_x;
461 bits<3> sw_y;
462 bits<3> sw_z;
463 bits<3> sw_w;
464 bits<1> eop;
465 bits<8> inst;
466
467 let Word1{2-0} = sw_x;
468 let Word1{5-3} = sw_y;
469 let Word1{8-6} = sw_z;
470 let Word1{11-9} = sw_w;
471}
472
473class ExportBufWord1 {
474 field bits<32> Word1;
475
476 bits<12> arraySize;
477 bits<4> compMask;
478 bits<1> eop;
479 bits<8> inst;
480
481 let Word1{11-0} = arraySize;
482 let Word1{15-12} = compMask;
483}
484
485multiclass ExportPattern<Instruction ExportInst, bits<8> cf_inst> {
486 def : Pat<(int_R600_store_pixel_depth R600_Reg32:$reg),
487 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000488 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000489 0, 61, 0, 7, 7, 7, cf_inst, 0)
490 >;
491
492 def : Pat<(int_R600_store_pixel_stencil R600_Reg32:$reg),
493 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000494 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000495 0, 61, 7, 0, 7, 7, cf_inst, 0)
496 >;
497
Tom Stellardaf1bce72013-01-31 22:11:46 +0000498 def : Pat<(int_R600_store_dummy (i32 imm:$type)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000499 (ExportInst
Tom Stellardaf1bce72013-01-31 22:11:46 +0000500 (v4f32 (IMPLICIT_DEF)), imm:$type, 0, 7, 7, 7, 7, cf_inst, 0)
501 >;
502
503 def : Pat<(int_R600_store_dummy 1),
504 (ExportInst
505 (v4f32 (IMPLICIT_DEF)), 1, 60, 7, 7, 7, 7, cf_inst, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +0000506 >;
507
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000508 def : Pat<(EXPORT (v4f32 R600_Reg128:$src), (i32 imm:$base), (i32 imm:$type),
509 (i32 imm:$swz_x), (i32 imm:$swz_y), (i32 imm:$swz_z), (i32 imm:$swz_w)),
510 (ExportInst R600_Reg128:$src, imm:$type, imm:$base,
511 imm:$swz_x, imm:$swz_y, imm:$swz_z, imm:$swz_w, cf_inst, 0)
Tom Stellard6f1b8652013-01-23 21:39:49 +0000512 >;
513
Tom Stellard75aadc22012-12-11 21:25:42 +0000514}
515
516multiclass SteamOutputExportPattern<Instruction ExportInst,
517 bits<8> buf0inst, bits<8> buf1inst, bits<8> buf2inst, bits<8> buf3inst> {
518// Stream0
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000519 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
520 (i32 imm:$arraybase), (i32 0), (i32 imm:$mask)),
521 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000522 4095, imm:$mask, buf0inst, 0)>;
523// Stream1
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000524 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
525 (i32 imm:$arraybase), (i32 1), (i32 imm:$mask)),
526 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000527 4095, imm:$mask, buf1inst, 0)>;
528// Stream2
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000529 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
530 (i32 imm:$arraybase), (i32 2), (i32 imm:$mask)),
531 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000532 4095, imm:$mask, buf2inst, 0)>;
533// Stream3
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000534 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
535 (i32 imm:$arraybase), (i32 3), (i32 imm:$mask)),
536 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000537 4095, imm:$mask, buf3inst, 0)>;
538}
539
Vincent Lejeune2d5c3412013-04-17 15:17:39 +0000540// Export Instructions should not be duplicated by TailDuplication pass
541// (which assumes that duplicable instruction are affected by exec mask)
542let usesCustomInserter = 1, isNotDuplicable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000543
544class ExportSwzInst : InstR600ISA<(
545 outs),
546 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
Vincent Lejeunef10d1cd2013-07-09 15:03:03 +0000547 RSel:$sw_x, RSel:$sw_y, RSel:$sw_z, RSel:$sw_w, i32imm:$inst,
Tom Stellard75aadc22012-12-11 21:25:42 +0000548 i32imm:$eop),
Vincent Lejeunef10d1cd2013-07-09 15:03:03 +0000549 !strconcat("EXPORT", " $gpr.$sw_x$sw_y$sw_z$sw_w"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000550 []>, ExportWord0, ExportSwzWord1 {
551 let elem_size = 3;
552 let Inst{31-0} = Word0;
553 let Inst{63-32} = Word1;
554}
555
Vincent Lejeuneea710fe2013-02-14 16:55:11 +0000556} // End usesCustomInserter = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000557
558class ExportBufInst : InstR600ISA<(
559 outs),
560 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
561 i32imm:$arraySize, i32imm:$compMask, i32imm:$inst, i32imm:$eop),
562 !strconcat("EXPORT", " $gpr"),
563 []>, ExportWord0, ExportBufWord1 {
564 let elem_size = 0;
565 let Inst{31-0} = Word0;
566 let Inst{63-32} = Word1;
567}
568
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000569//===----------------------------------------------------------------------===//
570// Control Flow Instructions
571//===----------------------------------------------------------------------===//
572
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000573
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000574def KCACHE : InstFlag<"printKCache">;
575
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000576class ALU_CLAUSE<bits<4> inst, string OpName> : AMDGPUInst <(outs),
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000577(ins i32imm:$ADDR, i32imm:$KCACHE_BANK0, i32imm:$KCACHE_BANK1,
578KCACHE:$KCACHE_MODE0, KCACHE:$KCACHE_MODE1,
579i32imm:$KCACHE_ADDR0, i32imm:$KCACHE_ADDR1,
Vincent Lejeunece499742013-07-09 15:03:33 +0000580i32imm:$COUNT, i32imm:$Enabled),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000581!strconcat(OpName, " $COUNT, @$ADDR, "
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000582"KC0[$KCACHE_MODE0], KC1[$KCACHE_MODE1]"),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000583[] >, CF_ALU_WORD0, CF_ALU_WORD1 {
584 field bits<64> Inst;
585
586 let CF_INST = inst;
587 let ALT_CONST = 0;
588 let WHOLE_QUAD_MODE = 0;
589 let BARRIER = 1;
590
591 let Inst{31-0} = Word0;
592 let Inst{63-32} = Word1;
593}
594
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000595class CF_WORD0_R600 {
596 field bits<32> Word0;
597
598 bits<32> ADDR;
599
600 let Word0 = ADDR;
601}
602
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000603class CF_CLAUSE_R600 <bits<7> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
604ins, AsmPrint, [] >, CF_WORD0_R600, CF_WORD1_R600 {
605 field bits<64> Inst;
Vincent Lejeune8bd10422013-06-17 20:16:26 +0000606 bits<4> CNT;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000607
608 let CF_INST = inst;
609 let BARRIER = 1;
610 let CF_CONST = 0;
611 let VALID_PIXEL_MODE = 0;
612 let COND = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +0000613 let COUNT = CNT{2-0};
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000614 let CALL_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +0000615 let COUNT_3 = CNT{3};
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000616 let END_OF_PROGRAM = 0;
617 let WHOLE_QUAD_MODE = 0;
618
619 let Inst{31-0} = Word0;
620 let Inst{63-32} = Word1;
621}
622
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000623class CF_CLAUSE_EG <bits<8> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
624ins, AsmPrint, [] >, CF_WORD0_EG, CF_WORD1_EG {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000625 field bits<64> Inst;
626
627 let CF_INST = inst;
628 let BARRIER = 1;
629 let JUMPTABLE_SEL = 0;
630 let CF_CONST = 0;
631 let VALID_PIXEL_MODE = 0;
632 let COND = 0;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000633 let END_OF_PROGRAM = 0;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000634
635 let Inst{31-0} = Word0;
636 let Inst{63-32} = Word1;
637}
638
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000639def CF_ALU : ALU_CLAUSE<8, "ALU">;
640def CF_ALU_PUSH_BEFORE : ALU_CLAUSE<9, "ALU_PUSH_BEFORE">;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000641def CF_ALU_POP_AFTER : ALU_CLAUSE<10, "ALU_POP_AFTER">;
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000642
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000643def FETCH_CLAUSE : AMDGPUInst <(outs),
644(ins i32imm:$addr), "Fetch clause starting at $addr:", [] > {
645 field bits<8> Inst;
646 bits<8> num;
647 let Inst = num;
648}
649
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000650def ALU_CLAUSE : AMDGPUInst <(outs),
651(ins i32imm:$addr), "ALU clause starting at $addr:", [] > {
652 field bits<8> Inst;
653 bits<8> num;
654 let Inst = num;
655}
656
657def LITERALS : AMDGPUInst <(outs),
658(ins LITERAL:$literal1, LITERAL:$literal2), "$literal1, $literal2", [] > {
659 field bits<64> Inst;
660 bits<32> literal1;
661 bits<32> literal2;
662
663 let Inst{31-0} = literal1;
664 let Inst{63-32} = literal2;
665}
666
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000667def PAD : AMDGPUInst <(outs), (ins), "PAD", [] > {
668 field bits<64> Inst;
669}
670
Vincent Lejeune44bf8152013-02-10 17:57:33 +0000671let Predicates = [isR600toCayman] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000672
673//===----------------------------------------------------------------------===//
674// Common Instructions R600, R700, Evergreen, Cayman
675//===----------------------------------------------------------------------===//
676
677def ADD : R600_2OP_Helper <0x0, "ADD", fadd>;
678// Non-IEEE MUL: 0 * anything = 0
679def MUL : R600_2OP_Helper <0x1, "MUL NON-IEEE", int_AMDGPU_mul>;
680def MUL_IEEE : R600_2OP_Helper <0x2, "MUL_IEEE", fmul>;
681def MAX : R600_2OP_Helper <0x3, "MAX", AMDGPUfmax>;
682def MIN : R600_2OP_Helper <0x4, "MIN", AMDGPUfmin>;
683
684// For the SET* instructions there is a naming conflict in TargetSelectionDAG.td,
685// so some of the instruction names don't match the asm string.
686// XXX: Use the defs in TargetSelectionDAG.td instead of intrinsics.
687def SETE : R600_2OP <
688 0x08, "SETE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000689 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000690>;
691
692def SGT : R600_2OP <
693 0x09, "SETGT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000694 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_GT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000695>;
696
697def SGE : R600_2OP <
698 0xA, "SETGE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000699 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_GE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000700>;
701
702def SNE : R600_2OP <
703 0xB, "SETNE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000704 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_NE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000705>;
706
Tom Stellarde06163a2013-02-07 14:02:35 +0000707def SETE_DX10 : R600_2OP <
708 0xC, "SETE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000709 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_EQ))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000710>;
711
712def SETGT_DX10 : R600_2OP <
713 0xD, "SETGT_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000714 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_GT))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000715>;
716
717def SETGE_DX10 : R600_2OP <
718 0xE, "SETGE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000719 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_GE))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000720>;
721
722def SETNE_DX10 : R600_2OP <
723 0xF, "SETNE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000724 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_NE))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000725>;
726
Tom Stellard75aadc22012-12-11 21:25:42 +0000727def FRACT : R600_1OP_Helper <0x10, "FRACT", AMDGPUfract>;
728def TRUNC : R600_1OP_Helper <0x11, "TRUNC", int_AMDGPU_trunc>;
729def CEIL : R600_1OP_Helper <0x12, "CEIL", fceil>;
730def RNDNE : R600_1OP_Helper <0x13, "RNDNE", frint>;
731def FLOOR : R600_1OP_Helper <0x14, "FLOOR", ffloor>;
732
733def MOV : R600_1OP <0x19, "MOV", []>;
734
735let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 in {
736
737class MOV_IMM <ValueType vt, Operand immType> : AMDGPUInst <
738 (outs R600_Reg32:$dst),
739 (ins immType:$imm),
740 "",
741 []
742>;
743
744} // end let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1
745
746def MOV_IMM_I32 : MOV_IMM<i32, i32imm>;
747def : Pat <
748 (imm:$val),
749 (MOV_IMM_I32 imm:$val)
750>;
751
752def MOV_IMM_F32 : MOV_IMM<f32, f32imm>;
753def : Pat <
754 (fpimm:$val),
755 (MOV_IMM_F32 fpimm:$val)
756>;
757
758def PRED_SETE : R600_2OP <0x20, "PRED_SETE", []>;
759def PRED_SETGT : R600_2OP <0x21, "PRED_SETGT", []>;
760def PRED_SETGE : R600_2OP <0x22, "PRED_SETGE", []>;
761def PRED_SETNE : R600_2OP <0x23, "PRED_SETNE", []>;
762
763let hasSideEffects = 1 in {
764
765def KILLGT : R600_2OP <0x2D, "KILLGT", []>;
766
767} // end hasSideEffects
768
769def AND_INT : R600_2OP_Helper <0x30, "AND_INT", and>;
770def OR_INT : R600_2OP_Helper <0x31, "OR_INT", or>;
771def XOR_INT : R600_2OP_Helper <0x32, "XOR_INT", xor>;
772def NOT_INT : R600_1OP_Helper <0x33, "NOT_INT", not>;
773def ADD_INT : R600_2OP_Helper <0x34, "ADD_INT", add>;
774def SUB_INT : R600_2OP_Helper <0x35, "SUB_INT", sub>;
775def MAX_INT : R600_2OP_Helper <0x36, "MAX_INT", AMDGPUsmax>;
776def MIN_INT : R600_2OP_Helper <0x37, "MIN_INT", AMDGPUsmin>;
Tom Stellard41398022012-12-21 20:12:01 +0000777def MAX_UINT : R600_2OP_Helper <0x38, "MAX_UINT", AMDGPUumax>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000778def MIN_UINT : R600_2OP_Helper <0x39, "MIN_UINT", AMDGPUumin>;
779
780def SETE_INT : R600_2OP <
781 0x3A, "SETE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000782 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000783>;
784
785def SETGT_INT : R600_2OP <
Tom Stellardb40ada92013-02-07 14:02:27 +0000786 0x3B, "SETGT_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000787 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000788>;
789
790def SETGE_INT : R600_2OP <
791 0x3C, "SETGE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000792 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000793>;
794
795def SETNE_INT : R600_2OP <
796 0x3D, "SETNE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000797 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETNE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000798>;
799
800def SETGT_UINT : R600_2OP <
801 0x3E, "SETGT_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000802 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000803>;
804
805def SETGE_UINT : R600_2OP <
806 0x3F, "SETGE_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000807 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000808>;
809
810def PRED_SETE_INT : R600_2OP <0x42, "PRED_SETE_INT", []>;
811def PRED_SETGT_INT : R600_2OP <0x43, "PRED_SETGE_INT", []>;
812def PRED_SETGE_INT : R600_2OP <0x44, "PRED_SETGE_INT", []>;
813def PRED_SETNE_INT : R600_2OP <0x45, "PRED_SETNE_INT", []>;
814
815def CNDE_INT : R600_3OP <
816 0x1C, "CNDE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000817 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000818>;
819
820def CNDGE_INT : R600_3OP <
821 0x1E, "CNDGE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000822 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_GE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000823>;
824
825def CNDGT_INT : R600_3OP <
826 0x1D, "CNDGT_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000827 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_GT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000828>;
829
830//===----------------------------------------------------------------------===//
831// Texture instructions
832//===----------------------------------------------------------------------===//
833
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000834let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
835
836class R600_TEX <bits<11> inst, string opName> :
837 InstR600 <(outs R600_Reg128:$DST_GPR),
838 (ins R600_Reg128:$SRC_GPR,
839 RSel:$srcx, RSel:$srcy, RSel:$srcz, RSel:$srcw,
840 i32imm:$offsetx, i32imm:$offsety, i32imm:$offsetz,
841 RSel:$DST_SEL_X, RSel:$DST_SEL_Y, RSel:$DST_SEL_Z, RSel:$DST_SEL_W,
842 i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID,
843 CT:$COORD_TYPE_X, CT:$COORD_TYPE_Y, CT:$COORD_TYPE_Z,
844 CT:$COORD_TYPE_W),
845 !strconcat(opName,
846 " $DST_GPR.$DST_SEL_X$DST_SEL_Y$DST_SEL_Z$DST_SEL_W, "
847 "$SRC_GPR.$srcx$srcy$srcz$srcw "
848 "RID:$RESOURCE_ID SID:$SAMPLER_ID "
849 "CT:$COORD_TYPE_X$COORD_TYPE_Y$COORD_TYPE_Z$COORD_TYPE_W"),
850 [],
851 NullALU>, TEX_WORD0, TEX_WORD1, TEX_WORD2 {
852 let Inst{31-0} = Word0;
853 let Inst{63-32} = Word1;
854
855 let TEX_INST = inst{4-0};
856 let SRC_REL = 0;
857 let DST_REL = 0;
858 let LOD_BIAS = 0;
859
860 let INST_MOD = 0;
861 let FETCH_WHOLE_QUAD = 0;
862 let ALT_CONST = 0;
863 let SAMPLER_INDEX_MODE = 0;
864 let RESOURCE_INDEX_MODE = 0;
865
866 let TEXInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000867}
868
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000869} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
Tom Stellard75aadc22012-12-11 21:25:42 +0000870
Tom Stellard75aadc22012-12-11 21:25:42 +0000871
Tom Stellard75aadc22012-12-11 21:25:42 +0000872
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000873def TEX_SAMPLE : R600_TEX <0x10, "TEX_SAMPLE">;
874def TEX_SAMPLE_C : R600_TEX <0x18, "TEX_SAMPLE_C">;
875def TEX_SAMPLE_L : R600_TEX <0x11, "TEX_SAMPLE_L">;
876def TEX_SAMPLE_C_L : R600_TEX <0x19, "TEX_SAMPLE_C_L">;
877def TEX_SAMPLE_LB : R600_TEX <0x12, "TEX_SAMPLE_LB">;
878def TEX_SAMPLE_C_LB : R600_TEX <0x1A, "TEX_SAMPLE_C_LB">;
879def TEX_LD : R600_TEX <0x03, "TEX_LD">;
880def TEX_GET_TEXTURE_RESINFO : R600_TEX <0x04, "TEX_GET_TEXTURE_RESINFO">;
881def TEX_GET_GRADIENTS_H : R600_TEX <0x07, "TEX_GET_GRADIENTS_H">;
882def TEX_GET_GRADIENTS_V : R600_TEX <0x08, "TEX_GET_GRADIENTS_V">;
883def TEX_SET_GRADIENTS_H : R600_TEX <0x0B, "TEX_SET_GRADIENTS_H">;
884def TEX_SET_GRADIENTS_V : R600_TEX <0x0C, "TEX_SET_GRADIENTS_V">;
885def TEX_SAMPLE_G : R600_TEX <0x14, "TEX_SAMPLE_G">;
886def TEX_SAMPLE_C_G : R600_TEX <0x1C, "TEX_SAMPLE_C_G">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000887
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000888defm : TexPattern<0, TEX_SAMPLE>;
889defm : TexPattern<1, TEX_SAMPLE_C>;
890defm : TexPattern<2, TEX_SAMPLE_L>;
891defm : TexPattern<3, TEX_SAMPLE_C_L>;
892defm : TexPattern<4, TEX_SAMPLE_LB>;
893defm : TexPattern<5, TEX_SAMPLE_C_LB>;
894defm : TexPattern<6, TEX_LD, v4i32>;
895defm : TexPattern<7, TEX_GET_TEXTURE_RESINFO, v4i32>;
896defm : TexPattern<8, TEX_GET_GRADIENTS_H>;
897defm : TexPattern<9, TEX_GET_GRADIENTS_V>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000898
899//===----------------------------------------------------------------------===//
900// Helper classes for common instructions
901//===----------------------------------------------------------------------===//
902
903class MUL_LIT_Common <bits<5> inst> : R600_3OP <
904 inst, "MUL_LIT",
905 []
906>;
907
908class MULADD_Common <bits<5> inst> : R600_3OP <
909 inst, "MULADD",
Vincent Lejeune1ce13f52013-02-18 14:11:28 +0000910 []
911>;
912
913class MULADD_IEEE_Common <bits<5> inst> : R600_3OP <
914 inst, "MULADD_IEEE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000915 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000916>;
917
918class CNDE_Common <bits<5> inst> : R600_3OP <
919 inst, "CNDE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000920 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000921>;
922
923class CNDGT_Common <bits<5> inst> : R600_3OP <
924 inst, "CNDGT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000925 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_GT))]
Tom Stellard4dd41842013-07-31 20:43:03 +0000926>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000927
928class CNDGE_Common <bits<5> inst> : R600_3OP <
929 inst, "CNDGE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000930 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_GE))]
Tom Stellard4dd41842013-07-31 20:43:03 +0000931>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000932
Tom Stellard75aadc22012-12-11 21:25:42 +0000933
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000934let isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
935class R600_VEC2OP<list<dag> pattern> : InstR600 <(outs R600_Reg32:$dst), (ins
936// Slot X
937 UEM:$update_exec_mask_X, UP:$update_pred_X, WRITE:$write_X,
938 OMOD:$omod_X, REL:$dst_rel_X, CLAMP:$clamp_X,
939 R600_TReg32_X:$src0_X, NEG:$src0_neg_X, REL:$src0_rel_X, ABS:$src0_abs_X, SEL:$src0_sel_X,
940 R600_TReg32_X:$src1_X, NEG:$src1_neg_X, REL:$src1_rel_X, ABS:$src1_abs_X, SEL:$src1_sel_X,
941 R600_Pred:$pred_sel_X,
942// Slot Y
943 UEM:$update_exec_mask_Y, UP:$update_pred_Y, WRITE:$write_Y,
944 OMOD:$omod_Y, REL:$dst_rel_Y, CLAMP:$clamp_Y,
945 R600_TReg32_Y:$src0_Y, NEG:$src0_neg_Y, REL:$src0_rel_Y, ABS:$src0_abs_Y, SEL:$src0_sel_Y,
946 R600_TReg32_Y:$src1_Y, NEG:$src1_neg_Y, REL:$src1_rel_Y, ABS:$src1_abs_Y, SEL:$src1_sel_Y,
947 R600_Pred:$pred_sel_Y,
948// Slot Z
949 UEM:$update_exec_mask_Z, UP:$update_pred_Z, WRITE:$write_Z,
950 OMOD:$omod_Z, REL:$dst_rel_Z, CLAMP:$clamp_Z,
951 R600_TReg32_Z:$src0_Z, NEG:$src0_neg_Z, REL:$src0_rel_Z, ABS:$src0_abs_Z, SEL:$src0_sel_Z,
952 R600_TReg32_Z:$src1_Z, NEG:$src1_neg_Z, REL:$src1_rel_Z, ABS:$src1_abs_Z, SEL:$src1_sel_Z,
953 R600_Pred:$pred_sel_Z,
954// Slot W
955 UEM:$update_exec_mask_W, UP:$update_pred_W, WRITE:$write_W,
956 OMOD:$omod_W, REL:$dst_rel_W, CLAMP:$clamp_W,
957 R600_TReg32_W:$src0_W, NEG:$src0_neg_W, REL:$src0_rel_W, ABS:$src0_abs_W, SEL:$src0_sel_W,
958 R600_TReg32_W:$src1_W, NEG:$src1_neg_W, REL:$src1_rel_W, ABS:$src1_abs_W, SEL:$src1_sel_W,
959 R600_Pred:$pred_sel_W,
960 LITERAL:$literal0, LITERAL:$literal1),
961 "",
962 pattern,
Tom Stellard02661d92013-06-25 21:22:18 +0000963 AnyALU> {
964
965 let UseNamedOperandTable = 1;
966
967}
Tom Stellard75aadc22012-12-11 21:25:42 +0000968}
969
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000970def DOT_4 : R600_VEC2OP<[(set R600_Reg32:$dst, (DOT4
971 R600_TReg32_X:$src0_X, R600_TReg32_X:$src1_X,
972 R600_TReg32_Y:$src0_Y, R600_TReg32_Y:$src1_Y,
973 R600_TReg32_Z:$src0_Z, R600_TReg32_Z:$src1_Z,
974 R600_TReg32_W:$src0_W, R600_TReg32_W:$src1_W))]>;
975
976
977class DOT4_Common <bits<11> inst> : R600_2OP <inst, "DOT4", []>;
978
979
Tom Stellard75aadc22012-12-11 21:25:42 +0000980let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
981multiclass CUBE_Common <bits<11> inst> {
982
983 def _pseudo : InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +0000984 (outs R600_Reg128:$dst),
Tom Stellard02661d92013-06-25 21:22:18 +0000985 (ins R600_Reg128:$src0),
986 "CUBE $dst $src0",
987 [(set v4f32:$dst, (int_AMDGPU_cube v4f32:$src0))],
Tom Stellard75aadc22012-12-11 21:25:42 +0000988 VecALU
989 > {
990 let isPseudo = 1;
Tom Stellard02661d92013-06-25 21:22:18 +0000991 let UseNamedOperandTable = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000992 }
993
994 def _real : R600_2OP <inst, "CUBE", []>;
995}
996} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
997
998class EXP_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
999 inst, "EXP_IEEE", fexp2
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001000> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001001 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001002 let Itinerary = TransALU;
1003}
Tom Stellard75aadc22012-12-11 21:25:42 +00001004
1005class FLT_TO_INT_Common <bits<11> inst> : R600_1OP_Helper <
1006 inst, "FLT_TO_INT", fp_to_sint
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001007> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001008 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001009 let Itinerary = TransALU;
1010}
Tom Stellard75aadc22012-12-11 21:25:42 +00001011
1012class INT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1013 inst, "INT_TO_FLT", sint_to_fp
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001014> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001015 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001016 let Itinerary = TransALU;
1017}
Tom Stellard75aadc22012-12-11 21:25:42 +00001018
1019class FLT_TO_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1020 inst, "FLT_TO_UINT", fp_to_uint
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001021> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001022 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001023 let Itinerary = TransALU;
1024}
Tom Stellard75aadc22012-12-11 21:25:42 +00001025
1026class UINT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1027 inst, "UINT_TO_FLT", uint_to_fp
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001028> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001029 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001030 let Itinerary = TransALU;
1031}
Tom Stellard75aadc22012-12-11 21:25:42 +00001032
1033class LOG_CLAMPED_Common <bits<11> inst> : R600_1OP <
1034 inst, "LOG_CLAMPED", []
1035>;
1036
1037class LOG_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1038 inst, "LOG_IEEE", flog2
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001039> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001040 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001041 let Itinerary = TransALU;
1042}
Tom Stellard75aadc22012-12-11 21:25:42 +00001043
1044class LSHL_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHL", shl>;
1045class LSHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHR", srl>;
1046class ASHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "ASHR", sra>;
1047class MULHI_INT_Common <bits<11> inst> : R600_2OP_Helper <
1048 inst, "MULHI_INT", mulhs
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001049> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001050 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001051 let Itinerary = TransALU;
1052}
Tom Stellard75aadc22012-12-11 21:25:42 +00001053class MULHI_UINT_Common <bits<11> inst> : R600_2OP_Helper <
1054 inst, "MULHI", mulhu
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001055> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001056 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001057 let Itinerary = TransALU;
1058}
Tom Stellard75aadc22012-12-11 21:25:42 +00001059class MULLO_INT_Common <bits<11> inst> : R600_2OP_Helper <
1060 inst, "MULLO_INT", mul
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001061> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001062 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001063 let Itinerary = TransALU;
1064}
1065class MULLO_UINT_Common <bits<11> inst> : R600_2OP <inst, "MULLO_UINT", []> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001066 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001067 let Itinerary = TransALU;
1068}
Tom Stellard75aadc22012-12-11 21:25:42 +00001069
1070class RECIP_CLAMPED_Common <bits<11> inst> : R600_1OP <
1071 inst, "RECIP_CLAMPED", []
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001072> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001073 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001074 let Itinerary = TransALU;
1075}
Tom Stellard75aadc22012-12-11 21:25:42 +00001076
1077class RECIP_IEEE_Common <bits<11> inst> : R600_1OP <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001078 inst, "RECIP_IEEE", [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001079> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001080 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001081 let Itinerary = TransALU;
1082}
Tom Stellard75aadc22012-12-11 21:25:42 +00001083
1084class RECIP_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1085 inst, "RECIP_UINT", AMDGPUurecip
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001086> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001087 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001088 let Itinerary = TransALU;
1089}
Tom Stellard75aadc22012-12-11 21:25:42 +00001090
1091class RECIPSQRT_CLAMPED_Common <bits<11> inst> : R600_1OP_Helper <
1092 inst, "RECIPSQRT_CLAMPED", int_AMDGPU_rsq
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001093> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001094 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001095 let Itinerary = TransALU;
1096}
Tom Stellard75aadc22012-12-11 21:25:42 +00001097
1098class RECIPSQRT_IEEE_Common <bits<11> inst> : R600_1OP <
1099 inst, "RECIPSQRT_IEEE", []
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001100> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001101 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001102 let Itinerary = TransALU;
1103}
Tom Stellard75aadc22012-12-11 21:25:42 +00001104
1105class SIN_Common <bits<11> inst> : R600_1OP <
Vincent Lejeuneb55940c2013-07-09 15:03:11 +00001106 inst, "SIN", [(set f32:$dst, (SIN_HW f32:$src0))]>{
Tom Stellard75aadc22012-12-11 21:25:42 +00001107 let Trig = 1;
Tom Stellard4dd41842013-07-31 20:43:03 +00001108 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001109 let Itinerary = TransALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001110}
1111
1112class COS_Common <bits<11> inst> : R600_1OP <
Vincent Lejeuneb55940c2013-07-09 15:03:11 +00001113 inst, "COS", [(set f32:$dst, (COS_HW f32:$src0))]> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001114 let Trig = 1;
Tom Stellard4dd41842013-07-31 20:43:03 +00001115 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001116 let Itinerary = TransALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001117}
1118
1119//===----------------------------------------------------------------------===//
1120// Helper patterns for complex intrinsics
1121//===----------------------------------------------------------------------===//
1122
1123multiclass DIV_Common <InstR600 recip_ieee> {
1124def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001125 (int_AMDGPU_div f32:$src0, f32:$src1),
1126 (MUL_IEEE $src0, (recip_ieee $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001127>;
1128
1129def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001130 (fdiv f32:$src0, f32:$src1),
1131 (MUL_IEEE $src0, (recip_ieee $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001132>;
1133}
1134
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001135class TGSI_LIT_Z_Common <InstR600 mul_lit, InstR600 log_clamped, InstR600 exp_ieee>
1136 : Pat <
1137 (int_TGSI_lit_z f32:$src_x, f32:$src_y, f32:$src_w),
1138 (exp_ieee (mul_lit (log_clamped (MAX $src_y, (f32 ZERO))), $src_w, $src_x))
Tom Stellard75aadc22012-12-11 21:25:42 +00001139>;
1140
1141//===----------------------------------------------------------------------===//
1142// R600 / R700 Instructions
1143//===----------------------------------------------------------------------===//
1144
1145let Predicates = [isR600] in {
1146
1147 def MUL_LIT_r600 : MUL_LIT_Common<0x0C>;
1148 def MULADD_r600 : MULADD_Common<0x10>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001149 def MULADD_IEEE_r600 : MULADD_IEEE_Common<0x14>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001150 def CNDE_r600 : CNDE_Common<0x18>;
1151 def CNDGT_r600 : CNDGT_Common<0x19>;
1152 def CNDGE_r600 : CNDGE_Common<0x1A>;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001153 def DOT4_r600 : DOT4_Common<0x50>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001154 defm CUBE_r600 : CUBE_Common<0x52>;
1155 def EXP_IEEE_r600 : EXP_IEEE_Common<0x61>;
1156 def LOG_CLAMPED_r600 : LOG_CLAMPED_Common<0x62>;
1157 def LOG_IEEE_r600 : LOG_IEEE_Common<0x63>;
1158 def RECIP_CLAMPED_r600 : RECIP_CLAMPED_Common<0x64>;
1159 def RECIP_IEEE_r600 : RECIP_IEEE_Common<0x66>;
1160 def RECIPSQRT_CLAMPED_r600 : RECIPSQRT_CLAMPED_Common<0x67>;
1161 def RECIPSQRT_IEEE_r600 : RECIPSQRT_IEEE_Common<0x69>;
1162 def FLT_TO_INT_r600 : FLT_TO_INT_Common<0x6b>;
1163 def INT_TO_FLT_r600 : INT_TO_FLT_Common<0x6c>;
1164 def FLT_TO_UINT_r600 : FLT_TO_UINT_Common<0x79>;
1165 def UINT_TO_FLT_r600 : UINT_TO_FLT_Common<0x6d>;
1166 def SIN_r600 : SIN_Common<0x6E>;
1167 def COS_r600 : COS_Common<0x6F>;
1168 def ASHR_r600 : ASHR_Common<0x70>;
1169 def LSHR_r600 : LSHR_Common<0x71>;
1170 def LSHL_r600 : LSHL_Common<0x72>;
1171 def MULLO_INT_r600 : MULLO_INT_Common<0x73>;
1172 def MULHI_INT_r600 : MULHI_INT_Common<0x74>;
1173 def MULLO_UINT_r600 : MULLO_UINT_Common<0x75>;
1174 def MULHI_UINT_r600 : MULHI_UINT_Common<0x76>;
1175 def RECIP_UINT_r600 : RECIP_UINT_Common <0x78>;
1176
1177 defm DIV_r600 : DIV_Common<RECIP_IEEE_r600>;
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001178 def : POW_Common <LOG_IEEE_r600, EXP_IEEE_r600, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001179 def TGSI_LIT_Z_r600 : TGSI_LIT_Z_Common<MUL_LIT_r600, LOG_CLAMPED_r600, EXP_IEEE_r600>;
1180
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001181 def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_r600 $src))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001182
1183 def R600_ExportSwz : ExportSwzInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001184 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001185 let Word1{21} = eop;
1186 let Word1{22} = 1; // VALID_PIXEL_MODE
1187 let Word1{30-23} = inst;
1188 let Word1{31} = 1; // BARRIER
1189 }
1190 defm : ExportPattern<R600_ExportSwz, 39>;
1191
1192 def R600_ExportBuf : ExportBufInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001193 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001194 let Word1{21} = eop;
1195 let Word1{22} = 1; // VALID_PIXEL_MODE
1196 let Word1{30-23} = inst;
1197 let Word1{31} = 1; // BARRIER
1198 }
1199 defm : SteamOutputExportPattern<R600_ExportBuf, 0x20, 0x21, 0x22, 0x23>;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001200
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001201 def CF_TC_R600 : CF_CLAUSE_R600<1, (ins i32imm:$ADDR, i32imm:$CNT),
1202 "TEX $CNT @$ADDR"> {
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001203 let POP_COUNT = 0;
1204 }
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001205 def CF_VC_R600 : CF_CLAUSE_R600<2, (ins i32imm:$ADDR, i32imm:$CNT),
1206 "VTX $CNT @$ADDR"> {
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001207 let POP_COUNT = 0;
1208 }
1209 def WHILE_LOOP_R600 : CF_CLAUSE_R600<6, (ins i32imm:$ADDR),
1210 "LOOP_START_DX10 @$ADDR"> {
1211 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001212 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001213 }
1214 def END_LOOP_R600 : CF_CLAUSE_R600<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1215 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001216 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001217 }
1218 def LOOP_BREAK_R600 : CF_CLAUSE_R600<9, (ins i32imm:$ADDR),
1219 "LOOP_BREAK @$ADDR"> {
1220 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001221 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001222 }
1223 def CF_CONTINUE_R600 : CF_CLAUSE_R600<8, (ins i32imm:$ADDR),
1224 "CONTINUE @$ADDR"> {
1225 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001226 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001227 }
1228 def CF_JUMP_R600 : CF_CLAUSE_R600<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1229 "JUMP @$ADDR POP:$POP_COUNT"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001230 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001231 }
1232 def CF_ELSE_R600 : CF_CLAUSE_R600<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1233 "ELSE @$ADDR POP:$POP_COUNT"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001234 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001235 }
1236 def CF_CALL_FS_R600 : CF_CLAUSE_R600<19, (ins), "CALL_FS"> {
1237 let ADDR = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001238 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001239 let POP_COUNT = 0;
1240 }
1241 def POP_R600 : CF_CLAUSE_R600<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1242 "POP @$ADDR POP:$POP_COUNT"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001243 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001244 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001245 def CF_END_R600 : CF_CLAUSE_R600<0, (ins), "CF_END"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001246 let CNT = 0;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001247 let POP_COUNT = 0;
1248 let ADDR = 0;
1249 let END_OF_PROGRAM = 1;
1250 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001251
Tom Stellard75aadc22012-12-11 21:25:42 +00001252}
1253
Tom Stellard75aadc22012-12-11 21:25:42 +00001254//===----------------------------------------------------------------------===//
1255// R700 Only instructions
1256//===----------------------------------------------------------------------===//
1257
1258let Predicates = [isR700] in {
1259 def SIN_r700 : SIN_Common<0x6E>;
1260 def COS_r700 : COS_Common<0x6F>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001261}
1262
1263//===----------------------------------------------------------------------===//
Tom Stellardac00f9d2013-08-16 01:11:46 +00001264// Evergreen / Cayman store instructions
1265//===----------------------------------------------------------------------===//
1266
1267let Predicates = [isEGorCayman] in {
1268
1269class CF_MEM_RAT_CACHELESS <bits<6> rat_inst, bits<4> rat_id, bits<4> mask, dag ins,
1270 string name, list<dag> pattern>
1271 : EG_CF_RAT <0x57, rat_inst, rat_id, mask, (outs), ins,
1272 "MEM_RAT_CACHELESS "#name, pattern>;
1273
1274} // End Predicates = [isEGorCayman]
1275
1276
1277//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001278// Evergreen Only instructions
1279//===----------------------------------------------------------------------===//
1280
1281let Predicates = [isEG] in {
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001282
Tom Stellard75aadc22012-12-11 21:25:42 +00001283def RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>;
1284defm DIV_eg : DIV_Common<RECIP_IEEE_eg>;
1285
1286def MULLO_INT_eg : MULLO_INT_Common<0x8F>;
1287def MULHI_INT_eg : MULHI_INT_Common<0x90>;
1288def MULLO_UINT_eg : MULLO_UINT_Common<0x91>;
1289def MULHI_UINT_eg : MULHI_UINT_Common<0x92>;
1290def RECIP_UINT_eg : RECIP_UINT_Common<0x94>;
1291def RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>;
1292def EXP_IEEE_eg : EXP_IEEE_Common<0x81>;
1293def LOG_IEEE_eg : LOG_IEEE_Common<0x83>;
1294def RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>;
1295def RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>;
1296def SIN_eg : SIN_Common<0x8D>;
1297def COS_eg : COS_Common<0x8E>;
1298
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001299def : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL>;
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001300def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_eg $src))>;
Tom Stellard6aa0d552013-06-14 22:12:24 +00001301
1302//===----------------------------------------------------------------------===//
1303// Memory read/write instructions
1304//===----------------------------------------------------------------------===//
Tom Stellardac00f9d2013-08-16 01:11:46 +00001305
Tom Stellard6aa0d552013-06-14 22:12:24 +00001306let usesCustomInserter = 1 in {
1307
Tom Stellard6aa0d552013-06-14 22:12:24 +00001308// 32-bit store
Tom Stellardac00f9d2013-08-16 01:11:46 +00001309def RAT_WRITE_CACHELESS_32_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0x1,
Tom Stellard6aa0d552013-06-14 22:12:24 +00001310 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
Tom Stellardac00f9d2013-08-16 01:11:46 +00001311 "STORE_RAW $rw_gpr, $index_gpr, $eop",
Tom Stellard6aa0d552013-06-14 22:12:24 +00001312 [(global_store i32:$rw_gpr, i32:$index_gpr)]
1313>;
1314
Tom Stellard0344cdf2013-08-01 15:23:42 +00001315// 64-bit store
Tom Stellardac00f9d2013-08-16 01:11:46 +00001316def RAT_WRITE_CACHELESS_64_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0x3,
Tom Stellard0344cdf2013-08-01 15:23:42 +00001317 (ins R600_Reg64:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
Tom Stellardac00f9d2013-08-16 01:11:46 +00001318 "STORE_RAW $rw_gpr.XY, $index_gpr, $eop",
Tom Stellard0344cdf2013-08-01 15:23:42 +00001319 [(global_store v2i32:$rw_gpr, i32:$index_gpr)]
1320>;
1321
Tom Stellard6aa0d552013-06-14 22:12:24 +00001322//128-bit store
Tom Stellardac00f9d2013-08-16 01:11:46 +00001323def RAT_WRITE_CACHELESS_128_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0xf,
Tom Stellard6aa0d552013-06-14 22:12:24 +00001324 (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
Tom Stellardac00f9d2013-08-16 01:11:46 +00001325 "STORE_RAW $rw_gpr.XYZW, $index_gpr, $eop",
Tom Stellard6aa0d552013-06-14 22:12:24 +00001326 [(global_store v4i32:$rw_gpr, i32:$index_gpr)]
1327>;
1328
Tom Stellardac00f9d2013-08-16 01:11:46 +00001329} // End usesCustomInserter = 1
1330
Tom Stellardecf9d862013-06-14 22:12:30 +00001331class VTX_READ_eg <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
1332 : VTX_WORD0_eg, VTX_READ<name, buffer_id, outs, pattern> {
1333
1334 // Static fields
1335 let VC_INST = 0;
1336 let FETCH_TYPE = 2;
1337 let FETCH_WHOLE_QUAD = 0;
1338 let BUFFER_ID = buffer_id;
1339 let SRC_REL = 0;
1340 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1341 // to store vertex addresses in any channel, not just X.
1342 let SRC_SEL_X = 0;
1343
1344 let Inst{31-0} = Word0;
1345}
1346
1347class VTX_READ_8_eg <bits<8> buffer_id, list<dag> pattern>
1348 : VTX_READ_eg <"VTX_READ_8 $dst_gpr, $src_gpr", buffer_id,
1349 (outs R600_TReg32_X:$dst_gpr), pattern> {
1350
1351 let MEGA_FETCH_COUNT = 1;
1352 let DST_SEL_X = 0;
1353 let DST_SEL_Y = 7; // Masked
1354 let DST_SEL_Z = 7; // Masked
1355 let DST_SEL_W = 7; // Masked
1356 let DATA_FORMAT = 1; // FMT_8
1357}
1358
1359class VTX_READ_16_eg <bits<8> buffer_id, list<dag> pattern>
1360 : VTX_READ_eg <"VTX_READ_16 $dst_gpr, $src_gpr", buffer_id,
1361 (outs R600_TReg32_X:$dst_gpr), pattern> {
1362 let MEGA_FETCH_COUNT = 2;
1363 let DST_SEL_X = 0;
1364 let DST_SEL_Y = 7; // Masked
1365 let DST_SEL_Z = 7; // Masked
1366 let DST_SEL_W = 7; // Masked
1367 let DATA_FORMAT = 5; // FMT_16
1368
1369}
1370
1371class VTX_READ_32_eg <bits<8> buffer_id, list<dag> pattern>
1372 : VTX_READ_eg <"VTX_READ_32 $dst_gpr, $src_gpr", buffer_id,
1373 (outs R600_TReg32_X:$dst_gpr), pattern> {
1374
1375 let MEGA_FETCH_COUNT = 4;
1376 let DST_SEL_X = 0;
1377 let DST_SEL_Y = 7; // Masked
1378 let DST_SEL_Z = 7; // Masked
1379 let DST_SEL_W = 7; // Masked
1380 let DATA_FORMAT = 0xD; // COLOR_32
1381
1382 // This is not really necessary, but there were some GPU hangs that appeared
1383 // to be caused by ALU instructions in the next instruction group that wrote
1384 // to the $src_gpr registers of the VTX_READ.
1385 // e.g.
1386 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1387 // %T2_X<def> = MOV %ZERO
1388 //Adding this constraint prevents this from happening.
1389 let Constraints = "$src_gpr.ptr = $dst_gpr";
1390}
1391
Tom Stellard0344cdf2013-08-01 15:23:42 +00001392class VTX_READ_64_eg <bits<8> buffer_id, list<dag> pattern>
1393 : VTX_READ_eg <"VTX_READ_64 $dst_gpr.XY, $src_gpr", buffer_id,
1394 (outs R600_Reg64:$dst_gpr), pattern> {
1395
1396 let MEGA_FETCH_COUNT = 8;
1397 let DST_SEL_X = 0;
1398 let DST_SEL_Y = 1;
1399 let DST_SEL_Z = 7;
1400 let DST_SEL_W = 7;
1401 let DATA_FORMAT = 0x1D; // COLOR_32_32
1402}
1403
Tom Stellardecf9d862013-06-14 22:12:30 +00001404class VTX_READ_128_eg <bits<8> buffer_id, list<dag> pattern>
1405 : VTX_READ_eg <"VTX_READ_128 $dst_gpr.XYZW, $src_gpr", buffer_id,
1406 (outs R600_Reg128:$dst_gpr), pattern> {
1407
1408 let MEGA_FETCH_COUNT = 16;
1409 let DST_SEL_X = 0;
1410 let DST_SEL_Y = 1;
1411 let DST_SEL_Z = 2;
1412 let DST_SEL_W = 3;
1413 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1414
1415 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1416 // that holds its buffer address to avoid potential hangs. We can't use
1417 // the same constraint as VTX_READ_32_eg, because the $src_gpr.ptr and $dst
1418 // registers are different sizes.
1419}
1420
1421//===----------------------------------------------------------------------===//
1422// VTX Read from parameter memory space
1423//===----------------------------------------------------------------------===//
1424
1425def VTX_READ_PARAM_8_eg : VTX_READ_8_eg <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001426 [(set i32:$dst_gpr, (load_param_exti8 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001427>;
1428
1429def VTX_READ_PARAM_16_eg : VTX_READ_16_eg <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001430 [(set i32:$dst_gpr, (load_param_exti16 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001431>;
1432
1433def VTX_READ_PARAM_32_eg : VTX_READ_32_eg <0,
1434 [(set i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1435>;
1436
Tom Stellard0344cdf2013-08-01 15:23:42 +00001437def VTX_READ_PARAM_64_eg : VTX_READ_64_eg <0,
1438 [(set v2i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1439>;
1440
Tom Stellardecf9d862013-06-14 22:12:30 +00001441def VTX_READ_PARAM_128_eg : VTX_READ_128_eg <0,
1442 [(set v4i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1443>;
1444
1445//===----------------------------------------------------------------------===//
1446// VTX Read from global memory space
1447//===----------------------------------------------------------------------===//
1448
1449// 8-bit reads
1450def VTX_READ_GLOBAL_8_eg : VTX_READ_8_eg <1,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001451 [(set i32:$dst_gpr, (az_extloadi8_global ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001452>;
1453
Tom Stellard9f950332013-07-23 01:48:35 +00001454def VTX_READ_GLOBAL_16_eg : VTX_READ_16_eg <1,
1455 [(set i32:$dst_gpr, (az_extloadi16_global ADDRVTX_READ:$src_gpr))]
1456>;
1457
Tom Stellardecf9d862013-06-14 22:12:30 +00001458// 32-bit reads
1459def VTX_READ_GLOBAL_32_eg : VTX_READ_32_eg <1,
1460 [(set i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1461>;
1462
Tom Stellard0344cdf2013-08-01 15:23:42 +00001463// 64-bit reads
1464def VTX_READ_GLOBAL_64_eg : VTX_READ_64_eg <1,
1465 [(set v2i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1466>;
1467
Tom Stellardecf9d862013-06-14 22:12:30 +00001468// 128-bit reads
1469def VTX_READ_GLOBAL_128_eg : VTX_READ_128_eg <1,
1470 [(set v4i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1471>;
1472
Tom Stellard75aadc22012-12-11 21:25:42 +00001473} // End Predicates = [isEG]
1474
1475//===----------------------------------------------------------------------===//
1476// Evergreen / Cayman Instructions
1477//===----------------------------------------------------------------------===//
1478
1479let Predicates = [isEGorCayman] in {
1480
1481 // BFE_UINT - bit_extract, an optimization for mask and shift
1482 // Src0 = Input
1483 // Src1 = Offset
1484 // Src2 = Width
1485 //
1486 // bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width)
1487 //
1488 // Example Usage:
1489 // (Offset, Width)
1490 //
1491 // (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0
1492 // (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8
1493 // (16,8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16
1494 // (24,8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24
1495 def BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001496 [(set i32:$dst, (int_AMDIL_bit_extract_u32 i32:$src0, i32:$src1,
1497 i32:$src2))],
Tom Stellard75aadc22012-12-11 21:25:42 +00001498 VecALU
1499 >;
Tom Stellard2b971eb2013-05-10 02:09:45 +00001500 def : BFEPattern <BFE_UINT_eg>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001501
Tom Stellard6a6eced2013-05-03 17:21:24 +00001502 def BFI_INT_eg : R600_3OP <0x06, "BFI_INT", [], VecALU>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001503 defm : BFIPatterns <BFI_INT_eg>;
1504
Tom Stellard52639482013-07-23 01:48:49 +00001505 def MULADD_UINT24_eg : R600_3OP <0x10, "MULADD_UINT24",
1506 [(set i32:$dst, (add (mul U24:$src0, U24:$src1), i32:$src2))], VecALU
1507 >;
Tom Stellard5643c4a2013-05-20 15:02:19 +00001508 def BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT", [], VecALU>;
1509 def : ROTRPattern <BIT_ALIGN_INT_eg>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001510
1511 def MULADD_eg : MULADD_Common<0x14>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001512 def MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001513 def ASHR_eg : ASHR_Common<0x15>;
1514 def LSHR_eg : LSHR_Common<0x16>;
1515 def LSHL_eg : LSHL_Common<0x17>;
1516 def CNDE_eg : CNDE_Common<0x19>;
1517 def CNDGT_eg : CNDGT_Common<0x1A>;
1518 def CNDGE_eg : CNDGE_Common<0x1B>;
1519 def MUL_LIT_eg : MUL_LIT_Common<0x1F>;
1520 def LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001521 def MUL_UINT24_eg : R600_2OP <0xB5, "MUL_UINT24",
1522 [(set i32:$dst, (mul U24:$src0, U24:$src1))], VecALU
1523 >;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001524 def DOT4_eg : DOT4_Common<0xBE>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001525 defm CUBE_eg : CUBE_Common<0xC0>;
1526
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001527let hasSideEffects = 1 in {
1528 def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", []>;
1529}
1530
Tom Stellard75aadc22012-12-11 21:25:42 +00001531 def TGSI_LIT_Z_eg : TGSI_LIT_Z_Common<MUL_LIT_eg, LOG_CLAMPED_eg, EXP_IEEE_eg>;
1532
1533 def FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> {
1534 let Pattern = [];
Tom Stellard4dd41842013-07-31 20:43:03 +00001535 let TransOnly = 0;
Vincent Lejeune77a83522013-06-29 19:32:43 +00001536 let Itinerary = AnyALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001537 }
1538
1539 def INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>;
1540
1541 def FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> {
1542 let Pattern = [];
1543 }
1544
1545 def UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>;
1546
Tom Stellardce540332013-06-28 15:46:59 +00001547def GROUP_BARRIER : InstR600 <
1548 (outs), (ins), " GROUP_BARRIER", [(int_AMDGPU_barrier_local)], AnyALU>,
1549 R600ALU_Word0,
1550 R600ALU_Word1_OP2 <0x54> {
1551
1552 let dst = 0;
1553 let dst_rel = 0;
1554 let src0 = 0;
1555 let src0_rel = 0;
1556 let src0_neg = 0;
1557 let src0_abs = 0;
1558 let src1 = 0;
1559 let src1_rel = 0;
1560 let src1_neg = 0;
1561 let src1_abs = 0;
1562 let write = 0;
1563 let omod = 0;
1564 let clamp = 0;
1565 let last = 1;
1566 let bank_swizzle = 0;
1567 let pred_sel = 0;
1568 let update_exec_mask = 0;
1569 let update_pred = 0;
1570
1571 let Inst{31-0} = Word0;
1572 let Inst{63-32} = Word1;
1573
1574 let ALUInst = 1;
1575}
1576
Tom Stellardc026e8b2013-06-28 15:47:08 +00001577//===----------------------------------------------------------------------===//
1578// LDS Instructions
1579//===----------------------------------------------------------------------===//
1580class R600_LDS <bits<6> op, dag outs, dag ins, string asm,
1581 list<dag> pattern = []> :
1582
1583 InstR600 <outs, ins, asm, pattern, XALU>,
1584 R600_ALU_LDS_Word0,
1585 R600LDS_Word1 {
1586
1587 bits<6> offset = 0;
1588 let lds_op = op;
1589
1590 let Word1{27} = offset{0};
1591 let Word1{12} = offset{1};
1592 let Word1{28} = offset{2};
1593 let Word1{31} = offset{3};
1594 let Word0{12} = offset{4};
1595 let Word0{25} = offset{5};
1596
1597
1598 let Inst{31-0} = Word0;
1599 let Inst{63-32} = Word1;
1600
1601 let ALUInst = 1;
1602 let HasNativeOperands = 1;
1603 let UseNamedOperandTable = 1;
1604}
1605
1606class R600_LDS_1A <bits<6> lds_op, string name, list<dag> pattern> : R600_LDS <
1607 lds_op,
1608 (outs R600_Reg32:$dst),
1609 (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel,
1610 LAST:$last, R600_Pred:$pred_sel,
1611 BANK_SWIZZLE:$bank_swizzle),
1612 " "#name#" $last OQAP, $src0$src0_rel $pred_sel",
1613 pattern
1614 > {
1615
1616 let src1 = 0;
1617 let src1_rel = 0;
1618 let src2 = 0;
1619 let src2_rel = 0;
1620
1621 let Defs = [OQAP];
1622 let usesCustomInserter = 1;
1623 let LDS_1A = 1;
1624 let DisableEncoding = "$dst";
1625}
1626
1627class R600_LDS_1A1D <bits<6> lds_op, string name, list<dag> pattern> :
1628 R600_LDS <
1629 lds_op,
1630 (outs),
1631 (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel,
1632 R600_Reg32:$src1, REL:$src1_rel, SEL:$src1_sel,
1633 LAST:$last, R600_Pred:$pred_sel,
1634 BANK_SWIZZLE:$bank_swizzle),
1635 " "#name#" $last $src0$src0_rel, $src1$src1_rel, $pred_sel",
1636 pattern
1637 > {
1638
1639 let src2 = 0;
1640 let src2_rel = 0;
1641 let LDS_1A1D = 1;
1642}
1643
1644def LDS_READ_RET : R600_LDS_1A <0x32, "LDS_READ_RET",
1645 [(set (i32 R600_Reg32:$dst), (local_load R600_Reg32:$src0))]
1646>;
1647
1648def LDS_WRITE : R600_LDS_1A1D <0xD, "LDS_WRITE",
1649 [(local_store (i32 R600_Reg32:$src1), R600_Reg32:$src0)]
1650>;
1651
Tom Stellard75aadc22012-12-11 21:25:42 +00001652 // TRUNC is used for the FLT_TO_INT instructions to work around a
1653 // perceived problem where the rounding modes are applied differently
1654 // depending on the instruction and the slot they are in.
1655 // See:
1656 // https://bugs.freedesktop.org/show_bug.cgi?id=50232
1657 // Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c
1658 //
1659 // XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes,
1660 // which do not need to be truncated since the fp values are 0.0f or 1.0f.
1661 // We should look into handling these cases separately.
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001662 def : Pat<(fp_to_sint f32:$src0), (FLT_TO_INT_eg (TRUNC $src0))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001663
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001664 def : Pat<(fp_to_uint f32:$src0), (FLT_TO_UINT_eg (TRUNC $src0))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001665
Tom Stellardeac65dd2013-05-03 17:21:20 +00001666 // SHA-256 Patterns
1667 def : SHA256MaPattern <BFI_INT_eg, XOR_INT>;
1668
Tom Stellard75aadc22012-12-11 21:25:42 +00001669 def EG_ExportSwz : ExportSwzInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001670 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001671 let Word1{20} = 1; // VALID_PIXEL_MODE
1672 let Word1{21} = eop;
1673 let Word1{29-22} = inst;
1674 let Word1{30} = 0; // MARK
1675 let Word1{31} = 1; // BARRIER
1676 }
1677 defm : ExportPattern<EG_ExportSwz, 83>;
1678
1679 def EG_ExportBuf : ExportBufInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001680 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001681 let Word1{20} = 1; // VALID_PIXEL_MODE
1682 let Word1{21} = eop;
1683 let Word1{29-22} = inst;
1684 let Word1{30} = 0; // MARK
1685 let Word1{31} = 1; // BARRIER
1686 }
1687 defm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>;
1688
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001689 def CF_TC_EG : CF_CLAUSE_EG<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1690 "TEX $COUNT @$ADDR"> {
1691 let POP_COUNT = 0;
1692 }
1693 def CF_VC_EG : CF_CLAUSE_EG<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1694 "VTX $COUNT @$ADDR"> {
1695 let POP_COUNT = 0;
1696 }
1697 def WHILE_LOOP_EG : CF_CLAUSE_EG<6, (ins i32imm:$ADDR),
1698 "LOOP_START_DX10 @$ADDR"> {
1699 let POP_COUNT = 0;
1700 let COUNT = 0;
1701 }
1702 def END_LOOP_EG : CF_CLAUSE_EG<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1703 let POP_COUNT = 0;
1704 let COUNT = 0;
1705 }
1706 def LOOP_BREAK_EG : CF_CLAUSE_EG<9, (ins i32imm:$ADDR),
1707 "LOOP_BREAK @$ADDR"> {
1708 let POP_COUNT = 0;
1709 let COUNT = 0;
1710 }
1711 def CF_CONTINUE_EG : CF_CLAUSE_EG<8, (ins i32imm:$ADDR),
1712 "CONTINUE @$ADDR"> {
1713 let POP_COUNT = 0;
1714 let COUNT = 0;
1715 }
1716 def CF_JUMP_EG : CF_CLAUSE_EG<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1717 "JUMP @$ADDR POP:$POP_COUNT"> {
1718 let COUNT = 0;
1719 }
1720 def CF_ELSE_EG : CF_CLAUSE_EG<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1721 "ELSE @$ADDR POP:$POP_COUNT"> {
1722 let COUNT = 0;
1723 }
1724 def CF_CALL_FS_EG : CF_CLAUSE_EG<19, (ins), "CALL_FS"> {
1725 let ADDR = 0;
1726 let COUNT = 0;
1727 let POP_COUNT = 0;
1728 }
1729 def POP_EG : CF_CLAUSE_EG<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1730 "POP @$ADDR POP:$POP_COUNT"> {
1731 let COUNT = 0;
1732 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001733 def CF_END_EG : CF_CLAUSE_EG<0, (ins), "CF_END"> {
1734 let COUNT = 0;
1735 let POP_COUNT = 0;
1736 let ADDR = 0;
1737 let END_OF_PROGRAM = 1;
1738 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001739
Tom Stellardecf9d862013-06-14 22:12:30 +00001740} // End Predicates = [isEGorCayman]
Tom Stellard75aadc22012-12-11 21:25:42 +00001741
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001742//===----------------------------------------------------------------------===//
1743// Regist loads and stores - for indirect addressing
1744//===----------------------------------------------------------------------===//
1745
1746defm R600_ : RegisterLoadStore <R600_Reg32, FRAMEri, ADDRIndirect>;
1747
Tom Stellard6aa0d552013-06-14 22:12:24 +00001748//===----------------------------------------------------------------------===//
1749// Cayman Instructions
1750//===----------------------------------------------------------------------===//
1751
Tom Stellard75aadc22012-12-11 21:25:42 +00001752let Predicates = [isCayman] in {
1753
Tom Stellard52639482013-07-23 01:48:49 +00001754def MULADD_INT24_cm : R600_3OP <0x08, "MULADD_INT24",
1755 [(set i32:$dst, (add (mul I24:$src0, I24:$src1), i32:$src2))], VecALU
1756>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001757def MUL_INT24_cm : R600_2OP <0x5B, "MUL_INT24",
1758 [(set i32:$dst, (mul I24:$src0, I24:$src1))], VecALU
1759>;
1760
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001761let isVector = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001762
1763def RECIP_IEEE_cm : RECIP_IEEE_Common<0x86>;
1764
1765def MULLO_INT_cm : MULLO_INT_Common<0x8F>;
1766def MULHI_INT_cm : MULHI_INT_Common<0x90>;
1767def MULLO_UINT_cm : MULLO_UINT_Common<0x91>;
1768def MULHI_UINT_cm : MULHI_UINT_Common<0x92>;
1769def RECIPSQRT_CLAMPED_cm : RECIPSQRT_CLAMPED_Common<0x87>;
1770def EXP_IEEE_cm : EXP_IEEE_Common<0x81>;
Michel Danzera2e28152013-03-22 14:09:10 +00001771def LOG_IEEE_cm : LOG_IEEE_Common<0x83>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001772def RECIP_CLAMPED_cm : RECIP_CLAMPED_Common<0x84>;
1773def RECIPSQRT_IEEE_cm : RECIPSQRT_IEEE_Common<0x89>;
1774def SIN_cm : SIN_Common<0x8D>;
1775def COS_cm : COS_Common<0x8E>;
1776} // End isVector = 1
1777
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001778def : POW_Common <LOG_IEEE_cm, EXP_IEEE_cm, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001779
1780defm DIV_cm : DIV_Common<RECIP_IEEE_cm>;
1781
1782// RECIP_UINT emulation for Cayman
Michel Danzer8caa9042013-04-10 17:17:56 +00001783// The multiplication scales from [0,1] to the unsigned integer range
Tom Stellard75aadc22012-12-11 21:25:42 +00001784def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001785 (AMDGPUurecip i32:$src0),
1786 (FLT_TO_UINT_eg (MUL_IEEE (RECIP_IEEE_cm (UINT_TO_FLT_eg $src0)),
Michel Danzer8caa9042013-04-10 17:17:56 +00001787 (MOV_IMM_I32 CONST.FP_UINT_MAX_PLUS_1)))
Tom Stellard75aadc22012-12-11 21:25:42 +00001788>;
1789
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001790 def CF_END_CM : CF_CLAUSE_EG<32, (ins), "CF_END"> {
1791 let ADDR = 0;
1792 let POP_COUNT = 0;
1793 let COUNT = 0;
1794 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001795
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001796def : Pat<(fsqrt f32:$src), (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_cm $src))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001797
Tom Stellardac00f9d2013-08-16 01:11:46 +00001798class RAT_STORE_DWORD <RegisterClass rc, ValueType vt, bits<4> mask> :
1799 CF_MEM_RAT_CACHELESS <0x14, 0, mask,
1800 (ins rc:$rw_gpr, R600_TReg32_X:$index_gpr),
1801 "STORE_DWORD $rw_gpr, $index_gpr",
1802 [(global_store vt:$rw_gpr, i32:$index_gpr)]> {
Tom Stellard6aa0d552013-06-14 22:12:24 +00001803 let eop = 0; // This bit is not used on Cayman.
1804}
1805
Tom Stellardac00f9d2013-08-16 01:11:46 +00001806def RAT_STORE_DWORD32 : RAT_STORE_DWORD <R600_TReg32_X, i32, 0x1>;
1807def RAT_STORE_DWORD64 : RAT_STORE_DWORD <R600_Reg64, v2i32, 0x3>;
Tom Stellard0344cdf2013-08-01 15:23:42 +00001808
Tom Stellardecf9d862013-06-14 22:12:30 +00001809class VTX_READ_cm <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
1810 : VTX_WORD0_cm, VTX_READ<name, buffer_id, outs, pattern> {
1811
1812 // Static fields
1813 let VC_INST = 0;
1814 let FETCH_TYPE = 2;
1815 let FETCH_WHOLE_QUAD = 0;
1816 let BUFFER_ID = buffer_id;
1817 let SRC_REL = 0;
1818 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1819 // to store vertex addresses in any channel, not just X.
1820 let SRC_SEL_X = 0;
1821 let SRC_SEL_Y = 0;
1822 let STRUCTURED_READ = 0;
1823 let LDS_REQ = 0;
1824 let COALESCED_READ = 0;
1825
1826 let Inst{31-0} = Word0;
1827}
1828
1829class VTX_READ_8_cm <bits<8> buffer_id, list<dag> pattern>
1830 : VTX_READ_cm <"VTX_READ_8 $dst_gpr, $src_gpr", buffer_id,
1831 (outs R600_TReg32_X:$dst_gpr), pattern> {
1832
1833 let DST_SEL_X = 0;
1834 let DST_SEL_Y = 7; // Masked
1835 let DST_SEL_Z = 7; // Masked
1836 let DST_SEL_W = 7; // Masked
1837 let DATA_FORMAT = 1; // FMT_8
1838}
1839
1840class VTX_READ_16_cm <bits<8> buffer_id, list<dag> pattern>
1841 : VTX_READ_cm <"VTX_READ_16 $dst_gpr, $src_gpr", buffer_id,
1842 (outs R600_TReg32_X:$dst_gpr), pattern> {
1843 let DST_SEL_X = 0;
1844 let DST_SEL_Y = 7; // Masked
1845 let DST_SEL_Z = 7; // Masked
1846 let DST_SEL_W = 7; // Masked
1847 let DATA_FORMAT = 5; // FMT_16
1848
1849}
1850
1851class VTX_READ_32_cm <bits<8> buffer_id, list<dag> pattern>
1852 : VTX_READ_cm <"VTX_READ_32 $dst_gpr, $src_gpr", buffer_id,
1853 (outs R600_TReg32_X:$dst_gpr), pattern> {
1854
1855 let DST_SEL_X = 0;
1856 let DST_SEL_Y = 7; // Masked
1857 let DST_SEL_Z = 7; // Masked
1858 let DST_SEL_W = 7; // Masked
1859 let DATA_FORMAT = 0xD; // COLOR_32
1860
1861 // This is not really necessary, but there were some GPU hangs that appeared
1862 // to be caused by ALU instructions in the next instruction group that wrote
1863 // to the $src_gpr registers of the VTX_READ.
1864 // e.g.
1865 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1866 // %T2_X<def> = MOV %ZERO
1867 //Adding this constraint prevents this from happening.
1868 let Constraints = "$src_gpr.ptr = $dst_gpr";
1869}
1870
Tom Stellard0344cdf2013-08-01 15:23:42 +00001871class VTX_READ_64_cm <bits<8> buffer_id, list<dag> pattern>
1872 : VTX_READ_cm <"VTX_READ_64 $dst_gpr, $src_gpr", buffer_id,
1873 (outs R600_Reg64:$dst_gpr), pattern> {
1874
1875 let DST_SEL_X = 0;
1876 let DST_SEL_Y = 1;
1877 let DST_SEL_Z = 7;
1878 let DST_SEL_W = 7;
1879 let DATA_FORMAT = 0x1D; // COLOR_32_32
1880}
1881
Tom Stellardecf9d862013-06-14 22:12:30 +00001882class VTX_READ_128_cm <bits<8> buffer_id, list<dag> pattern>
1883 : VTX_READ_cm <"VTX_READ_128 $dst_gpr.XYZW, $src_gpr", buffer_id,
1884 (outs R600_Reg128:$dst_gpr), pattern> {
1885
1886 let DST_SEL_X = 0;
1887 let DST_SEL_Y = 1;
1888 let DST_SEL_Z = 2;
1889 let DST_SEL_W = 3;
1890 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1891
1892 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1893 // that holds its buffer address to avoid potential hangs. We can't use
1894 // the same constraint as VTX_READ_32_eg, because the $src_gpr.ptr and $dst
1895 // registers are different sizes.
1896}
1897
1898//===----------------------------------------------------------------------===//
1899// VTX Read from parameter memory space
1900//===----------------------------------------------------------------------===//
1901def VTX_READ_PARAM_8_cm : VTX_READ_8_cm <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001902 [(set i32:$dst_gpr, (load_param_exti8 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001903>;
1904
1905def VTX_READ_PARAM_16_cm : VTX_READ_16_cm <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001906 [(set i32:$dst_gpr, (load_param_exti16 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001907>;
1908
1909def VTX_READ_PARAM_32_cm : VTX_READ_32_cm <0,
1910 [(set i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1911>;
1912
Tom Stellard0344cdf2013-08-01 15:23:42 +00001913def VTX_READ_PARAM_64_cm : VTX_READ_64_cm <0,
1914 [(set v2i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1915>;
1916
Tom Stellardecf9d862013-06-14 22:12:30 +00001917def VTX_READ_PARAM_128_cm : VTX_READ_128_cm <0,
1918 [(set v4i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1919>;
1920
1921//===----------------------------------------------------------------------===//
1922// VTX Read from global memory space
1923//===----------------------------------------------------------------------===//
1924
1925// 8-bit reads
1926def VTX_READ_GLOBAL_8_cm : VTX_READ_8_cm <1,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001927 [(set i32:$dst_gpr, (az_extloadi8_global ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001928>;
1929
Tom Stellard9f950332013-07-23 01:48:35 +00001930def VTX_READ_GLOBAL_16_cm : VTX_READ_16_cm <1,
1931 [(set i32:$dst_gpr, (az_extloadi16_global ADDRVTX_READ:$src_gpr))]
1932>;
1933
Tom Stellardecf9d862013-06-14 22:12:30 +00001934// 32-bit reads
1935def VTX_READ_GLOBAL_32_cm : VTX_READ_32_cm <1,
1936 [(set i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1937>;
1938
Tom Stellard0344cdf2013-08-01 15:23:42 +00001939// 64-bit reads
1940def VTX_READ_GLOBAL_64_cm : VTX_READ_64_cm <1,
1941 [(set v2i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1942>;
1943
Tom Stellardecf9d862013-06-14 22:12:30 +00001944// 128-bit reads
1945def VTX_READ_GLOBAL_128_cm : VTX_READ_128_cm <1,
1946 [(set v4i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1947>;
1948
Tom Stellard75aadc22012-12-11 21:25:42 +00001949} // End isCayman
1950
1951//===----------------------------------------------------------------------===//
1952// Branch Instructions
1953//===----------------------------------------------------------------------===//
1954
1955
1956def IF_PREDICATE_SET : ILFormat<(outs), (ins GPRI32:$src),
1957 "IF_PREDICATE_SET $src", []>;
1958
Tom Stellard75aadc22012-12-11 21:25:42 +00001959//===----------------------------------------------------------------------===//
1960// Pseudo instructions
1961//===----------------------------------------------------------------------===//
1962
1963let isPseudo = 1 in {
1964
1965def PRED_X : InstR600 <
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001966 (outs R600_Predicate_Bit:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +00001967 (ins R600_Reg32:$src0, i32imm:$src1, i32imm:$flags),
1968 "", [], NullALU> {
1969 let FlagOperandIdx = 3;
1970}
1971
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001972let isTerminator = 1, isBranch = 1 in {
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001973def JUMP_COND : InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00001974 (outs),
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001975 (ins brtarget:$target, R600_Predicate_Bit:$p),
Tom Stellard75aadc22012-12-11 21:25:42 +00001976 "JUMP $target ($p)",
1977 [], AnyALU
1978 >;
1979
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001980def JUMP : InstR600 <
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001981 (outs),
1982 (ins brtarget:$target),
1983 "JUMP $target",
1984 [], AnyALU
1985 >
1986{
1987 let isPredicable = 1;
1988 let isBarrier = 1;
1989}
1990
1991} // End isTerminator = 1, isBranch = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001992
1993let usesCustomInserter = 1 in {
1994
1995let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in {
1996
1997def MASK_WRITE : AMDGPUShaderInst <
1998 (outs),
1999 (ins R600_Reg32:$src),
2000 "MASK_WRITE $src",
2001 []
2002>;
2003
2004} // End mayLoad = 0, mayStore = 0, hasSideEffects = 1
2005
Tom Stellard75aadc22012-12-11 21:25:42 +00002006
Vincent Lejeunef501ea22013-04-30 00:13:20 +00002007def TXD: InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00002008 (outs R600_Reg128:$dst),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002009 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2,
2010 i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
Tom Stellard75aadc22012-12-11 21:25:42 +00002011 "TXD $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002012 [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2,
2013 imm:$resourceId, imm:$samplerId, imm:$textureTarget))],
2014 NullALU > {
Vincent Lejeunec2991642013-04-30 00:13:39 +00002015 let TEXInst = 1;
2016}
Tom Stellard75aadc22012-12-11 21:25:42 +00002017
Vincent Lejeunef501ea22013-04-30 00:13:20 +00002018def TXD_SHADOW: InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00002019 (outs R600_Reg128:$dst),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002020 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2,
2021 i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
Tom Stellard75aadc22012-12-11 21:25:42 +00002022 "TXD_SHADOW $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002023 [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2,
2024 imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))],
2025 NullALU
Vincent Lejeunec2991642013-04-30 00:13:39 +00002026> {
2027 let TEXInst = 1;
2028}
Tom Stellard75aadc22012-12-11 21:25:42 +00002029} // End isPseudo = 1
2030} // End usesCustomInserter = 1
2031
2032def CLAMP_R600 : CLAMP <R600_Reg32>;
2033def FABS_R600 : FABS<R600_Reg32>;
2034def FNEG_R600 : FNEG<R600_Reg32>;
2035
2036//===---------------------------------------------------------------------===//
2037// Return instruction
2038//===---------------------------------------------------------------------===//
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00002039let isTerminator = 1, isReturn = 1, hasCtrlDep = 1,
Jakob Stoklund Olesenfdc37672013-02-05 17:53:52 +00002040 usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00002041 def RETURN : ILFormat<(outs), (ins variable_ops),
2042 "RETURN", [(IL_retflag)]>;
2043}
2044
Tom Stellard365366f2013-01-23 02:09:06 +00002045
2046//===----------------------------------------------------------------------===//
2047// Constant Buffer Addressing Support
2048//===----------------------------------------------------------------------===//
2049
Vincent Lejeune0b72f102013-03-05 15:04:55 +00002050let usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
Tom Stellard365366f2013-01-23 02:09:06 +00002051def CONST_COPY : Instruction {
2052 let OutOperandList = (outs R600_Reg32:$dst);
2053 let InOperandList = (ins i32imm:$src);
Vincent Lejeune0b72f102013-03-05 15:04:55 +00002054 let Pattern =
2055 [(set R600_Reg32:$dst, (CONST_ADDRESS ADDRGA_CONST_OFFSET:$src))];
Tom Stellard365366f2013-01-23 02:09:06 +00002056 let AsmString = "CONST_COPY";
2057 let neverHasSideEffects = 1;
2058 let isAsCheapAsAMove = 1;
2059 let Itinerary = NullALU;
2060}
Vincent Lejeune0b72f102013-03-05 15:04:55 +00002061} // end usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU"
Tom Stellard365366f2013-01-23 02:09:06 +00002062
2063def TEX_VTX_CONSTBUF :
Vincent Lejeune743dca02013-03-05 15:04:29 +00002064 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "VTX_READ_eg $dst, $ptr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002065 [(set v4i32:$dst, (CONST_ADDRESS ADDRGA_VAR_OFFSET:$ptr, (i32 imm:$BUFFER_ID)))]>,
Tom Stellardecf9d862013-06-14 22:12:30 +00002066 VTX_WORD1_GPR, VTX_WORD0_eg {
Tom Stellard365366f2013-01-23 02:09:06 +00002067
2068 let VC_INST = 0;
2069 let FETCH_TYPE = 2;
2070 let FETCH_WHOLE_QUAD = 0;
Tom Stellard365366f2013-01-23 02:09:06 +00002071 let SRC_REL = 0;
2072 let SRC_SEL_X = 0;
2073 let DST_REL = 0;
2074 let USE_CONST_FIELDS = 0;
2075 let NUM_FORMAT_ALL = 2;
2076 let FORMAT_COMP_ALL = 1;
2077 let SRF_MODE_ALL = 1;
2078 let MEGA_FETCH_COUNT = 16;
2079 let DST_SEL_X = 0;
2080 let DST_SEL_Y = 1;
2081 let DST_SEL_Z = 2;
2082 let DST_SEL_W = 3;
2083 let DATA_FORMAT = 35;
2084
2085 let Inst{31-0} = Word0;
2086 let Inst{63-32} = Word1;
2087
2088// LLVM can only encode 64-bit instructions, so these fields are manually
2089// encoded in R600CodeEmitter
2090//
2091// bits<16> OFFSET;
2092// bits<2> ENDIAN_SWAP = 0;
2093// bits<1> CONST_BUF_NO_STRIDE = 0;
2094// bits<1> MEGA_FETCH = 0;
2095// bits<1> ALT_CONST = 0;
2096// bits<2> BUFFER_INDEX_MODE = 0;
2097
2098
2099
2100// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
2101// is done in R600CodeEmitter
2102//
2103// Inst{79-64} = OFFSET;
2104// Inst{81-80} = ENDIAN_SWAP;
2105// Inst{82} = CONST_BUF_NO_STRIDE;
2106// Inst{83} = MEGA_FETCH;
2107// Inst{84} = ALT_CONST;
2108// Inst{86-85} = BUFFER_INDEX_MODE;
2109// Inst{95-86} = 0; Reserved
2110
2111// VTX_WORD3 (Padding)
2112//
2113// Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00002114 let VTXInst = 1;
Tom Stellard365366f2013-01-23 02:09:06 +00002115}
2116
Vincent Lejeune68501802013-02-18 14:11:19 +00002117def TEX_VTX_TEXBUF:
2118 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "TEX_VTX_EXPLICIT_READ $dst, $ptr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002119 [(set v4f32:$dst, (int_R600_load_texbuf ADDRGA_VAR_OFFSET:$ptr, imm:$BUFFER_ID))]>,
Tom Stellardecf9d862013-06-14 22:12:30 +00002120VTX_WORD1_GPR, VTX_WORD0_eg {
Vincent Lejeune68501802013-02-18 14:11:19 +00002121
2122let VC_INST = 0;
2123let FETCH_TYPE = 2;
2124let FETCH_WHOLE_QUAD = 0;
2125let SRC_REL = 0;
2126let SRC_SEL_X = 0;
2127let DST_REL = 0;
2128let USE_CONST_FIELDS = 1;
2129let NUM_FORMAT_ALL = 0;
2130let FORMAT_COMP_ALL = 0;
2131let SRF_MODE_ALL = 1;
2132let MEGA_FETCH_COUNT = 16;
2133let DST_SEL_X = 0;
2134let DST_SEL_Y = 1;
2135let DST_SEL_Z = 2;
2136let DST_SEL_W = 3;
2137let DATA_FORMAT = 0;
2138
2139let Inst{31-0} = Word0;
2140let Inst{63-32} = Word1;
2141
2142// LLVM can only encode 64-bit instructions, so these fields are manually
2143// encoded in R600CodeEmitter
2144//
2145// bits<16> OFFSET;
2146// bits<2> ENDIAN_SWAP = 0;
2147// bits<1> CONST_BUF_NO_STRIDE = 0;
2148// bits<1> MEGA_FETCH = 0;
2149// bits<1> ALT_CONST = 0;
2150// bits<2> BUFFER_INDEX_MODE = 0;
2151
2152
2153
2154// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
2155// is done in R600CodeEmitter
2156//
2157// Inst{79-64} = OFFSET;
2158// Inst{81-80} = ENDIAN_SWAP;
2159// Inst{82} = CONST_BUF_NO_STRIDE;
2160// Inst{83} = MEGA_FETCH;
2161// Inst{84} = ALT_CONST;
2162// Inst{86-85} = BUFFER_INDEX_MODE;
2163// Inst{95-86} = 0; Reserved
2164
2165// VTX_WORD3 (Padding)
2166//
2167// Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00002168 let VTXInst = 1;
Vincent Lejeune68501802013-02-18 14:11:19 +00002169}
2170
2171
Tom Stellard365366f2013-01-23 02:09:06 +00002172
Tom Stellardf8794352012-12-19 22:10:31 +00002173//===--------------------------------------------------------------------===//
2174// Instructions support
2175//===--------------------------------------------------------------------===//
2176//===---------------------------------------------------------------------===//
2177// Custom Inserter for Branches and returns, this eventually will be a
2178// seperate pass
2179//===---------------------------------------------------------------------===//
2180let isTerminator = 1, usesCustomInserter = 1, isBranch = 1, isBarrier = 1 in {
2181 def BRANCH : ILFormat<(outs), (ins brtarget:$target),
2182 "; Pseudo unconditional branch instruction",
2183 [(br bb:$target)]>;
2184 defm BRANCH_COND : BranchConditional<IL_brcond>;
2185}
2186
2187//===---------------------------------------------------------------------===//
2188// Flow and Program control Instructions
2189//===---------------------------------------------------------------------===//
2190let isTerminator=1 in {
2191 def SWITCH : ILFormat< (outs), (ins GPRI32:$src),
2192 !strconcat("SWITCH", " $src"), []>;
2193 def CASE : ILFormat< (outs), (ins GPRI32:$src),
2194 !strconcat("CASE", " $src"), []>;
2195 def BREAK : ILFormat< (outs), (ins),
2196 "BREAK", []>;
2197 def CONTINUE : ILFormat< (outs), (ins),
2198 "CONTINUE", []>;
2199 def DEFAULT : ILFormat< (outs), (ins),
2200 "DEFAULT", []>;
2201 def ELSE : ILFormat< (outs), (ins),
2202 "ELSE", []>;
2203 def ENDSWITCH : ILFormat< (outs), (ins),
2204 "ENDSWITCH", []>;
2205 def ENDMAIN : ILFormat< (outs), (ins),
2206 "ENDMAIN", []>;
2207 def END : ILFormat< (outs), (ins),
2208 "END", []>;
2209 def ENDFUNC : ILFormat< (outs), (ins),
2210 "ENDFUNC", []>;
2211 def ENDIF : ILFormat< (outs), (ins),
2212 "ENDIF", []>;
2213 def WHILELOOP : ILFormat< (outs), (ins),
2214 "WHILE", []>;
2215 def ENDLOOP : ILFormat< (outs), (ins),
2216 "ENDLOOP", []>;
2217 def FUNC : ILFormat< (outs), (ins),
2218 "FUNC", []>;
2219 def RETDYN : ILFormat< (outs), (ins),
2220 "RET_DYN", []>;
2221 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2222 defm IF_LOGICALNZ : BranchInstr<"IF_LOGICALNZ">;
2223 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2224 defm IF_LOGICALZ : BranchInstr<"IF_LOGICALZ">;
2225 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2226 defm BREAK_LOGICALNZ : BranchInstr<"BREAK_LOGICALNZ">;
2227 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2228 defm BREAK_LOGICALZ : BranchInstr<"BREAK_LOGICALZ">;
2229 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2230 defm CONTINUE_LOGICALNZ : BranchInstr<"CONTINUE_LOGICALNZ">;
2231 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2232 defm CONTINUE_LOGICALZ : BranchInstr<"CONTINUE_LOGICALZ">;
2233 defm IFC : BranchInstr2<"IFC">;
2234 defm BREAKC : BranchInstr2<"BREAKC">;
2235 defm CONTINUEC : BranchInstr2<"CONTINUEC">;
2236}
2237
Tom Stellard75aadc22012-12-11 21:25:42 +00002238//===----------------------------------------------------------------------===//
2239// ISel Patterns
2240//===----------------------------------------------------------------------===//
2241
Tom Stellard2add82d2013-03-08 15:37:09 +00002242// CND*_INT Pattterns for f32 True / False values
2243
2244class CND_INT_f32 <InstR600 cnd, CondCode cc> : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002245 (selectcc i32:$src0, 0, f32:$src1, f32:$src2, cc),
2246 (cnd $src0, $src1, $src2)
Tom Stellard2add82d2013-03-08 15:37:09 +00002247>;
2248
2249def : CND_INT_f32 <CNDE_INT, SETEQ>;
2250def : CND_INT_f32 <CNDGT_INT, SETGT>;
2251def : CND_INT_f32 <CNDGE_INT, SETGE>;
2252
Tom Stellard75aadc22012-12-11 21:25:42 +00002253//CNDGE_INT extra pattern
2254def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002255 (selectcc i32:$src0, -1, i32:$src1, i32:$src2, COND_GT),
2256 (CNDGE_INT $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +00002257>;
2258
2259// KIL Patterns
2260def KILP : Pat <
2261 (int_AMDGPU_kilp),
2262 (MASK_WRITE (KILLGT (f32 ONE), (f32 ZERO)))
2263>;
2264
2265def KIL : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002266 (int_AMDGPU_kill f32:$src0),
2267 (MASK_WRITE (KILLGT (f32 ZERO), $src0))
Tom Stellard75aadc22012-12-11 21:25:42 +00002268>;
2269
2270// SGT Reverse args
2271def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002272 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_LT),
2273 (SGT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002274>;
2275
2276// SGE Reverse args
2277def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002278 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_LE),
2279 (SGE $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002280>;
2281
Tom Stellarde06163a2013-02-07 14:02:35 +00002282// SETGT_DX10 reverse args
2283def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002284 (selectcc f32:$src0, f32:$src1, -1, 0, COND_LT),
2285 (SETGT_DX10 $src1, $src0)
Tom Stellarde06163a2013-02-07 14:02:35 +00002286>;
2287
2288// SETGE_DX10 reverse args
2289def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002290 (selectcc f32:$src0, f32:$src1, -1, 0, COND_LE),
2291 (SETGE_DX10 $src1, $src0)
Tom Stellarde06163a2013-02-07 14:02:35 +00002292>;
2293
Tom Stellard75aadc22012-12-11 21:25:42 +00002294// SETGT_INT reverse args
2295def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002296 (selectcc i32:$src0, i32:$src1, -1, 0, SETLT),
2297 (SETGT_INT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002298>;
2299
2300// SETGE_INT reverse args
2301def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002302 (selectcc i32:$src0, i32:$src1, -1, 0, SETLE),
2303 (SETGE_INT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002304>;
2305
2306// SETGT_UINT reverse args
2307def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002308 (selectcc i32:$src0, i32:$src1, -1, 0, SETULT),
2309 (SETGT_UINT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002310>;
2311
2312// SETGE_UINT reverse args
2313def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002314 (selectcc i32:$src0, i32:$src1, -1, 0, SETULE),
2315 (SETGE_UINT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002316>;
2317
2318// The next two patterns are special cases for handling 'true if ordered' and
2319// 'true if unordered' conditionals. The assumption here is that the behavior of
2320// SETE and SNE conforms to the Direct3D 10 rules for floating point values
2321// described here:
2322// http://msdn.microsoft.com/en-us/library/windows/desktop/cc308050.aspx#alpha_32_bit
2323// We assume that SETE returns false when one of the operands is NAN and
2324// SNE returns true when on of the operands is NAN
2325
2326//SETE - 'true if ordered'
2327def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002328 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, SETO),
2329 (SETE $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00002330>;
2331
Tom Stellarde06163a2013-02-07 14:02:35 +00002332//SETE_DX10 - 'true if ordered'
2333def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002334 (selectcc f32:$src0, f32:$src1, -1, 0, SETO),
2335 (SETE_DX10 $src0, $src1)
Tom Stellarde06163a2013-02-07 14:02:35 +00002336>;
2337
Tom Stellard75aadc22012-12-11 21:25:42 +00002338//SNE - 'true if unordered'
2339def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002340 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, SETUO),
2341 (SNE $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00002342>;
2343
Tom Stellarde06163a2013-02-07 14:02:35 +00002344//SETNE_DX10 - 'true if ordered'
2345def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002346 (selectcc f32:$src0, f32:$src1, -1, 0, SETUO),
2347 (SETNE_DX10 $src0, $src1)
Tom Stellarde06163a2013-02-07 14:02:35 +00002348>;
2349
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002350def : Extract_Element <f32, v4f32, 0, sub0>;
2351def : Extract_Element <f32, v4f32, 1, sub1>;
2352def : Extract_Element <f32, v4f32, 2, sub2>;
2353def : Extract_Element <f32, v4f32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002354
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002355def : Insert_Element <f32, v4f32, 0, sub0>;
2356def : Insert_Element <f32, v4f32, 1, sub1>;
2357def : Insert_Element <f32, v4f32, 2, sub2>;
2358def : Insert_Element <f32, v4f32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002359
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002360def : Extract_Element <i32, v4i32, 0, sub0>;
2361def : Extract_Element <i32, v4i32, 1, sub1>;
2362def : Extract_Element <i32, v4i32, 2, sub2>;
2363def : Extract_Element <i32, v4i32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002364
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002365def : Insert_Element <i32, v4i32, 0, sub0>;
2366def : Insert_Element <i32, v4i32, 1, sub1>;
2367def : Insert_Element <i32, v4i32, 2, sub2>;
2368def : Insert_Element <i32, v4i32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002369
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002370def : Vector4_Build <v4f32, f32>;
2371def : Vector4_Build <v4i32, i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002372
Tom Stellard0344cdf2013-08-01 15:23:42 +00002373def : Extract_Element <f32, v2f32, 0, sub0>;
2374def : Extract_Element <f32, v2f32, 1, sub1>;
2375
2376def : Insert_Element <f32, v2f32, 0, sub0>;
2377def : Insert_Element <f32, v2f32, 1, sub1>;
2378
2379def : Extract_Element <i32, v2i32, 0, sub0>;
2380def : Extract_Element <i32, v2i32, 1, sub1>;
2381
2382def : Insert_Element <i32, v2i32, 0, sub0>;
2383def : Insert_Element <i32, v2i32, 1, sub1>;
2384
Tom Stellard75aadc22012-12-11 21:25:42 +00002385// bitconvert patterns
2386
2387def : BitConvert <i32, f32, R600_Reg32>;
2388def : BitConvert <f32, i32, R600_Reg32>;
Tom Stellard0344cdf2013-08-01 15:23:42 +00002389def : BitConvert <v2f32, v2i32, R600_Reg64>;
2390def : BitConvert <v2i32, v2f32, R600_Reg64>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002391def : BitConvert <v4f32, v4i32, R600_Reg128>;
2392def : BitConvert <v4i32, v4f32, R600_Reg128>;
2393
2394// DWORDADDR pattern
2395def : DwordAddrPat <i32, R600_Reg32>;
2396
2397} // End isR600toCayman Predicate