blob: 375f965b7b2e3341d2006914aba82263ae5d91cb [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengf55b7382008-01-05 00:41:47 +000016#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000017#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000018#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000019#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000023#include "llvm/CodeGen/SelectionDAGISel.h"
Peter Collingbourne235c2752016-12-08 19:01:00 +000024#include "llvm/IR/ConstantRange.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000025#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Instructions.h"
27#include "llvm/IR/Intrinsics.h"
28#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000029#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000030#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000031#include "llvm/Support/KnownBits.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000032#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetMachine.h"
35#include "llvm/Target/TargetOptions.h"
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +000036#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000037using namespace llvm;
38
Chandler Carruth84e68b22014-04-22 02:41:26 +000039#define DEBUG_TYPE "x86-isel"
40
Chris Lattner1ef9cd42006-12-19 22:59:26 +000041STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
42
Chris Lattner655e7df2005-11-16 01:54:32 +000043//===----------------------------------------------------------------------===//
44// Pattern Matcher Implementation
45//===----------------------------------------------------------------------===//
46
47namespace {
Sanjay Patelb5723d02015-10-13 15:12:27 +000048 /// This corresponds to X86AddressMode, but uses SDValue's instead of register
49 /// numbers for the leaves of the matched tree.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000050 struct X86ISelAddressMode {
51 enum {
52 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000053 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000054 } BaseType;
55
Dan Gohman0fd54fb2010-04-29 23:30:41 +000056 // This is really a union, discriminated by BaseType!
57 SDValue Base_Reg;
58 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000059
60 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000061 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000062 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000063 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000064 const GlobalValue *GV;
65 const Constant *CP;
66 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000067 const char *ES;
Rafael Espindola36b718f2015-06-22 17:46:53 +000068 MCSymbol *MCSym;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000069 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000070 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000071 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000072
73 X86ISelAddressMode()
Rafael Espindola36b718f2015-06-22 17:46:53 +000074 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
75 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
76 MCSym(nullptr), JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {}
Dan Gohman4e3e3de2009-02-07 00:43:41 +000077
78 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000079 return GV != nullptr || CP != nullptr || ES != nullptr ||
Rafael Espindola36b718f2015-06-22 17:46:53 +000080 MCSym != nullptr || JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000081 }
Chad Rosier24c19d22012-08-01 18:39:17 +000082
Chris Lattnerfea81da2009-06-27 04:16:01 +000083 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000084 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000085 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000086 }
Chad Rosier24c19d22012-08-01 18:39:17 +000087
Sanjay Patelb5723d02015-10-13 15:12:27 +000088 /// Return true if this addressing mode is already RIP-relative.
Chris Lattnerfea81da2009-06-27 04:16:01 +000089 bool isRIPRelative() const {
90 if (BaseType != RegBase) return false;
91 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000092 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000093 return RegNode->getReg() == X86::RIP;
94 return false;
95 }
Chad Rosier24c19d22012-08-01 18:39:17 +000096
Chris Lattnerfea81da2009-06-27 04:16:01 +000097 void setBaseReg(SDValue Reg) {
98 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +000099 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000100 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000101
Aaron Ballman615eb472017-10-15 14:32:27 +0000102#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Craig Topper25007c42018-03-16 21:10:07 +0000103 void dump(SelectionDAG *DAG = nullptr) {
David Greenedbdb1b22010-01-05 01:29:08 +0000104 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000105 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000106 if (Base_Reg.getNode())
Craig Topper25007c42018-03-16 21:10:07 +0000107 Base_Reg.getNode()->dump(DAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000108 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000109 dbgs() << "nul\n";
110 if (BaseType == FrameIndexBase)
111 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n';
112 dbgs() << " Scale " << Scale << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000113 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000114 if (IndexReg.getNode())
Craig Topper25007c42018-03-16 21:10:07 +0000115 IndexReg.getNode()->dump(DAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000116 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000117 dbgs() << "nul\n";
David Greenedbdb1b22010-01-05 01:29:08 +0000118 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000119 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000120 if (GV)
121 GV->dump();
122 else
David Greenedbdb1b22010-01-05 01:29:08 +0000123 dbgs() << "nul";
124 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000125 if (CP)
126 CP->dump();
127 else
David Greenedbdb1b22010-01-05 01:29:08 +0000128 dbgs() << "nul";
129 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000130 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000131 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000132 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000133 else
David Greenedbdb1b22010-01-05 01:29:08 +0000134 dbgs() << "nul";
Rafael Espindola36b718f2015-06-22 17:46:53 +0000135 dbgs() << " MCSym ";
136 if (MCSym)
137 dbgs() << MCSym;
138 else
139 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000140 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000141 }
Manman Ren742534c2012-09-06 19:06:06 +0000142#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000143 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000144}
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000145
146namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000147 //===--------------------------------------------------------------------===//
Sanjay Patelb5723d02015-10-13 15:12:27 +0000148 /// ISel - X86-specific code to select X86 machine instructions for
Chris Lattner655e7df2005-11-16 01:54:32 +0000149 /// SelectionDAG operations.
150 ///
Craig Topper26eec092014-03-31 06:22:15 +0000151 class X86DAGToDAGISel final : public SelectionDAGISel {
Sanjay Patelb5723d02015-10-13 15:12:27 +0000152 /// Keep a pointer to the X86Subtarget around so that we can
Chris Lattner655e7df2005-11-16 01:54:32 +0000153 /// make the right decision when generating code for different targets.
154 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000155
Sanjay Patelb5723d02015-10-13 15:12:27 +0000156 /// If true, selector should try to optimize for code size instead of
157 /// performance.
Evan Cheng7d6fa972008-09-26 23:41:32 +0000158 bool OptForSize;
159
Hans Wennborg4ae51192016-03-25 01:10:56 +0000160 /// If true, selector should try to optimize for minimum code size.
161 bool OptForMinSize;
162
Chris Lattner655e7df2005-11-16 01:54:32 +0000163 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000164 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Hans Wennborg4ae51192016-03-25 01:10:56 +0000165 : SelectionDAGISel(tm, OptLevel), OptForSize(false),
Matt Morehouse9e658c92017-12-01 22:20:26 +0000166 OptForMinSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000167
Mehdi Amini117296c2016-10-01 02:56:57 +0000168 StringRef getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000169 return "X86 DAG->DAG Instruction Selection";
170 }
171
Eric Christopher4f09c592014-05-22 01:53:26 +0000172 bool runOnMachineFunction(MachineFunction &MF) override {
173 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000174 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000175 SelectionDAGISel::runOnMachineFunction(MF);
176 return true;
177 }
178
Craig Topper2d9361e2014-03-09 07:44:38 +0000179 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000180
Craig Topper2d9361e2014-03-09 07:44:38 +0000181 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000182
Craig Topper2d9361e2014-03-09 07:44:38 +0000183 void PreprocessISelDAG() override;
Craig Toppere6913ec2018-03-16 17:13:42 +0000184 void PostprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000185
Chris Lattner655e7df2005-11-16 01:54:32 +0000186// Include the pieces autogenerated from the target description.
187#include "X86GenDAGISel.inc"
188
189 private:
Justin Bogner593741d2016-05-10 23:55:37 +0000190 void Select(SDNode *N) override;
Chris Lattner655e7df2005-11-16 01:54:32 +0000191
Sanjay Patel85030aa2015-10-13 16:23:00 +0000192 bool foldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
193 bool matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
194 bool matchWrapper(SDValue N, X86ISelAddressMode &AM);
195 bool matchAddress(SDValue N, X86ISelAddressMode &AM);
Craig Topperc314f462017-11-13 17:53:59 +0000196 bool matchVectorAddress(SDValue N, X86ISelAddressMode &AM);
Sanjay Patelefab8b02015-10-21 18:56:06 +0000197 bool matchAdd(SDValue N, X86ISelAddressMode &AM, unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000198 bool matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +0000199 unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000200 bool matchAddressBase(SDValue N, X86ISelAddressMode &AM);
201 bool selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000202 SDValue &Scale, SDValue &Index, SDValue &Disp,
203 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000204 bool selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000205 SDValue &Scale, SDValue &Index, SDValue &Disp,
206 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000207 bool selectMOV64Imm32(SDValue N, SDValue &Imm);
208 bool selectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000209 SDValue &Scale, SDValue &Index, SDValue &Disp,
210 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000211 bool selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +0000212 SDValue &Scale, SDValue &Index, SDValue &Disp,
213 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000214 bool selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000215 SDValue &Scale, SDValue &Index, SDValue &Disp,
216 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000217 bool selectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000218 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000219 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000220 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000221 SDValue &NodeWithChain);
Peter Collingbourne32ab3a82016-11-09 23:53:43 +0000222 bool selectRelocImm(SDValue N, SDValue &Op);
Chad Rosier24c19d22012-08-01 18:39:17 +0000223
Craig Topper78a77042017-11-08 20:17:33 +0000224 bool tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000225 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000226 SDValue &Index, SDValue &Disp,
227 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000228
Craig Topper78a77042017-11-08 20:17:33 +0000229 // Convience method where P is also root.
230 bool tryFoldLoad(SDNode *P, SDValue N,
231 SDValue &Base, SDValue &Scale,
232 SDValue &Index, SDValue &Disp,
233 SDValue &Segment) {
234 return tryFoldLoad(P, P, N, Base, Scale, Index, Disp, Segment);
235 }
236
Sanjay Patelb5723d02015-10-13 15:12:27 +0000237 /// Implement addressing mode selection for inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000238 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000239 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000240 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000241
Sanjay Patel85030aa2015-10-13 16:23:00 +0000242 void emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000243
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000244 inline void getAddressOperands(X86ISelAddressMode &AM, const SDLoc &DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000245 SDValue &Base, SDValue &Scale,
246 SDValue &Index, SDValue &Disp,
247 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000248 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
Mehdi Amini44ede332015-07-09 02:09:04 +0000249 ? CurDAG->getTargetFrameIndex(
250 AM.Base_FrameIndex,
251 TLI->getPointerTy(CurDAG->getDataLayout()))
Eric Christopherb17140d2014-10-08 07:32:17 +0000252 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000253 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000254 Index = AM.IndexReg;
Sanjay Patelb5723d02015-10-13 15:12:27 +0000255 // These are 32-bit even in 64-bit mode since RIP-relative offset
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000256 // is 32-bit.
257 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000258 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000259 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000260 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000261 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000262 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000263 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000264 else if (AM.ES) {
265 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000266 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Rafael Espindola36b718f2015-06-22 17:46:53 +0000267 } else if (AM.MCSym) {
268 assert(!AM.Disp && "Non-zero displacement is ignored with MCSym.");
269 assert(AM.SymbolFlags == 0 && "oo");
270 Disp = CurDAG->getMCSymbol(AM.MCSym, MVT::i32);
Michael Liaoabb87d42012-09-12 21:43:09 +0000271 } else if (AM.JT != -1) {
272 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000273 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000274 } else if (AM.BlockAddr)
275 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
276 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000277 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000278 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000279
280 if (AM.Segment.getNode())
281 Segment = AM.Segment;
282 else
Owen Anderson9f944592009-08-11 20:47:22 +0000283 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000284 }
285
Michael Kuperstein243c0732015-08-11 14:10:58 +0000286 // Utility function to determine whether we should avoid selecting
287 // immediate forms of instructions for better code size or not.
288 // At a high level, we'd like to avoid such instructions when
289 // we have similar constants used within the same basic block
290 // that can be kept in a register.
291 //
292 bool shouldAvoidImmediateInstFormsForSize(SDNode *N) const {
293 uint32_t UseCount = 0;
294
295 // Do not want to hoist if we're not optimizing for size.
296 // TODO: We'd like to remove this restriction.
297 // See the comment in X86InstrInfo.td for more info.
298 if (!OptForSize)
299 return false;
300
301 // Walk all the users of the immediate.
302 for (SDNode::use_iterator UI = N->use_begin(),
303 UE = N->use_end(); (UI != UE) && (UseCount < 2); ++UI) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000304
Michael Kuperstein243c0732015-08-11 14:10:58 +0000305 SDNode *User = *UI;
306
307 // This user is already selected. Count it as a legitimate use and
308 // move on.
309 if (User->isMachineOpcode()) {
310 UseCount++;
311 continue;
312 }
313
314 // We want to count stores of immediates as real uses.
315 if (User->getOpcode() == ISD::STORE &&
316 User->getOperand(1).getNode() == N) {
317 UseCount++;
318 continue;
319 }
320
321 // We don't currently match users that have > 2 operands (except
322 // for stores, which are handled above)
323 // Those instruction won't match in ISEL, for now, and would
324 // be counted incorrectly.
325 // This may change in the future as we add additional instruction
326 // types.
327 if (User->getNumOperands() != 2)
328 continue;
Justin Bognerb0126992016-05-05 23:19:08 +0000329
Michael Kuperstein243c0732015-08-11 14:10:58 +0000330 // Immediates that are used for offsets as part of stack
331 // manipulation should be left alone. These are typically
332 // used to indicate SP offsets for argument passing and
333 // will get pulled into stores/pushes (implicitly).
334 if (User->getOpcode() == X86ISD::ADD ||
335 User->getOpcode() == ISD::ADD ||
336 User->getOpcode() == X86ISD::SUB ||
337 User->getOpcode() == ISD::SUB) {
338
339 // Find the other operand of the add/sub.
340 SDValue OtherOp = User->getOperand(0);
341 if (OtherOp.getNode() == N)
342 OtherOp = User->getOperand(1);
343
344 // Don't count if the other operand is SP.
345 RegisterSDNode *RegNode;
346 if (OtherOp->getOpcode() == ISD::CopyFromReg &&
347 (RegNode = dyn_cast_or_null<RegisterSDNode>(
348 OtherOp->getOperand(1).getNode())))
349 if ((RegNode->getReg() == X86::ESP) ||
350 (RegNode->getReg() == X86::RSP))
351 continue;
352 }
353
354 // ... otherwise, count this and move on.
355 UseCount++;
356 }
357
358 // If we have more than 1 use, then recommend for hoisting.
359 return (UseCount > 1);
360 }
361
Sanjay Patelb5723d02015-10-13 15:12:27 +0000362 /// Return a target constant with the specified value of type i8.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000363 inline SDValue getI8Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000364 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000365 }
366
Sanjay Patelb5723d02015-10-13 15:12:27 +0000367 /// Return a target constant with the specified value, of type i32.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000368 inline SDValue getI32Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000369 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000370 }
Evan Chengd49cc362006-02-10 22:24:32 +0000371
Craig Topper2b2d8c52018-02-15 19:57:35 +0000372 /// Return a target constant with the specified value, of type i64.
373 inline SDValue getI64Imm(uint64_t Imm, const SDLoc &DL) {
374 return CurDAG->getTargetConstant(Imm, DL, MVT::i64);
375 }
376
Craig Topper092c2f42017-09-23 05:34:07 +0000377 SDValue getExtractVEXTRACTImmediate(SDNode *N, unsigned VecWidth,
378 const SDLoc &DL) {
379 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
380 uint64_t Index = N->getConstantOperandVal(1);
381 MVT VecVT = N->getOperand(0).getSimpleValueType();
Craig Topper9563cab2017-10-08 01:33:42 +0000382 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000383 }
384
385 SDValue getInsertVINSERTImmediate(SDNode *N, unsigned VecWidth,
386 const SDLoc &DL) {
387 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
388 uint64_t Index = N->getConstantOperandVal(2);
389 MVT VecVT = N->getSimpleValueType(0);
Craig Topper9563cab2017-10-08 01:33:42 +0000390 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000391 }
392
Sanjay Patelb5723d02015-10-13 15:12:27 +0000393 /// Return an SDNode that returns the value of the global base register.
394 /// Output instructions required to initialize the global base register,
395 /// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +0000396 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000397
Sanjay Patelb5723d02015-10-13 15:12:27 +0000398 /// Return a reference to the TargetMachine, casted to the target-specific
399 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000400 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000401 return static_cast<const X86TargetMachine &>(TM);
402 }
403
Sanjay Patelb5723d02015-10-13 15:12:27 +0000404 /// Return a reference to the TargetInstrInfo, casted to the target-specific
405 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000406 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000407 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000408 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000409
410 /// \brief Address-mode matching performs shift-of-and to and-of-shift
411 /// reassociation in order to expose more scaled addressing
412 /// opportunities.
413 bool ComplexPatternFuncMutatesDAG() const override {
414 return true;
415 }
Peter Collingbourneef089bd2017-02-09 22:02:28 +0000416
417 bool isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const;
418
419 /// Returns whether this is a relocatable immediate in the range
420 /// [-2^Width .. 2^Width-1].
421 template <unsigned Width> bool isSExtRelocImm(SDNode *N) const {
422 if (auto *CN = dyn_cast<ConstantSDNode>(N))
423 return isInt<Width>(CN->getSExtValue());
424 return isSExtAbsoluteSymbolRef(Width, N);
425 }
Craig Topper4de6f582017-08-19 23:21:22 +0000426
427 // Indicates we should prefer to use a non-temporal load for this load.
428 bool useNonTemporalLoad(LoadSDNode *N) const {
429 if (!N->isNonTemporal())
430 return false;
431
432 unsigned StoreSize = N->getMemoryVT().getStoreSize();
433
434 if (N->getAlignment() < StoreSize)
435 return false;
436
437 switch (StoreSize) {
438 default: llvm_unreachable("Unsupported store size");
439 case 16:
440 return Subtarget->hasSSE41();
441 case 32:
442 return Subtarget->hasAVX2();
443 case 64:
444 return Subtarget->hasAVX512();
445 }
446 }
Chandler Carruth03258f22017-08-25 02:04:03 +0000447
448 bool foldLoadStoreIntoMemOperand(SDNode *Node);
Craig Topper958106d2017-09-12 17:40:25 +0000449 bool matchBEXTRFromAnd(SDNode *Node);
Sanjay Patel74a1eef2018-01-19 16:37:25 +0000450 bool shrinkAndImmediate(SDNode *N);
Craig Topperba3cc2e2017-09-25 18:43:13 +0000451 bool isMaskZeroExtended(SDNode *N) const;
Chris Lattner655e7df2005-11-16 01:54:32 +0000452 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000453}
454
Evan Cheng72bb66a2006-08-08 00:31:00 +0000455
Craig Topperba3cc2e2017-09-25 18:43:13 +0000456// Returns true if this masked compare can be implemented legally with this
457// type.
458static bool isLegalMaskCompare(SDNode *N, const X86Subtarget *Subtarget) {
Uriel Korachbb866862017-11-06 09:22:38 +0000459 unsigned Opcode = N->getOpcode();
Craig Topper15d69732018-01-28 00:56:30 +0000460 if (Opcode == X86ISD::CMPM || Opcode == X86ISD::CMPMU ||
Craig Topper48d5ed22018-02-28 08:14:28 +0000461 Opcode == X86ISD::CMPM_RND || Opcode == X86ISD::VFPCLASS) {
Craig Topperba3cc2e2017-09-25 18:43:13 +0000462 // We can get 256-bit 8 element types here without VLX being enabled. When
463 // this happens we will use 512-bit operations and the mask will not be
464 // zero extended.
Uriel Koracheb47d952017-11-06 08:32:45 +0000465 EVT OpVT = N->getOperand(0).getValueType();
Craig Topperd58c1652018-01-07 18:20:37 +0000466 if (OpVT.is256BitVector() || OpVT.is128BitVector())
Craig Topperba3cc2e2017-09-25 18:43:13 +0000467 return Subtarget->hasVLX();
468
469 return true;
470 }
Craig Topper48d5ed22018-02-28 08:14:28 +0000471 // Scalar opcodes use 128 bit registers, but aren't subject to the VLX check.
472 if (Opcode == X86ISD::VFPCLASSS || Opcode == X86ISD::FSETCCM ||
473 Opcode == X86ISD::FSETCCM_RND)
474 return true;
Craig Topperba3cc2e2017-09-25 18:43:13 +0000475
476 return false;
477}
478
479// Returns true if we can assume the writer of the mask has zero extended it
480// for us.
481bool X86DAGToDAGISel::isMaskZeroExtended(SDNode *N) const {
482 // If this is an AND, check if we have a compare on either side. As long as
483 // one side guarantees the mask is zero extended, the AND will preserve those
484 // zeros.
485 if (N->getOpcode() == ISD::AND)
486 return isLegalMaskCompare(N->getOperand(0).getNode(), Subtarget) ||
487 isLegalMaskCompare(N->getOperand(1).getNode(), Subtarget);
488
489 return isLegalMaskCompare(N, Subtarget);
490}
491
Evan Cheng5e73ff22010-02-15 19:41:07 +0000492bool
493X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000494 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000495
Evan Cheng5e73ff22010-02-15 19:41:07 +0000496 if (!N.hasOneUse())
497 return false;
498
499 if (N.getOpcode() != ISD::LOAD)
500 return true;
501
502 // If N is a load, do additional profitability checks.
503 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000504 switch (U->getOpcode()) {
505 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000506 case X86ISD::ADD:
507 case X86ISD::SUB:
508 case X86ISD::AND:
509 case X86ISD::XOR:
510 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000511 case ISD::ADD:
Amaury Sechet8ac81f32017-04-30 19:24:09 +0000512 case ISD::ADDCARRY:
Evan Cheng83bdb382008-11-27 00:49:46 +0000513 case ISD::AND:
514 case ISD::OR:
515 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000516 SDValue Op1 = U->getOperand(1);
517
Evan Cheng83bdb382008-11-27 00:49:46 +0000518 // If the other operand is a 8-bit immediate we should fold the immediate
519 // instead. This reduces code size.
520 // e.g.
521 // movl 4(%esp), %eax
522 // addl $4, %eax
523 // vs.
524 // movl $4, %eax
525 // addl 4(%esp), %eax
526 // The former is 2 bytes shorter. In case where the increment is 1, then
527 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindolabb834f02009-04-10 10:09:34 +0000528 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman2293eb62009-03-14 02:07:16 +0000529 if (Imm->getAPIntValue().isSignedIntN(8))
530 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000531
532 // If the other operand is a TLS address, we should fold it instead.
533 // This produces
534 // movl %gs:0, %eax
535 // leal i@NTPOFF(%eax), %eax
536 // instead of
537 // movl $i@NTPOFF, %eax
538 // addl %gs:0, %eax
539 // if the block also has an access to a second TLS address this will save
540 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000541 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000542 if (Op1.getOpcode() == X86ISD::Wrapper) {
543 SDValue Val = Op1.getOperand(0);
544 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
545 return false;
546 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000547 }
548 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000549 }
550
551 return true;
552}
553
Sanjay Patelb5723d02015-10-13 15:12:27 +0000554/// Replace the original chain operand of the call with
Evan Chengd703df62010-03-14 03:48:46 +0000555/// load's chain operand and move load below the call's chain operand.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000556static void moveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
557 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000558 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000559 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000560 if (Chain.getNode() == Load.getNode())
561 Ops.push_back(Load.getOperand(0));
562 else {
563 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000564 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000565 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
566 if (Chain.getOperand(i).getNode() == Load.getNode())
567 Ops.push_back(Load.getOperand(0));
568 else
569 Ops.push_back(Chain.getOperand(i));
570 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000571 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000572 Ops.clear();
573 Ops.push_back(NewChain);
574 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000575 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000576 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000577 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000578 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000579
Evan Chengf00f1e52008-08-25 21:27:18 +0000580 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000581 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000582 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000583 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000584}
585
Sanjay Patelb5723d02015-10-13 15:12:27 +0000586/// Return true if call address is a load and it can be
Evan Chengf00f1e52008-08-25 21:27:18 +0000587/// moved below CALLSEQ_START and the chains leading up to the call.
588/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000589/// In the case of a tail call, there isn't a callseq node between the call
590/// chain and the load.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000591static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000592 // The transformation is somewhat dangerous if the call's chain was glued to
593 // the call. After MoveBelowOrigChain the load is moved between the call and
594 // the chain, this can create a cycle if the load is not folded. So it is
595 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000596 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000597 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000598 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000599 if (!LD ||
600 LD->isVolatile() ||
601 LD->getAddressingMode() != ISD::UNINDEXED ||
602 LD->getExtensionType() != ISD::NON_EXTLOAD)
603 return false;
604
605 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000606 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000607 if (!Chain.hasOneUse())
608 return false;
609 Chain = Chain.getOperand(0);
610 }
Evan Chengd703df62010-03-14 03:48:46 +0000611
612 if (!Chain.getNumOperands())
613 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000614 // Since we are not checking for AA here, conservatively abort if the chain
615 // writes to memory. It's not safe to move the callee (a load) across a store.
616 if (isa<MemSDNode>(Chain.getNode()) &&
617 cast<MemSDNode>(Chain.getNode())->writeMem())
618 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000619 if (Chain.getOperand(0).getNode() == Callee.getNode())
620 return true;
621 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000622 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
623 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000624 return true;
625 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000626}
627
Chris Lattner8d637042010-03-02 23:12:51 +0000628void X86DAGToDAGISel::PreprocessISelDAG() {
Hans Wennborg4ae51192016-03-25 01:10:56 +0000629 // OptFor[Min]Size are used in pattern predicates that isel is matching.
Matthias Braunf1caa282017-12-15 22:22:58 +0000630 OptForSize = MF->getFunction().optForSize();
631 OptForMinSize = MF->getFunction().optForMinSize();
Hans Wennborg4ae51192016-03-25 01:10:56 +0000632 assert((!OptForMinSize || OptForSize) && "OptForMinSize implies OptForSize");
Chad Rosier24c19d22012-08-01 18:39:17 +0000633
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000634 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
635 E = CurDAG->allnodes_end(); I != E; ) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000636 SDNode *N = &*I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000637
Craig Topper7e910a92018-02-01 17:08:39 +0000638 // If this is a target specific AND node with no flag usages, turn it back
639 // into ISD::AND to enable test instruction matching.
640 if (N->getOpcode() == X86ISD::AND && !N->hasAnyUseOfValue(1)) {
641 SDValue Res = CurDAG->getNode(ISD::AND, SDLoc(N), N->getValueType(0),
642 N->getOperand(0), N->getOperand(1));
643 --I;
644 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Res);
645 ++I;
646 CurDAG->DeleteNode(N);
647 }
648
Evan Chengd703df62010-03-14 03:48:46 +0000649 if (OptLevel != CodeGenOpt::None &&
Chandler Carruthc58f2162018-01-22 22:05:25 +0000650 // Only do this when the target can fold the load into the call or
651 // jmp.
652 !Subtarget->useRetpoline() &&
Craig Topper62c47a22017-08-29 05:14:27 +0000653 ((N->getOpcode() == X86ISD::CALL && !Subtarget->slowTwoMemOps()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000654 (N->getOpcode() == X86ISD::TC_RETURN &&
Evan Cheng847ad442012-10-05 01:48:22 +0000655 (Subtarget->is64Bit() ||
Rafael Espindolaf9e348b2016-06-27 21:33:08 +0000656 !getTargetMachine().isPositionIndependent())))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000657 /// Also try moving call address load from outside callseq_start to just
658 /// before the call to allow it to be folded.
659 ///
660 /// [Load chain]
661 /// ^
662 /// |
663 /// [Load]
664 /// ^ ^
665 /// | |
666 /// / \--
667 /// / |
668 ///[CALLSEQ_START] |
669 /// ^ |
670 /// | |
671 /// [LOAD/C2Reg] |
672 /// | |
673 /// \ /
674 /// \ /
675 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000676 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000677 SDValue Chain = N->getOperand(0);
678 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000679 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000680 continue;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000681 moveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000682 ++NumLoadMoved;
683 continue;
684 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000685
Chris Lattner8d637042010-03-02 23:12:51 +0000686 // Lower fpround and fpextend nodes that target the FP stack to be store and
687 // load to the stack. This is a gross hack. We would like to simply mark
688 // these as being illegal, but when we do that, legalize produces these when
689 // it expands calls, then expands these in the same legalize pass. We would
690 // like dag combine to be able to hack on these between the call expansion
691 // and the node legalization. As such this pass basically does "really
692 // late" legalization of these inline with the X86 isel pass.
693 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000694 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
695 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000696
Craig Topper83e042a2013-08-15 05:57:07 +0000697 MVT SrcVT = N->getOperand(0).getSimpleValueType();
698 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000699
700 // If any of the sources are vectors, no fp stack involved.
701 if (SrcVT.isVector() || DstVT.isVector())
702 continue;
703
704 // If the source and destination are SSE registers, then this is a legal
705 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000706 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000707 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000708 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
709 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000710 if (SrcIsSSE && DstIsSSE)
711 continue;
712
Chris Lattnerd587e582008-03-09 07:05:32 +0000713 if (!SrcIsSSE && !DstIsSSE) {
714 // If this is an FPStack extension, it is a noop.
715 if (N->getOpcode() == ISD::FP_EXTEND)
716 continue;
717 // If this is a value-preserving FPStack truncation, it is a noop.
718 if (N->getConstantOperandVal(1))
719 continue;
720 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000721
Chris Lattnera91f77e2008-01-24 08:07:48 +0000722 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
723 // FPStack has extload and truncstore. SSE can fold direct loads into other
724 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000725 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000726 if (N->getOpcode() == ISD::FP_ROUND)
727 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
728 else
729 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000730
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000731 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000732 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000733
Chris Lattnera91f77e2008-01-24 08:07:48 +0000734 // FIXME: optimize the case where the src/dest is a load or store?
Justin Lebar9c375812016-07-15 18:27:10 +0000735 SDValue Store =
736 CurDAG->getTruncStore(CurDAG->getEntryNode(), dl, N->getOperand(0),
737 MemTmp, MachinePointerInfo(), MemVT);
Stuart Hastings81c43062011-02-16 16:23:55 +0000738 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Justin Lebar9c375812016-07-15 18:27:10 +0000739 MachinePointerInfo(), MemVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000740
741 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
742 // extload we created. This will cause general havok on the dag because
743 // anything below the conversion could be folded into other existing nodes.
744 // To avoid invalidating 'I', back it up to the convert node.
745 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000746 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000747
Chris Lattnera91f77e2008-01-24 08:07:48 +0000748 // Now that we did that, the node is dead. Increment the iterator to the
749 // next node to process, then delete N.
750 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000751 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000752 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000753}
754
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000755
Craig Toppere6913ec2018-03-16 17:13:42 +0000756void X86DAGToDAGISel::PostprocessISelDAG() {
757 // Skip peepholes at -O0.
758 if (TM.getOptLevel() == CodeGenOpt::None)
759 return;
760
761 // Attempt to remove vectors moves that were inserted to zero upper bits.
762
763 SelectionDAG::allnodes_iterator Position(CurDAG->getRoot().getNode());
764 ++Position;
765
766 while (Position != CurDAG->allnodes_begin()) {
767 SDNode *N = &*--Position;
768 // Skip dead nodes and any non-machine opcodes.
769 if (N->use_empty() || !N->isMachineOpcode())
770 continue;
771
772 if (N->getMachineOpcode() != TargetOpcode::SUBREG_TO_REG)
773 continue;
774
775 unsigned SubRegIdx = N->getConstantOperandVal(2);
776 if (SubRegIdx != X86::sub_xmm && SubRegIdx != X86::sub_ymm)
777 continue;
778
779 SDValue Move = N->getOperand(1);
780 if (!Move.isMachineOpcode())
781 continue;
782
783 // Make sure its one of the move opcodes we recognize.
784 switch (Move.getMachineOpcode()) {
785 default:
786 continue;
787 case X86::VMOVAPDrr: case X86::VMOVUPDrr:
788 case X86::VMOVAPSrr: case X86::VMOVUPSrr:
789 case X86::VMOVDQArr: case X86::VMOVDQUrr:
790 case X86::VMOVAPDYrr: case X86::VMOVUPDYrr:
791 case X86::VMOVAPSYrr: case X86::VMOVUPSYrr:
792 case X86::VMOVDQAYrr: case X86::VMOVDQUYrr:
793 case X86::VMOVAPDZ128rr: case X86::VMOVUPDZ128rr:
794 case X86::VMOVAPSZ128rr: case X86::VMOVUPSZ128rr:
795 case X86::VMOVDQA32Z128rr: case X86::VMOVDQU32Z128rr:
796 case X86::VMOVDQA64Z128rr: case X86::VMOVDQU64Z128rr:
797 case X86::VMOVAPDZ256rr: case X86::VMOVUPDZ256rr:
798 case X86::VMOVAPSZ256rr: case X86::VMOVUPSZ256rr:
799 case X86::VMOVDQA32Z256rr: case X86::VMOVDQU32Z256rr:
800 case X86::VMOVDQA64Z256rr: case X86::VMOVDQU64Z256rr:
801 break;
802 }
803
804 SDValue In = Move.getOperand(0);
805 if (!In.isMachineOpcode() ||
806 In.getMachineOpcode() <= TargetOpcode::GENERIC_OP_END)
807 continue;
808
809 // Producing instruction is another vector instruction. We can drop the
810 // move.
811 CurDAG->UpdateNodeOperands(N, N->getOperand(0), In, N->getOperand(2));
812
813 // If the move is now dead, delete it.
814 if (Move.getNode()->use_empty())
815 CurDAG->RemoveDeadNode(Move.getNode());
816 }
817}
818
819
Sanjay Patelb5723d02015-10-13 15:12:27 +0000820/// Emit any code that needs to be executed only in the main function.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000821void X86DAGToDAGISel::emitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000822 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000823 TargetLowering::ArgListTy Args;
Mehdi Amini44ede332015-07-09 02:09:04 +0000824 auto &DL = CurDAG->getDataLayout();
David Majnemerd5ab35f2015-02-21 05:49:45 +0000825
826 TargetLowering::CallLoweringInfo CLI(*CurDAG);
827 CLI.setChain(CurDAG->getRoot())
828 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
Mehdi Amini44ede332015-07-09 02:09:04 +0000829 CurDAG->getExternalSymbol("__main", TLI->getPointerTy(DL)),
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +0000830 std::move(Args));
David Majnemerd5ab35f2015-02-21 05:49:45 +0000831 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
832 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
833 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000834 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000835}
836
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000837void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000838 // If this is main, emit special code for main.
Matthias Braunf1caa282017-12-15 22:22:58 +0000839 const Function &F = MF->getFunction();
840 if (F.hasExternalLinkage() && F.getName() == "main")
841 emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000842}
843
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000844static bool isDispSafeForFrameIndex(int64_t Val) {
Eli Friedman344ec792011-07-13 21:29:53 +0000845 // On 64-bit platforms, we can run into an issue where a frame index
846 // includes a displacement that, when added to the explicit displacement,
847 // will overflow the displacement field. Assuming that the frame index
848 // displacement fits into a 31-bit integer (which is only slightly more
849 // aggressive than the current fundamental assumption that it fits into
850 // a 32-bit integer), a 31-bit disp should always be safe.
851 return isInt<31>(Val);
852}
853
Sanjay Patel85030aa2015-10-13 16:23:00 +0000854bool X86DAGToDAGISel::foldOffsetIntoAddress(uint64_t Offset,
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000855 X86ISelAddressMode &AM) {
Reid Kleckner9dad2272015-05-04 23:22:36 +0000856 // Cannot combine ExternalSymbol displacements with integer offsets.
Rafael Espindola36b718f2015-06-22 17:46:53 +0000857 if (Offset != 0 && (AM.ES || AM.MCSym))
Reid Kleckner9dad2272015-05-04 23:22:36 +0000858 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000859 int64_t Val = AM.Disp + Offset;
860 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000861 if (Subtarget->is64Bit()) {
862 if (!X86::isOffsetSuitableForCodeModel(Val, M,
863 AM.hasSymbolicDisplacement()))
864 return true;
865 // In addition to the checks required for a register base, check that
866 // we do not try to use an unsafe Disp with a frame index.
867 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
868 !isDispSafeForFrameIndex(Val))
869 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000870 }
Eli Friedman344ec792011-07-13 21:29:53 +0000871 AM.Disp = Val;
872 return false;
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000873
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000874}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000875
Sanjay Patel85030aa2015-10-13 16:23:00 +0000876bool X86DAGToDAGISel::matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
Chris Lattner8a236b62010-09-22 04:39:11 +0000877 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000878
Chris Lattner8a236b62010-09-22 04:39:11 +0000879 // load gs:0 -> GS segment register.
880 // load fs:0 -> FS segment register.
881 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000882 // This optimization is valid because the GNU TLS model defines that
883 // gs:0 (or fs:0 on X86-64) contains its own address.
884 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000885 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000886 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
Petr Hoseka7d59162017-02-24 03:10:10 +0000887 (Subtarget->isTargetGlibc() || Subtarget->isTargetAndroid() ||
888 Subtarget->isTargetFuchsia()))
Chris Lattner8a236b62010-09-22 04:39:11 +0000889 switch (N->getPointerInfo().getAddrSpace()) {
890 case 256:
891 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
892 return false;
893 case 257:
894 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
895 return false;
David L Kreitzerc9fbf102016-05-03 20:16:08 +0000896 // Address space 258 is not handled here, because it is not used to
897 // address TLS areas.
Chris Lattner8a236b62010-09-22 04:39:11 +0000898 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000899
Rafael Espindola3b2df102009-04-08 21:14:34 +0000900 return true;
901}
902
Sanjay Patelb5723d02015-10-13 15:12:27 +0000903/// Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes into an addressing
904/// mode. These wrap things that will resolve down into a symbol reference.
905/// If no match is possible, this returns true, otherwise it returns false.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000906bool X86DAGToDAGISel::matchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000907 // If the addressing mode already has a symbol as the displacement, we can
908 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000909 if (AM.hasSymbolicDisplacement())
910 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000911
912 SDValue N0 = N.getOperand(0);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000913 CodeModel::Model M = TM.getCodeModel();
914
Chris Lattnerfea81da2009-06-27 04:16:01 +0000915 // Handle X86-64 rip-relative addresses. We check this before checking direct
916 // folding because RIP is preferable to non-RIP accesses.
Chandler Carruth3779ac12012-04-09 02:13:06 +0000917 if (Subtarget->is64Bit() && N.getOpcode() == X86ISD::WrapperRIP &&
Chris Lattnerfea81da2009-06-27 04:16:01 +0000918 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
919 // they cannot be folded into immediate fields.
920 // FIXME: This can be improved for kernel and other models?
Chandler Carruth3779ac12012-04-09 02:13:06 +0000921 (M == CodeModel::Small || M == CodeModel::Kernel)) {
922 // Base and index reg must be 0 in order to use %rip as base.
923 if (AM.hasBaseOrIndexReg())
924 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000925 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000926 X86ISelAddressMode Backup = AM;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000927 AM.GV = G->getGlobal();
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000928 AM.SymbolFlags = G->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000929 if (foldOffsetIntoAddress(G->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000930 AM = Backup;
931 return true;
932 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000933 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000934 X86ISelAddressMode Backup = AM;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000935 AM.CP = CP->getConstVal();
936 AM.Align = CP->getAlignment();
Chris Lattner1d3b65a2009-06-26 05:56:49 +0000937 AM.SymbolFlags = CP->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000938 if (foldOffsetIntoAddress(CP->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000939 AM = Backup;
940 return true;
941 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000942 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
943 AM.ES = S->getSymbol();
944 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000945 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
946 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000947 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000948 AM.JT = J->getIndex();
949 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000950 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
951 X86ISelAddressMode Backup = AM;
952 AM.BlockAddr = BA->getBlockAddress();
953 AM.SymbolFlags = BA->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000954 if (foldOffsetIntoAddress(BA->getOffset(), AM)) {
Michael Liaoabb87d42012-09-12 21:43:09 +0000955 AM = Backup;
956 return true;
957 }
958 } else
959 llvm_unreachable("Unhandled symbol reference node.");
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000960
Chris Lattnerfea81da2009-06-27 04:16:01 +0000961 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson9f944592009-08-11 20:47:22 +0000962 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000963 return false;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000964 }
965
966 // Handle the case when globals fit in our immediate field: This is true for
Chandler Carruth3779ac12012-04-09 02:13:06 +0000967 // X86-32 always and X86-64 when in -mcmodel=small mode. In 64-bit
968 // mode, this only applies to a non-RIP-relative computation.
Chris Lattnerfea81da2009-06-27 04:16:01 +0000969 if (!Subtarget->is64Bit() ||
Chandler Carruth3779ac12012-04-09 02:13:06 +0000970 M == CodeModel::Small || M == CodeModel::Kernel) {
971 assert(N.getOpcode() != X86ISD::WrapperRIP &&
972 "RIP-relative addressing already handled");
Chris Lattnerfea81da2009-06-27 04:16:01 +0000973 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
974 AM.GV = G->getGlobal();
975 AM.Disp += G->getOffset();
976 AM.SymbolFlags = G->getTargetFlags();
977 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
978 AM.CP = CP->getConstVal();
979 AM.Align = CP->getAlignment();
980 AM.Disp += CP->getOffset();
981 AM.SymbolFlags = CP->getTargetFlags();
982 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
983 AM.ES = S->getSymbol();
984 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000985 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
986 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000987 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000988 AM.JT = J->getIndex();
989 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000990 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
991 AM.BlockAddr = BA->getBlockAddress();
992 AM.Disp += BA->getOffset();
993 AM.SymbolFlags = BA->getTargetFlags();
994 } else
995 llvm_unreachable("Unhandled symbol reference node.");
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000996 return false;
997 }
998
999 return true;
1000}
1001
Sanjay Patelb5723d02015-10-13 15:12:27 +00001002/// Add the specified node to the specified addressing mode, returning true if
1003/// it cannot be done. This just pattern matches for the addressing mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001004bool X86DAGToDAGISel::matchAddress(SDValue N, X86ISelAddressMode &AM) {
1005 if (matchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +00001006 return true;
1007
1008 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
1009 // a smaller encoding and avoids a scaled-index.
1010 if (AM.Scale == 2 &&
1011 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001012 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001013 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +00001014 AM.Scale = 1;
1015 }
1016
Dan Gohman05046082009-08-20 18:23:44 +00001017 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
1018 // because it has a smaller encoding.
1019 // TODO: Which other code models can use this?
1020 if (TM.getCodeModel() == CodeModel::Small &&
1021 Subtarget->is64Bit() &&
1022 AM.Scale == 1 &&
1023 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001024 AM.Base_Reg.getNode() == nullptr &&
1025 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +00001026 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +00001027 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001028 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +00001029
Dan Gohman824ab402009-07-22 23:26:55 +00001030 return false;
1031}
1032
Sanjay Patelefab8b02015-10-21 18:56:06 +00001033bool X86DAGToDAGISel::matchAdd(SDValue N, X86ISelAddressMode &AM,
1034 unsigned Depth) {
1035 // Add an artificial use to this node so that we can keep track of
1036 // it if it gets CSE'd with a different node.
1037 HandleSDNode Handle(N);
1038
1039 X86ISelAddressMode Backup = AM;
1040 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1041 !matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
1042 return false;
1043 AM = Backup;
1044
1045 // Try again after commuting the operands.
1046 if (!matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1) &&
1047 !matchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
1048 return false;
1049 AM = Backup;
1050
1051 // If we couldn't fold both operands into the address at the same time,
1052 // see if we can just put each operand into a register and fold at least
1053 // the add.
1054 if (AM.BaseType == X86ISelAddressMode::RegBase &&
1055 !AM.Base_Reg.getNode() &&
1056 !AM.IndexReg.getNode()) {
1057 N = Handle.getValue();
1058 AM.Base_Reg = N.getOperand(0);
1059 AM.IndexReg = N.getOperand(1);
1060 AM.Scale = 1;
1061 return false;
1062 }
1063 N = Handle.getValue();
1064 return true;
1065}
1066
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001067// Insert a node into the DAG at least before the Pos node's position. This
1068// will reposition the node as needed, and will assign it a node ID that is <=
1069// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
1070// IDs! The selection DAG must no longer depend on their uniqueness when this
1071// is used.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001072static void insertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001073 if (N.getNode()->getNodeId() == -1 ||
1074 N.getNode()->getNodeId() > Pos.getNode()->getNodeId()) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +00001075 DAG.RepositionNode(Pos.getNode()->getIterator(), N.getNode());
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001076 N.getNode()->setNodeId(Pos.getNode()->getNodeId());
1077 }
1078}
1079
Adam Nemet0c7caf42014-09-16 17:14:10 +00001080// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
1081// safe. This allows us to convert the shift and and into an h-register
1082// extract and a scaled index. Returns false if the simplification is
1083// performed.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001084static bool foldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
1085 uint64_t Mask,
1086 SDValue Shift, SDValue X,
1087 X86ISelAddressMode &AM) {
Chandler Carruth51d30762012-01-11 08:48:20 +00001088 if (Shift.getOpcode() != ISD::SRL ||
1089 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
1090 !Shift.hasOneUse())
1091 return true;
1092
1093 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
1094 if (ScaleLog <= 0 || ScaleLog >= 4 ||
1095 Mask != (0xffu << ScaleLog))
1096 return true;
1097
Craig Topper83e042a2013-08-15 05:57:07 +00001098 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001099 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001100 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
1101 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +00001102 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
1103 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001104 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +00001105 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
1106
Chandler Carrutheb21da02012-01-12 01:34:44 +00001107 // Insert the new nodes into the topological ordering. We must do this in
1108 // a valid topological ordering as nothing is going to go back and re-sort
1109 // these nodes. We continually insert before 'N' in sequence as this is
1110 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1111 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001112 insertDAGNode(DAG, N, Eight);
1113 insertDAGNode(DAG, N, Srl);
1114 insertDAGNode(DAG, N, NewMask);
1115 insertDAGNode(DAG, N, And);
1116 insertDAGNode(DAG, N, ShlCount);
1117 insertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +00001118 DAG.ReplaceAllUsesWith(N, Shl);
1119 AM.IndexReg = And;
1120 AM.Scale = (1 << ScaleLog);
1121 return false;
1122}
1123
Chandler Carruthaa01e662012-01-11 09:35:00 +00001124// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
1125// allows us to fold the shift into this addressing mode. Returns false if the
1126// transform succeeded.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001127static bool foldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
1128 uint64_t Mask,
1129 SDValue Shift, SDValue X,
1130 X86ISelAddressMode &AM) {
Chandler Carruthaa01e662012-01-11 09:35:00 +00001131 if (Shift.getOpcode() != ISD::SHL ||
1132 !isa<ConstantSDNode>(Shift.getOperand(1)))
1133 return true;
1134
1135 // Not likely to be profitable if either the AND or SHIFT node has more
1136 // than one use (unless all uses are for address computation). Besides,
1137 // isel mechanism requires their node ids to be reused.
1138 if (!N.hasOneUse() || !Shift.hasOneUse())
1139 return true;
1140
1141 // Verify that the shift amount is something we can fold.
1142 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
1143 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
1144 return true;
1145
Craig Topper83e042a2013-08-15 05:57:07 +00001146 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001147 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001148 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001149 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
1150 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
1151
Chandler Carrutheb21da02012-01-12 01:34:44 +00001152 // Insert the new nodes into the topological ordering. We must do this in
1153 // a valid topological ordering as nothing is going to go back and re-sort
1154 // these nodes. We continually insert before 'N' in sequence as this is
1155 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1156 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001157 insertDAGNode(DAG, N, NewMask);
1158 insertDAGNode(DAG, N, NewAnd);
1159 insertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001160 DAG.ReplaceAllUsesWith(N, NewShift);
1161
1162 AM.Scale = 1 << ShiftAmt;
1163 AM.IndexReg = NewAnd;
1164 return false;
1165}
1166
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001167// Implement some heroics to detect shifts of masked values where the mask can
1168// be replaced by extending the shift and undoing that in the addressing mode
1169// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
1170// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
1171// the addressing mode. This results in code such as:
1172//
1173// int f(short *y, int *lookup_table) {
1174// ...
1175// return *y + lookup_table[*y >> 11];
1176// }
1177//
1178// Turning into:
1179// movzwl (%rdi), %eax
1180// movl %eax, %ecx
1181// shrl $11, %ecx
1182// addl (%rsi,%rcx,4), %eax
1183//
1184// Instead of:
1185// movzwl (%rdi), %eax
1186// movl %eax, %ecx
1187// shrl $9, %ecx
1188// andl $124, %rcx
1189// addl (%rsi,%rcx), %eax
1190//
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001191// Note that this function assumes the mask is provided as a mask *after* the
1192// value is shifted. The input chain may or may not match that, but computing
1193// such a mask is trivial.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001194static bool foldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
1195 uint64_t Mask,
1196 SDValue Shift, SDValue X,
1197 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001198 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
1199 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001200 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001201
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001202 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001203 unsigned MaskLZ = countLeadingZeros(Mask);
1204 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001205
1206 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001207 // from the trailing zeros of the mask.
1208 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001209
1210 // There is nothing we can do here unless the mask is removing some bits.
1211 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
1212 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
1213
1214 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001215 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001216
1217 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001218 // Also scale it down based on the size of the shift.
Davide Italiano5fc5d0a2017-07-19 18:09:46 +00001219 unsigned ScaleDown = (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
1220 if (MaskLZ < ScaleDown)
1221 return true;
1222 MaskLZ -= ScaleDown;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001223
1224 // The final check is to ensure that any masked out high bits of X are
1225 // already known to be zero. Otherwise, the mask has a semantic impact
1226 // other than masking out a couple of low bits. Unfortunately, because of
1227 // the mask, zero extensions will be removed from operands in some cases.
1228 // This code works extra hard to look through extensions because we can
1229 // replace them with zero extensions cheaply if necessary.
1230 bool ReplacingAnyExtend = false;
1231 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +00001232 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
1233 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001234 // Assume that we'll replace the any-extend with a zero-extend, and
1235 // narrow the search to the extended value.
1236 X = X.getOperand(0);
1237 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
1238 ReplacingAnyExtend = true;
1239 }
Craig Topper83e042a2013-08-15 05:57:07 +00001240 APInt MaskedHighBits =
1241 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Craig Topperd0af7e82017-04-28 05:31:46 +00001242 KnownBits Known;
1243 DAG.computeKnownBits(X, Known);
1244 if (MaskedHighBits != Known.Zero) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001245
1246 // We've identified a pattern that can be transformed into a single shift
1247 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +00001248 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001249 if (ReplacingAnyExtend) {
1250 assert(X.getValueType() != VT);
1251 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001252 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001253 insertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001254 X = NewX;
1255 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00001256 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001257 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001258 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001259 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001260 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +00001261
1262 // Insert the new nodes into the topological ordering. We must do this in
1263 // a valid topological ordering as nothing is going to go back and re-sort
1264 // these nodes. We continually insert before 'N' in sequence as this is
1265 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1266 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001267 insertDAGNode(DAG, N, NewSRLAmt);
1268 insertDAGNode(DAG, N, NewSRL);
1269 insertDAGNode(DAG, N, NewSHLAmt);
1270 insertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001271 DAG.ReplaceAllUsesWith(N, NewSHL);
1272
1273 AM.Scale = 1 << AMShiftAmt;
1274 AM.IndexReg = NewSRL;
1275 return false;
1276}
Matt Morehouse9e658c92017-12-01 22:20:26 +00001277
Sanjay Patel85030aa2015-10-13 16:23:00 +00001278bool X86DAGToDAGISel::matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +00001279 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001280 SDLoc dl(N);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001281 DEBUG({
David Greenedbdb1b22010-01-05 01:29:08 +00001282 dbgs() << "MatchAddress: ";
Craig Topper25007c42018-03-16 21:10:07 +00001283 AM.dump(CurDAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001284 });
Matt Morehouse9e658c92017-12-01 22:20:26 +00001285 // Limit recursion.
1286 if (Depth > 5)
Sanjay Patel85030aa2015-10-13 16:23:00 +00001287 return matchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001288
Chris Lattnerfea81da2009-06-27 04:16:01 +00001289 // If this is already a %rip relative address, we can only merge immediates
1290 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001291 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001292 if (AM.isRIPRelative()) {
1293 // FIXME: JumpTable and ExternalSymbol address currently don't like
1294 // displacements. It isn't very important, but this should be fixed for
1295 // consistency.
Rafael Espindola36b718f2015-06-22 17:46:53 +00001296 if (!(AM.ES || AM.MCSym) && AM.JT != -1)
1297 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001298
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001299 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
Sanjay Patel85030aa2015-10-13 16:23:00 +00001300 if (!foldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001301 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001302 return true;
1303 }
1304
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001305 switch (N.getOpcode()) {
1306 default: break;
Reid Kleckner60381792015-07-07 22:25:32 +00001307 case ISD::LOCAL_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001308 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
Rafael Espindola36b718f2015-06-22 17:46:53 +00001309 if (const auto *ESNode = dyn_cast<MCSymbolSDNode>(N.getOperand(0))) {
1310 // Use the symbol and don't prefix it.
1311 AM.MCSym = ESNode->getMCSymbol();
1312 return false;
1313 }
David Majnemer71b9b6b2015-03-05 18:50:12 +00001314 break;
1315 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001316 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001317 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001318 if (!foldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001319 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001320 break;
1321 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001322
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001323 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001324 case X86ISD::WrapperRIP:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001325 if (!matchWrapper(N, AM))
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001326 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001327 break;
1328
Rafael Espindola3b2df102009-04-08 21:14:34 +00001329 case ISD::LOAD:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001330 if (!matchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001331 return false;
1332 break;
1333
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001334 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001335 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001336 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001337 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001338 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001339 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001340 return false;
1341 }
1342 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001343
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001344 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001345 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001346 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001347
Simon Pilgrim7f032312017-05-12 13:08:45 +00001348 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001349 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001350 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1351 // that the base operand remains free for further matching. If
1352 // the base doesn't end up getting used, a post-processing step
1353 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001354 if (Val == 1 || Val == 2 || Val == 3) {
1355 AM.Scale = 1 << Val;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001356 SDValue ShVal = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001357
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001358 // Okay, we know that we have a scale by now. However, if the scaled
1359 // value is an add of something and a constant, we can fold the
1360 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001361 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001362 AM.IndexReg = ShVal.getOperand(0);
1363 ConstantSDNode *AddVal = cast<ConstantSDNode>(ShVal.getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001364 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001365 if (!foldOffsetIntoAddress(Disp, AM))
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001366 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001367 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001368
1369 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001370 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001371 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001372 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001373 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001374
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001375 case ISD::SRL: {
1376 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001377 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001378
1379 SDValue And = N.getOperand(0);
1380 if (And.getOpcode() != ISD::AND) break;
1381 SDValue X = And.getOperand(0);
1382
1383 // We only handle up to 64-bit values here as those are what matter for
1384 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001385 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001386
1387 // The mask used for the transform is expected to be post-shift, but we
1388 // found the shift first so just apply the shift to the mask before passing
1389 // it down.
1390 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1391 !isa<ConstantSDNode>(And.getOperand(1)))
1392 break;
1393 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1394
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001395 // Try to fold the mask and shift into the scale, and return false if we
1396 // succeed.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001397 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001398 return false;
1399 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001400 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001401
Dan Gohmanbf474952007-10-22 20:22:24 +00001402 case ISD::SMUL_LOHI:
1403 case ISD::UMUL_LOHI:
1404 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001405 if (N.getResNo() != 0) break;
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001406 LLVM_FALLTHROUGH;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001407 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001408 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001409 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001410 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001411 AM.Base_Reg.getNode() == nullptr &&
1412 AM.IndexReg.getNode() == nullptr) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001413 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001414 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1415 CN->getZExtValue() == 9) {
1416 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001417
Simon Pilgrim7f032312017-05-12 13:08:45 +00001418 SDValue MulVal = N.getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001419 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001420
1421 // Okay, we know that we have a scale by now. However, if the scaled
1422 // value is an add of something and a constant, we can fold the
1423 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001424 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001425 isa<ConstantSDNode>(MulVal.getOperand(1))) {
1426 Reg = MulVal.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001427 ConstantSDNode *AddVal =
Simon Pilgrim7f032312017-05-12 13:08:45 +00001428 cast<ConstantSDNode>(MulVal.getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001429 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001430 if (foldOffsetIntoAddress(Disp, AM))
Simon Pilgrim7f032312017-05-12 13:08:45 +00001431 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001432 } else {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001433 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001434 }
1435
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001436 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001437 return false;
1438 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001439 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001440 break;
1441
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001442 case ISD::SUB: {
1443 // Given A-B, if A can be completely folded into the address and
1444 // the index field with the index field unused, use -B as the index.
1445 // This is a win if a has multiple parts that can be folded into
1446 // the address. Also, this saves a mov if the base register has
1447 // other uses, since it avoids a two-address sub instruction, however
1448 // it costs an additional mov if the index register has other uses.
1449
Dan Gohman99ba4da2010-06-18 01:24:29 +00001450 // Add an artificial use to this node so that we can keep track of
1451 // it if it gets CSE'd with a different node.
1452 HandleSDNode Handle(N);
1453
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001454 // Test if the LHS of the sub can be folded.
1455 X86ISelAddressMode Backup = AM;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001456 if (matchAddressRecursively(N.getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001457 AM = Backup;
1458 break;
1459 }
1460 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001461 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001462 AM = Backup;
1463 break;
1464 }
Evan Cheng68333f52010-03-17 23:58:35 +00001465
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001466 int Cost = 0;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001467 SDValue RHS = Handle.getValue().getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001468 // If the RHS involves a register with multiple uses, this
1469 // transformation incurs an extra mov, due to the neg instruction
1470 // clobbering its operand.
1471 if (!RHS.getNode()->hasOneUse() ||
1472 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1473 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1474 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1475 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001476 RHS.getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001477 ++Cost;
1478 // If the base is a register with multiple uses, this
1479 // transformation may save a mov.
Benjamin Kramer58dadd52017-04-20 18:29:14 +00001480 // FIXME: Don't rely on DELETED_NODEs.
1481 if ((AM.BaseType == X86ISelAddressMode::RegBase && AM.Base_Reg.getNode() &&
1482 AM.Base_Reg->getOpcode() != ISD::DELETED_NODE &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001483 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001484 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1485 --Cost;
1486 // If the folded LHS was interesting, this transformation saves
1487 // address arithmetic.
1488 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1489 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1490 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1491 --Cost;
1492 // If it doesn't look like it may be an overall win, don't do it.
1493 if (Cost >= 0) {
1494 AM = Backup;
1495 break;
1496 }
1497
1498 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001499 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001500 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1501 AM.IndexReg = Neg;
1502 AM.Scale = 1;
1503
1504 // Insert the new nodes into the topological ordering.
Nirav Dave9ebefeb2017-03-23 18:25:17 +00001505 insertDAGNode(*CurDAG, Handle.getValue(), Zero);
1506 insertDAGNode(*CurDAG, Handle.getValue(), Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001507 return false;
1508 }
1509
Sanjay Patelefab8b02015-10-21 18:56:06 +00001510 case ISD::ADD:
1511 if (!matchAdd(N, AM, Depth))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001512 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001513 break;
Evan Cheng734e1e22006-05-30 06:59:36 +00001514
Sanjay Patel533c10c2015-11-09 23:31:38 +00001515 case ISD::OR:
Sanjay Patel32538d62015-11-09 21:16:49 +00001516 // We want to look through a transform in InstCombine and DAGCombiner that
1517 // turns 'add' into 'or', so we can treat this 'or' exactly like an 'add'.
Sanjay Patel533c10c2015-11-09 23:31:38 +00001518 // Example: (or (and x, 1), (shl y, 3)) --> (add (and x, 1), (shl y, 3))
Sanjay Patel32538d62015-11-09 21:16:49 +00001519 // An 'lea' can then be used to match the shift (multiply) and add:
1520 // and $1, %esi
1521 // lea (%rsi, %rdi, 8), %rax
Sanjay Patel533c10c2015-11-09 23:31:38 +00001522 if (CurDAG->haveNoCommonBitsSet(N.getOperand(0), N.getOperand(1)) &&
1523 !matchAdd(N, AM, Depth))
1524 return false;
Evan Cheng734e1e22006-05-30 06:59:36 +00001525 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001526
Evan Cheng827d30d2007-12-13 00:43:27 +00001527 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001528 // Perform some heroic transforms on an and of a constant-count shift
1529 // with a constant to enable use of the scaled offset field.
1530
Evan Cheng827d30d2007-12-13 00:43:27 +00001531 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001532 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001533
Chandler Carruthaa01e662012-01-11 09:35:00 +00001534 SDValue Shift = N.getOperand(0);
1535 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001536 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001537
1538 // We only handle up to 64-bit values here as those are what matter for
1539 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001540 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001541
Chandler Carruthb0049f42012-01-11 09:35:04 +00001542 if (!isa<ConstantSDNode>(N.getOperand(1)))
1543 break;
1544 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001545
Chandler Carruth51d30762012-01-11 08:48:20 +00001546 // Try to fold the mask and shift into an extract and scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001547 if (!foldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001548 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001549
Chandler Carruth51d30762012-01-11 08:48:20 +00001550 // Try to fold the mask and shift directly into the scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001551 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001552 return false;
1553
Chandler Carruthaa01e662012-01-11 09:35:00 +00001554 // Try to swap the mask and shift to place shifts which can be done as
1555 // a scale on the outside of the mask.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001556 if (!foldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001557 return false;
1558 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001559 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001560 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001561
Sanjay Patel85030aa2015-10-13 16:23:00 +00001562 return matchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001563}
1564
Sanjay Patelb5723d02015-10-13 15:12:27 +00001565/// Helper for MatchAddress. Add the specified node to the
Dan Gohmanccb36112007-08-13 20:03:06 +00001566/// specified addressing mode without any further recursion.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001567bool X86DAGToDAGISel::matchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001568 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001569 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001570 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001571 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001572 AM.IndexReg = N;
1573 AM.Scale = 1;
1574 return false;
1575 }
1576
1577 // Otherwise, we cannot select it.
1578 return true;
1579 }
1580
1581 // Default, generate it as a register.
1582 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001583 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001584 return false;
1585}
1586
Craig Topperc314f462017-11-13 17:53:59 +00001587/// Helper for selectVectorAddr. Handles things that can be folded into a
1588/// gather scatter address. The index register and scale should have already
1589/// been handled.
1590bool X86DAGToDAGISel::matchVectorAddress(SDValue N, X86ISelAddressMode &AM) {
1591 // TODO: Support other operations.
1592 switch (N.getOpcode()) {
Craig Topperaf4eb172018-01-10 19:16:05 +00001593 case ISD::Constant: {
1594 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
1595 if (!foldOffsetIntoAddress(Val, AM))
1596 return false;
1597 break;
1598 }
Craig Topperc314f462017-11-13 17:53:59 +00001599 case X86ISD::Wrapper:
1600 if (!matchWrapper(N, AM))
1601 return false;
1602 break;
1603 }
1604
1605 return matchAddressBase(N, AM);
1606}
1607
Craig Topperbb001c6d2017-11-10 19:26:04 +00001608bool X86DAGToDAGISel::selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
1609 SDValue &Scale, SDValue &Index,
1610 SDValue &Disp, SDValue &Segment) {
Craig Topperc314f462017-11-13 17:53:59 +00001611 X86ISelAddressMode AM;
Craig Topperee740442017-11-22 08:10:54 +00001612 auto *Mgs = cast<X86MaskedGatherScatterSDNode>(Parent);
1613 AM.IndexReg = Mgs->getIndex();
Craig Topperaf4eb172018-01-10 19:16:05 +00001614 AM.Scale = cast<ConstantSDNode>(Mgs->getScale())->getZExtValue();
Craig Topperbb001c6d2017-11-10 19:26:04 +00001615
Craig Topperbb001c6d2017-11-10 19:26:04 +00001616 unsigned AddrSpace = cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001617 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001618 if (AddrSpace == 256)
1619 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1620 if (AddrSpace == 257)
1621 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001622 if (AddrSpace == 258)
1623 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001624
Craig Topperaf4eb172018-01-10 19:16:05 +00001625 // Try to match into the base and displacement fields.
1626 if (matchVectorAddress(N, AM))
Craig Topperc314f462017-11-13 17:53:59 +00001627 return false;
1628
1629 MVT VT = N.getSimpleValueType();
1630 if (AM.BaseType == X86ISelAddressMode::RegBase) {
1631 if (!AM.Base_Reg.getNode())
1632 AM.Base_Reg = CurDAG->getRegister(0, VT);
1633 }
1634
1635 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001636 return true;
1637}
1638
Sanjay Patelb5723d02015-10-13 15:12:27 +00001639/// Returns true if it is able to pattern match an addressing mode.
Evan Chengc9fab312005-12-08 02:01:35 +00001640/// It returns the operands which make up the maximal addressing mode it can
1641/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001642///
1643/// Parent is the parent node of the addr operand that is being matched. It
1644/// is always a load, store, atomic node, or null. It is only null when
1645/// checking memory operands for inline asm nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001646bool X86DAGToDAGISel::selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001647 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001648 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001649 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001650
Chris Lattner8a236b62010-09-22 04:39:11 +00001651 if (Parent &&
1652 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1653 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001654 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001655 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001656 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1657 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1658 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001659 unsigned AddrSpace =
1660 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001661 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Chris Lattner8a236b62010-09-22 04:39:11 +00001662 if (AddrSpace == 256)
1663 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1664 if (AddrSpace == 257)
1665 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001666 if (AddrSpace == 258)
1667 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Chris Lattner8a236b62010-09-22 04:39:11 +00001668 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001669
Sanjay Patel85030aa2015-10-13 16:23:00 +00001670 if (matchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001671 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001672
Craig Topper83e042a2013-08-15 05:57:07 +00001673 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001674 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001675 if (!AM.Base_Reg.getNode())
1676 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001677 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001678
Gabor Greiff304a7a2008-08-28 21:40:38 +00001679 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001680 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001681
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001682 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001683 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001684}
1685
Craig Topper8078dd22017-08-21 16:04:04 +00001686// We can only fold a load if all nodes between it and the root node have a
1687// single use. If there are additional uses, we could end up duplicating the
1688// load.
1689static bool hasSingleUsesFromRoot(SDNode *Root, SDNode *N) {
1690 SDNode *User = *N->use_begin();
1691 while (User != Root) {
1692 if (!User->hasOneUse())
1693 return false;
1694 User = *User->use_begin();
1695 }
1696
1697 return true;
1698}
1699
Sanjay Patelb5723d02015-10-13 15:12:27 +00001700/// Match a scalar SSE load. In particular, we want to match a load whose top
1701/// elements are either undef or zeros. The load flavor is derived from the
1702/// type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001703///
1704/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001705/// PatternChainNode: this is the matched node that has a chain input and
1706/// output.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001707bool X86DAGToDAGISel::selectScalarSSELoad(SDNode *Root,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001708 SDValue N, SDValue &Base,
1709 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001710 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001711 SDValue &PatternNodeWithChain) {
Craig Topper36ecce92016-12-12 07:57:24 +00001712 // We can allow a full vector load here since narrowing a load is ok.
1713 if (ISD::isNON_EXTLoad(N.getNode())) {
1714 PatternNodeWithChain = N;
1715 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001716 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel) &&
1717 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Topper36ecce92016-12-12 07:57:24 +00001718 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1719 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1720 Segment);
1721 }
1722 }
1723
1724 // We can also match the special zero extended load opcode.
1725 if (N.getOpcode() == X86ISD::VZEXT_LOAD) {
1726 PatternNodeWithChain = N;
1727 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001728 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel) &&
1729 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Topper36ecce92016-12-12 07:57:24 +00001730 auto *MI = cast<MemIntrinsicSDNode>(PatternNodeWithChain);
1731 return selectAddr(MI, MI->getBasePtr(), Base, Scale, Index, Disp,
1732 Segment);
1733 }
1734 }
1735
Craig Topper991d1ca2016-11-26 17:29:25 +00001736 // Need to make sure that the SCALAR_TO_VECTOR and load are both only used
1737 // once. Otherwise the load might get duplicated and the chain output of the
1738 // duplicate load will not be observed by all dependencies.
1739 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR && N.getNode()->hasOneUse()) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001740 PatternNodeWithChain = N.getOperand(0);
1741 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Topper991d1ca2016-11-26 17:29:25 +00001742 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001743 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel) &&
1744 hasSingleUsesFromRoot(Root, N.getNode())) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001745 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Craig Topperd3ab1a32016-11-26 18:43:21 +00001746 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1747 Segment);
Chris Lattner398195e2006-10-07 21:55:32 +00001748 }
1749 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001750
1751 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001752 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001753 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001754 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001755 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Craig Toppere266e122016-11-26 18:43:24 +00001756 N.getOperand(0).getNode()->hasOneUse()) {
1757 PatternNodeWithChain = N.getOperand(0).getOperand(0);
1758 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Toppere266e122016-11-26 18:43:24 +00001759 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001760 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel) &&
1761 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Toppere266e122016-11-26 18:43:24 +00001762 // Okay, this is a zero extending load. Fold it.
1763 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1764 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1765 Segment);
1766 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001767 }
Craig Toppere266e122016-11-26 18:43:24 +00001768
Chris Lattner398195e2006-10-07 21:55:32 +00001769 return false;
1770}
1771
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001772
Sanjay Patel85030aa2015-10-13 16:23:00 +00001773bool X86DAGToDAGISel::selectMOV64Imm32(SDValue N, SDValue &Imm) {
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001774 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1775 uint64_t ImmVal = CN->getZExtValue();
Craig Topper0a3bceb2017-09-13 02:29:59 +00001776 if (!isUInt<32>(ImmVal))
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001777 return false;
1778
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001779 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001780 return true;
1781 }
1782
1783 // In static codegen with small code model, we can get the address of a label
1784 // into a register with 'movl'. TableGen has already made sure we're looking
1785 // at a label of some kind.
Tim Northover6833e3f2013-06-10 20:43:49 +00001786 assert(N->getOpcode() == X86ISD::Wrapper &&
1787 "Unexpected node type for MOV32ri64");
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001788 N = N.getOperand(0);
1789
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001790 // At least GNU as does not accept 'movl' for TPOFF relocations.
1791 // FIXME: We could use 'movl' when we know we are targeting MC.
1792 if (N->getOpcode() == ISD::TargetGlobalTLSAddress)
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001793 return false;
1794
1795 Imm = N;
Peter Collingbourne235c2752016-12-08 19:01:00 +00001796 if (N->getOpcode() != ISD::TargetGlobalAddress)
1797 return TM.getCodeModel() == CodeModel::Small;
1798
1799 Optional<ConstantRange> CR =
1800 cast<GlobalAddressSDNode>(N)->getGlobal()->getAbsoluteSymbolRange();
1801 if (!CR)
1802 return TM.getCodeModel() == CodeModel::Small;
1803
1804 return CR->getUnsignedMax().ult(1ull << 32);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001805}
1806
Sanjay Patel85030aa2015-10-13 16:23:00 +00001807bool X86DAGToDAGISel::selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +00001808 SDValue &Scale, SDValue &Index,
1809 SDValue &Disp, SDValue &Segment) {
Justin Bogner32ad24d2016-04-12 21:34:24 +00001810 // Save the debug loc before calling selectLEAAddr, in case it invalidates N.
1811 SDLoc DL(N);
Matt Morehouse9e658c92017-12-01 22:20:26 +00001812
Sanjay Patel85030aa2015-10-13 16:23:00 +00001813 if (!selectLEAAddr(N, Base, Scale, Index, Disp, Segment))
Tim Northover6833e3f2013-06-10 20:43:49 +00001814 return false;
1815
Tim Northover6833e3f2013-06-10 20:43:49 +00001816 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1817 if (RN && RN->getReg() == 0)
1818 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001819 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001820 // Base could already be %rip, particularly in the x32 ABI.
1821 Base = SDValue(CurDAG->getMachineNode(
1822 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001823 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001824 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001825 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001826 0);
1827 }
1828
1829 RN = dyn_cast<RegisterSDNode>(Index);
1830 if (RN && RN->getReg() == 0)
1831 Index = CurDAG->getRegister(0, MVT::i64);
1832 else {
1833 assert(Index.getValueType() == MVT::i32 &&
1834 "Expect to be extending 32-bit registers for use in LEA");
1835 Index = SDValue(CurDAG->getMachineNode(
1836 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001837 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001838 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001839 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1840 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001841 0);
1842 }
1843
1844 return true;
1845}
1846
Sanjay Patelb5723d02015-10-13 15:12:27 +00001847/// Calls SelectAddr and determines if the maximal addressing
Evan Cheng77d86ff2006-02-25 10:09:08 +00001848/// mode it matches can be cost effectively emitted as an LEA instruction.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001849bool X86DAGToDAGISel::selectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001850 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001851 SDValue &Index, SDValue &Disp,
1852 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001853 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001854
Justin Bogner32ad24d2016-04-12 21:34:24 +00001855 // Save the DL and VT before calling matchAddress, it can invalidate N.
1856 SDLoc DL(N);
1857 MVT VT = N.getSimpleValueType();
1858
Rafael Espindolabb834f02009-04-10 10:09:34 +00001859 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1860 // segments.
1861 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001862 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001863 AM.Segment = T;
Matt Morehouse9e658c92017-12-01 22:20:26 +00001864 if (matchAddress(N, AM))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001865 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001866 assert (T == AM.Segment);
1867 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001868
Evan Cheng77d86ff2006-02-25 10:09:08 +00001869 unsigned Complexity = 0;
1870 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001871 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001872 Complexity = 1;
1873 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001874 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001875 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1876 Complexity = 4;
1877
Gabor Greiff304a7a2008-08-28 21:40:38 +00001878 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001879 Complexity++;
1880 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001881 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001882
Chris Lattner3e1d9172007-03-20 06:08:29 +00001883 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1884 // a simple shift.
1885 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001886 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001887
1888 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
Sanjay Patelb814ef12015-10-12 16:09:59 +00001889 // to a LEA. This is determined with some experimentation but is by no means
Evan Cheng77d86ff2006-02-25 10:09:08 +00001890 // optimal (especially for code size consideration). LEA is nice because of
1891 // its three-address nature. Tweak the cost function again when we can run
1892 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001893 if (AM.hasSymbolicDisplacement()) {
Sanjay Patelb814ef12015-10-12 16:09:59 +00001894 // For X86-64, always use LEA to materialize RIP-relative addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001895 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001896 Complexity = 4;
1897 else
1898 Complexity += 2;
1899 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001900
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001901 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001902 Complexity++;
1903
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001904 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001905 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001906 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001907
Justin Bogner32ad24d2016-04-12 21:34:24 +00001908 getAddressOperands(AM, DL, Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001909 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001910}
1911
Sanjay Patelb5723d02015-10-13 15:12:27 +00001912/// This is only run on TargetGlobalTLSAddress nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001913bool X86DAGToDAGISel::selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001914 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001915 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001916 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1917 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001918
Chris Lattner7d2b0492009-06-20 20:38:48 +00001919 X86ISelAddressMode AM;
1920 AM.GV = GA->getGlobal();
1921 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001922 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001923 AM.SymbolFlags = GA->getTargetFlags();
1924
Owen Anderson9f944592009-08-11 20:47:22 +00001925 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001926 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001927 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001928 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001929 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001930 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001931
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001932 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001933 return true;
1934}
1935
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001936bool X86DAGToDAGISel::selectRelocImm(SDValue N, SDValue &Op) {
1937 if (auto *CN = dyn_cast<ConstantSDNode>(N)) {
1938 Op = CurDAG->getTargetConstant(CN->getAPIntValue(), SDLoc(CN),
1939 N.getValueType());
1940 return true;
1941 }
1942
Peter Collingbourne235c2752016-12-08 19:01:00 +00001943 // Keep track of the original value type and whether this value was
1944 // truncated. If we see a truncation from pointer type to VT that truncates
1945 // bits that are known to be zero, we can use a narrow reference.
1946 EVT VT = N.getValueType();
1947 bool WasTruncated = false;
1948 if (N.getOpcode() == ISD::TRUNCATE) {
1949 WasTruncated = true;
1950 N = N.getOperand(0);
1951 }
1952
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001953 if (N.getOpcode() != X86ISD::Wrapper)
1954 return false;
1955
Peter Collingbourne235c2752016-12-08 19:01:00 +00001956 // We can only use non-GlobalValues as immediates if they were not truncated,
1957 // as we do not have any range information. If we have a GlobalValue and the
1958 // address was not truncated, we can select it as an operand directly.
1959 unsigned Opc = N.getOperand(0)->getOpcode();
1960 if (Opc != ISD::TargetGlobalAddress || !WasTruncated) {
1961 Op = N.getOperand(0);
1962 // We can only select the operand directly if we didn't have to look past a
1963 // truncate.
1964 return !WasTruncated;
1965 }
1966
1967 // Check that the global's range fits into VT.
1968 auto *GA = cast<GlobalAddressSDNode>(N.getOperand(0));
1969 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1970 if (!CR || CR->getUnsignedMax().uge(1ull << VT.getSizeInBits()))
1971 return false;
1972
1973 // Okay, we can use a narrow reference.
1974 Op = CurDAG->getTargetGlobalAddress(GA->getGlobal(), SDLoc(N), VT,
1975 GA->getOffset(), GA->getTargetFlags());
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001976 return true;
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001977}
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001978
Craig Topper78a77042017-11-08 20:17:33 +00001979bool X86DAGToDAGISel::tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001980 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001981 SDValue &Index, SDValue &Disp,
1982 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00001983 if (!ISD::isNON_EXTLoad(N.getNode()) ||
Craig Topper78a77042017-11-08 20:17:33 +00001984 !IsProfitableToFold(N, P, Root) ||
1985 !IsLegalToFold(N, P, Root, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00001986 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001987
Sanjay Patel85030aa2015-10-13 16:23:00 +00001988 return selectAddr(N.getNode(),
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001989 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00001990}
1991
Sanjay Patelb5723d02015-10-13 15:12:27 +00001992/// Return an SDNode that returns the value of the global base register.
1993/// Output instructions required to initialize the global base register,
1994/// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +00001995SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00001996 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Mehdi Amini44ede332015-07-09 02:09:04 +00001997 auto &DL = MF->getDataLayout();
1998 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy(DL)).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00001999}
2000
Peter Collingbourneef089bd2017-02-09 22:02:28 +00002001bool X86DAGToDAGISel::isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const {
2002 if (N->getOpcode() == ISD::TRUNCATE)
2003 N = N->getOperand(0).getNode();
2004 if (N->getOpcode() != X86ISD::Wrapper)
2005 return false;
2006
2007 auto *GA = dyn_cast<GlobalAddressSDNode>(N->getOperand(0));
2008 if (!GA)
2009 return false;
2010
2011 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
2012 return CR && CR->getSignedMin().sge(-1ull << Width) &&
2013 CR->getSignedMax().slt(1ull << Width);
2014}
2015
Sanjay Patelb5723d02015-10-13 15:12:27 +00002016/// Test whether the given X86ISD::CMP node has any uses which require the SF
2017/// or OF bits to be accurate.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00002018static bool hasNoSignedComparisonUses(SDNode *N) {
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002019 // Examine each user of the node.
2020 for (SDNode::use_iterator UI = N->use_begin(),
2021 UE = N->use_end(); UI != UE; ++UI) {
2022 // Only examine CopyToReg uses.
2023 if (UI->getOpcode() != ISD::CopyToReg)
2024 return false;
2025 // Only examine CopyToReg uses that copy to EFLAGS.
2026 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
2027 X86::EFLAGS)
2028 return false;
2029 // Examine each user of the CopyToReg use.
2030 for (SDNode::use_iterator FlagUI = UI->use_begin(),
2031 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
2032 // Only examine the Flag result.
2033 if (FlagUI.getUse().getResNo() != 1) continue;
2034 // Anything unusual: assume conservatively.
2035 if (!FlagUI->isMachineOpcode()) return false;
2036 // Examine the opcode of the user.
2037 switch (FlagUI->getMachineOpcode()) {
2038 // These comparisons don't treat the most significant bit specially.
2039 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
2040 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
2041 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
2042 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00002043 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
2044 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002045 case X86::CMOVA16rr: case X86::CMOVA16rm:
2046 case X86::CMOVA32rr: case X86::CMOVA32rm:
2047 case X86::CMOVA64rr: case X86::CMOVA64rm:
2048 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
2049 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
2050 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
2051 case X86::CMOVB16rr: case X86::CMOVB16rm:
2052 case X86::CMOVB32rr: case X86::CMOVB32rm:
2053 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00002054 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
2055 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
2056 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002057 case X86::CMOVE16rr: case X86::CMOVE16rm:
2058 case X86::CMOVE32rr: case X86::CMOVE32rm:
2059 case X86::CMOVE64rr: case X86::CMOVE64rm:
2060 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
2061 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
2062 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
2063 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
2064 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
2065 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
2066 case X86::CMOVP16rr: case X86::CMOVP16rm:
2067 case X86::CMOVP32rr: case X86::CMOVP32rm:
2068 case X86::CMOVP64rr: case X86::CMOVP64rm:
2069 continue;
2070 // Anything else: assume conservatively.
2071 default: return false;
2072 }
2073 }
2074 }
2075 return true;
2076}
2077
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002078/// Test whether the given node which sets flags has any uses which require the
2079/// CF flag to be accurate.
2080static bool hasNoCarryFlagUses(SDNode *N) {
2081 // Examine each user of the node.
2082 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end(); UI != UE;
2083 ++UI) {
2084 // Only check things that use the flags.
2085 if (UI.getUse().getResNo() != 1)
2086 continue;
2087 // Only examine CopyToReg uses.
2088 if (UI->getOpcode() != ISD::CopyToReg)
2089 return false;
2090 // Only examine CopyToReg uses that copy to EFLAGS.
2091 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() != X86::EFLAGS)
2092 return false;
2093 // Examine each user of the CopyToReg use.
2094 for (SDNode::use_iterator FlagUI = UI->use_begin(), FlagUE = UI->use_end();
2095 FlagUI != FlagUE; ++FlagUI) {
2096 // Only examine the Flag result.
2097 if (FlagUI.getUse().getResNo() != 1)
2098 continue;
2099 // Anything unusual: assume conservatively.
2100 if (!FlagUI->isMachineOpcode())
2101 return false;
2102 // Examine the opcode of the user.
2103 switch (FlagUI->getMachineOpcode()) {
2104 // Comparisons which don't examine the CF flag.
2105 case X86::SETOr: case X86::SETNOr: case X86::SETEr: case X86::SETNEr:
2106 case X86::SETSr: case X86::SETNSr: case X86::SETPr: case X86::SETNPr:
2107 case X86::SETLr: case X86::SETGEr: case X86::SETLEr: case X86::SETGr:
2108 case X86::JO_1: case X86::JNO_1: case X86::JE_1: case X86::JNE_1:
2109 case X86::JS_1: case X86::JNS_1: case X86::JP_1: case X86::JNP_1:
2110 case X86::JL_1: case X86::JGE_1: case X86::JLE_1: case X86::JG_1:
2111 case X86::CMOVO16rr: case X86::CMOVO32rr: case X86::CMOVO64rr:
2112 case X86::CMOVO16rm: case X86::CMOVO32rm: case X86::CMOVO64rm:
2113 case X86::CMOVNO16rr: case X86::CMOVNO32rr: case X86::CMOVNO64rr:
2114 case X86::CMOVNO16rm: case X86::CMOVNO32rm: case X86::CMOVNO64rm:
2115 case X86::CMOVE16rr: case X86::CMOVE32rr: case X86::CMOVE64rr:
2116 case X86::CMOVE16rm: case X86::CMOVE32rm: case X86::CMOVE64rm:
2117 case X86::CMOVNE16rr: case X86::CMOVNE32rr: case X86::CMOVNE64rr:
2118 case X86::CMOVNE16rm: case X86::CMOVNE32rm: case X86::CMOVNE64rm:
2119 case X86::CMOVS16rr: case X86::CMOVS32rr: case X86::CMOVS64rr:
2120 case X86::CMOVS16rm: case X86::CMOVS32rm: case X86::CMOVS64rm:
2121 case X86::CMOVNS16rr: case X86::CMOVNS32rr: case X86::CMOVNS64rr:
2122 case X86::CMOVNS16rm: case X86::CMOVNS32rm: case X86::CMOVNS64rm:
2123 case X86::CMOVP16rr: case X86::CMOVP32rr: case X86::CMOVP64rr:
2124 case X86::CMOVP16rm: case X86::CMOVP32rm: case X86::CMOVP64rm:
2125 case X86::CMOVNP16rr: case X86::CMOVNP32rr: case X86::CMOVNP64rr:
2126 case X86::CMOVNP16rm: case X86::CMOVNP32rm: case X86::CMOVNP64rm:
2127 case X86::CMOVL16rr: case X86::CMOVL32rr: case X86::CMOVL64rr:
2128 case X86::CMOVL16rm: case X86::CMOVL32rm: case X86::CMOVL64rm:
2129 case X86::CMOVGE16rr: case X86::CMOVGE32rr: case X86::CMOVGE64rr:
2130 case X86::CMOVGE16rm: case X86::CMOVGE32rm: case X86::CMOVGE64rm:
2131 case X86::CMOVLE16rr: case X86::CMOVLE32rr: case X86::CMOVLE64rr:
2132 case X86::CMOVLE16rm: case X86::CMOVLE32rm: case X86::CMOVLE64rm:
2133 case X86::CMOVG16rr: case X86::CMOVG32rr: case X86::CMOVG64rr:
2134 case X86::CMOVG16rm: case X86::CMOVG32rm: case X86::CMOVG64rm:
2135 continue;
2136 // Anything else: assume conservatively.
2137 default:
2138 return false;
2139 }
2140 }
2141 }
2142 return true;
2143}
2144
Sanjay Patelb5723d02015-10-13 15:12:27 +00002145/// Check whether or not the chain ending in StoreNode is suitable for doing
Chandler Carruth96db3082017-08-25 02:06:36 +00002146/// the {load; op; store} to modify transformation.
2147static bool isFusableLoadOpStorePattern(StoreSDNode *StoreNode,
2148 SDValue StoredVal, SelectionDAG *CurDAG,
2149 LoadSDNode *&LoadNode,
2150 SDValue &InputChain) {
Joel Jones68d59e82012-03-29 05:45:48 +00002151 // is the stored value result 0 of the load?
2152 if (StoredVal.getResNo() != 0) return false;
2153
2154 // are there other uses of the loaded value than the inc or dec?
2155 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
2156
Joel Jones68d59e82012-03-29 05:45:48 +00002157 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00002158 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00002159 return false;
2160
Evan Cheng3e869f02012-04-12 19:14:21 +00002161 SDValue Load = StoredVal->getOperand(0);
2162 // Is the stored value a non-extending and non-indexed load?
2163 if (!ISD::isNormalLoad(Load.getNode())) return false;
2164
2165 // Return LoadNode by reference.
2166 LoadNode = cast<LoadSDNode>(Load);
Evan Cheng3e869f02012-04-12 19:14:21 +00002167
2168 // Is store the only read of the loaded value?
2169 if (!Load.hasOneUse())
2170 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002171
Evan Cheng3e869f02012-04-12 19:14:21 +00002172 // Is the address of the store the same as the load?
2173 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
2174 LoadNode->getOffset() != StoreNode->getOffset())
2175 return false;
2176
Nirav Dave3264c1b2018-03-19 20:19:46 +00002177 bool FoundLoad = false;
2178 SmallVector<SDValue, 4> ChainOps;
2179 SmallVector<const SDNode *, 4> LoopWorklist;
2180 SmallPtrSet<const SDNode *, 16> Visited;
2181 const unsigned int Max = 1024;
2182
2183 // Visualization of Load-Op-Store fusion:
2184 // -------------------------
2185 // Legend:
2186 // *-lines = Chain operand dependencies.
2187 // |-lines = Normal operand dependencies.
2188 // Dependencies flow down and right. n-suffix references multiple nodes.
2189 //
2190 // C Xn C
2191 // * * *
2192 // * * *
2193 // Xn A-LD Yn TF Yn
2194 // * * \ | * |
2195 // * * \ | * |
2196 // * * \ | => A--LD_OP_ST
2197 // * * \| \
2198 // TF OP \
2199 // * | \ Zn
2200 // * | \
2201 // A-ST Zn
2202 //
2203
2204 // This merge induced dependences from: #1: Xn -> LD, OP, Zn
2205 // #2: Yn -> LD
2206 // #3: ST -> Zn
2207
2208 // Ensure the transform is safe by checking for the dual
2209 // dependencies to make sure we do not induce a loop.
2210
2211 // As LD is a predecessor to both OP and ST we can do this by checking:
2212 // a). if LD is a predecessor to a member of Xn or Yn.
2213 // b). if a Zn is a predecessor to ST.
2214
2215 // However, (b) can only occur through being a chain predecessor to
2216 // ST, which is the same as Zn being a member or predecessor of Xn,
2217 // which is a subset of LD being a predecessor of Xn. So it's
2218 // subsumed by check (a).
2219
Evan Cheng3e869f02012-04-12 19:14:21 +00002220 SDValue Chain = StoreNode->getChain();
2221
Nirav Dave3264c1b2018-03-19 20:19:46 +00002222 // Gather X elements in ChainOps.
Evan Cheng3e869f02012-04-12 19:14:21 +00002223 if (Chain == Load.getValue(1)) {
Nirav Dave3264c1b2018-03-19 20:19:46 +00002224 FoundLoad = true;
2225 ChainOps.push_back(Load.getOperand(0));
Nirav Dave0fab4172018-03-09 20:58:07 +00002226 } else if (Chain.getOpcode() == ISD::TokenFactor) {
Evan Cheng3e869f02012-04-12 19:14:21 +00002227 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
2228 SDValue Op = Chain.getOperand(i);
2229 if (Op == Load.getValue(1)) {
Nirav Dave3264c1b2018-03-19 20:19:46 +00002230 FoundLoad = true;
Nirav Davee14300e2017-02-02 14:39:26 +00002231 // Drop Load, but keep its chain. No cycle check necessary.
2232 ChainOps.push_back(Load.getOperand(0));
Evan Cheng3e869f02012-04-12 19:14:21 +00002233 continue;
2234 }
Nirav Dave3264c1b2018-03-19 20:19:46 +00002235 LoopWorklist.push_back(Op.getNode());
Evan Cheng3e869f02012-04-12 19:14:21 +00002236 ChainOps.push_back(Op);
2237 }
Nirav Daved668f692018-03-09 20:57:42 +00002238 }
Nirav Dave3264c1b2018-03-19 20:19:46 +00002239
2240 if (!FoundLoad)
Nirav Dave0fab4172018-03-09 20:58:07 +00002241 return false;
2242
Nirav Dave3264c1b2018-03-19 20:19:46 +00002243 // Worklist is currently Xn. Add Yn to worklist.
2244 for (SDValue Op : StoredVal->ops())
2245 if (Op.getNode() != LoadNode)
2246 LoopWorklist.push_back(Op.getNode());
2247
2248 // Check (a) if Load is a predecessor to Xn + Yn
2249 if (SDNode::hasPredecessorHelper(Load.getNode(), Visited, LoopWorklist, Max,
2250 true))
2251 return false;
2252
2253 InputChain =
2254 CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ChainOps);
Nirav Dave0fab4172018-03-09 20:58:07 +00002255 return true;
Nirav Dave042678b2018-03-10 02:16:15 +00002256}
Joel Jones68d59e82012-03-29 05:45:48 +00002257
Chandler Carruth4b611a82017-08-25 22:50:52 +00002258// Change a chain of {load; op; store} of the same value into a simple op
2259// through memory of that value, if the uses of the modified value and its
2260// address are suitable.
2261//
2262// The tablegen pattern memory operand pattern is currently not able to match
2263// the case where the EFLAGS on the original operation are used.
2264//
2265// To move this to tablegen, we'll need to improve tablegen to allow flags to
2266// be transferred from a node in the pattern to the result node, probably with
2267// a new keyword. For example, we have this
Chandler Carruth03258f22017-08-25 02:04:03 +00002268// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2269// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2270// (implicit EFLAGS)]>;
2271// but maybe need something like this
2272// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2273// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2274// (transferrable EFLAGS)]>;
2275//
Chandler Carruth4b611a82017-08-25 22:50:52 +00002276// Until then, we manually fold these and instruction select the operation
2277// here.
Chandler Carruth03258f22017-08-25 02:04:03 +00002278bool X86DAGToDAGISel::foldLoadStoreIntoMemOperand(SDNode *Node) {
2279 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
2280 SDValue StoredVal = StoreNode->getOperand(1);
2281 unsigned Opc = StoredVal->getOpcode();
2282
Chandler Carruth4b611a82017-08-25 22:50:52 +00002283 // Before we try to select anything, make sure this is memory operand size
2284 // and opcode we can handle. Note that this must match the code below that
2285 // actually lowers the opcodes.
Chandler Carruth96db3082017-08-25 02:06:36 +00002286 EVT MemVT = StoreNode->getMemoryVT();
Chandler Carruth4b611a82017-08-25 22:50:52 +00002287 if (MemVT != MVT::i64 && MemVT != MVT::i32 && MemVT != MVT::i16 &&
2288 MemVT != MVT::i8)
Chandler Carruth96db3082017-08-25 02:06:36 +00002289 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002290 switch (Opc) {
2291 default:
Chandler Carruth96db3082017-08-25 02:06:36 +00002292 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002293 case X86ISD::INC:
2294 case X86ISD::DEC:
2295 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002296 case X86ISD::ADC:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002297 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002298 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002299 case X86ISD::AND:
2300 case X86ISD::OR:
2301 case X86ISD::XOR:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002302 break;
2303 }
Chandler Carruth96db3082017-08-25 02:06:36 +00002304
Chandler Carruth03258f22017-08-25 02:04:03 +00002305 LoadSDNode *LoadNode = nullptr;
2306 SDValue InputChain;
Chandler Carruth96db3082017-08-25 02:06:36 +00002307 if (!isFusableLoadOpStorePattern(StoreNode, StoredVal, CurDAG, LoadNode,
2308 InputChain))
Chandler Carruth03258f22017-08-25 02:04:03 +00002309 return false;
2310
2311 SDValue Base, Scale, Index, Disp, Segment;
2312 if (!selectAddr(LoadNode, LoadNode->getBasePtr(), Base, Scale, Index, Disp,
2313 Segment))
2314 return false;
2315
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002316 auto SelectOpcode = [&](unsigned Opc64, unsigned Opc32, unsigned Opc16,
Chandler Carruth38e2b502017-09-08 18:23:42 +00002317 unsigned Opc8) {
Chandler Carruth4b611a82017-08-25 22:50:52 +00002318 switch (MemVT.getSimpleVT().SimpleTy) {
2319 case MVT::i64:
2320 return Opc64;
2321 case MVT::i32:
2322 return Opc32;
2323 case MVT::i16:
2324 return Opc16;
2325 case MVT::i8:
2326 return Opc8;
2327 default:
2328 llvm_unreachable("Invalid size!");
2329 }
2330 };
2331
2332 MachineSDNode *Result;
2333 switch (Opc) {
2334 case X86ISD::INC:
2335 case X86ISD::DEC: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002336 unsigned NewOpc =
2337 Opc == X86ISD::INC
2338 ? SelectOpcode(X86::INC64m, X86::INC32m, X86::INC16m, X86::INC8m)
2339 : SelectOpcode(X86::DEC64m, X86::DEC32m, X86::DEC16m, X86::DEC8m);
Chandler Carruth4b611a82017-08-25 22:50:52 +00002340 const SDValue Ops[] = {Base, Scale, Index, Disp, Segment, InputChain};
2341 Result =
2342 CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other, Ops);
2343 break;
2344 }
2345 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002346 case X86ISD::ADC:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002347 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002348 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002349 case X86ISD::AND:
2350 case X86ISD::OR:
2351 case X86ISD::XOR: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002352 auto SelectRegOpcode = [SelectOpcode](unsigned Opc) {
2353 switch (Opc) {
2354 case X86ISD::ADD:
2355 return SelectOpcode(X86::ADD64mr, X86::ADD32mr, X86::ADD16mr,
2356 X86::ADD8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002357 case X86ISD::ADC:
2358 return SelectOpcode(X86::ADC64mr, X86::ADC32mr, X86::ADC16mr,
2359 X86::ADC8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002360 case X86ISD::SUB:
2361 return SelectOpcode(X86::SUB64mr, X86::SUB32mr, X86::SUB16mr,
2362 X86::SUB8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002363 case X86ISD::SBB:
2364 return SelectOpcode(X86::SBB64mr, X86::SBB32mr, X86::SBB16mr,
2365 X86::SBB8mr);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002366 case X86ISD::AND:
2367 return SelectOpcode(X86::AND64mr, X86::AND32mr, X86::AND16mr,
2368 X86::AND8mr);
2369 case X86ISD::OR:
2370 return SelectOpcode(X86::OR64mr, X86::OR32mr, X86::OR16mr, X86::OR8mr);
2371 case X86ISD::XOR:
2372 return SelectOpcode(X86::XOR64mr, X86::XOR32mr, X86::XOR16mr,
2373 X86::XOR8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002374 default:
2375 llvm_unreachable("Invalid opcode!");
2376 }
2377 };
2378 auto SelectImm8Opcode = [SelectOpcode](unsigned Opc) {
2379 switch (Opc) {
2380 case X86ISD::ADD:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002381 return SelectOpcode(X86::ADD64mi8, X86::ADD32mi8, X86::ADD16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002382 case X86ISD::ADC:
2383 return SelectOpcode(X86::ADC64mi8, X86::ADC32mi8, X86::ADC16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002384 case X86ISD::SUB:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002385 return SelectOpcode(X86::SUB64mi8, X86::SUB32mi8, X86::SUB16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002386 case X86ISD::SBB:
2387 return SelectOpcode(X86::SBB64mi8, X86::SBB32mi8, X86::SBB16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002388 case X86ISD::AND:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002389 return SelectOpcode(X86::AND64mi8, X86::AND32mi8, X86::AND16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002390 case X86ISD::OR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002391 return SelectOpcode(X86::OR64mi8, X86::OR32mi8, X86::OR16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002392 case X86ISD::XOR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002393 return SelectOpcode(X86::XOR64mi8, X86::XOR32mi8, X86::XOR16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002394 default:
2395 llvm_unreachable("Invalid opcode!");
2396 }
2397 };
2398 auto SelectImmOpcode = [SelectOpcode](unsigned Opc) {
2399 switch (Opc) {
2400 case X86ISD::ADD:
2401 return SelectOpcode(X86::ADD64mi32, X86::ADD32mi, X86::ADD16mi,
2402 X86::ADD8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002403 case X86ISD::ADC:
2404 return SelectOpcode(X86::ADC64mi32, X86::ADC32mi, X86::ADC16mi,
2405 X86::ADC8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002406 case X86ISD::SUB:
2407 return SelectOpcode(X86::SUB64mi32, X86::SUB32mi, X86::SUB16mi,
2408 X86::SUB8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002409 case X86ISD::SBB:
2410 return SelectOpcode(X86::SBB64mi32, X86::SBB32mi, X86::SBB16mi,
2411 X86::SBB8mi);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002412 case X86ISD::AND:
2413 return SelectOpcode(X86::AND64mi32, X86::AND32mi, X86::AND16mi,
2414 X86::AND8mi);
2415 case X86ISD::OR:
2416 return SelectOpcode(X86::OR64mi32, X86::OR32mi, X86::OR16mi,
2417 X86::OR8mi);
2418 case X86ISD::XOR:
2419 return SelectOpcode(X86::XOR64mi32, X86::XOR32mi, X86::XOR16mi,
2420 X86::XOR8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002421 default:
2422 llvm_unreachable("Invalid opcode!");
2423 }
2424 };
2425
2426 unsigned NewOpc = SelectRegOpcode(Opc);
2427 SDValue Operand = StoredVal->getOperand(1);
2428
2429 // See if the operand is a constant that we can fold into an immediate
2430 // operand.
2431 if (auto *OperandC = dyn_cast<ConstantSDNode>(Operand)) {
2432 auto OperandV = OperandC->getAPIntValue();
2433
2434 // Check if we can shrink the operand enough to fit in an immediate (or
2435 // fit into a smaller immediate) by negating it and switching the
2436 // operation.
Chandler Carruthacbcf062017-09-08 00:17:12 +00002437 if ((Opc == X86ISD::ADD || Opc == X86ISD::SUB) &&
2438 ((MemVT != MVT::i8 && OperandV.getMinSignedBits() > 8 &&
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002439 (-OperandV).getMinSignedBits() <= 8) ||
2440 (MemVT == MVT::i64 && OperandV.getMinSignedBits() > 32 &&
2441 (-OperandV).getMinSignedBits() <= 32)) &&
2442 hasNoCarryFlagUses(StoredVal.getNode())) {
2443 OperandV = -OperandV;
2444 Opc = Opc == X86ISD::ADD ? X86ISD::SUB : X86ISD::ADD;
2445 }
2446
2447 // First try to fit this into an Imm8 operand. If it doesn't fit, then try
2448 // the larger immediate operand.
2449 if (MemVT != MVT::i8 && OperandV.getMinSignedBits() <= 8) {
2450 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2451 NewOpc = SelectImm8Opcode(Opc);
2452 } else if (OperandV.getActiveBits() <= MemVT.getSizeInBits() &&
2453 (MemVT != MVT::i64 || OperandV.getMinSignedBits() <= 32)) {
2454 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2455 NewOpc = SelectImmOpcode(Opc);
2456 }
2457 }
2458
Nirav Dave72d32f22018-01-19 15:37:57 +00002459 if (Opc == X86ISD::ADC || Opc == X86ISD::SBB) {
2460 SDValue CopyTo =
2461 CurDAG->getCopyToReg(InputChain, SDLoc(Node), X86::EFLAGS,
2462 StoredVal.getOperand(2), SDValue());
2463
2464 const SDValue Ops[] = {Base, Scale, Index, Disp,
2465 Segment, Operand, CopyTo, CopyTo.getValue(1)};
2466 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2467 Ops);
2468 } else {
2469 const SDValue Ops[] = {Base, Scale, Index, Disp,
2470 Segment, Operand, InputChain};
2471 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2472 Ops);
2473 }
Chandler Carruth4b611a82017-08-25 22:50:52 +00002474 break;
2475 }
2476 default:
2477 llvm_unreachable("Invalid opcode!");
2478 }
2479
Chandler Carruth03258f22017-08-25 02:04:03 +00002480 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2481 MemOp[0] = StoreNode->getMemOperand();
2482 MemOp[1] = LoadNode->getMemOperand();
Chandler Carruth03258f22017-08-25 02:04:03 +00002483 Result->setMemRefs(MemOp, MemOp + 2);
2484
Nirav Dave3264c1b2018-03-19 20:19:46 +00002485 // Update Load Chain uses as well.
2486 ReplaceUses(SDValue(LoadNode, 1), SDValue(Result, 1));
Chandler Carruth03258f22017-08-25 02:04:03 +00002487 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2488 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2489 CurDAG->RemoveDeadNode(Node);
2490 return true;
2491}
2492
Craig Topper958106d2017-09-12 17:40:25 +00002493// See if this is an (X >> C1) & C2 that we can match to BEXTR/BEXTRI.
2494bool X86DAGToDAGISel::matchBEXTRFromAnd(SDNode *Node) {
2495 MVT NVT = Node->getSimpleValueType(0);
2496 SDLoc dl(Node);
2497
2498 SDValue N0 = Node->getOperand(0);
2499 SDValue N1 = Node->getOperand(1);
2500
2501 if (!Subtarget->hasBMI() && !Subtarget->hasTBM())
2502 return false;
2503
2504 // Must have a shift right.
2505 if (N0->getOpcode() != ISD::SRL && N0->getOpcode() != ISD::SRA)
2506 return false;
2507
2508 // Shift can't have additional users.
2509 if (!N0->hasOneUse())
2510 return false;
2511
2512 // Only supported for 32 and 64 bits.
2513 if (NVT != MVT::i32 && NVT != MVT::i64)
2514 return false;
2515
2516 // Shift amount and RHS of and must be constant.
2517 ConstantSDNode *MaskCst = dyn_cast<ConstantSDNode>(N1);
2518 ConstantSDNode *ShiftCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2519 if (!MaskCst || !ShiftCst)
2520 return false;
2521
2522 // And RHS must be a mask.
2523 uint64_t Mask = MaskCst->getZExtValue();
2524 if (!isMask_64(Mask))
2525 return false;
2526
2527 uint64_t Shift = ShiftCst->getZExtValue();
2528 uint64_t MaskSize = countPopulation(Mask);
2529
2530 // Don't interfere with something that can be handled by extracting AH.
2531 // TODO: If we are able to fold a load, BEXTR might still be better than AH.
2532 if (Shift == 8 && MaskSize == 8)
2533 return false;
2534
2535 // Make sure we are only using bits that were in the original value, not
2536 // shifted in.
2537 if (Shift + MaskSize > NVT.getSizeInBits())
2538 return false;
2539
Craig Topper88939fe2018-02-12 21:18:11 +00002540 // Create a BEXTR node and run it through selection.
2541 SDValue C = CurDAG->getConstant(Shift | (MaskSize << 8), dl, NVT);
2542 SDValue New = CurDAG->getNode(X86ISD::BEXTR, dl, NVT,
2543 N0->getOperand(0), C);
2544 ReplaceNode(Node, New.getNode());
2545 SelectCode(New.getNode());
Craig Topper958106d2017-09-12 17:40:25 +00002546 return true;
2547}
2548
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002549/// If the high bits of an 'and' operand are known zero, try setting the
2550/// high bits of an 'and' constant operand to produce a smaller encoding by
2551/// creating a small, sign-extended negative immediate rather than a large
2552/// positive one. This reverses a transform in SimplifyDemandedBits that
2553/// shrinks mask constants by clearing bits. There is also a possibility that
2554/// the 'and' mask can be made -1, so the 'and' itself is unnecessary. In that
2555/// case, just replace the 'and'. Return 'true' if the node is replaced.
2556bool X86DAGToDAGISel::shrinkAndImmediate(SDNode *And) {
2557 // i8 is unshrinkable, i16 should be promoted to i32, and vector ops don't
2558 // have immediate operands.
2559 MVT VT = And->getSimpleValueType(0);
2560 if (VT != MVT::i32 && VT != MVT::i64)
2561 return false;
2562
2563 auto *And1C = dyn_cast<ConstantSDNode>(And->getOperand(1));
2564 if (!And1C)
2565 return false;
2566
Craig Topper57e06432018-02-05 16:54:07 +00002567 // Bail out if the mask constant is already negative. It's can't shrink more.
2568 // If the upper 32 bits of a 64 bit mask are all zeros, we have special isel
2569 // patterns to use a 32-bit and instead of a 64-bit and by relying on the
2570 // implicit zeroing of 32 bit ops. So we should check if the lower 32 bits
2571 // are negative too.
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002572 APInt MaskVal = And1C->getAPIntValue();
2573 unsigned MaskLZ = MaskVal.countLeadingZeros();
Craig Topper57e06432018-02-05 16:54:07 +00002574 if (!MaskLZ || (VT == MVT::i64 && MaskLZ == 32))
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002575 return false;
2576
Craig Topper57e06432018-02-05 16:54:07 +00002577 // Don't extend into the upper 32 bits of a 64 bit mask.
2578 if (VT == MVT::i64 && MaskLZ >= 32) {
2579 MaskLZ -= 32;
2580 MaskVal = MaskVal.trunc(32);
2581 }
2582
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002583 SDValue And0 = And->getOperand(0);
Craig Topper57e06432018-02-05 16:54:07 +00002584 APInt HighZeros = APInt::getHighBitsSet(MaskVal.getBitWidth(), MaskLZ);
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002585 APInt NegMaskVal = MaskVal | HighZeros;
2586
2587 // If a negative constant would not allow a smaller encoding, there's no need
2588 // to continue. Only change the constant when we know it's a win.
2589 unsigned MinWidth = NegMaskVal.getMinSignedBits();
2590 if (MinWidth > 32 || (MinWidth > 8 && MaskVal.getMinSignedBits() <= 32))
2591 return false;
2592
Craig Topper57e06432018-02-05 16:54:07 +00002593 // Extend masks if we truncated above.
2594 if (VT == MVT::i64 && MaskVal.getBitWidth() < 64) {
2595 NegMaskVal = NegMaskVal.zext(64);
2596 HighZeros = HighZeros.zext(64);
2597 }
2598
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002599 // The variable operand must be all zeros in the top bits to allow using the
2600 // new, negative constant as the mask.
2601 if (!CurDAG->MaskedValueIsZero(And0, HighZeros))
2602 return false;
2603
2604 // Check if the mask is -1. In that case, this is an unnecessary instruction
2605 // that escaped earlier analysis.
2606 if (NegMaskVal.isAllOnesValue()) {
2607 ReplaceNode(And, And0.getNode());
2608 return true;
2609 }
2610
2611 // A negative mask allows a smaller encoding. Create a new 'and' node.
2612 SDValue NewMask = CurDAG->getConstant(NegMaskVal, SDLoc(And), VT);
2613 SDValue NewAnd = CurDAG->getNode(ISD::AND, SDLoc(And), VT, And0, NewMask);
2614 ReplaceNode(And, NewAnd.getNode());
2615 SelectCode(NewAnd.getNode());
2616 return true;
2617}
2618
Justin Bogner593741d2016-05-10 23:55:37 +00002619void X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002620 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002621 unsigned Opc, MOpc;
2622 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002623 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002624
Dan Gohman17059682008-07-17 19:10:17 +00002625 if (Node->isMachineOpcode()) {
Chris Lattnerf98f1242010-03-02 06:34:30 +00002626 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002627 Node->setNodeId(-1);
Justin Bogner593741d2016-05-10 23:55:37 +00002628 return; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002629 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002630
Evan Cheng10d27902006-01-06 20:36:21 +00002631 switch (Opcode) {
Tobias Grosser85508e82015-08-19 11:35:10 +00002632 default: break;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002633 case ISD::BRIND: {
2634 if (Subtarget->isTargetNaCl())
2635 // NaCl has its own pass where jmp %r32 are converted to jmp %r64. We
2636 // leave the instruction alone.
2637 break;
2638 if (Subtarget->isTarget64BitILP32()) {
2639 // Converts a 32-bit register to a 64-bit, zero-extended version of
2640 // it. This is needed because x86-64 can do many things, but jmp %r32
2641 // ain't one of them.
2642 const SDValue &Target = Node->getOperand(1);
2643 assert(Target.getSimpleValueType() == llvm::MVT::i32);
2644 SDValue ZextTarget = CurDAG->getZExtOrTrunc(Target, dl, EVT(MVT::i64));
2645 SDValue Brind = CurDAG->getNode(ISD::BRIND, dl, MVT::Other,
2646 Node->getOperand(0), ZextTarget);
Justin Bogner9b6b9c72016-05-13 23:26:28 +00002647 ReplaceNode(Node, Brind.getNode());
JF Bastien5ab87ed2015-08-19 16:17:08 +00002648 SelectCode(ZextTarget.getNode());
2649 SelectCode(Brind.getNode());
Justin Bogner593741d2016-05-10 23:55:37 +00002650 return;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002651 }
2652 break;
2653 }
Dan Gohman757eee82009-08-02 16:10:52 +00002654 case X86ISD::GlobalBaseReg:
Justin Bogner31d7da32016-05-11 21:13:17 +00002655 ReplaceNode(Node, getGlobalBaseReg());
Justin Bogner593741d2016-05-10 23:55:37 +00002656 return;
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002657
Craig Topper75370b92017-09-19 17:19:45 +00002658 case X86ISD::SELECT:
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002659 case X86ISD::SHRUNKBLEND: {
Craig Topper75370b92017-09-19 17:19:45 +00002660 // SHRUNKBLEND selects like a regular VSELECT. Same with X86ISD::SELECT.
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002661 SDValue VSelect = CurDAG->getNode(
2662 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2663 Node->getOperand(1), Node->getOperand(2));
Craig Topper63c50472017-09-09 05:57:19 +00002664 ReplaceNode(Node, VSelect.getNode());
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002665 SelectCode(VSelect.getNode());
2666 // We already called ReplaceUses.
Justin Bogner593741d2016-05-10 23:55:37 +00002667 return;
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002668 }
Craig Topper3af251d2012-07-01 02:55:34 +00002669
Tobias Grosser85508e82015-08-19 11:35:10 +00002670 case ISD::AND:
Craig Topper958106d2017-09-12 17:40:25 +00002671 if (matchBEXTRFromAnd(Node))
2672 return;
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002673 if (shrinkAndImmediate(Node))
2674 return;
Craig Topper958106d2017-09-12 17:40:25 +00002675
2676 LLVM_FALLTHROUGH;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002677 case ISD::OR:
2678 case ISD::XOR: {
Craig Topper958106d2017-09-12 17:40:25 +00002679
Benjamin Kramer4c816242011-04-22 15:30:40 +00002680 // For operations of the form (x << C1) op C2, check if we can use a smaller
2681 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2682 SDValue N0 = Node->getOperand(0);
2683 SDValue N1 = Node->getOperand(1);
2684
2685 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2686 break;
2687
2688 // i8 is unshrinkable, i16 should be promoted to i32.
2689 if (NVT != MVT::i32 && NVT != MVT::i64)
2690 break;
2691
2692 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2693 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2694 if (!Cst || !ShlCst)
2695 break;
2696
2697 int64_t Val = Cst->getSExtValue();
2698 uint64_t ShlVal = ShlCst->getZExtValue();
2699
2700 // Make sure that we don't change the operation by removing bits.
2701 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002702 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2703 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002704 break;
2705
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002706 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002707 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002708
2709 // Check the minimum bitwidth for the new constant.
2710 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2711 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2712 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2713 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2714 CstVT = MVT::i8;
2715 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2716 CstVT = MVT::i32;
2717
2718 // Bail if there is no smaller encoding.
2719 if (NVT == CstVT)
2720 break;
2721
Craig Topper83e042a2013-08-15 05:57:07 +00002722 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002723 default: llvm_unreachable("Unsupported VT!");
2724 case MVT::i32:
2725 assert(CstVT == MVT::i8);
2726 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002727 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002728
2729 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002730 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002731 case ISD::AND: Op = X86::AND32ri8; break;
2732 case ISD::OR: Op = X86::OR32ri8; break;
2733 case ISD::XOR: Op = X86::XOR32ri8; break;
2734 }
2735 break;
2736 case MVT::i64:
2737 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2738 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002739 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002740
2741 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002742 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002743 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2744 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2745 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2746 }
2747 break;
2748 }
2749
2750 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002751 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002752 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002753 if (ShlVal == 1)
Justin Bogner593741d2016-05-10 23:55:37 +00002754 CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2755 SDValue(New, 0));
2756 else
2757 CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2758 getI8Imm(ShlVal, dl));
2759 return;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002760 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002761 case X86ISD::UMUL8:
2762 case X86ISD::SMUL8: {
2763 SDValue N0 = Node->getOperand(0);
2764 SDValue N1 = Node->getOperand(1);
2765
2766 Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
2767
2768 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2769 N0, SDValue()).getValue(1);
2770
2771 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2772 SDValue Ops[] = {N1, InFlag};
2773 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2774
Justin Bogner31d7da32016-05-11 21:13:17 +00002775 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002776 return;
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002777 }
2778
Chris Lattner364bb0a2010-12-05 07:30:36 +00002779 case X86ISD::UMUL: {
2780 SDValue N0 = Node->getOperand(0);
2781 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002782
Ted Kremenekb5241b22011-01-14 22:34:13 +00002783 unsigned LoReg;
Craig Topper83e042a2013-08-15 05:57:07 +00002784 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002785 default: llvm_unreachable("Unsupported VT!");
Craig Topperfd6b8a62017-09-28 16:56:36 +00002786 // MVT::i8 is handled by X86ISD::UMUL8.
Ted Kremenekb5241b22011-01-14 22:34:13 +00002787 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2788 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2789 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002790 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002791
Chris Lattner364bb0a2010-12-05 07:30:36 +00002792 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2793 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002794
Chris Lattner364bb0a2010-12-05 07:30:36 +00002795 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2796 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002797 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002798
Justin Bognerfde9f2e2016-05-11 22:21:50 +00002799 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002800 return;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002801 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002802
Dan Gohman757eee82009-08-02 16:10:52 +00002803 case ISD::SMUL_LOHI:
2804 case ISD::UMUL_LOHI: {
2805 SDValue N0 = Node->getOperand(0);
2806 SDValue N1 = Node->getOperand(1);
2807
2808 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002809 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002810 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002811 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002812 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002813 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2814 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
Michael Liaof9f7b552012-09-26 08:22:37 +00002815 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2816 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2817 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2818 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002819 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002820 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002821 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002822 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002823 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2824 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2825 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2826 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002827 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002828 }
Dan Gohman757eee82009-08-02 16:10:52 +00002829
Michael Liaof9f7b552012-09-26 08:22:37 +00002830 unsigned SrcReg, LoReg, HiReg;
2831 switch (Opc) {
2832 default: llvm_unreachable("Unknown MUL opcode!");
2833 case X86::IMUL8r:
2834 case X86::MUL8r:
2835 SrcReg = LoReg = X86::AL; HiReg = X86::AH;
2836 break;
2837 case X86::IMUL16r:
2838 case X86::MUL16r:
2839 SrcReg = LoReg = X86::AX; HiReg = X86::DX;
2840 break;
2841 case X86::IMUL32r:
2842 case X86::MUL32r:
2843 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2844 break;
2845 case X86::IMUL64r:
2846 case X86::MUL64r:
2847 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2848 break;
2849 case X86::MULX32rr:
2850 SrcReg = X86::EDX; LoReg = HiReg = 0;
2851 break;
2852 case X86::MULX64rr:
2853 SrcReg = X86::RDX; LoReg = HiReg = 0;
2854 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002855 }
2856
2857 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002858 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002859 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002860 if (!foldedLoad) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002861 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002862 if (foldedLoad)
2863 std::swap(N0, N1);
2864 }
2865
Michael Liaof9f7b552012-09-26 08:22:37 +00002866 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002867 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002868 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002869
2870 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002871 SDValue Chain;
Kyle Butt991df782016-06-23 21:40:35 +00002872 MachineSDNode *CNode = nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002873 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2874 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002875 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2876 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002877 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002878 ResHi = SDValue(CNode, 0);
2879 ResLo = SDValue(CNode, 1);
2880 Chain = SDValue(CNode, 2);
2881 InFlag = SDValue(CNode, 3);
2882 } else {
2883 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002884 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002885 Chain = SDValue(CNode, 0);
2886 InFlag = SDValue(CNode, 1);
2887 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002888
Dan Gohman757eee82009-08-02 16:10:52 +00002889 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002890 ReplaceUses(N1.getValue(1), Chain);
Kyle Butt991df782016-06-23 21:40:35 +00002891 // Record the mem-refs
Craig Topper55029d82017-11-08 22:26:37 +00002892 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2893 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
2894 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00002895 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002896 SDValue Ops[] = { N1, InFlag };
2897 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2898 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002899 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002900 ResHi = SDValue(CNode, 0);
2901 ResLo = SDValue(CNode, 1);
2902 InFlag = SDValue(CNode, 2);
2903 } else {
2904 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002905 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002906 InFlag = SDValue(CNode, 0);
2907 }
Dan Gohman757eee82009-08-02 16:10:52 +00002908 }
2909
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002910 // Prevent use of AH in a REX instruction by referencing AX instead.
2911 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2912 !SDValue(Node, 1).use_empty()) {
2913 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2914 X86::AX, MVT::i16, InFlag);
2915 InFlag = Result.getValue(2);
2916 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2917 // registers.
2918 if (!SDValue(Node, 0).use_empty())
Craig Topper40f05842017-10-28 19:56:57 +00002919 ReplaceUses(SDValue(Node, 0),
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002920 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2921
2922 // Shift AX down 8 bits.
2923 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2924 Result,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002925 CurDAG->getTargetConstant(8, dl, MVT::i8)),
2926 0);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002927 // Then truncate it down to i8.
2928 ReplaceUses(SDValue(Node, 1),
2929 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2930 }
Dan Gohman757eee82009-08-02 16:10:52 +00002931 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002932 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002933 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002934 assert(LoReg && "Register for low half is not defined!");
2935 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2936 InFlag);
2937 InFlag = ResLo.getValue(2);
2938 }
2939 ReplaceUses(SDValue(Node, 0), ResLo);
2940 DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002941 }
2942 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002943 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002944 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002945 assert(HiReg && "Register for high half is not defined!");
2946 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
2947 InFlag);
2948 InFlag = ResHi.getValue(2);
2949 }
2950 ReplaceUses(SDValue(Node, 1), ResHi);
2951 DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002952 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002953
Craig Topper6bed9de2017-09-09 05:57:20 +00002954 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00002955 return;
Dan Gohman757eee82009-08-02 16:10:52 +00002956 }
2957
2958 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002959 case ISD::UDIVREM:
2960 case X86ISD::SDIVREM8_SEXT_HREG:
2961 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00002962 SDValue N0 = Node->getOperand(0);
2963 SDValue N1 = Node->getOperand(1);
2964
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002965 bool isSigned = (Opcode == ISD::SDIVREM ||
2966 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002967 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002968 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002969 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002970 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2971 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2972 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2973 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002974 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002975 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002976 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002977 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002978 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2979 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2980 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2981 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002982 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002983 }
Dan Gohman757eee82009-08-02 16:10:52 +00002984
Chris Lattner518b0372009-12-23 01:45:04 +00002985 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002986 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00002987 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002988 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002989 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00002990 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00002991 SExtOpcode = X86::CBW;
2992 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002993 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00002994 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002995 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00002996 SExtOpcode = X86::CWD;
2997 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002998 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00002999 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00003000 SExtOpcode = X86::CDQ;
3001 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003002 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00003003 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00003004 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00003005 break;
3006 }
3007
Dan Gohman757eee82009-08-02 16:10:52 +00003008 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00003009 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00003010 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00003011
Dan Gohman757eee82009-08-02 16:10:52 +00003012 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00003013 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00003014 // Special case for div8, just use a move with zero extension to AX to
3015 // clear the upper 8 bits (AH).
3016 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Sanjay Patel85030aa2015-10-13 16:23:00 +00003017 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00003018 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
3019 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00003020 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00003021 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00003022 Chain = Move.getValue(1);
3023 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00003024 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00003025 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00003026 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00003027 Chain = CurDAG->getEntryNode();
3028 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00003029 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00003030 InFlag = Chain.getValue(1);
3031 } else {
3032 InFlag =
3033 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
3034 LoReg, N0, SDValue()).getValue(1);
3035 if (isSigned && !signBitIsZero) {
3036 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00003037 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003038 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00003039 } else {
3040 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00003041 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00003042 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00003043 case MVT::i16:
3044 ClrNode =
3045 SDValue(CurDAG->getMachineNode(
3046 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003047 CurDAG->getTargetConstant(X86::sub_16bit, dl,
3048 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00003049 0);
3050 break;
3051 case MVT::i32:
3052 break;
3053 case MVT::i64:
3054 ClrNode =
3055 SDValue(CurDAG->getMachineNode(
3056 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003057 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
3058 CurDAG->getTargetConstant(X86::sub_32bit, dl,
3059 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00003060 0);
3061 break;
3062 default:
3063 llvm_unreachable("Unexpected division source");
3064 }
3065
Chris Lattner518b0372009-12-23 01:45:04 +00003066 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00003067 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00003068 }
Evan Cheng92e27972006-01-06 23:19:29 +00003069 }
Dan Gohmana1603612007-10-08 18:33:35 +00003070
Dan Gohman757eee82009-08-02 16:10:52 +00003071 if (foldedLoad) {
3072 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
3073 InFlag };
Craig Topper61f81f92017-11-08 22:26:39 +00003074 MachineSDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00003075 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00003076 InFlag = SDValue(CNode, 1);
3077 // Update the chain.
3078 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Craig Topper61f81f92017-11-08 22:26:39 +00003079 // Record the mem-refs
3080 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3081 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
3082 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00003083 } else {
3084 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003085 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00003086 }
Evan Cheng92e27972006-01-06 23:19:29 +00003087
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003088 // Prevent use of AH in a REX instruction by explicitly copying it to
3089 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00003090 //
3091 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003092 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00003093 // the allocator and/or the backend get enhanced to be more robust in
3094 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003095 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
3096 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
3097 unsigned AHExtOpcode =
Craig Topperad7c6852018-03-20 05:00:20 +00003098 isSigned ? X86::MOVSX32rr8_NOREX : X86::MOVZX32rr8_NOREX;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003099
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003100 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
3101 MVT::Glue, AHCopy, InFlag);
3102 SDValue Result(RNode, 0);
3103 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003104
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003105 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
3106 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
Craig Topperb8d7d4d2017-10-26 21:12:03 +00003107 assert(Node->getValueType(1) == MVT::i32 && "Unexpected result type!");
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003108 } else {
3109 Result =
3110 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
3111 }
3112 ReplaceUses(SDValue(Node, 1), Result);
3113 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003114 }
Dan Gohman757eee82009-08-02 16:10:52 +00003115 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003116 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00003117 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3118 LoReg, NVT, InFlag);
3119 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003120 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00003121 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003122 }
3123 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003124 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003125 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3126 HiReg, NVT, InFlag);
3127 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003128 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00003129 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003130 }
Craig Topper6bed9de2017-09-09 05:57:20 +00003131 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003132 return;
Dan Gohman757eee82009-08-02 16:10:52 +00003133 }
3134
Craig Topperb424faf2018-02-12 03:02:02 +00003135 case X86ISD::CMP: {
Dan Gohmanac33a902009-08-19 18:16:17 +00003136 SDValue N0 = Node->getOperand(0);
3137 SDValue N1 = Node->getOperand(1);
3138
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003139 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Sanjay Patel85030aa2015-10-13 16:23:00 +00003140 hasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003141 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00003142
Dan Gohmanac33a902009-08-19 18:16:17 +00003143 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
3144 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003145 // Look past the truncate if CMP is the only use of it.
Craig Topper3ccbd3f2018-02-12 03:02:01 +00003146 if (N0.getOpcode() == ISD::AND &&
Dan Gohman198b7ff2011-11-03 21:49:52 +00003147 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00003148 N0.getValueType() != MVT::i8 &&
3149 X86::isZeroNode(N1)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00003150 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
Dan Gohmanac33a902009-08-19 18:16:17 +00003151 if (!C) break;
Craig Topperfc53dc22017-08-25 05:04:34 +00003152 uint64_t Mask = C->getZExtValue();
Dan Gohmanac33a902009-08-19 18:16:17 +00003153
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003154 MVT VT;
3155 int SubRegOp;
3156 unsigned Op;
3157
Craig Topperfc53dc22017-08-25 05:04:34 +00003158 if (isUInt<8>(Mask) &&
3159 (!(Mask & 0x80) || hasNoSignedComparisonUses(Node))) {
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003160 // For example, convert "testl %eax, $8" to "testb %al, $8"
3161 VT = MVT::i8;
3162 SubRegOp = X86::sub_8bit;
3163 Op = X86::TEST8ri;
3164 } else if (OptForMinSize && isUInt<16>(Mask) &&
3165 (!(Mask & 0x8000) || hasNoSignedComparisonUses(Node))) {
3166 // For example, "testl %eax, $32776" to "testw %ax, $32776".
3167 // NOTE: We only want to form TESTW instructions if optimizing for
3168 // min size. Otherwise we only save one byte and possibly get a length
3169 // changing prefix penalty in the decoders.
3170 VT = MVT::i16;
3171 SubRegOp = X86::sub_16bit;
3172 Op = X86::TEST16ri;
3173 } else if (isUInt<32>(Mask) && N0.getValueType() != MVT::i16 &&
3174 (!(Mask & 0x80000000) || hasNoSignedComparisonUses(Node))) {
3175 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
3176 // NOTE: We only want to run that transform if N0 is 32 or 64 bits.
3177 // Otherwize, we find ourselves in a position where we have to do
3178 // promotion. If previous passes did not promote the and, we assume
3179 // they had a good reason not to and do not promote here.
3180 VT = MVT::i32;
3181 SubRegOp = X86::sub_32bit;
3182 Op = X86::TEST32ri;
3183 } else {
3184 // No eligible transformation was found.
3185 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00003186 }
3187
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003188 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, VT);
3189 SDValue Reg = N0.getOperand(0);
Eric Liu0b69b5e2018-01-30 14:18:33 +00003190
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003191 // Extract the subregister if necessary.
3192 if (N0.getValueType() != VT)
3193 Reg = CurDAG->getTargetExtractSubreg(SubRegOp, dl, VT, Reg);
Eric Liu0b69b5e2018-01-30 14:18:33 +00003194
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003195 // Emit a testl or testw.
3196 SDNode *NewNode = CurDAG->getMachineNode(Op, dl, MVT::i32, Reg, Imm);
Craig Topperb424faf2018-02-12 03:02:02 +00003197 // Replace CMP with TEST.
Nirav Dave3264c1b2018-03-19 20:19:46 +00003198 ReplaceNode(Node, NewNode);
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003199 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003200 }
3201 break;
3202 }
Chandler Carruth03258f22017-08-25 02:04:03 +00003203 case ISD::STORE:
3204 if (foldLoadStoreIntoMemOperand(Node))
3205 return;
3206 break;
Chris Lattner655e7df2005-11-16 01:54:32 +00003207 }
3208
Justin Bogner593741d2016-05-10 23:55:37 +00003209 SelectCode(Node);
Chris Lattner655e7df2005-11-16 01:54:32 +00003210}
3211
Chris Lattnerba1ed582006-06-08 18:03:49 +00003212bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00003213SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00003214 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00003215 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003216 switch (ConstraintID) {
Daniel Sandersd0496692015-05-16 12:09:54 +00003217 default:
3218 llvm_unreachable("Unexpected asm memory constraint");
3219 case InlineAsm::Constraint_i:
3220 // FIXME: It seems strange that 'i' is needed here since it's supposed to
3221 // be an immediate and not a memory constraint.
Justin Bognerb03fd122016-08-17 05:10:15 +00003222 LLVM_FALLTHROUGH;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003223 case InlineAsm::Constraint_o: // offsetable ??
3224 case InlineAsm::Constraint_v: // not offsetable ??
Daniel Sanders60f1db02015-03-13 12:45:09 +00003225 case InlineAsm::Constraint_m: // memory
Daniel Sandersd0496692015-05-16 12:09:54 +00003226 case InlineAsm::Constraint_X:
Sanjay Patel85030aa2015-10-13 16:23:00 +00003227 if (!selectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00003228 return true;
3229 break;
3230 }
Chad Rosier24c19d22012-08-01 18:39:17 +00003231
Evan Cheng2d487222006-08-26 01:05:16 +00003232 OutOps.push_back(Op0);
3233 OutOps.push_back(Op1);
3234 OutOps.push_back(Op2);
3235 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00003236 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00003237 return false;
3238}
3239
Sanjay Patelb5723d02015-10-13 15:12:27 +00003240/// This pass converts a legalized DAG into a X86-specific DAG,
3241/// ready for instruction scheduling.
Bill Wendling026e5d72009-04-29 23:29:43 +00003242FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00003243 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00003244 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00003245}