blob: 6113eb58f421150d23e60f39dde3c0999a90b970 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
16#define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
Chris Lattnerf22556d2005-08-16 17:14:42 +000017
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000020#include "llvm/CodeGen/CallingConvLower.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000021#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/MachineValueType.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000024#include "llvm/CodeGen/SelectionDAG.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000025#include "llvm/CodeGen/SelectionDAGNodes.h"
26#include "llvm/CodeGen/ValueTypes.h"
27#include "llvm/IR/Attributes.h"
28#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/InlineAsm.h"
31#include "llvm/IR/Metadata.h"
32#include "llvm/IR/Type.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000033#include "llvm/Target/TargetLowering.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000034#include <utility>
Chris Lattnerf22556d2005-08-16 17:14:42 +000035
36namespace llvm {
Eugene Zelenko8187c192017-01-13 00:58:58 +000037
Chris Lattnerb2854fa2005-08-26 20:25:03 +000038 namespace PPCISD {
Eugene Zelenko8187c192017-01-13 00:58:58 +000039
Matthias Braund04893f2015-05-07 21:33:59 +000040 enum NodeType : unsigned {
Nate Begemandebcb552007-01-26 22:40:50 +000041 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000042 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000043
44 /// FSEL - Traditional three-operand fsel node.
45 ///
46 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000047
Nate Begeman60952142005-09-06 22:03:27 +000048 /// FCFID - The FCFID instruction, taking an f64 operand and producing
49 /// and f64 value containing the FP representation of the integer that
50 /// was temporarily in the f64 operand.
51 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000052
Hal Finkelf6d45f22013-04-01 17:52:07 +000053 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
54 /// unsigned integers and single-precision outputs.
55 FCFIDU, FCFIDS, FCFIDUS,
56
David Majnemer08249a32013-09-26 05:22:11 +000057 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
58 /// operand, producing an f64 value containing the integer representation
59 /// of that FP value.
60 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000061
Hal Finkelf6d45f22013-04-01 17:52:07 +000062 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
Tony Jiang3a2f00b2017-01-05 15:00:45 +000063 /// unsigned integers with round toward zero.
Hal Finkelf6d45f22013-04-01 17:52:07 +000064 FCTIDUZ, FCTIWUZ,
65
Nemanja Ivanovic11049f82016-10-04 06:59:23 +000066 /// VEXTS, ByteWidth - takes an input in VSFRC and produces an output in
67 /// VSFRC that is sign-extended from ByteWidth to a 64-byte integer.
68 VEXTS,
69
Hal Finkel2e103312013-04-03 04:01:11 +000070 /// Reciprocal estimate instructions (unary FP ops).
71 FRE, FRSQRTE,
72
Nate Begeman69caef22005-12-13 22:55:22 +000073 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
74 // three v4f32 operands and producing a v4f32 result.
75 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000076
Chris Lattnera8713b12006-03-20 01:53:53 +000077 /// VPERM - The PPC VPERM Instruction.
78 ///
79 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000080
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +000081 /// XXSPLT - The PPC VSX splat instructions
82 ///
83 XXSPLT,
84
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +000085 /// XXINSERT - The PPC VSX insert instruction
86 ///
87 XXINSERT,
88
89 /// VECSHL - The PPC VSX shift left instruction
90 ///
91 VECSHL,
92
Hal Finkel4edc66b2015-01-03 01:16:37 +000093 /// The CMPB instruction (takes two operands of i32 or i64).
94 CMPB,
95
Chris Lattner595088a2005-11-17 07:30:41 +000096 /// Hi/Lo - These represent the high and low 16-bit parts of a global
97 /// address respectively. These nodes have two operands, the first of
98 /// which must be a TargetGlobalAddress, and the second of which must be a
99 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
100 /// though these are usually folded into other nodes.
101 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000102
Ulrich Weigandad0cb912014-06-18 17:52:49 +0000103 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +0000104 /// function pointers in the 64-bit SVR4 ABI.
105
Jim Laskey48850c12006-11-16 22:43:37 +0000106 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
107 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
108 /// compute an allocation on the stack.
109 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000110
Yury Gribovd7dbb662015-12-01 11:40:55 +0000111 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
112 /// compute an offset from native SP to the address of the most recent
113 /// dynamic alloca.
114 DYNAREAOFFSET,
115
Chris Lattner595088a2005-11-17 07:30:41 +0000116 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
117 /// at function entry, used for PIC code.
118 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000119
Chris Lattnerfea33f72005-12-06 02:10:38 +0000120 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
121 /// shift amounts. These nodes are generated by the multi-precision shift
122 /// code.
123 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000124
Hal Finkel13d104b2014-12-11 18:37:52 +0000125 /// The combination of sra[wd]i and addze used to implemented signed
126 /// integer division by a power of 2. The first operand is the dividend,
127 /// and the second is the constant shift amount (representing the
128 /// divisor).
129 SRA_ADDZE,
130
Chris Lattnereb755fc2006-05-17 19:00:46 +0000131 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000132 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +0000133 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000134 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000135
Chris Lattnereb755fc2006-05-17 19:00:46 +0000136 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
137 /// MTCTR instruction.
138 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000139
Chris Lattnereb755fc2006-05-17 19:00:46 +0000140 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
141 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000142 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000143
Hal Finkelfc096c92014-12-23 22:29:40 +0000144 /// CHAIN,FLAG = BCTRL(CHAIN, ADDR, INFLAG) - The combination of a bctrl
145 /// instruction and the TOC reload required on SVR4 PPC64.
146 BCTRL_LOAD_TOC,
147
Nate Begemanb11b8e42005-12-20 00:26:01 +0000148 /// Return with a flag operand, matched by 'blr'
149 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000150
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000151 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
152 /// This copies the bits corresponding to the specified CRREG into the
153 /// resultant GPR. Bits corresponding to other CR regs are undefined.
154 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000155
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000156 /// Direct move from a VSX register to a GPR
157 MFVSR,
158
159 /// Direct move from a GPR to a VSX register (algebraic)
160 MTVSRA,
161
162 /// Direct move from a GPR to a VSX register (zero)
163 MTVSRZ,
164
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000165 /// Extract a subvector from signed integer vector and convert to FP.
166 /// It is primarily used to convert a (widened) illegal integer vector
167 /// type to a legal floating point vector type.
168 /// For example v2i32 -> widened to v4i32 -> v2f64
169 SINT_VEC_TO_FP,
170
171 /// Extract a subvector from unsigned integer vector and convert to FP.
172 /// As with SINT_VEC_TO_FP, used for converting illegal types.
173 UINT_VEC_TO_FP,
174
Hal Finkel940ab932014-02-28 00:27:01 +0000175 // FIXME: Remove these once the ANDI glue bug is fixed:
176 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
177 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
178 /// implement truncation of i32 or i64 to i1.
179 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
180
Hal Finkelbbdee932014-12-02 22:01:00 +0000181 // READ_TIME_BASE - A read of the 64-bit time-base register on a 32-bit
182 // target (returns (Lo, Hi)). It takes a chain operand.
183 READ_TIME_BASE,
184
Hal Finkel756810f2013-03-21 21:37:52 +0000185 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
186 EH_SJLJ_SETJMP,
187
188 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
189 EH_SJLJ_LONGJMP,
190
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000191 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
192 /// instructions. For lack of better number, we use the opcode number
193 /// encoding for the OPC field to identify the compare. For example, 838
194 /// is VCMPGTSH.
195 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000196
Chris Lattner6961fc72006-03-26 10:06:40 +0000197 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000198 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000199 /// opcode number encoding for the OPC field to identify the compare. For
200 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000201 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000202
Chris Lattner9754d142006-04-18 17:59:36 +0000203 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
204 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
205 /// condition register to branch on, OPC is the branch opcode to use (e.g.
206 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
207 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000208 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000209
Hal Finkel25c19922013-05-15 21:37:41 +0000210 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
211 /// loops.
212 BDNZ, BDZ,
213
Ulrich Weigand874fc622013-03-26 10:56:22 +0000214 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
215 /// towards zero. Used only as part of the long double-to-int
216 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000217 FADDRTZ,
218
Ulrich Weigand874fc622013-03-26 10:56:22 +0000219 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
220 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000221
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000222 /// TC_RETURN - A tail call return.
223 /// operand #0 chain
224 /// operand #1 callee (register or absolute)
225 /// operand #2 stack adjustment
226 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000227 TC_RETURN,
228
Hal Finkel5ab37802012-08-28 02:10:27 +0000229 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
230 CR6SET,
231 CR6UNSET,
232
Roman Divacky8854e762013-12-22 09:48:38 +0000233 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
234 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000235 PPC32_GOT,
236
Hal Finkel7c8ae532014-07-25 17:47:22 +0000237 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and
Hal Finkel07462112015-02-25 18:06:45 +0000238 /// local dynamic TLS on PPC32.
Hal Finkel7c8ae532014-07-25 17:47:22 +0000239 PPC32_PICGOT,
240
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000241 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
242 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000243 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000244 ADDIS_GOT_TPREL_HA,
245
246 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000247 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000248 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000249 /// finds the offset of "sym" relative to the thread pointer.
250 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000251
252 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
253 /// model, produces an ADD instruction that adds the contents of
254 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000255 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000256 /// identifies to the linker that the instruction is part of a
257 /// TLS sequence.
258 ADD_TLS,
259
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000260 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
261 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000262 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000263 ADDIS_TLSGD_HA,
264
Bill Schmidt82f1c772015-02-10 19:09:05 +0000265 /// %X3 = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000266 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000267 /// sym\@got\@tlsgd\@l and stores the result in X3. Hidden by
268 /// ADDIS_TLSGD_L_ADDR until after register assignment.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000269 ADDI_TLSGD_L,
270
Bill Schmidt82f1c772015-02-10 19:09:05 +0000271 /// %X3 = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
272 /// model, produces a call to __tls_get_addr(sym\@tlsgd). Hidden by
273 /// ADDIS_TLSGD_L_ADDR until after register assignment.
274 GET_TLS_ADDR,
275
276 /// G8RC = ADDI_TLSGD_L_ADDR G8RReg, Symbol, Symbol - Op that
277 /// combines ADDI_TLSGD_L and GET_TLS_ADDR until expansion following
278 /// register assignment.
279 ADDI_TLSGD_L_ADDR,
280
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000281 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
282 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000283 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000284 ADDIS_TLSLD_HA,
285
Bill Schmidt82f1c772015-02-10 19:09:05 +0000286 /// %X3 = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000287 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000288 /// sym\@got\@tlsld\@l and stores the result in X3. Hidden by
289 /// ADDIS_TLSLD_L_ADDR until after register assignment.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000290 ADDI_TLSLD_L,
291
Bill Schmidt82f1c772015-02-10 19:09:05 +0000292 /// %X3 = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
293 /// model, produces a call to __tls_get_addr(sym\@tlsld). Hidden by
294 /// ADDIS_TLSLD_L_ADDR until after register assignment.
295 GET_TLSLD_ADDR,
296
297 /// G8RC = ADDI_TLSLD_L_ADDR G8RReg, Symbol, Symbol - Op that
298 /// combines ADDI_TLSLD_L and GET_TLSLD_ADDR until expansion
299 /// following register assignment.
300 ADDI_TLSLD_L_ADDR,
301
302 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol - For the local-dynamic TLS
303 /// model, produces an ADDIS8 instruction that adds X3 to
304 /// sym\@dtprel\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000305 ADDIS_DTPREL_HA,
306
307 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
308 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000309 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000310 ADDI_DTPREL_L,
311
Bill Schmidt51e79512013-02-20 15:50:31 +0000312 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000313 /// during instruction selection to optimize a BUILD_VECTOR into
314 /// operations on splats. This is necessary to avoid losing these
315 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000316 VADD_SPLAT,
317
Bill Schmidta87a7e22013-05-14 19:35:45 +0000318 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
319 /// operand identifies the operating system entry point.
320 SC,
321
Bill Schmidte26236e2015-05-22 16:44:10 +0000322 /// CHAIN = CLRBHRB CHAIN - Clear branch history rolling buffer.
323 CLRBHRB,
324
325 /// GPRC, CHAIN = MFBHRBE CHAIN, Entry, Dummy - Move from branch
326 /// history rolling buffer entry.
327 MFBHRBE,
328
329 /// CHAIN = RFEBB CHAIN, State - Return from event-based branch.
330 RFEBB,
331
Bill Schmidtfae5d712014-12-09 16:35:51 +0000332 /// VSRC, CHAIN = XXSWAPD CHAIN, VSRC - Occurs only for little
333 /// endian. Maps to an xxswapd instruction that corrects an lxvd2x
334 /// or stxvd2x instruction. The chain is necessary because the
335 /// sequence replaces a load and needs to provide the same number
336 /// of outputs.
337 XXSWAPD,
338
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +0000339 /// An SDNode for swaps that are not associated with any loads/stores
340 /// and thereby have no chain.
341 SWAP_NO_CHAIN,
342
Hal Finkelc93a9a22015-02-25 01:06:45 +0000343 /// QVFPERM = This corresponds to the QPX qvfperm instruction.
344 QVFPERM,
345
346 /// QVGPCI = This corresponds to the QPX qvgpci instruction.
347 QVGPCI,
348
349 /// QVALIGNI = This corresponds to the QPX qvaligni instruction.
350 QVALIGNI,
351
352 /// QVESPLATI = This corresponds to the QPX qvesplati instruction.
353 QVESPLATI,
354
355 /// QBFLT = Access the underlying QPX floating-point boolean
356 /// representation.
357 QBFLT,
358
Owen Andersonb2c80da2011-02-25 21:41:48 +0000359 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000360 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
361 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
362 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000363 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000364
365 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000366 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
367 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
368 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000369 LBRX,
370
Hal Finkel60c75102013-04-01 15:37:53 +0000371 /// STFIWX - The STFIWX instruction. The first operand is an input token
372 /// chain, then an f64 value to store, then an address to store it to.
373 STFIWX,
374
Hal Finkelbeb296b2013-03-31 10:12:51 +0000375 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
376 /// load which sign-extends from a 32-bit integer value into the
377 /// destination 64-bit register.
378 LFIWAX,
379
Hal Finkelf6d45f22013-04-01 17:52:07 +0000380 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
381 /// load which zero-extends from a 32-bit integer value into the
382 /// destination 64-bit register.
383 LFIWZX,
384
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000385 /// GPRC, CHAIN = LXSIZX, CHAIN, Ptr, ByteWidth - This is a load of an
386 /// integer smaller than 64 bits into a VSR. The integer is zero-extended.
387 /// This can be used for converting loaded integers to floating point.
388 LXSIZX,
389
390 /// STXSIX - The STXSI[bh]X instruction. The first operand is an input
391 /// chain, then an f64 value to store, then an address to store it to,
392 /// followed by a byte-width for the store.
393 STXSIX,
394
Bill Schmidtfae5d712014-12-09 16:35:51 +0000395 /// VSRC, CHAIN = LXVD2X_LE CHAIN, Ptr - Occurs only for little endian.
396 /// Maps directly to an lxvd2x instruction that will be followed by
397 /// an xxswapd.
398 LXVD2X,
399
400 /// CHAIN = STXVD2X CHAIN, VSRC, Ptr - Occurs only for little endian.
401 /// Maps directly to an stxvd2x instruction that will be preceded by
402 /// an xxswapd.
Hal Finkelc93a9a22015-02-25 01:06:45 +0000403 STXVD2X,
404
405 /// QBRC, CHAIN = QVLFSb CHAIN, Ptr
406 /// The 4xf32 load used for v4i1 constants.
Hal Finkelcf599212015-02-25 21:36:59 +0000407 QVLFSb,
408
409 /// GPRC = TOC_ENTRY GA, TOC
410 /// Loads the entry for GA from the TOC, where the TOC base is given by
411 /// the last operand.
412 TOC_ENTRY
Chris Lattnerf424a662006-01-27 23:34:02 +0000413 };
Eugene Zelenko8187c192017-01-13 00:58:58 +0000414
415 } // end namespace PPCISD
Chris Lattner382f3562006-03-20 06:15:45 +0000416
417 /// Define some predicates that are used for node matching.
418 namespace PPC {
Eugene Zelenko8187c192017-01-13 00:58:58 +0000419
Chris Lattnere8b83b42006-04-06 17:23:16 +0000420 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
421 /// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000422 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000423 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000424
Chris Lattnere8b83b42006-04-06 17:23:16 +0000425 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
426 /// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000427 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000428 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000429
Bill Schmidt5ed84cd2015-05-16 01:02:12 +0000430 /// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a
431 /// VPKUDUM instruction.
432 bool isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
433 SelectionDAG &DAG);
434
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000435 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
436 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000437 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000438 unsigned ShuffleKind, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000439
440 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
441 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000442 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000443 unsigned ShuffleKind, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000444
Kit Barton13894c72015-06-25 15:17:40 +0000445 /// isVMRGEOShuffleMask - Return true if this is a shuffle mask suitable for
446 /// a VMRGEW or VMRGOW instruction
447 bool isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven,
448 unsigned ShuffleKind, SelectionDAG &DAG);
449
Bill Schmidt42a69362014-08-05 20:47:25 +0000450 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the
451 /// shift amount, otherwise return -1.
452 int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
453 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000454
Chris Lattner382f3562006-03-20 06:15:45 +0000455 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
456 /// specifies a splat of a single element that is suitable for input to
457 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000458 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000459
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000460 /// isXXINSERTWMask - Return true if this VECTOR_SHUFFLE can be handled by
461 /// the XXINSERTW instruction introduced in ISA 3.0. This is essentially any
462 /// shuffle of v4f32/v4i32 vectors that just inserts one element from one
463 /// vector into the other. This function will also set a couple of
464 /// output parameters for how much the source vector needs to be shifted and
465 /// what byte number needs to be specified for the instruction to put the
466 /// element in the desired location of the target vector.
467 bool isXXINSERTWMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
468 unsigned &InsertAtByte, bool &Swap, bool IsLE);
469
Chris Lattner382f3562006-03-20 06:15:45 +0000470 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
471 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000472 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000473
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000474 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000475 /// formed by using a vspltis[bhw] instruction of the specified element
476 /// size, return the constant being splatted. The ByteSize field indicates
477 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000478 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000479
480 /// If this is a qvaligni shuffle mask, return the shift
481 /// amount, otherwise return -1.
482 int isQVALIGNIShuffleMask(SDNode *N);
Eugene Zelenko8187c192017-01-13 00:58:58 +0000483
484 } // end namespace PPC
Owen Andersonb2c80da2011-02-25 21:41:48 +0000485
Nate Begeman6cca84e2005-10-16 05:39:50 +0000486 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000487 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000488
Chris Lattnerf22556d2005-08-16 17:14:42 +0000489 public:
Eric Christophercccae792015-01-30 22:02:31 +0000490 explicit PPCTargetLowering(const PPCTargetMachine &TM,
491 const PPCSubtarget &STI);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000492
Chris Lattner347ed8a2006-01-09 23:52:17 +0000493 /// getTargetNodeName() - This method returns the name of a target specific
494 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000495 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000496
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000497 /// getPreferredVectorAction - The code we generate when vector types are
498 /// legalized by promoting the integer element type is often much worse
499 /// than code we generate if we widen the type for applicable vector types.
500 /// The issue with promoting is that the vector is scalaraized, individual
501 /// elements promoted and then the vector is rebuilt. So say we load a pair
502 /// of v4i8's and shuffle them. This will turn into a mess of 8 extending
503 /// loads, moves back into VSR's (or memory ops if we don't have moves) and
504 /// then the VPERM for the shuffle. All in all a very slow sequence.
505 TargetLoweringBase::LegalizeTypeAction getPreferredVectorAction(EVT VT)
506 const override {
Sanjay Patel1ed771f2016-09-14 16:37:15 +0000507 if (VT.getScalarSizeInBits() % 8 == 0)
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000508 return TypeWidenVector;
509 return TargetLoweringBase::getPreferredVectorAction(VT);
510 }
Eugene Zelenko8187c192017-01-13 00:58:58 +0000511
Petar Jovanovic280f7102015-12-14 17:57:33 +0000512 bool useSoftFloat() const override;
513
Mehdi Aminieaabc512015-07-09 15:12:23 +0000514 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override {
Mehdi Amini9639d652015-07-09 02:09:20 +0000515 return MVT::i32;
516 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000517
Hal Finkel9bb61de2015-01-05 05:24:42 +0000518 bool isCheapToSpeculateCttz() const override {
519 return true;
520 }
521
522 bool isCheapToSpeculateCtlz() const override {
523 return true;
524 }
525
Pierre Gousseau051db7d2016-08-16 13:53:53 +0000526 bool isCtlzFast() const override {
527 return true;
528 }
529
Hal Finkel5ef4b032016-09-02 02:58:25 +0000530 bool hasAndNotCompare(SDValue) const override {
531 return true;
532 }
533
Sanjay Patelb2f16212017-04-05 14:09:39 +0000534 bool convertSetCCLogicToBitwiseLogic(EVT VT) const override {
535 return VT.isScalarInteger();
536 }
537
Chuang-Yu Cheng98c18942016-04-08 12:04:32 +0000538 bool supportSplitCSR(MachineFunction *MF) const override {
539 return
540 MF->getFunction()->getCallingConv() == CallingConv::CXX_FAST_TLS &&
541 MF->getFunction()->hasFnAttribute(Attribute::NoUnwind);
542 }
543
544 void initializeSplitCSR(MachineBasicBlock *Entry) const override;
545
546 void insertCopiesSplitCSR(
547 MachineBasicBlock *Entry,
548 const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
549
Scott Michela6729e82008-03-10 15:42:14 +0000550 /// getSetCCResultType - Return the ISD::SETCC ValueType
Mehdi Amini44ede332015-07-09 02:09:04 +0000551 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
552 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000553
Hal Finkel62ac7362014-09-19 11:42:56 +0000554 /// Return true if target always beneficiates from combining into FMA for a
555 /// given value type. This must typically return false on targets where FMA
556 /// takes more cycles to execute than FADD.
557 bool enableAggressiveFMAFusion(EVT VT) const override;
558
Chris Lattnera801fced2006-11-08 02:15:41 +0000559 /// getPreIndexedAddressParts - returns true by value, base pointer and
560 /// offset pointer and addressing mode by reference if the node's address
561 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000562 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
563 SDValue &Offset,
564 ISD::MemIndexedMode &AM,
565 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000566
Chris Lattnera801fced2006-11-08 02:15:41 +0000567 /// SelectAddressRegReg - Given the specified addressed, check to see if it
568 /// can be represented as an indexed [r+r] operation. Returns false if it
569 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000570 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000571 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000572
Chris Lattnera801fced2006-11-08 02:15:41 +0000573 /// SelectAddressRegImm - Returns true if the address N can be represented
574 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000575 /// is not better represented as reg+reg. If Aligned is true, only accept
576 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000577 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000578 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000579
Chris Lattnera801fced2006-11-08 02:15:41 +0000580 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
581 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000582 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000583 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000584
Craig Topper0d3fa922014-04-29 07:57:37 +0000585 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000586
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000587 /// LowerOperation - Provide custom lowering hooks for some operations.
588 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000589 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000590
Duncan Sands6ed40142008-12-01 11:39:25 +0000591 /// ReplaceNodeResults - Replace the results of node with an illegal result
592 /// type with new values built out of custom code.
593 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000594 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
595 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000596
Bill Schmidtfae5d712014-12-09 16:35:51 +0000597 SDValue expandVSXLoadForLE(SDNode *N, DAGCombinerInfo &DCI) const;
598 SDValue expandVSXStoreForLE(SDNode *N, DAGCombinerInfo &DCI) const;
599
Craig Topper0d3fa922014-04-29 07:57:37 +0000600 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000601
Hal Finkel13d104b2014-12-11 18:37:52 +0000602 SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
603 std::vector<SDNode *> *Created) const override;
604
Pat Gavlina717f252015-07-09 17:40:29 +0000605 unsigned getRegisterByName(const char* RegName, EVT VT,
606 SelectionDAG &DAG) const override;
Hal Finkel0d8db462014-05-11 19:29:11 +0000607
Jay Foada0653a32014-05-14 21:14:37 +0000608 void computeKnownBitsForTargetNode(const SDValue Op,
609 APInt &KnownZero,
610 APInt &KnownOne,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000611 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000612 const SelectionDAG &DAG,
613 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000614
Hal Finkel57725662015-01-03 17:58:24 +0000615 unsigned getPrefLoopAlignment(MachineLoop *ML) const override;
616
James Y Knightf44fc522016-03-16 22:12:04 +0000617 bool shouldInsertFencesForAtomic(const Instruction *I) const override {
618 return true;
619 }
620
Robin Morisset22129962014-09-23 20:46:49 +0000621 Instruction* emitLeadingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
622 bool IsStore, bool IsLoad) const override;
623 Instruction* emitTrailingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
624 bool IsStore, bool IsLoad) const override;
625
Craig Topper0d3fa922014-04-29 07:57:37 +0000626 MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000627 EmitInstrWithCustomInserter(MachineInstr &MI,
628 MachineBasicBlock *MBB) const override;
629 MachineBasicBlock *EmitAtomicBinary(MachineInstr &MI,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000630 MachineBasicBlock *MBB,
631 unsigned AtomicSize,
Hal Finkel57282002016-08-28 16:17:58 +0000632 unsigned BinOpcode,
633 unsigned CmpOpcode = 0,
634 unsigned CmpPred = 0) const;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000635 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr &MI,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000636 MachineBasicBlock *MBB,
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000637 bool is8bit,
Hal Finkel57282002016-08-28 16:17:58 +0000638 unsigned Opcode,
639 unsigned CmpOpcode = 0,
640 unsigned CmpPred = 0) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000641
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000642 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000643 MachineBasicBlock *MBB) const;
644
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000645 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000646 MachineBasicBlock *MBB) const;
647
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000648 ConstraintType getConstraintType(StringRef Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000649
650 /// Examine constraint string and operand type and determine a weight value.
651 /// The operand object must already have been set up with the operand type.
652 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000653 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000654
Eric Christopher11e4df72015-02-26 22:38:43 +0000655 std::pair<unsigned, const TargetRegisterClass *>
656 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000657 StringRef Constraint, MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000658
Dale Johannesencbde4c22008-02-28 22:31:51 +0000659 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
660 /// function arguments in the caller parameter area. This is the actual
661 /// alignment, not its logarithm.
Mehdi Amini5c183d52015-07-09 02:09:28 +0000662 unsigned getByValTypeAlignment(Type *Ty,
663 const DataLayout &DL) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000664
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000665 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000666 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000667 void LowerAsmOperandForConstraint(SDValue Op,
668 std::string &Constraint,
669 std::vector<SDValue> &Ops,
670 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000671
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000672 unsigned
673 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sanders08288602015-03-17 11:09:13 +0000674 if (ConstraintCode == "es")
675 return InlineAsm::Constraint_es;
676 else if (ConstraintCode == "o")
677 return InlineAsm::Constraint_o;
678 else if (ConstraintCode == "Q")
679 return InlineAsm::Constraint_Q;
680 else if (ConstraintCode == "Z")
681 return InlineAsm::Constraint_Z;
682 else if (ConstraintCode == "Zy")
683 return InlineAsm::Constraint_Zy;
684 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000685 }
686
Chris Lattner1eb94d92007-03-30 23:15:24 +0000687 /// isLegalAddressingMode - Return true if the addressing mode represented
688 /// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000689 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
690 Type *Ty, unsigned AS) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000691
Hal Finkel34974ed2014-04-12 21:52:38 +0000692 /// isLegalICmpImmediate - Return true if the specified immediate is legal
693 /// icmp immediate, that is the target has icmp instructions which can
694 /// compare a register against the immediate without having to materialize
695 /// the immediate into a register.
696 bool isLegalICmpImmediate(int64_t Imm) const override;
697
698 /// isLegalAddImmediate - Return true if the specified immediate is legal
699 /// add immediate, that is the target has add instructions which can
700 /// add a register and the immediate without having to materialize
701 /// the immediate into a register.
702 bool isLegalAddImmediate(int64_t Imm) const override;
703
704 /// isTruncateFree - Return true if it's free to truncate a value of
705 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
706 /// register X1 to i32 by referencing its sub-register R1.
707 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
708 bool isTruncateFree(EVT VT1, EVT VT2) const override;
709
Hal Finkel5d5d1532015-01-10 08:21:59 +0000710 bool isZExtFree(SDValue Val, EVT VT2) const override;
711
Olivier Sallenave32509692015-01-13 15:06:36 +0000712 bool isFPExtFree(EVT VT) const override;
713
Hal Finkel34974ed2014-04-12 21:52:38 +0000714 /// \brief Returns true if it is beneficial to convert a load of a constant
715 /// to just the constant itself.
716 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
717 Type *Ty) const override;
718
Sanjay Patel066f3202017-03-04 19:18:09 +0000719 bool convertSelectOfConstantsToMath() const override {
720 return true;
721 }
722
Craig Topper0d3fa922014-04-29 07:57:37 +0000723 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000724
Hal Finkel46ef7ce2014-08-13 01:15:40 +0000725 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
726 const CallInst &I,
727 unsigned Intrinsic) const override;
728
Evan Chengd9929f02010-04-01 20:10:42 +0000729 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000730 /// and store operations as a result of memset, memcpy, and memmove
731 /// lowering. If DstAlign is zero that means it's safe to destination
732 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
733 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000734 /// probably because the source does not need to be loaded. If 'IsMemset' is
735 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
736 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
737 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000738 /// It returns EVT::Other if the type should be determined using generic
739 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000740 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000741 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000742 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000743 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000744
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000745 /// Is unaligned memory access allowed for the given type, and is it fast
746 /// relative to software emulation.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000747 bool allowsMisalignedMemoryAccesses(EVT VT,
748 unsigned AddrSpace,
749 unsigned Align = 1,
750 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000751
Stephen Lin73de7bf2013-07-09 18:16:56 +0000752 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
753 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
754 /// expanded to FMAs when this method returns true, otherwise fmuladd is
755 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000756 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000757
Hal Finkel934361a2015-01-14 01:07:51 +0000758 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
759
Hal Finkelb4240ca2014-03-31 17:48:16 +0000760 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000761 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000762 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000763 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000764
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000765 /// createFastISel - This method returns a target-specific FastISel object,
766 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000767 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
768 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000769
Ulrich Weigand85d5df22014-07-21 00:13:26 +0000770 /// \brief Returns true if an argument of type Ty needs to be passed in a
771 /// contiguous block of registers in calling convention CallConv.
772 bool functionArgumentNeedsConsecutiveRegisters(
773 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override {
774 // We support any array type as "consecutive" block in the parameter
775 // save area. The element type defines the alignment requirement and
776 // whether the argument should go in GPRs, FPRs, or VRs if available.
777 //
778 // Note that clang uses this capability both to implement the ELFv2
779 // homogeneous float/vector aggregate ABI, and to avoid having to use
780 // "byval" when passing aggregates that might fully fit in registers.
781 return Ty->isArrayTy();
782 }
783
Joseph Tremouletf748c892015-11-07 01:11:31 +0000784 /// If a physical register, this returns the register that receives the
785 /// exception address on entry to an EH pad.
786 unsigned
787 getExceptionPointerRegister(const Constant *PersonalityFn) const override;
Hal Finkeled844c42015-01-06 22:31:02 +0000788
Joseph Tremouletf748c892015-11-07 01:11:31 +0000789 /// If a physical register, this returns the register that receives the
790 /// exception typeid on entry to a landing pad.
791 unsigned
792 getExceptionSelectorRegister(const Constant *PersonalityFn) const override;
793
Tim Shena1d8bc52016-04-19 20:14:52 +0000794 /// Override to support customized stack guard loading.
795 bool useLoadStackGuardNode() const override;
796 void insertSSPDeclarations(Module &M) const override;
797
Ehsan Amiric90b02c2016-10-24 17:31:09 +0000798 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Joerg Sonnenberger8c1a9ac2016-11-16 00:37:30 +0000799
800 unsigned getJumpTableEncoding() const override;
801 bool isJumpTableRelative() const override;
802 SDValue getPICJumpTableRelocBase(SDValue Table,
803 SelectionDAG &DAG) const override;
804 const MCExpr *getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
805 unsigned JTI,
806 MCContext &Ctx) const override;
807
Joseph Tremouletf748c892015-11-07 01:11:31 +0000808 private:
Hal Finkeled844c42015-01-06 22:31:02 +0000809 struct ReuseLoadInfo {
810 SDValue Ptr;
811 SDValue Chain;
812 SDValue ResChain;
813 MachinePointerInfo MPI;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000814 bool IsDereferenceable = false;
815 bool IsInvariant = false;
816 unsigned Alignment = 0;
Hal Finkeled844c42015-01-06 22:31:02 +0000817 AAMDNodes AAInfo;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000818 const MDNode *Ranges = nullptr;
Hal Finkeled844c42015-01-06 22:31:02 +0000819
Eugene Zelenko8187c192017-01-13 00:58:58 +0000820 ReuseLoadInfo() = default;
Justin Lebaradbf09e2016-09-11 01:38:58 +0000821
822 MachineMemOperand::Flags MMOFlags() const {
823 MachineMemOperand::Flags F = MachineMemOperand::MONone;
824 if (IsDereferenceable)
825 F |= MachineMemOperand::MODereferenceable;
826 if (IsInvariant)
827 F |= MachineMemOperand::MOInvariant;
828 return F;
829 }
Hal Finkeled844c42015-01-06 22:31:02 +0000830 };
831
832 bool canReuseLoadAddress(SDValue Op, EVT MemVT, ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +0000833 SelectionDAG &DAG,
834 ISD::LoadExtType ET = ISD::NON_EXTLOAD) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000835 void spliceIntoChain(SDValue ResChain, SDValue NewResChain,
836 SelectionDAG &DAG) const;
837
838 void LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000839 SelectionDAG &DAG, const SDLoc &dl) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000840 SDValue LowerFP_TO_INTDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000841 const SDLoc &dl) const;
Guozhi Wei1fd553c2016-12-12 22:09:02 +0000842
843 bool directMoveIsProfitable(const SDValue &Op) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000844 SDValue LowerINT_TO_FPDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000845 const SDLoc &dl) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000846
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000847 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
848 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000849
Evan Cheng67a69dd2010-01-27 00:07:07 +0000850 bool
851 IsEligibleForTailCallOptimization(SDValue Callee,
852 CallingConv::ID CalleeCC,
853 bool isVarArg,
854 const SmallVectorImpl<ISD::InputArg> &Ins,
855 SelectionDAG& DAG) const;
856
Chuang-Yu Cheng2e5973e2016-04-06 02:04:38 +0000857 bool
858 IsEligibleForTailCallOptimization_64SVR4(
859 SDValue Callee,
860 CallingConv::ID CalleeCC,
861 ImmutableCallSite *CS,
862 bool isVarArg,
863 const SmallVectorImpl<ISD::OutputArg> &Outs,
864 const SmallVectorImpl<ISD::InputArg> &Ins,
865 SelectionDAG& DAG) const;
866
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000867 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG &DAG, int SPDiff,
868 SDValue Chain, SDValue &LROpOut,
Eric Christophere0d09ba2016-07-07 01:08:21 +0000869 SDValue &FPOpOut,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000870 const SDLoc &dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000871
Dan Gohman21cea8a2010-04-17 15:26:15 +0000872 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
873 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
874 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
875 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000876 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000877 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000878 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
879 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000880 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
881 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Eric Christopherb976a392016-07-07 00:39:27 +0000882 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
883 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
884 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
885 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG) const;
886 SDValue LowerGET_DYNAMIC_AREA_OFFSET(SDValue Op, SelectionDAG &DAG) const;
887 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5081ac22016-09-01 10:28:47 +0000888 SDValue LowerEH_DWARF_CFA(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000889 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
890 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
891 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000892 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000893 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
894 const SDLoc &dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000895 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000896 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
897 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
898 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
899 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
900 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
901 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Nemanja Ivanovicd5deb482016-09-14 14:19:09 +0000902 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000903 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000904 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
905 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000906 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000907 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000908
Hal Finkelc93a9a22015-02-25 01:06:45 +0000909 SDValue LowerVectorLoad(SDValue Op, SelectionDAG &DAG) const;
910 SDValue LowerVectorStore(SDValue Op, SelectionDAG &DAG) const;
911
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000912 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000913 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000914 const SmallVectorImpl<ISD::InputArg> &Ins,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000915 const SDLoc &dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000916 SmallVectorImpl<SDValue> &InVals) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000917 SDValue FinishCall(CallingConv::ID CallConv, const SDLoc &dl,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000918 bool isTailCall, bool isVarArg, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000919 bool hasNest, SelectionDAG &DAG,
920 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000921 SDValue InFlag, SDValue Chain, SDValue CallSeqStart,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000922 SDValue &Callee, int SPDiff, unsigned NumBytes,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000923 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000924 SmallVectorImpl<SDValue> &InVals,
925 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000926
Craig Topper0d3fa922014-04-29 07:57:37 +0000927 SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000928 LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
929 const SmallVectorImpl<ISD::InputArg> &Ins,
930 const SDLoc &dl, SelectionDAG &DAG,
931 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000932
Eugene Zelenko8187c192017-01-13 00:58:58 +0000933 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
934 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000935
Eugene Zelenko8187c192017-01-13 00:58:58 +0000936 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
937 bool isVarArg,
938 const SmallVectorImpl<ISD::OutputArg> &Outs,
939 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000940
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000941 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
942 const SmallVectorImpl<ISD::OutputArg> &Outs,
943 const SmallVectorImpl<SDValue> &OutVals,
944 const SDLoc &dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000945
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000946 SDValue extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
947 SelectionDAG &DAG, SDValue ArgVal,
948 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000949
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000950 SDValue LowerFormalArguments_Darwin(
951 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
952 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
953 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
954 SDValue LowerFormalArguments_64SVR4(
955 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
956 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
957 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
958 SDValue LowerFormalArguments_32SVR4(
959 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
960 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
961 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000962
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000963 SDValue createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
964 SDValue CallSeqStart,
965 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
966 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000967
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000968 SDValue LowerCall_Darwin(SDValue Chain, SDValue Callee,
969 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000970 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000971 const SmallVectorImpl<ISD::OutputArg> &Outs,
972 const SmallVectorImpl<SDValue> &OutVals,
973 const SmallVectorImpl<ISD::InputArg> &Ins,
974 const SDLoc &dl, SelectionDAG &DAG,
975 SmallVectorImpl<SDValue> &InVals,
976 ImmutableCallSite *CS) const;
977 SDValue LowerCall_64SVR4(SDValue Chain, SDValue Callee,
978 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000979 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000980 const SmallVectorImpl<ISD::OutputArg> &Outs,
981 const SmallVectorImpl<SDValue> &OutVals,
982 const SmallVectorImpl<ISD::InputArg> &Ins,
983 const SDLoc &dl, SelectionDAG &DAG,
984 SmallVectorImpl<SDValue> &InVals,
985 ImmutableCallSite *CS) const;
986 SDValue LowerCall_32SVR4(SDValue Chain, SDValue Callee,
987 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000988 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000989 const SmallVectorImpl<ISD::OutputArg> &Outs,
990 const SmallVectorImpl<SDValue> &OutVals,
991 const SmallVectorImpl<ISD::InputArg> &Ins,
992 const SDLoc &dl, SelectionDAG &DAG,
993 SmallVectorImpl<SDValue> &InVals,
994 ImmutableCallSite *CS) const;
Hal Finkel756810f2013-03-21 21:37:52 +0000995
996 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
997 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +0000998
Hal Finkel940ab932014-02-28 00:27:01 +0000999 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +00001000 SDValue DAGCombineBuildVector(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel940ab932014-02-28 00:27:01 +00001001 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel5efb9182015-01-06 06:01:57 +00001002 SDValue combineFPToIntToFP(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjay Patelbdf1e382014-09-26 23:01:47 +00001003
Ehsan Amiri85818682016-11-18 10:41:44 +00001004 /// ConvertSETCCToSubtract - looks at SETCC that compares ints. It replaces
1005 /// SETCC with integer subtraction when (1) there is a legal way of doing it
1006 /// (2) keeping the result of comparison in GPR has performance benefit.
1007 SDValue ConvertSETCCToSubtract(SDNode *N, DAGCombinerInfo &DCI) const;
1008
Evandro Menezes21f9ce12016-11-10 23:31:06 +00001009 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
1010 int &RefinementSteps, bool &UseOneConstNR,
1011 bool Reciprocal) const override;
Sanjay Patel0051efc2016-10-20 16:55:45 +00001012 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
1013 int &RefinementSteps) const override;
Sanjay Patel1dd15592015-07-28 23:05:48 +00001014 unsigned combineRepeatedFPDivisors() const override;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00001015
1016 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Nemanja Ivanovic8c11e792016-11-29 23:36:03 +00001017
1018 SDValue
Eugene Zelenko8187c192017-01-13 00:58:58 +00001019 combineElementTruncationToVectorTruncation(SDNode *N,
1020 DAGCombinerInfo &DCI) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +00001021 };
Bill Schmidt230b4512013-06-12 16:39:22 +00001022
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001023 namespace PPC {
Eugene Zelenko8187c192017-01-13 00:58:58 +00001024
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001025 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
1026 const TargetLibraryInfo *LibInfo);
Eugene Zelenko8187c192017-01-13 00:58:58 +00001027
1028 } // end namespace PPC
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001029
Bill Schmidt230b4512013-06-12 16:39:22 +00001030 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1031 CCValAssign::LocInfo &LocInfo,
1032 ISD::ArgFlagsTy &ArgFlags,
1033 CCState &State);
1034
1035 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1036 MVT &LocVT,
1037 CCValAssign::LocInfo &LocInfo,
1038 ISD::ArgFlagsTy &ArgFlags,
1039 CCState &State);
1040
Strahinja Petrovic30e0ce82016-08-05 08:47:26 +00001041 bool
1042 CC_PPC32_SVR4_Custom_SkipLastArgRegsPPCF128(unsigned &ValNo, MVT &ValVT,
1043 MVT &LocVT,
1044 CCValAssign::LocInfo &LocInfo,
1045 ISD::ArgFlagsTy &ArgFlags,
1046 CCState &State);
1047
Bill Schmidt230b4512013-06-12 16:39:22 +00001048 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1049 MVT &LocVT,
1050 CCValAssign::LocInfo &LocInfo,
1051 ISD::ArgFlagsTy &ArgFlags,
1052 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +00001053
Eugene Zelenko8187c192017-01-13 00:58:58 +00001054} // end namespace llvm
1055
1056#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H