blob: 74aee9a8ed38bb2af8eb34c4956a4cec85e3ca5c [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
15#define LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
Evan Cheng10043e22007-01-19 07:51:42 +000016
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000017#include "ARMBaseInstrInfo.h"
18#include "ARMBaseRegisterInfo.h"
Diana Picusc9f29c62017-08-29 09:47:55 +000019#include "ARMConstantPoolValue.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000020#include "ARMFrameLowering.h"
21#include "ARMISelLowering.h"
Eric Christopher030294e2014-06-13 00:20:39 +000022#include "ARMSelectionDAGInfo.h"
Evan Chenge45d6852011-01-11 21:46:47 +000023#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000024#include "llvm/CodeGen/GlobalISel/CallLowering.h"
25#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
26#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
27#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000028#include "llvm/CodeGen/MachineFunction.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000029#include "llvm/CodeGen/TargetSubtargetInfo.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000030#include "llvm/MC/MCInstrItineraries.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000031#include "llvm/MC/MCSchedule.h"
32#include "llvm/Target/TargetOptions.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000033#include <memory>
Evan Cheng10043e22007-01-19 07:51:42 +000034#include <string>
35
Evan Cheng54b68e32011-07-01 20:45:01 +000036#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000037#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000038
Evan Cheng10043e22007-01-19 07:51:42 +000039namespace llvm {
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000040
41class ARMBaseTargetMachine;
Evan Cheng43b9ca62009-08-28 23:18:09 +000042class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000043class StringRef;
Evan Cheng10043e22007-01-19 07:51:42 +000044
Evan Cheng54b68e32011-07-01 20:45:01 +000045class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000046protected:
Evan Chengbf407072010-09-10 01:29:16 +000047 enum ARMProcFamilyEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000048 Others,
49
50 CortexA12,
51 CortexA15,
52 CortexA17,
53 CortexA32,
54 CortexA35,
55 CortexA5,
56 CortexA53,
Sam Parkerb252ffd2017-08-21 08:43:06 +000057 CortexA55,
Matthias Braun62e1e852017-02-10 00:06:44 +000058 CortexA57,
59 CortexA7,
60 CortexA72,
61 CortexA73,
Sam Parkerb252ffd2017-08-21 08:43:06 +000062 CortexA75,
Matthias Braun62e1e852017-02-10 00:06:44 +000063 CortexA8,
64 CortexA9,
65 CortexM3,
66 CortexR4,
67 CortexR4F,
68 CortexR5,
69 CortexR52,
70 CortexR7,
Matthias Braun2bef2a02017-02-10 00:09:20 +000071 ExynosM1,
Matthias Braun62e1e852017-02-10 00:06:44 +000072 Krait,
Yi Kong60b5a1c2017-04-06 22:47:47 +000073 Kryo,
Matthias Braun2bef2a02017-02-10 00:09:20 +000074 Swift
Evan Chengbf407072010-09-10 01:29:16 +000075 };
Amara Emerson330afb52013-09-23 14:26:15 +000076 enum ARMProcClassEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000077 None,
78
79 AClass,
80 MClass,
81 RClass
Amara Emerson330afb52013-09-23 14:26:15 +000082 };
Bradley Smith323fee12015-11-16 11:10:19 +000083 enum ARMArchEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000084 ARMv2,
85 ARMv2a,
86 ARMv3,
87 ARMv3m,
88 ARMv4,
89 ARMv4t,
90 ARMv5,
91 ARMv5t,
92 ARMv5te,
93 ARMv5tej,
94 ARMv6,
95 ARMv6k,
96 ARMv6kz,
97 ARMv6m,
98 ARMv6sm,
99 ARMv6t2,
100 ARMv7a,
101 ARMv7em,
102 ARMv7m,
103 ARMv7r,
104 ARMv7ve,
105 ARMv81a,
106 ARMv82a,
Sam Parker9d957642017-08-10 09:41:00 +0000107 ARMv83a,
Sjoerd Meijer195e9042018-06-29 08:43:19 +0000108 ARMv84a,
Matthias Braun62e1e852017-02-10 00:06:44 +0000109 ARMv8a,
110 ARMv8mBaseline,
111 ARMv8mMainline,
112 ARMv8r
Bradley Smith323fee12015-11-16 11:10:19 +0000113 };
Evan Chengbf407072010-09-10 01:29:16 +0000114
Diana Picus92423ce2016-06-27 09:08:23 +0000115public:
116 /// What kind of timing do load multiple/store multiple instructions have.
117 enum ARMLdStMultipleTiming {
118 /// Can load/store 2 registers/cycle.
119 DoubleIssue,
120 /// Can load/store 2 registers/cycle, but needs an extra cycle if the access
121 /// is not 64-bit aligned.
122 DoubleIssueCheckUnalignedAccess,
123 /// Can load/store 1 register/cycle.
124 SingleIssue,
125 /// Can load/store 1 register/cycle, but needs an extra cycle for address
126 /// computation and potentially also for register writeback.
127 SingleIssuePlusExtras,
128 };
129
130protected:
Evan Chengbf407072010-09-10 01:29:16 +0000131 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
Diana Picuseb1068a2016-06-27 13:06:10 +0000132 ARMProcFamilyEnum ARMProcFamily = Others;
Evan Chengbf407072010-09-10 01:29:16 +0000133
Amara Emerson330afb52013-09-23 14:26:15 +0000134 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
Diana Picuseb1068a2016-06-27 13:06:10 +0000135 ARMProcClassEnum ARMProcClass = None;
Amara Emerson330afb52013-09-23 14:26:15 +0000136
Bradley Smith323fee12015-11-16 11:10:19 +0000137 /// ARMArch - ARM architecture
Diana Picuseb1068a2016-06-27 13:06:10 +0000138 ARMArchEnum ARMArch = ARMv4t;
Bradley Smith323fee12015-11-16 11:10:19 +0000139
Joey Goulyb3f550e2013-06-26 16:58:26 +0000140 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Renato Golin12350602015-03-17 11:55:28 +0000141 /// HasV6Ops, HasV6MOps, HasV6KOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng8b2bda02011-07-07 03:55:05 +0000142 /// Specify whether target support specific ARM ISA variants.
Diana Picuseb1068a2016-06-27 13:06:10 +0000143 bool HasV4TOps = false;
144 bool HasV5TOps = false;
145 bool HasV5TEOps = false;
146 bool HasV6Ops = false;
147 bool HasV6MOps = false;
148 bool HasV6KOps = false;
149 bool HasV6T2Ops = false;
150 bool HasV7Ops = false;
151 bool HasV8Ops = false;
152 bool HasV8_1aOps = false;
153 bool HasV8_2aOps = false;
Sam Parker9d957642017-08-10 09:41:00 +0000154 bool HasV8_3aOps = false;
Sjoerd Meijer195e9042018-06-29 08:43:19 +0000155 bool HasV8_4aOps = false;
Diana Picuseb1068a2016-06-27 13:06:10 +0000156 bool HasV8MBaselineOps = false;
157 bool HasV8MMainlineOps = false;
Evan Cheng8b2bda02011-07-07 03:55:05 +0000158
Joey Goulyccd04892013-09-13 13:46:57 +0000159 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000160 /// floating point ISAs are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000161 bool HasVFPv2 = false;
162 bool HasVFPv3 = false;
163 bool HasVFPv4 = false;
164 bool HasFPARMv8 = false;
165 bool HasNEON = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000166
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000167 /// HasDotProd - True if the ARMv8.2A dot product instructions are supported.
168 bool HasDotProd = false;
169
David Goodwina307edb2009-08-05 16:01:19 +0000170 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
171 /// specified. Use the method useNEONForSinglePrecisionFP() to
172 /// determine if NEON should actually be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000173 bool UseNEONForSinglePrecisionFP = false;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000174
Bob Wilsone8a549c2012-09-29 21:43:49 +0000175 /// UseMulOps - True if non-microcoded fused integer multiply-add and
176 /// multiply-subtract instructions should be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000177 bool UseMulOps = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000178
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000179 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
180 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
Diana Picuseb1068a2016-06-27 13:06:10 +0000181 bool SlowFPVMLx = false;
Jim Grosbach34de7762010-03-24 22:31:46 +0000182
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000183 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
184 /// forwarding to allow mul + mla being issued back to back.
Diana Picuseb1068a2016-06-27 13:06:10 +0000185 bool HasVMLxForwarding = false;
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000186
Evan Cheng58066e32010-07-13 19:21:50 +0000187 /// SlowFPBrcc - True if floating point compare + branch is slow.
Diana Picuseb1068a2016-06-27 13:06:10 +0000188 bool SlowFPBrcc = false;
Evan Cheng58066e32010-07-13 19:21:50 +0000189
Evan Cheng6dbe7132011-07-07 19:09:06 +0000190 /// InThumbMode - True if compiling for Thumb, false for ARM.
Diana Picuseb1068a2016-06-27 13:06:10 +0000191 bool InThumbMode = false;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +0000192
Eric Christopher824f42f2015-05-12 01:26:05 +0000193 /// UseSoftFloat - True if we're using software floating point features.
Diana Picuseb1068a2016-06-27 13:06:10 +0000194 bool UseSoftFloat = false;
Eric Christopher824f42f2015-05-12 01:26:05 +0000195
Florian Hahne3583bd2017-07-27 19:56:44 +0000196 /// UseMISched - True if MachineScheduler should be used for this subtarget.
197 bool UseMISched = false;
198
Sam Parkerb0367572017-08-31 08:57:51 +0000199 /// DisablePostRAScheduler - False if scheduling should happen again after
Sam Parker04a7db52017-08-18 14:27:51 +0000200 /// register allocation.
Sam Parkerb0367572017-08-31 08:57:51 +0000201 bool DisablePostRAScheduler = false;
Sam Parker04a7db52017-08-18 14:27:51 +0000202
David Green21a29732018-06-21 15:48:29 +0000203 /// UseAA - True if using AA during codegen (DAGCombine, MISched, etc)
204 bool UseAA = false;
205
Evan Cheng2bd65362011-07-07 00:08:19 +0000206 /// HasThumb2 - True if Thumb2 instructions are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000207 bool HasThumb2 = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000208
Evan Cheng5190f092010-08-11 07:17:46 +0000209 /// NoARM - True if subtarget does not support ARM mode execution.
Diana Picuseb1068a2016-06-27 13:06:10 +0000210 bool NoARM = false;
Evan Cheng5190f092010-08-11 07:17:46 +0000211
Akira Hatanaka28581522015-07-21 01:42:02 +0000212 /// ReserveR9 - True if R9 is not available as a general purpose register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000213 bool ReserveR9 = false;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000214
Akira Hatanaka024d91a2015-07-16 00:58:23 +0000215 /// NoMovt - True if MOVT / MOVW pairs are not used for materialization of
216 /// 32-bit imms (including global addresses).
Diana Picuseb1068a2016-06-27 13:06:10 +0000217 bool NoMovt = false;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000218
Bob Wilson8decdc42011-10-07 17:17:49 +0000219 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
220 /// must be able to synthesize call stubs for interworking between ARM and
221 /// Thumb.
Diana Picuseb1068a2016-06-27 13:06:10 +0000222 bool SupportsTailCall = false;
Bob Wilson8decdc42011-10-07 17:17:49 +0000223
Oliver Stannard8addbf42015-12-01 10:23:06 +0000224 /// HasFP16 - True if subtarget supports half-precision FP conversions
Diana Picuseb1068a2016-06-27 13:06:10 +0000225 bool HasFP16 = false;
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000226
Oliver Stannard8addbf42015-12-01 10:23:06 +0000227 /// HasFullFP16 - True if subtarget supports half-precision FP operations
Diana Picuseb1068a2016-06-27 13:06:10 +0000228 bool HasFullFP16 = false;
Oliver Stannard8addbf42015-12-01 10:23:06 +0000229
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000230 /// HasD16 - True if subtarget is limited to 16 double precision
231 /// FP registers for VFPv3.
Diana Picuseb1068a2016-06-27 13:06:10 +0000232 bool HasD16 = false;
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000233
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000234 /// HasHardwareDivide - True if subtarget supports [su]div in Thumb mode
235 bool HasHardwareDivideInThumb = false;
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000236
Bob Wilsone8a549c2012-09-29 21:43:49 +0000237 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
Diana Picuseb1068a2016-06-27 13:06:10 +0000238 bool HasHardwareDivideInARM = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000239
Evan Cheng6e809de2010-08-11 06:22:01 +0000240 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
241 /// instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000242 bool HasDataBarrier = false;
Evan Cheng6e809de2010-08-11 06:22:01 +0000243
Sam Parker98727bc2017-12-21 11:17:49 +0000244 /// HasFullDataBarrier - True if the subtarget supports DFB data barrier
245 /// instruction.
246 bool HasFullDataBarrier = false;
247
Bradley Smith4c21cba2016-01-15 10:23:46 +0000248 /// HasV7Clrex - True if the subtarget supports CLREX instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000249 bool HasV7Clrex = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000250
251 /// HasAcquireRelease - True if the subtarget supports v8 atomics (LDA/LDAEX etc)
252 /// instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000253 bool HasAcquireRelease = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000254
Evan Chengce8fb682010-08-09 18:35:19 +0000255 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
256 /// over 16-bit ones.
Diana Picuseb1068a2016-06-27 13:06:10 +0000257 bool Pref32BitThumb = false;
Evan Chengce8fb682010-08-09 18:35:19 +0000258
Bob Wilsona2881ee2011-04-19 18:11:49 +0000259 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
260 /// that partially update CPSR and add false dependency on the previous
261 /// CPSR setting instruction.
Diana Picuseb1068a2016-06-27 13:06:10 +0000262 bool AvoidCPSRPartialUpdate = false;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000263
Javed Absar4ae7e8122017-06-02 08:53:19 +0000264 /// CheapPredicableCPSRDef - If true, disable +1 predication cost
265 /// for instructions updating CPSR. Enabled for Cortex-A57.
266 bool CheapPredicableCPSRDef = false;
267
Evan Chengddc0cb62012-12-20 19:59:30 +0000268 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
269 /// movs with shifter operand (i.e. asr, lsl, lsr).
Diana Picuseb1068a2016-06-27 13:06:10 +0000270 bool AvoidMOVsShifterOperand = false;
Evan Chengddc0cb62012-12-20 19:59:30 +0000271
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000272 /// HasRetAddrStack - Some processors perform return stack prediction. CodeGen should
Evan Cheng65f9d192012-02-28 18:51:51 +0000273 /// avoid issue "normal" call instructions to callees which do not return.
Diana Picuseb1068a2016-06-27 13:06:10 +0000274 bool HasRetAddrStack = false;
Evan Cheng65f9d192012-02-28 18:51:51 +0000275
John Brawn75d76e52017-06-28 14:11:15 +0000276 /// HasBranchPredictor - True if the subtarget has a branch predictor. Having
277 /// a branch predictor or not changes the expected cost of taking a branch
278 /// which affects the choice of whether to use predicated instructions.
279 bool HasBranchPredictor = true;
280
Evan Cheng8740ee32010-11-03 06:34:55 +0000281 /// HasMPExtension - True if the subtarget supports Multiprocessing
282 /// extension (ARMv7 only).
Diana Picuseb1068a2016-06-27 13:06:10 +0000283 bool HasMPExtension = false;
Evan Cheng8740ee32010-11-03 06:34:55 +0000284
Bradley Smith25219752013-11-01 13:27:35 +0000285 /// HasVirtualization - True if the subtarget supports the Virtualization
286 /// extension.
Diana Picuseb1068a2016-06-27 13:06:10 +0000287 bool HasVirtualization = false;
Bradley Smith25219752013-11-01 13:27:35 +0000288
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000289 /// FPOnlySP - If true, the floating point unit only supports single
290 /// precision.
Diana Picuseb1068a2016-06-27 13:06:10 +0000291 bool FPOnlySP = false;
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000292
Tim Northovercedd4812013-05-23 19:11:14 +0000293 /// If true, the processor supports the Performance Monitor Extensions. These
294 /// include a generic cycle-counter as well as more fine-grained (often
295 /// implementation-specific) events.
Diana Picuseb1068a2016-06-27 13:06:10 +0000296 bool HasPerfMon = false;
Tim Northovercedd4812013-05-23 19:11:14 +0000297
Tim Northoverc6047652013-04-10 12:08:35 +0000298 /// HasTrustZone - if true, processor supports TrustZone security extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000299 bool HasTrustZone = false;
Tim Northoverc6047652013-04-10 12:08:35 +0000300
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000301 /// Has8MSecExt - if true, processor supports ARMv8-M Security Extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000302 bool Has8MSecExt = false;
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000303
Sjoerd Meijer195e9042018-06-29 08:43:19 +0000304 /// HasSHA2 - if true, processor supports SHA1 and SHA256
305 bool HasSHA2 = false;
306
307 /// HasAES - if true, processor supports AES
308 bool HasAES = false;
309
Amara Emerson33089092013-09-19 11:59:01 +0000310 /// HasCrypto - if true, processor supports Cryptography extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000311 bool HasCrypto = false;
Amara Emerson33089092013-09-19 11:59:01 +0000312
Bernard Ogdenee87e852013-10-29 09:47:35 +0000313 /// HasCRC - if true, processor supports CRC instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000314 bool HasCRC = false;
Bernard Ogdenee87e852013-10-29 09:47:35 +0000315
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000316 /// HasRAS - if true, the processor supports RAS extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000317 bool HasRAS = false;
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000318
Tim Northover13510302014-04-01 13:22:02 +0000319 /// If true, the instructions "vmov.i32 d0, #0" and "vmov.i32 q0, #0" are
320 /// particularly effective at zeroing a VFP register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000321 bool HasZeroCycleZeroing = false;
Tim Northover13510302014-04-01 13:22:02 +0000322
Javed Absar85874a92016-10-13 14:57:43 +0000323 /// HasFPAO - if true, processor does positive address offset computation faster
324 bool HasFPAO = false;
325
Florian Hahnb489e562017-06-22 09:39:36 +0000326 /// HasFuseAES - if true, processor executes back to back AES instruction
327 /// pairs faster.
328 bool HasFuseAES = false;
329
Evandro Menezesfcca45f2018-07-27 18:16:47 +0000330 /// HasFuseLiterals - if true, processor executes back to back
331 /// bottom and top halves of literal generation faster.
332 bool HasFuseLiterals = false;
333
Diana Picusc5baa432016-06-23 07:47:35 +0000334 /// If true, if conversion may decide to leave some instructions unpredicated.
Diana Picuseb1068a2016-06-27 13:06:10 +0000335 bool IsProfitableToUnpredicate = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000336
337 /// If true, VMOV will be favored over VGETLNi32.
Diana Picuseb1068a2016-06-27 13:06:10 +0000338 bool HasSlowVGETLNi32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000339
340 /// If true, VMOV will be favored over VDUP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000341 bool HasSlowVDUP32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000342
343 /// If true, VMOVSR will be favored over VMOVDRR.
Diana Picuseb1068a2016-06-27 13:06:10 +0000344 bool PreferVMOVSR = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000345
346 /// If true, ISHST barriers will be used for Release semantics.
Diana Picuseb1068a2016-06-27 13:06:10 +0000347 bool PreferISHST = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000348
Diana Picus4879b052016-07-06 09:22:23 +0000349 /// If true, a VLDM/VSTM starting with an odd register number is considered to
350 /// take more microops than single VLDRS/VSTRS.
351 bool SlowOddRegister = false;
352
353 /// If true, loading into a D subregister will be penalized.
354 bool SlowLoadDSubregister = false;
355
356 /// If true, the AGU and NEON/FPU units are multiplexed.
357 bool HasMuxedUnits = false;
358
Evandro Menezesfffa9b52018-07-20 16:49:28 +0000359 /// If true, VMOVS will never be widened to VMOVD.
Diana Picusb772e402016-07-06 11:22:11 +0000360 bool DontWidenVMOVS = false;
361
Evandro Menezesfffa9b52018-07-20 16:49:28 +0000362 /// If true, splat a register between VFP and NEON instructions.
363 bool SplatVFPToNeon = false;
364
Diana Picus575f2bb2016-07-07 09:11:39 +0000365 /// If true, run the MLx expansion pass.
366 bool ExpandMLx = false;
367
368 /// If true, VFP/NEON VMLA/VMLS have special RAW hazards.
369 bool HasVMLxHazards = false;
370
Strahinja Petrovic25e9e1b2017-07-28 12:54:57 +0000371 // If true, read thread pointer from coprocessor register.
372 bool ReadTPHard = false;
373
Diana Picusc5baa432016-06-23 07:47:35 +0000374 /// If true, VMOVRS, VMOVSR and VMOVS will be converted from VFP to NEON.
Diana Picuseb1068a2016-06-27 13:06:10 +0000375 bool UseNEONForFPMovs = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000376
Diana Picus92423ce2016-06-27 09:08:23 +0000377 /// If true, VLDn instructions take an extra cycle for unaligned accesses.
Diana Picuseb1068a2016-06-27 13:06:10 +0000378 bool CheckVLDnAlign = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000379
380 /// If true, VFP instructions are not pipelined.
Diana Picuseb1068a2016-06-27 13:06:10 +0000381 bool NonpipelinedVFP = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000382
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000383 /// StrictAlign - If true, the subtarget disallows unaligned memory
Bob Wilson3dc97322010-09-28 04:09:35 +0000384 /// accesses for some types. For details, see
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000385 /// ARMTargetLowering::allowsMisalignedMemoryAccesses().
Diana Picuseb1068a2016-06-27 13:06:10 +0000386 bool StrictAlign = false;
Bob Wilson3dc97322010-09-28 04:09:35 +0000387
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000388 /// RestrictIT - If true, the subtarget disallows generation of deprecated IT
389 /// blocks to conform to ARMv8 rule.
Diana Picuseb1068a2016-06-27 13:06:10 +0000390 bool RestrictIT = false;
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000391
Artyom Skrobovcf296442015-09-24 17:31:16 +0000392 /// HasDSP - If true, the subtarget supports the DSP (saturating arith
393 /// and such) instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000394 bool HasDSP = false;
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000395
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000396 /// NaCl TRAP instruction is generated instead of the regular TRAP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000397 bool UseNaClTrap = false;
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000398
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000399 /// Generate calls via indirect call instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000400 bool GenLongCalls = false;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000401
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000402 /// Generate code that does not contain data access to code sections.
403 bool GenExecuteOnly = false;
404
Renato Golinb4dd6c52013-03-21 18:47:47 +0000405 /// Target machine allowed unsafe FP math (such as use of NEON fp)
Diana Picuseb1068a2016-06-27 13:06:10 +0000406 bool UnsafeFPMath = false;
Renato Golinb4dd6c52013-03-21 18:47:47 +0000407
Tim Northoverf8e47e42015-10-28 22:56:36 +0000408 /// UseSjLjEH - If true, the target uses SjLj exception handling (e.g. iOS).
Diana Picuseb1068a2016-06-27 13:06:10 +0000409 bool UseSjLjEH = false;
Tim Northoverf8e47e42015-10-28 22:56:36 +0000410
Sanne Wouda2409c642017-03-21 14:59:17 +0000411 /// Implicitly convert an instruction to a different one if its immediates
412 /// cannot be encoded. For example, ADD r0, r1, #FFFFFFFF -> SUB r0, r1, #1.
413 bool NegativeImmediates = true;
414
Evan Cheng10043e22007-01-19 07:51:42 +0000415 /// stackAlignment - The minimum alignment known to hold of the stack frame on
416 /// entry to the function and which must be maintained by every function.
Diana Picuseb1068a2016-06-27 13:06:10 +0000417 unsigned stackAlignment = 4;
Evan Cheng10043e22007-01-19 07:51:42 +0000418
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000419 /// CPUString - String name of used CPU.
420 std::string CPUString;
421
Diana Picuseb1068a2016-06-27 13:06:10 +0000422 unsigned MaxInterleaveFactor = 1;
Diana Picus92423ce2016-06-27 09:08:23 +0000423
Diana Picusb772e402016-07-06 11:22:11 +0000424 /// Clearance before partial register updates (in number of instructions)
425 unsigned PartialUpdateClearance = 0;
426
Diana Picus92423ce2016-06-27 09:08:23 +0000427 /// What kind of timing do load multiple/store multiple have (double issue,
428 /// single issue etc).
Diana Picuseb1068a2016-06-27 13:06:10 +0000429 ARMLdStMultipleTiming LdStMultipleTiming = SingleIssue;
Diana Picus92423ce2016-06-27 09:08:23 +0000430
431 /// The adjustment that we need to apply to get the operand latency from the
432 /// operand cycle returned by the itinerary data for pre-ISel operands.
Diana Picuseb1068a2016-06-27 13:06:10 +0000433 int PreISelOperandLatencyAdjustment = 2;
Diana Picus92423ce2016-06-27 09:08:23 +0000434
Christian Pirker2a111602014-03-28 14:35:30 +0000435 /// IsLittle - The target is Little Endian
436 bool IsLittle;
437
Evan Chenge45d6852011-01-11 21:46:47 +0000438 /// TargetTriple - What processor and OS we're targeting.
439 Triple TargetTriple;
440
Andrew Trick352abc12012-08-08 02:44:16 +0000441 /// SchedModel - Processor specific instruction costs.
Pete Cooper11759452014-09-02 17:43:54 +0000442 MCSchedModel SchedModel;
Andrew Trick352abc12012-08-08 02:44:16 +0000443
Evan Cheng4e712de2009-06-19 01:51:50 +0000444 /// Selected instruction itineraries (one entry per itinerary class.)
445 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000446
Renato Golinb4dd6c52013-03-21 18:47:47 +0000447 /// Options passed via command line that could influence the target
448 const TargetOptions &Options;
449
Eric Christopher661f2d12014-12-18 02:20:58 +0000450 const ARMBaseTargetMachine &TM;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000451
Eric Christopher661f2d12014-12-18 02:20:58 +0000452public:
Evan Cheng10043e22007-01-19 07:51:42 +0000453 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000454 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000455 ///
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000456 ARMSubtarget(const Triple &TT, const std::string &CPU, const std::string &FS,
457 const ARMBaseTargetMachine &TM, bool IsLittle);
Evan Cheng10043e22007-01-19 07:51:42 +0000458
Dan Gohman544ab2c2008-04-12 04:36:06 +0000459 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
460 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000461 unsigned getMaxInlineSizeThreshold() const {
James Molloya70697e2014-05-16 14:24:22 +0000462 return 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000463 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000464
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000465 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000466 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000467 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000468
Eric Christophera47f6802014-06-13 00:20:35 +0000469 /// initializeSubtargetDependencies - Initializes using a CPU and feature string
470 /// so that we can use initializer lists for subtarget initialization.
471 ARMSubtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
472
Eric Christopherd9134482014-08-04 21:25:23 +0000473 const ARMSelectionDAGInfo *getSelectionDAGInfo() const override {
474 return &TSInfo;
475 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000476
Eric Christopherd9134482014-08-04 21:25:23 +0000477 const ARMBaseInstrInfo *getInstrInfo() const override {
478 return InstrInfo.get();
479 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000480
Eric Christopherd9134482014-08-04 21:25:23 +0000481 const ARMTargetLowering *getTargetLowering() const override {
482 return &TLInfo;
483 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000484
Eric Christopherd9134482014-08-04 21:25:23 +0000485 const ARMFrameLowering *getFrameLowering() const override {
486 return FrameLowering.get();
487 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000488
Eric Christopherd9134482014-08-04 21:25:23 +0000489 const ARMBaseRegisterInfo *getRegisterInfo() const override {
Eric Christopher80b24ef2014-06-26 19:30:02 +0000490 return &InstrInfo->getRegisterInfo();
491 }
Eric Christophera47f6802014-06-13 00:20:35 +0000492
Diana Picus22274932016-11-11 08:27:37 +0000493 const CallLowering *getCallLowering() const override;
494 const InstructionSelector *getInstructionSelector() const override;
495 const LegalizerInfo *getLegalizerInfo() const override;
496 const RegisterBankInfo *getRegBankInfo() const override;
497
Bill Wendling61375d82013-02-16 01:36:26 +0000498private:
Eric Christopher030294e2014-06-13 00:20:39 +0000499 ARMSelectionDAGInfo TSInfo;
Eric Christopher8b770652015-01-26 19:03:15 +0000500 // Either Thumb1FrameLowering or ARMFrameLowering.
501 std::unique_ptr<ARMFrameLowering> FrameLowering;
Eric Christopher80b24ef2014-06-26 19:30:02 +0000502 // Either Thumb1InstrInfo or Thumb2InstrInfo.
503 std::unique_ptr<ARMBaseInstrInfo> InstrInfo;
504 ARMTargetLowering TLInfo;
Eric Christophera47f6802014-06-13 00:20:35 +0000505
Quentin Colombet61d71a12017-08-15 22:31:51 +0000506 /// GlobalISel related APIs.
507 std::unique_ptr<CallLowering> CallLoweringInfo;
508 std::unique_ptr<InstructionSelector> InstSelector;
509 std::unique_ptr<LegalizerInfo> Legalizer;
510 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Diana Picus22274932016-11-11 08:27:37 +0000511
Bill Wendling61375d82013-02-16 01:36:26 +0000512 void initializeEnvironment();
Eric Christopherb68e2532014-09-03 20:36:31 +0000513 void initSubtargetFeatures(StringRef CPU, StringRef FS);
Eric Christopher8b770652015-01-26 19:03:15 +0000514 ARMFrameLowering *initializeFrameLowering(StringRef CPU, StringRef FS);
515
Bill Wendling61375d82013-02-16 01:36:26 +0000516public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000517 void computeIssueWidth();
518
Evan Cheng8b2bda02011-07-07 03:55:05 +0000519 bool hasV4TOps() const { return HasV4TOps; }
520 bool hasV5TOps() const { return HasV5TOps; }
521 bool hasV5TEOps() const { return HasV5TEOps; }
522 bool hasV6Ops() const { return HasV6Ops; }
Amara Emerson5035ee02013-10-07 16:55:23 +0000523 bool hasV6MOps() const { return HasV6MOps; }
Renato Golin12350602015-03-17 11:55:28 +0000524 bool hasV6KOps() const { return HasV6KOps; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000525 bool hasV6T2Ops() const { return HasV6T2Ops; }
526 bool hasV7Ops() const { return HasV7Ops; }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000527 bool hasV8Ops() const { return HasV8Ops; }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000528 bool hasV8_1aOps() const { return HasV8_1aOps; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000529 bool hasV8_2aOps() const { return HasV8_2aOps; }
Sam Parker9d957642017-08-10 09:41:00 +0000530 bool hasV8_3aOps() const { return HasV8_3aOps; }
Sjoerd Meijer195e9042018-06-29 08:43:19 +0000531 bool hasV8_4aOps() const { return HasV8_4aOps; }
Bradley Smithe26f7992016-01-15 10:24:39 +0000532 bool hasV8MBaselineOps() const { return HasV8MBaselineOps; }
533 bool hasV8MMainlineOps() const { return HasV8MMainlineOps; }
Evan Cheng10043e22007-01-19 07:51:42 +0000534
Diana Picus4879b052016-07-06 09:22:23 +0000535 /// @{
536 /// These functions are obsolete, please consider adding subtarget features
537 /// or properties instead of calling them.
Quentin Colombet13cd5212012-11-29 19:48:01 +0000538 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Tim Northover0feb91e2014-04-01 14:10:07 +0000539 bool isCortexA7() const { return ARMProcFamily == CortexA7; }
Evan Chengbf407072010-09-10 01:29:16 +0000540 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
541 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000542 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000543 bool isSwift() const { return ARMProcFamily == Swift; }
Artyom Skrobove6f1b7f2016-03-23 16:18:13 +0000544 bool isCortexM3() const { return ARMProcFamily == CortexM3; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000545 bool isLikeA9() const { return isCortexA9() || isCortexA15() || isKrait(); }
Quentin Colombetb1b66e72012-12-21 04:35:05 +0000546 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000547 bool isKrait() const { return ARMProcFamily == Krait; }
Diana Picus4879b052016-07-06 09:22:23 +0000548 /// @}
Evan Chengbf407072010-09-10 01:29:16 +0000549
Evan Cheng5190f092010-08-11 07:17:46 +0000550 bool hasARMOps() const { return !NoARM; }
551
Evan Cheng8b2bda02011-07-07 03:55:05 +0000552 bool hasVFP2() const { return HasVFPv2; }
553 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000554 bool hasVFP4() const { return HasVFPv4; }
Joey Goulyccd04892013-09-13 13:46:57 +0000555 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000556 bool hasNEON() const { return HasNEON; }
Sjoerd Meijer195e9042018-06-29 08:43:19 +0000557 bool hasSHA2() const { return HasSHA2; }
558 bool hasAES() const { return HasAES; }
Amara Emerson33089092013-09-19 11:59:01 +0000559 bool hasCrypto() const { return HasCrypto; }
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000560 bool hasDotProd() const { return HasDotProd; }
Bernard Ogdenee87e852013-10-29 09:47:35 +0000561 bool hasCRC() const { return HasCRC; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000562 bool hasRAS() const { return HasRAS; }
Bradley Smith25219752013-11-01 13:27:35 +0000563 bool hasVirtualization() const { return HasVirtualization; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000564
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000565 bool useNEONForSinglePrecisionFP() const {
Cameron Esfahani17177d12015-02-05 02:09:33 +0000566 return hasNEON() && UseNEONForSinglePrecisionFP;
567 }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000568
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000569 bool hasDivideInThumbMode() const { return HasHardwareDivideInThumb; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000570 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000571 bool hasDataBarrier() const { return HasDataBarrier; }
Sam Parker98727bc2017-12-21 11:17:49 +0000572 bool hasFullDataBarrier() const { return HasFullDataBarrier; }
Bradley Smith4c21cba2016-01-15 10:23:46 +0000573 bool hasV7Clrex() const { return HasV7Clrex; }
574 bool hasAcquireRelease() const { return HasAcquireRelease; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000575
Tim Northoverc7ea8042013-10-25 09:30:24 +0000576 bool hasAnyDataBarrier() const {
577 return HasDataBarrier || (hasV6Ops() && !isThumb());
578 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000579
Bob Wilsone8a549c2012-09-29 21:43:49 +0000580 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000581 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000582 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000583 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000584 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northovercedd4812013-05-23 19:11:14 +0000585 bool hasPerfMon() const { return HasPerfMon; }
Tim Northoverc6047652013-04-10 12:08:35 +0000586 bool hasTrustZone() const { return HasTrustZone; }
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000587 bool has8MSecExt() const { return Has8MSecExt; }
Tim Northover13510302014-04-01 13:22:02 +0000588 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
Javed Absar85874a92016-10-13 14:57:43 +0000589 bool hasFPAO() const { return HasFPAO; }
Diana Picusc5baa432016-06-23 07:47:35 +0000590 bool isProfitableToUnpredicate() const { return IsProfitableToUnpredicate; }
591 bool hasSlowVGETLNi32() const { return HasSlowVGETLNi32; }
592 bool hasSlowVDUP32() const { return HasSlowVDUP32; }
593 bool preferVMOVSR() const { return PreferVMOVSR; }
594 bool preferISHSTBarriers() const { return PreferISHST; }
Diana Picus575f2bb2016-07-07 09:11:39 +0000595 bool expandMLx() const { return ExpandMLx; }
596 bool hasVMLxHazards() const { return HasVMLxHazards; }
Diana Picus4879b052016-07-06 09:22:23 +0000597 bool hasSlowOddRegister() const { return SlowOddRegister; }
598 bool hasSlowLoadDSubregister() const { return SlowLoadDSubregister; }
599 bool hasMuxedUnits() const { return HasMuxedUnits; }
Diana Picusb772e402016-07-06 11:22:11 +0000600 bool dontWidenVMOVS() const { return DontWidenVMOVS; }
Evandro Menezesfffa9b52018-07-20 16:49:28 +0000601 bool useSplatVFPToNeon() const { return SplatVFPToNeon; }
Diana Picusc5baa432016-06-23 07:47:35 +0000602 bool useNEONForFPMovs() const { return UseNEONForFPMovs; }
Diana Picus92423ce2016-06-27 09:08:23 +0000603 bool checkVLDnAccessAlignment() const { return CheckVLDnAlign; }
604 bool nonpipelinedVFP() const { return NonpipelinedVFP; }
Evan Chengce8fb682010-08-09 18:35:19 +0000605 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000606 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Javed Absar4ae7e8122017-06-02 08:53:19 +0000607 bool cheapPredicableCPSRDef() const { return CheapPredicableCPSRDef; }
Evan Chengddc0cb62012-12-20 19:59:30 +0000608 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000609 bool hasRetAddrStack() const { return HasRetAddrStack; }
John Brawn75d76e52017-06-28 14:11:15 +0000610 bool hasBranchPredictor() const { return HasBranchPredictor; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000611 bool hasMPExtension() const { return HasMPExtension; }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000612 bool hasDSP() const { return HasDSP; }
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000613 bool useNaClTrap() const { return UseNaClTrap; }
Tim Northoverf8e47e42015-10-28 22:56:36 +0000614 bool useSjLjEH() const { return UseSjLjEH; }
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000615 bool genLongCalls() const { return GenLongCalls; }
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000616 bool genExecuteOnly() const { return GenExecuteOnly; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000617
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000618 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000619 bool hasD16() const { return HasD16; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000620 bool hasFullFP16() const { return HasFullFP16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000621
Florian Hahnb489e562017-06-22 09:39:36 +0000622 bool hasFuseAES() const { return HasFuseAES; }
Evandro Menezesfcca45f2018-07-27 18:16:47 +0000623 bool hasFuseLiterals() const { return HasFuseLiterals; }
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000624 /// Return true if the CPU supports any kind of instruction fusion.
Evandro Menezesfcca45f2018-07-27 18:16:47 +0000625 bool hasFusion() const { return hasFuseAES() || hasFuseLiterals(); }
Florian Hahnb489e562017-06-22 09:39:36 +0000626
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000627 const Triple &getTargetTriple() const { return TargetTriple; }
628
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000629 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000630 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Tim Northovere0ccdc62015-10-28 22:46:43 +0000631 bool isTargetWatchOS() const { return TargetTriple.isWatchOS(); }
Tim Northover042a6c12016-01-27 19:32:29 +0000632 bool isTargetWatchABI() const { return TargetTriple.isWatchABI(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000633 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000634 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000635 bool isTargetNetBSD() const { return TargetTriple.isOSNetBSD(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000636 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000637
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000638 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000639 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000640 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
641
Renato Golin87610692013-07-16 09:32:17 +0000642 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
643 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
644 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
645 // even for GNUEABI, so we can make a distinction here and still conform to
646 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
Tim Northover7649eba2014-01-06 12:00:44 +0000647 // FIXME: The Darwin exception is temporary, while we move users to
648 // "*-*-*-macho" triples as quickly as possible.
Renato Golin87610692013-07-16 09:32:17 +0000649 bool isTargetAEABI() const {
Tim Northover7649eba2014-01-06 12:00:44 +0000650 return (TargetTriple.getEnvironment() == Triple::EABI ||
651 TargetTriple.getEnvironment() == Triple::EABIHF) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000652 !isTargetDarwin() && !isTargetWindows();
Renato Golin87610692013-07-16 09:32:17 +0000653 }
Renato Golin6d435f12015-11-09 12:40:30 +0000654 bool isTargetGNUAEABI() const {
655 return (TargetTriple.getEnvironment() == Triple::GNUEABI ||
656 TargetTriple.getEnvironment() == Triple::GNUEABIHF) &&
657 !isTargetDarwin() && !isTargetWindows();
658 }
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000659 bool isTargetMuslAEABI() const {
660 return (TargetTriple.getEnvironment() == Triple::MuslEABI ||
661 TargetTriple.getEnvironment() == Triple::MuslEABIHF) &&
662 !isTargetDarwin() && !isTargetWindows();
663 }
Evan Cheng181fe362007-01-19 19:22:40 +0000664
Renato Golin8cea6e82014-01-29 11:50:56 +0000665 // ARM Targets that support EHABI exception handling standard
666 // Darwin uses SjLj. Other targets might need more checks.
667 bool isTargetEHABICompatible() const {
668 return (TargetTriple.getEnvironment() == Triple::EABI ||
669 TargetTriple.getEnvironment() == Triple::GNUEABI ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000670 TargetTriple.getEnvironment() == Triple::MuslEABI ||
Renato Golin8cea6e82014-01-29 11:50:56 +0000671 TargetTriple.getEnvironment() == Triple::EABIHF ||
Evgeniy Stepanov02bc78b2014-01-30 14:18:25 +0000672 TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000673 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000674 isTargetAndroid()) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000675 !isTargetDarwin() && !isTargetWindows();
Renato Golin8cea6e82014-01-29 11:50:56 +0000676 }
677
Tim Northover097a3e32018-07-18 12:36:25 +0000678 bool isTargetHardFloat() const;
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000679
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000680 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
Tim Northover44594ad2013-12-18 09:27:33 +0000681
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000682 bool isXRaySupported() const override;
Dean Michael Berris464015442016-09-19 00:54:35 +0000683
Eric Christopher661f2d12014-12-18 02:20:58 +0000684 bool isAPCS_ABI() const;
685 bool isAAPCS_ABI() const;
Tim Northovere0ccdc62015-10-28 22:46:43 +0000686 bool isAAPCS16_ABI() const;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000687
Oliver Stannard8331aae2016-08-08 15:28:31 +0000688 bool isROPI() const;
689 bool isRWPI() const;
690
Florian Hahne3583bd2017-07-27 19:56:44 +0000691 bool useMachineScheduler() const { return UseMISched; }
Sam Parkerb0367572017-08-31 08:57:51 +0000692 bool disablePostRAScheduler() const { return DisablePostRAScheduler; }
Eric Christopher824f42f2015-05-12 01:26:05 +0000693 bool useSoftFloat() const { return UseSoftFloat; }
Evan Cheng1834f5d2011-07-07 19:05:12 +0000694 bool isThumb() const { return InThumbMode; }
695 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
696 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000697 bool hasThumb2() const { return HasThumb2; }
Amara Emerson330afb52013-09-23 14:26:15 +0000698 bool isMClass() const { return ARMProcClass == MClass; }
699 bool isRClass() const { return ARMProcClass == RClass; }
700 bool isAClass() const { return ARMProcClass == AClass; }
Strahinja Petrovic25e9e1b2017-07-28 12:54:57 +0000701 bool isReadTPHard() const { return ReadTPHard; }
Evan Cheng10043e22007-01-19 07:51:42 +0000702
Akira Hatanaka28581522015-07-21 01:42:02 +0000703 bool isR9Reserved() const {
704 return isTargetMachO() ? (ReserveR9 || !HasV6Ops) : ReserveR9;
705 }
Evan Cheng10043e22007-01-19 07:51:42 +0000706
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000707 bool useR7AsFramePointer() const {
708 return isTargetDarwin() || (!isTargetWindows() && isThumb());
709 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000710
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000711 /// Returns true if the frame setup is split into two separate pushes (first
712 /// r0-r7,lr then r8-r11), principally so that the frame pointer is adjacent
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000713 /// to lr. This is always required on Thumb1-only targets, as the push and
714 /// pop instructions can't access the high registers.
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000715 bool splitFramePushPop(const MachineFunction &MF) const {
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000716 return (useR7AsFramePointer() &&
717 MF.getTarget().Options.DisableFramePointerElim(MF)) ||
718 isThumb1Only();
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000719 }
720
Tim Northover910dde72015-08-03 17:20:10 +0000721 bool useStride4VFPs(const MachineFunction &MF) const;
722
Eric Christopherc1058df2014-07-04 01:55:26 +0000723 bool useMovt(const MachineFunction &MF) const;
724
Bob Wilson8decdc42011-10-07 17:17:49 +0000725 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000726
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000727 bool allowsUnalignedMem() const { return !StrictAlign; }
Bob Wilson3dc97322010-09-28 04:09:35 +0000728
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000729 bool restrictIT() const { return RestrictIT; }
730
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000731 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000732
Christian Pirker2a111602014-03-28 14:35:30 +0000733 bool isLittle() const { return IsLittle; }
734
Owen Andersona3181e22010-09-28 21:57:50 +0000735 unsigned getMispredictionPenalty() const;
Jim Grosbach1a597112014-04-03 23:43:18 +0000736
Matthias Braun9e859802015-07-17 23:18:30 +0000737 /// Returns true if machine scheduler should be enabled.
738 bool enableMachineScheduler() const override;
739
Andrew Trick8d2ee372014-06-04 07:06:27 +0000740 /// True for some subtargets at > -O0.
Matthias Braun39a2afc2015-06-13 03:42:16 +0000741 bool enablePostRAScheduler() const override;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000742
David Green21a29732018-06-21 15:48:29 +0000743 /// Enable use of alias analysis during code generation (during MI
744 /// scheduling, DAGCombine, etc.).
745 bool useAA() const override { return UseAA; }
746
Robin Morisset59c23cd2014-08-21 21:50:01 +0000747 // enableAtomicExpand- True if we need to expand our atomics.
748 bool enableAtomicExpand() const override;
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000749
Robin Morissetd18cda62014-08-15 22:17:28 +0000750 /// getInstrItins - Return the instruction itineraries based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000751 /// selection.
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000752 const InstrItineraryData *getInstrItineraryData() const override {
Eric Christopherd9134482014-08-04 21:25:23 +0000753 return &InstrItins;
754 }
Evan Cheng4e712de2009-06-19 01:51:50 +0000755
Evan Cheng10043e22007-01-19 07:51:42 +0000756 /// getStackAlignment - Returns the minimum alignment known to hold of the
757 /// stack frame on entry to the function and which must be maintained by every
758 /// function for this subtarget.
759 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000760
Diana Picus92423ce2016-06-27 09:08:23 +0000761 unsigned getMaxInterleaveFactor() const { return MaxInterleaveFactor; }
762
Diana Picusb772e402016-07-06 11:22:11 +0000763 unsigned getPartialUpdateClearance() const { return PartialUpdateClearance; }
764
Diana Picus92423ce2016-06-27 09:08:23 +0000765 ARMLdStMultipleTiming getLdStMultipleTiming() const {
766 return LdStMultipleTiming;
767 }
768
769 int getPreISelOperandLatencyAdjustment() const {
770 return PreISelOperandLatencyAdjustment;
771 }
772
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000773 /// True if the GV will be accessed via an indirect symbol.
774 bool isGVIndirectSymbol(const GlobalValue *GV) const;
Chris Bieneman03695ab2014-07-15 17:18:41 +0000775
Diana Picusc9f29c62017-08-29 09:47:55 +0000776 /// Returns the constant pool modifier needed to access the GV.
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000777 bool isGVInGOT(const GlobalValue *GV) const;
Diana Picusc9f29c62017-08-29 09:47:55 +0000778
Akira Hatanakaddf76aa2015-05-23 01:14:08 +0000779 /// True if fast-isel is used.
780 bool useFastISel() const;
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +0000781
782 /// Returns the correct return opcode for the current feature set.
783 /// Use BX if available to allow mixing thumb/arm code, but fall back
784 /// to plain mov pc,lr on ARMv4.
785 unsigned getReturnOpcode() const {
786 if (isThumb())
787 return ARM::tBX_RET;
788 if (hasV4TOps())
789 return ARM::BX_RET;
790 return ARM::MOVPCLR;
791 }
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000792
793 /// Allow movt+movw for PIC global address calculation.
794 /// ELF does not have GOT relocations for movt+movw.
795 /// ROPI does not use GOT.
796 bool allowPositionIndependentMovt() const {
797 return isROPI() || !isTargetELF();
798 }
Evan Cheng10043e22007-01-19 07:51:42 +0000799};
Evan Cheng10043e22007-01-19 07:51:42 +0000800
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000801} // end namespace llvm
802
803#endif // LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H