blob: 563ca0d236a411b4615b5d07a89cd94e60a37180 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "AMDGPUTargetMachine.h"
23#include "InstPrinter/AMDGPUInstPrinter.h"
24#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000025#include "R600Defines.h"
26#include "R600MachineFunctionInfo.h"
27#include "R600RegisterInfo.h"
28#include "SIDefines.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000029#include "SIInstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "SIMachineFunctionInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "SIRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000032#include "Utils/AMDGPUBaseInfo.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000033#include "llvm/BinaryFormat/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/CodeGen/MachineFrameInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000035#include "llvm/CodeGen/TargetLoweringObjectFile.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000036#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037#include "llvm/MC/MCContext.h"
38#include "llvm/MC/MCSectionELF.h"
39#include "llvm/MC/MCStreamer.h"
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000040#include "llvm/Support/AMDGPUMetadata.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000041#include "llvm/Support/MathExtras.h"
42#include "llvm/Support/TargetRegistry.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000043
44using namespace llvm;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000045using namespace llvm::AMDGPU;
Tom Stellard45bb48e2015-06-13 03:28:10 +000046
47// TODO: This should get the default rounding mode from the kernel. We just set
48// the default here, but this could change if the OpenCL rounding mode pragmas
49// are used.
50//
51// The denormal mode here should match what is reported by the OpenCL runtime
52// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
53// can also be override to flush with the -cl-denorms-are-zero compiler flag.
54//
55// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
56// precision, and leaves single precision to flush all and does not report
57// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
58// CL_FP_DENORM for both.
59//
60// FIXME: It seems some instructions do not support single precision denormals
61// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
62// and sin_f32, cos_f32 on most parts).
63
64// We want to use these instructions, and using fp32 denormals also causes
65// instructions to run at the double precision rate for the device so it's
66// probably best to just report no single precision denormals.
67static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000068 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000069 // TODO: Is there any real use for the flush in only / flush out only modes?
70
71 uint32_t FP32Denormals =
72 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
73
74 uint32_t FP64Denormals =
75 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
76
77 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
78 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
79 FP_DENORM_MODE_SP(FP32Denormals) |
80 FP_DENORM_MODE_DP(FP64Denormals);
81}
82
83static AsmPrinter *
84createAMDGPUAsmPrinterPass(TargetMachine &tm,
85 std::unique_ptr<MCStreamer> &&Streamer) {
86 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
87}
88
89extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000090 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
91 createAMDGPUAsmPrinterPass);
92 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
93 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000094}
95
96AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
97 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000098 : AsmPrinter(TM, std::move(Streamer)) {
99 AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS();
100 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000101
Mehdi Amini117296c2016-10-01 02:56:57 +0000102StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000103 return "AMDGPU Assembly Printer";
104}
105
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000106const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const {
107 return TM.getMCSubtargetInfo();
108}
109
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000110AMDGPUTargetStreamer* AMDGPUAsmPrinter::getTargetStreamer() const {
111 if (!OutStreamer)
112 return nullptr;
113 return static_cast<AMDGPUTargetStreamer*>(OutStreamer->getTargetStreamer());
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000114}
115
Tom Stellardf4218372016-01-12 17:18:17 +0000116void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000117 if (TM.getTargetTriple().getArch() != Triple::amdgcn)
Tim Renouf72800f02017-10-03 19:03:52 +0000118 return;
119
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000120 if (TM.getTargetTriple().getOS() != Triple::AMDHSA &&
121 TM.getTargetTriple().getOS() != Triple::AMDPAL)
122 return;
123
124 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
125 HSAMetadataStream.begin(M);
126
127 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
128 readPALMetadata(M);
129
130 // Deprecated notes are not emitted for code object v3.
131 if (IsaInfo::hasCodeObjectV3(getSTI()->getFeatureBits()))
132 return;
133
134 // HSA emits NT_AMDGPU_HSA_CODE_OBJECT_VERSION for code objects v2.
135 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000136 getTargetStreamer()->EmitDirectiveHSACodeObjectVersion(2, 1);
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000137
138 // HSA and PAL emit NT_AMDGPU_HSA_ISA for code objects v2.
139 IsaInfo::IsaVersion ISA = IsaInfo::getIsaVersion(getSTI()->getFeatureBits());
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000140 getTargetStreamer()->EmitDirectiveHSACodeObjectISA(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000141 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000142}
143
144void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000145 if (TM.getTargetTriple().getArch() != Triple::amdgcn)
146 return;
147
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000148 // Following code requires TargetStreamer to be present.
149 if (!getTargetStreamer())
150 return;
151
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000152 // Emit ISA Version (NT_AMD_AMDGPU_ISA).
153 std::string ISAVersionString;
154 raw_string_ostream ISAVersionStream(ISAVersionString);
155 IsaInfo::streamIsaVersion(getSTI(), ISAVersionStream);
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000156 getTargetStreamer()->EmitISAVersion(ISAVersionStream.str());
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000157
158 // Emit HSA Metadata (NT_AMD_AMDGPU_HSA_METADATA).
159 if (TM.getTargetTriple().getOS() == Triple::AMDHSA) {
160 HSAMetadataStream.end();
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000161 getTargetStreamer()->EmitHSAMetadata(HSAMetadataStream.getHSAMetadata());
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000162 }
163
164 // Emit PAL Metadata (NT_AMD_AMDGPU_PAL_METADATA).
Tim Renouf72800f02017-10-03 19:03:52 +0000165 if (TM.getTargetTriple().getOS() == Triple::AMDPAL) {
166 // Copy the PAL metadata from the map where we collected it into a vector,
167 // then write it as a .note.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000168 PALMD::Metadata PALMetadataVector;
169 for (auto i : PALMetadataMap) {
170 PALMetadataVector.push_back(i.first);
171 PALMetadataVector.push_back(i.second);
Tim Renouf72800f02017-10-03 19:03:52 +0000172 }
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000173 getTargetStreamer()->EmitPALMetadata(PALMetadataVector);
Tim Renouf72800f02017-10-03 19:03:52 +0000174 }
Tom Stellardf4218372016-01-12 17:18:17 +0000175}
176
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000177bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
178 const MachineBasicBlock *MBB) const {
179 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
180 return false;
181
182 if (MBB->empty())
183 return true;
184
185 // If this is a block implementing a long branch, an expression relative to
186 // the start of the block is needed. to the start of the block.
187 // XXX - Is there a smarter way to check this?
188 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
189}
190
Tom Stellardf151a452015-06-26 21:14:58 +0000191void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
Matt Arsenault021a2182017-04-19 19:38:10 +0000192 const AMDGPUMachineFunction *MFI = MF->getInfo<AMDGPUMachineFunction>();
193 if (!MFI->isEntryFunction())
194 return;
195
Tom Stellardf151a452015-06-26 21:14:58 +0000196 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000197 amd_kernel_code_t KernelCode;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000198 if (STM.isAmdCodeObjectV2(*MF)) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000199 getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000200
201 OutStreamer->SwitchSection(getObjFileLowering().getTextSection());
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000202 getTargetStreamer()->EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000203 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000204
205 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
206 return;
Konstantin Zhuravlyov516651b2017-10-11 22:59:35 +0000207
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +0000208 HSAMetadataStream.emitKernel(*MF->getFunction(),
209 getHSACodeProps(*MF, CurrentProgramInfo),
210 getHSADebugProps(*MF, CurrentProgramInfo));
Tom Stellardf151a452015-06-26 21:14:58 +0000211}
212
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000213void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
214 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
215 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Matt Arsenault1074cb52017-03-30 23:58:04 +0000216 if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(*MF)) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000217 SmallString<128> SymbolName;
218 getNameWithPrefix(SymbolName, MF->getFunction()),
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000219 getTargetStreamer()->EmitAMDGPUSymbolType(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000220 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000221 }
222
223 AsmPrinter::EmitFunctionEntryLabel();
224}
225
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000226void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
227
Tom Stellard00f2f912015-12-02 19:47:57 +0000228 // Group segment variables aren't emitted in HSA.
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000229 if (AMDGPU::isGroupSegment(GV))
Tom Stellard00f2f912015-12-02 19:47:57 +0000230 return;
231
Tom Stellardfcfaea42016-05-05 17:03:33 +0000232 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000233}
234
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000235bool AMDGPUAsmPrinter::doFinalization(Module &M) {
236 CallGraphResourceInfo.clear();
237 return AsmPrinter::doFinalization(M);
238}
239
Tim Renouf72800f02017-10-03 19:03:52 +0000240// For the amdpal OS type, read the amdgpu.pal.metadata supplied by the
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000241// frontend into our PALMetadataMap, ready for per-function modification. It
Tim Renouf72800f02017-10-03 19:03:52 +0000242// is a NamedMD containing an MDTuple containing a number of MDNodes each of
243// which is an integer value, and each two integer values forms a key=value
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000244// pair that we store as PALMetadataMap[key]=value in the map.
245void AMDGPUAsmPrinter::readPALMetadata(Module &M) {
Tim Renouf72800f02017-10-03 19:03:52 +0000246 auto NamedMD = M.getNamedMetadata("amdgpu.pal.metadata");
247 if (!NamedMD || !NamedMD->getNumOperands())
248 return;
249 auto Tuple = dyn_cast<MDTuple>(NamedMD->getOperand(0));
250 if (!Tuple)
251 return;
252 for (unsigned I = 0, E = Tuple->getNumOperands() & -2; I != E; I += 2) {
253 auto Key = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I));
254 auto Val = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I + 1));
255 if (!Key || !Val)
256 continue;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000257 PALMetadataMap[Key->getZExtValue()] = Val->getZExtValue();
Tim Renouf72800f02017-10-03 19:03:52 +0000258 }
259}
260
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000261// Print comments that apply to both callable functions and entry points.
262void AMDGPUAsmPrinter::emitCommonFunctionComments(
263 uint32_t NumVGPR,
264 uint32_t NumSGPR,
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000265 uint64_t ScratchSize,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000266 uint64_t CodeSize) {
267 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false);
268 OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false);
269 OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false);
270 OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false);
271}
272
Tom Stellard45bb48e2015-06-13 03:28:10 +0000273bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000274 CurrentProgramInfo = SIProgramInfo();
275
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000276 const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000277
278 // The starting address of all shader programs must be 256 bytes aligned.
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000279 // Regular functions just need the basic required instruction alignment.
280 MF.setAlignment(MFI->isEntryFunction() ? 8 : 2);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000281
282 SetupMachineFunction(MF);
283
Tom Stellard45bb48e2015-06-13 03:28:10 +0000284 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000285 MCContext &Context = getObjFileLowering().getContext();
286 if (!STM.isAmdHsaOS()) {
287 MCSectionELF *ConfigSection =
288 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
289 OutStreamer->SwitchSection(ConfigSection);
290 }
291
Tom Stellardf151a452015-06-26 21:14:58 +0000292 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000293 if (MFI->isEntryFunction()) {
294 getSIProgramInfo(CurrentProgramInfo, MF);
295 } else {
296 auto I = CallGraphResourceInfo.insert(
297 std::make_pair(MF.getFunction(), SIFunctionResourceInfo()));
298 SIFunctionResourceInfo &Info = I.first->second;
299 assert(I.second && "should only be called once per function");
300 Info = analyzeResourceUsage(MF);
301 }
302
Tim Renouf72800f02017-10-03 19:03:52 +0000303 if (STM.isAmdPalOS())
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000304 EmitPALMetadata(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000305 if (!STM.isAmdHsaOS()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000306 EmitProgramInfoSI(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000307 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000308 } else {
309 EmitProgramInfoR600(MF);
310 }
311
312 DisasmLines.clear();
313 HexLines.clear();
314 DisasmLineMaxLen = 0;
315
316 EmitFunctionBody();
317
318 if (isVerbose()) {
319 MCSectionELF *CommentSection =
320 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
321 OutStreamer->SwitchSection(CommentSection);
322
323 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000324 if (!MFI->isEntryFunction()) {
Matt Arsenault021a2182017-04-19 19:38:10 +0000325 OutStreamer->emitRawComment(" Function info:", false);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000326 SIFunctionResourceInfo &Info = CallGraphResourceInfo[MF.getFunction()];
327 emitCommonFunctionComments(
328 Info.NumVGPR,
329 Info.getTotalNumSGPRs(MF.getSubtarget<SISubtarget>()),
330 Info.PrivateSegmentSize,
331 getFunctionCodeSize(MF));
332 return false;
Matt Arsenault021a2182017-04-19 19:38:10 +0000333 }
334
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000335 OutStreamer->emitRawComment(" Kernel info:", false);
336 emitCommonFunctionComments(CurrentProgramInfo.NumVGPR,
337 CurrentProgramInfo.NumSGPR,
338 CurrentProgramInfo.ScratchSize,
339 getFunctionCodeSize(MF));
340
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000341 OutStreamer->emitRawComment(
342 " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false);
343 OutStreamer->emitRawComment(
344 " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false);
345 OutStreamer->emitRawComment(
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000346 " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) +
347 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000348
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000349 OutStreamer->emitRawComment(
350 " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false);
351 OutStreamer->emitRawComment(
352 " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false);
Matt Arsenault021a2182017-04-19 19:38:10 +0000353
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000354 OutStreamer->emitRawComment(
355 " NumSGPRsForWavesPerEU: " +
356 Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false);
357 OutStreamer->emitRawComment(
358 " NumVGPRsForWavesPerEU: " +
359 Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000360
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000361 OutStreamer->emitRawComment(
362 " ReservedVGPRFirst: " + Twine(CurrentProgramInfo.ReservedVGPRFirst),
363 false);
364 OutStreamer->emitRawComment(
365 " ReservedVGPRCount: " + Twine(CurrentProgramInfo.ReservedVGPRCount),
366 false);
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000367
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000368 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000369 OutStreamer->emitRawComment(
370 " DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
371 Twine(CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
372 OutStreamer->emitRawComment(
373 " DebuggerPrivateSegmentBufferSGPR: s" +
374 Twine(CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR), false);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000375 }
376
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000377 OutStreamer->emitRawComment(
378 " COMPUTE_PGM_RSRC2:USER_SGPR: " +
379 Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false);
380 OutStreamer->emitRawComment(
381 " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
382 Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false);
383 OutStreamer->emitRawComment(
384 " COMPUTE_PGM_RSRC2:TGID_X_EN: " +
385 Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
386 OutStreamer->emitRawComment(
387 " COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
388 Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
389 OutStreamer->emitRawComment(
390 " COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
391 Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
392 OutStreamer->emitRawComment(
393 " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
394 Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)),
395 false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000396 } else {
397 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
398 OutStreamer->emitRawComment(
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000399 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize)));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000400 }
401 }
402
403 if (STM.dumpCode()) {
404
405 OutStreamer->SwitchSection(
406 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
407
408 for (size_t i = 0; i < DisasmLines.size(); ++i) {
409 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
410 Comment += " ; " + HexLines[i] + "\n";
411
412 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
413 OutStreamer->EmitBytes(StringRef(Comment));
414 }
415 }
416
417 return false;
418}
419
420void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
421 unsigned MaxGPR = 0;
422 bool killPixel = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000423 const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>();
424 const R600RegisterInfo *RI = STM.getRegisterInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000425 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
426
427 for (const MachineBasicBlock &MBB : MF) {
428 for (const MachineInstr &MI : MBB) {
429 if (MI.getOpcode() == AMDGPU::KILLGT)
430 killPixel = true;
431 unsigned numOperands = MI.getNumOperands();
432 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
433 const MachineOperand &MO = MI.getOperand(op_idx);
434 if (!MO.isReg())
435 continue;
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000436 unsigned HWReg = RI->getHWRegIndex(MO.getReg());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000437
438 // Register with value > 127 aren't GPR
439 if (HWReg > 127)
440 continue;
441 MaxGPR = std::max(MaxGPR, HWReg);
442 }
443 }
444 }
445
446 unsigned RsrcReg;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000447 if (STM.getGeneration() >= R600Subtarget::EVERGREEN) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000448 // Evergreen / Northern Islands
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000449 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000450 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000451 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
452 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
453 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
454 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000455 }
456 } else {
457 // R600 / R700
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000458 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000459 default: LLVM_FALLTHROUGH;
460 case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH;
461 case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000462 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
463 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000464 }
465 }
466
467 OutStreamer->EmitIntValue(RsrcReg, 4);
468 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000469 S_STACK_SIZE(MFI->CFStackSize), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000470 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
471 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
472
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000473 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000474 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000475 OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000476 }
477}
478
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000479uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000480 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000481 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000482
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000483 uint64_t CodeSize = 0;
484
Tom Stellard45bb48e2015-06-13 03:28:10 +0000485 for (const MachineBasicBlock &MBB : MF) {
486 for (const MachineInstr &MI : MBB) {
487 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000488
489 // TODO: Should we count size of debug info?
490 if (MI.isDebugValue())
491 continue;
492
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000493 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000494 }
495 }
496
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000497 return CodeSize;
498}
499
500static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI,
501 const SIInstrInfo &TII,
502 unsigned Reg) {
503 for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) {
504 if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent()))
505 return true;
506 }
507
508 return false;
509}
510
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000511static unsigned getNumExtraSGPRs(const SISubtarget &ST,
512 bool VCCUsed,
513 bool FlatScrUsed) {
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000514 unsigned ExtraSGPRs = 0;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000515 if (VCCUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000516 ExtraSGPRs = 2;
517
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000518 if (ST.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) {
519 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000520 ExtraSGPRs = 4;
521 } else {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000522 if (ST.isXNACKEnabled())
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000523 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000524
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000525 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000526 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000527 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000528
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000529 return ExtraSGPRs;
530}
531
532int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs(
533 const SISubtarget &ST) const {
534 return NumExplicitSGPR + getNumExtraSGPRs(ST, UsesVCC, UsesFlatScratch);
535}
536
537AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage(
538 const MachineFunction &MF) const {
539 SIFunctionResourceInfo Info;
540
541 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
542 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
543 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
544 const MachineRegisterInfo &MRI = MF.getRegInfo();
545 const SIInstrInfo *TII = ST.getInstrInfo();
546 const SIRegisterInfo &TRI = TII->getRegisterInfo();
547
548 Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) ||
549 MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI);
550
551 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
552 // instructions aren't used to access the scratch buffer. Inline assembly may
553 // need it though.
554 //
555 // If we only have implicit uses of flat_scr on flat instructions, it is not
556 // really needed.
557 if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() &&
558 (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) &&
559 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) &&
560 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) {
561 Info.UsesFlatScratch = false;
562 }
563
564 Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects();
565 Info.PrivateSegmentSize = FrameInfo.getStackSize();
566
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000567
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000568 Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) ||
569 MRI.isPhysRegUsed(AMDGPU::VCC_HI);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000570
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000571 // If there are no calls, MachineRegisterInfo can tell us the used register
572 // count easily.
Matt Arsenault22cdb612017-09-05 18:36:36 +0000573 // A tail call isn't considered a call for MachineFrameInfo's purposes.
574 if (!FrameInfo.hasCalls() && !FrameInfo.hasTailCall()) {
Matt Arsenault2738ede2017-08-02 17:15:01 +0000575 MCPhysReg HighestVGPRReg = AMDGPU::NoRegister;
576 for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) {
577 if (MRI.isPhysRegUsed(Reg)) {
578 HighestVGPRReg = Reg;
579 break;
580 }
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000581 }
Matt Arsenault2738ede2017-08-02 17:15:01 +0000582
583 MCPhysReg HighestSGPRReg = AMDGPU::NoRegister;
584 for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) {
585 if (MRI.isPhysRegUsed(Reg)) {
586 HighestSGPRReg = Reg;
587 break;
588 }
589 }
590
591 // We found the maximum register index. They start at 0, so add one to get the
592 // number of registers.
593 Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 :
594 TRI.getHWRegIndex(HighestVGPRReg) + 1;
595 Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 :
596 TRI.getHWRegIndex(HighestSGPRReg) + 1;
597
598 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000599 }
600
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000601 int32_t MaxVGPR = -1;
602 int32_t MaxSGPR = -1;
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000603 uint64_t CalleeFrameSize = 0;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000604
605 for (const MachineBasicBlock &MBB : MF) {
606 for (const MachineInstr &MI : MBB) {
607 // TODO: Check regmasks? Do they occur anywhere except calls?
608 for (const MachineOperand &MO : MI.operands()) {
609 unsigned Width = 0;
610 bool IsSGPR = false;
611
612 if (!MO.isReg())
613 continue;
614
615 unsigned Reg = MO.getReg();
616 switch (Reg) {
617 case AMDGPU::EXEC:
618 case AMDGPU::EXEC_LO:
619 case AMDGPU::EXEC_HI:
620 case AMDGPU::SCC:
621 case AMDGPU::M0:
622 case AMDGPU::SRC_SHARED_BASE:
623 case AMDGPU::SRC_SHARED_LIMIT:
624 case AMDGPU::SRC_PRIVATE_BASE:
625 case AMDGPU::SRC_PRIVATE_LIMIT:
626 continue;
627
628 case AMDGPU::NoRegister:
629 assert(MI.isDebugValue());
630 continue;
631
632 case AMDGPU::VCC:
633 case AMDGPU::VCC_LO:
634 case AMDGPU::VCC_HI:
635 Info.UsesVCC = true;
636 continue;
637
638 case AMDGPU::FLAT_SCR:
639 case AMDGPU::FLAT_SCR_LO:
640 case AMDGPU::FLAT_SCR_HI:
641 continue;
642
643 case AMDGPU::TBA:
644 case AMDGPU::TBA_LO:
645 case AMDGPU::TBA_HI:
646 case AMDGPU::TMA:
647 case AMDGPU::TMA_LO:
648 case AMDGPU::TMA_HI:
649 llvm_unreachable("trap handler registers should not be used");
650
651 default:
652 break;
653 }
654
655 if (AMDGPU::SReg_32RegClass.contains(Reg)) {
656 assert(!AMDGPU::TTMP_32RegClass.contains(Reg) &&
657 "trap handler registers should not be used");
658 IsSGPR = true;
659 Width = 1;
660 } else if (AMDGPU::VGPR_32RegClass.contains(Reg)) {
661 IsSGPR = false;
662 Width = 1;
663 } else if (AMDGPU::SReg_64RegClass.contains(Reg)) {
664 assert(!AMDGPU::TTMP_64RegClass.contains(Reg) &&
665 "trap handler registers should not be used");
666 IsSGPR = true;
667 Width = 2;
668 } else if (AMDGPU::VReg_64RegClass.contains(Reg)) {
669 IsSGPR = false;
670 Width = 2;
671 } else if (AMDGPU::VReg_96RegClass.contains(Reg)) {
672 IsSGPR = false;
673 Width = 3;
674 } else if (AMDGPU::SReg_128RegClass.contains(Reg)) {
675 IsSGPR = true;
676 Width = 4;
677 } else if (AMDGPU::VReg_128RegClass.contains(Reg)) {
678 IsSGPR = false;
679 Width = 4;
680 } else if (AMDGPU::SReg_256RegClass.contains(Reg)) {
681 IsSGPR = true;
682 Width = 8;
683 } else if (AMDGPU::VReg_256RegClass.contains(Reg)) {
684 IsSGPR = false;
685 Width = 8;
686 } else if (AMDGPU::SReg_512RegClass.contains(Reg)) {
687 IsSGPR = true;
688 Width = 16;
689 } else if (AMDGPU::VReg_512RegClass.contains(Reg)) {
690 IsSGPR = false;
691 Width = 16;
692 } else {
693 llvm_unreachable("Unknown register class");
694 }
695 unsigned HWReg = TRI.getHWRegIndex(Reg);
696 int MaxUsed = HWReg + Width - 1;
697 if (IsSGPR) {
698 MaxSGPR = MaxUsed > MaxSGPR ? MaxUsed : MaxSGPR;
699 } else {
700 MaxVGPR = MaxUsed > MaxVGPR ? MaxUsed : MaxVGPR;
701 }
702 }
703
704 if (MI.isCall()) {
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000705 // Pseudo used just to encode the underlying global. Is there a better
706 // way to track this?
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000707
708 const MachineOperand *CalleeOp
709 = TII->getNamedOperand(MI, AMDGPU::OpName::callee);
710 const Function *Callee = cast<Function>(CalleeOp->getGlobal());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000711 if (Callee->isDeclaration()) {
712 // If this is a call to an external function, we can't do much. Make
713 // conservative guesses.
714
715 // 48 SGPRs - vcc, - flat_scr, -xnack
716 int MaxSGPRGuess = 47 - getNumExtraSGPRs(ST, true,
717 ST.hasFlatAddressSpace());
718 MaxSGPR = std::max(MaxSGPR, MaxSGPRGuess);
719 MaxVGPR = std::max(MaxVGPR, 23);
720
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000721 CalleeFrameSize = std::max(CalleeFrameSize, UINT64_C(16384));
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000722 Info.UsesVCC = true;
723 Info.UsesFlatScratch = ST.hasFlatAddressSpace();
724 Info.HasDynamicallySizedStack = true;
725 } else {
726 // We force CodeGen to run in SCC order, so the callee's register
727 // usage etc. should be the cumulative usage of all callees.
728 auto I = CallGraphResourceInfo.find(Callee);
729 assert(I != CallGraphResourceInfo.end() &&
730 "callee should have been handled before caller");
731
732 MaxSGPR = std::max(I->second.NumExplicitSGPR - 1, MaxSGPR);
733 MaxVGPR = std::max(I->second.NumVGPR - 1, MaxVGPR);
734 CalleeFrameSize
735 = std::max(I->second.PrivateSegmentSize, CalleeFrameSize);
736 Info.UsesVCC |= I->second.UsesVCC;
737 Info.UsesFlatScratch |= I->second.UsesFlatScratch;
738 Info.HasDynamicallySizedStack |= I->second.HasDynamicallySizedStack;
739 Info.HasRecursion |= I->second.HasRecursion;
740 }
741
742 if (!Callee->doesNotRecurse())
743 Info.HasRecursion = true;
744 }
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000745 }
746 }
747
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000748 Info.NumExplicitSGPR = MaxSGPR + 1;
749 Info.NumVGPR = MaxVGPR + 1;
750 Info.PrivateSegmentSize += CalleeFrameSize;
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000751
752 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000753}
754
755void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
756 const MachineFunction &MF) {
757 SIFunctionResourceInfo Info = analyzeResourceUsage(MF);
758
759 ProgInfo.NumVGPR = Info.NumVGPR;
760 ProgInfo.NumSGPR = Info.NumExplicitSGPR;
761 ProgInfo.ScratchSize = Info.PrivateSegmentSize;
762 ProgInfo.VCCUsed = Info.UsesVCC;
763 ProgInfo.FlatUsed = Info.UsesFlatScratch;
764 ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion;
765
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000766 if (!isUInt<32>(ProgInfo.ScratchSize)) {
767 DiagnosticInfoStackSize DiagStackSize(*MF.getFunction(),
768 ProgInfo.ScratchSize, DS_Error);
769 MF.getFunction()->getContext().diagnose(DiagStackSize);
770 }
771
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000772 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
773 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
774 const SIInstrInfo *TII = STM.getInstrInfo();
775 const SIRegisterInfo *RI = &TII->getRegisterInfo();
776
777 unsigned ExtraSGPRs = getNumExtraSGPRs(STM,
778 ProgInfo.VCCUsed,
779 ProgInfo.FlatUsed);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000780 unsigned ExtraVGPRs = STM.getReservedNumVGPRs(MF);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000781
Marek Olsak91f22fb2016-12-09 19:49:40 +0000782 // Check the addressable register limit before we add ExtraSGPRs.
783 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
784 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000785 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000786 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
Marek Olsak91f22fb2016-12-09 19:49:40 +0000787 // This can happen due to a compiler bug or when using inline asm.
788 LLVMContext &Ctx = MF.getFunction()->getContext();
789 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
790 "addressable scalar registers",
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000791 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000792 DK_ResourceLimit,
793 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000794 Ctx.diagnose(Diag);
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000795 ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000796 }
797 }
798
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000799 // Account for extra SGPRs and VGPRs reserved for debugger use.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000800 ProgInfo.NumSGPR += ExtraSGPRs;
801 ProgInfo.NumVGPR += ExtraVGPRs;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000802
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000803 // Adjust number of registers used to meet default/requested minimum/maximum
804 // number of waves per execution unit request.
805 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000806 std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000807 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000808 std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000809
Marek Olsak91f22fb2016-12-09 19:49:40 +0000810 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
811 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000812 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
813 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
814 // This can happen due to a compiler bug or when using inline asm to use
815 // the registers which are usually reserved for vcc etc.
Marek Olsak91f22fb2016-12-09 19:49:40 +0000816 LLVMContext &Ctx = MF.getFunction()->getContext();
817 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
818 "scalar registers",
819 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000820 DK_ResourceLimit,
821 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000822 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000823 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
824 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000825 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000826 }
827
828 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000829 ProgInfo.NumSGPR =
830 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
831 ProgInfo.NumSGPRsForWavesPerEU =
832 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000833 }
834
Matt Arsenault161e2b42017-04-18 20:59:40 +0000835 if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) {
Matt Arsenault41003af2015-11-30 21:16:07 +0000836 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000837 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "user SGPRs",
Matt Arsenault161e2b42017-04-18 20:59:40 +0000838 MFI->getNumUserSGPRs(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000839 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000840 }
841
Matt Arsenault52ef4012016-07-26 16:45:58 +0000842 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000843 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000844 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000845 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000846 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000847 }
848
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000849 // SGPRBlocks is actual number of SGPR blocks minus 1.
850 ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000851 STM.getSGPREncodingGranule());
852 ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / STM.getSGPREncodingGranule() - 1;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000853
854 // VGPRBlocks is actual number of VGPR blocks minus 1.
855 ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000856 STM.getVGPREncodingGranule());
857 ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / STM.getVGPREncodingGranule() - 1;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000858
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000859 // Record first reserved VGPR and number of reserved VGPRs.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000860 ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? ProgInfo.NumVGPR : 0;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000861 ProgInfo.ReservedVGPRCount = STM.getReservedNumVGPRs(MF);
862
863 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
864 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
865 // attribute was requested.
866 if (STM.debuggerEmitPrologue()) {
867 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
868 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
869 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
870 RI->getHWRegIndex(MFI->getScratchRSrcReg());
871 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000872
Tom Stellard45bb48e2015-06-13 03:28:10 +0000873 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
874 // register.
875 ProgInfo.FloatMode = getFPMode(MF);
876
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000877 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000878
Matt Arsenault7293f982016-01-28 20:53:35 +0000879 // Make clamp modifier on NaN input returns 0.
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000880 ProgInfo.DX10Clamp = STM.enableDX10Clamp();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000881
Tom Stellard45bb48e2015-06-13 03:28:10 +0000882 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000883 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000884 // LDS is allocated in 64 dword blocks.
885 LDSAlignShift = 8;
886 } else {
887 // LDS is allocated in 128 dword blocks.
888 LDSAlignShift = 9;
889 }
890
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000891 unsigned LDSSpillSize =
Matt Arsenault161e2b42017-04-18 20:59:40 +0000892 MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000893
Matt Arsenault52ef4012016-07-26 16:45:58 +0000894 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000895 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000896 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000897
898 // Scratch is allocated in 256 dword blocks.
899 unsigned ScratchAlignShift = 10;
900 // We need to program the hardware with the amount of scratch memory that
901 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
902 // scratch memory used per thread.
903 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000904 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000905 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000906 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000907
908 ProgInfo.ComputePGMRSrc1 =
909 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
910 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
911 S_00B848_PRIORITY(ProgInfo.Priority) |
912 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
913 S_00B848_PRIV(ProgInfo.Priv) |
914 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000915 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000916 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
917
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000918 // 0 = X, 1 = XY, 2 = XYZ
919 unsigned TIDIGCompCnt = 0;
920 if (MFI->hasWorkItemIDZ())
921 TIDIGCompCnt = 2;
922 else if (MFI->hasWorkItemIDY())
923 TIDIGCompCnt = 1;
924
Tom Stellard45bb48e2015-06-13 03:28:10 +0000925 ProgInfo.ComputePGMRSrc2 =
926 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000927 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Wei Ding205bfdb2017-02-10 02:15:29 +0000928 S_00B84C_TRAP_HANDLER(STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000929 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
930 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
931 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
932 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
933 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
934 S_00B84C_EXCP_EN_MSB(0) |
Konstantin Zhuravlyov6ccb0762017-05-05 20:13:55 +0000935 // For AMDHSA, LDS_SIZE must be zero, as it is populated by the CP.
936 S_00B84C_LDS_SIZE(STM.isAmdHsaOS() ? 0 : ProgInfo.LDSBlocks) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000937 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000938}
939
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000940static unsigned getRsrcReg(CallingConv::ID CallConv) {
941 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000942 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000943 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000944 case CallingConv::AMDGPU_LS: return R_00B528_SPI_SHADER_PGM_RSRC1_LS;
Marek Olsaka302a7362017-05-02 15:41:10 +0000945 case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000946 case CallingConv::AMDGPU_ES: return R_00B328_SPI_SHADER_PGM_RSRC1_ES;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000947 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000948 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000949 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000950 }
951}
952
953void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000954 const SIProgramInfo &CurrentProgramInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000955 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000956 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000957 unsigned RsrcReg = getRsrcReg(MF.getFunction()->getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000958
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000959 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000960 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
961
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000962 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000963
964 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000965 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000966
967 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000968 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000969
970 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
971 // 0" comment but I don't see a corresponding field in the register spec.
972 } else {
973 OutStreamer->EmitIntValue(RsrcReg, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000974 OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
975 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4);
Tim Renouf13229152017-09-29 09:49:35 +0000976 unsigned Rsrc2Val = 0;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000977 if (STM.isVGPRSpillingEnabled(*MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000978 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000979 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tim Renouf13229152017-09-29 09:49:35 +0000980 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
981 Rsrc2Val = S_00B84C_SCRATCH_EN(CurrentProgramInfo.ScratchBlocks > 0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000982 }
Tim Renouf13229152017-09-29 09:49:35 +0000983 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
984 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
985 OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4);
986 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
987 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
988 Rsrc2Val |= S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
989 }
990 if (Rsrc2Val) {
991 OutStreamer->EmitIntValue(RsrcReg + 4 /*rsrc2*/, 4);
992 OutStreamer->EmitIntValue(Rsrc2Val, 4);
993 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000994 }
Marek Olsak0532c192016-07-13 17:35:15 +0000995
996 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
997 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
998 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
999 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001000}
1001
Tim Renouf72800f02017-10-03 19:03:52 +00001002// This is the equivalent of EmitProgramInfoSI above, but for when the OS type
1003// is AMDPAL. It stores each compute/SPI register setting and other PAL
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001004// metadata items into the PALMetadataMap, combining with any provided by the
1005// frontend as LLVM metadata. Once all functions are written, PALMetadataMap is
Tim Renouf72800f02017-10-03 19:03:52 +00001006// then written as a single block in the .note section.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001007void AMDGPUAsmPrinter::EmitPALMetadata(const MachineFunction &MF,
Tim Renouf72800f02017-10-03 19:03:52 +00001008 const SIProgramInfo &CurrentProgramInfo) {
1009 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1010 // Given the calling convention, calculate the register number for rsrc1. In
1011 // principle the register number could change in future hardware, but we know
1012 // it is the same for gfx6-9 (except that LS and ES don't exist on gfx9), so
1013 // we can use the same fixed value that .AMDGPU.config has for Mesa. Note
1014 // that we use a register number rather than a byte offset, so we need to
1015 // divide by 4.
1016 unsigned Rsrc1Reg = getRsrcReg(MF.getFunction()->getCallingConv()) / 4;
1017 unsigned Rsrc2Reg = Rsrc1Reg + 1;
1018 // Also calculate the PAL metadata key for *S_SCRATCH_SIZE. It can be used
1019 // with a constant offset to access any non-register shader-specific PAL
1020 // metadata key.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001021 unsigned ScratchSizeKey = PALMD::Key::CS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001022 switch (MF.getFunction()->getCallingConv()) {
1023 case CallingConv::AMDGPU_PS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001024 ScratchSizeKey = PALMD::Key::PS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001025 break;
1026 case CallingConv::AMDGPU_VS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001027 ScratchSizeKey = PALMD::Key::VS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001028 break;
1029 case CallingConv::AMDGPU_GS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001030 ScratchSizeKey = PALMD::Key::GS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001031 break;
1032 case CallingConv::AMDGPU_ES:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001033 ScratchSizeKey = PALMD::Key::ES_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001034 break;
1035 case CallingConv::AMDGPU_HS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001036 ScratchSizeKey = PALMD::Key::HS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001037 break;
1038 case CallingConv::AMDGPU_LS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001039 ScratchSizeKey = PALMD::Key::LS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001040 break;
1041 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001042 unsigned NumUsedVgprsKey = ScratchSizeKey +
1043 PALMD::Key::VS_NUM_USED_VGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1044 unsigned NumUsedSgprsKey = ScratchSizeKey +
1045 PALMD::Key::VS_NUM_USED_SGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1046 PALMetadataMap[NumUsedVgprsKey] = CurrentProgramInfo.NumVGPRsForWavesPerEU;
1047 PALMetadataMap[NumUsedSgprsKey] = CurrentProgramInfo.NumSGPRsForWavesPerEU;
Tim Renouf72800f02017-10-03 19:03:52 +00001048 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001049 PALMetadataMap[Rsrc1Reg] |= CurrentProgramInfo.ComputePGMRSrc1;
1050 PALMetadataMap[Rsrc2Reg] |= CurrentProgramInfo.ComputePGMRSrc2;
Tim Renouf72800f02017-10-03 19:03:52 +00001051 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001052 PALMetadataMap[ScratchSizeKey] |=
1053 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001054 } else {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001055 PALMetadataMap[Rsrc1Reg] |= S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1056 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks);
Tim Renouf72800f02017-10-03 19:03:52 +00001057 if (CurrentProgramInfo.ScratchBlocks > 0)
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001058 PALMetadataMap[Rsrc2Reg] |= S_00B84C_SCRATCH_EN(1);
Tim Renouf72800f02017-10-03 19:03:52 +00001059 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001060 PALMetadataMap[ScratchSizeKey] |=
1061 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001062 }
1063 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001064 PALMetadataMap[Rsrc2Reg] |=
1065 S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
1066 PALMetadataMap[R_0286CC_SPI_PS_INPUT_ENA / 4] |= MFI->getPSInputEnable();
1067 PALMetadataMap[R_0286D0_SPI_PS_INPUT_ADDR / 4] |= MFI->getPSInputAddr();
Tim Renouf72800f02017-10-03 19:03:52 +00001068 }
1069}
1070
Matt Arsenault24ee0782016-02-12 02:40:47 +00001071// This is supposed to be log2(Size)
1072static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
1073 switch (Size) {
1074 case 4:
1075 return AMD_ELEMENT_4_BYTES;
1076 case 8:
1077 return AMD_ELEMENT_8_BYTES;
1078 case 16:
1079 return AMD_ELEMENT_16_BYTES;
1080 default:
1081 llvm_unreachable("invalid private_element_size");
1082 }
1083}
1084
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001085void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001086 const SIProgramInfo &CurrentProgramInfo,
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001087 const MachineFunction &MF) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001088 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001089 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001090
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001091 AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001092
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001093 Out.compute_pgm_resource_registers =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001094 CurrentProgramInfo.ComputePGMRSrc1 |
1095 (CurrentProgramInfo.ComputePGMRSrc2 << 32);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001096 Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001097
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001098 if (CurrentProgramInfo.DynamicCallStack)
1099 Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK;
1100
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001101 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +00001102 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
1103 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
1104
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001105 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001106 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001107 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
1108 }
1109
1110 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001111 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001112
1113 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001114 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001115
1116 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001117 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001118
1119 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001120 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001121
1122 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001123 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001124
1125 if (MFI->hasGridWorkgroupCountX()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001126 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001127 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
1128 }
1129
1130 if (MFI->hasGridWorkgroupCountY()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001131 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001132 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
1133 }
1134
1135 if (MFI->hasGridWorkgroupCountZ()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001136 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001137 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
1138 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001139
Tom Stellard48f29f22015-11-26 00:43:29 +00001140 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001141 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00001142
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001143 if (STM.debuggerSupported())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001144 Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001145
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001146 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001147 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001148
Matt Arsenault52ef4012016-07-26 16:45:58 +00001149 // FIXME: Should use getKernArgSize
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001150 Out.kernarg_segment_byte_size =
Tom Stellard2f3f9852017-01-25 01:25:13 +00001151 STM.getKernArgSegmentSize(MF, MFI->getABIArgOffset());
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001152 Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR;
1153 Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR;
1154 Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize;
1155 Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize;
1156 Out.reserved_vgpr_first = CurrentProgramInfo.ReservedVGPRFirst;
1157 Out.reserved_vgpr_count = CurrentProgramInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001158
Tom Stellard175959e2016-12-06 21:53:10 +00001159 // These alignment values are specified in powers of two, so alignment =
1160 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001161 Out.kernarg_segment_alignment = std::max((size_t)4,
Tom Stellard175959e2016-12-06 21:53:10 +00001162 countTrailingZeros(MFI->getMaxKernArgAlign()));
1163
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001164 if (STM.debuggerEmitPrologue()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001165 Out.debug_wavefront_private_segment_offset_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001166 CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001167 Out.debug_private_segment_buffer_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001168 CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001169 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001170}
1171
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001172AMDGPU::HSAMD::Kernel::CodeProps::Metadata AMDGPUAsmPrinter::getHSACodeProps(
1173 const MachineFunction &MF,
1174 const SIProgramInfo &ProgramInfo) const {
1175 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
1176 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
1177 HSAMD::Kernel::CodeProps::Metadata HSACodeProps;
1178
1179 HSACodeProps.mKernargSegmentSize =
1180 STM.getKernArgSegmentSize(MF, MFI.getABIArgOffset());
1181 HSACodeProps.mGroupSegmentFixedSize = ProgramInfo.LDSSize;
1182 HSACodeProps.mPrivateSegmentFixedSize = ProgramInfo.ScratchSize;
1183 HSACodeProps.mKernargSegmentAlign =
1184 std::max(uint32_t(4), MFI.getMaxKernArgAlign());
1185 HSACodeProps.mWavefrontSize = STM.getWavefrontSize();
1186 HSACodeProps.mNumSGPRs = CurrentProgramInfo.NumSGPR;
1187 HSACodeProps.mNumVGPRs = CurrentProgramInfo.NumVGPR;
Konstantin Zhuravlyov8d5e9e12017-10-18 17:31:09 +00001188 HSACodeProps.mMaxFlatWorkGroupSize = MFI.getMaxFlatWorkGroupSize();
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001189 HSACodeProps.mIsDynamicCallStack = ProgramInfo.DynamicCallStack;
1190 HSACodeProps.mIsXNACKEnabled = STM.isXNACKEnabled();
1191
1192 return HSACodeProps;
1193}
1194
1195AMDGPU::HSAMD::Kernel::DebugProps::Metadata AMDGPUAsmPrinter::getHSADebugProps(
1196 const MachineFunction &MF,
1197 const SIProgramInfo &ProgramInfo) const {
1198 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
1199 HSAMD::Kernel::DebugProps::Metadata HSADebugProps;
1200
1201 if (!STM.debuggerSupported())
1202 return HSADebugProps;
1203
1204 HSADebugProps.mDebuggerABIVersion.push_back(1);
1205 HSADebugProps.mDebuggerABIVersion.push_back(0);
1206 HSADebugProps.mReservedNumVGPRs = ProgramInfo.ReservedVGPRCount;
1207 HSADebugProps.mReservedFirstVGPR = ProgramInfo.ReservedVGPRFirst;
1208
1209 if (STM.debuggerEmitPrologue()) {
1210 HSADebugProps.mPrivateSegmentBufferSGPR =
1211 ProgramInfo.DebuggerPrivateSegmentBufferSGPR;
1212 HSADebugProps.mWavefrontPrivateSegmentOffsetSGPR =
1213 ProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
1214 }
1215
1216 return HSADebugProps;
1217}
1218
Tom Stellard45bb48e2015-06-13 03:28:10 +00001219bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
1220 unsigned AsmVariant,
1221 const char *ExtraCode, raw_ostream &O) {
Matt Arsenault36cd1852017-08-09 20:09:35 +00001222 // First try the generic code, which knows about modifiers like 'c' and 'n'.
1223 if (!AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O))
1224 return false;
1225
Tom Stellard45bb48e2015-06-13 03:28:10 +00001226 if (ExtraCode && ExtraCode[0]) {
1227 if (ExtraCode[1] != 0)
1228 return true; // Unknown modifier.
1229
1230 switch (ExtraCode[0]) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001231 case 'r':
1232 break;
Matt Arsenault36cd1852017-08-09 20:09:35 +00001233 default:
1234 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001235 }
1236 }
1237
Matt Arsenault36cd1852017-08-09 20:09:35 +00001238 // TODO: Should be able to support other operand types like globals.
1239 const MachineOperand &MO = MI->getOperand(OpNo);
1240 if (MO.isReg()) {
1241 AMDGPUInstPrinter::printRegOperand(MO.getReg(), O,
1242 *MF->getSubtarget().getRegisterInfo());
1243 return false;
1244 }
1245
1246 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001247}