blob: 416de552b4abae7b033c7806c81d836a1313c521 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MipsMachineFunction.h"
18#include "MipsSubtarget.h"
19#include "MipsTargetMachine.h"
20#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000021#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000022#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000037#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039using namespace llvm;
40
Chandler Carruth84e68b22014-04-22 02:41:26 +000041#define DEBUG_TYPE "mips-lower"
42
Akira Hatanaka90131ac2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000046LargeGOT("mxgot", cl::Hidden,
47 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
48
Akira Hatanaka1cb02422013-05-20 18:07:43 +000049static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000050NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000051 cl::desc("MIPS: Don't trap on integer division by zero."),
52 cl::init(false));
53
Reed Kotler720c5ca2014-04-17 22:15:34 +000054cl::opt<bool>
55EnableMipsFastISel("mips-fast-isel", cl::Hidden,
56 cl::desc("Allow mips-fast-isel to be used"),
57 cl::init(false));
58
Craig Topper840beec2014-04-04 05:16:06 +000059static const MCPhysReg O32IntRegs[4] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000060 Mips::A0, Mips::A1, Mips::A2, Mips::A3
61};
62
Craig Topper840beec2014-04-04 05:16:06 +000063static const MCPhysReg Mips64IntRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000064 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
65 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
66};
67
Craig Topper840beec2014-04-04 05:16:06 +000068static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000069 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
70 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
71};
72
Jia Liuf54f60f2012-02-28 07:46:26 +000073// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000074// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000075// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000076static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000077 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000078 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000079
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000080 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000081 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000082 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000083}
84
Akira Hatanaka96ca1822013-03-13 00:54:29 +000085SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000086 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
87 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
88}
89
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000090SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
91 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000092 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000093 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000094}
95
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000096SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
97 SelectionDAG &DAG,
98 unsigned Flag) const {
99 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
100}
101
102SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
103 SelectionDAG &DAG,
104 unsigned Flag) const {
105 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
106}
107
108SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
109 SelectionDAG &DAG,
110 unsigned Flag) const {
111 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
112}
113
114SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
115 SelectionDAG &DAG,
116 unsigned Flag) const {
117 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
118 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000119}
120
Chris Lattner5e693ed2009-07-28 03:13:23 +0000121const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
122 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000123 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000124 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::Hi: return "MipsISD::Hi";
126 case MipsISD::Lo: return "MipsISD::Lo";
127 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000128 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000129 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000130 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000131 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
132 case MipsISD::FPCmp: return "MipsISD::FPCmp";
133 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
134 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000135 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000136 case MipsISD::MFHI: return "MipsISD::MFHI";
137 case MipsISD::MFLO: return "MipsISD::MFLO";
138 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000139 case MipsISD::Mult: return "MipsISD::Mult";
140 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000141 case MipsISD::MAdd: return "MipsISD::MAdd";
142 case MipsISD::MAddu: return "MipsISD::MAddu";
143 case MipsISD::MSub: return "MipsISD::MSub";
144 case MipsISD::MSubu: return "MipsISD::MSubu";
145 case MipsISD::DivRem: return "MipsISD::DivRem";
146 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000147 case MipsISD::DivRem16: return "MipsISD::DivRem16";
148 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000149 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
150 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000151 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000152 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000153 case MipsISD::Ext: return "MipsISD::Ext";
154 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000155 case MipsISD::LWL: return "MipsISD::LWL";
156 case MipsISD::LWR: return "MipsISD::LWR";
157 case MipsISD::SWL: return "MipsISD::SWL";
158 case MipsISD::SWR: return "MipsISD::SWR";
159 case MipsISD::LDL: return "MipsISD::LDL";
160 case MipsISD::LDR: return "MipsISD::LDR";
161 case MipsISD::SDL: return "MipsISD::SDL";
162 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000163 case MipsISD::EXTP: return "MipsISD::EXTP";
164 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
165 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
166 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
167 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
168 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
169 case MipsISD::SHILO: return "MipsISD::SHILO";
170 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
171 case MipsISD::MULT: return "MipsISD::MULT";
172 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000173 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000174 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
175 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
176 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000177 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
178 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
179 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000180 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
181 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000182 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
183 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
184 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
185 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000186 case MipsISD::VCEQ: return "MipsISD::VCEQ";
187 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
188 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
189 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
190 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000191 case MipsISD::VSMAX: return "MipsISD::VSMAX";
192 case MipsISD::VSMIN: return "MipsISD::VSMIN";
193 case MipsISD::VUMAX: return "MipsISD::VUMAX";
194 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000195 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
196 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000197 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000198 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000199 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000200 case MipsISD::ILVEV: return "MipsISD::ILVEV";
201 case MipsISD::ILVOD: return "MipsISD::ILVOD";
202 case MipsISD::ILVL: return "MipsISD::ILVL";
203 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000204 case MipsISD::PCKEV: return "MipsISD::PCKEV";
205 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000206 case MipsISD::INSVE: return "MipsISD::INSVE";
Craig Topper062a2ba2014-04-25 05:30:21 +0000207 default: return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208 }
209}
210
Eric Christopher8924d272014-07-18 23:25:04 +0000211MipsTargetLowering::MipsTargetLowering(MipsTargetMachine &TM,
212 const MipsSubtarget &STI)
213 : TargetLowering(TM, new MipsTargetObjectFile()), Subtarget(STI) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000214 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000215 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000216 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000217 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000218 // The cmp.cond.fmt instruction in MIPS32r6/MIPS64r6 uses 0 and -1 like MSA
219 // does. Integer booleans still use 0 and 1.
Eric Christopher1c29a652014-07-18 22:55:25 +0000220 if (Subtarget.hasMips32r6())
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000221 setBooleanContents(ZeroOrOneBooleanContent,
222 ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000223
Wesley Peck527da1b2010-11-23 03:31:01 +0000224 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
226 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
227 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000228
Eli Friedman1fa07e12009-07-17 04:07:24 +0000229 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
231 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000232
Wesley Peck527da1b2010-11-23 03:31:01 +0000233 // Used by legalize types to correctly generate the setcc result.
234 // Without this, every float setcc comes with a AND/OR with the result,
235 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000236 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000237 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000238
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000239 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000240 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000241 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000242 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000243 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
244 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
245 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
246 setOperationAction(ISD::SELECT, MVT::f32, Custom);
247 setOperationAction(ISD::SELECT, MVT::f64, Custom);
248 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000249 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
250 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000251 setOperationAction(ISD::SETCC, MVT::f32, Custom);
252 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000254 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000256 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000257
Eric Christopher1c29a652014-07-18 22:55:25 +0000258 if (Subtarget.isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000259 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
260 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
261 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
262 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
263 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
264 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000265 setOperationAction(ISD::LOAD, MVT::i64, Custom);
266 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000267 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000268 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000269
Eric Christopher1c29a652014-07-18 22:55:25 +0000270 if (!Subtarget.isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000271 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
272 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
273 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
274 }
275
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000276 setOperationAction(ISD::ADD, MVT::i32, Custom);
Eric Christopher1c29a652014-07-18 22:55:25 +0000277 if (Subtarget.isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000278 setOperationAction(ISD::ADD, MVT::i64, Custom);
279
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000280 setOperationAction(ISD::SDIV, MVT::i32, Expand);
281 setOperationAction(ISD::SREM, MVT::i32, Expand);
282 setOperationAction(ISD::UDIV, MVT::i32, Expand);
283 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000284 setOperationAction(ISD::SDIV, MVT::i64, Expand);
285 setOperationAction(ISD::SREM, MVT::i64, Expand);
286 setOperationAction(ISD::UDIV, MVT::i64, Expand);
287 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000288
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000289 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000290 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
291 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
292 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
293 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000294 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
295 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000296 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000297 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000298 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000299 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000300 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000301 if (Subtarget.hasCnMips()) {
Kai Nacke93fe5e82014-03-20 11:51:58 +0000302 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
303 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
304 } else {
305 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
306 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
307 }
Owen Anderson9f944592009-08-11 20:47:22 +0000308 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000309 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000310 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
311 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
312 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
313 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000314 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000315 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000316 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
317 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000318
Eric Christopher1c29a652014-07-18 22:55:25 +0000319 if (!Subtarget.hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000320 setOperationAction(ISD::ROTR, MVT::i32, Expand);
321
Eric Christopher1c29a652014-07-18 22:55:25 +0000322 if (!Subtarget.hasMips64r2())
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000323 setOperationAction(ISD::ROTR, MVT::i64, Expand);
324
Owen Anderson9f944592009-08-11 20:47:22 +0000325 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000326 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000327 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000328 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000329 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
330 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000331 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
332 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000333 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000334 setOperationAction(ISD::FLOG, MVT::f32, Expand);
335 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
336 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
337 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000338 setOperationAction(ISD::FMA, MVT::f32, Expand);
339 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000340 setOperationAction(ISD::FREM, MVT::f32, Expand);
341 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000342
Akira Hatanakac0b02062013-01-30 00:26:49 +0000343 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
344
Daniel Sanders2b553d42014-08-01 09:17:39 +0000345 setOperationAction(ISD::VASTART, MVT::Other, Custom);
346 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000347 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
348 setOperationAction(ISD::VAEND, MVT::Other, Expand);
349
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000350 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000351 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
352 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000353
Jia Liuf54f60f2012-02-28 07:46:26 +0000354 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
355 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
356 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
357 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000358
Eli Friedman30a49e92011-08-03 21:06:02 +0000359 setInsertFencesForAtomic(true);
360
Eric Christopher1c29a652014-07-18 22:55:25 +0000361 if (!Subtarget.hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000362 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
363 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000364 }
365
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000366 // MIPS16 lacks MIPS32's clz and clo instructions.
Eric Christopher1c29a652014-07-18 22:55:25 +0000367 if (!Subtarget.hasMips32() || Subtarget.inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000368 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000369 if (!Subtarget.hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000370 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000371
Eric Christopher1c29a652014-07-18 22:55:25 +0000372 if (!Subtarget.hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000373 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000374 if (!Subtarget.hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000375 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000376
Eric Christopher1c29a652014-07-18 22:55:25 +0000377 if (Subtarget.isGP64bit()) {
Akira Hatanaka019e5922012-06-02 00:04:42 +0000378 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
379 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
380 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
381 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
382 }
383
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000384 setOperationAction(ISD::TRAP, MVT::Other, Legal);
385
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000386 setTargetDAGCombine(ISD::SDIVREM);
387 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000388 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000389 setTargetDAGCombine(ISD::AND);
390 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000391 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000392
Eric Christopher1c29a652014-07-18 22:55:25 +0000393 setMinFunctionAlignment(Subtarget.isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000394
Daniel Sanders2b553d42014-08-01 09:17:39 +0000395 // The arguments on the stack are defined in terms of 4-byte slots on O32
396 // and 8-byte slots on N32/N64.
397 setMinStackArgumentAlignment(
398 (Subtarget.isABI_N32() || Subtarget.isABI_N64()) ? 8 : 4);
399
Eric Christopher1c29a652014-07-18 22:55:25 +0000400 setStackPointerRegisterToSaveRestore(Subtarget.isABI_N64() ? Mips::SP_64
401 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000402
Eric Christopher1c29a652014-07-18 22:55:25 +0000403 setExceptionPointerRegister(Subtarget.isABI_N64() ? Mips::A0_64 : Mips::A0);
404 setExceptionSelectorRegister(Subtarget.isABI_N64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000405
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000406 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000407
Eric Christopher1c29a652014-07-18 22:55:25 +0000408 isMicroMips = Subtarget.inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000409}
410
Eric Christopher8924d272014-07-18 23:25:04 +0000411const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM,
412 const MipsSubtarget &STI) {
413 if (STI.inMips16Mode())
414 return llvm::createMips16TargetLowering(TM, STI);
Jia Liuf54f60f2012-02-28 07:46:26 +0000415
Eric Christopher8924d272014-07-18 23:25:04 +0000416 return llvm::createMipsSETargetLowering(TM, STI);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000417}
418
Reed Kotler720c5ca2014-04-17 22:15:34 +0000419// Create a fast isel object.
420FastISel *
421MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
422 const TargetLibraryInfo *libInfo) const {
423 if (!EnableMipsFastISel)
424 return TargetLowering::createFastISel(funcInfo, libInfo);
425 return Mips::createFastISel(funcInfo, libInfo);
426}
427
Matt Arsenault758659232013-05-18 00:21:46 +0000428EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000429 if (!VT.isVector())
430 return MVT::i32;
431 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000432}
433
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000434static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000435 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000436 const MipsSubtarget &Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000437 if (DCI.isBeforeLegalizeOps())
438 return SDValue();
439
Akira Hatanakab1538f92011-10-03 21:06:13 +0000440 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000441 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
442 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000443 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
444 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000445 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000446
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000447 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000448 N->getOperand(0), N->getOperand(1));
449 SDValue InChain = DAG.getEntryNode();
450 SDValue InGlue = DivRem;
451
452 // insert MFLO
453 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000454 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000455 InGlue);
456 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
457 InChain = CopyFromLo.getValue(1);
458 InGlue = CopyFromLo.getValue(2);
459 }
460
461 // insert MFHI
462 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000463 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000464 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000465 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
466 }
467
468 return SDValue();
469}
470
Akira Hatanaka89af5892013-04-18 01:00:46 +0000471static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000472 switch (CC) {
473 default: llvm_unreachable("Unknown fp condition code!");
474 case ISD::SETEQ:
475 case ISD::SETOEQ: return Mips::FCOND_OEQ;
476 case ISD::SETUNE: return Mips::FCOND_UNE;
477 case ISD::SETLT:
478 case ISD::SETOLT: return Mips::FCOND_OLT;
479 case ISD::SETGT:
480 case ISD::SETOGT: return Mips::FCOND_OGT;
481 case ISD::SETLE:
482 case ISD::SETOLE: return Mips::FCOND_OLE;
483 case ISD::SETGE:
484 case ISD::SETOGE: return Mips::FCOND_OGE;
485 case ISD::SETULT: return Mips::FCOND_ULT;
486 case ISD::SETULE: return Mips::FCOND_ULE;
487 case ISD::SETUGT: return Mips::FCOND_UGT;
488 case ISD::SETUGE: return Mips::FCOND_UGE;
489 case ISD::SETUO: return Mips::FCOND_UN;
490 case ISD::SETO: return Mips::FCOND_OR;
491 case ISD::SETNE:
492 case ISD::SETONE: return Mips::FCOND_ONE;
493 case ISD::SETUEQ: return Mips::FCOND_UEQ;
494 }
495}
496
497
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000498/// This function returns true if the floating point conditional branches and
499/// conditional moves which use condition code CC should be inverted.
500static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000501 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
502 return false;
503
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000504 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
505 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000506
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000507 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000508}
509
510// Creates and returns an FPCmp node from a setcc node.
511// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000512static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000513 // must be a SETCC node
514 if (Op.getOpcode() != ISD::SETCC)
515 return Op;
516
517 SDValue LHS = Op.getOperand(0);
518
519 if (!LHS.getValueType().isFloatingPoint())
520 return Op;
521
522 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000523 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000524
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000525 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
526 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000527 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
528
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000529 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000530 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000531}
532
533// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000534static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000535 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000536 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
537 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000538 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000539
540 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000541 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000542}
543
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000544static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000545 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000546 const MipsSubtarget &Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000547 if (DCI.isBeforeLegalizeOps())
548 return SDValue();
549
550 SDValue SetCC = N->getOperand(0);
551
552 if ((SetCC.getOpcode() != ISD::SETCC) ||
553 !SetCC.getOperand(0).getValueType().isInteger())
554 return SDValue();
555
556 SDValue False = N->getOperand(2);
557 EVT FalseTy = False.getValueType();
558
559 if (!FalseTy.isInteger())
560 return SDValue();
561
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000562 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000563
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000564 // If the RHS (False) is 0, we swap the order of the operands
565 // of ISD::SELECT (obviously also inverting the condition) so that we can
566 // take advantage of conditional moves using the $0 register.
567 // Example:
568 // return (a != 0) ? x : 0;
569 // load $reg, x
570 // movz $reg, $0, a
571 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000572 return SDValue();
573
Andrew Trickef9de2a2013-05-25 02:42:55 +0000574 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000575
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000576 if (!FalseC->getZExtValue()) {
577 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
578 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000579
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000580 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
581 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
582
583 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
584 }
585
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000586 // If both operands are integer constants there's a possibility that we
587 // can do some interesting optimizations.
588 SDValue True = N->getOperand(1);
589 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
590
591 if (!TrueC || !True.getValueType().isInteger())
592 return SDValue();
593
594 // We'll also ignore MVT::i64 operands as this optimizations proves
595 // to be ineffective because of the required sign extensions as the result
596 // of a SETCC operator is always MVT::i32 for non-vector types.
597 if (True.getValueType() == MVT::i64)
598 return SDValue();
599
600 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
601
602 // 1) (a < x) ? y : y-1
603 // slti $reg1, a, x
604 // addiu $reg2, $reg1, y-1
605 if (Diff == 1)
606 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
607
608 // 2) (a < x) ? y-1 : y
609 // slti $reg1, a, x
610 // xor $reg1, $reg1, 1
611 // addiu $reg2, $reg1, y-1
612 if (Diff == -1) {
613 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
614 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
615 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
616 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
617 }
618
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000619 // Couldn't optimize.
620 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000621}
622
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000623static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000624 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000625 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000626 // Pattern match EXT.
627 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
628 // => ext $dst, $src, size, pos
Eric Christopher1c29a652014-07-18 22:55:25 +0000629 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000630 return SDValue();
631
632 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000633 unsigned ShiftRightOpc = ShiftRight.getOpcode();
634
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000635 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000636 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000637 return SDValue();
638
639 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000640 ConstantSDNode *CN;
641 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
642 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000643
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000644 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000645 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000646
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000647 // Op's second operand must be a shifted mask.
648 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000649 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000650 return SDValue();
651
652 // Return if the shifted mask does not start at bit 0 or the sum of its size
653 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000654 EVT ValTy = N->getValueType(0);
655 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000656 return SDValue();
657
Andrew Trickef9de2a2013-05-25 02:42:55 +0000658 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000659 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000660 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000661}
Jia Liuf54f60f2012-02-28 07:46:26 +0000662
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000663static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000664 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000665 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000666 // Pattern match INS.
667 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000668 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000669 // => ins $dst, $src, size, pos, $src1
Eric Christopher1c29a652014-07-18 22:55:25 +0000670 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000671 return SDValue();
672
673 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
674 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
675 ConstantSDNode *CN;
676
677 // See if Op's first operand matches (and $src1 , mask0).
678 if (And0.getOpcode() != ISD::AND)
679 return SDValue();
680
681 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000682 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000683 return SDValue();
684
685 // See if Op's second operand matches (and (shl $src, pos), mask1).
686 if (And1.getOpcode() != ISD::AND)
687 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000688
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000689 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000690 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000691 return SDValue();
692
693 // The shift masks must have the same position and size.
694 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
695 return SDValue();
696
697 SDValue Shl = And1.getOperand(0);
698 if (Shl.getOpcode() != ISD::SHL)
699 return SDValue();
700
701 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
702 return SDValue();
703
704 unsigned Shamt = CN->getZExtValue();
705
706 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000707 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000708 EVT ValTy = N->getValueType(0);
709 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000710 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000711
Andrew Trickef9de2a2013-05-25 02:42:55 +0000712 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000713 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000714 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000715}
Jia Liuf54f60f2012-02-28 07:46:26 +0000716
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000717static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000718 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000719 const MipsSubtarget &Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000720 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
721
722 if (DCI.isBeforeLegalizeOps())
723 return SDValue();
724
725 SDValue Add = N->getOperand(1);
726
727 if (Add.getOpcode() != ISD::ADD)
728 return SDValue();
729
730 SDValue Lo = Add.getOperand(1);
731
732 if ((Lo.getOpcode() != MipsISD::Lo) ||
733 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
734 return SDValue();
735
736 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000737 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000738
739 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
740 Add.getOperand(0));
741 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
742}
743
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000744SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000745 const {
746 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000747 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000748
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000749 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000750 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000751 case ISD::SDIVREM:
752 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000753 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000754 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000755 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000756 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000757 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000758 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000759 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000760 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000761 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000762 }
763
764 return SDValue();
765}
766
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000767void
768MipsTargetLowering::LowerOperationWrapper(SDNode *N,
769 SmallVectorImpl<SDValue> &Results,
770 SelectionDAG &DAG) const {
771 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
772
773 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
774 Results.push_back(Res.getValue(I));
775}
776
777void
778MipsTargetLowering::ReplaceNodeResults(SDNode *N,
779 SmallVectorImpl<SDValue> &Results,
780 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000781 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000782}
783
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000784SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000785LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000786{
Wesley Peck527da1b2010-11-23 03:31:01 +0000787 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000788 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000789 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
790 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
791 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
792 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
793 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
794 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
795 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
796 case ISD::SELECT: return lowerSELECT(Op, DAG);
797 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
798 case ISD::SETCC: return lowerSETCC(Op, DAG);
799 case ISD::VASTART: return lowerVASTART(Op, DAG);
Daniel Sanders2b553d42014-08-01 09:17:39 +0000800 case ISD::VAARG: return lowerVAARG(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000801 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000802 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
803 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
804 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000805 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
806 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
807 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
808 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
809 case ISD::LOAD: return lowerLOAD(Op, DAG);
810 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000811 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000812 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000813 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000814 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000815}
816
Akira Hatanakae2489122011-04-15 21:51:11 +0000817//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000818// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000819//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000820
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000821// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000822// MachineFunction as a live in value. It also creates a corresponding
823// virtual register for it.
824static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000825addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000826{
Chris Lattnera10fff52007-12-31 04:13:23 +0000827 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
828 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000829 return VReg;
830}
831
Daniel Sanders308181e2014-06-12 10:44:10 +0000832static MachineBasicBlock *insertDivByZeroTrap(MachineInstr *MI,
833 MachineBasicBlock &MBB,
834 const TargetInstrInfo &TII,
835 bool Is64Bit) {
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000836 if (NoZeroDivCheck)
837 return &MBB;
838
839 // Insert instruction "teq $divisor_reg, $zero, 7".
840 MachineBasicBlock::iterator I(MI);
841 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000842 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000843 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000844 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
845 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000846
847 // Use the 32-bit sub-register if this is a 64-bit division.
848 if (Is64Bit)
849 MIB->getOperand(0).setSubReg(Mips::sub_32);
850
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000851 // Clear Divisor's kill flag.
852 Divisor.setIsKill(false);
Daniel Sanders308181e2014-06-12 10:44:10 +0000853
854 // We would normally delete the original instruction here but in this case
855 // we only needed to inject an additional instruction rather than replace it.
856
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000857 return &MBB;
858}
859
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000860MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000861MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000862 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000863 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000864 default:
865 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000866 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000867 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000868 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000869 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000870 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000871 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000872 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000873 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000874
875 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000876 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000877 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000878 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000879 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000880 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000881 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000882 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000883
884 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000885 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000886 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000887 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000888 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000889 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000890 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000891 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000892
893 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000894 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000895 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000896 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000897 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000898 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000899 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000900 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000901
902 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000903 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000904 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000905 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000906 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000907 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000908 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000909 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000910
911 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000912 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000913 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000914 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000915 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000916 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000917 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000918 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000919
920 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000921 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000922 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000923 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000924 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000925 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000926 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000927 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000928
929 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000930 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000931 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000932 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000933 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000934 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000935 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000936 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000937 case Mips::PseudoSDIV:
938 case Mips::PseudoUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000939 case Mips::DIV:
940 case Mips::DIVU:
941 case Mips::MOD:
942 case Mips::MODU:
Eric Christopherd9134482014-08-04 21:25:23 +0000943 return insertDivByZeroTrap(
944 MI, *BB, *getTargetMachine().getSubtargetImpl()->getInstrInfo(), false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000945 case Mips::PseudoDSDIV:
946 case Mips::PseudoDUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000947 case Mips::DDIV:
948 case Mips::DDIVU:
949 case Mips::DMOD:
950 case Mips::DMODU:
Eric Christopherd9134482014-08-04 21:25:23 +0000951 return insertDivByZeroTrap(
952 MI, *BB, *getTargetMachine().getSubtargetImpl()->getInstrInfo(), true);
Daniel Sanders0fa60412014-06-12 13:39:06 +0000953 case Mips::SEL_D:
954 return emitSEL_D(MI, BB);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000955 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000956}
957
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000958// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
959// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
960MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000961MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000962 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000963 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000964 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000965
966 MachineFunction *MF = BB->getParent();
967 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000968 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopherd9134482014-08-04 21:25:23 +0000969 const TargetInstrInfo *TII =
970 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000971 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000972 unsigned LL, SC, AND, NOR, ZERO, BEQ;
973
974 if (Size == 4) {
Daniel Sanders6a803f62014-06-16 13:13:03 +0000975 if (isMicroMips) {
976 LL = Mips::LL_MM;
977 SC = Mips::SC_MM;
978 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +0000979 LL = Subtarget.hasMips32r6() ? Mips::LL_R6 : Mips::LL;
980 SC = Subtarget.hasMips32r6() ? Mips::SC_R6 : Mips::SC;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000981 }
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000982 AND = Mips::AND;
983 NOR = Mips::NOR;
984 ZERO = Mips::ZERO;
985 BEQ = Mips::BEQ;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000986 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +0000987 LL = Subtarget.hasMips64r6() ? Mips::LLD_R6 : Mips::LLD;
988 SC = Subtarget.hasMips64r6() ? Mips::SCD_R6 : Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000989 AND = Mips::AND64;
990 NOR = Mips::NOR64;
991 ZERO = Mips::ZERO_64;
992 BEQ = Mips::BEQ64;
993 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000994
Akira Hatanaka0e019592011-07-19 20:11:17 +0000995 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000996 unsigned Ptr = MI->getOperand(1).getReg();
997 unsigned Incr = MI->getOperand(2).getReg();
998
Akira Hatanaka0e019592011-07-19 20:11:17 +0000999 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1000 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1001 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001002
1003 // insert new blocks after the current block
1004 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1005 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1006 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1007 MachineFunction::iterator It = BB;
1008 ++It;
1009 MF->insert(It, loopMBB);
1010 MF->insert(It, exitMBB);
1011
1012 // Transfer the remainder of BB and its successor edges to exitMBB.
1013 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001014 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001015 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1016
1017 // thisMBB:
1018 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001019 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001020 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001021 loopMBB->addSuccessor(loopMBB);
1022 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001023
1024 // loopMBB:
1025 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001026 // <binop> storeval, oldval, incr
1027 // sc success, storeval, 0(ptr)
1028 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001029 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001030 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001031 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001032 // and andres, oldval, incr
1033 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001034 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1035 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001036 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001037 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001038 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001039 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001040 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001041 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001042 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1043 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001044
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001045 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001046
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001047 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001048}
1049
Daniel Sanders6a803f62014-06-16 13:13:03 +00001050MachineBasicBlock *MipsTargetLowering::emitSignExtendToI32InReg(
1051 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned DstReg,
1052 unsigned SrcReg) const {
Eric Christopherd9134482014-08-04 21:25:23 +00001053 const TargetInstrInfo *TII =
1054 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Daniel Sanders6a803f62014-06-16 13:13:03 +00001055 DebugLoc DL = MI->getDebugLoc();
1056
Eric Christopher1c29a652014-07-18 22:55:25 +00001057 if (Subtarget.hasMips32r2() && Size == 1) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001058 BuildMI(BB, DL, TII->get(Mips::SEB), DstReg).addReg(SrcReg);
1059 return BB;
1060 }
1061
Eric Christopher1c29a652014-07-18 22:55:25 +00001062 if (Subtarget.hasMips32r2() && Size == 2) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001063 BuildMI(BB, DL, TII->get(Mips::SEH), DstReg).addReg(SrcReg);
1064 return BB;
1065 }
1066
1067 MachineFunction *MF = BB->getParent();
1068 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1069 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1070 unsigned ScrReg = RegInfo.createVirtualRegister(RC);
1071
1072 assert(Size < 32);
1073 int64_t ShiftImm = 32 - (Size * 8);
1074
1075 BuildMI(BB, DL, TII->get(Mips::SLL), ScrReg).addReg(SrcReg).addImm(ShiftImm);
1076 BuildMI(BB, DL, TII->get(Mips::SRA), DstReg).addReg(ScrReg).addImm(ShiftImm);
1077
1078 return BB;
1079}
1080
1081MachineBasicBlock *MipsTargetLowering::emitAtomicBinaryPartword(
1082 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
1083 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001084 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001085 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001086
1087 MachineFunction *MF = BB->getParent();
1088 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1089 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Eric Christopherd9134482014-08-04 21:25:23 +00001090 const TargetInstrInfo *TII =
1091 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001092 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001093
1094 unsigned Dest = MI->getOperand(0).getReg();
1095 unsigned Ptr = MI->getOperand(1).getReg();
1096 unsigned Incr = MI->getOperand(2).getReg();
1097
Akira Hatanaka0e019592011-07-19 20:11:17 +00001098 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1099 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001100 unsigned Mask = RegInfo.createVirtualRegister(RC);
1101 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001102 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1103 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001104 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001105 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1106 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1107 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1108 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1109 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001110 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001111 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1112 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1113 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001114 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001115
1116 // insert new blocks after the current block
1117 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1118 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001119 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001120 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1121 MachineFunction::iterator It = BB;
1122 ++It;
1123 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001124 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001125 MF->insert(It, exitMBB);
1126
1127 // Transfer the remainder of BB and its successor edges to exitMBB.
1128 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001129 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001130 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1131
Akira Hatanaka08636b42011-07-19 17:09:53 +00001132 BB->addSuccessor(loopMBB);
1133 loopMBB->addSuccessor(loopMBB);
1134 loopMBB->addSuccessor(sinkMBB);
1135 sinkMBB->addSuccessor(exitMBB);
1136
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001137 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001138 // addiu masklsb2,$0,-4 # 0xfffffffc
1139 // and alignedaddr,ptr,masklsb2
1140 // andi ptrlsb2,ptr,3
1141 // sll shiftamt,ptrlsb2,3
1142 // ori maskupper,$0,255 # 0xff
1143 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001144 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001145 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001146
1147 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001148 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001149 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001150 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001151 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001152 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001153 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001154 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1155 } else {
1156 unsigned Off = RegInfo.createVirtualRegister(RC);
1157 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1158 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1159 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1160 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001161 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001162 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001163 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001164 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001165 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001166 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001167
Akira Hatanaka27292632011-07-18 18:52:12 +00001168 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001169 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001170 // ll oldval,0(alignedaddr)
1171 // binop binopres,oldval,incr2
1172 // and newval,binopres,mask
1173 // and maskedoldval0,oldval,mask2
1174 // or storeval,maskedoldval0,newval
1175 // sc success,storeval,0(alignedaddr)
1176 // beq success,$0,loopMBB
1177
Akira Hatanaka27292632011-07-18 18:52:12 +00001178 // atomic.swap
1179 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001180 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001181 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001182 // and maskedoldval0,oldval,mask2
1183 // or storeval,maskedoldval0,newval
1184 // sc success,storeval,0(alignedaddr)
1185 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001186
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001187 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001188 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001189 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001190 // and andres, oldval, incr2
1191 // nor binopres, $0, andres
1192 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001193 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1194 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001195 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001196 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001197 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001198 // <binop> binopres, oldval, incr2
1199 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001200 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1201 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001202 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001203 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001204 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001205 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001206
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001207 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001208 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001209 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001210 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001211 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001212 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001213 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001214 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001215
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001216 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001217 // and maskedoldval1,oldval,mask
1218 // srl srlres,maskedoldval1,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001219 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001220 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001221
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001222 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001223 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001224 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001225 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001226 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001227
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001228 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001229
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001230 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001231}
1232
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001233MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1234 MachineBasicBlock *BB,
1235 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001236 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001237
1238 MachineFunction *MF = BB->getParent();
1239 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001240 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopherd9134482014-08-04 21:25:23 +00001241 const TargetInstrInfo *TII =
1242 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001243 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001244 unsigned LL, SC, ZERO, BNE, BEQ;
1245
1246 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001247 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1248 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001249 ZERO = Mips::ZERO;
1250 BNE = Mips::BNE;
1251 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001252 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001253 LL = Mips::LLD;
1254 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001255 ZERO = Mips::ZERO_64;
1256 BNE = Mips::BNE64;
1257 BEQ = Mips::BEQ64;
1258 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001259
1260 unsigned Dest = MI->getOperand(0).getReg();
1261 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001262 unsigned OldVal = MI->getOperand(2).getReg();
1263 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001264
Akira Hatanaka0e019592011-07-19 20:11:17 +00001265 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001266
1267 // insert new blocks after the current block
1268 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1269 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1270 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1271 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1272 MachineFunction::iterator It = BB;
1273 ++It;
1274 MF->insert(It, loop1MBB);
1275 MF->insert(It, loop2MBB);
1276 MF->insert(It, exitMBB);
1277
1278 // Transfer the remainder of BB and its successor edges to exitMBB.
1279 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001280 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001281 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1282
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001283 // thisMBB:
1284 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001285 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001286 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001287 loop1MBB->addSuccessor(exitMBB);
1288 loop1MBB->addSuccessor(loop2MBB);
1289 loop2MBB->addSuccessor(loop1MBB);
1290 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001291
1292 // loop1MBB:
1293 // ll dest, 0(ptr)
1294 // bne dest, oldval, exitMBB
1295 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001296 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1297 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001298 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001299
1300 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001301 // sc success, newval, 0(ptr)
1302 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001303 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001304 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001305 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001306 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001307 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001308
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001309 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001310
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001311 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001312}
1313
1314MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001315MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001316 MachineBasicBlock *BB,
1317 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001318 assert((Size == 1 || Size == 2) &&
1319 "Unsupported size for EmitAtomicCmpSwapPartial.");
1320
1321 MachineFunction *MF = BB->getParent();
1322 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1323 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Eric Christopherd9134482014-08-04 21:25:23 +00001324 const TargetInstrInfo *TII =
1325 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001326 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001327
1328 unsigned Dest = MI->getOperand(0).getReg();
1329 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001330 unsigned CmpVal = MI->getOperand(2).getReg();
1331 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001332
Akira Hatanaka0e019592011-07-19 20:11:17 +00001333 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1334 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001335 unsigned Mask = RegInfo.createVirtualRegister(RC);
1336 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001337 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1338 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1339 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1340 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1341 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1342 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1343 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1344 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1345 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1346 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1347 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1348 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001349 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001350
1351 // insert new blocks after the current block
1352 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1353 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1354 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001355 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001356 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1357 MachineFunction::iterator It = BB;
1358 ++It;
1359 MF->insert(It, loop1MBB);
1360 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001361 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001362 MF->insert(It, exitMBB);
1363
1364 // Transfer the remainder of BB and its successor edges to exitMBB.
1365 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001366 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001367 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1368
Akira Hatanaka08636b42011-07-19 17:09:53 +00001369 BB->addSuccessor(loop1MBB);
1370 loop1MBB->addSuccessor(sinkMBB);
1371 loop1MBB->addSuccessor(loop2MBB);
1372 loop2MBB->addSuccessor(loop1MBB);
1373 loop2MBB->addSuccessor(sinkMBB);
1374 sinkMBB->addSuccessor(exitMBB);
1375
Akira Hatanakae4503582011-07-19 18:14:26 +00001376 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001377 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001378 // addiu masklsb2,$0,-4 # 0xfffffffc
1379 // and alignedaddr,ptr,masklsb2
1380 // andi ptrlsb2,ptr,3
1381 // sll shiftamt,ptrlsb2,3
1382 // ori maskupper,$0,255 # 0xff
1383 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001384 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001385 // andi maskedcmpval,cmpval,255
1386 // sll shiftedcmpval,maskedcmpval,shiftamt
1387 // andi maskednewval,newval,255
1388 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001389 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001390 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001391 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001392 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001393 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001394 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001395 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001396 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1397 } else {
1398 unsigned Off = RegInfo.createVirtualRegister(RC);
1399 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1400 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1401 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1402 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001403 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001404 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001405 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001406 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001407 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1408 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001409 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001410 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001411 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001412 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001413 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001414 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001415 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001416
1417 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001418 // ll oldval,0(alginedaddr)
1419 // and maskedoldval0,oldval,mask
1420 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001421 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001422 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001423 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001424 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001425 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001426 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001427
1428 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001429 // and maskedoldval1,oldval,mask2
1430 // or storeval,maskedoldval1,shiftednewval
1431 // sc success,storeval,0(alignedaddr)
1432 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001433 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001434 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001435 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001436 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001437 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001438 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001439 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001440 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001441 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001442
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001443 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001444 // srl srlres,maskedoldval0,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001445 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001446 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001447
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001448 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001449 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001450 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001451
1452 MI->eraseFromParent(); // The instruction is gone now.
1453
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001454 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001455}
1456
Daniel Sanders0fa60412014-06-12 13:39:06 +00001457MachineBasicBlock *MipsTargetLowering::emitSEL_D(MachineInstr *MI,
1458 MachineBasicBlock *BB) const {
1459 MachineFunction *MF = BB->getParent();
Eric Christopherd9134482014-08-04 21:25:23 +00001460 const TargetRegisterInfo *TRI =
1461 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
1462 const TargetInstrInfo *TII =
1463 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Daniel Sanders0fa60412014-06-12 13:39:06 +00001464 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1465 DebugLoc DL = MI->getDebugLoc();
1466 MachineBasicBlock::iterator II(MI);
1467
1468 unsigned Fc = MI->getOperand(1).getReg();
1469 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID);
1470
1471 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass);
1472
1473 BuildMI(*BB, II, DL, TII->get(Mips::SUBREG_TO_REG), Fc2)
1474 .addImm(0)
1475 .addReg(Fc)
1476 .addImm(Mips::sub_lo);
1477
1478 // We don't erase the original instruction, we just replace the condition
1479 // register with the 64-bit super-register.
1480 MI->getOperand(1).setReg(Fc2);
1481
1482 return BB;
1483}
1484
Akira Hatanakae2489122011-04-15 21:51:11 +00001485//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001486// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001487//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001488SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001489 SDValue Chain = Op.getOperand(0);
1490 SDValue Table = Op.getOperand(1);
1491 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001492 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001493 EVT PTy = getPointerTy();
1494 unsigned EntrySize =
1495 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1496
1497 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1498 DAG.getConstant(EntrySize, PTy));
1499 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1500
1501 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1502 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1503 MachinePointerInfo::getJumpTable(), MemVT, false, false,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001504 false, 0);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001505 Chain = Addr.getValue(1);
1506
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001507 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) ||
Eric Christopher1c29a652014-07-18 22:55:25 +00001508 Subtarget.isABI_N64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001509 // For PIC, the sequence is:
1510 // BRIND(load(Jumptable + index) + RelocBase)
1511 // RelocBase can be JumpTable, GOT or some sort of global base.
1512 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1513 getPICJumpTableRelocBase(Table, DAG));
1514 }
1515
1516 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1517}
1518
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001519SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001520 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001521 // the block to branch to if the condition is true.
1522 SDValue Chain = Op.getOperand(0);
1523 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001524 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001525
Eric Christopher1c29a652014-07-18 22:55:25 +00001526 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001527 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001528
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001529 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001530 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001531 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001532
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001533 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001534 Mips::CondCode CC =
1535 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001536 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1537 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001538 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001539 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001540 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001541}
1542
1543SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001544lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001545{
Eric Christopher1c29a652014-07-18 22:55:25 +00001546 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001547 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001548
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001549 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001550 if (Cond.getOpcode() != MipsISD::FPCmp)
1551 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001552
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001553 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001554 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001555}
1556
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001557SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001558lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001559{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001560 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001561 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001562 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1563 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001564 Op.getOperand(0), Op.getOperand(1),
1565 Op.getOperand(4));
1566
1567 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1568 Op.getOperand(3));
1569}
1570
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001571SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001572 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001573 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001574
1575 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1576 "Floating point operand expected.");
1577
1578 SDValue True = DAG.getConstant(1, MVT::i32);
1579 SDValue False = DAG.getConstant(0, MVT::i32);
1580
Andrew Trickef9de2a2013-05-25 02:42:55 +00001581 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001582}
1583
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001584SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001585 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001586 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001587 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001588 EVT Ty = Op.getValueType();
1589 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1590 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001591
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001592 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001593 !Subtarget.isABI_N64()) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001594 const MipsTargetObjectFile &TLOF =
1595 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001596
Chris Lattner58e8be82009-08-13 05:41:27 +00001597 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001598 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001599 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001600 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001601 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00001602 DAG.getVTList(MVT::i32), GA);
Akira Hatanakaad495022012-08-22 03:18:13 +00001603 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001604 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001605 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001606
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001607 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001608 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001609 }
1610
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001611 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001612 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001613 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001614
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001615 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001616 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001617 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1618 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001619
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001620 return getAddrGlobal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001621 (Subtarget.isABI_N32() || Subtarget.isABI_N64())
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001622 ? MipsII::MO_GOT_DISP
1623 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001624 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001625}
1626
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001627SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001628 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001629 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1630 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001631
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001632 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001633 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001634 return getAddrNonPIC(N, Ty, DAG);
1635
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001636 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001637 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001638}
1639
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001640SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001641lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001642{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001643 // If the relocation model is PIC, use the General Dynamic TLS Model or
1644 // Local Dynamic TLS model, otherwise use the Initial Exec or
1645 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001646
1647 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001648 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001649 const GlobalValue *GV = GA->getGlobal();
1650 EVT PtrVT = getPointerTy();
1651
Hans Wennborgaea41202012-05-04 09:40:39 +00001652 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1653
1654 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001655 // General Dynamic and Local Dynamic TLS Model.
1656 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1657 : MipsII::MO_TLSGD;
1658
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001659 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1660 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1661 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001662 unsigned PtrSize = PtrVT.getSizeInBits();
1663 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1664
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001665 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001666
1667 ArgListTy Args;
1668 ArgListEntry Entry;
1669 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001670 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001671 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001672
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001673 TargetLowering::CallLoweringInfo CLI(DAG);
1674 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001675 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001676 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001677
Akira Hatanakabff84e12011-12-14 18:26:41 +00001678 SDValue Ret = CallResult.first;
1679
Hans Wennborgaea41202012-05-04 09:40:39 +00001680 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001681 return Ret;
1682
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001683 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001684 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001685 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1686 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001687 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001688 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1689 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1690 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001691 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001692
1693 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001694 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001695 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001696 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001697 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001698 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001699 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001700 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001701 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001702 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001703 } else {
1704 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001705 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001706 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001707 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001708 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001709 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001710 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1711 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1712 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001713 }
1714
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001715 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1716 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001717}
1718
1719SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001720lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001721{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001722 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1723 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001724
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001725 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001726 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001727 return getAddrNonPIC(N, Ty, DAG);
1728
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001729 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001730 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001731}
1732
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001733SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001734lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001735{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001736 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001737 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001738 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001739 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001740 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001741 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001742 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1743 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001744 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001745 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1746 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001747
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001748 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001749 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001750 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001751
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001752 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001753 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001754}
1755
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001756SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001757 MachineFunction &MF = DAG.getMachineFunction();
1758 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1759
Andrew Trickef9de2a2013-05-25 02:42:55 +00001760 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001761 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1762 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001763
1764 // vastart just stores the address of the VarArgsFrameIndex slot into the
1765 // memory location argument.
1766 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001767 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001768 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001769}
Jia Liuf54f60f2012-02-28 07:46:26 +00001770
Daniel Sanders2b553d42014-08-01 09:17:39 +00001771SDValue MipsTargetLowering::lowerVAARG(SDValue Op, SelectionDAG &DAG) const {
1772 SDNode *Node = Op.getNode();
1773 EVT VT = Node->getValueType(0);
1774 SDValue Chain = Node->getOperand(0);
1775 SDValue VAListPtr = Node->getOperand(1);
1776 unsigned Align = Node->getConstantOperandVal(3);
1777 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1778 SDLoc DL(Node);
1779 unsigned ArgSlotSizeInBytes =
1780 (Subtarget.isABI_N32() || Subtarget.isABI_N64()) ? 8 : 4;
1781
1782 SDValue VAListLoad = DAG.getLoad(getPointerTy(), DL, Chain, VAListPtr,
1783 MachinePointerInfo(SV), false, false, false,
1784 0);
1785 SDValue VAList = VAListLoad;
1786
1787 // Re-align the pointer if necessary.
1788 // It should only ever be necessary for 64-bit types on O32 since the minimum
1789 // argument alignment is the same as the maximum type alignment for N32/N64.
1790 //
1791 // FIXME: We currently align too often. The code generator doesn't notice
1792 // when the pointer is still aligned from the last va_arg (or pair of
1793 // va_args for the i64 on O32 case).
1794 if (Align > getMinStackArgumentAlignment()) {
1795 assert(((Align & (Align-1)) == 0) && "Expected Align to be a power of 2");
1796
1797 VAList = DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
1798 DAG.getConstant(Align - 1,
1799 VAList.getValueType()));
1800
1801 VAList = DAG.getNode(ISD::AND, DL, VAList.getValueType(), VAList,
1802 DAG.getConstant(-(int64_t)Align,
1803 VAList.getValueType()));
1804 }
1805
1806 // Increment the pointer, VAList, to the next vaarg.
1807 unsigned ArgSizeInBytes = getDataLayout()->getTypeAllocSize(VT.getTypeForEVT(*DAG.getContext()));
1808 SDValue Tmp3 = DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
1809 DAG.getConstant(RoundUpToAlignment(ArgSizeInBytes, ArgSlotSizeInBytes),
1810 VAList.getValueType()));
1811 // Store the incremented VAList to the legalized pointer
1812 Chain = DAG.getStore(VAListLoad.getValue(1), DL, Tmp3, VAListPtr,
1813 MachinePointerInfo(SV), false, false, 0);
1814
1815 // In big-endian mode we must adjust the pointer when the load size is smaller
1816 // than the argument slot size. We must also reduce the known alignment to
1817 // match. For example in the N64 ABI, we must add 4 bytes to the offset to get
1818 // the correct half of the slot, and reduce the alignment from 8 (slot
1819 // alignment) down to 4 (type alignment).
1820 if (!Subtarget.isLittle() && ArgSizeInBytes < ArgSlotSizeInBytes) {
1821 unsigned Adjustment = ArgSlotSizeInBytes - ArgSizeInBytes;
1822 VAList = DAG.getNode(ISD::ADD, DL, VAListPtr.getValueType(), VAList,
1823 DAG.getIntPtrConstant(Adjustment));
1824 }
1825 // Load the actual argument out of the pointer VAList
1826 return DAG.getLoad(VT, DL, Chain, VAList, MachinePointerInfo(), false, false,
1827 false, 0);
1828}
1829
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001830static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1831 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001832 EVT TyX = Op.getOperand(0).getValueType();
1833 EVT TyY = Op.getOperand(1).getValueType();
1834 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1835 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001836 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001837 SDValue Res;
1838
1839 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1840 // to i32.
1841 SDValue X = (TyX == MVT::f32) ?
1842 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1843 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1844 Const1);
1845 SDValue Y = (TyY == MVT::f32) ?
1846 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1847 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1848 Const1);
1849
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001850 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001851 // ext E, Y, 31, 1 ; extract bit31 of Y
1852 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1853 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1854 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1855 } else {
1856 // sll SllX, X, 1
1857 // srl SrlX, SllX, 1
1858 // srl SrlY, Y, 31
1859 // sll SllY, SrlX, 31
1860 // or Or, SrlX, SllY
1861 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1862 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1863 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1864 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1865 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1866 }
1867
1868 if (TyX == MVT::f32)
1869 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1870
1871 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1872 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1873 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001874}
1875
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001876static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1877 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001878 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1879 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1880 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1881 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001882 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001883
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001884 // Bitcast to integer nodes.
1885 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1886 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001887
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001888 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001889 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1890 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1891 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1892 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001893
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001894 if (WidthX > WidthY)
1895 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1896 else if (WidthY > WidthX)
1897 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001898
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001899 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1900 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1901 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1902 }
1903
1904 // (d)sll SllX, X, 1
1905 // (d)srl SrlX, SllX, 1
1906 // (d)srl SrlY, Y, width(Y)-1
1907 // (d)sll SllY, SrlX, width(Y)-1
1908 // or Or, SrlX, SllY
1909 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1910 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1911 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1912 DAG.getConstant(WidthY - 1, MVT::i32));
1913
1914 if (WidthX > WidthY)
1915 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1916 else if (WidthY > WidthX)
1917 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1918
1919 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1920 DAG.getConstant(WidthX - 1, MVT::i32));
1921 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1922 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001923}
1924
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001925SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001926MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001927 if (Subtarget.isGP64bit())
1928 return lowerFCOPYSIGN64(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001929
Eric Christopher1c29a652014-07-18 22:55:25 +00001930 return lowerFCOPYSIGN32(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001931}
1932
Akira Hatanaka66277522011-06-02 00:24:44 +00001933SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001934lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001935 // check the depth
1936 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001937 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001938
1939 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1940 MFI->setFrameAddressIsTaken(true);
1941 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001942 SDLoc DL(Op);
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001943 SDValue FrameAddr =
1944 DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Eric Christopher1c29a652014-07-18 22:55:25 +00001945 Subtarget.isABI_N64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001946 return FrameAddr;
1947}
1948
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001949SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001950 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001951 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001952 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001953
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001954 // check the depth
1955 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1956 "Return address can be determined only for current frame.");
1957
1958 MachineFunction &MF = DAG.getMachineFunction();
1959 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001960 MVT VT = Op.getSimpleValueType();
Eric Christopher1c29a652014-07-18 22:55:25 +00001961 unsigned RA = Subtarget.isABI_N64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001962 MFI->setReturnAddressIsTaken(true);
1963
1964 // Return RA, which contains the return address. Mark it an implicit live-in.
1965 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001966 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001967}
1968
Akira Hatanakac0b02062013-01-30 00:26:49 +00001969// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1970// generated from __builtin_eh_return (offset, handler)
1971// The effect of this is to adjust the stack pointer by "offset"
1972// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001973SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001974 const {
1975 MachineFunction &MF = DAG.getMachineFunction();
1976 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1977
1978 MipsFI->setCallsEhReturn();
1979 SDValue Chain = Op.getOperand(0);
1980 SDValue Offset = Op.getOperand(1);
1981 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001982 SDLoc DL(Op);
Eric Christopher1c29a652014-07-18 22:55:25 +00001983 EVT Ty = Subtarget.isABI_N64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001984
1985 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1986 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Eric Christopher1c29a652014-07-18 22:55:25 +00001987 unsigned OffsetReg = Subtarget.isABI_N64() ? Mips::V1_64 : Mips::V1;
1988 unsigned AddrReg = Subtarget.isABI_N64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001989 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1990 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1991 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1992 DAG.getRegister(OffsetReg, Ty),
1993 DAG.getRegister(AddrReg, getPointerTy()),
1994 Chain.getValue(1));
1995}
1996
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001997SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001998 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001999 // FIXME: Need pseudo-fence for 'singlethread' fences
2000 // FIXME: Set SType for weaker fences where supported/appropriate.
2001 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002002 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002003 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00002004 DAG.getConstant(SType, MVT::i32));
2005}
2006
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002007SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002008 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002009 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002010 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2011 SDValue Shamt = Op.getOperand(2);
2012
2013 // if shamt < 32:
2014 // lo = (shl lo, shamt)
2015 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2016 // else:
2017 // lo = 0
2018 // hi = (shl lo, shamt[4:0])
2019 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2020 DAG.getConstant(-1, MVT::i32));
2021 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2022 DAG.getConstant(1, MVT::i32));
2023 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2024 Not);
2025 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2026 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2027 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2028 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2029 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002030 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2031 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002032 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2033
2034 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002035 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002036}
2037
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002038SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002039 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002040 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002041 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2042 SDValue Shamt = Op.getOperand(2);
2043
2044 // if shamt < 32:
2045 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2046 // if isSRA:
2047 // hi = (sra hi, shamt)
2048 // else:
2049 // hi = (srl hi, shamt)
2050 // else:
2051 // if isSRA:
2052 // lo = (sra hi, shamt[4:0])
2053 // hi = (sra hi, 31)
2054 // else:
2055 // lo = (srl hi, shamt[4:0])
2056 // hi = 0
2057 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2058 DAG.getConstant(-1, MVT::i32));
2059 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2060 DAG.getConstant(1, MVT::i32));
2061 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2062 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2063 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2064 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2065 Hi, Shamt);
2066 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2067 DAG.getConstant(0x20, MVT::i32));
2068 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2069 DAG.getConstant(31, MVT::i32));
2070 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2071 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2072 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2073 ShiftRightHi);
2074
2075 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002076 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002077}
2078
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002079static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002080 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002081 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002082 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00002083 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002084 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002085 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2086
2087 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002088 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002089 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002090
2091 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00002092 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002093 LD->getMemOperand());
2094}
2095
2096// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002097SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002098 LoadSDNode *LD = cast<LoadSDNode>(Op);
2099 EVT MemVT = LD->getMemoryVT();
2100
Eric Christopher1c29a652014-07-18 22:55:25 +00002101 if (Subtarget.systemSupportsUnalignedAccess())
Daniel Sandersac272632014-05-23 13:18:02 +00002102 return Op;
2103
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002104 // Return if load is aligned or if MemVT is neither i32 nor i64.
2105 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2106 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2107 return SDValue();
2108
Eric Christopher1c29a652014-07-18 22:55:25 +00002109 bool IsLittle = Subtarget.isLittle();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002110 EVT VT = Op.getValueType();
2111 ISD::LoadExtType ExtType = LD->getExtensionType();
2112 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2113
2114 assert((VT == MVT::i32) || (VT == MVT::i64));
2115
2116 // Expand
2117 // (set dst, (i64 (load baseptr)))
2118 // to
2119 // (set tmp, (ldl (add baseptr, 7), undef))
2120 // (set dst, (ldr baseptr, tmp))
2121 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002122 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002123 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002124 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002125 IsLittle ? 0 : 7);
2126 }
2127
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002128 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002129 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002130 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002131 IsLittle ? 0 : 3);
2132
2133 // Expand
2134 // (set dst, (i32 (load baseptr))) or
2135 // (set dst, (i64 (sextload baseptr))) or
2136 // (set dst, (i64 (extload baseptr)))
2137 // to
2138 // (set tmp, (lwl (add baseptr, 3), undef))
2139 // (set dst, (lwr baseptr, tmp))
2140 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2141 (ExtType == ISD::EXTLOAD))
2142 return LWR;
2143
2144 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2145
2146 // Expand
2147 // (set dst, (i64 (zextload baseptr)))
2148 // to
2149 // (set tmp0, (lwl (add baseptr, 3), undef))
2150 // (set tmp1, (lwr baseptr, tmp0))
2151 // (set tmp2, (shl tmp1, 32))
2152 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002153 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002154 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2155 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002156 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2157 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002158 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002159}
2160
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002161static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002162 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002163 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2164 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002165 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002166 SDVTList VTList = DAG.getVTList(MVT::Other);
2167
2168 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002169 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002170 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002171
2172 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002173 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002174 SD->getMemOperand());
2175}
2176
2177// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002178static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2179 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002180 SDValue Value = SD->getValue(), Chain = SD->getChain();
2181 EVT VT = Value.getValueType();
2182
2183 // Expand
2184 // (store val, baseptr) or
2185 // (truncstore val, baseptr)
2186 // to
2187 // (swl val, (add baseptr, 3))
2188 // (swr val, baseptr)
2189 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002190 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002191 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002192 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002193 }
2194
2195 assert(VT == MVT::i64);
2196
2197 // Expand
2198 // (store val, baseptr)
2199 // to
2200 // (sdl val, (add baseptr, 7))
2201 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002202 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2203 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002204}
2205
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002206// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2207static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2208 SDValue Val = SD->getValue();
2209
2210 if (Val.getOpcode() != ISD::FP_TO_SINT)
2211 return SDValue();
2212
2213 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002214 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002215 Val.getOperand(0));
2216
Andrew Trickef9de2a2013-05-25 02:42:55 +00002217 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002218 SD->getPointerInfo(), SD->isVolatile(),
2219 SD->isNonTemporal(), SD->getAlignment());
2220}
2221
Akira Hatanakad82ee942013-05-16 20:45:17 +00002222SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2223 StoreSDNode *SD = cast<StoreSDNode>(Op);
2224 EVT MemVT = SD->getMemoryVT();
2225
2226 // Lower unaligned integer stores.
Eric Christopher1c29a652014-07-18 22:55:25 +00002227 if (!Subtarget.systemSupportsUnalignedAccess() &&
Daniel Sandersac272632014-05-23 13:18:02 +00002228 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002229 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
Eric Christopher1c29a652014-07-18 22:55:25 +00002230 return lowerUnalignedIntStore(SD, DAG, Subtarget.isLittle());
Akira Hatanakad82ee942013-05-16 20:45:17 +00002231
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002232 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002233}
2234
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002235SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002236 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2237 || cast<ConstantSDNode>
2238 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2239 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2240 return SDValue();
2241
2242 // The pattern
2243 // (add (frameaddr 0), (frame_to_args_offset))
2244 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2245 // (add FrameObject, 0)
2246 // where FrameObject is a fixed StackObject with offset 0 which points to
2247 // the old stack pointer.
2248 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2249 EVT ValTy = Op->getValueType(0);
2250 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2251 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002252 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002253 DAG.getConstant(0, ValTy));
2254}
2255
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002256SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2257 SelectionDAG &DAG) const {
2258 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002259 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002260 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002261 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002262}
2263
Akira Hatanakae2489122011-04-15 21:51:11 +00002264//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002265// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002266//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002267
Akira Hatanakae2489122011-04-15 21:51:11 +00002268//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002269// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002270// Mips O32 ABI rules:
2271// ---
2272// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002273// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002274// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002275// f64 - Only passed in two aliased f32 registers if no int reg has been used
2276// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002277// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2278// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002279//
2280// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002281//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002282
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002283static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2284 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Craig Topper840beec2014-04-04 05:16:06 +00002285 CCState &State, const MCPhysReg *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002286
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002287 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002288
Craig Topper840beec2014-04-04 05:16:06 +00002289 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2290 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002291
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002292 // Do not process byval args here.
2293 if (ArgFlags.isByVal())
2294 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002295
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002296 // Promote i8 and i16
2297 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2298 LocVT = MVT::i32;
2299 if (ArgFlags.isSExt())
2300 LocInfo = CCValAssign::SExt;
2301 else if (ArgFlags.isZExt())
2302 LocInfo = CCValAssign::ZExt;
2303 else
2304 LocInfo = CCValAssign::AExt;
2305 }
2306
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002307 unsigned Reg;
2308
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002309 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2310 // is true: function is vararg, argument is 3rd or higher, there is previous
2311 // argument which is not f32 or f64.
2312 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2313 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002314 unsigned OrigAlign = ArgFlags.getOrigAlign();
2315 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002316
2317 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002318 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002319 // If this is the first part of an i64 arg,
2320 // the allocated register must be either A0 or A2.
2321 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2322 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002323 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002324 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2325 // Allocate int register and shadow next int register. If first
2326 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002327 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2328 if (Reg == Mips::A1 || Reg == Mips::A3)
2329 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2330 State.AllocateReg(IntRegs, IntRegsSize);
2331 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002332 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2333 // we are guaranteed to find an available float register
2334 if (ValVT == MVT::f32) {
2335 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2336 // Shadow int register
2337 State.AllocateReg(IntRegs, IntRegsSize);
2338 } else {
2339 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2340 // Shadow int registers
2341 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2342 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2343 State.AllocateReg(IntRegs, IntRegsSize);
2344 State.AllocateReg(IntRegs, IntRegsSize);
2345 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002346 } else
2347 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002348
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002349 if (!Reg) {
2350 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2351 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002352 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002353 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002354 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002355
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002356 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002357}
2358
Akira Hatanakabfb66242013-08-20 23:38:40 +00002359static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2360 MVT LocVT, CCValAssign::LocInfo LocInfo,
2361 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002362 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002363
2364 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2365}
2366
2367static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2368 MVT LocVT, CCValAssign::LocInfo LocInfo,
2369 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002370 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002371
2372 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2373}
2374
Akira Hatanaka202f6402011-11-12 02:20:46 +00002375#include "MipsGenCallingConv.inc"
2376
Akira Hatanakae2489122011-04-15 21:51:11 +00002377//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002378// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002379//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002380
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002381// Return next O32 integer argument register.
2382static unsigned getNextIntArgReg(unsigned Reg) {
2383 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2384 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2385}
2386
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002387SDValue
2388MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002389 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002390 bool IsTailCall, SelectionDAG &DAG) const {
2391 if (!IsTailCall) {
2392 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2393 DAG.getIntPtrConstant(Offset));
2394 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2395 false, 0);
2396 }
2397
2398 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2399 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2400 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2401 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2402 /*isVolatile=*/ true, false, 0);
2403}
2404
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002405void MipsTargetLowering::
2406getOpndList(SmallVectorImpl<SDValue> &Ops,
2407 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2408 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2409 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2410 // Insert node "GP copy globalreg" before call to function.
2411 //
2412 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2413 // in PIC mode) allow symbols to be resolved via lazy binding.
2414 // The lazy binding stub requires GP to point to the GOT.
2415 if (IsPICCall && !InternalLinkage) {
Eric Christopher1c29a652014-07-18 22:55:25 +00002416 unsigned GPReg = Subtarget.isABI_N64() ? Mips::GP_64 : Mips::GP;
2417 EVT Ty = Subtarget.isABI_N64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002418 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2419 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002420
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002421 // Build a sequence of copy-to-reg nodes chained together with token
2422 // chain and flag operands which copy the outgoing args into registers.
2423 // The InFlag in necessary since all emitted instructions must be
2424 // stuck together.
2425 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002426
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002427 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2428 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2429 RegsToPass[i].second, InFlag);
2430 InFlag = Chain.getValue(1);
2431 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002432
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002433 // Add argument registers to the end of the list so that they are
2434 // known live into the call.
2435 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2436 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2437 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002438
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002439 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00002440 const TargetRegisterInfo *TRI =
2441 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002442 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2443 assert(Mask && "Missing call preserved mask for calling convention");
Eric Christopher1c29a652014-07-18 22:55:25 +00002444 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00002445 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2446 llvm::StringRef Sym = G->getGlobal()->getName();
2447 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002448 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002449 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2450 }
2451 }
2452 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002453 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2454
2455 if (InFlag.getNode())
2456 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002457}
2458
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002459/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002460/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002461SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002462MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002463 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002464 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002465 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002466 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2467 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2468 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002469 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002470 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002471 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002472 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002473 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002474
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002475 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002476 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopherfc6de422014-08-05 02:39:49 +00002477 const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002478 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002479 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002480
2481 // Analyze operands of the call, assigning locations to each operand.
2482 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002483 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
2484 *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002485 MipsCC::SpecialCallingConvType SpecialCallingConv =
2486 getSpecialCallingConv(Callee);
Eric Christopher1c29a652014-07-18 22:55:25 +00002487 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002488 CCInfo, SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002489
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002490 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Eric Christopher1c29a652014-07-18 22:55:25 +00002491 Subtarget.abiUsesSoftFloat(),
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00002492 Callee.getNode(), CLI.getArgs());
Wesley Peck527da1b2010-11-23 03:31:01 +00002493
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002494 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002495 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002496
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002497 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002498 if (IsTailCall)
2499 IsTailCall =
2500 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002501 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002502
Reid Kleckner5772b772014-04-24 20:14:34 +00002503 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2504 report_fatal_error("failed to perform tail call elimination on a call "
2505 "site marked musttail");
2506
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002507 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002508 ++NumTailCalls;
2509
Akira Hatanaka79738332011-09-19 20:26:02 +00002510 // Chain is the output chain of the last Load/Store or CopyToReg node.
2511 // ByValChain is the output chain of the last Memcpy node created for copying
2512 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002513 unsigned StackAlignment = TFL->getStackAlignment();
2514 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002515 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002516
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002517 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002518 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002519
Daniel Sandersd897b562014-03-27 10:46:12 +00002520 SDValue StackPtr = DAG.getCopyFromReg(
Eric Christopher1c29a652014-07-18 22:55:25 +00002521 Chain, DL, Subtarget.isABI_N64() ? Mips::SP_64 : Mips::SP,
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002522 getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002523
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002524 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002525 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002526 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002527 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002528
2529 // Walk the register/memloc assignments, inserting copies/loads.
2530 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002531 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002532 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002533 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002534 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2535
2536 // ByVal Arg.
2537 if (Flags.isByVal()) {
2538 assert(Flags.getByValSize() &&
2539 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002540 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002541 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002542 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002543 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Eric Christopher1c29a652014-07-18 22:55:25 +00002544 MipsCCInfo, *ByValArg, Flags, Subtarget.isLittle());
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002545 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002546 continue;
2547 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002548
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002549 // Promote the value if needed.
2550 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002551 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002552 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002553 if (VA.isRegLoc()) {
2554 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002555 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2556 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002557 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002558 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002559 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002560 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002561 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002562 Arg, DAG.getConstant(1, MVT::i32));
Eric Christopher1c29a652014-07-18 22:55:25 +00002563 if (!Subtarget.isLittle())
Akira Hatanaka27916972011-04-15 19:52:08 +00002564 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002565 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002566 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2567 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2568 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002569 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002570 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002571 }
2572 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002573 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002574 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002575 break;
2576 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002577 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002578 break;
2579 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002580 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002581 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002582 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002583
2584 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002585 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002586 if (VA.isRegLoc()) {
2587 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002588 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002589 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002590
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002591 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002592 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002593
Wesley Peck527da1b2010-11-23 03:31:01 +00002594 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002595 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002596 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002597 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002598 }
2599
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002600 // Transform all store nodes into one single node because all store
2601 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002602 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002603 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002604
Bill Wendling24c79f22008-09-16 21:48:12 +00002605 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002606 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2607 // node so that legalize doesn't hack it.
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002608 bool IsPICCall =
Eric Christopher1c29a652014-07-18 22:55:25 +00002609 (Subtarget.isABI_N64() || IsPIC); // true if calls are translated to
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002610 // jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002611 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002612 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002613 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002614
2615 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002616 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002617 const GlobalValue *Val = G->getGlobal();
2618 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002619
2620 if (InternalLinkage)
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002621 Callee = getAddrLocal(G, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00002622 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002623 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002624 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002625 MipsII::MO_CALL_LO16, Chain,
2626 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002627 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002628 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2629 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002630 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002631 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002632 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002633 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002634 }
2635 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002636 const char *Sym = S->getSymbol();
2637
Eric Christopher1c29a652014-07-18 22:55:25 +00002638 if (!Subtarget.isABI_N64() && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002639 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002640 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002641 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002642 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002643 MipsII::MO_CALL_LO16, Chain,
2644 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002645 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002646 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2647 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002648
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002649 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002650 }
2651
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002652 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002653 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002654
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002655 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2656 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002657
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002658 if (IsTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00002659 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002660
Craig Topper48d114b2014-04-26 18:35:24 +00002661 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002662 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002663
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002664 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002665 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002666 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002667 InFlag = Chain.getValue(1);
2668
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002669 // Handle result values, copying them out of physregs into vregs that we
2670 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002671 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2672 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002673}
2674
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002675/// LowerCallResult - Lower the result values of a call into the
2676/// appropriate copies out of appropriate physical registers.
2677SDValue
2678MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002679 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002680 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002681 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002682 SmallVectorImpl<SDValue> &InVals,
2683 const SDNode *CallNode,
2684 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002685 // Assign locations to each value returned by this call.
2686 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002687 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
2688 *DAG.getContext());
Eric Christopher1c29a652014-07-18 22:55:25 +00002689 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002690 CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002691
Eric Christopher1c29a652014-07-18 22:55:25 +00002692 MipsCCInfo.analyzeCallResult(Ins, Subtarget.abiUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002693 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002694
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002695 // Copy all of the result registers out of their specified physreg.
2696 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002697 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002698 RVLocs[i].getLocVT(), InFlag);
2699 Chain = Val.getValue(1);
2700 InFlag = Val.getValue(2);
2701
2702 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002703 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002704
2705 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002706 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002707
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002708 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002709}
2710
Akira Hatanakae2489122011-04-15 21:51:11 +00002711//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002712// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002713//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002714/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002715/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002716SDValue
2717MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002718 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002719 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002720 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002721 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002722 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002723 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002724 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002725 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002726 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002727
Dan Gohman31ae5862010-04-17 14:41:14 +00002728 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002729
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002730 // Used with vargs to acumulate store chains.
2731 std::vector<SDValue> OutChains;
2732
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002733 // Assign locations to all of the incoming arguments.
2734 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002735 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
2736 *DAG.getContext());
Eric Christopher1c29a652014-07-18 22:55:25 +00002737 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002738 CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002739 Function::const_arg_iterator FuncArg =
2740 DAG.getMachineFunction().getFunction()->arg_begin();
Eric Christopher1c29a652014-07-18 22:55:25 +00002741 bool UseSoftFloat = Subtarget.abiUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002742
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002743 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002744 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2745 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002746
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002747 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002748 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002749
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002750 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002751 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002752 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2753 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002754 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002755 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2756 bool IsRegLoc = VA.isRegLoc();
2757
2758 if (Flags.isByVal()) {
2759 assert(Flags.getByValSize() &&
2760 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002761 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002762 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002763 MipsCCInfo, *ByValArg);
2764 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002765 continue;
2766 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002767
2768 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002769 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002770 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002771 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002772 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002773
Wesley Peck527da1b2010-11-23 03:31:01 +00002774 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002775 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002776 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2777 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002778
2779 // If this is an 8 or 16-bit value, it has been passed promoted
2780 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002781 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002782 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002783 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002784 if (VA.getLocInfo() == CCValAssign::SExt)
2785 Opcode = ISD::AssertSext;
2786 else if (VA.getLocInfo() == CCValAssign::ZExt)
2787 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002788 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002789 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002790 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002791 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002792 }
2793
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002794 // Handle floating point arguments passed in integer registers and
2795 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002796 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002797 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2798 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002799 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Eric Christopher1c29a652014-07-18 22:55:25 +00002800 else if (Subtarget.isABI_O32() && RegVT == MVT::i32 &&
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002801 ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002802 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002803 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002804 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Eric Christopher1c29a652014-07-18 22:55:25 +00002805 if (!Subtarget.isLittle())
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002806 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002807 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002808 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002809 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002810
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002811 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002812 } else { // VA.isRegLoc()
2813
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002814 // sanity check
2815 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002816
Wesley Peck527da1b2010-11-23 03:31:01 +00002817 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002818 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002819 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002820
2821 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002822 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakad1c58ed2013-11-09 02:38:51 +00002823 SDValue Load = DAG.getLoad(ValVT, DL, Chain, FIN,
2824 MachinePointerInfo::getFixedStack(FI),
2825 false, false, false, 0);
2826 InVals.push_back(Load);
2827 OutChains.push_back(Load.getValue(1));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002828 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002829 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002830
Reid Kleckner7a59e082014-05-12 22:01:27 +00002831 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00002832 // The mips ABIs for returning structs by value requires that we copy
2833 // the sret argument into $v0 for the return. Save the argument into
2834 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00002835 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00002836 unsigned Reg = MipsFI->getSRetReturnReg();
2837 if (!Reg) {
2838 Reg = MF.getRegInfo().createVirtualRegister(
Eric Christopher1c29a652014-07-18 22:55:25 +00002839 getRegClassFor(Subtarget.isABI_N64() ? MVT::i64 : MVT::i32));
Reid Kleckner79418562014-05-09 22:32:13 +00002840 MipsFI->setSRetReturnReg(Reg);
2841 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002842 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00002843 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00002844 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002845 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002846 }
2847
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002848 if (IsVarArg)
2849 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002850
Wesley Peck527da1b2010-11-23 03:31:01 +00002851 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002852 // the size of Ins and InVals. This only happens when on varg functions
2853 if (!OutChains.empty()) {
2854 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00002855 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002856 }
2857
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002858 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002859}
2860
Akira Hatanakae2489122011-04-15 21:51:11 +00002861//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002862// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002863//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002864
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002865bool
2866MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002867 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002868 const SmallVectorImpl<ISD::OutputArg> &Outs,
2869 LLVMContext &Context) const {
2870 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002871 CCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002872 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2873}
2874
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002875SDValue
2876MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002877 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002878 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002879 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002880 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002881 // CCValAssign - represent the assignment of
2882 // the return value to a location
2883 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002884 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002885
2886 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +00002887 CCState CCInfo(CallConv, IsVarArg, MF, RVLocs, *DAG.getContext());
Eric Christopher1c29a652014-07-18 22:55:25 +00002888 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002889 CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002890
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002891 // Analyze return values.
Eric Christopher1c29a652014-07-18 22:55:25 +00002892 MipsCCInfo.analyzeReturn(Outs, Subtarget.abiUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002893 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002894
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002895 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002896 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002897
2898 // Copy the result values into the output registers.
2899 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002900 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002901 CCValAssign &VA = RVLocs[i];
2902 assert(VA.isRegLoc() && "Can only return in registers!");
2903
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002904 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002905 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002906
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002907 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002908
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002909 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002910 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002911 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002912 }
2913
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002914 // The mips ABIs for returning structs by value requires that we copy
2915 // the sret argument into $v0 for the return. We saved the argument into
2916 // a virtual register in the entry block, so now we copy the value out
2917 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002918 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002919 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2920 unsigned Reg = MipsFI->getSRetReturnReg();
2921
Wesley Peck527da1b2010-11-23 03:31:01 +00002922 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002923 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002924 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Eric Christopher1c29a652014-07-18 22:55:25 +00002925 unsigned V0 = Subtarget.isABI_N64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002926
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002927 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002928 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002929 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002930 }
2931
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002932 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002933
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002934 // Add the flag if we have it.
2935 if (Flag.getNode())
2936 RetOps.push_back(Flag);
2937
2938 // Return on Mips is always a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00002939 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002940}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002941
Akira Hatanakae2489122011-04-15 21:51:11 +00002942//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002943// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002944//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002945
2946/// getConstraintType - Given a constraint letter, return the type of
2947/// constraint it is for this target.
2948MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002949getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002950{
Daniel Sanders8b59af12013-11-12 12:56:01 +00002951 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002952 // GCC config/mips/constraints.md
2953 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002954 // 'd' : An address register. Equivalent to r
2955 // unless generating MIPS16 code.
2956 // 'y' : Equivalent to r; retained for
2957 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002958 // 'c' : A register suitable for use in an indirect
2959 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002960 // 'l' : The lo register. 1 word storage.
2961 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002962 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002963 switch (Constraint[0]) {
2964 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002965 case 'd':
2966 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002967 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002968 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002969 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002970 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002971 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002972 case 'R':
2973 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002974 }
2975 }
2976 return TargetLowering::getConstraintType(Constraint);
2977}
2978
John Thompsone8360b72010-10-29 17:29:13 +00002979/// Examine constraint type and operand type and determine a weight value.
2980/// This object must already have been set up with the operand type
2981/// and the current alternative constraint selected.
2982TargetLowering::ConstraintWeight
2983MipsTargetLowering::getSingleConstraintMatchWeight(
2984 AsmOperandInfo &info, const char *constraint) const {
2985 ConstraintWeight weight = CW_Invalid;
2986 Value *CallOperandVal = info.CallOperandVal;
2987 // If we don't have a value, we can't do a match,
2988 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00002989 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002990 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002991 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002992 // Look at the constraint type.
2993 switch (*constraint) {
2994 default:
2995 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2996 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002997 case 'd':
2998 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002999 if (type->isIntegerTy())
3000 weight = CW_Register;
3001 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003002 case 'f': // FPU or MSA register
Eric Christopher1c29a652014-07-18 22:55:25 +00003003 if (Subtarget.hasMSA() && type->isVectorTy() &&
Daniel Sanders8b59af12013-11-12 12:56:01 +00003004 cast<VectorType>(type)->getBitWidth() == 128)
3005 weight = CW_Register;
3006 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00003007 weight = CW_Register;
3008 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00003009 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00003010 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003011 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00003012 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00003013 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003014 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003015 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00003016 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00003017 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00003018 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00003019 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00003020 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003021 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003022 if (isa<ConstantInt>(CallOperandVal))
3023 weight = CW_Constant;
3024 break;
Jack Carter0e149b02013-03-04 21:33:15 +00003025 case 'R':
3026 weight = CW_Memory;
3027 break;
John Thompsone8360b72010-10-29 17:29:13 +00003028 }
3029 return weight;
3030}
3031
Akira Hatanaka7473b472013-08-14 00:21:25 +00003032/// This is a helper function to parse a physical register string and split it
3033/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
3034/// that is returned indicates whether parsing was successful. The second flag
3035/// is true if the numeric part exists.
3036static std::pair<bool, bool>
3037parsePhysicalReg(const StringRef &C, std::string &Prefix,
3038 unsigned long long &Reg) {
3039 if (C.front() != '{' || C.back() != '}')
3040 return std::make_pair(false, false);
3041
3042 // Search for the first numeric character.
3043 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
3044 I = std::find_if(B, E, std::ptr_fun(isdigit));
3045
3046 Prefix.assign(B, I - B);
3047
3048 // The second flag is set to false if no numeric characters were found.
3049 if (I == E)
3050 return std::make_pair(true, false);
3051
3052 // Parse the numeric characters.
3053 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
3054 true);
3055}
3056
3057std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
3058parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
Eric Christopherd9134482014-08-04 21:25:23 +00003059 const TargetRegisterInfo *TRI =
3060 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Akira Hatanaka7473b472013-08-14 00:21:25 +00003061 const TargetRegisterClass *RC;
3062 std::string Prefix;
3063 unsigned long long Reg;
3064
3065 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
3066
3067 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00003068 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003069
3070 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
3071 // No numeric characters follow "hi" or "lo".
3072 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003073 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003074
3075 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003076 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003077 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003078 } else if (Prefix.compare(0, 4, "$msa") == 0) {
3079 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
3080
3081 // No numeric characters follow the name.
3082 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003083 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003084
3085 Reg = StringSwitch<unsigned long long>(Prefix)
3086 .Case("$msair", Mips::MSAIR)
3087 .Case("$msacsr", Mips::MSACSR)
3088 .Case("$msaaccess", Mips::MSAAccess)
3089 .Case("$msasave", Mips::MSASave)
3090 .Case("$msamodify", Mips::MSAModify)
3091 .Case("$msarequest", Mips::MSARequest)
3092 .Case("$msamap", Mips::MSAMap)
3093 .Case("$msaunmap", Mips::MSAUnmap)
3094 .Default(0);
3095
3096 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00003097 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003098
3099 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
3100 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003101 }
3102
3103 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003104 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003105
3106 if (Prefix == "$f") { // Parse $f0-$f31.
3107 // If the size of FP registers is 64-bit or Reg is an even number, select
3108 // the 64-bit register class. Otherwise, select the 32-bit register class.
3109 if (VT == MVT::Other)
Eric Christopher1c29a652014-07-18 22:55:25 +00003110 VT = (Subtarget.isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003111
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003112 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003113
3114 if (RC == &Mips::AFGR64RegClass) {
3115 assert(Reg % 2 == 0);
3116 Reg >>= 1;
3117 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003118 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003119 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003120 else if (Prefix == "$w") { // Parse $w0-$w31.
3121 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003122 } else { // Parse $0-$31.
3123 assert(Prefix == "$");
3124 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3125 }
3126
3127 assert(Reg < RC->getNumRegs());
3128 return std::make_pair(*(RC->begin() + Reg), RC);
3129}
3130
Eric Christophereaf77dc2011-06-29 19:33:04 +00003131/// Given a register class constraint, like 'r', if this corresponds directly
3132/// to an LLVM register class, return a register of 0 and the register class
3133/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003134std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00003135getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003136{
3137 if (Constraint.size() == 1) {
3138 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003139 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3140 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003141 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003142 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
Eric Christopher1c29a652014-07-18 22:55:25 +00003143 if (Subtarget.inMips16Mode())
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003144 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003145 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003146 }
Eric Christopher1c29a652014-07-18 22:55:25 +00003147 if (VT == MVT::i64 && !Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003148 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003149 if (VT == MVT::i64 && Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003150 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003151 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003152 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003153 case 'f': // FPU or MSA register
3154 if (VT == MVT::v16i8)
3155 return std::make_pair(0U, &Mips::MSA128BRegClass);
3156 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3157 return std::make_pair(0U, &Mips::MSA128HRegClass);
3158 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3159 return std::make_pair(0U, &Mips::MSA128WRegClass);
3160 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3161 return std::make_pair(0U, &Mips::MSA128DRegClass);
3162 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003163 return std::make_pair(0U, &Mips::FGR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003164 else if ((VT == MVT::f64) && (!Subtarget.isSingleFloat())) {
3165 if (Subtarget.isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003166 return std::make_pair(0U, &Mips::FGR64RegClass);
3167 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003168 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003169 break;
3170 case 'c': // register suitable for indirect jump
3171 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003172 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003173 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003174 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003175 case 'l': // register suitable for indirect jump
3176 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003177 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3178 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003179 case 'x': // register suitable for indirect jump
3180 // Fixme: Not triggering the use of both hi and low
3181 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003182 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003183 }
3184 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003185
3186 std::pair<unsigned, const TargetRegisterClass *> R;
3187 R = parseRegForInlineAsmConstraint(Constraint, VT);
3188
3189 if (R.second)
3190 return R;
3191
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003192 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3193}
3194
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003195/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3196/// vector. If it is invalid, don't add anything to Ops.
3197void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3198 std::string &Constraint,
3199 std::vector<SDValue>&Ops,
3200 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003201 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003202
3203 // Only support length 1 constraints for now.
3204 if (Constraint.length() > 1) return;
3205
3206 char ConstraintLetter = Constraint[0];
3207 switch (ConstraintLetter) {
3208 default: break; // This will fall through to the generic implementation
3209 case 'I': // Signed 16 bit constant
3210 // If this fails, the parent routine will give an error
3211 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3212 EVT Type = Op.getValueType();
3213 int64_t Val = C->getSExtValue();
3214 if (isInt<16>(Val)) {
3215 Result = DAG.getTargetConstant(Val, Type);
3216 break;
3217 }
3218 }
3219 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003220 case 'J': // integer zero
3221 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3222 EVT Type = Op.getValueType();
3223 int64_t Val = C->getZExtValue();
3224 if (Val == 0) {
3225 Result = DAG.getTargetConstant(0, Type);
3226 break;
3227 }
3228 }
3229 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003230 case 'K': // unsigned 16 bit immediate
3231 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3232 EVT Type = Op.getValueType();
3233 uint64_t Val = (uint64_t)C->getZExtValue();
3234 if (isUInt<16>(Val)) {
3235 Result = DAG.getTargetConstant(Val, Type);
3236 break;
3237 }
3238 }
3239 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003240 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3241 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3242 EVT Type = Op.getValueType();
3243 int64_t Val = C->getSExtValue();
3244 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3245 Result = DAG.getTargetConstant(Val, Type);
3246 break;
3247 }
3248 }
3249 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003250 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3251 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3252 EVT Type = Op.getValueType();
3253 int64_t Val = C->getSExtValue();
3254 if ((Val >= -65535) && (Val <= -1)) {
3255 Result = DAG.getTargetConstant(Val, Type);
3256 break;
3257 }
3258 }
3259 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003260 case 'O': // signed 15 bit immediate
3261 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3262 EVT Type = Op.getValueType();
3263 int64_t Val = C->getSExtValue();
3264 if ((isInt<15>(Val))) {
3265 Result = DAG.getTargetConstant(Val, Type);
3266 break;
3267 }
3268 }
3269 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003270 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3271 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3272 EVT Type = Op.getValueType();
3273 int64_t Val = C->getSExtValue();
3274 if ((Val <= 65535) && (Val >= 1)) {
3275 Result = DAG.getTargetConstant(Val, Type);
3276 break;
3277 }
3278 }
3279 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003280 }
3281
3282 if (Result.getNode()) {
3283 Ops.push_back(Result);
3284 return;
3285 }
3286
3287 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3288}
3289
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003290bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3291 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003292 // No global is ever allowed as a base.
3293 if (AM.BaseGV)
3294 return false;
3295
3296 switch (AM.Scale) {
3297 case 0: // "r+i" or just "i", depending on HasBaseReg.
3298 break;
3299 case 1:
3300 if (!AM.HasBaseReg) // allow "r+i".
3301 break;
3302 return false; // disallow "r+r" or "r+r+i".
3303 default:
3304 return false;
3305 }
3306
3307 return true;
3308}
3309
3310bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003311MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3312 // The Mips target isn't yet aware of offsets.
3313 return false;
3314}
Evan Cheng16993aa2009-10-27 19:56:55 +00003315
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003316EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003317 unsigned SrcAlign,
3318 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003319 bool MemcpyStrSrc,
3320 MachineFunction &MF) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003321 if (Subtarget.hasMips64())
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003322 return MVT::i64;
3323
3324 return MVT::i32;
3325}
3326
Evan Cheng83896a52009-10-28 01:43:28 +00003327bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3328 if (VT != MVT::f32 && VT != MVT::f64)
3329 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003330 if (Imm.isNegZero())
3331 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003332 return Imm.isZero();
3333}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003334
3335unsigned MipsTargetLowering::getJumpTableEncoding() const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003336 if (Subtarget.isABI_N64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003337 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003338
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003339 return TargetLowering::getJumpTableEncoding();
3340}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003341
Akira Hatanakae092f722013-03-05 22:54:59 +00003342/// This function returns true if CallSym is a long double emulation routine.
3343static bool isF128SoftLibCall(const char *CallSym) {
3344 const char *const LibCalls[] =
3345 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3346 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3347 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3348 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3349 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3350 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3351 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3352 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3353 "truncl"};
3354
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003355 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003356
3357 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003358 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003359
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003360#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003361 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003362 assert(Comp(*I, *(I + 1)));
3363#endif
3364
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003365 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003366}
3367
3368/// This function returns true if Ty is fp128 or i128 which was originally a
3369/// fp128.
3370static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3371 if (Ty->isFP128Ty())
3372 return true;
3373
3374 const ExternalSymbolSDNode *ES =
3375 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3376
3377 // If the Ty is i128 and the function being called is a long double emulation
3378 // routine, then the original type is f128.
3379 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3380}
3381
Reed Kotler783c7942013-05-10 22:25:39 +00003382MipsTargetLowering::MipsCC::SpecialCallingConvType
3383 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3384 MipsCC::SpecialCallingConvType SpecialCallingConv =
Alp Toker98444342014-04-19 23:56:35 +00003385 MipsCC::NoSpecialCallingConv;
Eric Christopher1c29a652014-07-18 22:55:25 +00003386 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00003387 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3388 llvm::StringRef Sym = G->getGlobal()->getName();
3389 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00003390 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00003391 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3392 }
3393 }
3394 }
3395 return SpecialCallingConv;
3396}
3397
3398MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003399 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003400 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003401 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003402 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003403 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003404 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003405}
3406
Reed Kotler783c7942013-05-10 22:25:39 +00003407
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003408void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003409analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003410 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3411 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003412 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3413 "CallingConv::Fast shouldn't be used for vararg functions.");
3414
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003415 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003416 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003417
3418 for (unsigned I = 0; I != NumOpnds; ++I) {
3419 MVT ArgVT = Args[I].VT;
3420 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3421 bool R;
3422
3423 if (ArgFlags.isByVal()) {
3424 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3425 continue;
3426 }
3427
Akira Hatanaka5001be52013-02-15 21:45:11 +00003428 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003429 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003430 else {
3431 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3432 IsSoftFloat);
3433 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3434 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003435
3436 if (R) {
3437#ifndef NDEBUG
3438 dbgs() << "Call operand #" << I << " has unhandled type "
3439 << EVT(ArgVT).getEVTString();
3440#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003441 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003442 }
3443 }
3444}
3445
3446void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003447analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3448 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003449 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003450 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003451 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003452
3453 for (unsigned I = 0; I != NumArgs; ++I) {
3454 MVT ArgVT = Args[I].VT;
3455 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003456 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3457 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003458
3459 if (ArgFlags.isByVal()) {
3460 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3461 continue;
3462 }
3463
Craig Topper062a2ba2014-04-25 05:30:21 +00003464 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), nullptr, IsSoftFloat);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003465
3466 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003467 continue;
3468
3469#ifndef NDEBUG
3470 dbgs() << "Formal Arg #" << I << " has unhandled type "
3471 << EVT(ArgVT).getEVTString();
3472#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003473 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003474 }
3475}
3476
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003477template<typename Ty>
3478void MipsTargetLowering::MipsCC::
3479analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3480 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003481 CCAssignFn *Fn;
3482
3483 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3484 Fn = RetCC_F128Soft;
3485 else
3486 Fn = RetCC_Mips;
3487
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003488 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3489 MVT VT = RetVals[I].VT;
3490 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3491 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3492
Akira Hatanakae092f722013-03-05 22:54:59 +00003493 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003494#ifndef NDEBUG
3495 dbgs() << "Call result #" << I << " has unhandled type "
3496 << EVT(VT).getEVTString() << '\n';
3497#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003498 llvm_unreachable(nullptr);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003499 }
3500 }
3501}
3502
3503void MipsTargetLowering::MipsCC::
3504analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3505 const SDNode *CallNode, const Type *RetTy) const {
3506 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3507}
3508
3509void MipsTargetLowering::MipsCC::
3510analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3511 const Type *RetTy) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003512 analyzeReturn(Outs, IsSoftFloat, nullptr, RetTy);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003513}
3514
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003515void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3516 MVT LocVT,
3517 CCValAssign::LocInfo LocInfo,
3518 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003519 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3520
3521 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003522 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003523 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3524 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3525 RegSize * 2);
3526
Akira Hatanaka5001be52013-02-15 21:45:11 +00003527 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003528 allocateRegs(ByVal, ByValSize, Align);
3529
3530 // Allocate space on caller's stack.
3531 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3532 Align);
3533 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3534 LocInfo));
3535 ByValArgs.push_back(ByVal);
3536}
3537
Akira Hatanaka5001be52013-02-15 21:45:11 +00003538unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3539 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3540}
3541
3542unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3543 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3544}
3545
Craig Topper840beec2014-04-04 05:16:06 +00003546const MCPhysReg *MipsTargetLowering::MipsCC::intArgRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003547 return IsO32 ? O32IntRegs : Mips64IntRegs;
3548}
3549
3550llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3551 if (CallConv == CallingConv::Fast)
3552 return CC_Mips_FastCC;
3553
Reed Kotler783c7942013-05-10 22:25:39 +00003554 if (SpecialCallingConv == Mips16RetHelperConv)
3555 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003556 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003557}
3558
3559llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003560 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003561}
3562
Craig Topper840beec2014-04-04 05:16:06 +00003563const MCPhysReg *MipsTargetLowering::MipsCC::shadowRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003564 return IsO32 ? O32IntRegs : Mips64DPRegs;
3565}
3566
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003567void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3568 unsigned ByValSize,
3569 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003570 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003571 const MCPhysReg *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003572 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3573 "Byval argument's size and alignment should be a multiple of"
3574 "RegSize.");
3575
3576 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3577
3578 // If Align > RegSize, the first arg register must be even.
3579 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3580 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3581 ++ByVal.FirstIdx;
3582 }
3583
3584 // Mark the registers allocated.
3585 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3586 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3587 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3588}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003589
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003590MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3591 const SDNode *CallNode,
3592 bool IsSoftFloat) const {
3593 if (IsSoftFloat || IsO32)
3594 return VT;
3595
3596 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003597 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003598 assert(VT == MVT::i64);
3599 return MVT::f64;
3600 }
3601
3602 return VT;
3603}
3604
Akira Hatanaka25dad192012-10-27 00:10:18 +00003605void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003606copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003607 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3608 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3609 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3610 MachineFunction &MF = DAG.getMachineFunction();
3611 MachineFrameInfo *MFI = MF.getFrameInfo();
3612 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3613 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3614 int FrameObjOffset;
3615
3616 if (RegAreaSize)
3617 FrameObjOffset = (int)CC.reservedArgArea() -
3618 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3619 else
3620 FrameObjOffset = ByVal.Address;
3621
3622 // Create frame object.
3623 EVT PtrTy = getPointerTy();
3624 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3625 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3626 InVals.push_back(FIN);
3627
3628 if (!ByVal.NumRegs)
3629 return;
3630
3631 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003632 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003633 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3634
3635 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3636 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003637 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003638 unsigned Offset = I * CC.regSize();
3639 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3640 DAG.getConstant(Offset, PtrTy));
3641 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3642 StorePtr, MachinePointerInfo(FuncArg, Offset),
3643 false, false, 0);
3644 OutChains.push_back(Store);
3645 }
3646}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003647
3648// Copy byVal arg to registers and stack.
3649void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003650passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003651 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003652 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003653 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3654 const MipsCC &CC, const ByValArgInfo &ByVal,
3655 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003656 unsigned ByValSizeInBytes = Flags.getByValSize();
3657 unsigned OffsetInBytes = 0; // From beginning of struct
3658 unsigned RegSizeInBytes = CC.regSize();
3659 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
3660 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003661
3662 if (ByVal.NumRegs) {
Craig Topper840beec2014-04-04 05:16:06 +00003663 const MCPhysReg *ArgRegs = CC.intArgRegs();
Daniel Sandersac272632014-05-23 13:18:02 +00003664 bool LeftoverBytes = (ByVal.NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003665 unsigned I = 0;
3666
3667 // Copy words to registers.
Daniel Sandersac272632014-05-23 13:18:02 +00003668 for (; I < ByVal.NumRegs - LeftoverBytes;
3669 ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003670 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003671 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003672 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3673 MachinePointerInfo(), false, false, false,
3674 Alignment);
3675 MemOpChains.push_back(LoadVal.getValue(1));
3676 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3677 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3678 }
3679
3680 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003681 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003682 return;
3683
3684 // Copy the remainder of the byval argument with sub-word loads and shifts.
3685 if (LeftoverBytes) {
Daniel Sandersac272632014-05-23 13:18:02 +00003686 assert((ByValSizeInBytes > OffsetInBytes) &&
3687 (ByValSizeInBytes < OffsetInBytes + RegSizeInBytes) &&
3688 "Size of the remainder should be smaller than RegSizeInBytes.");
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003689 SDValue Val;
3690
Daniel Sandersac272632014-05-23 13:18:02 +00003691 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3692 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3693 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003694
Daniel Sandersac272632014-05-23 13:18:02 +00003695 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003696 continue;
3697
3698 // Load subword.
3699 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003700 DAG.getConstant(OffsetInBytes, PtrTy));
3701 SDValue LoadVal = DAG.getExtLoad(
3702 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00003703 MVT::getIntegerVT(LoadSizeInBytes * 8), false, false, false,
3704 Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003705 MemOpChains.push_back(LoadVal.getValue(1));
3706
3707 // Shift the loaded value.
3708 unsigned Shamt;
3709
3710 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003711 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003712 else
Daniel Sandersac272632014-05-23 13:18:02 +00003713 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003714
3715 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3716 DAG.getConstant(Shamt, MVT::i32));
3717
3718 if (Val.getNode())
3719 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3720 else
3721 Val = Shift;
3722
Daniel Sandersac272632014-05-23 13:18:02 +00003723 OffsetInBytes += LoadSizeInBytes;
3724 TotalBytesLoaded += LoadSizeInBytes;
3725 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003726 }
3727
3728 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3729 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3730 return;
3731 }
3732 }
3733
3734 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003735 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003736 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003737 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003738 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3739 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003740 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3741 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003742 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003743 MemOpChains.push_back(Chain);
3744}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003745
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003746void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3747 const MipsCC &CC, SDValue Chain,
3748 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003749 unsigned NumRegs = CC.numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003750 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka2a134022012-10-27 00:21:13 +00003751 const CCState &CCInfo = CC.getCCInfo();
3752 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3753 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003754 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003755 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3756 MachineFunction &MF = DAG.getMachineFunction();
3757 MachineFrameInfo *MFI = MF.getFrameInfo();
3758 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3759
3760 // Offset of the first variable argument from stack pointer.
3761 int VaArgOffset;
3762
3763 if (NumRegs == Idx)
3764 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3765 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003766 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003767
3768 // Record the frame index of the first variable argument
3769 // which is a value necessary to VASTART.
3770 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3771 MipsFI->setVarArgsFrameIndex(FI);
3772
3773 // Copy the integer registers that have not been used for argument passing
3774 // to the argument register save area. For O32, the save area is allocated
3775 // in the caller's stack frame, while for N32/64, it is allocated in the
3776 // callee's stack frame.
3777 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003778 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003779 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3780 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3781 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3782 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3783 MachinePointerInfo(), false, false, 0);
Eric Christopher1c29a652014-07-18 22:55:25 +00003784 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(
3785 (Value *)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003786 OutChains.push_back(Store);
3787 }
3788}