blob: 2cd59224a92b3081cb31b32f965c3053b0e8ad46 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00003def simm4 : Operand<i32>;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +00004def simm7 : Operand<i32>;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00005
Jack Carter97700972013-08-13 20:19:16 +00006def simm12 : Operand<i32> {
7 let DecoderMethod = "DecodeSimm12";
8}
9
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000010def uimm5_lsl2 : Operand<OtherVT> {
11 let EncoderMethod = "getUImm5Lsl2Encoding";
12}
13
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000014def simm9_addiusp : Operand<i32> {
15 let EncoderMethod = "getSImm9AddiuspValue";
16}
17
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000018def uimm3_shift : Operand<i32> {
19 let EncoderMethod = "getUImm3Mod8Encoding";
20}
21
Zoran Jovanovicbac36192014-10-23 11:06:34 +000022def simm3_lsa2 : Operand<i32> {
23 let EncoderMethod = "getSImm3Lsa2Value";
24}
25
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000026def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
27
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000028def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
29
Jack Carter97700972013-08-13 20:19:16 +000030def mem_mm_12 : Operand<i32> {
31 let PrintMethod = "printMemOperand";
32 let MIOperandInfo = (ops GPR32, simm12);
33 let EncoderMethod = "getMemEncodingMMImm12";
34 let ParserMatchClass = MipsMemAsmOperand;
35 let OperandType = "OPERAND_MEMORY";
36}
37
Zoran Jovanovic507e0842013-10-29 16:38:59 +000038def jmptarget_mm : Operand<OtherVT> {
39 let EncoderMethod = "getJumpTargetOpValueMM";
40}
41
42def calltarget_mm : Operand<iPTR> {
43 let EncoderMethod = "getJumpTargetOpValueMM";
44}
45
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +000046def brtarget_mm : Operand<OtherVT> {
47 let EncoderMethod = "getBranchTargetOpValueMM";
48 let OperandType = "OPERAND_PCREL";
49 let DecoderMethod = "DecodeBranchTargetMM";
50}
51
Zoran Jovanovic73ff9482014-08-14 12:09:10 +000052class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
53 RegisterOperand RO> :
54 InstSE<(outs), (ins RO:$rs, opnd:$offset),
55 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
56 let isBranch = 1;
57 let isTerminator = 1;
58 let hasDelaySlot = 0;
59 let Defs = [AT];
60}
61
Jack Carter97700972013-08-13 20:19:16 +000062let canFoldAsLoad = 1 in
63class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
64 Operand MemOpnd> :
65 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
66 !strconcat(opstr, "\t$rt, $addr"),
67 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
68 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +000069 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +000070 string Constraints = "$src = $rt";
71}
72
73class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
74 Operand MemOpnd>:
75 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
76 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +000077 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
78 let DecoderMethod = "DecodeMemMMImm12";
79}
Jack Carter97700972013-08-13 20:19:16 +000080
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000081class LLBaseMM<string opstr, RegisterOperand RO> :
82 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
83 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +000084 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000085 let mayLoad = 1;
86}
87
88class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +000089 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000090 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +000091 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000092 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +000093 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000094}
95
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +000096class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
97 InstrItinClass Itin = NoItinerary> :
98 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
99 !strconcat(opstr, "\t$rt, $addr"),
100 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
101 let DecoderMethod = "DecodeMemMMImm12";
102 let canFoldAsLoad = 1;
103 let mayLoad = 1;
104}
105
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000106class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
107 InstrItinClass Itin = NoItinerary,
108 SDPatternOperator OpNode = null_frag> :
109 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
110 !strconcat(opstr, "\t$rd, $rs, $rt"),
111 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
112 let isCommutable = isComm;
113}
114
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000115class LogicRMM16<string opstr, RegisterOperand RO,
116 InstrItinClass Itin = NoItinerary,
117 SDPatternOperator OpNode = null_frag> :
118 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
119 !strconcat(opstr, "\t$rt, $rs"),
120 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
121 let isCommutable = 1;
122 let Constraints = "$rt = $dst";
123}
124
125class NotMM16<string opstr, RegisterOperand RO> :
126 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
127 !strconcat(opstr, "\t$rt, $rs"),
128 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
129
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000130class ShiftIMM16<string opstr, Operand ImmOpnd,
131 RegisterOperand RO, SDPatternOperator OpNode = null_frag,
132 SDPatternOperator PF = null_frag,
133 InstrItinClass Itin = NoItinerary> :
134 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
135 !strconcat(opstr, "\t$rd, $rt, $shamt"),
136 [(set RO:$rd, (OpNode RO:$rt, PF:$shamt))], Itin, FrmR>;
137
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000138class AddImmUR2<string opstr, RegisterOperand RO> :
139 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
140 !strconcat(opstr, "\t$rd, $rs, $imm"),
141 [], NoItinerary, FrmR> {
142 let isCommutable = 1;
143}
144
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000145class AddImmUS5<string opstr, RegisterOperand RO> :
146 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
147 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
148 let Constraints = "$rd = $dst";
149 let isCommutable = 1;
150}
151
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000152class AddImmUSP<string opstr> :
153 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
154 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
155
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000156class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
157 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
158 [], II_MFHI_MFLO, FrmR> {
159 let Uses = [UseReg];
160 let hasSideEffects = 0;
161}
162
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000163class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
164 InstrItinClass Itin = NoItinerary> :
165 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
166 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
167 let isCommutable = isComm;
168 let isReMaterializable = 1;
169}
170
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000171class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO,
172 SDPatternOperator imm_type = null_frag> :
173 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
174 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
175 let isReMaterializable = 1;
176}
177
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000178// 16-bit Jump and Link (Call)
179class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
180 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000181 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000182 let isCall = 1;
183 let hasDelaySlot = 1;
184 let Defs = [RA];
185}
186
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000187// 16-bit Jump Reg
188class JumpRegMM16<string opstr, RegisterOperand RO> :
189 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
190 [], IIBranch, FrmR> {
191 let hasDelaySlot = 1;
192 let isBranch = 1;
193 let isIndirectBranch = 1;
194}
195
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000196// Base class for JRADDIUSP instruction.
197class JumpRAddiuStackMM16 :
198 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
199 [], IIBranch, FrmR> {
200 let isTerminator = 1;
201 let isBarrier = 1;
202 let hasDelaySlot = 1;
203 let isBranch = 1;
204 let isIndirectBranch = 1;
205}
206
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000207// 16-bit Jump and Link (Call) - Short Delay Slot
208class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
209 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
210 [], IIBranch, FrmR> {
211 let isCall = 1;
212 let hasDelaySlot = 1;
213 let Defs = [RA];
214}
215
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000216// 16-bit Jump Register Compact - No delay slot
217class JumpRegCMM16<string opstr, RegisterOperand RO> :
218 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
219 [], IIBranch, FrmR> {
220 let isTerminator = 1;
221 let isBarrier = 1;
222 let isBranch = 1;
223 let isIndirectBranch = 1;
224}
225
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000226// MicroMIPS Jump and Link (Call) - Short Delay Slot
227let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
228 class JumpLinkMM<string opstr, DAGOperand opnd> :
229 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
230 [], IIBranch, FrmJ, opstr> {
231 let DecoderMethod = "DecodeJumpTargetMM";
232 }
233
234 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
235 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
236 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000237
238 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
239 RegisterOperand RO> :
240 InstSE<(outs), (ins RO:$rs, opnd:$offset),
241 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000242}
243
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000244def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
245 ARITH_FM_MM16<0>;
246def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
247 ARITH_FM_MM16<1>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000248def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
249 LOGIC_FM_MM16<0x2>;
250def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
251 LOGIC_FM_MM16<0x3>;
252def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
253 LOGIC_FM_MM16<0x1>;
254def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000255def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, shl,
256 immZExt2Shift, II_SLL>, SHIFT_FM_MM16<0>;
257def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, srl,
258 immZExt2Shift, II_SRL>, SHIFT_FM_MM16<1>;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000259def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000260def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000261def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000262def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
263def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000264def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000265def LI16_MM : LoadImmMM16<"li16", simm7, GPRMM16Opnd, immLi16>,
266 LI_FM_MM16, IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000267def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000268def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000269def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000270def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000271def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000272
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000273class WaitMM<string opstr> :
274 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
275 NoItinerary, FrmOther, opstr>;
276
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000277let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000278 /// Compact Branch Instructions
279 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
280 COMPACT_BRANCH_FM_MM<0x7>;
281 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
282 COMPACT_BRANCH_FM_MM<0x5>;
283
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000284 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000285 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000286 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000287 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000288 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000289 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000290 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000291 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000292 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000293 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000294 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000295 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000296 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000297 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000298 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000299 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000300
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000301 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
302 LW_FM_MM<0xc>;
303
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000304 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000305 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
306 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
307 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
308 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
309 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
310 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
311 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000312 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000313 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000314 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000315 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000316 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000317 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000318 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000319 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000320 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000321 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000322 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000323 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000324 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000325 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000326 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000327 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000328
329 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000330 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000331 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000332 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000333 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000334 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000335 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000336 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000337 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000338 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000339 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000340 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000341 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000342 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000343 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000344 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000345 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000346
347 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000348 let DecoderMethod = "DecodeMemMMImm16" in {
349 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
350 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
351 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
352 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
353 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
354 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
355 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
356 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
357 }
Jack Carter97700972013-08-13 20:19:16 +0000358
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000359 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000360
Jack Carter97700972013-08-13 20:19:16 +0000361 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000362 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
363 LWL_FM_MM<0x0>;
364 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
365 LWL_FM_MM<0x1>;
366 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
367 LWL_FM_MM<0x8>;
368 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
369 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000370
371 /// Move Conditional
372 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
373 NoItinerary>, ADD_FM_MM<0, 0x58>;
374 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
375 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000376 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000377 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000378 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000379 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000380
381 /// Move to/from HI/LO
382 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
383 MTLO_FM_MM<0x0b5>;
384 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
385 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000386 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000387 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000388 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000389 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000390
391 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000392 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
393 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
394 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
395 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000396
397 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000398 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
399 ISA_MIPS32;
400 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
401 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000402
403 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000404 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
405 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
406 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
407 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000408
409 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000410 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
411 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000412
413 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
414 EXT_FM_MM<0x2c>;
415 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
416 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000417
418 /// Jump Instructions
419 let DecoderMethod = "DecodeJumpTargetMM" in {
420 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
421 J_FM_MM<0x35>;
422 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000423 }
424 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000425 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000426
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000427 /// Jump Instructions - Short Delay Slot
428 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
429 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
430
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000431 /// Branch Instructions
432 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
433 BEQ_FM_MM<0x25>;
434 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
435 BEQ_FM_MM<0x2d>;
436 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
437 BGEZ_FM_MM<0x2>;
438 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
439 BGEZ_FM_MM<0x6>;
440 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
441 BGEZ_FM_MM<0x4>;
442 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
443 BGEZ_FM_MM<0x0>;
444 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
445 BGEZAL_FM_MM<0x03>;
446 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
447 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000448
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000449 /// Branch Instructions - Short Delay Slot
450 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
451 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
452 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
453 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
454
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000455 /// Control Instructions
456 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
457 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
458 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000459 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000460 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
461 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000462 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
463 ISA_MIPS32R2;
464 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
465 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000466
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000467 /// Trap Instructions
468 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
469 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
470 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
471 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
472 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
473 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000474
475 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
476 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
477 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
478 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
479 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
480 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000481
482 /// Load-linked, Store-conditional
483 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
484 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000485
486 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
487 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
488 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
489 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000490}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000491
492//===----------------------------------------------------------------------===//
493// MicroMips instruction aliases
494//===----------------------------------------------------------------------===//
495
496let Predicates = [InMicroMips] in {
Daniel Sanders7d290b02014-05-08 16:12:31 +0000497 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000498}