blob: 050e5ef8b290a88567af54f112517d40af8a4fe6 [file] [log] [blame]
Igor Bregerb4442f32017-02-10 07:05:56 +00001//===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for X86.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "X86LegalizerInfo.h"
15#include "X86Subtarget.h"
Igor Breger531a2032017-03-26 08:11:12 +000016#include "X86TargetMachine.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000017#include "llvm/CodeGen/TargetOpcodes.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000018#include "llvm/CodeGen/ValueTypes.h"
19#include "llvm/IR/DerivedTypes.h"
20#include "llvm/IR/Type.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000021
22using namespace llvm;
Igor Breger321cf3c2017-03-03 08:06:46 +000023using namespace TargetOpcode;
Daniel Sanders9ade5592018-01-29 17:37:29 +000024using namespace LegalizeActions;
Igor Bregerb4442f32017-02-10 07:05:56 +000025
Kristof Beylsaf9814a2017-11-07 10:34:34 +000026/// FIXME: The following static functions are SizeChangeStrategy functions
27/// that are meant to temporarily mimic the behaviour of the old legalization
28/// based on doubling/halving non-legal types as closely as possible. This is
29/// not entirly possible as only legalizing the types that are exactly a power
30/// of 2 times the size of the legal types would require specifying all those
31/// sizes explicitly.
32/// In practice, not specifying those isn't a problem, and the below functions
33/// should disappear quickly as we add support for legalizing non-power-of-2
34/// sized types further.
35static void
36addAndInterleaveWithUnsupported(LegalizerInfo::SizeAndActionsVec &result,
37 const LegalizerInfo::SizeAndActionsVec &v) {
38 for (unsigned i = 0; i < v.size(); ++i) {
39 result.push_back(v[i]);
40 if (i + 1 < v[i].first && i + 1 < v.size() &&
41 v[i + 1].first != v[i].first + 1)
Daniel Sanders9ade5592018-01-29 17:37:29 +000042 result.push_back({v[i].first + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000043 }
44}
45
46static LegalizerInfo::SizeAndActionsVec
47widen_1(const LegalizerInfo::SizeAndActionsVec &v) {
48 assert(v.size() >= 1);
49 assert(v[0].first > 1);
Daniel Sanders9ade5592018-01-29 17:37:29 +000050 LegalizerInfo::SizeAndActionsVec result = {{1, WidenScalar},
51 {2, Unsupported}};
Kristof Beylsaf9814a2017-11-07 10:34:34 +000052 addAndInterleaveWithUnsupported(result, v);
53 auto Largest = result.back().first;
Daniel Sanders9ade5592018-01-29 17:37:29 +000054 result.push_back({Largest + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000055 return result;
56}
57
Igor Breger531a2032017-03-26 08:11:12 +000058X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI,
59 const X86TargetMachine &TM)
60 : Subtarget(STI), TM(TM) {
Igor Bregerb4442f32017-02-10 07:05:56 +000061
62 setLegalizerInfo32bit();
63 setLegalizerInfo64bit();
Igor Breger321cf3c2017-03-03 08:06:46 +000064 setLegalizerInfoSSE1();
65 setLegalizerInfoSSE2();
Igor Breger605b9652017-05-08 09:03:37 +000066 setLegalizerInfoSSE41();
Igor Breger617be6e2017-05-23 08:23:51 +000067 setLegalizerInfoAVX();
Igor Breger605b9652017-05-08 09:03:37 +000068 setLegalizerInfoAVX2();
69 setLegalizerInfoAVX512();
70 setLegalizerInfoAVX512DQ();
71 setLegalizerInfoAVX512BW();
Igor Bregerb4442f32017-02-10 07:05:56 +000072
Kristof Beylsaf9814a2017-11-07 10:34:34 +000073 setLegalizeScalarToDifferentSizeStrategy(G_PHI, 0, widen_1);
74 for (unsigned BinOp : {G_SUB, G_MUL, G_AND, G_OR, G_XOR})
75 setLegalizeScalarToDifferentSizeStrategy(BinOp, 0, widen_1);
76 for (unsigned MemOp : {G_LOAD, G_STORE})
77 setLegalizeScalarToDifferentSizeStrategy(MemOp, 0,
78 narrowToSmallerAndWidenToSmallest);
79 setLegalizeScalarToDifferentSizeStrategy(
80 G_GEP, 1, widenToLargerTypesUnsupportedOtherwise);
81 setLegalizeScalarToDifferentSizeStrategy(
82 G_CONSTANT, 0, widenToLargerTypesAndNarrowToLargest);
83
Igor Bregerb4442f32017-02-10 07:05:56 +000084 computeTables();
85}
86
87void X86LegalizerInfo::setLegalizerInfo32bit() {
88
Igor Breger42f8bfc2017-08-31 11:40:03 +000089 const LLT p0 = LLT::pointer(0, TM.getPointerSize() * 8);
Igor Breger29537882017-04-07 14:41:59 +000090 const LLT s1 = LLT::scalar(1);
Igor Bregerb4442f32017-02-10 07:05:56 +000091 const LLT s8 = LLT::scalar(8);
92 const LLT s16 = LLT::scalar(16);
93 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +000094 const LLT s64 = LLT::scalar(64);
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +000095 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +000096
Igor Breger47be5fb2017-08-24 07:06:27 +000097 for (auto Ty : {p0, s1, s8, s16, s32})
98 setAction({G_IMPLICIT_DEF, Ty}, Legal);
99
Igor Breger2661ae42017-09-04 09:06:45 +0000100 for (auto Ty : {s8, s16, s32, p0})
101 setAction({G_PHI, Ty}, Legal);
102
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000103 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Bregera8ba5722017-03-23 15:25:57 +0000104 for (auto Ty : {s8, s16, s32})
105 setAction({BinOp, Ty}, Legal);
106
Igor Breger28f290f2017-05-17 12:48:08 +0000107 for (unsigned Op : {G_UADDE}) {
108 setAction({Op, s32}, Legal);
109 setAction({Op, 1, s1}, Legal);
110 }
111
Igor Bregera8ba5722017-03-23 15:25:57 +0000112 for (unsigned MemOp : {G_LOAD, G_STORE}) {
113 for (auto Ty : {s8, s16, s32, p0})
114 setAction({MemOp, Ty}, Legal);
115
116 // And everything's fine in addrspace 0.
117 setAction({MemOp, 1, p0}, Legal);
Igor Bregerf7359d82017-02-22 12:25:09 +0000118 }
Igor Breger531a2032017-03-26 08:11:12 +0000119
120 // Pointer-handling
121 setAction({G_FRAME_INDEX, p0}, Legal);
Igor Breger717bd362017-07-02 08:58:29 +0000122 setAction({G_GLOBAL_VALUE, p0}, Legal);
Igor Breger29537882017-04-07 14:41:59 +0000123
Igor Breger810c6252017-05-08 09:40:43 +0000124 setAction({G_GEP, p0}, Legal);
125 setAction({G_GEP, 1, s32}, Legal);
126
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000127 if (!Subtarget.is64Bit())
128 getActionDefinitionsBuilder(G_PTRTOINT)
129 .legalForCartesianProduct({s1, s8, s16, s32}, {p0})
130 .maxScalar(0, s32)
131 .widenScalarToNextPow2(0, /*Min*/ 8);
132
Igor Breger685889c2017-08-21 10:51:54 +0000133 // Control-flow
134 setAction({G_BRCOND, s1}, Legal);
135
Igor Breger29537882017-04-07 14:41:59 +0000136 // Constants
137 for (auto Ty : {s8, s16, s32, p0})
138 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
139
Igor Bregerc08a7832017-05-01 06:30:16 +0000140 // Extensions
Igor Bregerd48c5e42017-07-10 09:07:34 +0000141 for (auto Ty : {s8, s16, s32}) {
142 setAction({G_ZEXT, Ty}, Legal);
143 setAction({G_SEXT, Ty}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000144 setAction({G_ANYEXT, Ty}, Legal);
Igor Bregerd48c5e42017-07-10 09:07:34 +0000145 }
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000146 setAction({G_ANYEXT, s128}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000147
Igor Bregerc7b59772017-05-11 07:17:40 +0000148 // Comparison
149 setAction({G_ICMP, s1}, Legal);
150
151 for (auto Ty : {s8, s16, s32, p0})
152 setAction({G_ICMP, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000153
154 // Merge/Unmerge
155 for (const auto &Ty : {s16, s32, s64}) {
156 setAction({G_MERGE_VALUES, Ty}, Legal);
157 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
158 }
159 for (const auto &Ty : {s8, s16, s32}) {
160 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
161 setAction({G_UNMERGE_VALUES, Ty}, Legal);
162 }
Igor Bregerb4442f32017-02-10 07:05:56 +0000163}
Igor Bregerb4442f32017-02-10 07:05:56 +0000164
Igor Bregerf7359d82017-02-22 12:25:09 +0000165void X86LegalizerInfo::setLegalizerInfo64bit() {
Igor Bregerb4442f32017-02-10 07:05:56 +0000166
167 if (!Subtarget.is64Bit())
168 return;
169
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000170 const LLT p0 = LLT::pointer(0, TM.getPointerSize() * 8);
171 const LLT s1 = LLT::scalar(1);
172 const LLT s8 = LLT::scalar(8);
173 const LLT s16 = LLT::scalar(16);
174 const LLT s32 = LLT::scalar(32);
Igor Bregerb4442f32017-02-10 07:05:56 +0000175 const LLT s64 = LLT::scalar(64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000176 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +0000177
Igor Breger42f8bfc2017-08-31 11:40:03 +0000178 setAction({G_IMPLICIT_DEF, s64}, Legal);
Alexander Ivchenkoa85c4fc2018-02-08 22:40:31 +0000179 // Need to have that, as tryFoldImplicitDef will create this pattern:
180 // s128 = EXTEND (G_IMPLICIT_DEF s32/s64) -> s128 = G_IMPLICIT_DEF
181 setAction({G_IMPLICIT_DEF, s128}, Legal);
Igor Breger47be5fb2017-08-24 07:06:27 +0000182
Igor Breger2661ae42017-09-04 09:06:45 +0000183 setAction({G_PHI, s64}, Legal);
184
Igor Bregerd5b59cf2017-06-28 11:39:04 +0000185 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000186 setAction({BinOp, s64}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000187
Igor Breger1f143642017-09-11 09:41:13 +0000188 for (unsigned MemOp : {G_LOAD, G_STORE})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000189 setAction({MemOp, s64}, Legal);
Igor Breger531a2032017-03-26 08:11:12 +0000190
191 // Pointer-handling
Igor Breger810c6252017-05-08 09:40:43 +0000192 setAction({G_GEP, 1, s64}, Legal);
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000193 getActionDefinitionsBuilder(G_PTRTOINT)
194 .legalForCartesianProduct({s1, s8, s16, s32, s64}, {p0})
195 .maxScalar(0, s64)
196 .widenScalarToNextPow2(0, /*Min*/ 8);
Igor Breger810c6252017-05-08 09:40:43 +0000197
Igor Breger29537882017-04-07 14:41:59 +0000198 // Constants
Igor Breger42f8bfc2017-08-31 11:40:03 +0000199 setAction({TargetOpcode::G_CONSTANT, s64}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000200
201 // Extensions
Igor Breger1f143642017-09-11 09:41:13 +0000202 for (unsigned extOp : {G_ZEXT, G_SEXT, G_ANYEXT}) {
203 setAction({extOp, s64}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000204 }
Igor Bregerc7b59772017-05-11 07:17:40 +0000205
206 // Comparison
Igor Breger42f8bfc2017-08-31 11:40:03 +0000207 setAction({G_ICMP, 1, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000208
209 // Merge/Unmerge
210 setAction({G_MERGE_VALUES, s128}, Legal);
211 setAction({G_UNMERGE_VALUES, 1, s128}, Legal);
212 setAction({G_MERGE_VALUES, 1, s128}, Legal);
213 setAction({G_UNMERGE_VALUES, s128}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000214}
215
216void X86LegalizerInfo::setLegalizerInfoSSE1() {
217 if (!Subtarget.hasSSE1())
218 return;
219
220 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000221 const LLT s64 = LLT::scalar(64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000222 const LLT v4s32 = LLT::vector(4, 32);
Igor Bregera8ba5722017-03-23 15:25:57 +0000223 const LLT v2s64 = LLT::vector(2, 64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000224
225 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
226 for (auto Ty : {s32, v4s32})
227 setAction({BinOp, Ty}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000228
229 for (unsigned MemOp : {G_LOAD, G_STORE})
230 for (auto Ty : {v4s32, v2s64})
231 setAction({MemOp, Ty}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000232
233 // Constants
234 setAction({TargetOpcode::G_FCONSTANT, s32}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000235
236 // Merge/Unmerge
237 for (const auto &Ty : {v4s32, v2s64}) {
238 setAction({G_MERGE_VALUES, Ty}, Legal);
239 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
240 }
241 setAction({G_MERGE_VALUES, 1, s64}, Legal);
242 setAction({G_UNMERGE_VALUES, s64}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000243}
244
245void X86LegalizerInfo::setLegalizerInfoSSE2() {
246 if (!Subtarget.hasSSE2())
247 return;
248
Igor Breger5c7211992017-09-13 09:05:23 +0000249 const LLT s32 = LLT::scalar(32);
Igor Breger321cf3c2017-03-03 08:06:46 +0000250 const LLT s64 = LLT::scalar(64);
Igor Breger842b5b32017-05-18 11:10:56 +0000251 const LLT v16s8 = LLT::vector(16, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000252 const LLT v8s16 = LLT::vector(8, 16);
Igor Breger321cf3c2017-03-03 08:06:46 +0000253 const LLT v4s32 = LLT::vector(4, 32);
254 const LLT v2s64 = LLT::vector(2, 64);
255
Volkan Kelesa32ff002017-12-01 08:19:10 +0000256 const LLT v32s8 = LLT::vector(32, 8);
257 const LLT v16s16 = LLT::vector(16, 16);
258 const LLT v8s32 = LLT::vector(8, 32);
259 const LLT v4s64 = LLT::vector(4, 64);
260
Igor Breger321cf3c2017-03-03 08:06:46 +0000261 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
262 for (auto Ty : {s64, v2s64})
263 setAction({BinOp, Ty}, Legal);
264
265 for (unsigned BinOp : {G_ADD, G_SUB})
Igor Breger842b5b32017-05-18 11:10:56 +0000266 for (auto Ty : {v16s8, v8s16, v4s32, v2s64})
Igor Breger321cf3c2017-03-03 08:06:46 +0000267 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000268
269 setAction({G_MUL, v8s16}, Legal);
Igor Breger5c7211992017-09-13 09:05:23 +0000270
271 setAction({G_FPEXT, s64}, Legal);
272 setAction({G_FPEXT, 1, s32}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000273
274 // Constants
275 setAction({TargetOpcode::G_FCONSTANT, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000276
277 // Merge/Unmerge
278 for (const auto &Ty :
279 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
280 setAction({G_MERGE_VALUES, Ty}, Legal);
281 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
282 }
283 for (const auto &Ty : {v16s8, v8s16, v4s32, v2s64}) {
284 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
285 setAction({G_UNMERGE_VALUES, Ty}, Legal);
286 }
Igor Breger605b9652017-05-08 09:03:37 +0000287}
288
289void X86LegalizerInfo::setLegalizerInfoSSE41() {
290 if (!Subtarget.hasSSE41())
291 return;
292
293 const LLT v4s32 = LLT::vector(4, 32);
294
295 setAction({G_MUL, v4s32}, Legal);
296}
297
Igor Breger617be6e2017-05-23 08:23:51 +0000298void X86LegalizerInfo::setLegalizerInfoAVX() {
299 if (!Subtarget.hasAVX())
300 return;
301
Igor Breger1c29be72017-06-22 09:43:35 +0000302 const LLT v16s8 = LLT::vector(16, 8);
303 const LLT v8s16 = LLT::vector(8, 16);
304 const LLT v4s32 = LLT::vector(4, 32);
305 const LLT v2s64 = LLT::vector(2, 64);
306
307 const LLT v32s8 = LLT::vector(32, 8);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000308 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger1c29be72017-06-22 09:43:35 +0000309 const LLT v16s16 = LLT::vector(16, 16);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000310 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger617be6e2017-05-23 08:23:51 +0000311 const LLT v8s32 = LLT::vector(8, 32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000312 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger617be6e2017-05-23 08:23:51 +0000313 const LLT v4s64 = LLT::vector(4, 64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000314 const LLT v8s64 = LLT::vector(8, 64);
Igor Breger617be6e2017-05-23 08:23:51 +0000315
316 for (unsigned MemOp : {G_LOAD, G_STORE})
317 for (auto Ty : {v8s32, v4s64})
318 setAction({MemOp, Ty}, Legal);
Igor Breger1c29be72017-06-22 09:43:35 +0000319
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000320 for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000321 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000322 setAction({G_EXTRACT, 1, Ty}, Legal);
323 }
324 for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000325 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000326 setAction({G_EXTRACT, Ty}, Legal);
327 }
Volkan Kelesa32ff002017-12-01 08:19:10 +0000328 // Merge/Unmerge
329 for (const auto &Ty :
330 {v32s8, v64s8, v16s16, v32s16, v8s32, v16s32, v4s64, v8s64}) {
331 setAction({G_MERGE_VALUES, Ty}, Legal);
332 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
333 }
334 for (const auto &Ty :
335 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
336 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
337 setAction({G_UNMERGE_VALUES, Ty}, Legal);
338 }
Igor Breger617be6e2017-05-23 08:23:51 +0000339}
340
Igor Breger605b9652017-05-08 09:03:37 +0000341void X86LegalizerInfo::setLegalizerInfoAVX2() {
342 if (!Subtarget.hasAVX2())
343 return;
344
Igor Breger842b5b32017-05-18 11:10:56 +0000345 const LLT v32s8 = LLT::vector(32, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000346 const LLT v16s16 = LLT::vector(16, 16);
347 const LLT v8s32 = LLT::vector(8, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000348 const LLT v4s64 = LLT::vector(4, 64);
349
Volkan Kelesa32ff002017-12-01 08:19:10 +0000350 const LLT v64s8 = LLT::vector(64, 8);
351 const LLT v32s16 = LLT::vector(32, 16);
352 const LLT v16s32 = LLT::vector(16, 32);
353 const LLT v8s64 = LLT::vector(8, 64);
354
Igor Breger842b5b32017-05-18 11:10:56 +0000355 for (unsigned BinOp : {G_ADD, G_SUB})
356 for (auto Ty : {v32s8, v16s16, v8s32, v4s64})
357 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000358
359 for (auto Ty : {v16s16, v8s32})
360 setAction({G_MUL, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000361
362 // Merge/Unmerge
363 for (const auto &Ty : {v64s8, v32s16, v16s32, v8s64}) {
364 setAction({G_MERGE_VALUES, Ty}, Legal);
365 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
366 }
367 for (const auto &Ty : {v32s8, v16s16, v8s32, v4s64}) {
368 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
369 setAction({G_UNMERGE_VALUES, Ty}, Legal);
370 }
Igor Breger605b9652017-05-08 09:03:37 +0000371}
372
373void X86LegalizerInfo::setLegalizerInfoAVX512() {
374 if (!Subtarget.hasAVX512())
375 return;
376
Igor Breger1c29be72017-06-22 09:43:35 +0000377 const LLT v16s8 = LLT::vector(16, 8);
378 const LLT v8s16 = LLT::vector(8, 16);
379 const LLT v4s32 = LLT::vector(4, 32);
380 const LLT v2s64 = LLT::vector(2, 64);
381
382 const LLT v32s8 = LLT::vector(32, 8);
383 const LLT v16s16 = LLT::vector(16, 16);
384 const LLT v8s32 = LLT::vector(8, 32);
385 const LLT v4s64 = LLT::vector(4, 64);
386
387 const LLT v64s8 = LLT::vector(64, 8);
388 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger605b9652017-05-08 09:03:37 +0000389 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000390 const LLT v8s64 = LLT::vector(8, 64);
391
392 for (unsigned BinOp : {G_ADD, G_SUB})
393 for (auto Ty : {v16s32, v8s64})
394 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000395
396 setAction({G_MUL, v16s32}, Legal);
397
Igor Breger617be6e2017-05-23 08:23:51 +0000398 for (unsigned MemOp : {G_LOAD, G_STORE})
399 for (auto Ty : {v16s32, v8s64})
400 setAction({MemOp, Ty}, Legal);
401
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000402 for (auto Ty : {v64s8, v32s16, v16s32, v8s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000403 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000404 setAction({G_EXTRACT, 1, Ty}, Legal);
405 }
406 for (auto Ty : {v32s8, v16s16, v8s32, v4s64, v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000407 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000408 setAction({G_EXTRACT, Ty}, Legal);
409 }
Igor Breger1c29be72017-06-22 09:43:35 +0000410
Igor Breger605b9652017-05-08 09:03:37 +0000411 /************ VLX *******************/
412 if (!Subtarget.hasVLX())
413 return;
414
Igor Breger605b9652017-05-08 09:03:37 +0000415 for (auto Ty : {v4s32, v8s32})
416 setAction({G_MUL, Ty}, Legal);
417}
418
419void X86LegalizerInfo::setLegalizerInfoAVX512DQ() {
420 if (!(Subtarget.hasAVX512() && Subtarget.hasDQI()))
421 return;
422
423 const LLT v8s64 = LLT::vector(8, 64);
424
425 setAction({G_MUL, v8s64}, Legal);
426
427 /************ VLX *******************/
428 if (!Subtarget.hasVLX())
429 return;
430
431 const LLT v2s64 = LLT::vector(2, 64);
432 const LLT v4s64 = LLT::vector(4, 64);
433
434 for (auto Ty : {v2s64, v4s64})
435 setAction({G_MUL, Ty}, Legal);
436}
437
438void X86LegalizerInfo::setLegalizerInfoAVX512BW() {
439 if (!(Subtarget.hasAVX512() && Subtarget.hasBWI()))
440 return;
441
Igor Breger842b5b32017-05-18 11:10:56 +0000442 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000443 const LLT v32s16 = LLT::vector(32, 16);
444
Igor Breger842b5b32017-05-18 11:10:56 +0000445 for (unsigned BinOp : {G_ADD, G_SUB})
446 for (auto Ty : {v64s8, v32s16})
447 setAction({BinOp, Ty}, Legal);
448
Igor Breger605b9652017-05-08 09:03:37 +0000449 setAction({G_MUL, v32s16}, Legal);
450
451 /************ VLX *******************/
452 if (!Subtarget.hasVLX())
453 return;
454
455 const LLT v8s16 = LLT::vector(8, 16);
456 const LLT v16s16 = LLT::vector(16, 16);
457
458 for (auto Ty : {v8s16, v16s16})
459 setAction({G_MUL, Ty}, Legal);
Igor Bregerb4442f32017-02-10 07:05:56 +0000460}