blob: 56a096b0d445f2c58932f5671a3a253e5cf77b4c [file] [log] [blame]
Igor Bregerb4442f32017-02-10 07:05:56 +00001//===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for X86.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "X86LegalizerInfo.h"
15#include "X86Subtarget.h"
Igor Breger531a2032017-03-26 08:11:12 +000016#include "X86TargetMachine.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000017#include "llvm/CodeGen/TargetOpcodes.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000018#include "llvm/CodeGen/ValueTypes.h"
19#include "llvm/IR/DerivedTypes.h"
20#include "llvm/IR/Type.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000021
22using namespace llvm;
Igor Breger321cf3c2017-03-03 08:06:46 +000023using namespace TargetOpcode;
Daniel Sanders9ade5592018-01-29 17:37:29 +000024using namespace LegalizeActions;
Igor Bregerb4442f32017-02-10 07:05:56 +000025
Kristof Beylsaf9814a2017-11-07 10:34:34 +000026/// FIXME: The following static functions are SizeChangeStrategy functions
27/// that are meant to temporarily mimic the behaviour of the old legalization
28/// based on doubling/halving non-legal types as closely as possible. This is
29/// not entirly possible as only legalizing the types that are exactly a power
30/// of 2 times the size of the legal types would require specifying all those
31/// sizes explicitly.
32/// In practice, not specifying those isn't a problem, and the below functions
33/// should disappear quickly as we add support for legalizing non-power-of-2
34/// sized types further.
35static void
36addAndInterleaveWithUnsupported(LegalizerInfo::SizeAndActionsVec &result,
37 const LegalizerInfo::SizeAndActionsVec &v) {
38 for (unsigned i = 0; i < v.size(); ++i) {
39 result.push_back(v[i]);
40 if (i + 1 < v[i].first && i + 1 < v.size() &&
41 v[i + 1].first != v[i].first + 1)
Daniel Sanders9ade5592018-01-29 17:37:29 +000042 result.push_back({v[i].first + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000043 }
44}
45
46static LegalizerInfo::SizeAndActionsVec
47widen_1(const LegalizerInfo::SizeAndActionsVec &v) {
48 assert(v.size() >= 1);
49 assert(v[0].first > 1);
Daniel Sanders9ade5592018-01-29 17:37:29 +000050 LegalizerInfo::SizeAndActionsVec result = {{1, WidenScalar},
51 {2, Unsupported}};
Kristof Beylsaf9814a2017-11-07 10:34:34 +000052 addAndInterleaveWithUnsupported(result, v);
53 auto Largest = result.back().first;
Daniel Sanders9ade5592018-01-29 17:37:29 +000054 result.push_back({Largest + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000055 return result;
56}
57
Igor Breger531a2032017-03-26 08:11:12 +000058X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI,
59 const X86TargetMachine &TM)
60 : Subtarget(STI), TM(TM) {
Igor Bregerb4442f32017-02-10 07:05:56 +000061
62 setLegalizerInfo32bit();
63 setLegalizerInfo64bit();
Igor Breger321cf3c2017-03-03 08:06:46 +000064 setLegalizerInfoSSE1();
65 setLegalizerInfoSSE2();
Igor Breger605b9652017-05-08 09:03:37 +000066 setLegalizerInfoSSE41();
Igor Breger617be6e2017-05-23 08:23:51 +000067 setLegalizerInfoAVX();
Igor Breger605b9652017-05-08 09:03:37 +000068 setLegalizerInfoAVX2();
69 setLegalizerInfoAVX512();
70 setLegalizerInfoAVX512DQ();
71 setLegalizerInfoAVX512BW();
Igor Bregerb4442f32017-02-10 07:05:56 +000072
Kristof Beylsaf9814a2017-11-07 10:34:34 +000073 setLegalizeScalarToDifferentSizeStrategy(G_PHI, 0, widen_1);
74 for (unsigned BinOp : {G_SUB, G_MUL, G_AND, G_OR, G_XOR})
75 setLegalizeScalarToDifferentSizeStrategy(BinOp, 0, widen_1);
76 for (unsigned MemOp : {G_LOAD, G_STORE})
77 setLegalizeScalarToDifferentSizeStrategy(MemOp, 0,
78 narrowToSmallerAndWidenToSmallest);
79 setLegalizeScalarToDifferentSizeStrategy(
80 G_GEP, 1, widenToLargerTypesUnsupportedOtherwise);
81 setLegalizeScalarToDifferentSizeStrategy(
82 G_CONSTANT, 0, widenToLargerTypesAndNarrowToLargest);
83
Igor Bregerb4442f32017-02-10 07:05:56 +000084 computeTables();
85}
86
87void X86LegalizerInfo::setLegalizerInfo32bit() {
88
Igor Breger42f8bfc2017-08-31 11:40:03 +000089 const LLT p0 = LLT::pointer(0, TM.getPointerSize() * 8);
Igor Breger29537882017-04-07 14:41:59 +000090 const LLT s1 = LLT::scalar(1);
Igor Bregerb4442f32017-02-10 07:05:56 +000091 const LLT s8 = LLT::scalar(8);
92 const LLT s16 = LLT::scalar(16);
93 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +000094 const LLT s64 = LLT::scalar(64);
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +000095 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +000096
Igor Breger47be5fb2017-08-24 07:06:27 +000097 for (auto Ty : {p0, s1, s8, s16, s32})
98 setAction({G_IMPLICIT_DEF, Ty}, Legal);
99
Igor Breger2661ae42017-09-04 09:06:45 +0000100 for (auto Ty : {s8, s16, s32, p0})
101 setAction({G_PHI, Ty}, Legal);
102
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000103 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Bregera8ba5722017-03-23 15:25:57 +0000104 for (auto Ty : {s8, s16, s32})
105 setAction({BinOp, Ty}, Legal);
106
Igor Breger28f290f2017-05-17 12:48:08 +0000107 for (unsigned Op : {G_UADDE}) {
108 setAction({Op, s32}, Legal);
109 setAction({Op, 1, s1}, Legal);
110 }
111
Igor Bregera8ba5722017-03-23 15:25:57 +0000112 for (unsigned MemOp : {G_LOAD, G_STORE}) {
113 for (auto Ty : {s8, s16, s32, p0})
114 setAction({MemOp, Ty}, Legal);
115
116 // And everything's fine in addrspace 0.
117 setAction({MemOp, 1, p0}, Legal);
Igor Bregerf7359d82017-02-22 12:25:09 +0000118 }
Igor Breger531a2032017-03-26 08:11:12 +0000119
120 // Pointer-handling
121 setAction({G_FRAME_INDEX, p0}, Legal);
Igor Breger717bd362017-07-02 08:58:29 +0000122 setAction({G_GLOBAL_VALUE, p0}, Legal);
Igor Breger29537882017-04-07 14:41:59 +0000123
Igor Breger810c6252017-05-08 09:40:43 +0000124 setAction({G_GEP, p0}, Legal);
125 setAction({G_GEP, 1, s32}, Legal);
126
Igor Breger685889c2017-08-21 10:51:54 +0000127 // Control-flow
128 setAction({G_BRCOND, s1}, Legal);
129
Igor Breger29537882017-04-07 14:41:59 +0000130 // Constants
131 for (auto Ty : {s8, s16, s32, p0})
132 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
133
Igor Bregerc08a7832017-05-01 06:30:16 +0000134 // Extensions
Igor Bregerd48c5e42017-07-10 09:07:34 +0000135 for (auto Ty : {s8, s16, s32}) {
136 setAction({G_ZEXT, Ty}, Legal);
137 setAction({G_SEXT, Ty}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000138 setAction({G_ANYEXT, Ty}, Legal);
Igor Bregerd48c5e42017-07-10 09:07:34 +0000139 }
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000140 setAction({G_ANYEXT, s128}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000141
Igor Bregerc7b59772017-05-11 07:17:40 +0000142 // Comparison
143 setAction({G_ICMP, s1}, Legal);
144
145 for (auto Ty : {s8, s16, s32, p0})
146 setAction({G_ICMP, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000147
148 // Merge/Unmerge
149 for (const auto &Ty : {s16, s32, s64}) {
150 setAction({G_MERGE_VALUES, Ty}, Legal);
151 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
152 }
153 for (const auto &Ty : {s8, s16, s32}) {
154 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
155 setAction({G_UNMERGE_VALUES, Ty}, Legal);
156 }
Igor Bregerb4442f32017-02-10 07:05:56 +0000157}
Igor Bregerb4442f32017-02-10 07:05:56 +0000158
Igor Bregerf7359d82017-02-22 12:25:09 +0000159void X86LegalizerInfo::setLegalizerInfo64bit() {
Igor Bregerb4442f32017-02-10 07:05:56 +0000160
161 if (!Subtarget.is64Bit())
162 return;
163
164 const LLT s64 = LLT::scalar(64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000165 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +0000166
Igor Breger42f8bfc2017-08-31 11:40:03 +0000167 setAction({G_IMPLICIT_DEF, s64}, Legal);
Alexander Ivchenkoa85c4fc2018-02-08 22:40:31 +0000168 // Need to have that, as tryFoldImplicitDef will create this pattern:
169 // s128 = EXTEND (G_IMPLICIT_DEF s32/s64) -> s128 = G_IMPLICIT_DEF
170 setAction({G_IMPLICIT_DEF, s128}, Legal);
Igor Breger47be5fb2017-08-24 07:06:27 +0000171
Igor Breger2661ae42017-09-04 09:06:45 +0000172 setAction({G_PHI, s64}, Legal);
173
Igor Bregerd5b59cf2017-06-28 11:39:04 +0000174 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000175 setAction({BinOp, s64}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000176
Igor Breger1f143642017-09-11 09:41:13 +0000177 for (unsigned MemOp : {G_LOAD, G_STORE})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000178 setAction({MemOp, s64}, Legal);
Igor Breger531a2032017-03-26 08:11:12 +0000179
180 // Pointer-handling
Igor Breger810c6252017-05-08 09:40:43 +0000181 setAction({G_GEP, 1, s64}, Legal);
182
Igor Breger29537882017-04-07 14:41:59 +0000183 // Constants
Igor Breger42f8bfc2017-08-31 11:40:03 +0000184 setAction({TargetOpcode::G_CONSTANT, s64}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000185
186 // Extensions
Igor Breger1f143642017-09-11 09:41:13 +0000187 for (unsigned extOp : {G_ZEXT, G_SEXT, G_ANYEXT}) {
188 setAction({extOp, s64}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000189 }
Igor Bregerc7b59772017-05-11 07:17:40 +0000190
191 // Comparison
Igor Breger42f8bfc2017-08-31 11:40:03 +0000192 setAction({G_ICMP, 1, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000193
194 // Merge/Unmerge
195 setAction({G_MERGE_VALUES, s128}, Legal);
196 setAction({G_UNMERGE_VALUES, 1, s128}, Legal);
197 setAction({G_MERGE_VALUES, 1, s128}, Legal);
198 setAction({G_UNMERGE_VALUES, s128}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000199}
200
201void X86LegalizerInfo::setLegalizerInfoSSE1() {
202 if (!Subtarget.hasSSE1())
203 return;
204
205 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000206 const LLT s64 = LLT::scalar(64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000207 const LLT v4s32 = LLT::vector(4, 32);
Igor Bregera8ba5722017-03-23 15:25:57 +0000208 const LLT v2s64 = LLT::vector(2, 64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000209
210 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
211 for (auto Ty : {s32, v4s32})
212 setAction({BinOp, Ty}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000213
214 for (unsigned MemOp : {G_LOAD, G_STORE})
215 for (auto Ty : {v4s32, v2s64})
216 setAction({MemOp, Ty}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000217
218 // Constants
219 setAction({TargetOpcode::G_FCONSTANT, s32}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000220
221 // Merge/Unmerge
222 for (const auto &Ty : {v4s32, v2s64}) {
223 setAction({G_MERGE_VALUES, Ty}, Legal);
224 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
225 }
226 setAction({G_MERGE_VALUES, 1, s64}, Legal);
227 setAction({G_UNMERGE_VALUES, s64}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000228}
229
230void X86LegalizerInfo::setLegalizerInfoSSE2() {
231 if (!Subtarget.hasSSE2())
232 return;
233
Igor Breger5c7211992017-09-13 09:05:23 +0000234 const LLT s32 = LLT::scalar(32);
Igor Breger321cf3c2017-03-03 08:06:46 +0000235 const LLT s64 = LLT::scalar(64);
Igor Breger842b5b32017-05-18 11:10:56 +0000236 const LLT v16s8 = LLT::vector(16, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000237 const LLT v8s16 = LLT::vector(8, 16);
Igor Breger321cf3c2017-03-03 08:06:46 +0000238 const LLT v4s32 = LLT::vector(4, 32);
239 const LLT v2s64 = LLT::vector(2, 64);
240
Volkan Kelesa32ff002017-12-01 08:19:10 +0000241 const LLT v32s8 = LLT::vector(32, 8);
242 const LLT v16s16 = LLT::vector(16, 16);
243 const LLT v8s32 = LLT::vector(8, 32);
244 const LLT v4s64 = LLT::vector(4, 64);
245
Igor Breger321cf3c2017-03-03 08:06:46 +0000246 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
247 for (auto Ty : {s64, v2s64})
248 setAction({BinOp, Ty}, Legal);
249
250 for (unsigned BinOp : {G_ADD, G_SUB})
Igor Breger842b5b32017-05-18 11:10:56 +0000251 for (auto Ty : {v16s8, v8s16, v4s32, v2s64})
Igor Breger321cf3c2017-03-03 08:06:46 +0000252 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000253
254 setAction({G_MUL, v8s16}, Legal);
Igor Breger5c7211992017-09-13 09:05:23 +0000255
256 setAction({G_FPEXT, s64}, Legal);
257 setAction({G_FPEXT, 1, s32}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000258
259 // Constants
260 setAction({TargetOpcode::G_FCONSTANT, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000261
262 // Merge/Unmerge
263 for (const auto &Ty :
264 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
265 setAction({G_MERGE_VALUES, Ty}, Legal);
266 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
267 }
268 for (const auto &Ty : {v16s8, v8s16, v4s32, v2s64}) {
269 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
270 setAction({G_UNMERGE_VALUES, Ty}, Legal);
271 }
Igor Breger605b9652017-05-08 09:03:37 +0000272}
273
274void X86LegalizerInfo::setLegalizerInfoSSE41() {
275 if (!Subtarget.hasSSE41())
276 return;
277
278 const LLT v4s32 = LLT::vector(4, 32);
279
280 setAction({G_MUL, v4s32}, Legal);
281}
282
Igor Breger617be6e2017-05-23 08:23:51 +0000283void X86LegalizerInfo::setLegalizerInfoAVX() {
284 if (!Subtarget.hasAVX())
285 return;
286
Igor Breger1c29be72017-06-22 09:43:35 +0000287 const LLT v16s8 = LLT::vector(16, 8);
288 const LLT v8s16 = LLT::vector(8, 16);
289 const LLT v4s32 = LLT::vector(4, 32);
290 const LLT v2s64 = LLT::vector(2, 64);
291
292 const LLT v32s8 = LLT::vector(32, 8);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000293 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger1c29be72017-06-22 09:43:35 +0000294 const LLT v16s16 = LLT::vector(16, 16);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000295 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger617be6e2017-05-23 08:23:51 +0000296 const LLT v8s32 = LLT::vector(8, 32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000297 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger617be6e2017-05-23 08:23:51 +0000298 const LLT v4s64 = LLT::vector(4, 64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000299 const LLT v8s64 = LLT::vector(8, 64);
Igor Breger617be6e2017-05-23 08:23:51 +0000300
301 for (unsigned MemOp : {G_LOAD, G_STORE})
302 for (auto Ty : {v8s32, v4s64})
303 setAction({MemOp, Ty}, Legal);
Igor Breger1c29be72017-06-22 09:43:35 +0000304
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000305 for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000306 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000307 setAction({G_EXTRACT, 1, Ty}, Legal);
308 }
309 for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000310 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000311 setAction({G_EXTRACT, Ty}, Legal);
312 }
Volkan Kelesa32ff002017-12-01 08:19:10 +0000313 // Merge/Unmerge
314 for (const auto &Ty :
315 {v32s8, v64s8, v16s16, v32s16, v8s32, v16s32, v4s64, v8s64}) {
316 setAction({G_MERGE_VALUES, Ty}, Legal);
317 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
318 }
319 for (const auto &Ty :
320 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
321 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
322 setAction({G_UNMERGE_VALUES, Ty}, Legal);
323 }
Igor Breger617be6e2017-05-23 08:23:51 +0000324}
325
Igor Breger605b9652017-05-08 09:03:37 +0000326void X86LegalizerInfo::setLegalizerInfoAVX2() {
327 if (!Subtarget.hasAVX2())
328 return;
329
Igor Breger842b5b32017-05-18 11:10:56 +0000330 const LLT v32s8 = LLT::vector(32, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000331 const LLT v16s16 = LLT::vector(16, 16);
332 const LLT v8s32 = LLT::vector(8, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000333 const LLT v4s64 = LLT::vector(4, 64);
334
Volkan Kelesa32ff002017-12-01 08:19:10 +0000335 const LLT v64s8 = LLT::vector(64, 8);
336 const LLT v32s16 = LLT::vector(32, 16);
337 const LLT v16s32 = LLT::vector(16, 32);
338 const LLT v8s64 = LLT::vector(8, 64);
339
Igor Breger842b5b32017-05-18 11:10:56 +0000340 for (unsigned BinOp : {G_ADD, G_SUB})
341 for (auto Ty : {v32s8, v16s16, v8s32, v4s64})
342 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000343
344 for (auto Ty : {v16s16, v8s32})
345 setAction({G_MUL, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000346
347 // Merge/Unmerge
348 for (const auto &Ty : {v64s8, v32s16, v16s32, v8s64}) {
349 setAction({G_MERGE_VALUES, Ty}, Legal);
350 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
351 }
352 for (const auto &Ty : {v32s8, v16s16, v8s32, v4s64}) {
353 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
354 setAction({G_UNMERGE_VALUES, Ty}, Legal);
355 }
Igor Breger605b9652017-05-08 09:03:37 +0000356}
357
358void X86LegalizerInfo::setLegalizerInfoAVX512() {
359 if (!Subtarget.hasAVX512())
360 return;
361
Igor Breger1c29be72017-06-22 09:43:35 +0000362 const LLT v16s8 = LLT::vector(16, 8);
363 const LLT v8s16 = LLT::vector(8, 16);
364 const LLT v4s32 = LLT::vector(4, 32);
365 const LLT v2s64 = LLT::vector(2, 64);
366
367 const LLT v32s8 = LLT::vector(32, 8);
368 const LLT v16s16 = LLT::vector(16, 16);
369 const LLT v8s32 = LLT::vector(8, 32);
370 const LLT v4s64 = LLT::vector(4, 64);
371
372 const LLT v64s8 = LLT::vector(64, 8);
373 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger605b9652017-05-08 09:03:37 +0000374 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000375 const LLT v8s64 = LLT::vector(8, 64);
376
377 for (unsigned BinOp : {G_ADD, G_SUB})
378 for (auto Ty : {v16s32, v8s64})
379 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000380
381 setAction({G_MUL, v16s32}, Legal);
382
Igor Breger617be6e2017-05-23 08:23:51 +0000383 for (unsigned MemOp : {G_LOAD, G_STORE})
384 for (auto Ty : {v16s32, v8s64})
385 setAction({MemOp, Ty}, Legal);
386
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000387 for (auto Ty : {v64s8, v32s16, v16s32, v8s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000388 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000389 setAction({G_EXTRACT, 1, Ty}, Legal);
390 }
391 for (auto Ty : {v32s8, v16s16, v8s32, v4s64, v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000392 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000393 setAction({G_EXTRACT, Ty}, Legal);
394 }
Igor Breger1c29be72017-06-22 09:43:35 +0000395
Igor Breger605b9652017-05-08 09:03:37 +0000396 /************ VLX *******************/
397 if (!Subtarget.hasVLX())
398 return;
399
Igor Breger605b9652017-05-08 09:03:37 +0000400 for (auto Ty : {v4s32, v8s32})
401 setAction({G_MUL, Ty}, Legal);
402}
403
404void X86LegalizerInfo::setLegalizerInfoAVX512DQ() {
405 if (!(Subtarget.hasAVX512() && Subtarget.hasDQI()))
406 return;
407
408 const LLT v8s64 = LLT::vector(8, 64);
409
410 setAction({G_MUL, v8s64}, Legal);
411
412 /************ VLX *******************/
413 if (!Subtarget.hasVLX())
414 return;
415
416 const LLT v2s64 = LLT::vector(2, 64);
417 const LLT v4s64 = LLT::vector(4, 64);
418
419 for (auto Ty : {v2s64, v4s64})
420 setAction({G_MUL, Ty}, Legal);
421}
422
423void X86LegalizerInfo::setLegalizerInfoAVX512BW() {
424 if (!(Subtarget.hasAVX512() && Subtarget.hasBWI()))
425 return;
426
Igor Breger842b5b32017-05-18 11:10:56 +0000427 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000428 const LLT v32s16 = LLT::vector(32, 16);
429
Igor Breger842b5b32017-05-18 11:10:56 +0000430 for (unsigned BinOp : {G_ADD, G_SUB})
431 for (auto Ty : {v64s8, v32s16})
432 setAction({BinOp, Ty}, Legal);
433
Igor Breger605b9652017-05-08 09:03:37 +0000434 setAction({G_MUL, v32s16}, Legal);
435
436 /************ VLX *******************/
437 if (!Subtarget.hasVLX())
438 return;
439
440 const LLT v8s16 = LLT::vector(8, 16);
441 const LLT v16s16 = LLT::vector(16, 16);
442
443 for (auto Ty : {v8s16, v16s16})
444 setAction({G_MUL, Ty}, Legal);
Igor Bregerb4442f32017-02-10 07:05:56 +0000445}