blob: 456bbdb28e4afbd2f31cfe155ae55ab04bdda722 [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000019#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000020#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000023#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000026#include "SIMachineFunctionInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000027#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000028#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000029#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
30#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
31#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000032#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000033#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000034#include "llvm/MC/MCInstrItineraries.h"
35#include "llvm/Support/MathExtras.h"
36#include <cassert>
37#include <cstdint>
38#include <memory>
39#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000040
41#define GET_SUBTARGETINFO_HEADER
42#include "AMDGPUGenSubtargetInfo.inc"
43
Tom Stellard75aadc22012-12-11 21:25:42 +000044namespace llvm {
45
Matt Arsenault43e92fe2016-06-24 06:30:11 +000046class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000047
Tom Stellard75aadc22012-12-11 21:25:42 +000048class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000049public:
50 enum Generation {
51 R600 = 0,
52 R700,
53 EVERGREEN,
54 NORTHERN_ISLANDS,
Tom Stellard6e1ee472013-10-29 16:37:28 +000055 SOUTHERN_ISLANDS,
Marek Olsak5df00d62014-12-07 12:18:57 +000056 SEA_ISLANDS,
57 VOLCANIC_ISLANDS,
Matt Arsenaulte823d922017-02-18 18:29:53 +000058 GFX9,
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000059 };
60
Marek Olsak4d00dd22015-03-09 15:48:09 +000061 enum {
Tom Stellard347ac792015-06-26 21:15:07 +000062 ISAVersion0_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000063 ISAVersion6_0_0,
64 ISAVersion6_0_1,
Tom Stellard347ac792015-06-26 21:15:07 +000065 ISAVersion7_0_0,
66 ISAVersion7_0_1,
Yaxun Liu94add852016-10-26 16:37:56 +000067 ISAVersion7_0_2,
Wei Ding7c3e5112017-06-10 03:53:19 +000068 ISAVersion7_0_3,
Tom Stellard347ac792015-06-26 21:15:07 +000069 ISAVersion8_0_0,
Changpeng Fangc16be002016-01-13 20:39:25 +000070 ISAVersion8_0_1,
Changpeng Fang98317d22016-10-11 16:00:47 +000071 ISAVersion8_0_2,
Yaxun Liu94add852016-10-26 16:37:56 +000072 ISAVersion8_0_3,
73 ISAVersion8_0_4,
74 ISAVersion8_1_0,
Matt Arsenaulte823d922017-02-18 18:29:53 +000075 ISAVersion9_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000076 ISAVersion9_0_1,
77 ISAVersion9_0_2,
78 ISAVersion9_0_3
Tom Stellard347ac792015-06-26 21:15:07 +000079 };
80
Wei Ding205bfdb2017-02-10 02:15:29 +000081 enum TrapHandlerAbi {
82 TrapHandlerAbiNone = 0,
83 TrapHandlerAbiHsa = 1
84 };
85
Wei Dingf2cce022017-02-22 23:22:19 +000086 enum TrapID {
87 TrapIDHardwareReserved = 0,
88 TrapIDHSADebugTrap = 1,
89 TrapIDLLVMTrap = 2,
90 TrapIDLLVMDebugTrap = 3,
91 TrapIDDebugBreakpoint = 7,
92 TrapIDDebugReserved8 = 8,
93 TrapIDDebugReservedFE = 0xfe,
94 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +000095 };
96
97 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +000098 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +000099 };
100
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000101protected:
102 // Basic subtarget description.
103 Triple TargetTriple;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000104 Generation Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000105 unsigned IsaVersion;
106 unsigned WavefrontSize;
107 int LocalMemorySize;
108 int LDSBankCount;
109 unsigned MaxPrivateElementSize;
110
111 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000112 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000113 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000114
115 // Dynamially set bits that enable features.
116 bool FP32Denormals;
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000117 bool FP64FP16Denormals;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000118 bool FPExceptions;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000119 bool DX10Clamp;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000120 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000121 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000122 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000123 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000124 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000125 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000126 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000127 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000128 bool DebuggerInsertNops;
129 bool DebuggerReserveRegs;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000130 bool DebuggerEmitPrologue;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000131
132 // Used as options.
Matt Arsenault45b98182017-11-15 00:45:43 +0000133 bool EnableHugePrivateBuffer;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000134 bool EnableVGPRSpilling;
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000135 bool EnablePromoteAlloca;
Matt Arsenault41033282014-10-10 22:01:59 +0000136 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000137 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000138 bool EnableSIScheduler;
139 bool DumpCode;
140
141 // Subtarget statically properties set by tablegen
142 bool FP64;
Jan Vesely39aeab42017-12-04 23:07:28 +0000143 bool FMA;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000144 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000145 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000146 bool CIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000147 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000148 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000149 bool HasSMemRealTime;
150 bool Has16BitInsts;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000151 bool HasIntClamp;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000152 bool HasVOP3PInsts;
Matt Arsenault28f52e52017-10-25 07:00:51 +0000153 bool HasMadMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000154 bool HasMovrel;
155 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000156 bool HasScalarStores;
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000157 bool HasInv2PiInlineImm;
Sam Kolton07dbde22017-01-20 10:01:25 +0000158 bool HasSDWA;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000159 bool HasSDWAOmod;
160 bool HasSDWAScalar;
161 bool HasSDWASdst;
162 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000163 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000164 bool HasDPP;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000165 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000166 bool FlatInstOffsets;
167 bool FlatGlobalInsts;
168 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000169 bool AddNoCarryInsts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000170 bool R600ALUInst;
171 bool CaymanISA;
172 bool CFALUBug;
173 bool HasVertexCache;
174 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000175 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000176
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000177 // Dummy feature to use for assembler in tablegen.
178 bool FeatureDisable;
179
Tom Stellard75aadc22012-12-11 21:25:42 +0000180 InstrItineraryData InstrItins;
Matt Arsenault56684d42016-08-11 17:31:42 +0000181 SelectionDAGTargetInfo TSInfo;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000182 AMDGPUAS AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000183
184public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000185 AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
186 const TargetMachine &TM);
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000187 ~AMDGPUSubtarget() override;
188
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000189 AMDGPUSubtarget &initializeSubtargetDependencies(const Triple &TT,
190 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000191
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000192 const AMDGPUInstrInfo *getInstrInfo() const override = 0;
193 const AMDGPUFrameLowering *getFrameLowering() const override = 0;
194 const AMDGPUTargetLowering *getTargetLowering() const override = 0;
195 const AMDGPURegisterInfo *getRegisterInfo() const override = 0;
Tom Stellard000c5af2016-04-14 19:09:28 +0000196
Eric Christopherd9134482014-08-04 21:25:23 +0000197 const InstrItineraryData *getInstrItineraryData() const override {
198 return &InstrItins;
199 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000200
Matt Arsenault56684d42016-08-11 17:31:42 +0000201 // Nothing implemented, just prevent crashes on use.
202 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
203 return &TSInfo;
204 }
205
Craig Topperee7b0f32014-04-30 05:53:27 +0000206 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000207
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000208 bool isAmdHsaOS() const {
209 return TargetTriple.getOS() == Triple::AMDHSA;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000210 }
211
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000212 bool isMesa3DOS() const {
213 return TargetTriple.getOS() == Triple::Mesa3D;
214 }
215
Tom Stellarde88bbc32016-09-23 01:33:26 +0000216 bool isOpenCLEnv() const {
Yaxun Liua618acf2017-06-01 21:31:53 +0000217 return TargetTriple.getEnvironment() == Triple::OpenCL ||
218 TargetTriple.getEnvironmentName() == "amdgizcl";
Tom Stellarde88bbc32016-09-23 01:33:26 +0000219 }
220
Tim Renouf9f7ead32017-09-29 09:48:12 +0000221 bool isAmdPalOS() const {
222 return TargetTriple.getOS() == Triple::AMDPAL;
223 }
224
Matt Arsenaultd782d052014-06-27 17:57:00 +0000225 Generation getGeneration() const {
226 return Gen;
227 }
228
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000229 unsigned getWavefrontSize() const {
230 return WavefrontSize;
231 }
232
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000233 unsigned getWavefrontSizeLog2() const {
234 return Log2_32(WavefrontSize);
235 }
236
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000237 int getLocalMemorySize() const {
238 return LocalMemorySize;
239 }
240
241 int getLDSBankCount() const {
242 return LDSBankCount;
243 }
244
245 unsigned getMaxPrivateElementSize() const {
246 return MaxPrivateElementSize;
247 }
248
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000249 AMDGPUAS getAMDGPUAS() const {
250 return AS;
251 }
252
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +0000253 bool has16BitInsts() const {
254 return Has16BitInsts;
255 }
256
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000257 bool hasIntClamp() const {
258 return HasIntClamp;
259 }
260
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000261 bool hasVOP3PInsts() const {
262 return HasVOP3PInsts;
263 }
264
Jan Veselyd1c9b612017-12-04 22:57:29 +0000265 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000266 return FP64;
267 }
268
Matt Arsenaultb035a572015-01-29 19:34:25 +0000269 bool hasFastFMAF32() const {
270 return FastFMAF32;
271 }
272
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000273 bool hasHalfRate64Ops() const {
274 return HalfRate64Ops;
275 }
276
Matt Arsenault88701812016-06-09 23:42:48 +0000277 bool hasAddr64() const {
278 return (getGeneration() < VOLCANIC_ISLANDS);
279 }
280
Matt Arsenaultfae02982014-03-17 18:58:11 +0000281 bool hasBFE() const {
282 return (getGeneration() >= EVERGREEN);
283 }
284
Matt Arsenault6e439652014-06-10 19:00:20 +0000285 bool hasBFI() const {
286 return (getGeneration() >= EVERGREEN);
287 }
288
Matt Arsenaultfae02982014-03-17 18:58:11 +0000289 bool hasBFM() const {
290 return hasBFE();
291 }
292
Matt Arsenault60425062014-06-10 19:18:28 +0000293 bool hasBCNT(unsigned Size) const {
294 if (Size == 32)
295 return (getGeneration() >= EVERGREEN);
296
Matt Arsenault3dd43fc2014-07-18 06:07:13 +0000297 if (Size == 64)
298 return (getGeneration() >= SOUTHERN_ISLANDS);
299
300 return false;
Matt Arsenault60425062014-06-10 19:18:28 +0000301 }
302
Tom Stellard50122a52014-04-07 19:45:41 +0000303 bool hasMulU24() const {
304 return (getGeneration() >= EVERGREEN);
305 }
306
307 bool hasMulI24() const {
308 return (getGeneration() >= SOUTHERN_ISLANDS ||
309 hasCaymanISA());
310 }
311
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000312 bool hasFFBL() const {
313 return (getGeneration() >= EVERGREEN);
314 }
315
316 bool hasFFBH() const {
317 return (getGeneration() >= EVERGREEN);
318 }
319
Matt Arsenault10268f92017-02-27 22:40:39 +0000320 bool hasMed3_16() const {
321 return getGeneration() >= GFX9;
322 }
323
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000324 bool hasMin3Max3_16() const {
325 return getGeneration() >= GFX9;
326 }
327
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000328 bool hasMadMixInsts() const {
Matt Arsenault28f52e52017-10-25 07:00:51 +0000329 return HasMadMixInsts;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000330 }
331
Marek Olsakb953cc32017-11-09 01:52:23 +0000332 bool hasSBufferLoadStoreAtomicDwordxN() const {
333 // Only use the "x1" variants on GFX9 or don't use the buffer variants.
334 // For x2 and higher variants, if the accessed region spans 2 VM pages and
335 // the second page is unmapped, the hw hangs.
336 // TODO: There is one future GFX9 chip that doesn't have this bug.
337 return getGeneration() != GFX9;
338 }
339
Jan Vesely808fff52015-04-30 17:15:56 +0000340 bool hasCARRY() const {
341 return (getGeneration() >= EVERGREEN);
342 }
343
344 bool hasBORROW() const {
345 return (getGeneration() >= EVERGREEN);
346 }
347
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000348 bool hasCaymanISA() const {
349 return CaymanISA;
350 }
351
Jan Vesely39aeab42017-12-04 23:07:28 +0000352 bool hasFMA() const {
353 return FMA;
354 }
355
Wei Ding205bfdb2017-02-10 02:15:29 +0000356 TrapHandlerAbi getTrapHandlerAbi() const {
357 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
358 }
359
Matt Arsenault45b98182017-11-15 00:45:43 +0000360 bool enableHugePrivateBuffer() const {
361 return EnableHugePrivateBuffer;
362 }
363
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000364 bool isPromoteAllocaEnabled() const {
365 return EnablePromoteAlloca;
366 }
367
Matt Arsenault706f9302015-07-06 16:01:58 +0000368 bool unsafeDSOffsetFoldingEnabled() const {
369 return EnableUnsafeDSOffsetFolding;
370 }
371
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000372 bool dumpCode() const {
373 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000374 }
375
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000376 /// Return the amount of LDS that can be used that will not restrict the
377 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000378 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
379 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000380
381 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
382 /// the given LDS memory size is the only constraint.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000383 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000384
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000385 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const {
386 const auto *MFI = MF.getInfo<SIMachineFunctionInfo>();
387 return getOccupancyWithLocalMemSize(MFI->getLDSSize(), *MF.getFunction());
388 }
389
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000390 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000391 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000392 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000393
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000394 bool hasFP32Denormals() const {
395 return FP32Denormals;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000396 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000397
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000398 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000399 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000400 }
401
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000402 bool supportsMinMaxDenormModes() const {
403 return getGeneration() >= AMDGPUSubtarget::GFX9;
404 }
405
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000406 bool hasFPExceptions() const {
407 return FPExceptions;
Marek Olsak4d00dd22015-03-09 15:48:09 +0000408 }
409
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000410 bool enableDX10Clamp() const {
411 return DX10Clamp;
412 }
413
414 bool enableIEEEBit(const MachineFunction &MF) const {
415 return AMDGPU::isCompute(MF.getFunction()->getCallingConv());
416 }
417
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000418 bool useFlatForGlobal() const {
419 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000420 }
421
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000422 /// \returns If MUBUF instructions always perform range checking, even for
423 /// buffer resources used for private memory access.
424 bool privateMemoryResourceIsRangeChecked() const {
425 return getGeneration() < AMDGPUSubtarget::GFX9;
426 }
427
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000428 bool hasAutoWaitcntBeforeBarrier() const {
429 return AutoWaitcntBeforeBarrier;
430 }
431
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000432 bool hasCodeObjectV3() const {
433 return CodeObjectV3;
434 }
435
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000436 bool hasUnalignedBufferAccess() const {
437 return UnalignedBufferAccess;
438 }
439
Tom Stellard64a9d082016-10-14 18:10:39 +0000440 bool hasUnalignedScratchAccess() const {
441 return UnalignedScratchAccess;
442 }
443
Matt Arsenaulte823d922017-02-18 18:29:53 +0000444 bool hasApertureRegs() const {
445 return HasApertureRegs;
446 }
447
Wei Ding205bfdb2017-02-10 02:15:29 +0000448 bool isTrapHandlerEnabled() const {
449 return TrapHandler;
450 }
451
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000452 bool isXNACKEnabled() const {
453 return EnableXNACK;
454 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000455
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000456 bool hasFlatAddressSpace() const {
457 return FlatAddressSpace;
458 }
459
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000460 bool hasFlatInstOffsets() const {
461 return FlatInstOffsets;
462 }
463
464 bool hasFlatGlobalInsts() const {
465 return FlatGlobalInsts;
466 }
467
468 bool hasFlatScratchInsts() const {
469 return FlatScratchInsts;
470 }
471
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000472 bool hasD16LoadStore() const {
473 return getGeneration() >= GFX9;
474 }
475
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000476 /// Return if most LDS instructions have an m0 use that require m0 to be
477 /// iniitalized.
478 bool ldsRequiresM0Init() const {
479 return getGeneration() < GFX9;
480 }
481
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000482 bool hasAddNoCarry() const {
483 return AddNoCarryInsts;
484 }
485
Tom Stellard2f3f9852017-01-25 01:25:13 +0000486 bool isMesaKernel(const MachineFunction &MF) const {
487 return isMesa3DOS() && !AMDGPU::isShader(MF.getFunction()->getCallingConv());
488 }
489
490 // Covers VS/PS/CS graphics shaders
491 bool isMesaGfxShader(const MachineFunction &MF) const {
492 return isMesa3DOS() && AMDGPU::isShader(MF.getFunction()->getCallingConv());
493 }
494
495 bool isAmdCodeObjectV2(const MachineFunction &MF) const {
496 return isAmdHsaOS() || isMesaKernel(MF);
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000497 }
498
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000499 bool hasMad64_32() const {
500 return getGeneration() >= SEA_ISLANDS;
501 }
502
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000503 bool hasFminFmaxLegacy() const {
504 return getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS;
505 }
506
Stanislav Mekhanoshin53a21292017-05-23 19:54:48 +0000507 bool hasSDWA() const {
508 return HasSDWA;
509 }
510
Sam Kolton3c4933f2017-06-22 06:26:41 +0000511 bool hasSDWAOmod() const {
512 return HasSDWAOmod;
513 }
514
515 bool hasSDWAScalar() const {
516 return HasSDWAScalar;
517 }
518
519 bool hasSDWASdst() const {
520 return HasSDWASdst;
521 }
522
523 bool hasSDWAMac() const {
524 return HasSDWAMac;
525 }
526
Sam Koltona179d252017-06-27 15:02:23 +0000527 bool hasSDWAOutModsVOPC() const {
528 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000529 }
530
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000531 /// \brief Returns the offset in bytes from the start of the input buffer
532 /// of the first explicit kernel argument.
Tom Stellard2f3f9852017-01-25 01:25:13 +0000533 unsigned getExplicitKernelArgOffset(const MachineFunction &MF) const {
534 return isAmdCodeObjectV2(MF) ? 0 : 36;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000535 }
536
Tom Stellardb2869eb2016-09-09 19:28:00 +0000537 unsigned getAlignmentForImplicitArgPtr() const {
538 return isAmdHsaOS() ? 8 : 4;
539 }
540
Tom Stellard2f3f9852017-01-25 01:25:13 +0000541 unsigned getImplicitArgNumBytes(const MachineFunction &MF) const {
542 if (isMesaKernel(MF))
Tom Stellarde88bbc32016-09-23 01:33:26 +0000543 return 16;
544 if (isAmdHsaOS() && isOpenCLEnv())
545 return 32;
546 return 0;
547 }
548
Matt Arsenault869fec22017-04-17 19:48:24 +0000549 // Scratch is allocated in 256 dword per wave blocks for the entire
550 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
551 // is 4-byte aligned.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000552 unsigned getStackAlignment() const {
Matt Arsenault869fec22017-04-17 19:48:24 +0000553 return 4;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000554 }
Tom Stellard347ac792015-06-26 21:15:07 +0000555
Craig Topper5656db42014-04-29 07:57:24 +0000556 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000557 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000558 }
559
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000560 bool enableSubRegLiveness() const override {
561 return true;
562 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000563
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000564 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b;}
565 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal;}
566
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000567 /// \returns Number of execution units per compute unit supported by the
568 /// subtarget.
569 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000570 return AMDGPU::IsaInfo::getEUsPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000571 }
572
573 /// \returns Maximum number of work groups per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000574 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000575 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000576 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(getFeatureBits(),
577 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000578 }
579
580 /// \returns Maximum number of waves per compute unit supported by the
581 /// subtarget without any kind of limitation.
582 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000583 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000584 }
585
586 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000587 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000588 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000589 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits(),
590 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000591 }
592
593 /// \returns Minimum number of waves per execution unit supported by the
594 /// subtarget.
595 unsigned getMinWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000596 return AMDGPU::IsaInfo::getMinWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000597 }
598
599 /// \returns Maximum number of waves per execution unit supported by the
600 /// subtarget without any kind of limitation.
601 unsigned getMaxWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000602 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000603 }
604
605 /// \returns Maximum number of waves per execution unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000606 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000607 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000608 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits(),
609 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000610 }
611
612 /// \returns Minimum flat work group size supported by the subtarget.
613 unsigned getMinFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000614 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000615 }
616
617 /// \returns Maximum flat work group size supported by the subtarget.
618 unsigned getMaxFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000619 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000620 }
621
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000622 /// \returns Number of waves per work group supported by the subtarget and
623 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000624 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000625 return AMDGPU::IsaInfo::getWavesPerWorkGroup(getFeatureBits(),
626 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000627 }
628
Matt Arsenaultb7918022017-10-23 17:09:35 +0000629 /// \returns Default range flat work group size for a calling convention.
630 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
631
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000632 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
633 /// for function \p F, or minimum/maximum flat work group sizes explicitly
634 /// requested using "amdgpu-flat-work-group-size" attribute attached to
635 /// function \p F.
636 ///
637 /// \returns Subtarget's default values if explicitly requested values cannot
638 /// be converted to integer, or violate subtarget's specifications.
639 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
640
641 /// \returns Subtarget's default pair of minimum/maximum number of waves per
642 /// execution unit for function \p F, or minimum/maximum number of waves per
643 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
644 /// attached to function \p F.
645 ///
646 /// \returns Subtarget's default values if explicitly requested values cannot
647 /// be converted to integer, violate subtarget's specifications, or are not
648 /// compatible with minimum/maximum number of waves limited by flat work group
649 /// size, register usage, and/or lds usage.
650 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000651
652 /// Creates value range metadata on an workitemid.* inrinsic call or load.
653 bool makeLIDRangeMetadata(Instruction *I) const;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000654};
655
656class R600Subtarget final : public AMDGPUSubtarget {
657private:
658 R600InstrInfo InstrInfo;
659 R600FrameLowering FrameLowering;
660 R600TargetLowering TLInfo;
661
662public:
663 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
664 const TargetMachine &TM);
665
666 const R600InstrInfo *getInstrInfo() const override {
667 return &InstrInfo;
668 }
669
670 const R600FrameLowering *getFrameLowering() const override {
671 return &FrameLowering;
672 }
673
674 const R600TargetLowering *getTargetLowering() const override {
675 return &TLInfo;
676 }
677
678 const R600RegisterInfo *getRegisterInfo() const override {
679 return &InstrInfo.getRegisterInfo();
680 }
681
682 bool hasCFAluBug() const {
683 return CFALUBug;
684 }
685
686 bool hasVertexCache() const {
687 return HasVertexCache;
688 }
689
690 short getTexVTXClauseSize() const {
691 return TexVTXClauseSize;
692 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000693};
694
695class SISubtarget final : public AMDGPUSubtarget {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000696private:
697 SIInstrInfo InstrInfo;
698 SIFrameLowering FrameLowering;
699 SITargetLowering TLInfo;
Quentin Colombet61d71a12017-08-15 22:31:51 +0000700
701 /// GlobalISel related APIs.
702 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
703 std::unique_ptr<InstructionSelector> InstSelector;
704 std::unique_ptr<LegalizerInfo> Legalizer;
705 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000706
707public:
708 SISubtarget(const Triple &TT, StringRef CPU, StringRef FS,
709 const TargetMachine &TM);
710
711 const SIInstrInfo *getInstrInfo() const override {
712 return &InstrInfo;
713 }
714
715 const SIFrameLowering *getFrameLowering() const override {
716 return &FrameLowering;
717 }
718
719 const SITargetLowering *getTargetLowering() const override {
720 return &TLInfo;
721 }
722
723 const CallLowering *getCallLowering() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000724 return CallLoweringInfo.get();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000725 }
726
Tom Stellardca166212017-01-30 21:56:46 +0000727 const InstructionSelector *getInstructionSelector() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000728 return InstSelector.get();
Tom Stellardca166212017-01-30 21:56:46 +0000729 }
730
731 const LegalizerInfo *getLegalizerInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000732 return Legalizer.get();
Tom Stellardca166212017-01-30 21:56:46 +0000733 }
734
735 const RegisterBankInfo *getRegBankInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000736 return RegBankInfo.get();
Tom Stellardca166212017-01-30 21:56:46 +0000737 }
738
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000739 const SIRegisterInfo *getRegisterInfo() const override {
740 return &InstrInfo.getRegisterInfo();
741 }
742
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000743 // XXX - Why is this here if it isn't in the default pass set?
744 bool enableEarlyIfConversion() const override {
745 return true;
746 }
747
Tom Stellard83f0bce2015-01-29 16:55:25 +0000748 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000749 unsigned NumRegionInstrs) const override;
750
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000751 bool isVGPRSpillingEnabled(const Function& F) const;
752
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000753 unsigned getMaxNumUserSGPRs() const {
754 return 16;
755 }
756
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000757 bool hasSMemRealTime() const {
758 return HasSMemRealTime;
759 }
760
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000761 bool hasMovrel() const {
762 return HasMovrel;
763 }
764
765 bool hasVGPRIndexMode() const {
766 return HasVGPRIndexMode;
767 }
768
Marek Olsake22fdb92017-03-21 17:00:32 +0000769 bool useVGPRIndexMode(bool UserEnable) const {
770 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
771 }
772
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000773 bool hasScalarCompareEq64() const {
774 return getGeneration() >= VOLCANIC_ISLANDS;
775 }
776
Matt Arsenault7b647552016-10-28 21:55:15 +0000777 bool hasScalarStores() const {
778 return HasScalarStores;
779 }
780
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000781 bool hasInv2PiInlineImm() const {
782 return HasInv2PiInlineImm;
783 }
784
Sam Kolton07dbde22017-01-20 10:01:25 +0000785 bool hasDPP() const {
786 return HasDPP;
787 }
788
Tom Stellardde008d32016-01-21 04:28:34 +0000789 bool enableSIScheduler() const {
790 return EnableSIScheduler;
791 }
792
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000793 bool debuggerSupported() const {
794 return debuggerInsertNops() && debuggerReserveRegs() &&
795 debuggerEmitPrologue();
796 }
797
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000798 bool debuggerInsertNops() const {
799 return DebuggerInsertNops;
800 }
801
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000802 bool debuggerReserveRegs() const {
803 return DebuggerReserveRegs;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000804 }
805
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000806 bool debuggerEmitPrologue() const {
807 return DebuggerEmitPrologue;
808 }
809
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000810 bool loadStoreOptEnabled() const {
811 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000812 }
813
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000814 bool hasSGPRInitBug() const {
815 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000816 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000817
Tom Stellardb133fbb2016-10-27 23:05:31 +0000818 bool has12DWordStoreHazard() const {
819 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
820 }
821
Matt Arsenaulte823d922017-02-18 18:29:53 +0000822 bool hasSMovFedHazard() const {
823 return getGeneration() >= AMDGPUSubtarget::GFX9;
824 }
825
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000826 bool hasReadM0MovRelInterpHazard() const {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000827 return getGeneration() >= AMDGPUSubtarget::GFX9;
828 }
829
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000830 bool hasReadM0SendMsgHazard() const {
831 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
832 }
833
Matt Arsenault9166ce82017-07-28 15:52:08 +0000834 unsigned getKernArgSegmentSize(const MachineFunction &MF,
835 unsigned ExplictArgBytes) const;
Tom Stellarde88bbc32016-09-23 01:33:26 +0000836
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000837 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs SGPRs
838 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
839
840 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs VGPRs
841 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000842
Matt Arsenaulte823d922017-02-18 18:29:53 +0000843 /// \returns true if the flat_scratch register should be initialized with the
844 /// pointer to the wave's scratch memory rather than a size and offset.
845 bool flatScratchIsPointer() const {
846 return getGeneration() >= GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000847 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000848
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000849 /// \returns SGPR allocation granularity supported by the subtarget.
850 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000851 return AMDGPU::IsaInfo::getSGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000852 }
853
854 /// \returns SGPR encoding granularity supported by the subtarget.
855 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000856 return AMDGPU::IsaInfo::getSGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000857 }
858
859 /// \returns Total number of SGPRs supported by the subtarget.
860 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000861 return AMDGPU::IsaInfo::getTotalNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000862 }
863
864 /// \returns Addressable number of SGPRs supported by the subtarget.
865 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000866 return AMDGPU::IsaInfo::getAddressableNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000867 }
868
869 /// \returns Minimum number of SGPRs that meets the given number of waves per
870 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000871 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
872 return AMDGPU::IsaInfo::getMinNumSGPRs(getFeatureBits(), WavesPerEU);
873 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000874
875 /// \returns Maximum number of SGPRs that meets the given number of waves per
876 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000877 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
878 return AMDGPU::IsaInfo::getMaxNumSGPRs(getFeatureBits(), WavesPerEU,
879 Addressable);
880 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000881
882 /// \returns Reserved number of SGPRs for given function \p MF.
883 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
884
885 /// \returns Maximum number of SGPRs that meets number of waves per execution
886 /// unit requirement for function \p MF, or number of SGPRs explicitly
887 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
888 ///
889 /// \returns Value that meets number of waves per execution unit requirement
890 /// if explicitly requested value cannot be converted to integer, violates
891 /// subtarget's specifications, or does not meet number of waves per execution
892 /// unit requirement.
893 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
894
895 /// \returns VGPR allocation granularity supported by the subtarget.
896 unsigned getVGPRAllocGranule() const {
Mandeep Singh Grang5e1697e2017-06-06 05:08:36 +0000897 return AMDGPU::IsaInfo::getVGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000898 }
899
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000900 /// \returns VGPR encoding granularity supported by the subtarget.
901 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000902 return AMDGPU::IsaInfo::getVGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000903 }
904
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000905 /// \returns Total number of VGPRs supported by the subtarget.
906 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000907 return AMDGPU::IsaInfo::getTotalNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000908 }
909
910 /// \returns Addressable number of VGPRs supported by the subtarget.
911 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000912 return AMDGPU::IsaInfo::getAddressableNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000913 }
914
915 /// \returns Minimum number of VGPRs that meets given number of waves per
916 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000917 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
918 return AMDGPU::IsaInfo::getMinNumVGPRs(getFeatureBits(), WavesPerEU);
919 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000920
921 /// \returns Maximum number of VGPRs that meets given number of waves per
922 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000923 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
924 return AMDGPU::IsaInfo::getMaxNumVGPRs(getFeatureBits(), WavesPerEU);
925 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000926
927 /// \returns Reserved number of VGPRs for given function \p MF.
928 unsigned getReservedNumVGPRs(const MachineFunction &MF) const {
929 return debuggerReserveRegs() ? 4 : 0;
930 }
931
932 /// \returns Maximum number of VGPRs that meets number of waves per execution
933 /// unit requirement for function \p MF, or number of VGPRs explicitly
934 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
935 ///
936 /// \returns Value that meets number of waves per execution unit requirement
937 /// if explicitly requested value cannot be converted to integer, violates
938 /// subtarget's specifications, or does not meet number of waves per execution
939 /// unit requirement.
940 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000941
942 void getPostRAMutations(
943 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
944 const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000945};
946
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000947} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +0000948
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000949#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H