blob: 6e7e47b8706ae81ca4831247410efcca4cc9e989 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Matthias Braunec50fa62015-06-01 21:26:23 +000010/// \file This file contains a pass that performs load / store related peephole
11/// optimizations. This pass should be run after register allocation.
Evan Cheng10043e22007-01-19 07:51:42 +000012//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
James Molloy556763d2014-05-16 14:14:30 +000018#include "ARMISelLowering.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherae326492015-03-12 22:48:50 +000022#include "ThumbRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/STLExtras.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000034#include "llvm/CodeGen/RegisterClassInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000035#include "llvm/CodeGen/SelectionDAGNodes.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000036#include "llvm/CodeGen/LivePhysRegs.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/DataLayout.h"
38#include "llvm/IR/DerivedTypes.h"
39#include "llvm/IR/Function.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000040#include "llvm/Support/Allocator.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include "llvm/Support/Debug.h"
42#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000043#include "llvm/Support/raw_ostream.h"
Evan Cheng10043e22007-01-19 07:51:42 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000046#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000047using namespace llvm;
48
Chandler Carruth84e68b22014-04-22 02:41:26 +000049#define DEBUG_TYPE "arm-ldst-opt"
50
Evan Cheng10043e22007-01-19 07:51:42 +000051STATISTIC(NumLDMGened , "Number of ldm instructions generated");
52STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000053STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
54STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000055STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000056STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
57STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
58STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
59STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
60STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
61STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000062
David Grossd9c1bc92015-07-23 22:12:46 +000063namespace llvm {
64void initializeARMLoadStoreOptPass(PassRegistry &);
65}
66
67#define ARM_LOAD_STORE_OPT_NAME "ARM load / store optimization pass"
68
Evan Cheng10043e22007-01-19 07:51:42 +000069namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +000070 /// Post- register allocation pass the combine load / store instructions to
71 /// form ldm / stm instructions.
Nick Lewycky02d5f772009-10-25 06:33:48 +000072 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000073 static char ID;
David Grossd9c1bc92015-07-23 22:12:46 +000074 ARMLoadStoreOpt() : MachineFunctionPass(ID) {
75 initializeARMLoadStoreOptPass(*PassRegistry::getPassRegistry());
76 }
Devang Patel09f162c2007-05-01 21:15:47 +000077
Matthias Brauna4a3182d2015-07-10 18:08:49 +000078 const MachineFunction *MF;
Evan Cheng10043e22007-01-19 07:51:42 +000079 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000080 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000081 const ARMSubtarget *STI;
James Molloy556763d2014-05-16 14:14:30 +000082 const TargetLowering *TL;
Evan Chengf030f2d2007-03-07 20:30:36 +000083 ARMFunctionInfo *AFI;
Matthias Brauna4a3182d2015-07-10 18:08:49 +000084 LivePhysRegs LiveRegs;
85 RegisterClassInfo RegClassInfo;
86 MachineBasicBlock::const_iterator LiveRegPos;
87 bool LiveRegsValid;
88 bool RegClassInfoValid;
James Molloy92a15072014-05-16 14:11:38 +000089 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000090
Craig Topper6bc27bf2014-03-10 02:09:33 +000091 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000092
Craig Topper6bc27bf2014-03-10 02:09:33 +000093 const char *getPassName() const override {
David Grossd9c1bc92015-07-23 22:12:46 +000094 return ARM_LOAD_STORE_OPT_NAME;
Evan Cheng10043e22007-01-19 07:51:42 +000095 }
96
97 private:
Matthias Brauna4a3182d2015-07-10 18:08:49 +000098 /// A set of load/store MachineInstrs with same base register sorted by
99 /// offset.
Evan Cheng10043e22007-01-19 07:51:42 +0000100 struct MemOpQueueEntry {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000101 MachineInstr *MI;
102 int Offset; ///< Load/Store offset.
103 unsigned Position; ///< Position as counted from end of basic block.
104 MemOpQueueEntry(MachineInstr *MI, int Offset, unsigned Position)
105 : MI(MI), Offset(Offset), Position(Position) {}
Evan Cheng10043e22007-01-19 07:51:42 +0000106 };
107 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
Evan Cheng10043e22007-01-19 07:51:42 +0000108
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000109 /// A set of MachineInstrs that fulfill (nearly all) conditions to get
110 /// merged into a LDM/STM.
111 struct MergeCandidate {
112 /// List of instructions ordered by load/store offset.
113 SmallVector<MachineInstr*, 4> Instrs;
114 /// Index in Instrs of the instruction being latest in the schedule.
115 unsigned LatestMIIdx;
116 /// Index in Instrs of the instruction being earliest in the schedule.
117 unsigned EarliestMIIdx;
118 /// Index into the basic block where the merged instruction will be
119 /// inserted. (See MemOpQueueEntry.Position)
120 unsigned InsertPos;
Matthias Braune40d89e2015-07-21 00:18:59 +0000121 /// Whether the instructions can be merged into a ldm/stm instruction.
122 bool CanMergeToLSMulti;
123 /// Whether the instructions can be merged into a ldrd/strd instruction.
124 bool CanMergeToLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000125 };
Matthias Braune40d89e2015-07-21 00:18:59 +0000126 SpecificBumpPtrAllocator<MergeCandidate> Allocator;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000127 SmallVector<const MergeCandidate*,4> Candidates;
Matthias Brauna50d2202015-07-21 00:19:01 +0000128 SmallVector<MachineInstr*,4> MergeBaseCandidates;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000129
130 void moveLiveRegsBefore(const MachineBasicBlock &MBB,
131 MachineBasicBlock::const_iterator Before);
132 unsigned findFreeReg(const TargetRegisterClass &RegClass);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000133 void UpdateBaseRegUses(MachineBasicBlock &MBB,
134 MachineBasicBlock::iterator MBBI,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000135 DebugLoc DL, unsigned Base, unsigned WordOffset,
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000136 ARMCC::CondCodes Pred, unsigned PredReg);
Matthias Braune40d89e2015-07-21 00:18:59 +0000137 MachineInstr *CreateLoadStoreMulti(MachineBasicBlock &MBB,
138 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
139 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
140 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs);
141 MachineInstr *CreateLoadStoreDouble(MachineBasicBlock &MBB,
142 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
143 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
144 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) const;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000145 void FormCandidates(const MemOpQueue &MemOps);
146 MachineInstr *MergeOpsUpdate(const MergeCandidate &Cand);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000147 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
148 MachineBasicBlock::iterator &MBBI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000149 bool MergeBaseUpdateLoadStore(MachineInstr *MI);
150 bool MergeBaseUpdateLSMultiple(MachineInstr *MI);
Matthias Brauna50d2202015-07-21 00:19:01 +0000151 bool MergeBaseUpdateLSDouble(MachineInstr &MI) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000152 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
153 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000154 bool CombineMovBx(MachineBasicBlock &MBB);
Evan Cheng10043e22007-01-19 07:51:42 +0000155 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000156 char ARMLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000157}
Evan Cheng10043e22007-01-19 07:51:42 +0000158
David Grossd9c1bc92015-07-23 22:12:46 +0000159INITIALIZE_PASS(ARMLoadStoreOpt, "arm-load-store-opt", ARM_LOAD_STORE_OPT_NAME, false, false)
160
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000161static bool definesCPSR(const MachineInstr *MI) {
162 for (const auto &MO : MI->operands()) {
163 if (!MO.isReg())
164 continue;
165 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
166 // If the instruction has live CPSR def, then it's not safe to fold it
167 // into load / store.
168 return true;
169 }
170
171 return false;
172}
173
174static int getMemoryOpOffset(const MachineInstr *MI) {
Matthias Braunfa3872e2015-05-18 20:27:55 +0000175 unsigned Opcode = MI->getOpcode();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000176 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
177 unsigned NumOperands = MI->getDesc().getNumOperands();
178 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
179
180 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
181 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
182 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
183 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
184 return OffField;
185
186 // Thumb1 immediate offsets are scaled by 4
Renato Golinb9887ef2015-02-25 14:41:06 +0000187 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi ||
188 Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000189 return OffField * 4;
190
191 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
192 : ARM_AM::getAM5Offset(OffField) * 4;
193 ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
194 : ARM_AM::getAM5Op(OffField);
195
196 if (Op == ARM_AM::sub)
197 return -Offset;
198
199 return Offset;
200}
201
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000202static const MachineOperand &getLoadStoreBaseOp(const MachineInstr &MI) {
203 return MI.getOperand(1);
204}
205
206static const MachineOperand &getLoadStoreRegOp(const MachineInstr &MI) {
207 return MI.getOperand(0);
208}
209
Matthias Braunfa3872e2015-05-18 20:27:55 +0000210static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000211 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000212 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000213 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000214 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000215 switch (Mode) {
216 default: llvm_unreachable("Unhandled submode!");
217 case ARM_AM::ia: return ARM::LDMIA;
218 case ARM_AM::da: return ARM::LDMDA;
219 case ARM_AM::db: return ARM::LDMDB;
220 case ARM_AM::ib: return ARM::LDMIB;
221 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000222 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000223 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000224 switch (Mode) {
225 default: llvm_unreachable("Unhandled submode!");
226 case ARM_AM::ia: return ARM::STMIA;
227 case ARM_AM::da: return ARM::STMDA;
228 case ARM_AM::db: return ARM::STMDB;
229 case ARM_AM::ib: return ARM::STMIB;
230 }
James Molloy556763d2014-05-16 14:14:30 +0000231 case ARM::tLDRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000232 case ARM::tLDRspi:
James Molloy556763d2014-05-16 14:14:30 +0000233 // tLDMIA is writeback-only - unless the base register is in the input
234 // reglist.
235 ++NumLDMGened;
236 switch (Mode) {
237 default: llvm_unreachable("Unhandled submode!");
238 case ARM_AM::ia: return ARM::tLDMIA;
239 }
240 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000241 case ARM::tSTRspi:
James Molloy556763d2014-05-16 14:14:30 +0000242 // There is no non-writeback tSTMIA either.
243 ++NumSTMGened;
244 switch (Mode) {
245 default: llvm_unreachable("Unhandled submode!");
246 case ARM_AM::ia: return ARM::tSTMIA_UPD;
247 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000248 case ARM::t2LDRi8:
249 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000250 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000251 switch (Mode) {
252 default: llvm_unreachable("Unhandled submode!");
253 case ARM_AM::ia: return ARM::t2LDMIA;
254 case ARM_AM::db: return ARM::t2LDMDB;
255 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000256 case ARM::t2STRi8:
257 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000258 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000259 switch (Mode) {
260 default: llvm_unreachable("Unhandled submode!");
261 case ARM_AM::ia: return ARM::t2STMIA;
262 case ARM_AM::db: return ARM::t2STMDB;
263 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000264 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000265 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000266 switch (Mode) {
267 default: llvm_unreachable("Unhandled submode!");
268 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000269 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000270 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000271 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000272 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000273 switch (Mode) {
274 default: llvm_unreachable("Unhandled submode!");
275 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000276 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000277 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000278 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000279 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000280 switch (Mode) {
281 default: llvm_unreachable("Unhandled submode!");
282 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000283 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000284 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000285 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000286 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000287 switch (Mode) {
288 default: llvm_unreachable("Unhandled submode!");
289 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000290 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000291 }
Evan Cheng10043e22007-01-19 07:51:42 +0000292 }
Evan Cheng10043e22007-01-19 07:51:42 +0000293}
294
Benjamin Kramer113b2a92015-06-05 14:32:54 +0000295static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000296 switch (Opcode) {
297 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000298 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000299 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000300 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000301 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000302 case ARM::STMIA_UPD:
James Molloy556763d2014-05-16 14:14:30 +0000303 case ARM::tLDMIA:
304 case ARM::tLDMIA_UPD:
305 case ARM::tSTMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000306 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000307 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000308 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000309 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000310 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000311 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000312 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000313 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000314 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000315 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000316 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000317 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000318 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000319 return ARM_AM::ia;
320
321 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000322 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000323 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000324 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000325 return ARM_AM::da;
326
327 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000328 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000329 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000330 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000331 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000332 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000333 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000334 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000335 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000336 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000337 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000338 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000339 return ARM_AM::db;
340
341 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000342 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000343 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000344 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000345 return ARM_AM::ib;
346 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000347}
348
James Molloy556763d2014-05-16 14:14:30 +0000349static bool isT1i32Load(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000350 return Opc == ARM::tLDRi || Opc == ARM::tLDRspi;
James Molloy556763d2014-05-16 14:14:30 +0000351}
352
Evan Cheng71756e72009-08-04 01:43:45 +0000353static bool isT2i32Load(unsigned Opc) {
354 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
355}
356
Evan Cheng4605e8a2009-07-09 23:11:34 +0000357static bool isi32Load(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000358 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
359}
360
361static bool isT1i32Store(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000362 return Opc == ARM::tSTRi || Opc == ARM::tSTRspi;
Evan Cheng71756e72009-08-04 01:43:45 +0000363}
364
365static bool isT2i32Store(unsigned Opc) {
366 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000367}
368
369static bool isi32Store(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000370 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
371}
372
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000373static bool isLoadSingle(unsigned Opc) {
374 return isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
375}
376
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000377static unsigned getImmScale(unsigned Opc) {
378 switch (Opc) {
379 default: llvm_unreachable("Unhandled opcode!");
380 case ARM::tLDRi:
381 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000382 case ARM::tLDRspi:
383 case ARM::tSTRspi:
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000384 return 1;
385 case ARM::tLDRHi:
386 case ARM::tSTRHi:
387 return 2;
388 case ARM::tLDRBi:
389 case ARM::tSTRBi:
390 return 4;
391 }
392}
393
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000394static unsigned getLSMultipleTransferSize(const MachineInstr *MI) {
395 switch (MI->getOpcode()) {
396 default: return 0;
397 case ARM::LDRi12:
398 case ARM::STRi12:
399 case ARM::tLDRi:
400 case ARM::tSTRi:
401 case ARM::tLDRspi:
402 case ARM::tSTRspi:
403 case ARM::t2LDRi8:
404 case ARM::t2LDRi12:
405 case ARM::t2STRi8:
406 case ARM::t2STRi12:
407 case ARM::VLDRS:
408 case ARM::VSTRS:
409 return 4;
410 case ARM::VLDRD:
411 case ARM::VSTRD:
412 return 8;
413 case ARM::LDMIA:
414 case ARM::LDMDA:
415 case ARM::LDMDB:
416 case ARM::LDMIB:
417 case ARM::STMIA:
418 case ARM::STMDA:
419 case ARM::STMDB:
420 case ARM::STMIB:
421 case ARM::tLDMIA:
422 case ARM::tLDMIA_UPD:
423 case ARM::tSTMIA_UPD:
424 case ARM::t2LDMIA:
425 case ARM::t2LDMDB:
426 case ARM::t2STMIA:
427 case ARM::t2STMDB:
428 case ARM::VLDMSIA:
429 case ARM::VSTMSIA:
430 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
431 case ARM::VLDMDIA:
432 case ARM::VSTMDIA:
433 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
434 }
435}
436
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000437/// Update future uses of the base register with the offset introduced
438/// due to writeback. This function only works on Thumb1.
439void
440ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
441 MachineBasicBlock::iterator MBBI,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000442 DebugLoc DL, unsigned Base,
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000443 unsigned WordOffset,
444 ARMCC::CondCodes Pred, unsigned PredReg) {
445 assert(isThumb1 && "Can only update base register uses for Thumb1!");
446 // Start updating any instructions with immediate offsets. Insert a SUB before
447 // the first non-updateable instruction (if any).
448 for (; MBBI != MBB.end(); ++MBBI) {
449 bool InsertSub = false;
450 unsigned Opc = MBBI->getOpcode();
451
452 if (MBBI->readsRegister(Base)) {
453 int Offset;
454 bool IsLoad =
455 Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
456 bool IsStore =
457 Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
458
459 if (IsLoad || IsStore) {
460 // Loads and stores with immediate offsets can be updated, but only if
461 // the new offset isn't negative.
462 // The MachineOperand containing the offset immediate is the last one
463 // before predicates.
464 MachineOperand &MO =
465 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
466 // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
467 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
468
469 // If storing the base register, it needs to be reset first.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000470 unsigned InstrSrcReg = getLoadStoreRegOp(*MBBI).getReg();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000471
472 if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
473 MO.setImm(Offset);
474 else
475 InsertSub = true;
476
477 } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
478 !definesCPSR(MBBI)) {
479 // SUBS/ADDS using this register, with a dead def of the CPSR.
480 // Merge it with the update; if the merged offset is too large,
481 // insert a new sub instead.
482 MachineOperand &MO =
483 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
484 Offset = (Opc == ARM::tSUBi8) ?
485 MO.getImm() + WordOffset * 4 :
486 MO.getImm() - WordOffset * 4 ;
487 if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
488 // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
489 // Offset == 0.
490 MO.setImm(Offset);
491 // The base register has now been reset, so exit early.
492 return;
493 } else {
494 InsertSub = true;
495 }
496
497 } else {
498 // Can't update the instruction.
499 InsertSub = true;
500 }
501
502 } else if (definesCPSR(MBBI) || MBBI->isCall() || MBBI->isBranch()) {
503 // Since SUBS sets the condition flags, we can't place the base reset
504 // after an instruction that has a live CPSR def.
505 // The base register might also contain an argument for a function call.
506 InsertSub = true;
507 }
508
509 if (InsertSub) {
510 // An instruction above couldn't be updated, so insert a sub.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000511 AddDefaultT1CC(BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000512 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000513 return;
514 }
515
John Brawnd86e0042015-06-23 16:02:11 +0000516 if (MBBI->killsRegister(Base) || MBBI->definesRegister(Base))
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000517 // Register got killed. Stop updating.
518 return;
519 }
520
521 // End of block was reached.
522 if (MBB.succ_size() > 0) {
523 // FIXME: Because of a bug, live registers are sometimes missing from
524 // the successor blocks' live-in sets. This means we can't trust that
525 // information and *always* have to reset at the end of a block.
526 // See PR21029.
527 if (MBBI != MBB.end()) --MBBI;
528 AddDefaultT1CC(
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000529 BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000530 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000531 }
532}
533
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000534/// Return the first register of class \p RegClass that is not in \p Regs.
535unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) {
536 if (!RegClassInfoValid) {
537 RegClassInfo.runOnMachineFunction(*MF);
538 RegClassInfoValid = true;
539 }
540
541 for (unsigned Reg : RegClassInfo.getOrder(&RegClass))
542 if (!LiveRegs.contains(Reg))
543 return Reg;
544 return 0;
545}
546
547/// Compute live registers just before instruction \p Before (in normal schedule
548/// direction). Computes backwards so multiple queries in the same block must
549/// come in reverse order.
550void ARMLoadStoreOpt::moveLiveRegsBefore(const MachineBasicBlock &MBB,
551 MachineBasicBlock::const_iterator Before) {
552 // Initialize if we never queried in this block.
553 if (!LiveRegsValid) {
554 LiveRegs.init(TRI);
555 LiveRegs.addLiveOuts(&MBB, true);
556 LiveRegPos = MBB.end();
557 LiveRegsValid = true;
558 }
559 // Move backward just before the "Before" position.
560 while (LiveRegPos != Before) {
561 --LiveRegPos;
562 LiveRegs.stepBackward(*LiveRegPos);
563 }
564}
565
566static bool ContainsReg(const ArrayRef<std::pair<unsigned, bool>> &Regs,
567 unsigned Reg) {
568 for (const std::pair<unsigned, bool> &R : Regs)
569 if (R.first == Reg)
570 return true;
571 return false;
572}
573
Matthias Braunec50fa62015-06-01 21:26:23 +0000574/// Create and insert a LDM or STM with Base as base register and registers in
575/// Regs as the register operands that would be loaded / stored. It returns
576/// true if the transformation is done.
Matthias Braune40d89e2015-07-21 00:18:59 +0000577MachineInstr *ARMLoadStoreOpt::CreateLoadStoreMulti(MachineBasicBlock &MBB,
578 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
579 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
580 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000581 unsigned NumRegs = Regs.size();
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000582 assert(NumRegs > 1);
Evan Cheng10043e22007-01-19 07:51:42 +0000583
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000584 // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
585 // Compute liveness information for that register to make the decision.
586 bool SafeToClobberCPSR = !isThumb1 ||
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000587 (MBB.computeRegisterLiveness(TRI, ARM::CPSR, InsertBefore, 20) ==
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000588 MachineBasicBlock::LQR_Dead);
589
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000590 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
591
592 // Exception: If the base register is in the input reglist, Thumb1 LDM is
593 // non-writeback.
594 // It's also not possible to merge an STR of the base register in Thumb1.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000595 if (isThumb1 && isi32Load(Opcode) && ContainsReg(Regs, Base)) {
596 assert(Base != ARM::SP && "Thumb1 does not allow SP in register list");
597 if (Opcode == ARM::tLDRi) {
598 Writeback = false;
599 } else if (Opcode == ARM::tSTRi) {
600 return nullptr;
601 }
602 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000603
Evan Cheng10043e22007-01-19 07:51:42 +0000604 ARM_AM::AMSubMode Mode = ARM_AM::ia;
James Molloy556763d2014-05-16 14:14:30 +0000605 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000606 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000607 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
608
James Molloybb73c232014-05-16 14:08:46 +0000609 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000610 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000611 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000612 Mode = ARM_AM::da;
James Molloy556763d2014-05-16 14:14:30 +0000613 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000614 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000615 Mode = ARM_AM::db;
Renato Golinb9887ef2015-02-25 14:41:06 +0000616 } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) {
James Molloybb73c232014-05-16 14:08:46 +0000617 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000618 // calculate a new base register.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000619 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return nullptr;
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000620
Evan Cheng10043e22007-01-19 07:51:42 +0000621 // If starting offset isn't zero, insert a MI to materialize a new base.
622 // But only do so if it is cost effective, i.e. merging more than two
623 // loads / stores.
624 if (NumRegs <= 2)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000625 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000626
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000627 // On Thumb1, it's not worth materializing a new base register without
628 // clobbering the CPSR (i.e. not using ADDS/SUBS).
629 if (!SafeToClobberCPSR)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000630 return nullptr;
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000631
Evan Cheng10043e22007-01-19 07:51:42 +0000632 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000633 if (isi32Load(Opcode)) {
Scott Douglass290183d2015-10-01 11:56:19 +0000634 // If it is a load, then just use one of the destination registers
635 // as the new base. Will no longer be writeback in Thumb1.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000636 NewBase = Regs[NumRegs-1].first;
Scott Douglass290183d2015-10-01 11:56:19 +0000637 Writeback = false;
James Molloybb73c232014-05-16 14:08:46 +0000638 } else {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000639 // Find a free register that we can use as scratch register.
640 moveLiveRegsBefore(MBB, InsertBefore);
641 // The merged instruction does not exist yet but will use several Regs if
642 // it is a Store.
643 if (!isLoadSingle(Opcode))
644 for (const std::pair<unsigned, bool> &R : Regs)
645 LiveRegs.addReg(R.first);
646
647 NewBase = findFreeReg(isThumb1 ? ARM::tGPRRegClass : ARM::GPRRegClass);
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000648 if (NewBase == 0)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000649 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000650 }
James Molloy556763d2014-05-16 14:14:30 +0000651
652 int BaseOpc =
653 isThumb2 ? ARM::t2ADDri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000654 (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi :
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000655 (isThumb1 && Offset < 8) ? ARM::tADDi3 :
James Molloy556763d2014-05-16 14:14:30 +0000656 isThumb1 ? ARM::tADDi8 : ARM::ADDri;
657
Evan Cheng10043e22007-01-19 07:51:42 +0000658 if (Offset < 0) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000659 Offset = - Offset;
James Molloy556763d2014-05-16 14:14:30 +0000660 BaseOpc =
661 isThumb2 ? ARM::t2SUBri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000662 (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 :
James Molloy556763d2014-05-16 14:14:30 +0000663 isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000664 }
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000665
James Molloy556763d2014-05-16 14:14:30 +0000666 if (!TL->isLegalAddImmediate(Offset))
667 // FIXME: Try add with register operand?
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000668 return nullptr; // Probably not worth it then.
669
670 // We can only append a kill flag to the add/sub input if the value is not
671 // used in the register list of the stm as well.
672 bool KillOldBase = BaseKill &&
673 (!isi32Store(Opcode) || !ContainsReg(Regs, Base));
James Molloy556763d2014-05-16 14:14:30 +0000674
675 if (isThumb1) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000676 // Thumb1: depending on immediate size, use either
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000677 // ADDS NewBase, Base, #imm3
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000678 // or
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000679 // MOV NewBase, Base
680 // ADDS NewBase, #imm8.
Renato Golinb9887ef2015-02-25 14:41:06 +0000681 if (Base != NewBase &&
682 (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) {
James Molloy556763d2014-05-16 14:14:30 +0000683 // Need to insert a MOV to the new base first.
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000684 if (isARMLowRegister(NewBase) && isARMLowRegister(Base) &&
Eric Christopher1b21f002015-01-29 00:19:33 +0000685 !STI->hasV6Ops()) {
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000686 // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr
687 if (Pred != ARMCC::AL)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000688 return nullptr;
689 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVSr), NewBase)
690 .addReg(Base, getKillRegState(KillOldBase));
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000691 } else
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000692 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVr), NewBase)
693 .addReg(Base, getKillRegState(KillOldBase))
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000694 .addImm(Pred).addReg(PredReg);
695
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000696 // The following ADDS/SUBS becomes an update.
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000697 Base = NewBase;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000698 KillOldBase = true;
James Molloy556763d2014-05-16 14:14:30 +0000699 }
Renato Golinb9887ef2015-02-25 14:41:06 +0000700 if (BaseOpc == ARM::tADDrSPi) {
701 assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4");
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000702 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
703 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset/4)
Renato Golinb9887ef2015-02-25 14:41:06 +0000704 .addImm(Pred).addReg(PredReg);
705 } else
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000706 AddDefaultT1CC(
707 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase), true)
708 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
Renato Golinb9887ef2015-02-25 14:41:06 +0000709 .addImm(Pred).addReg(PredReg);
James Molloy556763d2014-05-16 14:14:30 +0000710 } else {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000711 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
712 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
James Molloy556763d2014-05-16 14:14:30 +0000713 .addImm(Pred).addReg(PredReg).addReg(0);
714 }
Evan Cheng10043e22007-01-19 07:51:42 +0000715 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000716 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000717 }
718
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000719 bool isDef = isLoadSingle(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000720
721 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
722 // base register writeback.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000723 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000724 if (!Opcode)
725 return nullptr;
James Molloy556763d2014-05-16 14:14:30 +0000726
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000727 // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
728 // - There is no writeback (LDM of base register),
729 // - the base register is killed by the merged instruction,
730 // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
731 // to reset the base register.
732 // Otherwise, don't merge.
733 // It's safe to return here since the code to materialize a new base register
734 // above is also conditional on SafeToClobberCPSR.
735 if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000736 return nullptr;
Moritz Roth8f376562014-08-15 17:00:30 +0000737
James Molloy556763d2014-05-16 14:14:30 +0000738 MachineInstrBuilder MIB;
739
740 if (Writeback) {
Scott Douglass290183d2015-10-01 11:56:19 +0000741 assert(isThumb1 && "expected Writeback only inThumb1");
742 if (Opcode == ARM::tLDMIA) {
743 assert(!(ContainsReg(Regs, Base)) && "Thumb1 can't LDM ! with Base in Regs");
James Molloy556763d2014-05-16 14:14:30 +0000744 // Update tLDMIA with writeback if necessary.
745 Opcode = ARM::tLDMIA_UPD;
Scott Douglass290183d2015-10-01 11:56:19 +0000746 }
James Molloy556763d2014-05-16 14:14:30 +0000747
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000748 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
James Molloy556763d2014-05-16 14:14:30 +0000749
750 // Thumb1: we might need to set base writeback when building the MI.
751 MIB.addReg(Base, getDefRegState(true))
752 .addReg(Base, getKillRegState(BaseKill));
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000753
754 // The base isn't dead after a merged instruction with writeback.
755 // Insert a sub instruction after the newly formed instruction to reset.
756 if (!BaseKill)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000757 UpdateBaseRegUses(MBB, InsertBefore, DL, Base, NumRegs, Pred, PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000758
James Molloy556763d2014-05-16 14:14:30 +0000759 } else {
760 // No writeback, simply build the MachineInstr.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000761 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
James Molloy556763d2014-05-16 14:14:30 +0000762 MIB.addReg(Base, getKillRegState(BaseKill));
763 }
764
765 MIB.addImm(Pred).addReg(PredReg);
766
Matthias Braunaa9fa352015-05-27 05:12:40 +0000767 for (const std::pair<unsigned, bool> &R : Regs)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000768 MIB.addReg(R.first, getDefRegState(isDef) | getKillRegState(R.second));
Evan Cheng10043e22007-01-19 07:51:42 +0000769
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000770 return MIB.getInstr();
Tim Northover569f69d2013-10-10 09:28:20 +0000771}
772
Matthias Braune40d89e2015-07-21 00:18:59 +0000773MachineInstr *ARMLoadStoreOpt::CreateLoadStoreDouble(MachineBasicBlock &MBB,
774 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
775 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
776 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) const {
777 bool IsLoad = isi32Load(Opcode);
778 assert((IsLoad || isi32Store(Opcode)) && "Must have integer load or store");
779 unsigned LoadStoreOpcode = IsLoad ? ARM::t2LDRDi8 : ARM::t2STRDi8;
780
781 assert(Regs.size() == 2);
782 MachineInstrBuilder MIB = BuildMI(MBB, InsertBefore, DL,
783 TII->get(LoadStoreOpcode));
784 if (IsLoad) {
785 MIB.addReg(Regs[0].first, RegState::Define)
786 .addReg(Regs[1].first, RegState::Define);
787 } else {
788 MIB.addReg(Regs[0].first, getKillRegState(Regs[0].second))
789 .addReg(Regs[1].first, getKillRegState(Regs[1].second));
790 }
791 MIB.addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
792 return MIB.getInstr();
793}
794
Matthias Braunec50fa62015-06-01 21:26:23 +0000795/// Call MergeOps and update MemOps and merges accordingly on success.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000796MachineInstr *ARMLoadStoreOpt::MergeOpsUpdate(const MergeCandidate &Cand) {
797 const MachineInstr *First = Cand.Instrs.front();
798 unsigned Opcode = First->getOpcode();
799 bool IsLoad = isLoadSingle(Opcode);
Evan Cheng1fb4de82010-06-21 21:21:14 +0000800 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000801 SmallVector<unsigned, 4> ImpDefs;
802 DenseSet<unsigned> KilledRegs;
Pete Coopere3c81612015-07-16 00:09:18 +0000803 DenseSet<unsigned> UsedRegs;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000804 // Determine list of registers and list of implicit super-register defs.
805 for (const MachineInstr *MI : Cand.Instrs) {
806 const MachineOperand &MO = getLoadStoreRegOp(*MI);
807 unsigned Reg = MO.getReg();
808 bool IsKill = MO.isKill();
809 if (IsKill)
810 KilledRegs.insert(Reg);
811 Regs.push_back(std::make_pair(Reg, IsKill));
Pete Coopere3c81612015-07-16 00:09:18 +0000812 UsedRegs.insert(Reg);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000813
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000814 if (IsLoad) {
815 // Collect any implicit defs of super-registers, after merging we can't
816 // be sure anymore that we properly preserved these live ranges and must
817 // removed these implicit operands.
818 for (const MachineOperand &MO : MI->implicit_operands()) {
819 if (!MO.isReg() || !MO.isDef() || MO.isDead())
820 continue;
821 assert(MO.isImplicit());
822 unsigned DefReg = MO.getReg();
823
824 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) != ImpDefs.end())
825 continue;
826 // We can ignore cases where the super-reg is read and written.
827 if (MI->readsRegister(DefReg))
828 continue;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000829 ImpDefs.push_back(DefReg);
Evan Cheng1fb4de82010-06-21 21:21:14 +0000830 }
831 }
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000832 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000833
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000834 // Attempt the merge.
835 typedef MachineBasicBlock::iterator iterator;
836 MachineInstr *LatestMI = Cand.Instrs[Cand.LatestMIIdx];
837 iterator InsertBefore = std::next(iterator(LatestMI));
838 MachineBasicBlock &MBB = *LatestMI->getParent();
839 unsigned Offset = getMemoryOpOffset(First);
840 unsigned Base = getLoadStoreBaseOp(*First).getReg();
841 bool BaseKill = LatestMI->killsRegister(Base);
842 unsigned PredReg = 0;
843 ARMCC::CondCodes Pred = getInstrPredicate(First, PredReg);
844 DebugLoc DL = First->getDebugLoc();
Matthias Braune40d89e2015-07-21 00:18:59 +0000845 MachineInstr *Merged = nullptr;
846 if (Cand.CanMergeToLSDouble)
847 Merged = CreateLoadStoreDouble(MBB, InsertBefore, Offset, Base, BaseKill,
848 Opcode, Pred, PredReg, DL, Regs);
849 if (!Merged && Cand.CanMergeToLSMulti)
850 Merged = CreateLoadStoreMulti(MBB, InsertBefore, Offset, Base, BaseKill,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000851 Opcode, Pred, PredReg, DL, Regs);
852 if (!Merged)
853 return nullptr;
854
855 // Determine earliest instruction that will get removed. We then keep an
856 // iterator just above it so the following erases don't invalidated it.
857 iterator EarliestI(Cand.Instrs[Cand.EarliestMIIdx]);
858 bool EarliestAtBegin = false;
859 if (EarliestI == MBB.begin()) {
860 EarliestAtBegin = true;
861 } else {
862 EarliestI = std::prev(EarliestI);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000863 }
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000864
865 // Remove instructions which have been merged.
866 for (MachineInstr *MI : Cand.Instrs)
867 MBB.erase(MI);
868
869 // Determine range between the earliest removed instruction and the new one.
870 if (EarliestAtBegin)
871 EarliestI = MBB.begin();
872 else
873 EarliestI = std::next(EarliestI);
874 auto FixupRange = make_range(EarliestI, iterator(Merged));
875
876 if (isLoadSingle(Opcode)) {
877 // If the previous loads defined a super-reg, then we have to mark earlier
878 // operands undef; Replicate the super-reg def on the merged instruction.
879 for (MachineInstr &MI : FixupRange) {
880 for (unsigned &ImpDefReg : ImpDefs) {
881 for (MachineOperand &MO : MI.implicit_operands()) {
882 if (!MO.isReg() || MO.getReg() != ImpDefReg)
883 continue;
884 if (MO.readsReg())
885 MO.setIsUndef();
886 else if (MO.isDef())
887 ImpDefReg = 0;
888 }
889 }
890 }
891
892 MachineInstrBuilder MIB(*Merged->getParent()->getParent(), Merged);
893 for (unsigned ImpDef : ImpDefs)
894 MIB.addReg(ImpDef, RegState::ImplicitDefine);
895 } else {
896 // Remove kill flags: We are possibly storing the values later now.
897 assert(isi32Store(Opcode) || Opcode == ARM::VSTRS || Opcode == ARM::VSTRD);
898 for (MachineInstr &MI : FixupRange) {
899 for (MachineOperand &MO : MI.uses()) {
900 if (!MO.isReg() || !MO.isKill())
901 continue;
Pete Coopere3c81612015-07-16 00:09:18 +0000902 if (UsedRegs.count(MO.getReg()))
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000903 MO.setIsKill(false);
904 }
905 }
906 assert(ImpDefs.empty());
907 }
908
909 return Merged;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000910}
911
Matthias Braune40d89e2015-07-21 00:18:59 +0000912static bool isValidLSDoubleOffset(int Offset) {
913 unsigned Value = abs(Offset);
914 // t2LDRDi8/t2STRDi8 supports an 8 bit immediate which is internally
915 // multiplied by 4.
916 return (Value % 4) == 0 && Value < 1024;
917}
918
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000919/// Find candidates for load/store multiple merge in list of MemOpQueueEntries.
920void ARMLoadStoreOpt::FormCandidates(const MemOpQueue &MemOps) {
921 const MachineInstr *FirstMI = MemOps[0].MI;
922 unsigned Opcode = FirstMI->getOpcode();
Bob Wilson13ce07f2010-08-27 23:18:17 +0000923 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000924 unsigned Size = getLSMultipleTransferSize(FirstMI);
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000925
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000926 unsigned SIndex = 0;
927 unsigned EIndex = MemOps.size();
928 do {
929 // Look at the first instruction.
930 const MachineInstr *MI = MemOps[SIndex].MI;
931 int Offset = MemOps[SIndex].Offset;
932 const MachineOperand &PMO = getLoadStoreRegOp(*MI);
933 unsigned PReg = PMO.getReg();
934 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
935 unsigned Latest = SIndex;
936 unsigned Earliest = SIndex;
937 unsigned Count = 1;
Matthias Braune40d89e2015-07-21 00:18:59 +0000938 bool CanMergeToLSDouble =
939 STI->isThumb2() && isNotVFP && isValidLSDoubleOffset(Offset);
940 // ARM errata 602117: LDRD with base in list may result in incorrect base
941 // register when interrupted or faulted.
942 if (STI->isCortexM3() && isi32Load(Opcode) &&
943 PReg == getLoadStoreBaseOp(*MI).getReg())
944 CanMergeToLSDouble = false;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000945
Matthias Braune40d89e2015-07-21 00:18:59 +0000946 bool CanMergeToLSMulti = true;
947 // On swift vldm/vstm starting with an odd register number as that needs
948 // more uops than single vldrs.
949 if (STI->isSwift() && !isNotVFP && (PRegNum % 2) == 1)
950 CanMergeToLSMulti = false;
951
952 // LDRD/STRD do not allow SP/PC. LDM/STM do not support it or have it
953 // deprecated; LDM to PC is fine but cannot happen here.
954 if (PReg == ARM::SP || PReg == ARM::PC)
955 CanMergeToLSMulti = CanMergeToLSDouble = false;
956
957 // Merge following instructions where possible.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000958 for (unsigned I = SIndex+1; I < EIndex; ++I, ++Count) {
959 int NewOffset = MemOps[I].Offset;
960 if (NewOffset != Offset + (int)Size)
961 break;
962 const MachineOperand &MO = getLoadStoreRegOp(*MemOps[I].MI);
963 unsigned Reg = MO.getReg();
Matthias Braune40d89e2015-07-21 00:18:59 +0000964 if (Reg == ARM::SP || Reg == ARM::PC)
Matthias Braun731e3592015-07-20 23:17:20 +0000965 break;
966
Matthias Braune40d89e2015-07-21 00:18:59 +0000967 // See if the current load/store may be part of a multi load/store.
968 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
969 bool PartOfLSMulti = CanMergeToLSMulti;
970 if (PartOfLSMulti) {
971 // Register numbers must be in ascending order.
972 if (RegNum <= PRegNum)
973 PartOfLSMulti = false;
974 // For VFP / NEON load/store multiples, the registers must be
975 // consecutive and within the limit on the number of registers per
976 // instruction.
977 else if (!isNotVFP && RegNum != PRegNum+1)
978 PartOfLSMulti = false;
979 }
980 // See if the current load/store may be part of a double load/store.
981 bool PartOfLSDouble = CanMergeToLSDouble && Count <= 1;
982
983 if (!PartOfLSMulti && !PartOfLSDouble)
984 break;
985 CanMergeToLSMulti &= PartOfLSMulti;
986 CanMergeToLSDouble &= PartOfLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000987 // Track MemOp with latest and earliest position (Positions are
988 // counted in reverse).
989 unsigned Position = MemOps[I].Position;
990 if (Position < MemOps[Latest].Position)
991 Latest = I;
992 else if (Position > MemOps[Earliest].Position)
993 Earliest = I;
994 // Prepare for next MemOp.
Evan Cheng10043e22007-01-19 07:51:42 +0000995 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000996 PRegNum = RegNum;
Evan Cheng10043e22007-01-19 07:51:42 +0000997 }
998
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000999 // Form a candidate from the Ops collected so far.
Matthias Braune40d89e2015-07-21 00:18:59 +00001000 MergeCandidate *Candidate = new(Allocator.Allocate()) MergeCandidate;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001001 for (unsigned C = SIndex, CE = SIndex + Count; C < CE; ++C)
1002 Candidate->Instrs.push_back(MemOps[C].MI);
1003 Candidate->LatestMIIdx = Latest - SIndex;
1004 Candidate->EarliestMIIdx = Earliest - SIndex;
1005 Candidate->InsertPos = MemOps[Latest].Position;
Matthias Braune40d89e2015-07-21 00:18:59 +00001006 if (Count == 1)
1007 CanMergeToLSMulti = CanMergeToLSDouble = false;
1008 Candidate->CanMergeToLSMulti = CanMergeToLSMulti;
1009 Candidate->CanMergeToLSDouble = CanMergeToLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001010 Candidates.push_back(Candidate);
1011 // Continue after the chain.
1012 SIndex += Count;
1013 } while (SIndex < EIndex);
Evan Cheng10043e22007-01-19 07:51:42 +00001014}
1015
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001016static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
1017 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001018 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001019 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001020 case ARM::LDMIA:
1021 case ARM::LDMDA:
1022 case ARM::LDMDB:
1023 case ARM::LDMIB:
1024 switch (Mode) {
1025 default: llvm_unreachable("Unhandled submode!");
1026 case ARM_AM::ia: return ARM::LDMIA_UPD;
1027 case ARM_AM::ib: return ARM::LDMIB_UPD;
1028 case ARM_AM::da: return ARM::LDMDA_UPD;
1029 case ARM_AM::db: return ARM::LDMDB_UPD;
1030 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001031 case ARM::STMIA:
1032 case ARM::STMDA:
1033 case ARM::STMDB:
1034 case ARM::STMIB:
1035 switch (Mode) {
1036 default: llvm_unreachable("Unhandled submode!");
1037 case ARM_AM::ia: return ARM::STMIA_UPD;
1038 case ARM_AM::ib: return ARM::STMIB_UPD;
1039 case ARM_AM::da: return ARM::STMDA_UPD;
1040 case ARM_AM::db: return ARM::STMDB_UPD;
1041 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001042 case ARM::t2LDMIA:
1043 case ARM::t2LDMDB:
1044 switch (Mode) {
1045 default: llvm_unreachable("Unhandled submode!");
1046 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1047 case ARM_AM::db: return ARM::t2LDMDB_UPD;
1048 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001049 case ARM::t2STMIA:
1050 case ARM::t2STMDB:
1051 switch (Mode) {
1052 default: llvm_unreachable("Unhandled submode!");
1053 case ARM_AM::ia: return ARM::t2STMIA_UPD;
1054 case ARM_AM::db: return ARM::t2STMDB_UPD;
1055 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001056 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001057 switch (Mode) {
1058 default: llvm_unreachable("Unhandled submode!");
1059 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1060 case ARM_AM::db: return ARM::VLDMSDB_UPD;
1061 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001062 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001063 switch (Mode) {
1064 default: llvm_unreachable("Unhandled submode!");
1065 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1066 case ARM_AM::db: return ARM::VLDMDDB_UPD;
1067 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001068 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001069 switch (Mode) {
1070 default: llvm_unreachable("Unhandled submode!");
1071 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1072 case ARM_AM::db: return ARM::VSTMSDB_UPD;
1073 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001074 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001075 switch (Mode) {
1076 default: llvm_unreachable("Unhandled submode!");
1077 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1078 case ARM_AM::db: return ARM::VSTMDDB_UPD;
1079 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001080 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001081}
1082
Matthias Brauna50d2202015-07-21 00:19:01 +00001083/// Check if the given instruction increments or decrements a register and
1084/// return the amount it is incremented/decremented. Returns 0 if the CPSR flags
1085/// generated by the instruction are possibly read as well.
1086static int isIncrementOrDecrement(const MachineInstr &MI, unsigned Reg,
1087 ARMCC::CondCodes Pred, unsigned PredReg) {
1088 bool CheckCPSRDef;
1089 int Scale;
1090 switch (MI.getOpcode()) {
1091 case ARM::tADDi8: Scale = 4; CheckCPSRDef = true; break;
1092 case ARM::tSUBi8: Scale = -4; CheckCPSRDef = true; break;
1093 case ARM::t2SUBri:
1094 case ARM::SUBri: Scale = -1; CheckCPSRDef = true; break;
1095 case ARM::t2ADDri:
1096 case ARM::ADDri: Scale = 1; CheckCPSRDef = true; break;
1097 case ARM::tADDspi: Scale = 4; CheckCPSRDef = false; break;
1098 case ARM::tSUBspi: Scale = -4; CheckCPSRDef = false; break;
1099 default: return 0;
1100 }
1101
1102 unsigned MIPredReg;
1103 if (MI.getOperand(0).getReg() != Reg ||
1104 MI.getOperand(1).getReg() != Reg ||
1105 getInstrPredicate(&MI, MIPredReg) != Pred ||
1106 MIPredReg != PredReg)
1107 return 0;
1108
1109 if (CheckCPSRDef && definesCPSR(&MI))
1110 return 0;
1111 return MI.getOperand(2).getImm() * Scale;
1112}
1113
1114/// Searches for an increment or decrement of \p Reg before \p MBBI.
1115static MachineBasicBlock::iterator
1116findIncDecBefore(MachineBasicBlock::iterator MBBI, unsigned Reg,
1117 ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1118 Offset = 0;
1119 MachineBasicBlock &MBB = *MBBI->getParent();
1120 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1121 MachineBasicBlock::iterator EndMBBI = MBB.end();
1122 if (MBBI == BeginMBBI)
1123 return EndMBBI;
1124
1125 // Skip debug values.
1126 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
1127 while (PrevMBBI->isDebugValue() && PrevMBBI != BeginMBBI)
1128 --PrevMBBI;
1129
1130 Offset = isIncrementOrDecrement(*PrevMBBI, Reg, Pred, PredReg);
1131 return Offset == 0 ? EndMBBI : PrevMBBI;
1132}
1133
1134/// Searches for a increment or decrement of \p Reg after \p MBBI.
1135static MachineBasicBlock::iterator
1136findIncDecAfter(MachineBasicBlock::iterator MBBI, unsigned Reg,
1137 ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1138 Offset = 0;
1139 MachineBasicBlock &MBB = *MBBI->getParent();
1140 MachineBasicBlock::iterator EndMBBI = MBB.end();
1141 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
1142 // Skip debug values.
1143 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1144 ++NextMBBI;
1145 if (NextMBBI == EndMBBI)
1146 return EndMBBI;
1147
1148 Offset = isIncrementOrDecrement(*NextMBBI, Reg, Pred, PredReg);
1149 return Offset == 0 ? EndMBBI : NextMBBI;
1150}
1151
Matthias Braunec50fa62015-06-01 21:26:23 +00001152/// Fold proceeding/trailing inc/dec of base register into the
1153/// LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +00001154///
1155/// stmia rn, <ra, rb, rc>
1156/// rn := rn + 4 * 3;
1157/// =>
1158/// stmia rn!, <ra, rb, rc>
1159///
1160/// rn := rn - 4 * 3;
1161/// ldmia rn, <ra, rb, rc>
1162/// =>
1163/// ldmdb rn!, <ra, rb, rc>
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001164bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineInstr *MI) {
James Molloy556763d2014-05-16 14:14:30 +00001165 // Thumb1 is already using updating loads/stores.
1166 if (isThumb1) return false;
1167
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001168 const MachineOperand &BaseOP = MI->getOperand(0);
1169 unsigned Base = BaseOP.getReg();
1170 bool BaseKill = BaseOP.isKill();
Evan Cheng94f04c62007-07-05 07:18:20 +00001171 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001172 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Matthias Braunfa3872e2015-05-18 20:27:55 +00001173 unsigned Opcode = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001174 DebugLoc DL = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +00001175
Bob Wilson13ce07f2010-08-27 23:18:17 +00001176 // Can't use an updating ld/st if the base register is also a dest
1177 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001178 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +00001179 if (MI->getOperand(i).getReg() == Base)
1180 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001181
Matthias Brauna50d2202015-07-21 00:19:01 +00001182 int Bytes = getLSMultipleTransferSize(MI);
Matthias Braun84e28972015-07-20 23:17:16 +00001183 MachineBasicBlock &MBB = *MI->getParent();
Matthias Braun84e28972015-07-20 23:17:16 +00001184 MachineBasicBlock::iterator MBBI(MI);
Matthias Brauna50d2202015-07-21 00:19:01 +00001185 int Offset;
1186 MachineBasicBlock::iterator MergeInstr
1187 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1188 ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode);
1189 if (Mode == ARM_AM::ia && Offset == -Bytes) {
1190 Mode = ARM_AM::db;
1191 } else if (Mode == ARM_AM::ib && Offset == -Bytes) {
1192 Mode = ARM_AM::da;
1193 } else {
1194 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1195 if (((Mode != ARM_AM::ia && Mode != ARM_AM::ib) || Offset != Bytes) &&
1196 ((Mode != ARM_AM::da && Mode != ARM_AM::db) || Offset != -Bytes))
1197 return false;
Bob Wilson947f04b2010-03-13 01:08:20 +00001198 }
Matthias Brauna50d2202015-07-21 00:19:01 +00001199 MBB.erase(MergeInstr);
Bob Wilson947f04b2010-03-13 01:08:20 +00001200
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001201 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001202 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001203 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +00001204 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +00001205 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001206
Bob Wilson947f04b2010-03-13 01:08:20 +00001207 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001208 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +00001209 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001210
Bob Wilson947f04b2010-03-13 01:08:20 +00001211 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +00001212 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +00001213
1214 MBB.erase(MBBI);
1215 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001216}
1217
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001218static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1219 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001220 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001221 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +00001222 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001223 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001224 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001225 case ARM::VLDRS:
1226 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1227 case ARM::VLDRD:
1228 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1229 case ARM::VSTRS:
1230 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1231 case ARM::VSTRD:
1232 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001233 case ARM::t2LDRi8:
1234 case ARM::t2LDRi12:
1235 return ARM::t2LDR_PRE;
1236 case ARM::t2STRi8:
1237 case ARM::t2STRi12:
1238 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001239 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001240 }
Evan Cheng10043e22007-01-19 07:51:42 +00001241}
1242
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001243static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1244 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001245 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001246 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001247 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001248 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001249 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001250 case ARM::VLDRS:
1251 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1252 case ARM::VLDRD:
1253 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1254 case ARM::VSTRS:
1255 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1256 case ARM::VSTRD:
1257 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001258 case ARM::t2LDRi8:
1259 case ARM::t2LDRi12:
1260 return ARM::t2LDR_POST;
1261 case ARM::t2STRi8:
1262 case ARM::t2STRi12:
1263 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001264 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001265 }
Evan Cheng10043e22007-01-19 07:51:42 +00001266}
1267
Matthias Braunec50fa62015-06-01 21:26:23 +00001268/// Fold proceeding/trailing inc/dec of base register into the
1269/// LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001270bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineInstr *MI) {
James Molloy556763d2014-05-16 14:14:30 +00001271 // Thumb1 doesn't have updating LDR/STR.
1272 // FIXME: Use LDM/STM with single register instead.
1273 if (isThumb1) return false;
1274
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001275 unsigned Base = getLoadStoreBaseOp(*MI).getReg();
1276 bool BaseKill = getLoadStoreBaseOp(*MI).isKill();
Matthias Braunfa3872e2015-05-18 20:27:55 +00001277 unsigned Opcode = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001278 DebugLoc DL = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +00001279 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1280 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001281 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1282 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001283 if (MI->getOperand(2).getImm() != 0)
1284 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +00001285 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001286 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001287
Evan Cheng10043e22007-01-19 07:51:42 +00001288 // Can't do the merge if the destination register is the same as the would-be
1289 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +00001290 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +00001291 return false;
1292
Evan Cheng94f04c62007-07-05 07:18:20 +00001293 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001294 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Matthias Brauna50d2202015-07-21 00:19:01 +00001295 int Bytes = getLSMultipleTransferSize(MI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001296 MachineBasicBlock &MBB = *MI->getParent();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001297 MachineBasicBlock::iterator MBBI(MI);
Matthias Brauna50d2202015-07-21 00:19:01 +00001298 int Offset;
1299 MachineBasicBlock::iterator MergeInstr
1300 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1301 unsigned NewOpc;
1302 if (!isAM5 && Offset == Bytes) {
1303 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1304 } else if (Offset == -Bytes) {
1305 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1306 } else {
1307 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1308 if (Offset == Bytes) {
1309 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1310 } else if (!isAM5 && Offset == -Bytes) {
1311 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1312 } else
1313 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001314 }
Matthias Brauna50d2202015-07-21 00:19:01 +00001315 MBB.erase(MergeInstr);
Evan Cheng10043e22007-01-19 07:51:42 +00001316
Matthias Brauna50d2202015-07-21 00:19:01 +00001317 ARM_AM::AddrOpc AddSub = Offset < 0 ? ARM_AM::sub : ARM_AM::add;
Evan Cheng10043e22007-01-19 07:51:42 +00001318
Matthias Brauna50d2202015-07-21 00:19:01 +00001319 bool isLd = isLoadSingle(Opcode);
Bob Wilson53149402010-03-13 00:43:32 +00001320 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001321 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001322 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1323 // updating load/store-multiple instructions can be used with only one
1324 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001325 MachineOperand &MO = MI->getOperand(0);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001326 BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001327 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001328 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001329 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001330 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1331 getKillRegState(MO.isKill())));
1332 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001333 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001334 // LDR_PRE, LDR_POST
1335 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001336 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Owen Anderson63143432011-08-29 17:59:41 +00001337 .addReg(Base, RegState::Define)
1338 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1339 } else {
Matthias Brauna50d2202015-07-21 00:19:01 +00001340 int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001341 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Owen Anderson63143432011-08-29 17:59:41 +00001342 .addReg(Base, RegState::Define)
Matthias Brauna50d2202015-07-21 00:19:01 +00001343 .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
Owen Anderson63143432011-08-29 17:59:41 +00001344 }
Jim Grosbach23254742011-08-12 22:20:41 +00001345 } else {
Evan Cheng71756e72009-08-04 01:43:45 +00001346 // t2LDR_PRE, t2LDR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001347 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Evan Cheng71756e72009-08-04 01:43:45 +00001348 .addReg(Base, RegState::Define)
1349 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001350 }
Evan Cheng71756e72009-08-04 01:43:45 +00001351 } else {
1352 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001353 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1354 // the vestigal zero-reg offset register. When that's fixed, this clause
1355 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001356 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
Matthias Brauna50d2202015-07-21 00:19:01 +00001357 int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001358 // STR_PRE, STR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001359 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
Evan Cheng71756e72009-08-04 01:43:45 +00001360 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
Matthias Brauna50d2202015-07-21 00:19:01 +00001361 .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001362 } else {
Evan Cheng71756e72009-08-04 01:43:45 +00001363 // t2STR_PRE, t2STR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001364 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
Evan Cheng71756e72009-08-04 01:43:45 +00001365 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1366 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001367 }
Evan Cheng10043e22007-01-19 07:51:42 +00001368 }
1369 MBB.erase(MBBI);
1370
1371 return true;
1372}
1373
Matthias Brauna50d2202015-07-21 00:19:01 +00001374bool ARMLoadStoreOpt::MergeBaseUpdateLSDouble(MachineInstr &MI) const {
1375 unsigned Opcode = MI.getOpcode();
1376 assert((Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) &&
1377 "Must have t2STRDi8 or t2LDRDi8");
1378 if (MI.getOperand(3).getImm() != 0)
1379 return false;
1380
1381 // Behaviour for writeback is undefined if base register is the same as one
1382 // of the others.
1383 const MachineOperand &BaseOp = MI.getOperand(2);
1384 unsigned Base = BaseOp.getReg();
1385 const MachineOperand &Reg0Op = MI.getOperand(0);
1386 const MachineOperand &Reg1Op = MI.getOperand(1);
1387 if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base)
1388 return false;
1389
1390 unsigned PredReg;
1391 ARMCC::CondCodes Pred = getInstrPredicate(&MI, PredReg);
1392 MachineBasicBlock::iterator MBBI(MI);
1393 MachineBasicBlock &MBB = *MI.getParent();
1394 int Offset;
1395 MachineBasicBlock::iterator MergeInstr = findIncDecBefore(MBBI, Base, Pred,
1396 PredReg, Offset);
1397 unsigned NewOpc;
1398 if (Offset == 8 || Offset == -8) {
1399 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_PRE : ARM::t2STRD_PRE;
1400 } else {
1401 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1402 if (Offset == 8 || Offset == -8) {
1403 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_POST : ARM::t2STRD_POST;
1404 } else
1405 return false;
1406 }
1407 MBB.erase(MergeInstr);
1408
1409 DebugLoc DL = MI.getDebugLoc();
1410 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc));
1411 if (NewOpc == ARM::t2LDRD_PRE || NewOpc == ARM::t2LDRD_POST) {
1412 MIB.addOperand(Reg0Op).addOperand(Reg1Op)
1413 .addReg(BaseOp.getReg(), RegState::Define);
1414 } else {
1415 assert(NewOpc == ARM::t2STRD_PRE || NewOpc == ARM::t2STRD_POST);
1416 MIB.addReg(BaseOp.getReg(), RegState::Define)
1417 .addOperand(Reg0Op).addOperand(Reg1Op);
1418 }
1419 MIB.addReg(BaseOp.getReg(), RegState::Kill)
1420 .addImm(Offset).addImm(Pred).addReg(PredReg);
1421 assert(TII->get(Opcode).getNumOperands() == 6 &&
1422 TII->get(NewOpc).getNumOperands() == 7 &&
1423 "Unexpected number of operands in Opcode specification.");
1424
1425 // Transfer implicit operands.
1426 for (const MachineOperand &MO : MI.implicit_operands())
1427 MIB.addOperand(MO);
1428 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1429
1430 MBB.erase(MBBI);
1431 return true;
1432}
1433
Matthias Braunec50fa62015-06-01 21:26:23 +00001434/// Returns true if instruction is a memory operation that this pass is capable
1435/// of operating on.
Matthias Braun5a1857b2015-11-21 02:09:49 +00001436static bool isMemoryOp(const MachineInstr &MI) {
1437 unsigned Opcode = MI.getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001438 switch (Opcode) {
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001439 case ARM::VLDRS:
1440 case ARM::VSTRS:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001441 case ARM::VLDRD:
1442 case ARM::VSTRD:
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001443 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001444 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +00001445 case ARM::tLDRi:
1446 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +00001447 case ARM::tLDRspi:
1448 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001449 case ARM::t2LDRi8:
1450 case ARM::t2LDRi12:
1451 case ARM::t2STRi8:
1452 case ARM::t2STRi12:
Matthias Braun5a1857b2015-11-21 02:09:49 +00001453 break;
1454 default:
1455 return false;
Evan Chengd28de672007-03-06 18:02:41 +00001456 }
Matthias Braun5a1857b2015-11-21 02:09:49 +00001457 if (!MI.getOperand(1).isReg())
1458 return false;
1459
1460 // When no memory operands are present, conservatively assume unaligned,
1461 // volatile, unfoldable.
1462 if (!MI.hasOneMemOperand())
1463 return false;
1464
1465 const MachineMemOperand &MMO = **MI.memoperands_begin();
1466
1467 // Don't touch volatile memory accesses - we may be changing their order.
1468 if (MMO.isVolatile())
1469 return false;
1470
1471 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1472 // not.
1473 if (MMO.getAlignment() < 4)
1474 return false;
1475
1476 // str <undef> could probably be eliminated entirely, but for now we just want
1477 // to avoid making a mess of it.
1478 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1479 if (MI.getOperand(0).isReg() && MI.getOperand(0).isUndef())
1480 return false;
1481
1482 // Likewise don't mess with references to undefined addresses.
1483 if (MI.getOperand(1).isUndef())
1484 return false;
1485
1486 return true;
Evan Chengd28de672007-03-06 18:02:41 +00001487}
1488
Evan Cheng1283c6a2009-06-15 08:28:29 +00001489static void InsertLDR_STR(MachineBasicBlock &MBB,
1490 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001491 int Offset, bool isDef,
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001492 DebugLoc DL, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001493 unsigned Reg, bool RegDeadKill, bool RegUndef,
1494 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001495 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001496 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001497 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001498 if (isDef) {
1499 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1500 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001501 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001502 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001503 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1504 } else {
1505 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1506 TII->get(NewOpc))
1507 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1508 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001509 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1510 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001511}
1512
1513bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1514 MachineBasicBlock::iterator &MBBI) {
1515 MachineInstr *MI = &*MBBI;
1516 unsigned Opcode = MI->getOpcode();
Matthias Braunba3ecc32015-06-24 20:03:27 +00001517 if (Opcode != ARM::LDRD && Opcode != ARM::STRD && Opcode != ARM::t2LDRDi8)
1518 return false;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001519
Matthias Braunba3ecc32015-06-24 20:03:27 +00001520 const MachineOperand &BaseOp = MI->getOperand(2);
1521 unsigned BaseReg = BaseOp.getReg();
1522 unsigned EvenReg = MI->getOperand(0).getReg();
1523 unsigned OddReg = MI->getOperand(1).getReg();
1524 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1525 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001526
Matthias Braunba3ecc32015-06-24 20:03:27 +00001527 // ARM errata 602117: LDRD with base in list may result in incorrect base
1528 // register when interrupted or faulted.
1529 bool Errata602117 = EvenReg == BaseReg &&
1530 (Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8) && STI->isCortexM3();
1531 // ARM LDRD/STRD needs consecutive registers.
1532 bool NonConsecutiveRegs = (Opcode == ARM::LDRD || Opcode == ARM::STRD) &&
1533 (EvenRegNum % 2 != 0 || EvenRegNum + 1 != OddRegNum);
1534
1535 if (!Errata602117 && !NonConsecutiveRegs)
1536 return false;
1537
Matthias Braunba3ecc32015-06-24 20:03:27 +00001538 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1539 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
1540 bool EvenDeadKill = isLd ?
1541 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
1542 bool EvenUndef = MI->getOperand(0).isUndef();
1543 bool OddDeadKill = isLd ?
1544 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
1545 bool OddUndef = MI->getOperand(1).isUndef();
1546 bool BaseKill = BaseOp.isKill();
1547 bool BaseUndef = BaseOp.isUndef();
1548 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1549 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
1550 int OffImm = getMemoryOpOffset(MI);
1551 unsigned PredReg = 0;
1552 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
1553
1554 if (OddRegNum > EvenRegNum && OffImm == 0) {
1555 // Ascending register numbers and no offset. It's safe to change it to a
1556 // ldm or stm.
1557 unsigned NewOpc = (isLd)
1558 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1559 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
1560 if (isLd) {
1561 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1562 .addReg(BaseReg, getKillRegState(BaseKill))
1563 .addImm(Pred).addReg(PredReg)
1564 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
1565 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
1566 ++NumLDRD2LDM;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001567 } else {
Matthias Braunba3ecc32015-06-24 20:03:27 +00001568 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1569 .addReg(BaseReg, getKillRegState(BaseKill))
1570 .addImm(Pred).addReg(PredReg)
1571 .addReg(EvenReg,
1572 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1573 .addReg(OddReg,
1574 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
1575 ++NumSTRD2STM;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001576 }
Matthias Braunba3ecc32015-06-24 20:03:27 +00001577 } else {
1578 // Split into two instructions.
1579 unsigned NewOpc = (isLd)
1580 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1581 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1582 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1583 // so adjust and use t2LDRi12 here for that.
1584 unsigned NewOpc2 = (isLd)
1585 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1586 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1587 DebugLoc dl = MBBI->getDebugLoc();
1588 // If this is a load and base register is killed, it may have been
1589 // re-defed by the load, make sure the first load does not clobber it.
1590 if (isLd &&
1591 (BaseKill || OffKill) &&
1592 (TRI->regsOverlap(EvenReg, BaseReg))) {
1593 assert(!TRI->regsOverlap(OddReg, BaseReg));
1594 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1595 OddReg, OddDeadKill, false,
1596 BaseReg, false, BaseUndef, false, OffUndef,
1597 Pred, PredReg, TII, isT2);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001598 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1599 EvenReg, EvenDeadKill, false,
1600 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1601 Pred, PredReg, TII, isT2);
1602 } else {
1603 if (OddReg == EvenReg && EvenDeadKill) {
1604 // If the two source operands are the same, the kill marker is
1605 // probably on the first one. e.g.
1606 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1607 EvenDeadKill = false;
1608 OddDeadKill = true;
1609 }
1610 // Never kill the base register in the first instruction.
1611 if (EvenReg == BaseReg)
1612 EvenDeadKill = false;
1613 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1614 EvenReg, EvenDeadKill, EvenUndef,
1615 BaseReg, false, BaseUndef, false, OffUndef,
1616 Pred, PredReg, TII, isT2);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001617 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1618 OddReg, OddDeadKill, OddUndef,
1619 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1620 Pred, PredReg, TII, isT2);
1621 }
1622 if (isLd)
1623 ++NumLDRD2LDR;
1624 else
1625 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001626 }
Matthias Braunba3ecc32015-06-24 20:03:27 +00001627
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001628 MBBI = MBB.erase(MBBI);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001629 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001630}
1631
Matthias Braunec50fa62015-06-01 21:26:23 +00001632/// An optimization pass to turn multiple LDR / STR ops of the same base and
1633/// incrementing offset into LDM / STM ops.
Evan Cheng10043e22007-01-19 07:51:42 +00001634bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
Evan Cheng10043e22007-01-19 07:51:42 +00001635 MemOpQueue MemOps;
1636 unsigned CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001637 unsigned CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001638 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng10043e22007-01-19 07:51:42 +00001639 unsigned Position = 0;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001640 assert(Candidates.size() == 0);
Matthias Brauna50d2202015-07-21 00:19:01 +00001641 assert(MergeBaseCandidates.size() == 0);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001642 LiveRegsValid = false;
Evan Chengd28de672007-03-06 18:02:41 +00001643
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001644 for (MachineBasicBlock::iterator I = MBB.end(), MBBI; I != MBB.begin();
1645 I = MBBI) {
1646 // The instruction in front of the iterator is the one we look at.
1647 MBBI = std::prev(I);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001648 if (FixInvalidRegPairOp(MBB, MBBI))
1649 continue;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001650 ++Position;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001651
Matthias Braun5a1857b2015-11-21 02:09:49 +00001652 if (isMemoryOp(*MBBI)) {
Matthias Braunfa3872e2015-05-18 20:27:55 +00001653 unsigned Opcode = MBBI->getOpcode();
Evan Cheng1fb4de82010-06-21 21:21:14 +00001654 const MachineOperand &MO = MBBI->getOperand(0);
1655 unsigned Reg = MO.getReg();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001656 unsigned Base = getLoadStoreBaseOp(*MBBI).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001657 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001658 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001659 int Offset = getMemoryOpOffset(MBBI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001660 if (CurrBase == 0) {
Evan Cheng10043e22007-01-19 07:51:42 +00001661 // Start of a new chain.
1662 CurrBase = Base;
1663 CurrOpc = Opcode;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001664 CurrPred = Pred;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001665 MemOps.push_back(MemOpQueueEntry(MBBI, Offset, Position));
1666 continue;
1667 }
1668 // Note: No need to match PredReg in the next if.
1669 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
1670 // Watch out for:
1671 // r4 := ldr [r0, #8]
1672 // r4 := ldr [r0, #4]
1673 // or
1674 // r0 := ldr [r0]
1675 // If a load overrides the base register or a register loaded by
1676 // another load in our chain, we cannot take this instruction.
1677 bool Overlap = false;
1678 if (isLoadSingle(Opcode)) {
1679 Overlap = (Base == Reg);
1680 if (!Overlap) {
1681 for (const MemOpQueueEntry &E : MemOps) {
1682 if (TRI->regsOverlap(Reg, E.MI->getOperand(0).getReg())) {
1683 Overlap = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001684 break;
1685 }
1686 }
1687 }
1688 }
Evan Cheng10043e22007-01-19 07:51:42 +00001689
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001690 if (!Overlap) {
1691 // Check offset and sort memory operation into the current chain.
1692 if (Offset > MemOps.back().Offset) {
1693 MemOps.push_back(MemOpQueueEntry(MBBI, Offset, Position));
1694 continue;
1695 } else {
1696 MemOpQueue::iterator MI, ME;
1697 for (MI = MemOps.begin(), ME = MemOps.end(); MI != ME; ++MI) {
1698 if (Offset < MI->Offset) {
1699 // Found a place to insert.
1700 break;
1701 }
1702 if (Offset == MI->Offset) {
1703 // Collision, abort.
1704 MI = ME;
1705 break;
1706 }
1707 }
1708 if (MI != MemOps.end()) {
1709 MemOps.insert(MI, MemOpQueueEntry(MBBI, Offset, Position));
1710 continue;
1711 }
1712 }
Evan Cheng7f5976e2009-06-04 01:15:28 +00001713 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001714 }
Evan Cheng10043e22007-01-19 07:51:42 +00001715
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001716 // Don't advance the iterator; The op will start a new chain next.
1717 MBBI = I;
1718 --Position;
1719 // Fallthrough to look into existing chain.
Matthias Brauna50d2202015-07-21 00:19:01 +00001720 } else if (MBBI->isDebugValue()) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001721 continue;
Matthias Brauna50d2202015-07-21 00:19:01 +00001722 } else if (MBBI->getOpcode() == ARM::t2LDRDi8 ||
1723 MBBI->getOpcode() == ARM::t2STRDi8) {
1724 // ARMPreAllocLoadStoreOpt has already formed some LDRD/STRD instructions
1725 // remember them because we may still be able to merge add/sub into them.
1726 MergeBaseCandidates.push_back(MBBI);
1727 }
1728
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001729
1730 // If we are here then the chain is broken; Extract candidates for a merge.
1731 if (MemOps.size() > 0) {
1732 FormCandidates(MemOps);
1733 // Reset for the next chain.
Evan Cheng10043e22007-01-19 07:51:42 +00001734 CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001735 CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001736 CurrPred = ARMCC::AL;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001737 MemOps.clear();
Evan Cheng10043e22007-01-19 07:51:42 +00001738 }
1739 }
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001740 if (MemOps.size() > 0)
1741 FormCandidates(MemOps);
1742
1743 // Sort candidates so they get processed from end to begin of the basic
1744 // block later; This is necessary for liveness calculation.
1745 auto LessThan = [](const MergeCandidate* M0, const MergeCandidate *M1) {
1746 return M0->InsertPos < M1->InsertPos;
1747 };
1748 std::sort(Candidates.begin(), Candidates.end(), LessThan);
1749
1750 // Go through list of candidates and merge.
1751 bool Changed = false;
1752 for (const MergeCandidate *Candidate : Candidates) {
Matthias Braune40d89e2015-07-21 00:18:59 +00001753 if (Candidate->CanMergeToLSMulti || Candidate->CanMergeToLSDouble) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001754 MachineInstr *Merged = MergeOpsUpdate(*Candidate);
1755 // Merge preceding/trailing base inc/dec into the merged op.
1756 if (Merged) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001757 Changed = true;
Matthias Braune40d89e2015-07-21 00:18:59 +00001758 unsigned Opcode = Merged->getOpcode();
Matthias Brauna50d2202015-07-21 00:19:01 +00001759 if (Opcode == ARM::t2STRDi8 || Opcode == ARM::t2LDRDi8)
1760 MergeBaseUpdateLSDouble(*Merged);
1761 else
Matthias Braune40d89e2015-07-21 00:18:59 +00001762 MergeBaseUpdateLSMultiple(Merged);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001763 } else {
1764 for (MachineInstr *MI : Candidate->Instrs) {
1765 if (MergeBaseUpdateLoadStore(MI))
1766 Changed = true;
1767 }
1768 }
1769 } else {
1770 assert(Candidate->Instrs.size() == 1);
1771 if (MergeBaseUpdateLoadStore(Candidate->Instrs.front()))
1772 Changed = true;
1773 }
1774 }
1775 Candidates.clear();
Matthias Brauna50d2202015-07-21 00:19:01 +00001776 // Try to fold add/sub into the LDRD/STRD formed by ARMPreAllocLoadStoreOpt.
1777 for (MachineInstr *MI : MergeBaseCandidates)
1778 MergeBaseUpdateLSDouble(*MI);
1779 MergeBaseCandidates.clear();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001780
1781 return Changed;
Evan Cheng10043e22007-01-19 07:51:42 +00001782}
1783
Matthias Braunec50fa62015-06-01 21:26:23 +00001784/// If this is a exit BB, try merging the return ops ("bx lr" and "mov pc, lr")
1785/// into the preceding stack restore so it directly restore the value of LR
1786/// into pc.
Bob Wilson162242b2010-03-20 22:20:40 +00001787/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001788/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001789/// or
1790/// ldmfd sp!, {..., lr}
1791/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001792/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001793/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001794bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
James Molloy556763d2014-05-16 14:14:30 +00001795 // Thumb1 LDM doesn't allow high registers.
1796 if (isThumb1) return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001797 if (MBB.empty()) return false;
1798
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001799 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001800 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001801 (MBBI->getOpcode() == ARM::BX_RET ||
1802 MBBI->getOpcode() == ARM::tBX_RET ||
1803 MBBI->getOpcode() == ARM::MOVPCLR)) {
Adrian Prantl5d9acc22015-12-21 19:25:03 +00001804 MachineBasicBlock::iterator PrevI = std::prev(MBBI);
1805 // Ignore any DBG_VALUE instructions.
1806 while (PrevI->isDebugValue() && PrevI != MBB.begin())
1807 --PrevI;
1808 MachineInstr *PrevMI = PrevI;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001809 unsigned Opcode = PrevMI->getOpcode();
1810 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1811 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1812 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001813 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001814 if (MO.getReg() != ARM::LR)
1815 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001816 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1817 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1818 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001819 PrevMI->setDesc(TII->get(NewOpc));
1820 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001821 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001822 MBB.erase(MBBI);
1823 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001824 }
1825 }
1826 return false;
1827}
1828
Artyom Skrobov2aca0c62015-12-28 21:40:45 +00001829bool ARMLoadStoreOpt::CombineMovBx(MachineBasicBlock &MBB) {
1830 MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
1831 if (MBBI == MBB.begin() || MBBI == MBB.end() ||
1832 MBBI->getOpcode() != ARM::tBX_RET)
1833 return false;
1834
1835 MachineBasicBlock::iterator Prev = MBBI;
1836 --Prev;
1837 if (Prev->getOpcode() != ARM::tMOVr || !Prev->definesRegister(ARM::LR))
1838 return false;
1839
1840 for (auto Use : Prev->uses())
1841 if (Use.isKill()) {
1842 AddDefaultPred(BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(ARM::tBX))
1843 .addReg(Use.getReg(), RegState::Kill))
1844 .copyImplicitOps(&*MBBI);
1845 MBB.erase(MBBI);
1846 MBB.erase(Prev);
1847 return true;
1848 }
1849
1850 llvm_unreachable("tMOVr doesn't kill a reg before tBX_RET?");
1851}
1852
Evan Cheng10043e22007-01-19 07:51:42 +00001853bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001854 MF = &Fn;
Eric Christopher1b21f002015-01-29 00:19:33 +00001855 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
1856 TL = STI->getTargetLowering();
Evan Chengf030f2d2007-03-07 20:30:36 +00001857 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +00001858 TII = STI->getInstrInfo();
1859 TRI = STI->getRegisterInfo();
Chad Rosier9659de32015-08-07 17:02:29 +00001860
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001861 RegClassInfoValid = false;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001862 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001863 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1864
Evan Cheng10043e22007-01-19 07:51:42 +00001865 bool Modified = false;
1866 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1867 ++MFI) {
1868 MachineBasicBlock &MBB = *MFI;
1869 Modified |= LoadStoreMultipleOpti(MBB);
Eric Christopher1b21f002015-01-29 00:19:33 +00001870 if (STI->hasV5TOps())
Bob Wilson914df822011-01-06 19:24:41 +00001871 Modified |= MergeReturnIntoLDM(MBB);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +00001872 if (isThumb1)
1873 Modified |= CombineMovBx(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001874 }
Evan Chengd28de672007-03-06 18:02:41 +00001875
Matthias Braune40d89e2015-07-21 00:18:59 +00001876 Allocator.DestroyAll();
Evan Cheng10043e22007-01-19 07:51:42 +00001877 return Modified;
1878}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001879
Chad Rosier5d485db2015-09-16 13:11:31 +00001880namespace llvm {
1881void initializeARMPreAllocLoadStoreOptPass(PassRegistry &);
1882}
1883
1884#define ARM_PREALLOC_LOAD_STORE_OPT_NAME \
1885 "ARM pre- register allocation load / store optimization pass"
1886
Evan Cheng185c9ef2009-06-13 09:12:55 +00001887namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +00001888 /// Pre- register allocation pass that move load / stores from consecutive
1889 /// locations close to make it more likely they will be combined later.
Nick Lewycky02d5f772009-10-25 06:33:48 +00001890 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001891 static char ID;
Chad Rosier5d485db2015-09-16 13:11:31 +00001892 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {
1893 initializeARMPreAllocLoadStoreOptPass(*PassRegistry::getPassRegistry());
1894 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00001895
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001896 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001897 const TargetInstrInfo *TII;
1898 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001899 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001900 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001901 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001902
Craig Topper6bc27bf2014-03-10 02:09:33 +00001903 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001904
Craig Topper6bc27bf2014-03-10 02:09:33 +00001905 const char *getPassName() const override {
Chad Rosier5d485db2015-09-16 13:11:31 +00001906 return ARM_PREALLOC_LOAD_STORE_OPT_NAME;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001907 }
1908
1909 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001910 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1911 unsigned &NewOpc, unsigned &EvenReg,
1912 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001913 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001914 unsigned &PredReg, ARMCC::CondCodes &Pred,
1915 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001916 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001917 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001918 unsigned Base, bool isLd,
1919 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1920 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1921 };
1922 char ARMPreAllocLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001923}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001924
Chad Rosier5d485db2015-09-16 13:11:31 +00001925INITIALIZE_PASS(ARMPreAllocLoadStoreOpt, "arm-prera-load-store-opt",
1926 ARM_PREALLOC_LOAD_STORE_OPT_NAME, false, false)
1927
Evan Cheng185c9ef2009-06-13 09:12:55 +00001928bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001929 TD = &Fn.getDataLayout();
Eric Christopher7c558cf2014-10-14 08:44:19 +00001930 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
Eric Christopher1b21f002015-01-29 00:19:33 +00001931 TII = STI->getInstrInfo();
1932 TRI = STI->getRegisterInfo();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001933 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001934 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001935
1936 bool Modified = false;
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00001937 for (MachineBasicBlock &MFI : Fn)
1938 Modified |= RescheduleLoadStoreInstrs(&MFI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001939
1940 return Modified;
1941}
1942
Evan Chengb4b20bb2009-06-19 23:17:27 +00001943static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1944 MachineBasicBlock::iterator I,
1945 MachineBasicBlock::iterator E,
Craig Topper71b7b682014-08-21 05:55:13 +00001946 SmallPtrSetImpl<MachineInstr*> &MemOps,
Evan Chengb4b20bb2009-06-19 23:17:27 +00001947 SmallSet<unsigned, 4> &MemRegs,
1948 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001949 // Are there stores / loads / calls between them?
1950 // FIXME: This is overly conservative. We should make use of alias information
1951 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001952 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001953 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001954 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001955 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001956 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001957 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001958 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001959 return false;
1960 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001961 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001962 return false;
1963 // It's not safe to move the first 'str' down.
1964 // str r1, [r0]
1965 // strh r5, [r0]
1966 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001967 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001968 return false;
1969 }
1970 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1971 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001972 if (!MO.isReg())
1973 continue;
1974 unsigned Reg = MO.getReg();
1975 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001976 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001977 if (Reg != Base && !MemRegs.count(Reg))
1978 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001979 }
1980 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001981
1982 // Estimate register pressure increase due to the transformation.
1983 if (MemRegs.size() <= 4)
1984 // Ok if we are moving small number of instructions.
1985 return true;
1986 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001987}
1988
Evan Chengeba57e42009-06-15 20:54:56 +00001989bool
1990ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
Matthias Braun125c9f52015-06-03 16:30:24 +00001991 DebugLoc &dl, unsigned &NewOpc,
1992 unsigned &FirstReg,
1993 unsigned &SecondReg,
1994 unsigned &BaseReg, int &Offset,
1995 unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001996 ARMCC::CondCodes &Pred,
1997 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001998 // Make sure we're allowed to generate LDRD/STRD.
1999 if (!STI->hasV5TEOps())
2000 return false;
2001
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002002 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00002003 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00002004 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00002005 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00002006 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00002007 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00002008 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00002009 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00002010 NewOpc = ARM::t2LDRDi8;
2011 Scale = 4;
2012 isT2 = true;
2013 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
2014 NewOpc = ARM::t2STRDi8;
2015 Scale = 4;
2016 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00002017 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00002018 return false;
James Molloybb73c232014-05-16 14:08:46 +00002019 }
Evan Chengfd6aad72009-09-25 21:44:53 +00002020
Jim Grosbach9302bfd2010-10-26 19:34:41 +00002021 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00002022 // At the moment, we ignore the memoryoperand's value.
2023 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00002024 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00002025 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00002026 return false;
2027
Dan Gohman48b185d2009-09-25 20:36:54 +00002028 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00002029 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002030 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00002031 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00002032 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00002033 if (Align < ReqAlign)
2034 return false;
2035
2036 // Then make sure the immediate offset fits.
2037 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002038 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00002039 int Limit = (1 << 8) * Scale;
2040 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
2041 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002042 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002043 } else {
2044 ARM_AM::AddrOpc AddSub = ARM_AM::add;
2045 if (OffImm < 0) {
2046 AddSub = ARM_AM::sub;
2047 OffImm = - OffImm;
2048 }
2049 int Limit = (1 << 8) * Scale;
2050 if (OffImm >= Limit || (OffImm & (Scale-1)))
2051 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002052 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002053 }
Matthias Braun125c9f52015-06-03 16:30:24 +00002054 FirstReg = Op0->getOperand(0).getReg();
2055 SecondReg = Op1->getOperand(0).getReg();
2056 if (FirstReg == SecondReg)
Evan Chengeba57e42009-06-15 20:54:56 +00002057 return false;
2058 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00002059 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002060 dl = Op0->getDebugLoc();
2061 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002062}
2063
Evan Cheng185c9ef2009-06-13 09:12:55 +00002064bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00002065 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00002066 unsigned Base, bool isLd,
2067 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2068 bool RetVal = false;
2069
2070 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00002071 std::sort(Ops.begin(), Ops.end(),
2072 [](const MachineInstr *LHS, const MachineInstr *RHS) {
2073 int LOffset = getMemoryOpOffset(LHS);
2074 int ROffset = getMemoryOpOffset(RHS);
2075 assert(LHS == RHS || LOffset != ROffset);
2076 return LOffset > ROffset;
2077 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00002078
2079 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00002080 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00002081 // 1. Any def of base.
2082 // 2. Any gaps.
2083 while (Ops.size() > 1) {
2084 unsigned FirstLoc = ~0U;
2085 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00002086 MachineInstr *FirstOp = nullptr;
2087 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002088 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00002089 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002090 unsigned LastBytes = 0;
2091 unsigned NumMove = 0;
2092 for (int i = Ops.size() - 1; i >= 0; --i) {
2093 MachineInstr *Op = Ops[i];
2094 unsigned Loc = MI2LocMap[Op];
2095 if (Loc <= FirstLoc) {
2096 FirstLoc = Loc;
2097 FirstOp = Op;
2098 }
2099 if (Loc >= LastLoc) {
2100 LastLoc = Loc;
2101 LastOp = Op;
2102 }
2103
Andrew Trick642f0f62012-01-11 03:56:08 +00002104 unsigned LSMOpcode
2105 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2106 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00002107 break;
2108
Evan Cheng185c9ef2009-06-13 09:12:55 +00002109 int Offset = getMemoryOpOffset(Op);
2110 unsigned Bytes = getLSMultipleTransferSize(Op);
2111 if (LastBytes) {
2112 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2113 break;
2114 }
2115 LastOffset = Offset;
2116 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00002117 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00002118 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002119 break;
2120 }
2121
2122 if (NumMove <= 1)
2123 Ops.pop_back();
2124 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002125 SmallPtrSet<MachineInstr*, 4> MemOps;
2126 SmallSet<unsigned, 4> MemRegs;
2127 for (int i = NumMove-1; i >= 0; --i) {
2128 MemOps.insert(Ops[i]);
2129 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2130 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002131
2132 // Be conservative, if the instructions are too far apart, don't
2133 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002134 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002135 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00002136 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2137 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002138 if (!DoMove) {
2139 for (unsigned i = 0; i != NumMove; ++i)
2140 Ops.pop_back();
2141 } else {
2142 // This is the new location for the loads / stores.
2143 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00002144 while (InsertPos != MBB->end()
2145 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002146 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002147
2148 // If we are moving a pair of loads / stores, see if it makes sense
2149 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00002150 MachineInstr *Op0 = Ops.back();
2151 MachineInstr *Op1 = Ops[Ops.size()-2];
Matthias Braun125c9f52015-06-03 16:30:24 +00002152 unsigned FirstReg = 0, SecondReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00002153 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002154 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00002155 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00002156 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002157 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002158 DebugLoc dl;
2159 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Matthias Braun125c9f52015-06-03 16:30:24 +00002160 FirstReg, SecondReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002161 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00002162 Ops.pop_back();
2163 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002164
Evan Cheng6cc775f2011-06-28 19:10:37 +00002165 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002166 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Matthias Braun125c9f52015-06-03 16:30:24 +00002167 MRI->constrainRegClass(FirstReg, TRC);
2168 MRI->constrainRegClass(SecondReg, TRC);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00002169
Evan Chengeba57e42009-06-15 20:54:56 +00002170 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00002171 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002172 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002173 .addReg(FirstReg, RegState::Define)
2174 .addReg(SecondReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00002175 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002176 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002177 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00002178 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002179 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002180 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002181 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Philip Reamesc86ed002016-01-06 04:39:03 +00002182 MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1));
Andrew Trick28c1d182011-11-11 22:18:09 +00002183 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002184 ++NumLDRDFormed;
2185 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002186 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002187 .addReg(FirstReg)
2188 .addReg(SecondReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00002189 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002190 // FIXME: We're converting from LDRi12 to an insn that still
2191 // uses addrmode2, so we need an explicit offset reg. It should
2192 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002193 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00002194 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002195 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Philip Reamesc86ed002016-01-06 04:39:03 +00002196 MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1));
Andrew Trick28c1d182011-11-11 22:18:09 +00002197 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002198 ++NumSTRDFormed;
2199 }
2200 MBB->erase(Op0);
2201 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00002202
Matthias Braun125c9f52015-06-03 16:30:24 +00002203 if (!isT2) {
2204 // Add register allocation hints to form register pairs.
2205 MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg);
2206 MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg);
2207 }
Evan Chengeba57e42009-06-15 20:54:56 +00002208 } else {
2209 for (unsigned i = 0; i != NumMove; ++i) {
2210 MachineInstr *Op = Ops.back();
2211 Ops.pop_back();
2212 MBB->splice(InsertPos, MBB, Op);
2213 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002214 }
2215
2216 NumLdStMoved += NumMove;
2217 RetVal = true;
2218 }
2219 }
2220 }
2221
2222 return RetVal;
2223}
2224
2225bool
2226ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2227 bool RetVal = false;
2228
2229 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2230 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2231 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2232 SmallVector<unsigned, 4> LdBases;
2233 SmallVector<unsigned, 4> StBases;
2234
2235 unsigned Loc = 0;
2236 MachineBasicBlock::iterator MBBI = MBB->begin();
2237 MachineBasicBlock::iterator E = MBB->end();
2238 while (MBBI != E) {
2239 for (; MBBI != E; ++MBBI) {
2240 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002241 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002242 // Stop at barriers.
2243 ++MBBI;
2244 break;
2245 }
2246
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002247 if (!MI->isDebugValue())
2248 MI2LocMap[MI] = ++Loc;
2249
Matthias Braun5a1857b2015-11-21 02:09:49 +00002250 if (!isMemoryOp(*MI))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002251 continue;
2252 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00002253 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00002254 continue;
2255
Evan Chengfd6aad72009-09-25 21:44:53 +00002256 int Opc = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00002257 bool isLd = isLoadSingle(Opc);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002258 unsigned Base = MI->getOperand(1).getReg();
2259 int Offset = getMemoryOpOffset(MI);
2260
2261 bool StopHere = false;
2262 if (isLd) {
2263 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2264 Base2LdsMap.find(Base);
2265 if (BI != Base2LdsMap.end()) {
2266 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2267 if (Offset == getMemoryOpOffset(BI->second[i])) {
2268 StopHere = true;
2269 break;
2270 }
2271 }
2272 if (!StopHere)
2273 BI->second.push_back(MI);
2274 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002275 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002276 LdBases.push_back(Base);
2277 }
2278 } else {
2279 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2280 Base2StsMap.find(Base);
2281 if (BI != Base2StsMap.end()) {
2282 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2283 if (Offset == getMemoryOpOffset(BI->second[i])) {
2284 StopHere = true;
2285 break;
2286 }
2287 }
2288 if (!StopHere)
2289 BI->second.push_back(MI);
2290 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002291 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002292 StBases.push_back(Base);
2293 }
2294 }
2295
2296 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002297 // Found a duplicate (a base+offset combination that's seen earlier).
2298 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002299 --Loc;
2300 break;
2301 }
2302 }
2303
2304 // Re-schedule loads.
2305 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2306 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002307 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002308 if (Lds.size() > 1)
2309 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2310 }
2311
2312 // Re-schedule stores.
2313 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2314 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002315 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002316 if (Sts.size() > 1)
2317 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2318 }
2319
2320 if (MBBI != E) {
2321 Base2LdsMap.clear();
2322 Base2StsMap.clear();
2323 LdBases.clear();
2324 StBases.clear();
2325 }
2326 }
2327
2328 return RetVal;
2329}
2330
2331
Matthias Braunec50fa62015-06-01 21:26:23 +00002332/// Returns an instance of the load / store optimization pass.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002333FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2334 if (PreAlloc)
2335 return new ARMPreAllocLoadStoreOpt();
2336 return new ARMLoadStoreOpt();
2337}
David Gross2ad5d172015-07-23 21:46:09 +00002338