Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 10 | /// \file This file contains a pass that performs load / store related peephole |
| 11 | /// optimizations. This pass should be run after register allocation. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 15 | #include "ARM.h" |
Evan Cheng | 2aa91cc | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 16 | #include "ARMBaseInstrInfo.h" |
Craig Topper | 5fa0caa | 2012-03-26 00:45:15 +0000 | [diff] [blame] | 17 | #include "ARMBaseRegisterInfo.h" |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 18 | #include "ARMISelLowering.h" |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 19 | #include "ARMMachineFunctionInfo.h" |
Craig Topper | a925326 | 2014-03-22 23:51:00 +0000 | [diff] [blame] | 20 | #include "ARMSubtarget.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 21 | #include "MCTargetDesc/ARMAddressingModes.h" |
Eric Christopher | ae32649 | 2015-03-12 22:48:50 +0000 | [diff] [blame] | 22 | #include "ThumbRegisterInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/DenseMap.h" |
| 24 | #include "llvm/ADT/STLExtras.h" |
| 25 | #include "llvm/ADT/SmallPtrSet.h" |
| 26 | #include "llvm/ADT/SmallSet.h" |
| 27 | #include "llvm/ADT/SmallVector.h" |
| 28 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 30 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 31 | #include "llvm/CodeGen/MachineInstr.h" |
| 32 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/RegisterClassInfo.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/SelectionDAGNodes.h" |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/LivePhysRegs.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 37 | #include "llvm/IR/DataLayout.h" |
| 38 | #include "llvm/IR/DerivedTypes.h" |
| 39 | #include "llvm/IR/Function.h" |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 40 | #include "llvm/Support/Allocator.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 41 | #include "llvm/Support/Debug.h" |
| 42 | #include "llvm/Support/ErrorHandling.h" |
Benjamin Kramer | 799003b | 2015-03-23 19:32:43 +0000 | [diff] [blame] | 43 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | #include "llvm/Target/TargetInstrInfo.h" |
| 45 | #include "llvm/Target/TargetMachine.h" |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 46 | #include "llvm/Target/TargetRegisterInfo.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 47 | using namespace llvm; |
| 48 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 49 | #define DEBUG_TYPE "arm-ldst-opt" |
| 50 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | STATISTIC(NumLDMGened , "Number of ldm instructions generated"); |
| 52 | STATISTIC(NumSTMGened , "Number of stm instructions generated"); |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 53 | STATISTIC(NumVLDMGened, "Number of vldm instructions generated"); |
| 54 | STATISTIC(NumVSTMGened, "Number of vstm instructions generated"); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 55 | STATISTIC(NumLdStMoved, "Number of load / store instructions moved"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 56 | STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation"); |
| 57 | STATISTIC(NumSTRDFormed,"Number of strd created before allocation"); |
| 58 | STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm"); |
| 59 | STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm"); |
| 60 | STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's"); |
| 61 | STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's"); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 62 | |
David Gross | d9c1bc9 | 2015-07-23 22:12:46 +0000 | [diff] [blame] | 63 | namespace llvm { |
| 64 | void initializeARMLoadStoreOptPass(PassRegistry &); |
| 65 | } |
| 66 | |
| 67 | #define ARM_LOAD_STORE_OPT_NAME "ARM load / store optimization pass" |
| 68 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 69 | namespace { |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 70 | /// Post- register allocation pass the combine load / store instructions to |
| 71 | /// form ldm / stm instructions. |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 72 | struct ARMLoadStoreOpt : public MachineFunctionPass { |
Devang Patel | 8c78a0b | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 73 | static char ID; |
David Gross | d9c1bc9 | 2015-07-23 22:12:46 +0000 | [diff] [blame] | 74 | ARMLoadStoreOpt() : MachineFunctionPass(ID) { |
| 75 | initializeARMLoadStoreOptPass(*PassRegistry::getPassRegistry()); |
| 76 | } |
Devang Patel | 09f162c | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 77 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 78 | const MachineFunction *MF; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 79 | const TargetInstrInfo *TII; |
Dan Gohman | 3a4be0f | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 80 | const TargetRegisterInfo *TRI; |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 81 | const ARMSubtarget *STI; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 82 | const TargetLowering *TL; |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 83 | ARMFunctionInfo *AFI; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 84 | LivePhysRegs LiveRegs; |
| 85 | RegisterClassInfo RegClassInfo; |
| 86 | MachineBasicBlock::const_iterator LiveRegPos; |
| 87 | bool LiveRegsValid; |
| 88 | bool RegClassInfoValid; |
James Molloy | 92a1507 | 2014-05-16 14:11:38 +0000 | [diff] [blame] | 89 | bool isThumb1, isThumb2; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 91 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 92 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 93 | const char *getPassName() const override { |
David Gross | d9c1bc9 | 2015-07-23 22:12:46 +0000 | [diff] [blame] | 94 | return ARM_LOAD_STORE_OPT_NAME; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 95 | } |
| 96 | |
| 97 | private: |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 98 | /// A set of load/store MachineInstrs with same base register sorted by |
| 99 | /// offset. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 100 | struct MemOpQueueEntry { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 101 | MachineInstr *MI; |
| 102 | int Offset; ///< Load/Store offset. |
| 103 | unsigned Position; ///< Position as counted from end of basic block. |
| 104 | MemOpQueueEntry(MachineInstr *MI, int Offset, unsigned Position) |
| 105 | : MI(MI), Offset(Offset), Position(Position) {} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 106 | }; |
| 107 | typedef SmallVector<MemOpQueueEntry,8> MemOpQueue; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 108 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 109 | /// A set of MachineInstrs that fulfill (nearly all) conditions to get |
| 110 | /// merged into a LDM/STM. |
| 111 | struct MergeCandidate { |
| 112 | /// List of instructions ordered by load/store offset. |
| 113 | SmallVector<MachineInstr*, 4> Instrs; |
| 114 | /// Index in Instrs of the instruction being latest in the schedule. |
| 115 | unsigned LatestMIIdx; |
| 116 | /// Index in Instrs of the instruction being earliest in the schedule. |
| 117 | unsigned EarliestMIIdx; |
| 118 | /// Index into the basic block where the merged instruction will be |
| 119 | /// inserted. (See MemOpQueueEntry.Position) |
| 120 | unsigned InsertPos; |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 121 | /// Whether the instructions can be merged into a ldm/stm instruction. |
| 122 | bool CanMergeToLSMulti; |
| 123 | /// Whether the instructions can be merged into a ldrd/strd instruction. |
| 124 | bool CanMergeToLSDouble; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 125 | }; |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 126 | SpecificBumpPtrAllocator<MergeCandidate> Allocator; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 127 | SmallVector<const MergeCandidate*,4> Candidates; |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 128 | SmallVector<MachineInstr*,4> MergeBaseCandidates; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 129 | |
| 130 | void moveLiveRegsBefore(const MachineBasicBlock &MBB, |
| 131 | MachineBasicBlock::const_iterator Before); |
| 132 | unsigned findFreeReg(const TargetRegisterClass &RegClass); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 133 | void UpdateBaseRegUses(MachineBasicBlock &MBB, |
| 134 | MachineBasicBlock::iterator MBBI, |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 135 | DebugLoc DL, unsigned Base, unsigned WordOffset, |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 136 | ARMCC::CondCodes Pred, unsigned PredReg); |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 137 | MachineInstr *CreateLoadStoreMulti(MachineBasicBlock &MBB, |
| 138 | MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base, |
| 139 | bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg, |
| 140 | DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs); |
| 141 | MachineInstr *CreateLoadStoreDouble(MachineBasicBlock &MBB, |
| 142 | MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base, |
| 143 | bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg, |
| 144 | DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) const; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 145 | void FormCandidates(const MemOpQueue &MemOps); |
| 146 | MachineInstr *MergeOpsUpdate(const MergeCandidate &Cand); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 147 | bool FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 148 | MachineBasicBlock::iterator &MBBI); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 149 | bool MergeBaseUpdateLoadStore(MachineInstr *MI); |
| 150 | bool MergeBaseUpdateLSMultiple(MachineInstr *MI); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 151 | bool MergeBaseUpdateLSDouble(MachineInstr &MI) const; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 152 | bool LoadStoreMultipleOpti(MachineBasicBlock &MBB); |
| 153 | bool MergeReturnIntoLDM(MachineBasicBlock &MBB); |
Artyom Skrobov | 2aca0c6 | 2015-12-28 21:40:45 +0000 | [diff] [blame] | 154 | bool CombineMovBx(MachineBasicBlock &MBB); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 155 | }; |
Devang Patel | 8c78a0b | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 156 | char ARMLoadStoreOpt::ID = 0; |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 157 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 158 | |
David Gross | d9c1bc9 | 2015-07-23 22:12:46 +0000 | [diff] [blame] | 159 | INITIALIZE_PASS(ARMLoadStoreOpt, "arm-load-store-opt", ARM_LOAD_STORE_OPT_NAME, false, false) |
| 160 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 161 | static bool definesCPSR(const MachineInstr *MI) { |
| 162 | for (const auto &MO : MI->operands()) { |
| 163 | if (!MO.isReg()) |
| 164 | continue; |
| 165 | if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead()) |
| 166 | // If the instruction has live CPSR def, then it's not safe to fold it |
| 167 | // into load / store. |
| 168 | return true; |
| 169 | } |
| 170 | |
| 171 | return false; |
| 172 | } |
| 173 | |
| 174 | static int getMemoryOpOffset(const MachineInstr *MI) { |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 175 | unsigned Opcode = MI->getOpcode(); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 176 | bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD; |
| 177 | unsigned NumOperands = MI->getDesc().getNumOperands(); |
| 178 | unsigned OffField = MI->getOperand(NumOperands-3).getImm(); |
| 179 | |
| 180 | if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 || |
| 181 | Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 || |
| 182 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 || |
| 183 | Opcode == ARM::LDRi12 || Opcode == ARM::STRi12) |
| 184 | return OffField; |
| 185 | |
| 186 | // Thumb1 immediate offsets are scaled by 4 |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 187 | if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi || |
| 188 | Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 189 | return OffField * 4; |
| 190 | |
| 191 | int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField) |
| 192 | : ARM_AM::getAM5Offset(OffField) * 4; |
| 193 | ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField) |
| 194 | : ARM_AM::getAM5Op(OffField); |
| 195 | |
| 196 | if (Op == ARM_AM::sub) |
| 197 | return -Offset; |
| 198 | |
| 199 | return Offset; |
| 200 | } |
| 201 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 202 | static const MachineOperand &getLoadStoreBaseOp(const MachineInstr &MI) { |
| 203 | return MI.getOperand(1); |
| 204 | } |
| 205 | |
| 206 | static const MachineOperand &getLoadStoreRegOp(const MachineInstr &MI) { |
| 207 | return MI.getOperand(0); |
| 208 | } |
| 209 | |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 210 | static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 211 | switch (Opcode) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 212 | default: llvm_unreachable("Unhandled opcode!"); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 213 | case ARM::LDRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 214 | ++NumLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 215 | switch (Mode) { |
| 216 | default: llvm_unreachable("Unhandled submode!"); |
| 217 | case ARM_AM::ia: return ARM::LDMIA; |
| 218 | case ARM_AM::da: return ARM::LDMDA; |
| 219 | case ARM_AM::db: return ARM::LDMDB; |
| 220 | case ARM_AM::ib: return ARM::LDMIB; |
| 221 | } |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 222 | case ARM::STRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 223 | ++NumSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 224 | switch (Mode) { |
| 225 | default: llvm_unreachable("Unhandled submode!"); |
| 226 | case ARM_AM::ia: return ARM::STMIA; |
| 227 | case ARM_AM::da: return ARM::STMDA; |
| 228 | case ARM_AM::db: return ARM::STMDB; |
| 229 | case ARM_AM::ib: return ARM::STMIB; |
| 230 | } |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 231 | case ARM::tLDRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 232 | case ARM::tLDRspi: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 233 | // tLDMIA is writeback-only - unless the base register is in the input |
| 234 | // reglist. |
| 235 | ++NumLDMGened; |
| 236 | switch (Mode) { |
| 237 | default: llvm_unreachable("Unhandled submode!"); |
| 238 | case ARM_AM::ia: return ARM::tLDMIA; |
| 239 | } |
| 240 | case ARM::tSTRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 241 | case ARM::tSTRspi: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 242 | // There is no non-writeback tSTMIA either. |
| 243 | ++NumSTMGened; |
| 244 | switch (Mode) { |
| 245 | default: llvm_unreachable("Unhandled submode!"); |
| 246 | case ARM_AM::ia: return ARM::tSTMIA_UPD; |
| 247 | } |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 248 | case ARM::t2LDRi8: |
| 249 | case ARM::t2LDRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 250 | ++NumLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 251 | switch (Mode) { |
| 252 | default: llvm_unreachable("Unhandled submode!"); |
| 253 | case ARM_AM::ia: return ARM::t2LDMIA; |
| 254 | case ARM_AM::db: return ARM::t2LDMDB; |
| 255 | } |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 256 | case ARM::t2STRi8: |
| 257 | case ARM::t2STRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 258 | ++NumSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 259 | switch (Mode) { |
| 260 | default: llvm_unreachable("Unhandled submode!"); |
| 261 | case ARM_AM::ia: return ARM::t2STMIA; |
| 262 | case ARM_AM::db: return ARM::t2STMDB; |
| 263 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 264 | case ARM::VLDRS: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 265 | ++NumVLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 266 | switch (Mode) { |
| 267 | default: llvm_unreachable("Unhandled submode!"); |
| 268 | case ARM_AM::ia: return ARM::VLDMSIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 269 | case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 270 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 271 | case ARM::VSTRS: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 272 | ++NumVSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 273 | switch (Mode) { |
| 274 | default: llvm_unreachable("Unhandled submode!"); |
| 275 | case ARM_AM::ia: return ARM::VSTMSIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 276 | case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 277 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 278 | case ARM::VLDRD: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 279 | ++NumVLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 280 | switch (Mode) { |
| 281 | default: llvm_unreachable("Unhandled submode!"); |
| 282 | case ARM_AM::ia: return ARM::VLDMDIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 283 | case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 284 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 285 | case ARM::VSTRD: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 286 | ++NumVSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 287 | switch (Mode) { |
| 288 | default: llvm_unreachable("Unhandled submode!"); |
| 289 | case ARM_AM::ia: return ARM::VSTMDIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 290 | case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 291 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 292 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 293 | } |
| 294 | |
Benjamin Kramer | 113b2a9 | 2015-06-05 14:32:54 +0000 | [diff] [blame] | 295 | static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 296 | switch (Opcode) { |
| 297 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | b9bd594 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 298 | case ARM::LDMIA_RET: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 299 | case ARM::LDMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 300 | case ARM::LDMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 301 | case ARM::STMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 302 | case ARM::STMIA_UPD: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 303 | case ARM::tLDMIA: |
| 304 | case ARM::tLDMIA_UPD: |
| 305 | case ARM::tSTMIA_UPD: |
Bill Wendling | b9bd594 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 306 | case ARM::t2LDMIA_RET: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 307 | case ARM::t2LDMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 308 | case ARM::t2LDMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 309 | case ARM::t2STMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 310 | case ARM::t2STMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 311 | case ARM::VLDMSIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 312 | case ARM::VLDMSIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 313 | case ARM::VSTMSIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 314 | case ARM::VSTMSIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 315 | case ARM::VLDMDIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 316 | case ARM::VLDMDIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 317 | case ARM::VSTMDIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 318 | case ARM::VSTMDIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 319 | return ARM_AM::ia; |
| 320 | |
| 321 | case ARM::LDMDA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 322 | case ARM::LDMDA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 323 | case ARM::STMDA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 324 | case ARM::STMDA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 325 | return ARM_AM::da; |
| 326 | |
| 327 | case ARM::LDMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 328 | case ARM::LDMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 329 | case ARM::STMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 330 | case ARM::STMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 331 | case ARM::t2LDMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 332 | case ARM::t2LDMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 333 | case ARM::t2STMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 334 | case ARM::t2STMDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 335 | case ARM::VLDMSDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 336 | case ARM::VSTMSDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 337 | case ARM::VLDMDDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 338 | case ARM::VSTMDDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 339 | return ARM_AM::db; |
| 340 | |
| 341 | case ARM::LDMIB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 342 | case ARM::LDMIB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 343 | case ARM::STMIB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 344 | case ARM::STMIB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 345 | return ARM_AM::ib; |
| 346 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 347 | } |
| 348 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 349 | static bool isT1i32Load(unsigned Opc) { |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 350 | return Opc == ARM::tLDRi || Opc == ARM::tLDRspi; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 351 | } |
| 352 | |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 353 | static bool isT2i32Load(unsigned Opc) { |
| 354 | return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8; |
| 355 | } |
| 356 | |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 357 | static bool isi32Load(unsigned Opc) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 358 | return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ; |
| 359 | } |
| 360 | |
| 361 | static bool isT1i32Store(unsigned Opc) { |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 362 | return Opc == ARM::tSTRi || Opc == ARM::tSTRspi; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 363 | } |
| 364 | |
| 365 | static bool isT2i32Store(unsigned Opc) { |
| 366 | return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 367 | } |
| 368 | |
| 369 | static bool isi32Store(unsigned Opc) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 370 | return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc); |
| 371 | } |
| 372 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 373 | static bool isLoadSingle(unsigned Opc) { |
| 374 | return isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD; |
| 375 | } |
| 376 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 377 | static unsigned getImmScale(unsigned Opc) { |
| 378 | switch (Opc) { |
| 379 | default: llvm_unreachable("Unhandled opcode!"); |
| 380 | case ARM::tLDRi: |
| 381 | case ARM::tSTRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 382 | case ARM::tLDRspi: |
| 383 | case ARM::tSTRspi: |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 384 | return 1; |
| 385 | case ARM::tLDRHi: |
| 386 | case ARM::tSTRHi: |
| 387 | return 2; |
| 388 | case ARM::tLDRBi: |
| 389 | case ARM::tSTRBi: |
| 390 | return 4; |
| 391 | } |
| 392 | } |
| 393 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 394 | static unsigned getLSMultipleTransferSize(const MachineInstr *MI) { |
| 395 | switch (MI->getOpcode()) { |
| 396 | default: return 0; |
| 397 | case ARM::LDRi12: |
| 398 | case ARM::STRi12: |
| 399 | case ARM::tLDRi: |
| 400 | case ARM::tSTRi: |
| 401 | case ARM::tLDRspi: |
| 402 | case ARM::tSTRspi: |
| 403 | case ARM::t2LDRi8: |
| 404 | case ARM::t2LDRi12: |
| 405 | case ARM::t2STRi8: |
| 406 | case ARM::t2STRi12: |
| 407 | case ARM::VLDRS: |
| 408 | case ARM::VSTRS: |
| 409 | return 4; |
| 410 | case ARM::VLDRD: |
| 411 | case ARM::VSTRD: |
| 412 | return 8; |
| 413 | case ARM::LDMIA: |
| 414 | case ARM::LDMDA: |
| 415 | case ARM::LDMDB: |
| 416 | case ARM::LDMIB: |
| 417 | case ARM::STMIA: |
| 418 | case ARM::STMDA: |
| 419 | case ARM::STMDB: |
| 420 | case ARM::STMIB: |
| 421 | case ARM::tLDMIA: |
| 422 | case ARM::tLDMIA_UPD: |
| 423 | case ARM::tSTMIA_UPD: |
| 424 | case ARM::t2LDMIA: |
| 425 | case ARM::t2LDMDB: |
| 426 | case ARM::t2STMIA: |
| 427 | case ARM::t2STMDB: |
| 428 | case ARM::VLDMSIA: |
| 429 | case ARM::VSTMSIA: |
| 430 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4; |
| 431 | case ARM::VLDMDIA: |
| 432 | case ARM::VSTMDIA: |
| 433 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8; |
| 434 | } |
| 435 | } |
| 436 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 437 | /// Update future uses of the base register with the offset introduced |
| 438 | /// due to writeback. This function only works on Thumb1. |
| 439 | void |
| 440 | ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB, |
| 441 | MachineBasicBlock::iterator MBBI, |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 442 | DebugLoc DL, unsigned Base, |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 443 | unsigned WordOffset, |
| 444 | ARMCC::CondCodes Pred, unsigned PredReg) { |
| 445 | assert(isThumb1 && "Can only update base register uses for Thumb1!"); |
| 446 | // Start updating any instructions with immediate offsets. Insert a SUB before |
| 447 | // the first non-updateable instruction (if any). |
| 448 | for (; MBBI != MBB.end(); ++MBBI) { |
| 449 | bool InsertSub = false; |
| 450 | unsigned Opc = MBBI->getOpcode(); |
| 451 | |
| 452 | if (MBBI->readsRegister(Base)) { |
| 453 | int Offset; |
| 454 | bool IsLoad = |
| 455 | Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi; |
| 456 | bool IsStore = |
| 457 | Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi; |
| 458 | |
| 459 | if (IsLoad || IsStore) { |
| 460 | // Loads and stores with immediate offsets can be updated, but only if |
| 461 | // the new offset isn't negative. |
| 462 | // The MachineOperand containing the offset immediate is the last one |
| 463 | // before predicates. |
| 464 | MachineOperand &MO = |
| 465 | MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3); |
| 466 | // The offsets are scaled by 1, 2 or 4 depending on the Opcode. |
| 467 | Offset = MO.getImm() - WordOffset * getImmScale(Opc); |
| 468 | |
| 469 | // If storing the base register, it needs to be reset first. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 470 | unsigned InstrSrcReg = getLoadStoreRegOp(*MBBI).getReg(); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 471 | |
| 472 | if (Offset >= 0 && !(IsStore && InstrSrcReg == Base)) |
| 473 | MO.setImm(Offset); |
| 474 | else |
| 475 | InsertSub = true; |
| 476 | |
| 477 | } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) && |
| 478 | !definesCPSR(MBBI)) { |
| 479 | // SUBS/ADDS using this register, with a dead def of the CPSR. |
| 480 | // Merge it with the update; if the merged offset is too large, |
| 481 | // insert a new sub instead. |
| 482 | MachineOperand &MO = |
| 483 | MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3); |
| 484 | Offset = (Opc == ARM::tSUBi8) ? |
| 485 | MO.getImm() + WordOffset * 4 : |
| 486 | MO.getImm() - WordOffset * 4 ; |
| 487 | if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) { |
| 488 | // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if |
| 489 | // Offset == 0. |
| 490 | MO.setImm(Offset); |
| 491 | // The base register has now been reset, so exit early. |
| 492 | return; |
| 493 | } else { |
| 494 | InsertSub = true; |
| 495 | } |
| 496 | |
| 497 | } else { |
| 498 | // Can't update the instruction. |
| 499 | InsertSub = true; |
| 500 | } |
| 501 | |
| 502 | } else if (definesCPSR(MBBI) || MBBI->isCall() || MBBI->isBranch()) { |
| 503 | // Since SUBS sets the condition flags, we can't place the base reset |
| 504 | // after an instruction that has a live CPSR def. |
| 505 | // The base register might also contain an argument for a function call. |
| 506 | InsertSub = true; |
| 507 | } |
| 508 | |
| 509 | if (InsertSub) { |
| 510 | // An instruction above couldn't be updated, so insert a sub. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 511 | AddDefaultT1CC(BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true) |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 512 | .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 513 | return; |
| 514 | } |
| 515 | |
John Brawn | d86e004 | 2015-06-23 16:02:11 +0000 | [diff] [blame] | 516 | if (MBBI->killsRegister(Base) || MBBI->definesRegister(Base)) |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 517 | // Register got killed. Stop updating. |
| 518 | return; |
| 519 | } |
| 520 | |
| 521 | // End of block was reached. |
| 522 | if (MBB.succ_size() > 0) { |
| 523 | // FIXME: Because of a bug, live registers are sometimes missing from |
| 524 | // the successor blocks' live-in sets. This means we can't trust that |
| 525 | // information and *always* have to reset at the end of a block. |
| 526 | // See PR21029. |
| 527 | if (MBBI != MBB.end()) --MBBI; |
| 528 | AddDefaultT1CC( |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 529 | BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true) |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 530 | .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 531 | } |
| 532 | } |
| 533 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 534 | /// Return the first register of class \p RegClass that is not in \p Regs. |
| 535 | unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) { |
| 536 | if (!RegClassInfoValid) { |
| 537 | RegClassInfo.runOnMachineFunction(*MF); |
| 538 | RegClassInfoValid = true; |
| 539 | } |
| 540 | |
| 541 | for (unsigned Reg : RegClassInfo.getOrder(&RegClass)) |
| 542 | if (!LiveRegs.contains(Reg)) |
| 543 | return Reg; |
| 544 | return 0; |
| 545 | } |
| 546 | |
| 547 | /// Compute live registers just before instruction \p Before (in normal schedule |
| 548 | /// direction). Computes backwards so multiple queries in the same block must |
| 549 | /// come in reverse order. |
| 550 | void ARMLoadStoreOpt::moveLiveRegsBefore(const MachineBasicBlock &MBB, |
| 551 | MachineBasicBlock::const_iterator Before) { |
| 552 | // Initialize if we never queried in this block. |
| 553 | if (!LiveRegsValid) { |
| 554 | LiveRegs.init(TRI); |
| 555 | LiveRegs.addLiveOuts(&MBB, true); |
| 556 | LiveRegPos = MBB.end(); |
| 557 | LiveRegsValid = true; |
| 558 | } |
| 559 | // Move backward just before the "Before" position. |
| 560 | while (LiveRegPos != Before) { |
| 561 | --LiveRegPos; |
| 562 | LiveRegs.stepBackward(*LiveRegPos); |
| 563 | } |
| 564 | } |
| 565 | |
| 566 | static bool ContainsReg(const ArrayRef<std::pair<unsigned, bool>> &Regs, |
| 567 | unsigned Reg) { |
| 568 | for (const std::pair<unsigned, bool> &R : Regs) |
| 569 | if (R.first == Reg) |
| 570 | return true; |
| 571 | return false; |
| 572 | } |
| 573 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 574 | /// Create and insert a LDM or STM with Base as base register and registers in |
| 575 | /// Regs as the register operands that would be loaded / stored. It returns |
| 576 | /// true if the transformation is done. |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 577 | MachineInstr *ARMLoadStoreOpt::CreateLoadStoreMulti(MachineBasicBlock &MBB, |
| 578 | MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base, |
| 579 | bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg, |
| 580 | DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 581 | unsigned NumRegs = Regs.size(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 582 | assert(NumRegs > 1); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 583 | |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 584 | // For Thumb1 targets, it might be necessary to clobber the CPSR to merge. |
| 585 | // Compute liveness information for that register to make the decision. |
| 586 | bool SafeToClobberCPSR = !isThumb1 || |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 587 | (MBB.computeRegisterLiveness(TRI, ARM::CPSR, InsertBefore, 20) == |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 588 | MachineBasicBlock::LQR_Dead); |
| 589 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 590 | bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback. |
| 591 | |
| 592 | // Exception: If the base register is in the input reglist, Thumb1 LDM is |
| 593 | // non-writeback. |
| 594 | // It's also not possible to merge an STR of the base register in Thumb1. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 595 | if (isThumb1 && isi32Load(Opcode) && ContainsReg(Regs, Base)) { |
| 596 | assert(Base != ARM::SP && "Thumb1 does not allow SP in register list"); |
| 597 | if (Opcode == ARM::tLDRi) { |
| 598 | Writeback = false; |
| 599 | } else if (Opcode == ARM::tSTRi) { |
| 600 | return nullptr; |
| 601 | } |
| 602 | } |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 603 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 604 | ARM_AM::AMSubMode Mode = ARM_AM::ia; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 605 | // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA. |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 606 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 607 | bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1; |
| 608 | |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 609 | if (Offset == 4 && haveIBAndDA) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 610 | Mode = ARM_AM::ib; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 611 | } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 612 | Mode = ARM_AM::da; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 613 | } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) { |
Bob Wilson | ca5af12 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 614 | // VLDM/VSTM do not support DB mode without also updating the base reg. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 615 | Mode = ARM_AM::db; |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 616 | } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) { |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 617 | // Check if this is a supported opcode before inserting instructions to |
Owen Anderson | 7ac53ad | 2011-03-29 20:27:38 +0000 | [diff] [blame] | 618 | // calculate a new base register. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 619 | if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return nullptr; |
Owen Anderson | 7ac53ad | 2011-03-29 20:27:38 +0000 | [diff] [blame] | 620 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 621 | // If starting offset isn't zero, insert a MI to materialize a new base. |
| 622 | // But only do so if it is cost effective, i.e. merging more than two |
| 623 | // loads / stores. |
| 624 | if (NumRegs <= 2) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 625 | return nullptr; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 626 | |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 627 | // On Thumb1, it's not worth materializing a new base register without |
| 628 | // clobbering the CPSR (i.e. not using ADDS/SUBS). |
| 629 | if (!SafeToClobberCPSR) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 630 | return nullptr; |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 631 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 632 | unsigned NewBase; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 633 | if (isi32Load(Opcode)) { |
Scott Douglass | 290183d | 2015-10-01 11:56:19 +0000 | [diff] [blame] | 634 | // If it is a load, then just use one of the destination registers |
| 635 | // as the new base. Will no longer be writeback in Thumb1. |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 636 | NewBase = Regs[NumRegs-1].first; |
Scott Douglass | 290183d | 2015-10-01 11:56:19 +0000 | [diff] [blame] | 637 | Writeback = false; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 638 | } else { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 639 | // Find a free register that we can use as scratch register. |
| 640 | moveLiveRegsBefore(MBB, InsertBefore); |
| 641 | // The merged instruction does not exist yet but will use several Regs if |
| 642 | // it is a Store. |
| 643 | if (!isLoadSingle(Opcode)) |
| 644 | for (const std::pair<unsigned, bool> &R : Regs) |
| 645 | LiveRegs.addReg(R.first); |
| 646 | |
| 647 | NewBase = findFreeReg(isThumb1 ? ARM::tGPRRegClass : ARM::GPRRegClass); |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 648 | if (NewBase == 0) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 649 | return nullptr; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 650 | } |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 651 | |
| 652 | int BaseOpc = |
| 653 | isThumb2 ? ARM::t2ADDri : |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 654 | (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi : |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 655 | (isThumb1 && Offset < 8) ? ARM::tADDi3 : |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 656 | isThumb1 ? ARM::tADDi8 : ARM::ADDri; |
| 657 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 658 | if (Offset < 0) { |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 659 | Offset = - Offset; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 660 | BaseOpc = |
| 661 | isThumb2 ? ARM::t2SUBri : |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 662 | (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 : |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 663 | isThumb1 ? ARM::tSUBi8 : ARM::SUBri; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 664 | } |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 665 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 666 | if (!TL->isLegalAddImmediate(Offset)) |
| 667 | // FIXME: Try add with register operand? |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 668 | return nullptr; // Probably not worth it then. |
| 669 | |
| 670 | // We can only append a kill flag to the add/sub input if the value is not |
| 671 | // used in the register list of the stm as well. |
| 672 | bool KillOldBase = BaseKill && |
| 673 | (!isi32Store(Opcode) || !ContainsReg(Regs, Base)); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 674 | |
| 675 | if (isThumb1) { |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 676 | // Thumb1: depending on immediate size, use either |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 677 | // ADDS NewBase, Base, #imm3 |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 678 | // or |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 679 | // MOV NewBase, Base |
| 680 | // ADDS NewBase, #imm8. |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 681 | if (Base != NewBase && |
| 682 | (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 683 | // Need to insert a MOV to the new base first. |
Jonathan Roelofs | 229eb4c | 2015-01-21 22:39:43 +0000 | [diff] [blame] | 684 | if (isARMLowRegister(NewBase) && isARMLowRegister(Base) && |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 685 | !STI->hasV6Ops()) { |
Jonathan Roelofs | 229eb4c | 2015-01-21 22:39:43 +0000 | [diff] [blame] | 686 | // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr |
| 687 | if (Pred != ARMCC::AL) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 688 | return nullptr; |
| 689 | BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVSr), NewBase) |
| 690 | .addReg(Base, getKillRegState(KillOldBase)); |
Jonathan Roelofs | 229eb4c | 2015-01-21 22:39:43 +0000 | [diff] [blame] | 691 | } else |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 692 | BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVr), NewBase) |
| 693 | .addReg(Base, getKillRegState(KillOldBase)) |
Jonathan Roelofs | 229eb4c | 2015-01-21 22:39:43 +0000 | [diff] [blame] | 694 | .addImm(Pred).addReg(PredReg); |
| 695 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 696 | // The following ADDS/SUBS becomes an update. |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 697 | Base = NewBase; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 698 | KillOldBase = true; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 699 | } |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 700 | if (BaseOpc == ARM::tADDrSPi) { |
| 701 | assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4"); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 702 | BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase) |
| 703 | .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset/4) |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 704 | .addImm(Pred).addReg(PredReg); |
| 705 | } else |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 706 | AddDefaultT1CC( |
| 707 | BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase), true) |
| 708 | .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset) |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 709 | .addImm(Pred).addReg(PredReg); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 710 | } else { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 711 | BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase) |
| 712 | .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset) |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 713 | .addImm(Pred).addReg(PredReg).addReg(0); |
| 714 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 715 | Base = NewBase; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 716 | BaseKill = true; // New base is always killed straight away. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 717 | } |
| 718 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 719 | bool isDef = isLoadSingle(Opcode); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 720 | |
| 721 | // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with |
| 722 | // base register writeback. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 723 | Opcode = getLoadStoreMultipleOpcode(Opcode, Mode); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 724 | if (!Opcode) |
| 725 | return nullptr; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 726 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 727 | // Check if a Thumb1 LDM/STM merge is safe. This is the case if: |
| 728 | // - There is no writeback (LDM of base register), |
| 729 | // - the base register is killed by the merged instruction, |
| 730 | // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS |
| 731 | // to reset the base register. |
| 732 | // Otherwise, don't merge. |
| 733 | // It's safe to return here since the code to materialize a new base register |
| 734 | // above is also conditional on SafeToClobberCPSR. |
| 735 | if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 736 | return nullptr; |
Moritz Roth | 8f37656 | 2014-08-15 17:00:30 +0000 | [diff] [blame] | 737 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 738 | MachineInstrBuilder MIB; |
| 739 | |
| 740 | if (Writeback) { |
Scott Douglass | 290183d | 2015-10-01 11:56:19 +0000 | [diff] [blame] | 741 | assert(isThumb1 && "expected Writeback only inThumb1"); |
| 742 | if (Opcode == ARM::tLDMIA) { |
| 743 | assert(!(ContainsReg(Regs, Base)) && "Thumb1 can't LDM ! with Base in Regs"); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 744 | // Update tLDMIA with writeback if necessary. |
| 745 | Opcode = ARM::tLDMIA_UPD; |
Scott Douglass | 290183d | 2015-10-01 11:56:19 +0000 | [diff] [blame] | 746 | } |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 747 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 748 | MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode)); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 749 | |
| 750 | // Thumb1: we might need to set base writeback when building the MI. |
| 751 | MIB.addReg(Base, getDefRegState(true)) |
| 752 | .addReg(Base, getKillRegState(BaseKill)); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 753 | |
| 754 | // The base isn't dead after a merged instruction with writeback. |
| 755 | // Insert a sub instruction after the newly formed instruction to reset. |
| 756 | if (!BaseKill) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 757 | UpdateBaseRegUses(MBB, InsertBefore, DL, Base, NumRegs, Pred, PredReg); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 758 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 759 | } else { |
| 760 | // No writeback, simply build the MachineInstr. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 761 | MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode)); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 762 | MIB.addReg(Base, getKillRegState(BaseKill)); |
| 763 | } |
| 764 | |
| 765 | MIB.addImm(Pred).addReg(PredReg); |
| 766 | |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 767 | for (const std::pair<unsigned, bool> &R : Regs) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 768 | MIB.addReg(R.first, getDefRegState(isDef) | getKillRegState(R.second)); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 769 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 770 | return MIB.getInstr(); |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 771 | } |
| 772 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 773 | MachineInstr *ARMLoadStoreOpt::CreateLoadStoreDouble(MachineBasicBlock &MBB, |
| 774 | MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base, |
| 775 | bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg, |
| 776 | DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) const { |
| 777 | bool IsLoad = isi32Load(Opcode); |
| 778 | assert((IsLoad || isi32Store(Opcode)) && "Must have integer load or store"); |
| 779 | unsigned LoadStoreOpcode = IsLoad ? ARM::t2LDRDi8 : ARM::t2STRDi8; |
| 780 | |
| 781 | assert(Regs.size() == 2); |
| 782 | MachineInstrBuilder MIB = BuildMI(MBB, InsertBefore, DL, |
| 783 | TII->get(LoadStoreOpcode)); |
| 784 | if (IsLoad) { |
| 785 | MIB.addReg(Regs[0].first, RegState::Define) |
| 786 | .addReg(Regs[1].first, RegState::Define); |
| 787 | } else { |
| 788 | MIB.addReg(Regs[0].first, getKillRegState(Regs[0].second)) |
| 789 | .addReg(Regs[1].first, getKillRegState(Regs[1].second)); |
| 790 | } |
| 791 | MIB.addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 792 | return MIB.getInstr(); |
| 793 | } |
| 794 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 795 | /// Call MergeOps and update MemOps and merges accordingly on success. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 796 | MachineInstr *ARMLoadStoreOpt::MergeOpsUpdate(const MergeCandidate &Cand) { |
| 797 | const MachineInstr *First = Cand.Instrs.front(); |
| 798 | unsigned Opcode = First->getOpcode(); |
| 799 | bool IsLoad = isLoadSingle(Opcode); |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 800 | SmallVector<std::pair<unsigned, bool>, 8> Regs; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 801 | SmallVector<unsigned, 4> ImpDefs; |
| 802 | DenseSet<unsigned> KilledRegs; |
Pete Cooper | e3c8161 | 2015-07-16 00:09:18 +0000 | [diff] [blame] | 803 | DenseSet<unsigned> UsedRegs; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 804 | // Determine list of registers and list of implicit super-register defs. |
| 805 | for (const MachineInstr *MI : Cand.Instrs) { |
| 806 | const MachineOperand &MO = getLoadStoreRegOp(*MI); |
| 807 | unsigned Reg = MO.getReg(); |
| 808 | bool IsKill = MO.isKill(); |
| 809 | if (IsKill) |
| 810 | KilledRegs.insert(Reg); |
| 811 | Regs.push_back(std::make_pair(Reg, IsKill)); |
Pete Cooper | e3c8161 | 2015-07-16 00:09:18 +0000 | [diff] [blame] | 812 | UsedRegs.insert(Reg); |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 813 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 814 | if (IsLoad) { |
| 815 | // Collect any implicit defs of super-registers, after merging we can't |
| 816 | // be sure anymore that we properly preserved these live ranges and must |
| 817 | // removed these implicit operands. |
| 818 | for (const MachineOperand &MO : MI->implicit_operands()) { |
| 819 | if (!MO.isReg() || !MO.isDef() || MO.isDead()) |
| 820 | continue; |
| 821 | assert(MO.isImplicit()); |
| 822 | unsigned DefReg = MO.getReg(); |
| 823 | |
| 824 | if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) != ImpDefs.end()) |
| 825 | continue; |
| 826 | // We can ignore cases where the super-reg is read and written. |
| 827 | if (MI->readsRegister(DefReg)) |
| 828 | continue; |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 829 | ImpDefs.push_back(DefReg); |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 830 | } |
| 831 | } |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 832 | } |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 833 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 834 | // Attempt the merge. |
| 835 | typedef MachineBasicBlock::iterator iterator; |
| 836 | MachineInstr *LatestMI = Cand.Instrs[Cand.LatestMIIdx]; |
| 837 | iterator InsertBefore = std::next(iterator(LatestMI)); |
| 838 | MachineBasicBlock &MBB = *LatestMI->getParent(); |
| 839 | unsigned Offset = getMemoryOpOffset(First); |
| 840 | unsigned Base = getLoadStoreBaseOp(*First).getReg(); |
| 841 | bool BaseKill = LatestMI->killsRegister(Base); |
| 842 | unsigned PredReg = 0; |
| 843 | ARMCC::CondCodes Pred = getInstrPredicate(First, PredReg); |
| 844 | DebugLoc DL = First->getDebugLoc(); |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 845 | MachineInstr *Merged = nullptr; |
| 846 | if (Cand.CanMergeToLSDouble) |
| 847 | Merged = CreateLoadStoreDouble(MBB, InsertBefore, Offset, Base, BaseKill, |
| 848 | Opcode, Pred, PredReg, DL, Regs); |
| 849 | if (!Merged && Cand.CanMergeToLSMulti) |
| 850 | Merged = CreateLoadStoreMulti(MBB, InsertBefore, Offset, Base, BaseKill, |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 851 | Opcode, Pred, PredReg, DL, Regs); |
| 852 | if (!Merged) |
| 853 | return nullptr; |
| 854 | |
| 855 | // Determine earliest instruction that will get removed. We then keep an |
| 856 | // iterator just above it so the following erases don't invalidated it. |
| 857 | iterator EarliestI(Cand.Instrs[Cand.EarliestMIIdx]); |
| 858 | bool EarliestAtBegin = false; |
| 859 | if (EarliestI == MBB.begin()) { |
| 860 | EarliestAtBegin = true; |
| 861 | } else { |
| 862 | EarliestI = std::prev(EarliestI); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 863 | } |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 864 | |
| 865 | // Remove instructions which have been merged. |
| 866 | for (MachineInstr *MI : Cand.Instrs) |
| 867 | MBB.erase(MI); |
| 868 | |
| 869 | // Determine range between the earliest removed instruction and the new one. |
| 870 | if (EarliestAtBegin) |
| 871 | EarliestI = MBB.begin(); |
| 872 | else |
| 873 | EarliestI = std::next(EarliestI); |
| 874 | auto FixupRange = make_range(EarliestI, iterator(Merged)); |
| 875 | |
| 876 | if (isLoadSingle(Opcode)) { |
| 877 | // If the previous loads defined a super-reg, then we have to mark earlier |
| 878 | // operands undef; Replicate the super-reg def on the merged instruction. |
| 879 | for (MachineInstr &MI : FixupRange) { |
| 880 | for (unsigned &ImpDefReg : ImpDefs) { |
| 881 | for (MachineOperand &MO : MI.implicit_operands()) { |
| 882 | if (!MO.isReg() || MO.getReg() != ImpDefReg) |
| 883 | continue; |
| 884 | if (MO.readsReg()) |
| 885 | MO.setIsUndef(); |
| 886 | else if (MO.isDef()) |
| 887 | ImpDefReg = 0; |
| 888 | } |
| 889 | } |
| 890 | } |
| 891 | |
| 892 | MachineInstrBuilder MIB(*Merged->getParent()->getParent(), Merged); |
| 893 | for (unsigned ImpDef : ImpDefs) |
| 894 | MIB.addReg(ImpDef, RegState::ImplicitDefine); |
| 895 | } else { |
| 896 | // Remove kill flags: We are possibly storing the values later now. |
| 897 | assert(isi32Store(Opcode) || Opcode == ARM::VSTRS || Opcode == ARM::VSTRD); |
| 898 | for (MachineInstr &MI : FixupRange) { |
| 899 | for (MachineOperand &MO : MI.uses()) { |
| 900 | if (!MO.isReg() || !MO.isKill()) |
| 901 | continue; |
Pete Cooper | e3c8161 | 2015-07-16 00:09:18 +0000 | [diff] [blame] | 902 | if (UsedRegs.count(MO.getReg())) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 903 | MO.setIsKill(false); |
| 904 | } |
| 905 | } |
| 906 | assert(ImpDefs.empty()); |
| 907 | } |
| 908 | |
| 909 | return Merged; |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 910 | } |
| 911 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 912 | static bool isValidLSDoubleOffset(int Offset) { |
| 913 | unsigned Value = abs(Offset); |
| 914 | // t2LDRDi8/t2STRDi8 supports an 8 bit immediate which is internally |
| 915 | // multiplied by 4. |
| 916 | return (Value % 4) == 0 && Value < 1024; |
| 917 | } |
| 918 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 919 | /// Find candidates for load/store multiple merge in list of MemOpQueueEntries. |
| 920 | void ARMLoadStoreOpt::FormCandidates(const MemOpQueue &MemOps) { |
| 921 | const MachineInstr *FirstMI = MemOps[0].MI; |
| 922 | unsigned Opcode = FirstMI->getOpcode(); |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 923 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 924 | unsigned Size = getLSMultipleTransferSize(FirstMI); |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 925 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 926 | unsigned SIndex = 0; |
| 927 | unsigned EIndex = MemOps.size(); |
| 928 | do { |
| 929 | // Look at the first instruction. |
| 930 | const MachineInstr *MI = MemOps[SIndex].MI; |
| 931 | int Offset = MemOps[SIndex].Offset; |
| 932 | const MachineOperand &PMO = getLoadStoreRegOp(*MI); |
| 933 | unsigned PReg = PMO.getReg(); |
| 934 | unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg); |
| 935 | unsigned Latest = SIndex; |
| 936 | unsigned Earliest = SIndex; |
| 937 | unsigned Count = 1; |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 938 | bool CanMergeToLSDouble = |
| 939 | STI->isThumb2() && isNotVFP && isValidLSDoubleOffset(Offset); |
| 940 | // ARM errata 602117: LDRD with base in list may result in incorrect base |
| 941 | // register when interrupted or faulted. |
| 942 | if (STI->isCortexM3() && isi32Load(Opcode) && |
| 943 | PReg == getLoadStoreBaseOp(*MI).getReg()) |
| 944 | CanMergeToLSDouble = false; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 945 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 946 | bool CanMergeToLSMulti = true; |
| 947 | // On swift vldm/vstm starting with an odd register number as that needs |
| 948 | // more uops than single vldrs. |
| 949 | if (STI->isSwift() && !isNotVFP && (PRegNum % 2) == 1) |
| 950 | CanMergeToLSMulti = false; |
| 951 | |
| 952 | // LDRD/STRD do not allow SP/PC. LDM/STM do not support it or have it |
| 953 | // deprecated; LDM to PC is fine but cannot happen here. |
| 954 | if (PReg == ARM::SP || PReg == ARM::PC) |
| 955 | CanMergeToLSMulti = CanMergeToLSDouble = false; |
| 956 | |
| 957 | // Merge following instructions where possible. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 958 | for (unsigned I = SIndex+1; I < EIndex; ++I, ++Count) { |
| 959 | int NewOffset = MemOps[I].Offset; |
| 960 | if (NewOffset != Offset + (int)Size) |
| 961 | break; |
| 962 | const MachineOperand &MO = getLoadStoreRegOp(*MemOps[I].MI); |
| 963 | unsigned Reg = MO.getReg(); |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 964 | if (Reg == ARM::SP || Reg == ARM::PC) |
Matthias Braun | 731e359 | 2015-07-20 23:17:20 +0000 | [diff] [blame] | 965 | break; |
| 966 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 967 | // See if the current load/store may be part of a multi load/store. |
| 968 | unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg); |
| 969 | bool PartOfLSMulti = CanMergeToLSMulti; |
| 970 | if (PartOfLSMulti) { |
| 971 | // Register numbers must be in ascending order. |
| 972 | if (RegNum <= PRegNum) |
| 973 | PartOfLSMulti = false; |
| 974 | // For VFP / NEON load/store multiples, the registers must be |
| 975 | // consecutive and within the limit on the number of registers per |
| 976 | // instruction. |
| 977 | else if (!isNotVFP && RegNum != PRegNum+1) |
| 978 | PartOfLSMulti = false; |
| 979 | } |
| 980 | // See if the current load/store may be part of a double load/store. |
| 981 | bool PartOfLSDouble = CanMergeToLSDouble && Count <= 1; |
| 982 | |
| 983 | if (!PartOfLSMulti && !PartOfLSDouble) |
| 984 | break; |
| 985 | CanMergeToLSMulti &= PartOfLSMulti; |
| 986 | CanMergeToLSDouble &= PartOfLSDouble; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 987 | // Track MemOp with latest and earliest position (Positions are |
| 988 | // counted in reverse). |
| 989 | unsigned Position = MemOps[I].Position; |
| 990 | if (Position < MemOps[Latest].Position) |
| 991 | Latest = I; |
| 992 | else if (Position > MemOps[Earliest].Position) |
| 993 | Earliest = I; |
| 994 | // Prepare for next MemOp. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 995 | Offset += Size; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 996 | PRegNum = RegNum; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 997 | } |
| 998 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 999 | // Form a candidate from the Ops collected so far. |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1000 | MergeCandidate *Candidate = new(Allocator.Allocate()) MergeCandidate; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1001 | for (unsigned C = SIndex, CE = SIndex + Count; C < CE; ++C) |
| 1002 | Candidate->Instrs.push_back(MemOps[C].MI); |
| 1003 | Candidate->LatestMIIdx = Latest - SIndex; |
| 1004 | Candidate->EarliestMIIdx = Earliest - SIndex; |
| 1005 | Candidate->InsertPos = MemOps[Latest].Position; |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1006 | if (Count == 1) |
| 1007 | CanMergeToLSMulti = CanMergeToLSDouble = false; |
| 1008 | Candidate->CanMergeToLSMulti = CanMergeToLSMulti; |
| 1009 | Candidate->CanMergeToLSDouble = CanMergeToLSDouble; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1010 | Candidates.push_back(Candidate); |
| 1011 | // Continue after the chain. |
| 1012 | SIndex += Count; |
| 1013 | } while (SIndex < EIndex); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1014 | } |
| 1015 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1016 | static unsigned getUpdatingLSMultipleOpcode(unsigned Opc, |
| 1017 | ARM_AM::AMSubMode Mode) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1018 | switch (Opc) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1019 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1020 | case ARM::LDMIA: |
| 1021 | case ARM::LDMDA: |
| 1022 | case ARM::LDMDB: |
| 1023 | case ARM::LDMIB: |
| 1024 | switch (Mode) { |
| 1025 | default: llvm_unreachable("Unhandled submode!"); |
| 1026 | case ARM_AM::ia: return ARM::LDMIA_UPD; |
| 1027 | case ARM_AM::ib: return ARM::LDMIB_UPD; |
| 1028 | case ARM_AM::da: return ARM::LDMDA_UPD; |
| 1029 | case ARM_AM::db: return ARM::LDMDB_UPD; |
| 1030 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1031 | case ARM::STMIA: |
| 1032 | case ARM::STMDA: |
| 1033 | case ARM::STMDB: |
| 1034 | case ARM::STMIB: |
| 1035 | switch (Mode) { |
| 1036 | default: llvm_unreachable("Unhandled submode!"); |
| 1037 | case ARM_AM::ia: return ARM::STMIA_UPD; |
| 1038 | case ARM_AM::ib: return ARM::STMIB_UPD; |
| 1039 | case ARM_AM::da: return ARM::STMDA_UPD; |
| 1040 | case ARM_AM::db: return ARM::STMDB_UPD; |
| 1041 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1042 | case ARM::t2LDMIA: |
| 1043 | case ARM::t2LDMDB: |
| 1044 | switch (Mode) { |
| 1045 | default: llvm_unreachable("Unhandled submode!"); |
| 1046 | case ARM_AM::ia: return ARM::t2LDMIA_UPD; |
| 1047 | case ARM_AM::db: return ARM::t2LDMDB_UPD; |
| 1048 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1049 | case ARM::t2STMIA: |
| 1050 | case ARM::t2STMDB: |
| 1051 | switch (Mode) { |
| 1052 | default: llvm_unreachable("Unhandled submode!"); |
| 1053 | case ARM_AM::ia: return ARM::t2STMIA_UPD; |
| 1054 | case ARM_AM::db: return ARM::t2STMDB_UPD; |
| 1055 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1056 | case ARM::VLDMSIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1057 | switch (Mode) { |
| 1058 | default: llvm_unreachable("Unhandled submode!"); |
| 1059 | case ARM_AM::ia: return ARM::VLDMSIA_UPD; |
| 1060 | case ARM_AM::db: return ARM::VLDMSDB_UPD; |
| 1061 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1062 | case ARM::VLDMDIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1063 | switch (Mode) { |
| 1064 | default: llvm_unreachable("Unhandled submode!"); |
| 1065 | case ARM_AM::ia: return ARM::VLDMDIA_UPD; |
| 1066 | case ARM_AM::db: return ARM::VLDMDDB_UPD; |
| 1067 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1068 | case ARM::VSTMSIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1069 | switch (Mode) { |
| 1070 | default: llvm_unreachable("Unhandled submode!"); |
| 1071 | case ARM_AM::ia: return ARM::VSTMSIA_UPD; |
| 1072 | case ARM_AM::db: return ARM::VSTMSDB_UPD; |
| 1073 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1074 | case ARM::VSTMDIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1075 | switch (Mode) { |
| 1076 | default: llvm_unreachable("Unhandled submode!"); |
| 1077 | case ARM_AM::ia: return ARM::VSTMDIA_UPD; |
| 1078 | case ARM_AM::db: return ARM::VSTMDDB_UPD; |
| 1079 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1080 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1081 | } |
| 1082 | |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1083 | /// Check if the given instruction increments or decrements a register and |
| 1084 | /// return the amount it is incremented/decremented. Returns 0 if the CPSR flags |
| 1085 | /// generated by the instruction are possibly read as well. |
| 1086 | static int isIncrementOrDecrement(const MachineInstr &MI, unsigned Reg, |
| 1087 | ARMCC::CondCodes Pred, unsigned PredReg) { |
| 1088 | bool CheckCPSRDef; |
| 1089 | int Scale; |
| 1090 | switch (MI.getOpcode()) { |
| 1091 | case ARM::tADDi8: Scale = 4; CheckCPSRDef = true; break; |
| 1092 | case ARM::tSUBi8: Scale = -4; CheckCPSRDef = true; break; |
| 1093 | case ARM::t2SUBri: |
| 1094 | case ARM::SUBri: Scale = -1; CheckCPSRDef = true; break; |
| 1095 | case ARM::t2ADDri: |
| 1096 | case ARM::ADDri: Scale = 1; CheckCPSRDef = true; break; |
| 1097 | case ARM::tADDspi: Scale = 4; CheckCPSRDef = false; break; |
| 1098 | case ARM::tSUBspi: Scale = -4; CheckCPSRDef = false; break; |
| 1099 | default: return 0; |
| 1100 | } |
| 1101 | |
| 1102 | unsigned MIPredReg; |
| 1103 | if (MI.getOperand(0).getReg() != Reg || |
| 1104 | MI.getOperand(1).getReg() != Reg || |
| 1105 | getInstrPredicate(&MI, MIPredReg) != Pred || |
| 1106 | MIPredReg != PredReg) |
| 1107 | return 0; |
| 1108 | |
| 1109 | if (CheckCPSRDef && definesCPSR(&MI)) |
| 1110 | return 0; |
| 1111 | return MI.getOperand(2).getImm() * Scale; |
| 1112 | } |
| 1113 | |
| 1114 | /// Searches for an increment or decrement of \p Reg before \p MBBI. |
| 1115 | static MachineBasicBlock::iterator |
| 1116 | findIncDecBefore(MachineBasicBlock::iterator MBBI, unsigned Reg, |
| 1117 | ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) { |
| 1118 | Offset = 0; |
| 1119 | MachineBasicBlock &MBB = *MBBI->getParent(); |
| 1120 | MachineBasicBlock::iterator BeginMBBI = MBB.begin(); |
| 1121 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
| 1122 | if (MBBI == BeginMBBI) |
| 1123 | return EndMBBI; |
| 1124 | |
| 1125 | // Skip debug values. |
| 1126 | MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI); |
| 1127 | while (PrevMBBI->isDebugValue() && PrevMBBI != BeginMBBI) |
| 1128 | --PrevMBBI; |
| 1129 | |
| 1130 | Offset = isIncrementOrDecrement(*PrevMBBI, Reg, Pred, PredReg); |
| 1131 | return Offset == 0 ? EndMBBI : PrevMBBI; |
| 1132 | } |
| 1133 | |
| 1134 | /// Searches for a increment or decrement of \p Reg after \p MBBI. |
| 1135 | static MachineBasicBlock::iterator |
| 1136 | findIncDecAfter(MachineBasicBlock::iterator MBBI, unsigned Reg, |
| 1137 | ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) { |
| 1138 | Offset = 0; |
| 1139 | MachineBasicBlock &MBB = *MBBI->getParent(); |
| 1140 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
| 1141 | MachineBasicBlock::iterator NextMBBI = std::next(MBBI); |
| 1142 | // Skip debug values. |
| 1143 | while (NextMBBI != EndMBBI && NextMBBI->isDebugValue()) |
| 1144 | ++NextMBBI; |
| 1145 | if (NextMBBI == EndMBBI) |
| 1146 | return EndMBBI; |
| 1147 | |
| 1148 | Offset = isIncrementOrDecrement(*NextMBBI, Reg, Pred, PredReg); |
| 1149 | return Offset == 0 ? EndMBBI : NextMBBI; |
| 1150 | } |
| 1151 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1152 | /// Fold proceeding/trailing inc/dec of base register into the |
| 1153 | /// LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible: |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1154 | /// |
| 1155 | /// stmia rn, <ra, rb, rc> |
| 1156 | /// rn := rn + 4 * 3; |
| 1157 | /// => |
| 1158 | /// stmia rn!, <ra, rb, rc> |
| 1159 | /// |
| 1160 | /// rn := rn - 4 * 3; |
| 1161 | /// ldmia rn, <ra, rb, rc> |
| 1162 | /// => |
| 1163 | /// ldmdb rn!, <ra, rb, rc> |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1164 | bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineInstr *MI) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1165 | // Thumb1 is already using updating loads/stores. |
| 1166 | if (isThumb1) return false; |
| 1167 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1168 | const MachineOperand &BaseOP = MI->getOperand(0); |
| 1169 | unsigned Base = BaseOP.getReg(); |
| 1170 | bool BaseKill = BaseOP.isKill(); |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1171 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1172 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1173 | unsigned Opcode = MI->getOpcode(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1174 | DebugLoc DL = MI->getDebugLoc(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1175 | |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1176 | // Can't use an updating ld/st if the base register is also a dest |
| 1177 | // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1178 | for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i) |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1179 | if (MI->getOperand(i).getReg() == Base) |
| 1180 | return false; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1181 | |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1182 | int Bytes = getLSMultipleTransferSize(MI); |
Matthias Braun | 84e2897 | 2015-07-20 23:17:16 +0000 | [diff] [blame] | 1183 | MachineBasicBlock &MBB = *MI->getParent(); |
Matthias Braun | 84e2897 | 2015-07-20 23:17:16 +0000 | [diff] [blame] | 1184 | MachineBasicBlock::iterator MBBI(MI); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1185 | int Offset; |
| 1186 | MachineBasicBlock::iterator MergeInstr |
| 1187 | = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset); |
| 1188 | ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode); |
| 1189 | if (Mode == ARM_AM::ia && Offset == -Bytes) { |
| 1190 | Mode = ARM_AM::db; |
| 1191 | } else if (Mode == ARM_AM::ib && Offset == -Bytes) { |
| 1192 | Mode = ARM_AM::da; |
| 1193 | } else { |
| 1194 | MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset); |
| 1195 | if (((Mode != ARM_AM::ia && Mode != ARM_AM::ib) || Offset != Bytes) && |
| 1196 | ((Mode != ARM_AM::da && Mode != ARM_AM::db) || Offset != -Bytes)) |
| 1197 | return false; |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1198 | } |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1199 | MBB.erase(MergeInstr); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1200 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1201 | unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1202 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc)) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1203 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1204 | .addReg(Base, getKillRegState(BaseKill)) |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1205 | .addImm(Pred).addReg(PredReg); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1206 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1207 | // Transfer the rest of operands. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1208 | for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1209 | MIB.addOperand(MI->getOperand(OpNum)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1210 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1211 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 1212 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1213 | |
| 1214 | MBB.erase(MBBI); |
| 1215 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1216 | } |
| 1217 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1218 | static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc, |
| 1219 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1220 | switch (Opc) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1221 | case ARM::LDRi12: |
Owen Anderson | 16d33f3 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 1222 | return ARM::LDR_PRE_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1223 | case ARM::STRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1224 | return ARM::STR_PRE_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1225 | case ARM::VLDRS: |
| 1226 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 1227 | case ARM::VLDRD: |
| 1228 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 1229 | case ARM::VSTRS: |
| 1230 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 1231 | case ARM::VSTRD: |
| 1232 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1233 | case ARM::t2LDRi8: |
| 1234 | case ARM::t2LDRi12: |
| 1235 | return ARM::t2LDR_PRE; |
| 1236 | case ARM::t2STRi8: |
| 1237 | case ARM::t2STRi12: |
| 1238 | return ARM::t2STR_PRE; |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1239 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1240 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1241 | } |
| 1242 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1243 | static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc, |
| 1244 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1245 | switch (Opc) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1246 | case ARM::LDRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1247 | return ARM::LDR_POST_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1248 | case ARM::STRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1249 | return ARM::STR_POST_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1250 | case ARM::VLDRS: |
| 1251 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 1252 | case ARM::VLDRD: |
| 1253 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 1254 | case ARM::VSTRS: |
| 1255 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 1256 | case ARM::VSTRD: |
| 1257 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1258 | case ARM::t2LDRi8: |
| 1259 | case ARM::t2LDRi12: |
| 1260 | return ARM::t2LDR_POST; |
| 1261 | case ARM::t2STRi8: |
| 1262 | case ARM::t2STRi12: |
| 1263 | return ARM::t2STR_POST; |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1264 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1265 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1266 | } |
| 1267 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1268 | /// Fold proceeding/trailing inc/dec of base register into the |
| 1269 | /// LDR/STR/FLD{D|S}/FST{D|S} op when possible: |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1270 | bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineInstr *MI) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1271 | // Thumb1 doesn't have updating LDR/STR. |
| 1272 | // FIXME: Use LDM/STM with single register instead. |
| 1273 | if (isThumb1) return false; |
| 1274 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1275 | unsigned Base = getLoadStoreBaseOp(*MI).getReg(); |
| 1276 | bool BaseKill = getLoadStoreBaseOp(*MI).isKill(); |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1277 | unsigned Opcode = MI->getOpcode(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1278 | DebugLoc DL = MI->getDebugLoc(); |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1279 | bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS || |
| 1280 | Opcode == ARM::VSTRD || Opcode == ARM::VSTRS); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1281 | bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12); |
| 1282 | if (isi32Load(Opcode) || isi32Store(Opcode)) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1283 | if (MI->getOperand(2).getImm() != 0) |
| 1284 | return false; |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1285 | if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1286 | return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1287 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1288 | // Can't do the merge if the destination register is the same as the would-be |
| 1289 | // writeback register. |
Chad Rosier | ace9c5d | 2013-03-25 16:29:20 +0000 | [diff] [blame] | 1290 | if (MI->getOperand(0).getReg() == Base) |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1291 | return false; |
| 1292 | |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1293 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1294 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1295 | int Bytes = getLSMultipleTransferSize(MI); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1296 | MachineBasicBlock &MBB = *MI->getParent(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1297 | MachineBasicBlock::iterator MBBI(MI); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1298 | int Offset; |
| 1299 | MachineBasicBlock::iterator MergeInstr |
| 1300 | = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset); |
| 1301 | unsigned NewOpc; |
| 1302 | if (!isAM5 && Offset == Bytes) { |
| 1303 | NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::add); |
| 1304 | } else if (Offset == -Bytes) { |
| 1305 | NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::sub); |
| 1306 | } else { |
| 1307 | MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset); |
| 1308 | if (Offset == Bytes) { |
| 1309 | NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::add); |
| 1310 | } else if (!isAM5 && Offset == -Bytes) { |
| 1311 | NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::sub); |
| 1312 | } else |
| 1313 | return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1314 | } |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1315 | MBB.erase(MergeInstr); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1316 | |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1317 | ARM_AM::AddrOpc AddSub = Offset < 0 ? ARM_AM::sub : ARM_AM::add; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1318 | |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1319 | bool isLd = isLoadSingle(Opcode); |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1320 | if (isAM5) { |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1321 | // VLDM[SD]_UPD, VSTM[SD]_UPD |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1322 | // (There are no base-updating versions of VLDR/VSTR instructions, but the |
| 1323 | // updating load/store-multiple instructions can be used with only one |
| 1324 | // register.) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1325 | MachineOperand &MO = MI->getOperand(0); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1326 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc)) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1327 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1328 | .addReg(Base, getKillRegState(isLd ? BaseKill : false)) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1329 | .addImm(Pred).addReg(PredReg) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1330 | .addReg(MO.getReg(), (isLd ? getDefRegState(true) : |
| 1331 | getKillRegState(MO.isKill()))); |
| 1332 | } else if (isLd) { |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1333 | if (isAM2) { |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1334 | // LDR_PRE, LDR_POST |
| 1335 | if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1336 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg()) |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1337 | .addReg(Base, RegState::Define) |
| 1338 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1339 | } else { |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1340 | int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1341 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg()) |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1342 | .addReg(Base, RegState::Define) |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1343 | .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg); |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1344 | } |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1345 | } else { |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1346 | // t2LDR_PRE, t2LDR_POST |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1347 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1348 | .addReg(Base, RegState::Define) |
| 1349 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1350 | } |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1351 | } else { |
| 1352 | MachineOperand &MO = MI->getOperand(0); |
Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 1353 | // FIXME: post-indexed stores use am2offset_imm, which still encodes |
| 1354 | // the vestigal zero-reg offset register. When that's fixed, this clause |
| 1355 | // can be removed entirely. |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1356 | if (isAM2 && NewOpc == ARM::STR_POST_IMM) { |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1357 | int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1358 | // STR_PRE, STR_POST |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1359 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base) |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1360 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1361 | .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1362 | } else { |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1363 | // t2STR_PRE, t2STR_POST |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1364 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base) |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1365 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 1366 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1367 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1368 | } |
| 1369 | MBB.erase(MBBI); |
| 1370 | |
| 1371 | return true; |
| 1372 | } |
| 1373 | |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1374 | bool ARMLoadStoreOpt::MergeBaseUpdateLSDouble(MachineInstr &MI) const { |
| 1375 | unsigned Opcode = MI.getOpcode(); |
| 1376 | assert((Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) && |
| 1377 | "Must have t2STRDi8 or t2LDRDi8"); |
| 1378 | if (MI.getOperand(3).getImm() != 0) |
| 1379 | return false; |
| 1380 | |
| 1381 | // Behaviour for writeback is undefined if base register is the same as one |
| 1382 | // of the others. |
| 1383 | const MachineOperand &BaseOp = MI.getOperand(2); |
| 1384 | unsigned Base = BaseOp.getReg(); |
| 1385 | const MachineOperand &Reg0Op = MI.getOperand(0); |
| 1386 | const MachineOperand &Reg1Op = MI.getOperand(1); |
| 1387 | if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base) |
| 1388 | return false; |
| 1389 | |
| 1390 | unsigned PredReg; |
| 1391 | ARMCC::CondCodes Pred = getInstrPredicate(&MI, PredReg); |
| 1392 | MachineBasicBlock::iterator MBBI(MI); |
| 1393 | MachineBasicBlock &MBB = *MI.getParent(); |
| 1394 | int Offset; |
| 1395 | MachineBasicBlock::iterator MergeInstr = findIncDecBefore(MBBI, Base, Pred, |
| 1396 | PredReg, Offset); |
| 1397 | unsigned NewOpc; |
| 1398 | if (Offset == 8 || Offset == -8) { |
| 1399 | NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_PRE : ARM::t2STRD_PRE; |
| 1400 | } else { |
| 1401 | MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset); |
| 1402 | if (Offset == 8 || Offset == -8) { |
| 1403 | NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_POST : ARM::t2STRD_POST; |
| 1404 | } else |
| 1405 | return false; |
| 1406 | } |
| 1407 | MBB.erase(MergeInstr); |
| 1408 | |
| 1409 | DebugLoc DL = MI.getDebugLoc(); |
| 1410 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc)); |
| 1411 | if (NewOpc == ARM::t2LDRD_PRE || NewOpc == ARM::t2LDRD_POST) { |
| 1412 | MIB.addOperand(Reg0Op).addOperand(Reg1Op) |
| 1413 | .addReg(BaseOp.getReg(), RegState::Define); |
| 1414 | } else { |
| 1415 | assert(NewOpc == ARM::t2STRD_PRE || NewOpc == ARM::t2STRD_POST); |
| 1416 | MIB.addReg(BaseOp.getReg(), RegState::Define) |
| 1417 | .addOperand(Reg0Op).addOperand(Reg1Op); |
| 1418 | } |
| 1419 | MIB.addReg(BaseOp.getReg(), RegState::Kill) |
| 1420 | .addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1421 | assert(TII->get(Opcode).getNumOperands() == 6 && |
| 1422 | TII->get(NewOpc).getNumOperands() == 7 && |
| 1423 | "Unexpected number of operands in Opcode specification."); |
| 1424 | |
| 1425 | // Transfer implicit operands. |
| 1426 | for (const MachineOperand &MO : MI.implicit_operands()) |
| 1427 | MIB.addOperand(MO); |
| 1428 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 1429 | |
| 1430 | MBB.erase(MBBI); |
| 1431 | return true; |
| 1432 | } |
| 1433 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1434 | /// Returns true if instruction is a memory operation that this pass is capable |
| 1435 | /// of operating on. |
Matthias Braun | 5a1857b | 2015-11-21 02:09:49 +0000 | [diff] [blame] | 1436 | static bool isMemoryOp(const MachineInstr &MI) { |
| 1437 | unsigned Opcode = MI.getOpcode(); |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1438 | switch (Opcode) { |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1439 | case ARM::VLDRS: |
| 1440 | case ARM::VSTRS: |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1441 | case ARM::VLDRD: |
| 1442 | case ARM::VSTRD: |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1443 | case ARM::LDRi12: |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1444 | case ARM::STRi12: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1445 | case ARM::tLDRi: |
| 1446 | case ARM::tSTRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 1447 | case ARM::tLDRspi: |
| 1448 | case ARM::tSTRspi: |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1449 | case ARM::t2LDRi8: |
| 1450 | case ARM::t2LDRi12: |
| 1451 | case ARM::t2STRi8: |
| 1452 | case ARM::t2STRi12: |
Matthias Braun | 5a1857b | 2015-11-21 02:09:49 +0000 | [diff] [blame] | 1453 | break; |
| 1454 | default: |
| 1455 | return false; |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1456 | } |
Matthias Braun | 5a1857b | 2015-11-21 02:09:49 +0000 | [diff] [blame] | 1457 | if (!MI.getOperand(1).isReg()) |
| 1458 | return false; |
| 1459 | |
| 1460 | // When no memory operands are present, conservatively assume unaligned, |
| 1461 | // volatile, unfoldable. |
| 1462 | if (!MI.hasOneMemOperand()) |
| 1463 | return false; |
| 1464 | |
| 1465 | const MachineMemOperand &MMO = **MI.memoperands_begin(); |
| 1466 | |
| 1467 | // Don't touch volatile memory accesses - we may be changing their order. |
| 1468 | if (MMO.isVolatile()) |
| 1469 | return false; |
| 1470 | |
| 1471 | // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is |
| 1472 | // not. |
| 1473 | if (MMO.getAlignment() < 4) |
| 1474 | return false; |
| 1475 | |
| 1476 | // str <undef> could probably be eliminated entirely, but for now we just want |
| 1477 | // to avoid making a mess of it. |
| 1478 | // FIXME: Use str <undef> as a wildcard to enable better stm folding. |
| 1479 | if (MI.getOperand(0).isReg() && MI.getOperand(0).isUndef()) |
| 1480 | return false; |
| 1481 | |
| 1482 | // Likewise don't mess with references to undefined addresses. |
| 1483 | if (MI.getOperand(1).isUndef()) |
| 1484 | return false; |
| 1485 | |
| 1486 | return true; |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1487 | } |
| 1488 | |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1489 | static void InsertLDR_STR(MachineBasicBlock &MBB, |
| 1490 | MachineBasicBlock::iterator &MBBI, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1491 | int Offset, bool isDef, |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1492 | DebugLoc DL, unsigned NewOpc, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1493 | unsigned Reg, bool RegDeadKill, bool RegUndef, |
| 1494 | unsigned BaseReg, bool BaseKill, bool BaseUndef, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1495 | bool OffKill, bool OffUndef, |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1496 | ARMCC::CondCodes Pred, unsigned PredReg, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1497 | const TargetInstrInfo *TII, bool isT2) { |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1498 | if (isDef) { |
| 1499 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1500 | TII->get(NewOpc)) |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1501 | .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill)) |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1502 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1503 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1504 | } else { |
| 1505 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1506 | TII->get(NewOpc)) |
| 1507 | .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef)) |
| 1508 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1509 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1510 | } |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1511 | } |
| 1512 | |
| 1513 | bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 1514 | MachineBasicBlock::iterator &MBBI) { |
| 1515 | MachineInstr *MI = &*MBBI; |
| 1516 | unsigned Opcode = MI->getOpcode(); |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1517 | if (Opcode != ARM::LDRD && Opcode != ARM::STRD && Opcode != ARM::t2LDRDi8) |
| 1518 | return false; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1519 | |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1520 | const MachineOperand &BaseOp = MI->getOperand(2); |
| 1521 | unsigned BaseReg = BaseOp.getReg(); |
| 1522 | unsigned EvenReg = MI->getOperand(0).getReg(); |
| 1523 | unsigned OddReg = MI->getOperand(1).getReg(); |
| 1524 | unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false); |
| 1525 | unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1526 | |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1527 | // ARM errata 602117: LDRD with base in list may result in incorrect base |
| 1528 | // register when interrupted or faulted. |
| 1529 | bool Errata602117 = EvenReg == BaseReg && |
| 1530 | (Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8) && STI->isCortexM3(); |
| 1531 | // ARM LDRD/STRD needs consecutive registers. |
| 1532 | bool NonConsecutiveRegs = (Opcode == ARM::LDRD || Opcode == ARM::STRD) && |
| 1533 | (EvenRegNum % 2 != 0 || EvenRegNum + 1 != OddRegNum); |
| 1534 | |
| 1535 | if (!Errata602117 && !NonConsecutiveRegs) |
| 1536 | return false; |
| 1537 | |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1538 | bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8; |
| 1539 | bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8; |
| 1540 | bool EvenDeadKill = isLd ? |
| 1541 | MI->getOperand(0).isDead() : MI->getOperand(0).isKill(); |
| 1542 | bool EvenUndef = MI->getOperand(0).isUndef(); |
| 1543 | bool OddDeadKill = isLd ? |
| 1544 | MI->getOperand(1).isDead() : MI->getOperand(1).isKill(); |
| 1545 | bool OddUndef = MI->getOperand(1).isUndef(); |
| 1546 | bool BaseKill = BaseOp.isKill(); |
| 1547 | bool BaseUndef = BaseOp.isUndef(); |
| 1548 | bool OffKill = isT2 ? false : MI->getOperand(3).isKill(); |
| 1549 | bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef(); |
| 1550 | int OffImm = getMemoryOpOffset(MI); |
| 1551 | unsigned PredReg = 0; |
| 1552 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 1553 | |
| 1554 | if (OddRegNum > EvenRegNum && OffImm == 0) { |
| 1555 | // Ascending register numbers and no offset. It's safe to change it to a |
| 1556 | // ldm or stm. |
| 1557 | unsigned NewOpc = (isLd) |
| 1558 | ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA) |
| 1559 | : (isT2 ? ARM::t2STMIA : ARM::STMIA); |
| 1560 | if (isLd) { |
| 1561 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1562 | .addReg(BaseReg, getKillRegState(BaseKill)) |
| 1563 | .addImm(Pred).addReg(PredReg) |
| 1564 | .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill)) |
| 1565 | .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill)); |
| 1566 | ++NumLDRD2LDM; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1567 | } else { |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1568 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1569 | .addReg(BaseReg, getKillRegState(BaseKill)) |
| 1570 | .addImm(Pred).addReg(PredReg) |
| 1571 | .addReg(EvenReg, |
| 1572 | getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef)) |
| 1573 | .addReg(OddReg, |
| 1574 | getKillRegState(OddDeadKill) | getUndefRegState(OddUndef)); |
| 1575 | ++NumSTRD2STM; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1576 | } |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1577 | } else { |
| 1578 | // Split into two instructions. |
| 1579 | unsigned NewOpc = (isLd) |
| 1580 | ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12) |
| 1581 | : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12); |
| 1582 | // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset, |
| 1583 | // so adjust and use t2LDRi12 here for that. |
| 1584 | unsigned NewOpc2 = (isLd) |
| 1585 | ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12) |
| 1586 | : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12); |
| 1587 | DebugLoc dl = MBBI->getDebugLoc(); |
| 1588 | // If this is a load and base register is killed, it may have been |
| 1589 | // re-defed by the load, make sure the first load does not clobber it. |
| 1590 | if (isLd && |
| 1591 | (BaseKill || OffKill) && |
| 1592 | (TRI->regsOverlap(EvenReg, BaseReg))) { |
| 1593 | assert(!TRI->regsOverlap(OddReg, BaseReg)); |
| 1594 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2, |
| 1595 | OddReg, OddDeadKill, false, |
| 1596 | BaseReg, false, BaseUndef, false, OffUndef, |
| 1597 | Pred, PredReg, TII, isT2); |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1598 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
| 1599 | EvenReg, EvenDeadKill, false, |
| 1600 | BaseReg, BaseKill, BaseUndef, OffKill, OffUndef, |
| 1601 | Pred, PredReg, TII, isT2); |
| 1602 | } else { |
| 1603 | if (OddReg == EvenReg && EvenDeadKill) { |
| 1604 | // If the two source operands are the same, the kill marker is |
| 1605 | // probably on the first one. e.g. |
| 1606 | // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0 |
| 1607 | EvenDeadKill = false; |
| 1608 | OddDeadKill = true; |
| 1609 | } |
| 1610 | // Never kill the base register in the first instruction. |
| 1611 | if (EvenReg == BaseReg) |
| 1612 | EvenDeadKill = false; |
| 1613 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
| 1614 | EvenReg, EvenDeadKill, EvenUndef, |
| 1615 | BaseReg, false, BaseUndef, false, OffUndef, |
| 1616 | Pred, PredReg, TII, isT2); |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1617 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2, |
| 1618 | OddReg, OddDeadKill, OddUndef, |
| 1619 | BaseReg, BaseKill, BaseUndef, OffKill, OffUndef, |
| 1620 | Pred, PredReg, TII, isT2); |
| 1621 | } |
| 1622 | if (isLd) |
| 1623 | ++NumLDRD2LDR; |
| 1624 | else |
| 1625 | ++NumSTRD2STR; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1626 | } |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1627 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1628 | MBBI = MBB.erase(MBBI); |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1629 | return true; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1630 | } |
| 1631 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1632 | /// An optimization pass to turn multiple LDR / STR ops of the same base and |
| 1633 | /// incrementing offset into LDM / STM ops. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1634 | bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1635 | MemOpQueue MemOps; |
| 1636 | unsigned CurrBase = 0; |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1637 | unsigned CurrOpc = ~0u; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1638 | ARMCC::CondCodes CurrPred = ARMCC::AL; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1639 | unsigned Position = 0; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1640 | assert(Candidates.size() == 0); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1641 | assert(MergeBaseCandidates.size() == 0); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1642 | LiveRegsValid = false; |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1643 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1644 | for (MachineBasicBlock::iterator I = MBB.end(), MBBI; I != MBB.begin(); |
| 1645 | I = MBBI) { |
| 1646 | // The instruction in front of the iterator is the one we look at. |
| 1647 | MBBI = std::prev(I); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1648 | if (FixInvalidRegPairOp(MBB, MBBI)) |
| 1649 | continue; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1650 | ++Position; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1651 | |
Matthias Braun | 5a1857b | 2015-11-21 02:09:49 +0000 | [diff] [blame] | 1652 | if (isMemoryOp(*MBBI)) { |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1653 | unsigned Opcode = MBBI->getOpcode(); |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1654 | const MachineOperand &MO = MBBI->getOperand(0); |
| 1655 | unsigned Reg = MO.getReg(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1656 | unsigned Base = getLoadStoreBaseOp(*MBBI).getReg(); |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1657 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1658 | ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1659 | int Offset = getMemoryOpOffset(MBBI); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1660 | if (CurrBase == 0) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1661 | // Start of a new chain. |
| 1662 | CurrBase = Base; |
| 1663 | CurrOpc = Opcode; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1664 | CurrPred = Pred; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1665 | MemOps.push_back(MemOpQueueEntry(MBBI, Offset, Position)); |
| 1666 | continue; |
| 1667 | } |
| 1668 | // Note: No need to match PredReg in the next if. |
| 1669 | if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) { |
| 1670 | // Watch out for: |
| 1671 | // r4 := ldr [r0, #8] |
| 1672 | // r4 := ldr [r0, #4] |
| 1673 | // or |
| 1674 | // r0 := ldr [r0] |
| 1675 | // If a load overrides the base register or a register loaded by |
| 1676 | // another load in our chain, we cannot take this instruction. |
| 1677 | bool Overlap = false; |
| 1678 | if (isLoadSingle(Opcode)) { |
| 1679 | Overlap = (Base == Reg); |
| 1680 | if (!Overlap) { |
| 1681 | for (const MemOpQueueEntry &E : MemOps) { |
| 1682 | if (TRI->regsOverlap(Reg, E.MI->getOperand(0).getReg())) { |
| 1683 | Overlap = true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1684 | break; |
| 1685 | } |
| 1686 | } |
| 1687 | } |
| 1688 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1689 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1690 | if (!Overlap) { |
| 1691 | // Check offset and sort memory operation into the current chain. |
| 1692 | if (Offset > MemOps.back().Offset) { |
| 1693 | MemOps.push_back(MemOpQueueEntry(MBBI, Offset, Position)); |
| 1694 | continue; |
| 1695 | } else { |
| 1696 | MemOpQueue::iterator MI, ME; |
| 1697 | for (MI = MemOps.begin(), ME = MemOps.end(); MI != ME; ++MI) { |
| 1698 | if (Offset < MI->Offset) { |
| 1699 | // Found a place to insert. |
| 1700 | break; |
| 1701 | } |
| 1702 | if (Offset == MI->Offset) { |
| 1703 | // Collision, abort. |
| 1704 | MI = ME; |
| 1705 | break; |
| 1706 | } |
| 1707 | } |
| 1708 | if (MI != MemOps.end()) { |
| 1709 | MemOps.insert(MI, MemOpQueueEntry(MBBI, Offset, Position)); |
| 1710 | continue; |
| 1711 | } |
| 1712 | } |
Evan Cheng | 7f5976e | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1713 | } |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1714 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1715 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1716 | // Don't advance the iterator; The op will start a new chain next. |
| 1717 | MBBI = I; |
| 1718 | --Position; |
| 1719 | // Fallthrough to look into existing chain. |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1720 | } else if (MBBI->isDebugValue()) { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1721 | continue; |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1722 | } else if (MBBI->getOpcode() == ARM::t2LDRDi8 || |
| 1723 | MBBI->getOpcode() == ARM::t2STRDi8) { |
| 1724 | // ARMPreAllocLoadStoreOpt has already formed some LDRD/STRD instructions |
| 1725 | // remember them because we may still be able to merge add/sub into them. |
| 1726 | MergeBaseCandidates.push_back(MBBI); |
| 1727 | } |
| 1728 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1729 | |
| 1730 | // If we are here then the chain is broken; Extract candidates for a merge. |
| 1731 | if (MemOps.size() > 0) { |
| 1732 | FormCandidates(MemOps); |
| 1733 | // Reset for the next chain. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1734 | CurrBase = 0; |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1735 | CurrOpc = ~0u; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1736 | CurrPred = ARMCC::AL; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1737 | MemOps.clear(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1738 | } |
| 1739 | } |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1740 | if (MemOps.size() > 0) |
| 1741 | FormCandidates(MemOps); |
| 1742 | |
| 1743 | // Sort candidates so they get processed from end to begin of the basic |
| 1744 | // block later; This is necessary for liveness calculation. |
| 1745 | auto LessThan = [](const MergeCandidate* M0, const MergeCandidate *M1) { |
| 1746 | return M0->InsertPos < M1->InsertPos; |
| 1747 | }; |
| 1748 | std::sort(Candidates.begin(), Candidates.end(), LessThan); |
| 1749 | |
| 1750 | // Go through list of candidates and merge. |
| 1751 | bool Changed = false; |
| 1752 | for (const MergeCandidate *Candidate : Candidates) { |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1753 | if (Candidate->CanMergeToLSMulti || Candidate->CanMergeToLSDouble) { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1754 | MachineInstr *Merged = MergeOpsUpdate(*Candidate); |
| 1755 | // Merge preceding/trailing base inc/dec into the merged op. |
| 1756 | if (Merged) { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1757 | Changed = true; |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1758 | unsigned Opcode = Merged->getOpcode(); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1759 | if (Opcode == ARM::t2STRDi8 || Opcode == ARM::t2LDRDi8) |
| 1760 | MergeBaseUpdateLSDouble(*Merged); |
| 1761 | else |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1762 | MergeBaseUpdateLSMultiple(Merged); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1763 | } else { |
| 1764 | for (MachineInstr *MI : Candidate->Instrs) { |
| 1765 | if (MergeBaseUpdateLoadStore(MI)) |
| 1766 | Changed = true; |
| 1767 | } |
| 1768 | } |
| 1769 | } else { |
| 1770 | assert(Candidate->Instrs.size() == 1); |
| 1771 | if (MergeBaseUpdateLoadStore(Candidate->Instrs.front())) |
| 1772 | Changed = true; |
| 1773 | } |
| 1774 | } |
| 1775 | Candidates.clear(); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1776 | // Try to fold add/sub into the LDRD/STRD formed by ARMPreAllocLoadStoreOpt. |
| 1777 | for (MachineInstr *MI : MergeBaseCandidates) |
| 1778 | MergeBaseUpdateLSDouble(*MI); |
| 1779 | MergeBaseCandidates.clear(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1780 | |
| 1781 | return Changed; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1782 | } |
| 1783 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1784 | /// If this is a exit BB, try merging the return ops ("bx lr" and "mov pc, lr") |
| 1785 | /// into the preceding stack restore so it directly restore the value of LR |
| 1786 | /// into pc. |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1787 | /// ldmfd sp!, {..., lr} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1788 | /// bx lr |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1789 | /// or |
| 1790 | /// ldmfd sp!, {..., lr} |
| 1791 | /// mov pc, lr |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1792 | /// => |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1793 | /// ldmfd sp!, {..., pc} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1794 | bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1795 | // Thumb1 LDM doesn't allow high registers. |
| 1796 | if (isThumb1) return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1797 | if (MBB.empty()) return false; |
| 1798 | |
Jakob Stoklund Olesen | bbb1a54 | 2011-01-13 22:47:43 +0000 | [diff] [blame] | 1799 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1800 | if (MBBI != MBB.begin() && |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1801 | (MBBI->getOpcode() == ARM::BX_RET || |
| 1802 | MBBI->getOpcode() == ARM::tBX_RET || |
| 1803 | MBBI->getOpcode() == ARM::MOVPCLR)) { |
Adrian Prantl | 5d9acc2 | 2015-12-21 19:25:03 +0000 | [diff] [blame] | 1804 | MachineBasicBlock::iterator PrevI = std::prev(MBBI); |
| 1805 | // Ignore any DBG_VALUE instructions. |
| 1806 | while (PrevI->isDebugValue() && PrevI != MBB.begin()) |
| 1807 | --PrevI; |
| 1808 | MachineInstr *PrevMI = PrevI; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1809 | unsigned Opcode = PrevMI->getOpcode(); |
| 1810 | if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD || |
| 1811 | Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD || |
| 1812 | Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1813 | MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1814 | if (MO.getReg() != ARM::LR) |
| 1815 | return false; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1816 | unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET); |
| 1817 | assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) || |
| 1818 | Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!"); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1819 | PrevMI->setDesc(TII->get(NewOpc)); |
| 1820 | MO.setReg(ARM::PC); |
Jakob Stoklund Olesen | 33f5d14 | 2012-12-20 22:54:02 +0000 | [diff] [blame] | 1821 | PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1822 | MBB.erase(MBBI); |
| 1823 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1824 | } |
| 1825 | } |
| 1826 | return false; |
| 1827 | } |
| 1828 | |
Artyom Skrobov | 2aca0c6 | 2015-12-28 21:40:45 +0000 | [diff] [blame] | 1829 | bool ARMLoadStoreOpt::CombineMovBx(MachineBasicBlock &MBB) { |
| 1830 | MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator(); |
| 1831 | if (MBBI == MBB.begin() || MBBI == MBB.end() || |
| 1832 | MBBI->getOpcode() != ARM::tBX_RET) |
| 1833 | return false; |
| 1834 | |
| 1835 | MachineBasicBlock::iterator Prev = MBBI; |
| 1836 | --Prev; |
| 1837 | if (Prev->getOpcode() != ARM::tMOVr || !Prev->definesRegister(ARM::LR)) |
| 1838 | return false; |
| 1839 | |
| 1840 | for (auto Use : Prev->uses()) |
| 1841 | if (Use.isKill()) { |
| 1842 | AddDefaultPred(BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(ARM::tBX)) |
| 1843 | .addReg(Use.getReg(), RegState::Kill)) |
| 1844 | .copyImplicitOps(&*MBBI); |
| 1845 | MBB.erase(MBBI); |
| 1846 | MBB.erase(Prev); |
| 1847 | return true; |
| 1848 | } |
| 1849 | |
| 1850 | llvm_unreachable("tMOVr doesn't kill a reg before tBX_RET?"); |
| 1851 | } |
| 1852 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1853 | bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1854 | MF = &Fn; |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1855 | STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget()); |
| 1856 | TL = STI->getTargetLowering(); |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 1857 | AFI = Fn.getInfo<ARMFunctionInfo>(); |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1858 | TII = STI->getInstrInfo(); |
| 1859 | TRI = STI->getRegisterInfo(); |
Chad Rosier | 9659de3 | 2015-08-07 17:02:29 +0000 | [diff] [blame] | 1860 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1861 | RegClassInfoValid = false; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1862 | isThumb2 = AFI->isThumb2Function(); |
James Molloy | 92a1507 | 2014-05-16 14:11:38 +0000 | [diff] [blame] | 1863 | isThumb1 = AFI->isThumbFunction() && !isThumb2; |
| 1864 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1865 | bool Modified = false; |
| 1866 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1867 | ++MFI) { |
| 1868 | MachineBasicBlock &MBB = *MFI; |
| 1869 | Modified |= LoadStoreMultipleOpti(MBB); |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1870 | if (STI->hasV5TOps()) |
Bob Wilson | 914df82 | 2011-01-06 19:24:41 +0000 | [diff] [blame] | 1871 | Modified |= MergeReturnIntoLDM(MBB); |
Artyom Skrobov | 2aca0c6 | 2015-12-28 21:40:45 +0000 | [diff] [blame] | 1872 | if (isThumb1) |
| 1873 | Modified |= CombineMovBx(MBB); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1874 | } |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1875 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1876 | Allocator.DestroyAll(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1877 | return Modified; |
| 1878 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1879 | |
Chad Rosier | 5d485db | 2015-09-16 13:11:31 +0000 | [diff] [blame] | 1880 | namespace llvm { |
| 1881 | void initializeARMPreAllocLoadStoreOptPass(PassRegistry &); |
| 1882 | } |
| 1883 | |
| 1884 | #define ARM_PREALLOC_LOAD_STORE_OPT_NAME \ |
| 1885 | "ARM pre- register allocation load / store optimization pass" |
| 1886 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1887 | namespace { |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1888 | /// Pre- register allocation pass that move load / stores from consecutive |
| 1889 | /// locations close to make it more likely they will be combined later. |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 1890 | struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{ |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1891 | static char ID; |
Chad Rosier | 5d485db | 2015-09-16 13:11:31 +0000 | [diff] [blame] | 1892 | ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) { |
| 1893 | initializeARMPreAllocLoadStoreOptPass(*PassRegistry::getPassRegistry()); |
| 1894 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1895 | |
Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 1896 | const DataLayout *TD; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1897 | const TargetInstrInfo *TII; |
| 1898 | const TargetRegisterInfo *TRI; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1899 | const ARMSubtarget *STI; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1900 | MachineRegisterInfo *MRI; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1901 | MachineFunction *MF; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1902 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 1903 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1904 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 1905 | const char *getPassName() const override { |
Chad Rosier | 5d485db | 2015-09-16 13:11:31 +0000 | [diff] [blame] | 1906 | return ARM_PREALLOC_LOAD_STORE_OPT_NAME; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1907 | } |
| 1908 | |
| 1909 | private: |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1910 | bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl, |
| 1911 | unsigned &NewOpc, unsigned &EvenReg, |
| 1912 | unsigned &OddReg, unsigned &BaseReg, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1913 | int &Offset, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1914 | unsigned &PredReg, ARMCC::CondCodes &Pred, |
| 1915 | bool &isT2); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1916 | bool RescheduleOps(MachineBasicBlock *MBB, |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 1917 | SmallVectorImpl<MachineInstr *> &Ops, |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1918 | unsigned Base, bool isLd, |
| 1919 | DenseMap<MachineInstr*, unsigned> &MI2LocMap); |
| 1920 | bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB); |
| 1921 | }; |
| 1922 | char ARMPreAllocLoadStoreOpt::ID = 0; |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 1923 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1924 | |
Chad Rosier | 5d485db | 2015-09-16 13:11:31 +0000 | [diff] [blame] | 1925 | INITIALIZE_PASS(ARMPreAllocLoadStoreOpt, "arm-prera-load-store-opt", |
| 1926 | ARM_PREALLOC_LOAD_STORE_OPT_NAME, false, false) |
| 1927 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1928 | bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1929 | TD = &Fn.getDataLayout(); |
Eric Christopher | 7c558cf | 2014-10-14 08:44:19 +0000 | [diff] [blame] | 1930 | STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget()); |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1931 | TII = STI->getInstrInfo(); |
| 1932 | TRI = STI->getRegisterInfo(); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1933 | MRI = &Fn.getRegInfo(); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1934 | MF = &Fn; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1935 | |
| 1936 | bool Modified = false; |
Duncan P. N. Exon Smith | 9f9559e | 2015-10-19 23:25:57 +0000 | [diff] [blame] | 1937 | for (MachineBasicBlock &MFI : Fn) |
| 1938 | Modified |= RescheduleLoadStoreInstrs(&MFI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1939 | |
| 1940 | return Modified; |
| 1941 | } |
| 1942 | |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1943 | static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base, |
| 1944 | MachineBasicBlock::iterator I, |
| 1945 | MachineBasicBlock::iterator E, |
Craig Topper | 71b7b68 | 2014-08-21 05:55:13 +0000 | [diff] [blame] | 1946 | SmallPtrSetImpl<MachineInstr*> &MemOps, |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1947 | SmallSet<unsigned, 4> &MemRegs, |
| 1948 | const TargetRegisterInfo *TRI) { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1949 | // Are there stores / loads / calls between them? |
| 1950 | // FIXME: This is overly conservative. We should make use of alias information |
| 1951 | // some day. |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1952 | SmallSet<unsigned, 4> AddedRegPressure; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1953 | while (++I != E) { |
Jim Grosbach | 4e5e6a8 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 1954 | if (I->isDebugValue() || MemOps.count(&*I)) |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1955 | continue; |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1956 | if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1957 | return false; |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1958 | if (isLd && I->mayStore()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1959 | return false; |
| 1960 | if (!isLd) { |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1961 | if (I->mayLoad()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1962 | return false; |
| 1963 | // It's not safe to move the first 'str' down. |
| 1964 | // str r1, [r0] |
| 1965 | // strh r5, [r0] |
| 1966 | // str r4, [r0, #+4] |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1967 | if (I->mayStore()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1968 | return false; |
| 1969 | } |
| 1970 | for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) { |
| 1971 | MachineOperand &MO = I->getOperand(j); |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1972 | if (!MO.isReg()) |
| 1973 | continue; |
| 1974 | unsigned Reg = MO.getReg(); |
| 1975 | if (MO.isDef() && TRI->regsOverlap(Reg, Base)) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1976 | return false; |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1977 | if (Reg != Base && !MemRegs.count(Reg)) |
| 1978 | AddedRegPressure.insert(Reg); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1979 | } |
| 1980 | } |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1981 | |
| 1982 | // Estimate register pressure increase due to the transformation. |
| 1983 | if (MemRegs.size() <= 4) |
| 1984 | // Ok if we are moving small number of instructions. |
| 1985 | return true; |
| 1986 | return AddedRegPressure.size() <= MemRegs.size() * 2; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1987 | } |
| 1988 | |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1989 | bool |
| 1990 | ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 1991 | DebugLoc &dl, unsigned &NewOpc, |
| 1992 | unsigned &FirstReg, |
| 1993 | unsigned &SecondReg, |
| 1994 | unsigned &BaseReg, int &Offset, |
| 1995 | unsigned &PredReg, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1996 | ARMCC::CondCodes &Pred, |
| 1997 | bool &isT2) { |
Evan Cheng | 139c3db | 2009-09-29 07:07:30 +0000 | [diff] [blame] | 1998 | // Make sure we're allowed to generate LDRD/STRD. |
| 1999 | if (!STI->hasV5TEOps()) |
| 2000 | return false; |
| 2001 | |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2002 | // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2003 | unsigned Scale = 1; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2004 | unsigned Opcode = Op0->getOpcode(); |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 2005 | if (Opcode == ARM::LDRi12) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2006 | NewOpc = ARM::LDRD; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 2007 | } else if (Opcode == ARM::STRi12) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2008 | NewOpc = ARM::STRD; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 2009 | } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) { |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2010 | NewOpc = ARM::t2LDRDi8; |
| 2011 | Scale = 4; |
| 2012 | isT2 = true; |
| 2013 | } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) { |
| 2014 | NewOpc = ARM::t2STRDi8; |
| 2015 | Scale = 4; |
| 2016 | isT2 = true; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 2017 | } else { |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2018 | return false; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 2019 | } |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2020 | |
Jim Grosbach | 9302bfd | 2010-10-26 19:34:41 +0000 | [diff] [blame] | 2021 | // Make sure the base address satisfies i64 ld / st alignment requirement. |
Quentin Colombet | 663150f | 2013-06-20 22:51:44 +0000 | [diff] [blame] | 2022 | // At the moment, we ignore the memoryoperand's value. |
| 2023 | // If we want to use AliasAnalysis, we should check it accordingly. |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2024 | if (!Op0->hasOneMemOperand() || |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 2025 | (*Op0->memoperands_begin())->isVolatile()) |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2026 | return false; |
| 2027 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 2028 | unsigned Align = (*Op0->memoperands_begin())->getAlignment(); |
Dan Gohman | 913c998 | 2010-04-15 04:33:49 +0000 | [diff] [blame] | 2029 | const Function *Func = MF->getFunction(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2030 | unsigned ReqAlign = STI->hasV6Ops() |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2031 | ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext())) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2032 | : 8; // Pre-v6 need 8-byte align |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2033 | if (Align < ReqAlign) |
| 2034 | return false; |
| 2035 | |
| 2036 | // Then make sure the immediate offset fits. |
| 2037 | int OffImm = getMemoryOpOffset(Op0); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2038 | if (isT2) { |
Evan Cheng | 42401d6 | 2011-03-15 18:41:52 +0000 | [diff] [blame] | 2039 | int Limit = (1 << 8) * Scale; |
| 2040 | if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1))) |
| 2041 | return false; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2042 | Offset = OffImm; |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2043 | } else { |
| 2044 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 2045 | if (OffImm < 0) { |
| 2046 | AddSub = ARM_AM::sub; |
| 2047 | OffImm = - OffImm; |
| 2048 | } |
| 2049 | int Limit = (1 << 8) * Scale; |
| 2050 | if (OffImm >= Limit || (OffImm & (Scale-1))) |
| 2051 | return false; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2052 | Offset = ARM_AM::getAM3Opc(AddSub, OffImm); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2053 | } |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2054 | FirstReg = Op0->getOperand(0).getReg(); |
| 2055 | SecondReg = Op1->getOperand(0).getReg(); |
| 2056 | if (FirstReg == SecondReg) |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2057 | return false; |
| 2058 | BaseReg = Op0->getOperand(1).getReg(); |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 2059 | Pred = getInstrPredicate(Op0, PredReg); |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2060 | dl = Op0->getDebugLoc(); |
| 2061 | return true; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2062 | } |
| 2063 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2064 | bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB, |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2065 | SmallVectorImpl<MachineInstr *> &Ops, |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2066 | unsigned Base, bool isLd, |
| 2067 | DenseMap<MachineInstr*, unsigned> &MI2LocMap) { |
| 2068 | bool RetVal = false; |
| 2069 | |
| 2070 | // Sort by offset (in reverse order). |
Benjamin Kramer | 3a377bc | 2014-03-01 11:47:00 +0000 | [diff] [blame] | 2071 | std::sort(Ops.begin(), Ops.end(), |
| 2072 | [](const MachineInstr *LHS, const MachineInstr *RHS) { |
| 2073 | int LOffset = getMemoryOpOffset(LHS); |
| 2074 | int ROffset = getMemoryOpOffset(RHS); |
| 2075 | assert(LHS == RHS || LOffset != ROffset); |
| 2076 | return LOffset > ROffset; |
| 2077 | }); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2078 | |
| 2079 | // The loads / stores of the same base are in order. Scan them from first to |
Jim Grosbach | 1bcdf32 | 2010-06-04 00:15:00 +0000 | [diff] [blame] | 2080 | // last and check for the following: |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2081 | // 1. Any def of base. |
| 2082 | // 2. Any gaps. |
| 2083 | while (Ops.size() > 1) { |
| 2084 | unsigned FirstLoc = ~0U; |
| 2085 | unsigned LastLoc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2086 | MachineInstr *FirstOp = nullptr; |
| 2087 | MachineInstr *LastOp = nullptr; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2088 | int LastOffset = 0; |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2089 | unsigned LastOpcode = 0; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2090 | unsigned LastBytes = 0; |
| 2091 | unsigned NumMove = 0; |
| 2092 | for (int i = Ops.size() - 1; i >= 0; --i) { |
| 2093 | MachineInstr *Op = Ops[i]; |
| 2094 | unsigned Loc = MI2LocMap[Op]; |
| 2095 | if (Loc <= FirstLoc) { |
| 2096 | FirstLoc = Loc; |
| 2097 | FirstOp = Op; |
| 2098 | } |
| 2099 | if (Loc >= LastLoc) { |
| 2100 | LastLoc = Loc; |
| 2101 | LastOp = Op; |
| 2102 | } |
| 2103 | |
Andrew Trick | 642f0f6 | 2012-01-11 03:56:08 +0000 | [diff] [blame] | 2104 | unsigned LSMOpcode |
| 2105 | = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia); |
| 2106 | if (LastOpcode && LSMOpcode != LastOpcode) |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2107 | break; |
| 2108 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2109 | int Offset = getMemoryOpOffset(Op); |
| 2110 | unsigned Bytes = getLSMultipleTransferSize(Op); |
| 2111 | if (LastBytes) { |
| 2112 | if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes)) |
| 2113 | break; |
| 2114 | } |
| 2115 | LastOffset = Offset; |
| 2116 | LastBytes = Bytes; |
Andrew Trick | 642f0f6 | 2012-01-11 03:56:08 +0000 | [diff] [blame] | 2117 | LastOpcode = LSMOpcode; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2118 | if (++NumMove == 8) // FIXME: Tune this limit. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2119 | break; |
| 2120 | } |
| 2121 | |
| 2122 | if (NumMove <= 1) |
| 2123 | Ops.pop_back(); |
| 2124 | else { |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2125 | SmallPtrSet<MachineInstr*, 4> MemOps; |
| 2126 | SmallSet<unsigned, 4> MemRegs; |
| 2127 | for (int i = NumMove-1; i >= 0; --i) { |
| 2128 | MemOps.insert(Ops[i]); |
| 2129 | MemRegs.insert(Ops[i]->getOperand(0).getReg()); |
| 2130 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2131 | |
| 2132 | // Be conservative, if the instructions are too far apart, don't |
| 2133 | // move them. We want to limit the increase of register pressure. |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2134 | bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2135 | if (DoMove) |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2136 | DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp, |
| 2137 | MemOps, MemRegs, TRI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2138 | if (!DoMove) { |
| 2139 | for (unsigned i = 0; i != NumMove; ++i) |
| 2140 | Ops.pop_back(); |
| 2141 | } else { |
| 2142 | // This is the new location for the loads / stores. |
| 2143 | MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp; |
Jim Grosbach | f14e08b | 2010-06-15 00:41:09 +0000 | [diff] [blame] | 2144 | while (InsertPos != MBB->end() |
| 2145 | && (MemOps.count(InsertPos) || InsertPos->isDebugValue())) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2146 | ++InsertPos; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2147 | |
| 2148 | // If we are moving a pair of loads / stores, see if it makes sense |
| 2149 | // to try to allocate a pair of registers that can form register pairs. |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2150 | MachineInstr *Op0 = Ops.back(); |
| 2151 | MachineInstr *Op1 = Ops[Ops.size()-2]; |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2152 | unsigned FirstReg = 0, SecondReg = 0; |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2153 | unsigned BaseReg = 0, PredReg = 0; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2154 | ARMCC::CondCodes Pred = ARMCC::AL; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2155 | bool isT2 = false; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2156 | unsigned NewOpc = 0; |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2157 | int Offset = 0; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2158 | DebugLoc dl; |
| 2159 | if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc, |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2160 | FirstReg, SecondReg, BaseReg, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2161 | Offset, PredReg, Pred, isT2)) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2162 | Ops.pop_back(); |
| 2163 | Ops.pop_back(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2164 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2165 | const MCInstrDesc &MCID = TII->get(NewOpc); |
Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 2166 | const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF); |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2167 | MRI->constrainRegClass(FirstReg, TRC); |
| 2168 | MRI->constrainRegClass(SecondReg, TRC); |
Cameron Zwarich | ec645bf | 2011-05-18 21:25:14 +0000 | [diff] [blame] | 2169 | |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2170 | // Form the pair instruction. |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2171 | if (isLd) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2172 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2173 | .addReg(FirstReg, RegState::Define) |
| 2174 | .addReg(SecondReg, RegState::Define) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2175 | .addReg(BaseReg); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2176 | // FIXME: We're converting from LDRi12 to an insn that still |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2177 | // uses addrmode2, so we need an explicit offset reg. It should |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2178 | // always by reg0 since we're transforming LDRi12s. |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2179 | if (!isT2) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2180 | MIB.addReg(0); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2181 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Philip Reames | c86ed00 | 2016-01-06 04:39:03 +0000 | [diff] [blame^] | 2182 | MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1)); |
Andrew Trick | 28c1d18 | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 2183 | DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2184 | ++NumLDRDFormed; |
| 2185 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2186 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2187 | .addReg(FirstReg) |
| 2188 | .addReg(SecondReg) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2189 | .addReg(BaseReg); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2190 | // FIXME: We're converting from LDRi12 to an insn that still |
| 2191 | // uses addrmode2, so we need an explicit offset reg. It should |
| 2192 | // always by reg0 since we're transforming STRi12s. |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2193 | if (!isT2) |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2194 | MIB.addReg(0); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2195 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Philip Reames | c86ed00 | 2016-01-06 04:39:03 +0000 | [diff] [blame^] | 2196 | MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1)); |
Andrew Trick | 28c1d18 | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 2197 | DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2198 | ++NumSTRDFormed; |
| 2199 | } |
| 2200 | MBB->erase(Op0); |
| 2201 | MBB->erase(Op1); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2202 | |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2203 | if (!isT2) { |
| 2204 | // Add register allocation hints to form register pairs. |
| 2205 | MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg); |
| 2206 | MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg); |
| 2207 | } |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2208 | } else { |
| 2209 | for (unsigned i = 0; i != NumMove; ++i) { |
| 2210 | MachineInstr *Op = Ops.back(); |
| 2211 | Ops.pop_back(); |
| 2212 | MBB->splice(InsertPos, MBB, Op); |
| 2213 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2214 | } |
| 2215 | |
| 2216 | NumLdStMoved += NumMove; |
| 2217 | RetVal = true; |
| 2218 | } |
| 2219 | } |
| 2220 | } |
| 2221 | |
| 2222 | return RetVal; |
| 2223 | } |
| 2224 | |
| 2225 | bool |
| 2226 | ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) { |
| 2227 | bool RetVal = false; |
| 2228 | |
| 2229 | DenseMap<MachineInstr*, unsigned> MI2LocMap; |
| 2230 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap; |
| 2231 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap; |
| 2232 | SmallVector<unsigned, 4> LdBases; |
| 2233 | SmallVector<unsigned, 4> StBases; |
| 2234 | |
| 2235 | unsigned Loc = 0; |
| 2236 | MachineBasicBlock::iterator MBBI = MBB->begin(); |
| 2237 | MachineBasicBlock::iterator E = MBB->end(); |
| 2238 | while (MBBI != E) { |
| 2239 | for (; MBBI != E; ++MBBI) { |
| 2240 | MachineInstr *MI = MBBI; |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 2241 | if (MI->isCall() || MI->isTerminator()) { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2242 | // Stop at barriers. |
| 2243 | ++MBBI; |
| 2244 | break; |
| 2245 | } |
| 2246 | |
Jim Grosbach | 4e5e6a8 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 2247 | if (!MI->isDebugValue()) |
| 2248 | MI2LocMap[MI] = ++Loc; |
| 2249 | |
Matthias Braun | 5a1857b | 2015-11-21 02:09:49 +0000 | [diff] [blame] | 2250 | if (!isMemoryOp(*MI)) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2251 | continue; |
| 2252 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 2253 | if (getInstrPredicate(MI, PredReg) != ARMCC::AL) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2254 | continue; |
| 2255 | |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2256 | int Opc = MI->getOpcode(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 2257 | bool isLd = isLoadSingle(Opc); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2258 | unsigned Base = MI->getOperand(1).getReg(); |
| 2259 | int Offset = getMemoryOpOffset(MI); |
| 2260 | |
| 2261 | bool StopHere = false; |
| 2262 | if (isLd) { |
| 2263 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 2264 | Base2LdsMap.find(Base); |
| 2265 | if (BI != Base2LdsMap.end()) { |
| 2266 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 2267 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 2268 | StopHere = true; |
| 2269 | break; |
| 2270 | } |
| 2271 | } |
| 2272 | if (!StopHere) |
| 2273 | BI->second.push_back(MI); |
| 2274 | } else { |
Craig Topper | 9ae4707 | 2013-07-10 16:38:35 +0000 | [diff] [blame] | 2275 | Base2LdsMap[Base].push_back(MI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2276 | LdBases.push_back(Base); |
| 2277 | } |
| 2278 | } else { |
| 2279 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 2280 | Base2StsMap.find(Base); |
| 2281 | if (BI != Base2StsMap.end()) { |
| 2282 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 2283 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 2284 | StopHere = true; |
| 2285 | break; |
| 2286 | } |
| 2287 | } |
| 2288 | if (!StopHere) |
| 2289 | BI->second.push_back(MI); |
| 2290 | } else { |
Craig Topper | 9ae4707 | 2013-07-10 16:38:35 +0000 | [diff] [blame] | 2291 | Base2StsMap[Base].push_back(MI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2292 | StBases.push_back(Base); |
| 2293 | } |
| 2294 | } |
| 2295 | |
| 2296 | if (StopHere) { |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2297 | // Found a duplicate (a base+offset combination that's seen earlier). |
| 2298 | // Backtrack. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2299 | --Loc; |
| 2300 | break; |
| 2301 | } |
| 2302 | } |
| 2303 | |
| 2304 | // Re-schedule loads. |
| 2305 | for (unsigned i = 0, e = LdBases.size(); i != e; ++i) { |
| 2306 | unsigned Base = LdBases[i]; |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2307 | SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base]; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2308 | if (Lds.size() > 1) |
| 2309 | RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap); |
| 2310 | } |
| 2311 | |
| 2312 | // Re-schedule stores. |
| 2313 | for (unsigned i = 0, e = StBases.size(); i != e; ++i) { |
| 2314 | unsigned Base = StBases[i]; |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2315 | SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base]; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2316 | if (Sts.size() > 1) |
| 2317 | RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap); |
| 2318 | } |
| 2319 | |
| 2320 | if (MBBI != E) { |
| 2321 | Base2LdsMap.clear(); |
| 2322 | Base2StsMap.clear(); |
| 2323 | LdBases.clear(); |
| 2324 | StBases.clear(); |
| 2325 | } |
| 2326 | } |
| 2327 | |
| 2328 | return RetVal; |
| 2329 | } |
| 2330 | |
| 2331 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 2332 | /// Returns an instance of the load / store optimization pass. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2333 | FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) { |
| 2334 | if (PreAlloc) |
| 2335 | return new ARMPreAllocLoadStoreOpt(); |
| 2336 | return new ARMLoadStoreOpt(); |
| 2337 | } |
David Gross | 2ad5d17 | 2015-07-23 21:46:09 +0000 | [diff] [blame] | 2338 | |