blob: 0b8efd84884ce93dd3b67ea7f1ca032317f7549a [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Matthias Braunec50fa62015-06-01 21:26:23 +000010/// \file This file contains a pass that performs load / store related peephole
11/// optimizations. This pass should be run after register allocation.
Evan Cheng10043e22007-01-19 07:51:42 +000012//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
James Molloy556763d2014-05-16 14:14:30 +000018#include "ARMISelLowering.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherae326492015-03-12 22:48:50 +000022#include "ThumbRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/STLExtras.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000034#include "llvm/CodeGen/RegisterClassInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000035#include "llvm/CodeGen/SelectionDAGNodes.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000036#include "llvm/CodeGen/LivePhysRegs.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/DataLayout.h"
38#include "llvm/IR/DerivedTypes.h"
39#include "llvm/IR/Function.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000040#include "llvm/Support/Allocator.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include "llvm/Support/Debug.h"
42#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000043#include "llvm/Support/raw_ostream.h"
Evan Cheng10043e22007-01-19 07:51:42 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000046#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000047using namespace llvm;
48
Chandler Carruth84e68b22014-04-22 02:41:26 +000049#define DEBUG_TYPE "arm-ldst-opt"
50
Evan Cheng10043e22007-01-19 07:51:42 +000051STATISTIC(NumLDMGened , "Number of ldm instructions generated");
52STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000053STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
54STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000055STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000056STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
57STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
58STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
59STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
60STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
61STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000062
Evan Cheng10043e22007-01-19 07:51:42 +000063namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +000064 /// Post- register allocation pass the combine load / store instructions to
65 /// form ldm / stm instructions.
Nick Lewycky02d5f772009-10-25 06:33:48 +000066 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000067 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000068 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000069
Matthias Brauna4a3182d2015-07-10 18:08:49 +000070 const MachineFunction *MF;
Evan Cheng10043e22007-01-19 07:51:42 +000071 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000072 const TargetRegisterInfo *TRI;
Matthias Brauna4a3182d2015-07-10 18:08:49 +000073 const MachineRegisterInfo *MRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000074 const ARMSubtarget *STI;
James Molloy556763d2014-05-16 14:14:30 +000075 const TargetLowering *TL;
Evan Chengf030f2d2007-03-07 20:30:36 +000076 ARMFunctionInfo *AFI;
Matthias Brauna4a3182d2015-07-10 18:08:49 +000077 LivePhysRegs LiveRegs;
78 RegisterClassInfo RegClassInfo;
79 MachineBasicBlock::const_iterator LiveRegPos;
80 bool LiveRegsValid;
81 bool RegClassInfoValid;
James Molloy92a15072014-05-16 14:11:38 +000082 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000083
Craig Topper6bc27bf2014-03-10 02:09:33 +000084 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000085
Craig Topper6bc27bf2014-03-10 02:09:33 +000086 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000087 return "ARM load / store optimization pass";
88 }
89
90 private:
Matthias Brauna4a3182d2015-07-10 18:08:49 +000091 /// A set of load/store MachineInstrs with same base register sorted by
92 /// offset.
Evan Cheng10043e22007-01-19 07:51:42 +000093 struct MemOpQueueEntry {
Matthias Brauna4a3182d2015-07-10 18:08:49 +000094 MachineInstr *MI;
95 int Offset; ///< Load/Store offset.
96 unsigned Position; ///< Position as counted from end of basic block.
97 MemOpQueueEntry(MachineInstr *MI, int Offset, unsigned Position)
98 : MI(MI), Offset(Offset), Position(Position) {}
Evan Cheng10043e22007-01-19 07:51:42 +000099 };
100 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
Evan Cheng10043e22007-01-19 07:51:42 +0000101
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000102 /// A set of MachineInstrs that fulfill (nearly all) conditions to get
103 /// merged into a LDM/STM.
104 struct MergeCandidate {
105 /// List of instructions ordered by load/store offset.
106 SmallVector<MachineInstr*, 4> Instrs;
107 /// Index in Instrs of the instruction being latest in the schedule.
108 unsigned LatestMIIdx;
109 /// Index in Instrs of the instruction being earliest in the schedule.
110 unsigned EarliestMIIdx;
111 /// Index into the basic block where the merged instruction will be
112 /// inserted. (See MemOpQueueEntry.Position)
113 unsigned InsertPos;
Matthias Braune4ba6b82015-07-10 18:28:49 +0000114 /// Whether the instructions can be merged into a ldm/stm instruction.
115 bool CanMergeToLSMulti;
116 /// Whether the instructions can be merged into a ldrd/strd instruction.
117 bool CanMergeToLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000118 };
Matthias Braune5a112f2015-07-10 22:23:57 +0000119 SpecificBumpPtrAllocator<MergeCandidate> Allocator;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000120 SmallVector<const MergeCandidate*,4> Candidates;
Matthias Braund9bd22b2015-07-10 18:37:33 +0000121 SmallVector<MachineInstr*,4> MergeBaseCandidates;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000122
123 void moveLiveRegsBefore(const MachineBasicBlock &MBB,
124 MachineBasicBlock::const_iterator Before);
125 unsigned findFreeReg(const TargetRegisterClass &RegClass);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000126 void UpdateBaseRegUses(MachineBasicBlock &MBB,
127 MachineBasicBlock::iterator MBBI,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000128 DebugLoc DL, unsigned Base, unsigned WordOffset,
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000129 ARMCC::CondCodes Pred, unsigned PredReg);
Matthias Braune4ba6b82015-07-10 18:28:49 +0000130 MachineInstr *CreateLoadStoreMulti(MachineBasicBlock &MBB,
131 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
132 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
133 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs);
134 MachineInstr *CreateLoadStoreDouble(MachineBasicBlock &MBB,
135 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
136 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
137 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) const;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000138 void FormCandidates(const MemOpQueue &MemOps);
139 MachineInstr *MergeOpsUpdate(const MergeCandidate &Cand);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000140 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
141 MachineBasicBlock::iterator &MBBI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000142 bool MergeBaseUpdateLoadStore(MachineInstr *MI);
143 bool MergeBaseUpdateLSMultiple(MachineInstr *MI);
Matthias Braund9bd22b2015-07-10 18:37:33 +0000144 bool MergeBaseUpdateLSDouble(MachineInstr &MI) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000145 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
146 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
147 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000148 char ARMLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000149}
Evan Cheng10043e22007-01-19 07:51:42 +0000150
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000151static bool definesCPSR(const MachineInstr *MI) {
152 for (const auto &MO : MI->operands()) {
153 if (!MO.isReg())
154 continue;
155 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
156 // If the instruction has live CPSR def, then it's not safe to fold it
157 // into load / store.
158 return true;
159 }
160
161 return false;
162}
163
164static int getMemoryOpOffset(const MachineInstr *MI) {
Matthias Braunfa3872e2015-05-18 20:27:55 +0000165 unsigned Opcode = MI->getOpcode();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000166 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
167 unsigned NumOperands = MI->getDesc().getNumOperands();
168 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
169
170 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
171 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
172 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
173 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
174 return OffField;
175
176 // Thumb1 immediate offsets are scaled by 4
Renato Golinb9887ef2015-02-25 14:41:06 +0000177 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi ||
178 Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000179 return OffField * 4;
180
181 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
182 : ARM_AM::getAM5Offset(OffField) * 4;
183 ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
184 : ARM_AM::getAM5Op(OffField);
185
186 if (Op == ARM_AM::sub)
187 return -Offset;
188
189 return Offset;
190}
191
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000192static const MachineOperand &getLoadStoreBaseOp(const MachineInstr &MI) {
193 return MI.getOperand(1);
194}
195
196static const MachineOperand &getLoadStoreRegOp(const MachineInstr &MI) {
197 return MI.getOperand(0);
198}
199
Matthias Braunfa3872e2015-05-18 20:27:55 +0000200static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000201 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000202 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000203 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000204 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000205 switch (Mode) {
206 default: llvm_unreachable("Unhandled submode!");
207 case ARM_AM::ia: return ARM::LDMIA;
208 case ARM_AM::da: return ARM::LDMDA;
209 case ARM_AM::db: return ARM::LDMDB;
210 case ARM_AM::ib: return ARM::LDMIB;
211 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000212 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000213 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000214 switch (Mode) {
215 default: llvm_unreachable("Unhandled submode!");
216 case ARM_AM::ia: return ARM::STMIA;
217 case ARM_AM::da: return ARM::STMDA;
218 case ARM_AM::db: return ARM::STMDB;
219 case ARM_AM::ib: return ARM::STMIB;
220 }
James Molloy556763d2014-05-16 14:14:30 +0000221 case ARM::tLDRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000222 case ARM::tLDRspi:
James Molloy556763d2014-05-16 14:14:30 +0000223 // tLDMIA is writeback-only - unless the base register is in the input
224 // reglist.
225 ++NumLDMGened;
226 switch (Mode) {
227 default: llvm_unreachable("Unhandled submode!");
228 case ARM_AM::ia: return ARM::tLDMIA;
229 }
230 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000231 case ARM::tSTRspi:
James Molloy556763d2014-05-16 14:14:30 +0000232 // There is no non-writeback tSTMIA either.
233 ++NumSTMGened;
234 switch (Mode) {
235 default: llvm_unreachable("Unhandled submode!");
236 case ARM_AM::ia: return ARM::tSTMIA_UPD;
237 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000238 case ARM::t2LDRi8:
239 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000240 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000241 switch (Mode) {
242 default: llvm_unreachable("Unhandled submode!");
243 case ARM_AM::ia: return ARM::t2LDMIA;
244 case ARM_AM::db: return ARM::t2LDMDB;
245 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000246 case ARM::t2STRi8:
247 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000248 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000249 switch (Mode) {
250 default: llvm_unreachable("Unhandled submode!");
251 case ARM_AM::ia: return ARM::t2STMIA;
252 case ARM_AM::db: return ARM::t2STMDB;
253 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000254 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000255 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000256 switch (Mode) {
257 default: llvm_unreachable("Unhandled submode!");
258 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000259 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000260 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000261 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000262 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000263 switch (Mode) {
264 default: llvm_unreachable("Unhandled submode!");
265 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000266 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000267 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000268 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000269 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000270 switch (Mode) {
271 default: llvm_unreachable("Unhandled submode!");
272 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000273 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000274 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000275 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000276 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000277 switch (Mode) {
278 default: llvm_unreachable("Unhandled submode!");
279 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000280 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000281 }
Evan Cheng10043e22007-01-19 07:51:42 +0000282 }
Evan Cheng10043e22007-01-19 07:51:42 +0000283}
284
Benjamin Kramer113b2a92015-06-05 14:32:54 +0000285static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000286 switch (Opcode) {
287 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000288 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000289 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000290 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000291 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000292 case ARM::STMIA_UPD:
James Molloy556763d2014-05-16 14:14:30 +0000293 case ARM::tLDMIA:
294 case ARM::tLDMIA_UPD:
295 case ARM::tSTMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000296 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000297 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000298 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000299 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000300 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000301 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000302 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000303 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000304 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000305 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000306 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000307 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000308 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000309 return ARM_AM::ia;
310
311 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000312 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000313 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000314 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000315 return ARM_AM::da;
316
317 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000318 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000319 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000320 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000321 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000322 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000323 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000324 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000325 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000326 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000327 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000328 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000329 return ARM_AM::db;
330
331 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000332 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000333 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000334 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000335 return ARM_AM::ib;
336 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000337}
338
James Molloy556763d2014-05-16 14:14:30 +0000339static bool isT1i32Load(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000340 return Opc == ARM::tLDRi || Opc == ARM::tLDRspi;
James Molloy556763d2014-05-16 14:14:30 +0000341}
342
Evan Cheng71756e72009-08-04 01:43:45 +0000343static bool isT2i32Load(unsigned Opc) {
344 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
345}
346
Evan Cheng4605e8a2009-07-09 23:11:34 +0000347static bool isi32Load(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000348 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
349}
350
351static bool isT1i32Store(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000352 return Opc == ARM::tSTRi || Opc == ARM::tSTRspi;
Evan Cheng71756e72009-08-04 01:43:45 +0000353}
354
355static bool isT2i32Store(unsigned Opc) {
356 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000357}
358
359static bool isi32Store(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000360 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
361}
362
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000363static bool isLoadSingle(unsigned Opc) {
364 return isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
365}
366
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000367static unsigned getImmScale(unsigned Opc) {
368 switch (Opc) {
369 default: llvm_unreachable("Unhandled opcode!");
370 case ARM::tLDRi:
371 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000372 case ARM::tLDRspi:
373 case ARM::tSTRspi:
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000374 return 1;
375 case ARM::tLDRHi:
376 case ARM::tSTRHi:
377 return 2;
378 case ARM::tLDRBi:
379 case ARM::tSTRBi:
380 return 4;
381 }
382}
383
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000384static unsigned getLSMultipleTransferSize(const MachineInstr *MI) {
385 switch (MI->getOpcode()) {
386 default: return 0;
387 case ARM::LDRi12:
388 case ARM::STRi12:
389 case ARM::tLDRi:
390 case ARM::tSTRi:
391 case ARM::tLDRspi:
392 case ARM::tSTRspi:
393 case ARM::t2LDRi8:
394 case ARM::t2LDRi12:
395 case ARM::t2STRi8:
396 case ARM::t2STRi12:
397 case ARM::VLDRS:
398 case ARM::VSTRS:
399 return 4;
400 case ARM::VLDRD:
401 case ARM::VSTRD:
402 return 8;
403 case ARM::LDMIA:
404 case ARM::LDMDA:
405 case ARM::LDMDB:
406 case ARM::LDMIB:
407 case ARM::STMIA:
408 case ARM::STMDA:
409 case ARM::STMDB:
410 case ARM::STMIB:
411 case ARM::tLDMIA:
412 case ARM::tLDMIA_UPD:
413 case ARM::tSTMIA_UPD:
414 case ARM::t2LDMIA:
415 case ARM::t2LDMDB:
416 case ARM::t2STMIA:
417 case ARM::t2STMDB:
418 case ARM::VLDMSIA:
419 case ARM::VSTMSIA:
420 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
421 case ARM::VLDMDIA:
422 case ARM::VSTMDIA:
423 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
424 }
425}
426
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000427/// Update future uses of the base register with the offset introduced
428/// due to writeback. This function only works on Thumb1.
429void
430ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
431 MachineBasicBlock::iterator MBBI,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000432 DebugLoc DL, unsigned Base,
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000433 unsigned WordOffset,
434 ARMCC::CondCodes Pred, unsigned PredReg) {
435 assert(isThumb1 && "Can only update base register uses for Thumb1!");
436 // Start updating any instructions with immediate offsets. Insert a SUB before
437 // the first non-updateable instruction (if any).
438 for (; MBBI != MBB.end(); ++MBBI) {
439 bool InsertSub = false;
440 unsigned Opc = MBBI->getOpcode();
441
442 if (MBBI->readsRegister(Base)) {
443 int Offset;
444 bool IsLoad =
445 Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
446 bool IsStore =
447 Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
448
449 if (IsLoad || IsStore) {
450 // Loads and stores with immediate offsets can be updated, but only if
451 // the new offset isn't negative.
452 // The MachineOperand containing the offset immediate is the last one
453 // before predicates.
454 MachineOperand &MO =
455 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
456 // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
457 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
458
459 // If storing the base register, it needs to be reset first.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000460 unsigned InstrSrcReg = getLoadStoreRegOp(*MBBI).getReg();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000461
462 if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
463 MO.setImm(Offset);
464 else
465 InsertSub = true;
466
467 } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
468 !definesCPSR(MBBI)) {
469 // SUBS/ADDS using this register, with a dead def of the CPSR.
470 // Merge it with the update; if the merged offset is too large,
471 // insert a new sub instead.
472 MachineOperand &MO =
473 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
474 Offset = (Opc == ARM::tSUBi8) ?
475 MO.getImm() + WordOffset * 4 :
476 MO.getImm() - WordOffset * 4 ;
477 if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
478 // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
479 // Offset == 0.
480 MO.setImm(Offset);
481 // The base register has now been reset, so exit early.
482 return;
483 } else {
484 InsertSub = true;
485 }
486
487 } else {
488 // Can't update the instruction.
489 InsertSub = true;
490 }
491
492 } else if (definesCPSR(MBBI) || MBBI->isCall() || MBBI->isBranch()) {
493 // Since SUBS sets the condition flags, we can't place the base reset
494 // after an instruction that has a live CPSR def.
495 // The base register might also contain an argument for a function call.
496 InsertSub = true;
497 }
498
499 if (InsertSub) {
500 // An instruction above couldn't be updated, so insert a sub.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000501 AddDefaultT1CC(BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000502 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000503 return;
504 }
505
John Brawnd86e0042015-06-23 16:02:11 +0000506 if (MBBI->killsRegister(Base) || MBBI->definesRegister(Base))
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000507 // Register got killed. Stop updating.
508 return;
509 }
510
511 // End of block was reached.
512 if (MBB.succ_size() > 0) {
513 // FIXME: Because of a bug, live registers are sometimes missing from
514 // the successor blocks' live-in sets. This means we can't trust that
515 // information and *always* have to reset at the end of a block.
516 // See PR21029.
517 if (MBBI != MBB.end()) --MBBI;
518 AddDefaultT1CC(
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000519 BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000520 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000521 }
522}
523
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000524/// Return the first register of class \p RegClass that is not in \p Regs.
525unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) {
526 if (!RegClassInfoValid) {
527 RegClassInfo.runOnMachineFunction(*MF);
528 RegClassInfoValid = true;
529 }
530
531 for (unsigned Reg : RegClassInfo.getOrder(&RegClass))
532 if (!LiveRegs.contains(Reg))
533 return Reg;
534 return 0;
535}
536
537/// Compute live registers just before instruction \p Before (in normal schedule
538/// direction). Computes backwards so multiple queries in the same block must
539/// come in reverse order.
540void ARMLoadStoreOpt::moveLiveRegsBefore(const MachineBasicBlock &MBB,
541 MachineBasicBlock::const_iterator Before) {
542 // Initialize if we never queried in this block.
543 if (!LiveRegsValid) {
544 LiveRegs.init(TRI);
545 LiveRegs.addLiveOuts(&MBB, true);
546 LiveRegPos = MBB.end();
547 LiveRegsValid = true;
548 }
549 // Move backward just before the "Before" position.
550 while (LiveRegPos != Before) {
551 --LiveRegPos;
552 LiveRegs.stepBackward(*LiveRegPos);
553 }
554}
555
556static bool ContainsReg(const ArrayRef<std::pair<unsigned, bool>> &Regs,
557 unsigned Reg) {
558 for (const std::pair<unsigned, bool> &R : Regs)
559 if (R.first == Reg)
560 return true;
561 return false;
562}
563
Matthias Braunec50fa62015-06-01 21:26:23 +0000564/// Create and insert a LDM or STM with Base as base register and registers in
565/// Regs as the register operands that would be loaded / stored. It returns
566/// true if the transformation is done.
Matthias Braune4ba6b82015-07-10 18:28:49 +0000567MachineInstr *ARMLoadStoreOpt::CreateLoadStoreMulti(MachineBasicBlock &MBB,
568 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
569 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
570 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000571 unsigned NumRegs = Regs.size();
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000572 assert(NumRegs > 1);
Evan Cheng10043e22007-01-19 07:51:42 +0000573
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000574 // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
575 // Compute liveness information for that register to make the decision.
576 bool SafeToClobberCPSR = !isThumb1 ||
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000577 (MBB.computeRegisterLiveness(TRI, ARM::CPSR, InsertBefore, 20) ==
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000578 MachineBasicBlock::LQR_Dead);
579
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000580 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
581
582 // Exception: If the base register is in the input reglist, Thumb1 LDM is
583 // non-writeback.
584 // It's also not possible to merge an STR of the base register in Thumb1.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000585 if (isThumb1 && isi32Load(Opcode) && ContainsReg(Regs, Base)) {
586 assert(Base != ARM::SP && "Thumb1 does not allow SP in register list");
587 if (Opcode == ARM::tLDRi) {
588 Writeback = false;
589 } else if (Opcode == ARM::tSTRi) {
590 return nullptr;
591 }
592 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000593
Evan Cheng10043e22007-01-19 07:51:42 +0000594 ARM_AM::AMSubMode Mode = ARM_AM::ia;
James Molloy556763d2014-05-16 14:14:30 +0000595 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000596 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000597 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
598
James Molloybb73c232014-05-16 14:08:46 +0000599 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000600 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000601 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000602 Mode = ARM_AM::da;
James Molloy556763d2014-05-16 14:14:30 +0000603 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000604 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000605 Mode = ARM_AM::db;
Renato Golinb9887ef2015-02-25 14:41:06 +0000606 } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) {
James Molloybb73c232014-05-16 14:08:46 +0000607 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000608 // calculate a new base register.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000609 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return nullptr;
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000610
Evan Cheng10043e22007-01-19 07:51:42 +0000611 // If starting offset isn't zero, insert a MI to materialize a new base.
612 // But only do so if it is cost effective, i.e. merging more than two
613 // loads / stores.
614 if (NumRegs <= 2)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000615 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000616
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000617 // On Thumb1, it's not worth materializing a new base register without
618 // clobbering the CPSR (i.e. not using ADDS/SUBS).
619 if (!SafeToClobberCPSR)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000620 return nullptr;
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000621
Evan Cheng10043e22007-01-19 07:51:42 +0000622 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000623 if (isi32Load(Opcode)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000624 // If it is a load, then just use one of the destination register to
625 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000626 NewBase = Regs[NumRegs-1].first;
James Molloybb73c232014-05-16 14:08:46 +0000627 } else {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000628 // Find a free register that we can use as scratch register.
629 moveLiveRegsBefore(MBB, InsertBefore);
630 // The merged instruction does not exist yet but will use several Regs if
631 // it is a Store.
632 if (!isLoadSingle(Opcode))
633 for (const std::pair<unsigned, bool> &R : Regs)
634 LiveRegs.addReg(R.first);
635
636 NewBase = findFreeReg(isThumb1 ? ARM::tGPRRegClass : ARM::GPRRegClass);
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000637 if (NewBase == 0)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000638 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000639 }
James Molloy556763d2014-05-16 14:14:30 +0000640
641 int BaseOpc =
642 isThumb2 ? ARM::t2ADDri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000643 (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi :
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000644 (isThumb1 && Offset < 8) ? ARM::tADDi3 :
James Molloy556763d2014-05-16 14:14:30 +0000645 isThumb1 ? ARM::tADDi8 : ARM::ADDri;
646
Evan Cheng10043e22007-01-19 07:51:42 +0000647 if (Offset < 0) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000648 Offset = - Offset;
James Molloy556763d2014-05-16 14:14:30 +0000649 BaseOpc =
650 isThumb2 ? ARM::t2SUBri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000651 (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 :
James Molloy556763d2014-05-16 14:14:30 +0000652 isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000653 }
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000654
James Molloy556763d2014-05-16 14:14:30 +0000655 if (!TL->isLegalAddImmediate(Offset))
656 // FIXME: Try add with register operand?
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000657 return nullptr; // Probably not worth it then.
658
659 // We can only append a kill flag to the add/sub input if the value is not
660 // used in the register list of the stm as well.
661 bool KillOldBase = BaseKill &&
662 (!isi32Store(Opcode) || !ContainsReg(Regs, Base));
James Molloy556763d2014-05-16 14:14:30 +0000663
664 if (isThumb1) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000665 // Thumb1: depending on immediate size, use either
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000666 // ADDS NewBase, Base, #imm3
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000667 // or
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000668 // MOV NewBase, Base
669 // ADDS NewBase, #imm8.
Renato Golinb9887ef2015-02-25 14:41:06 +0000670 if (Base != NewBase &&
671 (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) {
James Molloy556763d2014-05-16 14:14:30 +0000672 // Need to insert a MOV to the new base first.
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000673 if (isARMLowRegister(NewBase) && isARMLowRegister(Base) &&
Eric Christopher1b21f002015-01-29 00:19:33 +0000674 !STI->hasV6Ops()) {
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000675 // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr
676 if (Pred != ARMCC::AL)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000677 return nullptr;
678 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVSr), NewBase)
679 .addReg(Base, getKillRegState(KillOldBase));
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000680 } else
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000681 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVr), NewBase)
682 .addReg(Base, getKillRegState(KillOldBase))
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000683 .addImm(Pred).addReg(PredReg);
684
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000685 // The following ADDS/SUBS becomes an update.
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000686 Base = NewBase;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000687 KillOldBase = true;
James Molloy556763d2014-05-16 14:14:30 +0000688 }
Renato Golinb9887ef2015-02-25 14:41:06 +0000689 if (BaseOpc == ARM::tADDrSPi) {
690 assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4");
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000691 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
692 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset/4)
Renato Golinb9887ef2015-02-25 14:41:06 +0000693 .addImm(Pred).addReg(PredReg);
694 } else
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000695 AddDefaultT1CC(
696 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase), true)
697 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
Renato Golinb9887ef2015-02-25 14:41:06 +0000698 .addImm(Pred).addReg(PredReg);
James Molloy556763d2014-05-16 14:14:30 +0000699 } else {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000700 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
701 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
James Molloy556763d2014-05-16 14:14:30 +0000702 .addImm(Pred).addReg(PredReg).addReg(0);
703 }
Evan Cheng10043e22007-01-19 07:51:42 +0000704 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000705 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000706 }
707
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000708 bool isDef = isLoadSingle(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000709
710 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
711 // base register writeback.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000712 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000713 if (!Opcode)
714 return nullptr;
James Molloy556763d2014-05-16 14:14:30 +0000715
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000716 // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
717 // - There is no writeback (LDM of base register),
718 // - the base register is killed by the merged instruction,
719 // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
720 // to reset the base register.
721 // Otherwise, don't merge.
722 // It's safe to return here since the code to materialize a new base register
723 // above is also conditional on SafeToClobberCPSR.
724 if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000725 return nullptr;
Moritz Roth8f376562014-08-15 17:00:30 +0000726
James Molloy556763d2014-05-16 14:14:30 +0000727 MachineInstrBuilder MIB;
728
729 if (Writeback) {
730 if (Opcode == ARM::tLDMIA)
731 // Update tLDMIA with writeback if necessary.
732 Opcode = ARM::tLDMIA_UPD;
733
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000734 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
James Molloy556763d2014-05-16 14:14:30 +0000735
736 // Thumb1: we might need to set base writeback when building the MI.
737 MIB.addReg(Base, getDefRegState(true))
738 .addReg(Base, getKillRegState(BaseKill));
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000739
740 // The base isn't dead after a merged instruction with writeback.
741 // Insert a sub instruction after the newly formed instruction to reset.
742 if (!BaseKill)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000743 UpdateBaseRegUses(MBB, InsertBefore, DL, Base, NumRegs, Pred, PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000744
James Molloy556763d2014-05-16 14:14:30 +0000745 } else {
746 // No writeback, simply build the MachineInstr.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000747 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
James Molloy556763d2014-05-16 14:14:30 +0000748 MIB.addReg(Base, getKillRegState(BaseKill));
749 }
750
751 MIB.addImm(Pred).addReg(PredReg);
752
Matthias Braunaa9fa352015-05-27 05:12:40 +0000753 for (const std::pair<unsigned, bool> &R : Regs)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000754 MIB.addReg(R.first, getDefRegState(isDef) | getKillRegState(R.second));
Evan Cheng10043e22007-01-19 07:51:42 +0000755
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000756 return MIB.getInstr();
Tim Northover569f69d2013-10-10 09:28:20 +0000757}
758
Matthias Braune4ba6b82015-07-10 18:28:49 +0000759MachineInstr *ARMLoadStoreOpt::CreateLoadStoreDouble(MachineBasicBlock &MBB,
760 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
761 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
762 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) const {
763 bool IsLoad = isi32Load(Opcode);
764 assert((IsLoad || isi32Store(Opcode)) && "Must have integer load or store");
765 unsigned LoadStoreOpcode = IsLoad ? ARM::t2LDRDi8 : ARM::t2STRDi8;
766
767 assert(Regs.size() == 2);
768 MachineInstrBuilder MIB = BuildMI(MBB, InsertBefore, DL,
769 TII->get(LoadStoreOpcode));
770 if (IsLoad) {
771 MIB.addReg(Regs[0].first, RegState::Define)
772 .addReg(Regs[1].first, RegState::Define);
773 } else {
774 MIB.addReg(Regs[0].first, getKillRegState(Regs[0].second))
775 .addReg(Regs[1].first, getKillRegState(Regs[1].second));
776 }
777 MIB.addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
778 return MIB.getInstr();
779}
780
Matthias Braunec50fa62015-06-01 21:26:23 +0000781/// Call MergeOps and update MemOps and merges accordingly on success.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000782MachineInstr *ARMLoadStoreOpt::MergeOpsUpdate(const MergeCandidate &Cand) {
783 const MachineInstr *First = Cand.Instrs.front();
784 unsigned Opcode = First->getOpcode();
785 bool IsLoad = isLoadSingle(Opcode);
Evan Cheng1fb4de82010-06-21 21:21:14 +0000786 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000787 SmallVector<unsigned, 4> ImpDefs;
788 DenseSet<unsigned> KilledRegs;
Pete Coopere3c81612015-07-16 00:09:18 +0000789 DenseSet<unsigned> UsedRegs;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000790 // Determine list of registers and list of implicit super-register defs.
791 for (const MachineInstr *MI : Cand.Instrs) {
792 const MachineOperand &MO = getLoadStoreRegOp(*MI);
793 unsigned Reg = MO.getReg();
794 bool IsKill = MO.isKill();
795 if (IsKill)
796 KilledRegs.insert(Reg);
797 Regs.push_back(std::make_pair(Reg, IsKill));
Pete Coopere3c81612015-07-16 00:09:18 +0000798 UsedRegs.insert(Reg);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000799
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000800 if (IsLoad) {
801 // Collect any implicit defs of super-registers, after merging we can't
802 // be sure anymore that we properly preserved these live ranges and must
803 // removed these implicit operands.
804 for (const MachineOperand &MO : MI->implicit_operands()) {
805 if (!MO.isReg() || !MO.isDef() || MO.isDead())
806 continue;
807 assert(MO.isImplicit());
808 unsigned DefReg = MO.getReg();
809
810 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) != ImpDefs.end())
811 continue;
812 // We can ignore cases where the super-reg is read and written.
813 if (MI->readsRegister(DefReg))
814 continue;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000815 ImpDefs.push_back(DefReg);
Evan Cheng1fb4de82010-06-21 21:21:14 +0000816 }
817 }
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000818 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000819
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000820 // Attempt the merge.
821 typedef MachineBasicBlock::iterator iterator;
822 MachineInstr *LatestMI = Cand.Instrs[Cand.LatestMIIdx];
823 iterator InsertBefore = std::next(iterator(LatestMI));
824 MachineBasicBlock &MBB = *LatestMI->getParent();
825 unsigned Offset = getMemoryOpOffset(First);
826 unsigned Base = getLoadStoreBaseOp(*First).getReg();
827 bool BaseKill = LatestMI->killsRegister(Base);
828 unsigned PredReg = 0;
829 ARMCC::CondCodes Pred = getInstrPredicate(First, PredReg);
830 DebugLoc DL = First->getDebugLoc();
Matthias Braune4ba6b82015-07-10 18:28:49 +0000831 MachineInstr *Merged = nullptr;
832 if (Cand.CanMergeToLSDouble)
833 Merged = CreateLoadStoreDouble(MBB, InsertBefore, Offset, Base, BaseKill,
834 Opcode, Pred, PredReg, DL, Regs);
835 if (!Merged && Cand.CanMergeToLSMulti)
836 Merged = CreateLoadStoreMulti(MBB, InsertBefore, Offset, Base, BaseKill,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000837 Opcode, Pred, PredReg, DL, Regs);
838 if (!Merged)
839 return nullptr;
840
841 // Determine earliest instruction that will get removed. We then keep an
842 // iterator just above it so the following erases don't invalidated it.
843 iterator EarliestI(Cand.Instrs[Cand.EarliestMIIdx]);
844 bool EarliestAtBegin = false;
845 if (EarliestI == MBB.begin()) {
846 EarliestAtBegin = true;
847 } else {
848 EarliestI = std::prev(EarliestI);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000849 }
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000850
851 // Remove instructions which have been merged.
852 for (MachineInstr *MI : Cand.Instrs)
853 MBB.erase(MI);
854
855 // Determine range between the earliest removed instruction and the new one.
856 if (EarliestAtBegin)
857 EarliestI = MBB.begin();
858 else
859 EarliestI = std::next(EarliestI);
860 auto FixupRange = make_range(EarliestI, iterator(Merged));
861
862 if (isLoadSingle(Opcode)) {
863 // If the previous loads defined a super-reg, then we have to mark earlier
864 // operands undef; Replicate the super-reg def on the merged instruction.
865 for (MachineInstr &MI : FixupRange) {
866 for (unsigned &ImpDefReg : ImpDefs) {
867 for (MachineOperand &MO : MI.implicit_operands()) {
868 if (!MO.isReg() || MO.getReg() != ImpDefReg)
869 continue;
870 if (MO.readsReg())
871 MO.setIsUndef();
872 else if (MO.isDef())
873 ImpDefReg = 0;
874 }
875 }
876 }
877
878 MachineInstrBuilder MIB(*Merged->getParent()->getParent(), Merged);
879 for (unsigned ImpDef : ImpDefs)
880 MIB.addReg(ImpDef, RegState::ImplicitDefine);
881 } else {
882 // Remove kill flags: We are possibly storing the values later now.
883 assert(isi32Store(Opcode) || Opcode == ARM::VSTRS || Opcode == ARM::VSTRD);
884 for (MachineInstr &MI : FixupRange) {
885 for (MachineOperand &MO : MI.uses()) {
886 if (!MO.isReg() || !MO.isKill())
887 continue;
Pete Coopere3c81612015-07-16 00:09:18 +0000888 if (UsedRegs.count(MO.getReg()))
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000889 MO.setIsKill(false);
890 }
891 }
892 assert(ImpDefs.empty());
893 }
894
895 return Merged;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000896}
897
Matthias Braune4ba6b82015-07-10 18:28:49 +0000898static bool isValidLSDoubleOffset(int Offset) {
899 unsigned Value = abs(Offset);
900 // t2LDRDi8/t2STRDi8 supports an 8 bit immediate which is internally
901 // multiplied by 4.
902 return (Value % 4) == 0 && Value < 1024;
903}
904
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000905/// Find candidates for load/store multiple merge in list of MemOpQueueEntries.
906void ARMLoadStoreOpt::FormCandidates(const MemOpQueue &MemOps) {
907 const MachineInstr *FirstMI = MemOps[0].MI;
908 unsigned Opcode = FirstMI->getOpcode();
Bob Wilson13ce07f2010-08-27 23:18:17 +0000909 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000910 unsigned Size = getLSMultipleTransferSize(FirstMI);
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000911
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000912 unsigned SIndex = 0;
913 unsigned EIndex = MemOps.size();
914 do {
915 // Look at the first instruction.
916 const MachineInstr *MI = MemOps[SIndex].MI;
917 int Offset = MemOps[SIndex].Offset;
918 const MachineOperand &PMO = getLoadStoreRegOp(*MI);
919 unsigned PReg = PMO.getReg();
920 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
921 unsigned Latest = SIndex;
922 unsigned Earliest = SIndex;
923 unsigned Count = 1;
Matthias Braune4ba6b82015-07-10 18:28:49 +0000924 bool CanMergeToLSDouble =
925 STI->isThumb2() && isNotVFP && isValidLSDoubleOffset(Offset);
926 // ARM errata 602117: LDRD with base in list may result in incorrect base
927 // register when interrupted or faulted.
928 if (STI->isCortexM3() && isi32Load(Opcode) &&
929 PReg == getLoadStoreBaseOp(*MI).getReg())
930 CanMergeToLSDouble = false;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000931
Matthias Braune4ba6b82015-07-10 18:28:49 +0000932 bool CanMergeToLSMulti = true;
933 // On swift vldm/vstm starting with an odd register number as that needs
934 // more uops than single vldrs.
935 if (STI->isSwift() && !isNotVFP && (PRegNum % 2) == 1)
936 CanMergeToLSMulti = false;
937
938 // Merge following instructions where possible.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000939 for (unsigned I = SIndex+1; I < EIndex; ++I, ++Count) {
940 int NewOffset = MemOps[I].Offset;
941 if (NewOffset != Offset + (int)Size)
942 break;
943 const MachineOperand &MO = getLoadStoreRegOp(*MemOps[I].MI);
944 unsigned Reg = MO.getReg();
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000945 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000946
Matthias Braune4ba6b82015-07-10 18:28:49 +0000947 // See if the current load/store may be part of a multi load/store.
948 bool PartOfLSMulti = CanMergeToLSMulti;
949 if (PartOfLSMulti) {
950 // Cannot load from SP
951 if (Reg == ARM::SP)
952 PartOfLSMulti = false;
953 // Register numbers must be in ascending order.
954 else if (RegNum <= PRegNum)
955 PartOfLSMulti = false;
956 // For VFP / NEON load/store multiples, the registers must be
957 // consecutive and within the limit on the number of registers per
958 // instruction.
959 else if (!isNotVFP && RegNum != PRegNum+1)
960 PartOfLSMulti = false;
961 }
962 // See if the current load/store may be part of a double load/store.
963 bool PartOfLSDouble = CanMergeToLSDouble && Count <= 1;
964
965 if (!PartOfLSMulti && !PartOfLSDouble)
966 break;
967 CanMergeToLSMulti &= PartOfLSMulti;
968 CanMergeToLSDouble &= PartOfLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000969 // Track MemOp with latest and earliest position (Positions are
970 // counted in reverse).
971 unsigned Position = MemOps[I].Position;
972 if (Position < MemOps[Latest].Position)
973 Latest = I;
974 else if (Position > MemOps[Earliest].Position)
975 Earliest = I;
976 // Prepare for next MemOp.
Evan Cheng10043e22007-01-19 07:51:42 +0000977 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000978 PRegNum = RegNum;
Evan Cheng10043e22007-01-19 07:51:42 +0000979 }
980
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000981 // Form a candidate from the Ops collected so far.
Matthias Braune5a112f2015-07-10 22:23:57 +0000982 MergeCandidate *Candidate = new(Allocator.Allocate()) MergeCandidate;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000983 for (unsigned C = SIndex, CE = SIndex + Count; C < CE; ++C)
984 Candidate->Instrs.push_back(MemOps[C].MI);
985 Candidate->LatestMIIdx = Latest - SIndex;
986 Candidate->EarliestMIIdx = Earliest - SIndex;
987 Candidate->InsertPos = MemOps[Latest].Position;
Matthias Braune4ba6b82015-07-10 18:28:49 +0000988 if (Count == 1)
989 CanMergeToLSMulti = CanMergeToLSDouble = false;
990 Candidate->CanMergeToLSMulti = CanMergeToLSMulti;
991 Candidate->CanMergeToLSDouble = CanMergeToLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000992 Candidates.push_back(Candidate);
993 // Continue after the chain.
994 SIndex += Count;
995 } while (SIndex < EIndex);
Evan Cheng10043e22007-01-19 07:51:42 +0000996}
997
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000998static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
999 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001000 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001001 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001002 case ARM::LDMIA:
1003 case ARM::LDMDA:
1004 case ARM::LDMDB:
1005 case ARM::LDMIB:
1006 switch (Mode) {
1007 default: llvm_unreachable("Unhandled submode!");
1008 case ARM_AM::ia: return ARM::LDMIA_UPD;
1009 case ARM_AM::ib: return ARM::LDMIB_UPD;
1010 case ARM_AM::da: return ARM::LDMDA_UPD;
1011 case ARM_AM::db: return ARM::LDMDB_UPD;
1012 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001013 case ARM::STMIA:
1014 case ARM::STMDA:
1015 case ARM::STMDB:
1016 case ARM::STMIB:
1017 switch (Mode) {
1018 default: llvm_unreachable("Unhandled submode!");
1019 case ARM_AM::ia: return ARM::STMIA_UPD;
1020 case ARM_AM::ib: return ARM::STMIB_UPD;
1021 case ARM_AM::da: return ARM::STMDA_UPD;
1022 case ARM_AM::db: return ARM::STMDB_UPD;
1023 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001024 case ARM::t2LDMIA:
1025 case ARM::t2LDMDB:
1026 switch (Mode) {
1027 default: llvm_unreachable("Unhandled submode!");
1028 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1029 case ARM_AM::db: return ARM::t2LDMDB_UPD;
1030 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001031 case ARM::t2STMIA:
1032 case ARM::t2STMDB:
1033 switch (Mode) {
1034 default: llvm_unreachable("Unhandled submode!");
1035 case ARM_AM::ia: return ARM::t2STMIA_UPD;
1036 case ARM_AM::db: return ARM::t2STMDB_UPD;
1037 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001038 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001039 switch (Mode) {
1040 default: llvm_unreachable("Unhandled submode!");
1041 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1042 case ARM_AM::db: return ARM::VLDMSDB_UPD;
1043 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001044 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001045 switch (Mode) {
1046 default: llvm_unreachable("Unhandled submode!");
1047 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1048 case ARM_AM::db: return ARM::VLDMDDB_UPD;
1049 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001050 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001051 switch (Mode) {
1052 default: llvm_unreachable("Unhandled submode!");
1053 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1054 case ARM_AM::db: return ARM::VSTMSDB_UPD;
1055 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001056 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001057 switch (Mode) {
1058 default: llvm_unreachable("Unhandled submode!");
1059 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1060 case ARM_AM::db: return ARM::VSTMDDB_UPD;
1061 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001062 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001063}
1064
Matthias Braund9bd22b2015-07-10 18:37:33 +00001065/// Check if the given instruction increments or decrements a register and
1066/// return the amount it is incremented/decremented. Returns 0 if the CPSR flags
1067/// generated by the instruction are possibly read as well.
1068static int isIncrementOrDecrement(const MachineInstr &MI, unsigned Reg,
1069 ARMCC::CondCodes Pred, unsigned PredReg) {
1070 bool CheckCPSRDef;
1071 int Scale;
1072 switch (MI.getOpcode()) {
1073 case ARM::tADDi8: Scale = 4; CheckCPSRDef = true; break;
1074 case ARM::tSUBi8: Scale = -4; CheckCPSRDef = true; break;
1075 case ARM::t2SUBri:
1076 case ARM::SUBri: Scale = -1; CheckCPSRDef = true; break;
1077 case ARM::t2ADDri:
1078 case ARM::ADDri: Scale = 1; CheckCPSRDef = true; break;
1079 case ARM::tADDspi: Scale = 4; CheckCPSRDef = false; break;
1080 case ARM::tSUBspi: Scale = -4; CheckCPSRDef = false; break;
1081 default: return 0;
1082 }
1083
1084 unsigned MIPredReg;
1085 if (MI.getOperand(0).getReg() != Reg ||
1086 MI.getOperand(1).getReg() != Reg ||
1087 getInstrPredicate(&MI, MIPredReg) != Pred ||
1088 MIPredReg != PredReg)
1089 return 0;
1090
1091 if (CheckCPSRDef && definesCPSR(&MI))
1092 return 0;
1093 return MI.getOperand(2).getImm() * Scale;
1094}
1095
1096/// Searches for an increment or decrement of \p Reg before \p MBBI.
1097static MachineBasicBlock::iterator
1098findIncDecBefore(MachineBasicBlock::iterator MBBI, unsigned Reg,
1099 ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1100 Offset = 0;
1101 MachineBasicBlock &MBB = *MBBI->getParent();
1102 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1103 MachineBasicBlock::iterator EndMBBI = MBB.end();
1104 if (MBBI == BeginMBBI)
1105 return EndMBBI;
1106
1107 // Skip debug values.
1108 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
1109 while (PrevMBBI->isDebugValue() && PrevMBBI != BeginMBBI)
1110 --PrevMBBI;
1111
1112 Offset = isIncrementOrDecrement(*PrevMBBI, Reg, Pred, PredReg);
1113 return Offset == 0 ? EndMBBI : PrevMBBI;
1114}
1115
1116/// Searches for a increment or decrement of \p Reg after \p MBBI.
1117static MachineBasicBlock::iterator
1118findIncDecAfter(MachineBasicBlock::iterator MBBI, unsigned Reg,
1119 ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1120 Offset = 0;
1121 MachineBasicBlock &MBB = *MBBI->getParent();
1122 MachineBasicBlock::iterator EndMBBI = MBB.end();
1123 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
1124 // Skip debug values.
1125 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1126 ++NextMBBI;
1127 if (NextMBBI == EndMBBI)
1128 return EndMBBI;
1129
1130 Offset = isIncrementOrDecrement(*NextMBBI, Reg, Pred, PredReg);
1131 return Offset == 0 ? EndMBBI : NextMBBI;
1132}
1133
Matthias Braunec50fa62015-06-01 21:26:23 +00001134/// Fold proceeding/trailing inc/dec of base register into the
1135/// LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +00001136///
1137/// stmia rn, <ra, rb, rc>
1138/// rn := rn + 4 * 3;
1139/// =>
1140/// stmia rn!, <ra, rb, rc>
1141///
1142/// rn := rn - 4 * 3;
1143/// ldmia rn, <ra, rb, rc>
1144/// =>
1145/// ldmdb rn!, <ra, rb, rc>
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001146bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineInstr *MI) {
James Molloy556763d2014-05-16 14:14:30 +00001147 // Thumb1 is already using updating loads/stores.
1148 if (isThumb1) return false;
1149
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001150 const MachineOperand &BaseOP = MI->getOperand(0);
1151 unsigned Base = BaseOP.getReg();
1152 bool BaseKill = BaseOP.isKill();
Evan Cheng94f04c62007-07-05 07:18:20 +00001153 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001154 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Matthias Braunfa3872e2015-05-18 20:27:55 +00001155 unsigned Opcode = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001156 DebugLoc DL = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +00001157
Bob Wilson13ce07f2010-08-27 23:18:17 +00001158 // Can't use an updating ld/st if the base register is also a dest
1159 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001160 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +00001161 if (MI->getOperand(i).getReg() == Base)
1162 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001163
Matthias Braund9bd22b2015-07-10 18:37:33 +00001164 int Bytes = getLSMultipleTransferSize(MI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001165 MachineBasicBlock &MBB = *MI->getParent();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001166 MachineBasicBlock::iterator MBBI(MI);
Matthias Braund9bd22b2015-07-10 18:37:33 +00001167 int Offset;
1168 MachineBasicBlock::iterator MergeInstr
1169 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1170 ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode);
1171 if (Mode == ARM_AM::ia && Offset == -Bytes) {
1172 Mode = ARM_AM::db;
1173 } else if (Mode == ARM_AM::ib && Offset == -Bytes) {
1174 Mode = ARM_AM::da;
1175 } else {
1176 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1177 if (((Mode != ARM_AM::ia && Mode != ARM_AM::ib) || Offset != Bytes) &&
1178 ((Mode != ARM_AM::da && Mode != ARM_AM::db) || Offset != -Bytes))
1179 return false;
Bob Wilson947f04b2010-03-13 01:08:20 +00001180 }
Matthias Braund9bd22b2015-07-10 18:37:33 +00001181 MBB.erase(MergeInstr);
Bob Wilson947f04b2010-03-13 01:08:20 +00001182
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001183 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001184 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001185 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +00001186 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +00001187 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001188
Bob Wilson947f04b2010-03-13 01:08:20 +00001189 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001190 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +00001191 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001192
Bob Wilson947f04b2010-03-13 01:08:20 +00001193 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +00001194 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +00001195
1196 MBB.erase(MBBI);
1197 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001198}
1199
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001200static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1201 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001202 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001203 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +00001204 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001205 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001206 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001207 case ARM::VLDRS:
1208 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1209 case ARM::VLDRD:
1210 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1211 case ARM::VSTRS:
1212 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1213 case ARM::VSTRD:
1214 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001215 case ARM::t2LDRi8:
1216 case ARM::t2LDRi12:
1217 return ARM::t2LDR_PRE;
1218 case ARM::t2STRi8:
1219 case ARM::t2STRi12:
1220 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001221 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001222 }
Evan Cheng10043e22007-01-19 07:51:42 +00001223}
1224
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001225static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1226 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001227 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001228 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001229 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001230 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001231 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001232 case ARM::VLDRS:
1233 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1234 case ARM::VLDRD:
1235 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1236 case ARM::VSTRS:
1237 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1238 case ARM::VSTRD:
1239 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001240 case ARM::t2LDRi8:
1241 case ARM::t2LDRi12:
1242 return ARM::t2LDR_POST;
1243 case ARM::t2STRi8:
1244 case ARM::t2STRi12:
1245 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001246 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001247 }
Evan Cheng10043e22007-01-19 07:51:42 +00001248}
1249
Matthias Braunec50fa62015-06-01 21:26:23 +00001250/// Fold proceeding/trailing inc/dec of base register into the
1251/// LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001252bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineInstr *MI) {
James Molloy556763d2014-05-16 14:14:30 +00001253 // Thumb1 doesn't have updating LDR/STR.
1254 // FIXME: Use LDM/STM with single register instead.
1255 if (isThumb1) return false;
1256
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001257 unsigned Base = getLoadStoreBaseOp(*MI).getReg();
1258 bool BaseKill = getLoadStoreBaseOp(*MI).isKill();
Matthias Braunfa3872e2015-05-18 20:27:55 +00001259 unsigned Opcode = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001260 DebugLoc DL = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +00001261 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1262 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001263 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1264 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001265 if (MI->getOperand(2).getImm() != 0)
1266 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +00001267 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001268 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001269
Evan Cheng10043e22007-01-19 07:51:42 +00001270 // Can't do the merge if the destination register is the same as the would-be
1271 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +00001272 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +00001273 return false;
1274
Evan Cheng94f04c62007-07-05 07:18:20 +00001275 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001276 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Matthias Braund9bd22b2015-07-10 18:37:33 +00001277 int Bytes = getLSMultipleTransferSize(MI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001278 MachineBasicBlock &MBB = *MI->getParent();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001279 MachineBasicBlock::iterator MBBI(MI);
Matthias Braund9bd22b2015-07-10 18:37:33 +00001280 int Offset;
1281 MachineBasicBlock::iterator MergeInstr
1282 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1283 unsigned NewOpc;
1284 if (!isAM5 && Offset == Bytes) {
1285 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1286 } else if (Offset == -Bytes) {
1287 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1288 } else {
1289 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1290 if (Offset == Bytes) {
1291 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1292 } else if (!isAM5 && Offset == -Bytes) {
1293 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1294 } else
1295 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001296 }
Matthias Braund9bd22b2015-07-10 18:37:33 +00001297 MBB.erase(MergeInstr);
Evan Cheng10043e22007-01-19 07:51:42 +00001298
Matthias Braund9bd22b2015-07-10 18:37:33 +00001299 ARM_AM::AddrOpc AddSub = Offset < 0 ? ARM_AM::sub : ARM_AM::add;
Evan Cheng10043e22007-01-19 07:51:42 +00001300
Matthias Braund9bd22b2015-07-10 18:37:33 +00001301 bool isLd = isLoadSingle(Opcode);
Bob Wilson53149402010-03-13 00:43:32 +00001302 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001303 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001304 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1305 // updating load/store-multiple instructions can be used with only one
1306 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001307 MachineOperand &MO = MI->getOperand(0);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001308 BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001309 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001310 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001311 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001312 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1313 getKillRegState(MO.isKill())));
1314 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001315 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001316 // LDR_PRE, LDR_POST
1317 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001318 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Owen Anderson63143432011-08-29 17:59:41 +00001319 .addReg(Base, RegState::Define)
1320 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1321 } else {
Matthias Braund9bd22b2015-07-10 18:37:33 +00001322 int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001323 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Owen Anderson63143432011-08-29 17:59:41 +00001324 .addReg(Base, RegState::Define)
Matthias Braund9bd22b2015-07-10 18:37:33 +00001325 .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
Owen Anderson63143432011-08-29 17:59:41 +00001326 }
Jim Grosbach23254742011-08-12 22:20:41 +00001327 } else {
Evan Cheng71756e72009-08-04 01:43:45 +00001328 // t2LDR_PRE, t2LDR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001329 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Evan Cheng71756e72009-08-04 01:43:45 +00001330 .addReg(Base, RegState::Define)
1331 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001332 }
Evan Cheng71756e72009-08-04 01:43:45 +00001333 } else {
1334 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001335 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1336 // the vestigal zero-reg offset register. When that's fixed, this clause
1337 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001338 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
Matthias Braund9bd22b2015-07-10 18:37:33 +00001339 int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001340 // STR_PRE, STR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001341 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
Evan Cheng71756e72009-08-04 01:43:45 +00001342 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
Matthias Braund9bd22b2015-07-10 18:37:33 +00001343 .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001344 } else {
Evan Cheng71756e72009-08-04 01:43:45 +00001345 // t2STR_PRE, t2STR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001346 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
Evan Cheng71756e72009-08-04 01:43:45 +00001347 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1348 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001349 }
Evan Cheng10043e22007-01-19 07:51:42 +00001350 }
1351 MBB.erase(MBBI);
1352
1353 return true;
1354}
1355
Matthias Braund9bd22b2015-07-10 18:37:33 +00001356bool ARMLoadStoreOpt::MergeBaseUpdateLSDouble(MachineInstr &MI) const {
1357 unsigned Opcode = MI.getOpcode();
1358 assert((Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) &&
1359 "Must have t2STRDi8 or t2LDRDi8");
1360 if (MI.getOperand(3).getImm() != 0)
1361 return false;
1362
1363 // Behaviour for writeback is undefined if base register is the same as one
1364 // of the others.
1365 const MachineOperand &BaseOp = MI.getOperand(2);
1366 unsigned Base = BaseOp.getReg();
1367 const MachineOperand &Reg0Op = MI.getOperand(0);
1368 const MachineOperand &Reg1Op = MI.getOperand(1);
1369 if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base)
1370 return false;
1371
1372 unsigned PredReg;
1373 ARMCC::CondCodes Pred = getInstrPredicate(&MI, PredReg);
1374 MachineBasicBlock::iterator MBBI(MI);
1375 MachineBasicBlock &MBB = *MI.getParent();
1376 int Offset;
1377 MachineBasicBlock::iterator MergeInstr = findIncDecBefore(MBBI, Base, Pred,
1378 PredReg, Offset);
1379 unsigned NewOpc;
1380 if (Offset == 8 || Offset == -8) {
1381 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_PRE : ARM::t2STRD_PRE;
1382 } else {
1383 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1384 if (Offset == 8 || Offset == -8) {
1385 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_POST : ARM::t2STRD_POST;
1386 } else
1387 return false;
1388 }
1389 MBB.erase(MergeInstr);
1390
1391 DebugLoc DL = MI.getDebugLoc();
1392 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc));
1393 if (NewOpc == ARM::t2LDRD_PRE || NewOpc == ARM::t2LDRD_POST) {
1394 MIB.addOperand(Reg0Op).addOperand(Reg1Op)
1395 .addReg(BaseOp.getReg(), RegState::Define);
1396 } else {
1397 assert(NewOpc == ARM::t2STRD_PRE || NewOpc == ARM::t2STRD_POST);
1398 MIB.addReg(BaseOp.getReg(), RegState::Define)
1399 .addOperand(Reg0Op).addOperand(Reg1Op);
1400 }
1401 MIB.addReg(BaseOp.getReg(), RegState::Kill)
1402 .addImm(Offset).addImm(Pred).addReg(PredReg);
1403 assert(TII->get(Opcode).getNumOperands() == 6 &&
1404 TII->get(NewOpc).getNumOperands() == 7 &&
1405 "Unexpected number of operands in Opcode specification.");
1406
1407 // Transfer implicit operands.
1408 for (const MachineOperand &MO : MI.implicit_operands())
1409 MIB.addOperand(MO);
1410 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1411
1412 MBB.erase(MBBI);
1413 return true;
1414}
1415
Matthias Braunec50fa62015-06-01 21:26:23 +00001416/// Returns true if instruction is a memory operation that this pass is capable
1417/// of operating on.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001418static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001419 // When no memory operands are present, conservatively assume unaligned,
1420 // volatile, unfoldable.
1421 if (!MI->hasOneMemOperand())
1422 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001423
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001424 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001425
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001426 // Don't touch volatile memory accesses - we may be changing their order.
1427 if (MMO->isVolatile())
1428 return false;
1429
1430 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1431 // not.
1432 if (MMO->getAlignment() < 4)
1433 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001434
Jakob Stoklund Olesen0b94eb12010-02-24 18:57:08 +00001435 // str <undef> could probably be eliminated entirely, but for now we just want
1436 // to avoid making a mess of it.
1437 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1438 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1439 MI->getOperand(0).isUndef())
1440 return false;
1441
Bob Wilsoncf6e29a2010-03-04 21:04:38 +00001442 // Likewise don't mess with references to undefined addresses.
1443 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1444 MI->getOperand(1).isUndef())
1445 return false;
1446
Matthias Braunfa3872e2015-05-18 20:27:55 +00001447 unsigned Opcode = MI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001448 switch (Opcode) {
1449 default: break;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001450 case ARM::VLDRS:
1451 case ARM::VSTRS:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001452 return MI->getOperand(1).isReg();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001453 case ARM::VLDRD:
1454 case ARM::VSTRD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001455 return MI->getOperand(1).isReg();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001456 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001457 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +00001458 case ARM::tLDRi:
1459 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +00001460 case ARM::tLDRspi:
1461 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001462 case ARM::t2LDRi8:
1463 case ARM::t2LDRi12:
1464 case ARM::t2STRi8:
1465 case ARM::t2STRi12:
Evan Chenga6b9cab2009-09-27 09:46:04 +00001466 return MI->getOperand(1).isReg();
Evan Chengd28de672007-03-06 18:02:41 +00001467 }
1468 return false;
1469}
1470
Evan Cheng1283c6a2009-06-15 08:28:29 +00001471static void InsertLDR_STR(MachineBasicBlock &MBB,
1472 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001473 int Offset, bool isDef,
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001474 DebugLoc DL, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001475 unsigned Reg, bool RegDeadKill, bool RegUndef,
1476 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001477 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001478 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001479 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001480 if (isDef) {
1481 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1482 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001483 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001484 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001485 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1486 } else {
1487 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1488 TII->get(NewOpc))
1489 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1490 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001491 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1492 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001493}
1494
1495bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1496 MachineBasicBlock::iterator &MBBI) {
1497 MachineInstr *MI = &*MBBI;
1498 unsigned Opcode = MI->getOpcode();
Matthias Braunba3ecc32015-06-24 20:03:27 +00001499 if (Opcode != ARM::LDRD && Opcode != ARM::STRD && Opcode != ARM::t2LDRDi8)
1500 return false;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001501
Matthias Braunba3ecc32015-06-24 20:03:27 +00001502 const MachineOperand &BaseOp = MI->getOperand(2);
1503 unsigned BaseReg = BaseOp.getReg();
1504 unsigned EvenReg = MI->getOperand(0).getReg();
1505 unsigned OddReg = MI->getOperand(1).getReg();
1506 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1507 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001508
Matthias Braunba3ecc32015-06-24 20:03:27 +00001509 // ARM errata 602117: LDRD with base in list may result in incorrect base
1510 // register when interrupted or faulted.
1511 bool Errata602117 = EvenReg == BaseReg &&
1512 (Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8) && STI->isCortexM3();
1513 // ARM LDRD/STRD needs consecutive registers.
1514 bool NonConsecutiveRegs = (Opcode == ARM::LDRD || Opcode == ARM::STRD) &&
1515 (EvenRegNum % 2 != 0 || EvenRegNum + 1 != OddRegNum);
1516
1517 if (!Errata602117 && !NonConsecutiveRegs)
1518 return false;
1519
Matthias Braunba3ecc32015-06-24 20:03:27 +00001520 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1521 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
1522 bool EvenDeadKill = isLd ?
1523 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
1524 bool EvenUndef = MI->getOperand(0).isUndef();
1525 bool OddDeadKill = isLd ?
1526 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
1527 bool OddUndef = MI->getOperand(1).isUndef();
1528 bool BaseKill = BaseOp.isKill();
1529 bool BaseUndef = BaseOp.isUndef();
1530 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1531 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
1532 int OffImm = getMemoryOpOffset(MI);
1533 unsigned PredReg = 0;
1534 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
1535
1536 if (OddRegNum > EvenRegNum && OffImm == 0) {
1537 // Ascending register numbers and no offset. It's safe to change it to a
1538 // ldm or stm.
1539 unsigned NewOpc = (isLd)
1540 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1541 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
1542 if (isLd) {
1543 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1544 .addReg(BaseReg, getKillRegState(BaseKill))
1545 .addImm(Pred).addReg(PredReg)
1546 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
1547 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
1548 ++NumLDRD2LDM;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001549 } else {
Matthias Braunba3ecc32015-06-24 20:03:27 +00001550 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1551 .addReg(BaseReg, getKillRegState(BaseKill))
1552 .addImm(Pred).addReg(PredReg)
1553 .addReg(EvenReg,
1554 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1555 .addReg(OddReg,
1556 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
1557 ++NumSTRD2STM;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001558 }
Matthias Braunba3ecc32015-06-24 20:03:27 +00001559 } else {
1560 // Split into two instructions.
1561 unsigned NewOpc = (isLd)
1562 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1563 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1564 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1565 // so adjust and use t2LDRi12 here for that.
1566 unsigned NewOpc2 = (isLd)
1567 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1568 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1569 DebugLoc dl = MBBI->getDebugLoc();
1570 // If this is a load and base register is killed, it may have been
1571 // re-defed by the load, make sure the first load does not clobber it.
1572 if (isLd &&
1573 (BaseKill || OffKill) &&
1574 (TRI->regsOverlap(EvenReg, BaseReg))) {
1575 assert(!TRI->regsOverlap(OddReg, BaseReg));
1576 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1577 OddReg, OddDeadKill, false,
1578 BaseReg, false, BaseUndef, false, OffUndef,
1579 Pred, PredReg, TII, isT2);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001580 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1581 EvenReg, EvenDeadKill, false,
1582 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1583 Pred, PredReg, TII, isT2);
1584 } else {
1585 if (OddReg == EvenReg && EvenDeadKill) {
1586 // If the two source operands are the same, the kill marker is
1587 // probably on the first one. e.g.
1588 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1589 EvenDeadKill = false;
1590 OddDeadKill = true;
1591 }
1592 // Never kill the base register in the first instruction.
1593 if (EvenReg == BaseReg)
1594 EvenDeadKill = false;
1595 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1596 EvenReg, EvenDeadKill, EvenUndef,
1597 BaseReg, false, BaseUndef, false, OffUndef,
1598 Pred, PredReg, TII, isT2);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001599 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1600 OddReg, OddDeadKill, OddUndef,
1601 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1602 Pred, PredReg, TII, isT2);
1603 }
1604 if (isLd)
1605 ++NumLDRD2LDR;
1606 else
1607 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001608 }
Matthias Braunba3ecc32015-06-24 20:03:27 +00001609
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001610 MBBI = MBB.erase(MBBI);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001611 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001612}
1613
Matthias Braunec50fa62015-06-01 21:26:23 +00001614/// An optimization pass to turn multiple LDR / STR ops of the same base and
1615/// incrementing offset into LDM / STM ops.
Evan Cheng10043e22007-01-19 07:51:42 +00001616bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
Evan Cheng10043e22007-01-19 07:51:42 +00001617 MemOpQueue MemOps;
1618 unsigned CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001619 unsigned CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001620 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng10043e22007-01-19 07:51:42 +00001621 unsigned Position = 0;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001622 assert(Candidates.size() == 0);
Matthias Braund9bd22b2015-07-10 18:37:33 +00001623 assert(MergeBaseCandidates.size() == 0);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001624 LiveRegsValid = false;
Evan Chengd28de672007-03-06 18:02:41 +00001625
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001626 for (MachineBasicBlock::iterator I = MBB.end(), MBBI; I != MBB.begin();
1627 I = MBBI) {
1628 // The instruction in front of the iterator is the one we look at.
1629 MBBI = std::prev(I);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001630 if (FixInvalidRegPairOp(MBB, MBBI))
1631 continue;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001632 ++Position;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001633
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001634 if (isMemoryOp(MBBI)) {
Matthias Braunfa3872e2015-05-18 20:27:55 +00001635 unsigned Opcode = MBBI->getOpcode();
Evan Cheng1fb4de82010-06-21 21:21:14 +00001636 const MachineOperand &MO = MBBI->getOperand(0);
1637 unsigned Reg = MO.getReg();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001638 unsigned Base = getLoadStoreBaseOp(*MBBI).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001639 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001640 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001641 int Offset = getMemoryOpOffset(MBBI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001642 if (CurrBase == 0) {
Evan Cheng10043e22007-01-19 07:51:42 +00001643 // Start of a new chain.
1644 CurrBase = Base;
1645 CurrOpc = Opcode;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001646 CurrPred = Pred;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001647 MemOps.push_back(MemOpQueueEntry(MBBI, Offset, Position));
1648 continue;
1649 }
1650 // Note: No need to match PredReg in the next if.
1651 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
1652 // Watch out for:
1653 // r4 := ldr [r0, #8]
1654 // r4 := ldr [r0, #4]
1655 // or
1656 // r0 := ldr [r0]
1657 // If a load overrides the base register or a register loaded by
1658 // another load in our chain, we cannot take this instruction.
1659 bool Overlap = false;
1660 if (isLoadSingle(Opcode)) {
1661 Overlap = (Base == Reg);
1662 if (!Overlap) {
1663 for (const MemOpQueueEntry &E : MemOps) {
1664 if (TRI->regsOverlap(Reg, E.MI->getOperand(0).getReg())) {
1665 Overlap = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001666 break;
1667 }
1668 }
1669 }
1670 }
Evan Cheng10043e22007-01-19 07:51:42 +00001671
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001672 if (!Overlap) {
1673 // Check offset and sort memory operation into the current chain.
1674 if (Offset > MemOps.back().Offset) {
1675 MemOps.push_back(MemOpQueueEntry(MBBI, Offset, Position));
1676 continue;
1677 } else {
1678 MemOpQueue::iterator MI, ME;
1679 for (MI = MemOps.begin(), ME = MemOps.end(); MI != ME; ++MI) {
1680 if (Offset < MI->Offset) {
1681 // Found a place to insert.
1682 break;
1683 }
1684 if (Offset == MI->Offset) {
1685 // Collision, abort.
1686 MI = ME;
1687 break;
1688 }
1689 }
1690 if (MI != MemOps.end()) {
1691 MemOps.insert(MI, MemOpQueueEntry(MBBI, Offset, Position));
1692 continue;
1693 }
1694 }
Evan Cheng7f5976e2009-06-04 01:15:28 +00001695 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001696 }
Evan Cheng10043e22007-01-19 07:51:42 +00001697
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001698 // Don't advance the iterator; The op will start a new chain next.
1699 MBBI = I;
1700 --Position;
1701 // Fallthrough to look into existing chain.
Matthias Braund9bd22b2015-07-10 18:37:33 +00001702 } else if (MBBI->isDebugValue()) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001703 continue;
Matthias Braund9bd22b2015-07-10 18:37:33 +00001704 } else if (MBBI->getOpcode() == ARM::t2LDRDi8 ||
1705 MBBI->getOpcode() == ARM::t2STRDi8) {
1706 // ARMPreAllocLoadStoreOpt has already formed some LDRD/STRD instructions
1707 // remember them because we may still be able to merge add/sub into them.
1708 MergeBaseCandidates.push_back(MBBI);
1709 }
1710
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001711
1712 // If we are here then the chain is broken; Extract candidates for a merge.
1713 if (MemOps.size() > 0) {
1714 FormCandidates(MemOps);
1715 // Reset for the next chain.
Evan Cheng10043e22007-01-19 07:51:42 +00001716 CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001717 CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001718 CurrPred = ARMCC::AL;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001719 MemOps.clear();
Evan Cheng10043e22007-01-19 07:51:42 +00001720 }
1721 }
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001722 if (MemOps.size() > 0)
1723 FormCandidates(MemOps);
1724
1725 // Sort candidates so they get processed from end to begin of the basic
1726 // block later; This is necessary for liveness calculation.
1727 auto LessThan = [](const MergeCandidate* M0, const MergeCandidate *M1) {
1728 return M0->InsertPos < M1->InsertPos;
1729 };
1730 std::sort(Candidates.begin(), Candidates.end(), LessThan);
1731
1732 // Go through list of candidates and merge.
1733 bool Changed = false;
1734 for (const MergeCandidate *Candidate : Candidates) {
Matthias Braune4ba6b82015-07-10 18:28:49 +00001735 if (Candidate->CanMergeToLSMulti || Candidate->CanMergeToLSDouble) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001736 MachineInstr *Merged = MergeOpsUpdate(*Candidate);
1737 // Merge preceding/trailing base inc/dec into the merged op.
1738 if (Merged) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001739 Changed = true;
Matthias Braune4ba6b82015-07-10 18:28:49 +00001740 unsigned Opcode = Merged->getOpcode();
Matthias Braund9bd22b2015-07-10 18:37:33 +00001741 if (Opcode == ARM::t2STRDi8 || Opcode == ARM::t2LDRDi8)
1742 MergeBaseUpdateLSDouble(*Merged);
1743 else
Matthias Braune4ba6b82015-07-10 18:28:49 +00001744 MergeBaseUpdateLSMultiple(Merged);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001745 } else {
1746 for (MachineInstr *MI : Candidate->Instrs) {
1747 if (MergeBaseUpdateLoadStore(MI))
1748 Changed = true;
1749 }
1750 }
1751 } else {
1752 assert(Candidate->Instrs.size() == 1);
1753 if (MergeBaseUpdateLoadStore(Candidate->Instrs.front()))
1754 Changed = true;
1755 }
1756 }
1757 Candidates.clear();
Matthias Braund9bd22b2015-07-10 18:37:33 +00001758 // Try to fold add/sub into the LDRD/STRD formed by ARMPreAllocLoadStoreOpt.
1759 for (MachineInstr *MI : MergeBaseCandidates)
1760 MergeBaseUpdateLSDouble(*MI);
1761 MergeBaseCandidates.clear();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001762
1763 return Changed;
Evan Cheng10043e22007-01-19 07:51:42 +00001764}
1765
Matthias Braunec50fa62015-06-01 21:26:23 +00001766/// If this is a exit BB, try merging the return ops ("bx lr" and "mov pc, lr")
1767/// into the preceding stack restore so it directly restore the value of LR
1768/// into pc.
Bob Wilson162242b2010-03-20 22:20:40 +00001769/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001770/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001771/// or
1772/// ldmfd sp!, {..., lr}
1773/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001774/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001775/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001776bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
James Molloy556763d2014-05-16 14:14:30 +00001777 // Thumb1 LDM doesn't allow high registers.
1778 if (isThumb1) return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001779 if (MBB.empty()) return false;
1780
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001781 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001782 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001783 (MBBI->getOpcode() == ARM::BX_RET ||
1784 MBBI->getOpcode() == ARM::tBX_RET ||
1785 MBBI->getOpcode() == ARM::MOVPCLR)) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001786 MachineInstr *PrevMI = std::prev(MBBI);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001787 unsigned Opcode = PrevMI->getOpcode();
1788 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1789 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1790 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001791 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001792 if (MO.getReg() != ARM::LR)
1793 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001794 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1795 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1796 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001797 PrevMI->setDesc(TII->get(NewOpc));
1798 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001799 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001800 MBB.erase(MBBI);
1801 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001802 }
1803 }
1804 return false;
1805}
1806
1807bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001808 MF = &Fn;
Eric Christopher1b21f002015-01-29 00:19:33 +00001809 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
1810 TL = STI->getTargetLowering();
Evan Chengf030f2d2007-03-07 20:30:36 +00001811 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +00001812 TII = STI->getInstrInfo();
1813 TRI = STI->getRegisterInfo();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001814 MRI = &Fn.getRegInfo();
1815 RegClassInfoValid = false;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001816 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001817 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1818
Evan Cheng10043e22007-01-19 07:51:42 +00001819 bool Modified = false;
1820 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1821 ++MFI) {
1822 MachineBasicBlock &MBB = *MFI;
1823 Modified |= LoadStoreMultipleOpti(MBB);
Eric Christopher1b21f002015-01-29 00:19:33 +00001824 if (STI->hasV5TOps())
Bob Wilson914df822011-01-06 19:24:41 +00001825 Modified |= MergeReturnIntoLDM(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001826 }
Evan Chengd28de672007-03-06 18:02:41 +00001827
Matthias Braune5a112f2015-07-10 22:23:57 +00001828 Allocator.DestroyAll();
Evan Cheng10043e22007-01-19 07:51:42 +00001829 return Modified;
1830}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001831
Evan Cheng185c9ef2009-06-13 09:12:55 +00001832namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +00001833 /// Pre- register allocation pass that move load / stores from consecutive
1834 /// locations close to make it more likely they will be combined later.
Nick Lewycky02d5f772009-10-25 06:33:48 +00001835 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001836 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00001837 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001838
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001839 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001840 const TargetInstrInfo *TII;
1841 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001842 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001843 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001844 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001845
Craig Topper6bc27bf2014-03-10 02:09:33 +00001846 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001847
Craig Topper6bc27bf2014-03-10 02:09:33 +00001848 const char *getPassName() const override {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001849 return "ARM pre- register allocation load / store optimization pass";
1850 }
1851
1852 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001853 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1854 unsigned &NewOpc, unsigned &EvenReg,
1855 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001856 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001857 unsigned &PredReg, ARMCC::CondCodes &Pred,
1858 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001859 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001860 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001861 unsigned Base, bool isLd,
1862 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1863 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1864 };
1865 char ARMPreAllocLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001866}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001867
1868bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopher8b770652015-01-26 19:03:15 +00001869 TD = Fn.getTarget().getDataLayout();
Eric Christopher7c558cf2014-10-14 08:44:19 +00001870 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
Eric Christopher1b21f002015-01-29 00:19:33 +00001871 TII = STI->getInstrInfo();
1872 TRI = STI->getRegisterInfo();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001873 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001874 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001875
1876 bool Modified = false;
1877 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1878 ++MFI)
1879 Modified |= RescheduleLoadStoreInstrs(MFI);
1880
1881 return Modified;
1882}
1883
Evan Chengb4b20bb2009-06-19 23:17:27 +00001884static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1885 MachineBasicBlock::iterator I,
1886 MachineBasicBlock::iterator E,
Craig Topper71b7b682014-08-21 05:55:13 +00001887 SmallPtrSetImpl<MachineInstr*> &MemOps,
Evan Chengb4b20bb2009-06-19 23:17:27 +00001888 SmallSet<unsigned, 4> &MemRegs,
1889 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001890 // Are there stores / loads / calls between them?
1891 // FIXME: This is overly conservative. We should make use of alias information
1892 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001893 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001894 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001895 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001896 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001897 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001898 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001899 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001900 return false;
1901 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001902 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001903 return false;
1904 // It's not safe to move the first 'str' down.
1905 // str r1, [r0]
1906 // strh r5, [r0]
1907 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001908 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001909 return false;
1910 }
1911 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1912 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001913 if (!MO.isReg())
1914 continue;
1915 unsigned Reg = MO.getReg();
1916 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001917 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001918 if (Reg != Base && !MemRegs.count(Reg))
1919 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001920 }
1921 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001922
1923 // Estimate register pressure increase due to the transformation.
1924 if (MemRegs.size() <= 4)
1925 // Ok if we are moving small number of instructions.
1926 return true;
1927 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001928}
1929
Andrew Trick28c1d182011-11-11 22:18:09 +00001930
Matthias Braunec50fa62015-06-01 21:26:23 +00001931/// Copy \p Op0 and \p Op1 operands into a new array assigned to MI.
Andrew Trick28c1d182011-11-11 22:18:09 +00001932static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1933 MachineInstr *Op1) {
1934 assert(MI->memoperands_empty() && "expected a new machineinstr");
1935 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1936 + (Op1->memoperands_end() - Op1->memoperands_begin());
1937
1938 MachineFunction *MF = MI->getParent()->getParent();
1939 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1940 MachineSDNode::mmo_iterator MemEnd =
1941 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1942 MemEnd =
1943 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1944 MI->setMemRefs(MemBegin, MemEnd);
1945}
1946
Evan Chengeba57e42009-06-15 20:54:56 +00001947bool
1948ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
Matthias Braun125c9f52015-06-03 16:30:24 +00001949 DebugLoc &dl, unsigned &NewOpc,
1950 unsigned &FirstReg,
1951 unsigned &SecondReg,
1952 unsigned &BaseReg, int &Offset,
1953 unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001954 ARMCC::CondCodes &Pred,
1955 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001956 // Make sure we're allowed to generate LDRD/STRD.
1957 if (!STI->hasV5TEOps())
1958 return false;
1959
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001960 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00001961 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00001962 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00001963 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001964 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00001965 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001966 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00001967 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00001968 NewOpc = ARM::t2LDRDi8;
1969 Scale = 4;
1970 isT2 = true;
1971 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1972 NewOpc = ARM::t2STRDi8;
1973 Scale = 4;
1974 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00001975 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00001976 return false;
James Molloybb73c232014-05-16 14:08:46 +00001977 }
Evan Chengfd6aad72009-09-25 21:44:53 +00001978
Jim Grosbach9302bfd2010-10-26 19:34:41 +00001979 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00001980 // At the moment, we ignore the memoryoperand's value.
1981 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00001982 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00001983 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00001984 return false;
1985
Dan Gohman48b185d2009-09-25 20:36:54 +00001986 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00001987 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001988 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00001989 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00001990 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00001991 if (Align < ReqAlign)
1992 return false;
1993
1994 // Then make sure the immediate offset fits.
1995 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001996 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00001997 int Limit = (1 << 8) * Scale;
1998 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1999 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002000 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002001 } else {
2002 ARM_AM::AddrOpc AddSub = ARM_AM::add;
2003 if (OffImm < 0) {
2004 AddSub = ARM_AM::sub;
2005 OffImm = - OffImm;
2006 }
2007 int Limit = (1 << 8) * Scale;
2008 if (OffImm >= Limit || (OffImm & (Scale-1)))
2009 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002010 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002011 }
Matthias Braun125c9f52015-06-03 16:30:24 +00002012 FirstReg = Op0->getOperand(0).getReg();
2013 SecondReg = Op1->getOperand(0).getReg();
2014 if (FirstReg == SecondReg)
Evan Chengeba57e42009-06-15 20:54:56 +00002015 return false;
2016 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00002017 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002018 dl = Op0->getDebugLoc();
2019 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002020}
2021
Evan Cheng185c9ef2009-06-13 09:12:55 +00002022bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00002023 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00002024 unsigned Base, bool isLd,
2025 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2026 bool RetVal = false;
2027
2028 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00002029 std::sort(Ops.begin(), Ops.end(),
2030 [](const MachineInstr *LHS, const MachineInstr *RHS) {
2031 int LOffset = getMemoryOpOffset(LHS);
2032 int ROffset = getMemoryOpOffset(RHS);
2033 assert(LHS == RHS || LOffset != ROffset);
2034 return LOffset > ROffset;
2035 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00002036
2037 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00002038 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00002039 // 1. Any def of base.
2040 // 2. Any gaps.
2041 while (Ops.size() > 1) {
2042 unsigned FirstLoc = ~0U;
2043 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00002044 MachineInstr *FirstOp = nullptr;
2045 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002046 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00002047 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002048 unsigned LastBytes = 0;
2049 unsigned NumMove = 0;
2050 for (int i = Ops.size() - 1; i >= 0; --i) {
2051 MachineInstr *Op = Ops[i];
2052 unsigned Loc = MI2LocMap[Op];
2053 if (Loc <= FirstLoc) {
2054 FirstLoc = Loc;
2055 FirstOp = Op;
2056 }
2057 if (Loc >= LastLoc) {
2058 LastLoc = Loc;
2059 LastOp = Op;
2060 }
2061
Andrew Trick642f0f62012-01-11 03:56:08 +00002062 unsigned LSMOpcode
2063 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2064 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00002065 break;
2066
Evan Cheng185c9ef2009-06-13 09:12:55 +00002067 int Offset = getMemoryOpOffset(Op);
2068 unsigned Bytes = getLSMultipleTransferSize(Op);
2069 if (LastBytes) {
2070 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2071 break;
2072 }
2073 LastOffset = Offset;
2074 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00002075 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00002076 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002077 break;
2078 }
2079
2080 if (NumMove <= 1)
2081 Ops.pop_back();
2082 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002083 SmallPtrSet<MachineInstr*, 4> MemOps;
2084 SmallSet<unsigned, 4> MemRegs;
2085 for (int i = NumMove-1; i >= 0; --i) {
2086 MemOps.insert(Ops[i]);
2087 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2088 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002089
2090 // Be conservative, if the instructions are too far apart, don't
2091 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002092 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002093 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00002094 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2095 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002096 if (!DoMove) {
2097 for (unsigned i = 0; i != NumMove; ++i)
2098 Ops.pop_back();
2099 } else {
2100 // This is the new location for the loads / stores.
2101 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00002102 while (InsertPos != MBB->end()
2103 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002104 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002105
2106 // If we are moving a pair of loads / stores, see if it makes sense
2107 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00002108 MachineInstr *Op0 = Ops.back();
2109 MachineInstr *Op1 = Ops[Ops.size()-2];
Matthias Braun125c9f52015-06-03 16:30:24 +00002110 unsigned FirstReg = 0, SecondReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00002111 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002112 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00002113 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00002114 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002115 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002116 DebugLoc dl;
2117 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Matthias Braun125c9f52015-06-03 16:30:24 +00002118 FirstReg, SecondReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002119 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00002120 Ops.pop_back();
2121 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002122
Evan Cheng6cc775f2011-06-28 19:10:37 +00002123 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002124 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Matthias Braun125c9f52015-06-03 16:30:24 +00002125 MRI->constrainRegClass(FirstReg, TRC);
2126 MRI->constrainRegClass(SecondReg, TRC);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00002127
Evan Chengeba57e42009-06-15 20:54:56 +00002128 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00002129 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002130 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002131 .addReg(FirstReg, RegState::Define)
2132 .addReg(SecondReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00002133 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002134 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002135 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00002136 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002137 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002138 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002139 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002140 concatenateMemOperands(MIB, Op0, Op1);
2141 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002142 ++NumLDRDFormed;
2143 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002144 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002145 .addReg(FirstReg)
2146 .addReg(SecondReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00002147 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002148 // FIXME: We're converting from LDRi12 to an insn that still
2149 // uses addrmode2, so we need an explicit offset reg. It should
2150 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002151 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00002152 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002153 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002154 concatenateMemOperands(MIB, Op0, Op1);
2155 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002156 ++NumSTRDFormed;
2157 }
2158 MBB->erase(Op0);
2159 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00002160
Matthias Braun125c9f52015-06-03 16:30:24 +00002161 if (!isT2) {
2162 // Add register allocation hints to form register pairs.
2163 MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg);
2164 MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg);
2165 }
Evan Chengeba57e42009-06-15 20:54:56 +00002166 } else {
2167 for (unsigned i = 0; i != NumMove; ++i) {
2168 MachineInstr *Op = Ops.back();
2169 Ops.pop_back();
2170 MBB->splice(InsertPos, MBB, Op);
2171 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002172 }
2173
2174 NumLdStMoved += NumMove;
2175 RetVal = true;
2176 }
2177 }
2178 }
2179
2180 return RetVal;
2181}
2182
2183bool
2184ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2185 bool RetVal = false;
2186
2187 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2188 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2189 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2190 SmallVector<unsigned, 4> LdBases;
2191 SmallVector<unsigned, 4> StBases;
2192
2193 unsigned Loc = 0;
2194 MachineBasicBlock::iterator MBBI = MBB->begin();
2195 MachineBasicBlock::iterator E = MBB->end();
2196 while (MBBI != E) {
2197 for (; MBBI != E; ++MBBI) {
2198 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002199 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002200 // Stop at barriers.
2201 ++MBBI;
2202 break;
2203 }
2204
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002205 if (!MI->isDebugValue())
2206 MI2LocMap[MI] = ++Loc;
2207
Evan Cheng185c9ef2009-06-13 09:12:55 +00002208 if (!isMemoryOp(MI))
2209 continue;
2210 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00002211 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00002212 continue;
2213
Evan Chengfd6aad72009-09-25 21:44:53 +00002214 int Opc = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00002215 bool isLd = isLoadSingle(Opc);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002216 unsigned Base = MI->getOperand(1).getReg();
2217 int Offset = getMemoryOpOffset(MI);
2218
2219 bool StopHere = false;
2220 if (isLd) {
2221 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2222 Base2LdsMap.find(Base);
2223 if (BI != Base2LdsMap.end()) {
2224 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2225 if (Offset == getMemoryOpOffset(BI->second[i])) {
2226 StopHere = true;
2227 break;
2228 }
2229 }
2230 if (!StopHere)
2231 BI->second.push_back(MI);
2232 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002233 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002234 LdBases.push_back(Base);
2235 }
2236 } else {
2237 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2238 Base2StsMap.find(Base);
2239 if (BI != Base2StsMap.end()) {
2240 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2241 if (Offset == getMemoryOpOffset(BI->second[i])) {
2242 StopHere = true;
2243 break;
2244 }
2245 }
2246 if (!StopHere)
2247 BI->second.push_back(MI);
2248 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002249 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002250 StBases.push_back(Base);
2251 }
2252 }
2253
2254 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002255 // Found a duplicate (a base+offset combination that's seen earlier).
2256 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002257 --Loc;
2258 break;
2259 }
2260 }
2261
2262 // Re-schedule loads.
2263 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2264 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002265 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002266 if (Lds.size() > 1)
2267 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2268 }
2269
2270 // Re-schedule stores.
2271 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2272 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002273 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002274 if (Sts.size() > 1)
2275 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2276 }
2277
2278 if (MBBI != E) {
2279 Base2LdsMap.clear();
2280 Base2StsMap.clear();
2281 LdBases.clear();
2282 StBases.clear();
2283 }
2284 }
2285
2286 return RetVal;
2287}
2288
2289
Matthias Braunec50fa62015-06-01 21:26:23 +00002290/// Returns an instance of the load / store optimization pass.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002291FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2292 if (PreAlloc)
2293 return new ARMPreAllocLoadStoreOpt();
2294 return new ARMLoadStoreOpt();
2295}